blob: 11aa285fc9390b6db3cdb7157a8677b03f86808e [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- Thumb1InstrInfo.cpp - Thumb-1 Instruction Information -------------===//
Anton Korobeynikov99152f32009-06-26 21:28:53 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
David Goodwinade05a32009-07-02 22:18:33 +000010// This file contains the Thumb-1 implementation of the TargetInstrInfo class.
Anton Korobeynikov99152f32009-06-26 21:28:53 +000011//
12//===----------------------------------------------------------------------===//
13
Evan Cheng207b2462009-11-06 23:52:48 +000014#include "Thumb1InstrInfo.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000015#include "ARMSubtarget.h"
Anton Korobeynikov99152f32009-06-26 21:28:53 +000016#include "llvm/CodeGen/MachineFrameInfo.h"
17#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Cheng1a4492b2009-11-01 22:04:35 +000018#include "llvm/CodeGen/MachineMemOperand.h"
Jim Grosbach617f84dd2012-02-28 23:53:30 +000019#include "llvm/MC/MCInst.h"
Anton Korobeynikov99152f32009-06-26 21:28:53 +000020
21using namespace llvm;
22
Anton Korobeynikov14635da2009-11-02 00:10:38 +000023Thumb1InstrInfo::Thumb1InstrInfo(const ARMSubtarget &STI)
Eric Christopher34085832015-03-12 05:12:31 +000024 : ARMBaseInstrInfo(STI), RI() {}
Anton Korobeynikov99152f32009-06-26 21:28:53 +000025
Hans Wennborg9b9a5352017-04-21 21:48:41 +000026/// Return the noop instruction to use for a noop.
27void Thumb1InstrInfo::getNoop(MCInst &NopInst) const {
Jim Grosbach617f84dd2012-02-28 23:53:30 +000028 NopInst.setOpcode(ARM::tMOVr);
Jim Grosbache9119e42015-05-13 18:37:00 +000029 NopInst.addOperand(MCOperand::createReg(ARM::R8));
30 NopInst.addOperand(MCOperand::createReg(ARM::R8));
31 NopInst.addOperand(MCOperand::createImm(ARMCC::AL));
32 NopInst.addOperand(MCOperand::createReg(0));
Jim Grosbach617f84dd2012-02-28 23:53:30 +000033}
34
Evan Chengcd4cdd12009-07-11 06:43:01 +000035unsigned Thumb1InstrInfo::getUnindexedOpcode(unsigned Opc) const {
David Goodwinaf7451b2009-07-08 16:09:28 +000036 return 0;
37}
38
Jakob Stoklund Olesend7b33002010-07-11 06:33:54 +000039void Thumb1InstrInfo::copyPhysReg(MachineBasicBlock &MBB,
Benjamin Kramerbdc49562016-06-12 15:39:02 +000040 MachineBasicBlock::iterator I,
41 const DebugLoc &DL, unsigned DestReg,
42 unsigned SrcReg, bool KillSrc) const {
Jonathan Roelofs44937d92014-08-20 23:38:50 +000043 // Need to check the arch.
44 MachineFunction &MF = *MBB.getParent();
Eric Christopher22b2ad22015-02-20 08:24:37 +000045 const ARMSubtarget &st = MF.getSubtarget<ARMSubtarget>();
Jonathan Roelofs44937d92014-08-20 23:38:50 +000046
Jakob Stoklund Olesend7b33002010-07-11 06:33:54 +000047 assert(ARM::GPRRegClass.contains(DestReg, SrcReg) &&
48 "Thumb1 can only copy GPR registers");
Jonathan Roelofs44937d92014-08-20 23:38:50 +000049
50 if (st.hasV6Ops() || ARM::hGPRRegClass.contains(SrcReg)
51 || !ARM::tGPRRegClass.contains(DestReg))
Diana Picus4f8c3e12017-01-13 09:37:56 +000052 BuildMI(MBB, I, DL, get(ARM::tMOVr), DestReg)
53 .addReg(SrcReg, getKillRegState(KillSrc))
54 .add(predOps(ARMCC::AL));
Jonathan Roelofs44937d92014-08-20 23:38:50 +000055 else {
Artyom Skrobov1388e2f2017-03-07 09:38:16 +000056 // FIXME: Can also use 'mov hi, $src; mov $dst, hi',
57 // with hi as either r10 or r11.
58
59 const TargetRegisterInfo *RegInfo = st.getRegisterInfo();
60 if (MBB.computeRegisterLiveness(RegInfo, ARM::CPSR, I)
61 == MachineBasicBlock::LQR_Dead) {
62 BuildMI(MBB, I, DL, get(ARM::tMOVSr), DestReg)
63 .addReg(SrcReg, getKillRegState(KillSrc))
64 ->addRegisterDead(ARM::CPSR, RegInfo);
65 return;
66 }
Jonathan Roelofs44937d92014-08-20 23:38:50 +000067
68 // 'MOV lo, lo' is unpredictable on < v6, so use the stack to do it
Diana Picus4f8c3e12017-01-13 09:37:56 +000069 BuildMI(MBB, I, DL, get(ARM::tPUSH))
70 .add(predOps(ARMCC::AL))
71 .addReg(SrcReg, getKillRegState(KillSrc));
72 BuildMI(MBB, I, DL, get(ARM::tPOP))
73 .add(predOps(ARMCC::AL))
74 .addReg(DestReg, getDefRegState(true));
Jonathan Roelofs44937d92014-08-20 23:38:50 +000075 }
Anton Korobeynikov99152f32009-06-26 21:28:53 +000076}
77
David Goodwinade05a32009-07-02 22:18:33 +000078void Thumb1InstrInfo::
Anton Korobeynikov99152f32009-06-26 21:28:53 +000079storeRegToStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
80 unsigned SrcReg, bool isKill, int FI,
Evan Chengefb126a2010-05-06 19:06:44 +000081 const TargetRegisterClass *RC,
82 const TargetRegisterInfo *TRI) const {
Craig Topperc7242e02012-04-20 07:30:17 +000083 assert((RC == &ARM::tGPRRegClass ||
Evan Chenge5801bd2009-08-13 05:40:51 +000084 (TargetRegisterInfo::isPhysicalRegister(SrcReg) &&
85 isARMLowRegister(SrcReg))) && "Unknown regclass!");
Anton Korobeynikov99152f32009-06-26 21:28:53 +000086
Craig Topperc7242e02012-04-20 07:30:17 +000087 if (RC == &ARM::tGPRRegClass ||
Jim Grosbachd1a8a782010-01-15 22:21:03 +000088 (TargetRegisterInfo::isPhysicalRegister(SrcReg) &&
89 isARMLowRegister(SrcReg))) {
Evan Chengefb126a2010-05-06 19:06:44 +000090 DebugLoc DL;
91 if (I != MBB.end()) DL = I->getDebugLoc();
92
Evan Cheng1a4492b2009-11-01 22:04:35 +000093 MachineFunction &MF = *MBB.getParent();
Matthias Braun941a7052016-07-28 18:40:00 +000094 MachineFrameInfo &MFI = MF.getFrameInfo();
Alex Lorenze40c8a22015-08-11 23:09:45 +000095 MachineMemOperand *MMO = MF.getMachineMemOperand(
96 MachinePointerInfo::getFixedStack(MF, FI), MachineMemOperand::MOStore,
97 MFI.getObjectSize(FI), MFI.getObjectAlignment(FI));
Diana Picus4f8c3e12017-01-13 09:37:56 +000098 BuildMI(MBB, I, DL, get(ARM::tSTRspi))
99 .addReg(SrcReg, getKillRegState(isKill))
100 .addFrameIndex(FI)
101 .addImm(0)
102 .addMemOperand(MMO)
103 .add(predOps(ARMCC::AL));
Anton Korobeynikov99152f32009-06-26 21:28:53 +0000104 }
105}
106
David Goodwinade05a32009-07-02 22:18:33 +0000107void Thumb1InstrInfo::
Anton Korobeynikov99152f32009-06-26 21:28:53 +0000108loadRegFromStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
109 unsigned DestReg, int FI,
Evan Chengefb126a2010-05-06 19:06:44 +0000110 const TargetRegisterClass *RC,
111 const TargetRegisterInfo *TRI) const {
Momchil Velikovd2cc6fd2018-01-26 10:20:58 +0000112 assert((RC->hasSuperClassEq(&ARM::tGPRRegClass) ||
Evan Chenge5801bd2009-08-13 05:40:51 +0000113 (TargetRegisterInfo::isPhysicalRegister(DestReg) &&
114 isARMLowRegister(DestReg))) && "Unknown regclass!");
Anton Korobeynikov99152f32009-06-26 21:28:53 +0000115
Momchil Velikovd2cc6fd2018-01-26 10:20:58 +0000116 if (RC->hasSuperClassEq(&ARM::tGPRRegClass) ||
Jim Grosbachd1a8a782010-01-15 22:21:03 +0000117 (TargetRegisterInfo::isPhysicalRegister(DestReg) &&
118 isARMLowRegister(DestReg))) {
Evan Chengefb126a2010-05-06 19:06:44 +0000119 DebugLoc DL;
120 if (I != MBB.end()) DL = I->getDebugLoc();
121
Evan Cheng1a4492b2009-11-01 22:04:35 +0000122 MachineFunction &MF = *MBB.getParent();
Matthias Braun941a7052016-07-28 18:40:00 +0000123 MachineFrameInfo &MFI = MF.getFrameInfo();
Alex Lorenze40c8a22015-08-11 23:09:45 +0000124 MachineMemOperand *MMO = MF.getMachineMemOperand(
125 MachinePointerInfo::getFixedStack(MF, FI), MachineMemOperand::MOLoad,
126 MFI.getObjectSize(FI), MFI.getObjectAlignment(FI));
Diana Picus4f8c3e12017-01-13 09:37:56 +0000127 BuildMI(MBB, I, DL, get(ARM::tLDRspi), DestReg)
128 .addFrameIndex(FI)
129 .addImm(0)
130 .addMemOperand(MMO)
131 .add(predOps(ARMCC::AL));
Anton Korobeynikov99152f32009-06-26 21:28:53 +0000132 }
133}
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +0000134
Rafael Espindola82f46312016-06-28 15:18:26 +0000135void Thumb1InstrInfo::expandLoadStackGuard(
136 MachineBasicBlock::iterator MI) const {
137 MachineFunction &MF = *MI->getParent()->getParent();
138 const TargetMachine &TM = MF.getTarget();
139 if (TM.isPositionIndependent())
140 expandLoadStackGuardBase(MI, ARM::tLDRLIT_ga_pcrel, ARM::tLDRi);
Akira Hatanakadc08c302014-08-02 05:40:40 +0000141 else
Rafael Espindola82f46312016-06-28 15:18:26 +0000142 expandLoadStackGuardBase(MI, ARM::tLDRLIT_ga_abs, ARM::tLDRi);
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +0000143}
Roger Ferrer Ibanezaea42082018-01-31 09:23:43 +0000144
145bool Thumb1InstrInfo::canCopyGluedNodeDuringSchedule(SDNode *N) const {
146 // In Thumb1 the scheduler may need to schedule a cross-copy between GPRS and CPSR
147 // but this is not always possible there, so allow the Scheduler to clone tADCS and tSBCS
148 // even if they have glue.
149 // FIXME. Actually implement the cross-copy where it is possible (post v6)
150 // because these copies entail more spilling.
151 unsigned Opcode = N->getMachineOpcode();
152 if (Opcode == ARM::tADCS || Opcode == ARM::tSBCS)
153 return true;
154
155 return false;
156}