blob: 84f95be309912348be75f3e48018434b73eaa7c4 [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- ARMInstrInfo.cpp - ARM Instruction Information --------------------===//
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the ARM implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "ARMInstrInfo.h"
15#include "ARM.h"
Jush Lu47172a02012-09-27 05:21:41 +000016#include "ARMConstantPoolValue.h"
Evan Cheng10043e22007-01-19 07:51:42 +000017#include "ARMMachineFunctionInfo.h"
Jush Lu47172a02012-09-27 05:21:41 +000018#include "ARMTargetMachine.h"
Evan Chenga20cde32011-07-20 23:34:39 +000019#include "MCTargetDesc/ARMAddressingModes.h"
Owen Andersone2f23a32007-09-07 04:06:50 +000020#include "llvm/ADT/STLExtras.h"
Evan Cheng10043e22007-01-19 07:51:42 +000021#include "llvm/CodeGen/LiveVariables.h"
Owen Anderson6bb0c522008-01-04 23:57:37 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng760c68b2007-01-29 23:45:17 +000023#include "llvm/CodeGen/MachineInstrBuilder.h"
24#include "llvm/CodeGen/MachineJumpTableInfo.h"
Jim Grosbach08aa5342013-08-26 20:07:25 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000026#include "llvm/IR/Function.h"
27#include "llvm/IR/GlobalVariable.h"
Chris Lattner7b26fce2009-08-22 20:48:53 +000028#include "llvm/MC/MCAsmInfo.h"
Jim Grosbach617f84dd2012-02-28 23:53:30 +000029#include "llvm/MC/MCInst.h"
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000030using namespace llvm;
31
Anton Korobeynikov99152f32009-06-26 21:28:53 +000032ARMInstrInfo::ARMInstrInfo(const ARMSubtarget &STI)
Eric Christopher34085832015-03-12 05:12:31 +000033 : ARMBaseInstrInfo(STI), RI() {}
Rafael Espindola8c41f992006-08-08 20:35:03 +000034
Jim Grosbach617f84dd2012-02-28 23:53:30 +000035/// getNoopForMachoTarget - Return the noop instruction to use for a noop.
36void ARMInstrInfo::getNoopForMachoTarget(MCInst &NopInst) const {
37 if (hasNOP()) {
Jim Grosbachcb540f52012-06-18 19:45:50 +000038 NopInst.setOpcode(ARM::HINT);
Jim Grosbache9119e42015-05-13 18:37:00 +000039 NopInst.addOperand(MCOperand::createImm(0));
40 NopInst.addOperand(MCOperand::createImm(ARMCC::AL));
41 NopInst.addOperand(MCOperand::createReg(0));
Jim Grosbach617f84dd2012-02-28 23:53:30 +000042 } else {
43 NopInst.setOpcode(ARM::MOVr);
Jim Grosbache9119e42015-05-13 18:37:00 +000044 NopInst.addOperand(MCOperand::createReg(ARM::R0));
45 NopInst.addOperand(MCOperand::createReg(ARM::R0));
46 NopInst.addOperand(MCOperand::createImm(ARMCC::AL));
47 NopInst.addOperand(MCOperand::createReg(0));
48 NopInst.addOperand(MCOperand::createReg(0));
Jim Grosbach617f84dd2012-02-28 23:53:30 +000049 }
50}
51
Chris Lattnere98a3c32009-08-02 05:20:37 +000052unsigned ARMInstrInfo::getUnindexedOpcode(unsigned Opc) const {
Evan Cheng10043e22007-01-19 07:51:42 +000053 switch (Opc) {
54 default: break;
Owen Anderson16d33f32011-08-26 20:43:14 +000055 case ARM::LDR_PRE_IMM:
56 case ARM::LDR_PRE_REG:
Owen Anderson2aedba62011-07-26 20:54:26 +000057 case ARM::LDR_POST_IMM:
58 case ARM::LDR_POST_REG:
Jim Grosbach1e4d9a12010-10-26 22:37:02 +000059 return ARM::LDRi12;
Evan Cheng10043e22007-01-19 07:51:42 +000060 case ARM::LDRH_PRE:
61 case ARM::LDRH_POST:
62 return ARM::LDRH;
Owen Anderson16d33f32011-08-26 20:43:14 +000063 case ARM::LDRB_PRE_IMM:
64 case ARM::LDRB_PRE_REG:
Owen Anderson2aedba62011-07-26 20:54:26 +000065 case ARM::LDRB_POST_IMM:
66 case ARM::LDRB_POST_REG:
Jim Grosbach5a7c7152010-10-27 00:19:44 +000067 return ARM::LDRBi12;
Evan Cheng10043e22007-01-19 07:51:42 +000068 case ARM::LDRSH_PRE:
69 case ARM::LDRSH_POST:
70 return ARM::LDRSH;
71 case ARM::LDRSB_PRE:
72 case ARM::LDRSB_POST:
73 return ARM::LDRSB;
Owen Anderson2aedba62011-07-26 20:54:26 +000074 case ARM::STR_PRE_IMM:
75 case ARM::STR_PRE_REG:
76 case ARM::STR_POST_IMM:
77 case ARM::STR_POST_REG:
Jim Grosbach338de3e2010-10-27 23:12:14 +000078 return ARM::STRi12;
Evan Cheng10043e22007-01-19 07:51:42 +000079 case ARM::STRH_PRE:
80 case ARM::STRH_POST:
81 return ARM::STRH;
Owen Anderson2aedba62011-07-26 20:54:26 +000082 case ARM::STRB_PRE_IMM:
83 case ARM::STRB_PRE_REG:
84 case ARM::STRB_POST_IMM:
85 case ARM::STRB_POST_REG:
Jim Grosbach338de3e2010-10-27 23:12:14 +000086 return ARM::STRBi12;
Evan Cheng10043e22007-01-19 07:51:42 +000087 }
David Goodwinaf7451b2009-07-08 16:09:28 +000088
Evan Cheng10043e22007-01-19 07:51:42 +000089 return 0;
90}
Jush Lu47172a02012-09-27 05:21:41 +000091
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +000092void ARMInstrInfo::expandLoadStackGuard(MachineBasicBlock::iterator MI,
93 Reloc::Model RM) const {
Akira Hatanaka2ee0e9e2014-10-23 04:17:05 +000094 MachineFunction &MF = *MI->getParent()->getParent();
Eric Christopher22b2ad22015-02-20 08:24:37 +000095 const ARMSubtarget &Subtarget = MF.getSubtarget<ARMSubtarget>();
Akira Hatanaka2ee0e9e2014-10-23 04:17:05 +000096
97 if (!Subtarget.useMovt(MF)) {
98 if (RM == Reloc::PIC_)
99 expandLoadStackGuardBase(MI, ARM::LDRLIT_ga_pcrel, ARM::LDRi12, RM);
100 else
101 expandLoadStackGuardBase(MI, ARM::LDRLIT_ga_abs, ARM::LDRi12, RM);
102 return;
103 }
104
105 if (RM != Reloc::PIC_) {
106 expandLoadStackGuardBase(MI, ARM::MOVi32imm, ARM::LDRi12, RM);
107 return;
108 }
109
110 const GlobalValue *GV =
111 cast<GlobalValue>((*MI->memoperands_begin())->getValue());
112
113 if (!Subtarget.GVIsIndirectSymbol(GV, RM)) {
114 expandLoadStackGuardBase(MI, ARM::MOV_ga_pcrel, ARM::LDRi12, RM);
115 return;
116 }
117
118 MachineBasicBlock &MBB = *MI->getParent();
119 DebugLoc DL = MI->getDebugLoc();
120 unsigned Reg = MI->getOperand(0).getReg();
121 MachineInstrBuilder MIB;
122
123 MIB = BuildMI(MBB, MI, DL, get(ARM::MOV_ga_pcrel_ldr), Reg)
124 .addGlobalAddress(GV, 0, ARMII::MO_NONLAZY);
125 unsigned Flag = MachineMemOperand::MOLoad | MachineMemOperand::MOInvariant;
126 MachineMemOperand *MMO = MBB.getParent()->getMachineMemOperand(
127 MachinePointerInfo::getGOT(), Flag, 4, 4);
128 MIB.addMemOperand(MMO);
129 MIB = BuildMI(MBB, MI, DL, get(ARM::LDRi12), Reg);
130 MIB.addReg(Reg, RegState::Kill).addImm(0);
131 MIB.setMemRefs(MI->memoperands_begin(), MI->memoperands_end());
132 AddDefaultPred(MIB);
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +0000133}
134
Jush Lu47172a02012-09-27 05:21:41 +0000135namespace {
136 /// ARMCGBR - Create Global Base Reg pass. This initializes the PIC
137 /// global base register for ARM ELF.
138 struct ARMCGBR : public MachineFunctionPass {
139 static char ID;
140 ARMCGBR() : MachineFunctionPass(ID) {}
141
Craig Topper6bc27bf2014-03-10 02:09:33 +0000142 bool runOnMachineFunction(MachineFunction &MF) override {
Jush Lu47172a02012-09-27 05:21:41 +0000143 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
144 if (AFI->getGlobalBaseReg() == 0)
145 return false;
Eric Christopher2a0bc682015-01-30 01:30:01 +0000146 const ARMSubtarget &STI =
147 static_cast<const ARMSubtarget &>(MF.getSubtarget());
Eric Christopher63b44882015-03-05 00:23:40 +0000148 // Don't do this for Thumb1.
149 if (STI.isThumb1Only())
150 return false;
151
Eric Christopher2a0bc682015-01-30 01:30:01 +0000152 const TargetMachine &TM = MF.getTarget();
153 if (TM.getRelocationModel() != Reloc::PIC_)
Jush Lu47172a02012-09-27 05:21:41 +0000154 return false;
155
Chandler Carruth26ad41e2013-07-27 11:58:26 +0000156 LLVMContext *Context = &MF.getFunction()->getContext();
157 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Eric Christopher2a0bc682015-01-30 01:30:01 +0000158 unsigned PCAdj = STI.isThumb() ? 4 : 8;
Chandler Carruth26ad41e2013-07-27 11:58:26 +0000159 ARMConstantPoolValue *CPV = ARMConstantPoolSymbol::Create(
160 *Context, "_GLOBAL_OFFSET_TABLE_", ARMPCLabelIndex, PCAdj);
161
Eric Christopher2a0bc682015-01-30 01:30:01 +0000162 unsigned Align = TM.getDataLayout()->getPrefTypeAlignment(
Eric Christopher8b770652015-01-26 19:03:15 +0000163 Type::getInt32PtrTy(*Context));
Jush Lu47172a02012-09-27 05:21:41 +0000164 unsigned Idx = MF.getConstantPool()->getConstantPoolIndex(CPV, Align);
165
166 MachineBasicBlock &FirstMBB = MF.front();
167 MachineBasicBlock::iterator MBBI = FirstMBB.begin();
168 DebugLoc DL = FirstMBB.findDebugLoc(MBBI);
Jim Grosbach08aa5342013-08-26 20:07:25 +0000169 unsigned TempReg =
170 MF.getRegInfo().createVirtualRegister(&ARM::rGPRRegClass);
Eric Christopher1b21f002015-01-29 00:19:33 +0000171 unsigned Opc = STI.isThumb2() ? ARM::t2LDRpci : ARM::LDRcp;
172 const TargetInstrInfo &TII = *STI.getInstrInfo();
Jush Lu47172a02012-09-27 05:21:41 +0000173 MachineInstrBuilder MIB = BuildMI(FirstMBB, MBBI, DL,
Jim Grosbach08aa5342013-08-26 20:07:25 +0000174 TII.get(Opc), TempReg)
Jush Lu47172a02012-09-27 05:21:41 +0000175 .addConstantPoolIndex(Idx);
176 if (Opc == ARM::LDRcp)
177 MIB.addImm(0);
178 AddDefaultPred(MIB);
179
Benjamin Kramer30920662013-08-16 12:52:08 +0000180 // Fix the GOT address by adding pc.
Jim Grosbach08aa5342013-08-26 20:07:25 +0000181 unsigned GlobalBaseReg = AFI->getGlobalBaseReg();
Eric Christopher1b21f002015-01-29 00:19:33 +0000182 Opc = STI.isThumb2() ? ARM::tPICADD : ARM::PICADD;
Jim Grosbach19ae7792013-09-10 17:21:39 +0000183 MIB = BuildMI(FirstMBB, MBBI, DL, TII.get(Opc), GlobalBaseReg)
184 .addReg(TempReg)
185 .addImm(ARMPCLabelIndex);
186 if (Opc == ARM::PICADD)
187 AddDefaultPred(MIB);
188
Jush Lu47172a02012-09-27 05:21:41 +0000189 return true;
190 }
191
Craig Topper6bc27bf2014-03-10 02:09:33 +0000192 const char *getPassName() const override {
Jush Lu47172a02012-09-27 05:21:41 +0000193 return "ARM PIC Global Base Reg Initialization";
194 }
195
Craig Topper6bc27bf2014-03-10 02:09:33 +0000196 void getAnalysisUsage(AnalysisUsage &AU) const override {
Jush Lu47172a02012-09-27 05:21:41 +0000197 AU.setPreservesCFG();
198 MachineFunctionPass::getAnalysisUsage(AU);
199 }
200 };
Alexander Kornienkof00654e2015-06-23 09:49:53 +0000201}
Jush Lu47172a02012-09-27 05:21:41 +0000202
203char ARMCGBR::ID = 0;
204FunctionPass*
205llvm::createARMGlobalBaseRegPass() { return new ARMCGBR(); }