blob: 5e16a2093ddef16a0f4bd0f4c73864e7a0bb9f6e [file] [log] [blame]
Misha Brukman1a72c632002-11-22 22:42:50 +00001//===- X86InstrInfo.cpp - X86 Instruction Information -----------*- C++ -*-===//
Misha Brukmanc88330a2005-04-21 23:38:14 +00002//
John Criswell482202a2003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanc88330a2005-04-21 23:38:14 +00007//
John Criswell482202a2003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Chris Lattnerd92fb002002-10-25 22:55:53 +00009//
Chris Lattnerb4d58d72003-01-14 22:00:31 +000010// This file contains the X86 implementation of the TargetInstrInfo class.
Chris Lattnerd92fb002002-10-25 22:55:53 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner27d24792002-10-29 21:05:24 +000014#include "X86InstrInfo.h"
Chris Lattner0d808742002-12-03 05:42:53 +000015#include "X86.h"
Chris Lattner05e2f382003-08-03 21:55:55 +000016#include "X86GenInstrInfo.inc"
Evan Chengc8c172e2006-05-30 21:45:53 +000017#include "X86InstrBuilder.h"
Owen Anderson6bb0c522008-01-04 23:57:37 +000018#include "X86MachineFunctionInfo.h"
Evan Chengc8c172e2006-05-30 21:45:53 +000019#include "X86Subtarget.h"
20#include "X86TargetMachine.h"
Dan Gohman906152a2009-01-05 17:59:02 +000021#include "llvm/DerivedTypes.h"
Owen Anderson53a52212009-07-13 04:09:18 +000022#include "llvm/LLVMContext.h"
Owen Andersone2f23a32007-09-07 04:06:50 +000023#include "llvm/ADT/STLExtras.h"
Dan Gohmancc78cdf2008-12-03 05:21:24 +000024#include "llvm/CodeGen/MachineConstantPool.h"
Owen Anderson6bb0c522008-01-04 23:57:37 +000025#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Chengc8c172e2006-05-30 21:45:53 +000026#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattnera10fff52007-12-31 04:13:23 +000027#include "llvm/CodeGen/MachineRegisterInfo.h"
Evan Cheng07fc1072006-12-01 21:52:41 +000028#include "llvm/CodeGen/LiveVariables.h"
David Greene70fdd572009-11-12 20:55:29 +000029#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner6a5e7062010-04-26 23:37:21 +000030#include "llvm/MC/MCInst.h"
Owen Anderson2a3be7b2008-01-07 01:35:02 +000031#include "llvm/Support/CommandLine.h"
David Greened589daf2010-01-05 01:29:29 +000032#include "llvm/Support/Debug.h"
Torok Edwin6dd27302009-07-08 18:01:40 +000033#include "llvm/Support/ErrorHandling.h"
34#include "llvm/Support/raw_ostream.h"
Evan Chenge95f3912007-09-25 01:57:46 +000035#include "llvm/Target/TargetOptions.h"
Chris Lattner7b26fce2009-08-22 20:48:53 +000036#include "llvm/MC/MCAsmInfo.h"
David Greene70fdd572009-11-12 20:55:29 +000037#include <limits>
38
Brian Gaeke960707c2003-11-11 22:41:34 +000039using namespace llvm;
40
Chris Lattnera6f074f2009-08-23 03:41:05 +000041static cl::opt<bool>
42NoFusing("disable-spill-fusing",
43 cl::desc("Disable fusing of spill code into instructions"));
44static cl::opt<bool>
45PrintFailedFusing("print-failed-fuse-candidates",
46 cl::desc("Print instructions that the allocator wants to"
47 " fuse, but the X86 backend currently can't"),
48 cl::Hidden);
49static cl::opt<bool>
50ReMatPICStubLoad("remat-pic-stub-load",
51 cl::desc("Re-materialize load from stub in PIC mode"),
52 cl::init(false), cl::Hidden);
Owen Anderson2a3be7b2008-01-07 01:35:02 +000053
Evan Chengc8c172e2006-05-30 21:45:53 +000054X86InstrInfo::X86InstrInfo(X86TargetMachine &tm)
Chris Lattner25568e42008-01-01 01:03:04 +000055 : TargetInstrInfoImpl(X86Insts, array_lengthof(X86Insts)),
Evan Cheng11b0a5d2006-09-08 06:48:29 +000056 TM(tm), RI(tm, *this) {
Chris Lattner4fb38d32010-10-07 23:36:18 +000057 enum {
58 TB_NOT_REVERSABLE = 1U << 31,
59 TB_FLAGS = TB_NOT_REVERSABLE
60 };
61
Owen Anderson2a3be7b2008-01-07 01:35:02 +000062 static const unsigned OpTbl2Addr[][2] = {
63 { X86::ADC32ri, X86::ADC32mi },
64 { X86::ADC32ri8, X86::ADC32mi8 },
65 { X86::ADC32rr, X86::ADC32mr },
66 { X86::ADC64ri32, X86::ADC64mi32 },
67 { X86::ADC64ri8, X86::ADC64mi8 },
68 { X86::ADC64rr, X86::ADC64mr },
69 { X86::ADD16ri, X86::ADD16mi },
70 { X86::ADD16ri8, X86::ADD16mi8 },
71 { X86::ADD16rr, X86::ADD16mr },
Chris Lattner4fb38d32010-10-07 23:36:18 +000072 { X86::ADD16rr_DB, X86::ADD16mr | TB_NOT_REVERSABLE },
Owen Anderson2a3be7b2008-01-07 01:35:02 +000073 { X86::ADD32ri, X86::ADD32mi },
74 { X86::ADD32ri8, X86::ADD32mi8 },
75 { X86::ADD32rr, X86::ADD32mr },
Chris Lattner4fb38d32010-10-07 23:36:18 +000076 { X86::ADD32rr_DB, X86::ADD32mr | TB_NOT_REVERSABLE },
Owen Anderson2a3be7b2008-01-07 01:35:02 +000077 { X86::ADD64ri32, X86::ADD64mi32 },
78 { X86::ADD64ri8, X86::ADD64mi8 },
79 { X86::ADD64rr, X86::ADD64mr },
Chris Lattner4fb38d32010-10-07 23:36:18 +000080 { X86::ADD64rr_DB, X86::ADD64mr | TB_NOT_REVERSABLE },
Owen Anderson2a3be7b2008-01-07 01:35:02 +000081 { X86::ADD8ri, X86::ADD8mi },
82 { X86::ADD8rr, X86::ADD8mr },
83 { X86::AND16ri, X86::AND16mi },
84 { X86::AND16ri8, X86::AND16mi8 },
85 { X86::AND16rr, X86::AND16mr },
86 { X86::AND32ri, X86::AND32mi },
87 { X86::AND32ri8, X86::AND32mi8 },
88 { X86::AND32rr, X86::AND32mr },
89 { X86::AND64ri32, X86::AND64mi32 },
90 { X86::AND64ri8, X86::AND64mi8 },
91 { X86::AND64rr, X86::AND64mr },
92 { X86::AND8ri, X86::AND8mi },
93 { X86::AND8rr, X86::AND8mr },
94 { X86::DEC16r, X86::DEC16m },
95 { X86::DEC32r, X86::DEC32m },
96 { X86::DEC64_16r, X86::DEC64_16m },
97 { X86::DEC64_32r, X86::DEC64_32m },
98 { X86::DEC64r, X86::DEC64m },
99 { X86::DEC8r, X86::DEC8m },
100 { X86::INC16r, X86::INC16m },
101 { X86::INC32r, X86::INC32m },
102 { X86::INC64_16r, X86::INC64_16m },
103 { X86::INC64_32r, X86::INC64_32m },
104 { X86::INC64r, X86::INC64m },
105 { X86::INC8r, X86::INC8m },
106 { X86::NEG16r, X86::NEG16m },
107 { X86::NEG32r, X86::NEG32m },
108 { X86::NEG64r, X86::NEG64m },
109 { X86::NEG8r, X86::NEG8m },
110 { X86::NOT16r, X86::NOT16m },
111 { X86::NOT32r, X86::NOT32m },
112 { X86::NOT64r, X86::NOT64m },
113 { X86::NOT8r, X86::NOT8m },
114 { X86::OR16ri, X86::OR16mi },
115 { X86::OR16ri8, X86::OR16mi8 },
116 { X86::OR16rr, X86::OR16mr },
117 { X86::OR32ri, X86::OR32mi },
118 { X86::OR32ri8, X86::OR32mi8 },
119 { X86::OR32rr, X86::OR32mr },
120 { X86::OR64ri32, X86::OR64mi32 },
121 { X86::OR64ri8, X86::OR64mi8 },
122 { X86::OR64rr, X86::OR64mr },
123 { X86::OR8ri, X86::OR8mi },
124 { X86::OR8rr, X86::OR8mr },
125 { X86::ROL16r1, X86::ROL16m1 },
126 { X86::ROL16rCL, X86::ROL16mCL },
127 { X86::ROL16ri, X86::ROL16mi },
128 { X86::ROL32r1, X86::ROL32m1 },
129 { X86::ROL32rCL, X86::ROL32mCL },
130 { X86::ROL32ri, X86::ROL32mi },
131 { X86::ROL64r1, X86::ROL64m1 },
132 { X86::ROL64rCL, X86::ROL64mCL },
133 { X86::ROL64ri, X86::ROL64mi },
134 { X86::ROL8r1, X86::ROL8m1 },
135 { X86::ROL8rCL, X86::ROL8mCL },
136 { X86::ROL8ri, X86::ROL8mi },
137 { X86::ROR16r1, X86::ROR16m1 },
138 { X86::ROR16rCL, X86::ROR16mCL },
139 { X86::ROR16ri, X86::ROR16mi },
140 { X86::ROR32r1, X86::ROR32m1 },
141 { X86::ROR32rCL, X86::ROR32mCL },
142 { X86::ROR32ri, X86::ROR32mi },
143 { X86::ROR64r1, X86::ROR64m1 },
144 { X86::ROR64rCL, X86::ROR64mCL },
145 { X86::ROR64ri, X86::ROR64mi },
146 { X86::ROR8r1, X86::ROR8m1 },
147 { X86::ROR8rCL, X86::ROR8mCL },
148 { X86::ROR8ri, X86::ROR8mi },
149 { X86::SAR16r1, X86::SAR16m1 },
150 { X86::SAR16rCL, X86::SAR16mCL },
151 { X86::SAR16ri, X86::SAR16mi },
152 { X86::SAR32r1, X86::SAR32m1 },
153 { X86::SAR32rCL, X86::SAR32mCL },
154 { X86::SAR32ri, X86::SAR32mi },
155 { X86::SAR64r1, X86::SAR64m1 },
156 { X86::SAR64rCL, X86::SAR64mCL },
157 { X86::SAR64ri, X86::SAR64mi },
158 { X86::SAR8r1, X86::SAR8m1 },
159 { X86::SAR8rCL, X86::SAR8mCL },
160 { X86::SAR8ri, X86::SAR8mi },
161 { X86::SBB32ri, X86::SBB32mi },
162 { X86::SBB32ri8, X86::SBB32mi8 },
163 { X86::SBB32rr, X86::SBB32mr },
164 { X86::SBB64ri32, X86::SBB64mi32 },
165 { X86::SBB64ri8, X86::SBB64mi8 },
166 { X86::SBB64rr, X86::SBB64mr },
Owen Anderson2a3be7b2008-01-07 01:35:02 +0000167 { X86::SHL16rCL, X86::SHL16mCL },
168 { X86::SHL16ri, X86::SHL16mi },
Owen Anderson2a3be7b2008-01-07 01:35:02 +0000169 { X86::SHL32rCL, X86::SHL32mCL },
170 { X86::SHL32ri, X86::SHL32mi },
Owen Anderson2a3be7b2008-01-07 01:35:02 +0000171 { X86::SHL64rCL, X86::SHL64mCL },
172 { X86::SHL64ri, X86::SHL64mi },
Owen Anderson2a3be7b2008-01-07 01:35:02 +0000173 { X86::SHL8rCL, X86::SHL8mCL },
174 { X86::SHL8ri, X86::SHL8mi },
175 { X86::SHLD16rrCL, X86::SHLD16mrCL },
176 { X86::SHLD16rri8, X86::SHLD16mri8 },
177 { X86::SHLD32rrCL, X86::SHLD32mrCL },
178 { X86::SHLD32rri8, X86::SHLD32mri8 },
179 { X86::SHLD64rrCL, X86::SHLD64mrCL },
180 { X86::SHLD64rri8, X86::SHLD64mri8 },
181 { X86::SHR16r1, X86::SHR16m1 },
182 { X86::SHR16rCL, X86::SHR16mCL },
183 { X86::SHR16ri, X86::SHR16mi },
184 { X86::SHR32r1, X86::SHR32m1 },
185 { X86::SHR32rCL, X86::SHR32mCL },
186 { X86::SHR32ri, X86::SHR32mi },
187 { X86::SHR64r1, X86::SHR64m1 },
188 { X86::SHR64rCL, X86::SHR64mCL },
189 { X86::SHR64ri, X86::SHR64mi },
190 { X86::SHR8r1, X86::SHR8m1 },
191 { X86::SHR8rCL, X86::SHR8mCL },
192 { X86::SHR8ri, X86::SHR8mi },
193 { X86::SHRD16rrCL, X86::SHRD16mrCL },
194 { X86::SHRD16rri8, X86::SHRD16mri8 },
195 { X86::SHRD32rrCL, X86::SHRD32mrCL },
196 { X86::SHRD32rri8, X86::SHRD32mri8 },
197 { X86::SHRD64rrCL, X86::SHRD64mrCL },
198 { X86::SHRD64rri8, X86::SHRD64mri8 },
199 { X86::SUB16ri, X86::SUB16mi },
200 { X86::SUB16ri8, X86::SUB16mi8 },
201 { X86::SUB16rr, X86::SUB16mr },
202 { X86::SUB32ri, X86::SUB32mi },
203 { X86::SUB32ri8, X86::SUB32mi8 },
204 { X86::SUB32rr, X86::SUB32mr },
205 { X86::SUB64ri32, X86::SUB64mi32 },
206 { X86::SUB64ri8, X86::SUB64mi8 },
207 { X86::SUB64rr, X86::SUB64mr },
208 { X86::SUB8ri, X86::SUB8mi },
209 { X86::SUB8rr, X86::SUB8mr },
210 { X86::XOR16ri, X86::XOR16mi },
211 { X86::XOR16ri8, X86::XOR16mi8 },
212 { X86::XOR16rr, X86::XOR16mr },
213 { X86::XOR32ri, X86::XOR32mi },
214 { X86::XOR32ri8, X86::XOR32mi8 },
215 { X86::XOR32rr, X86::XOR32mr },
216 { X86::XOR64ri32, X86::XOR64mi32 },
217 { X86::XOR64ri8, X86::XOR64mi8 },
218 { X86::XOR64rr, X86::XOR64mr },
219 { X86::XOR8ri, X86::XOR8mi },
220 { X86::XOR8rr, X86::XOR8mr }
221 };
222
223 for (unsigned i = 0, e = array_lengthof(OpTbl2Addr); i != e; ++i) {
224 unsigned RegOp = OpTbl2Addr[i][0];
Chris Lattner4fb38d32010-10-07 23:36:18 +0000225 unsigned MemOp = OpTbl2Addr[i][1] & ~TB_FLAGS;
226 assert(!RegOp2MemOpTable2Addr.count(RegOp) && "Duplicated entries?");
227 RegOp2MemOpTable2Addr[RegOp] = std::make_pair(MemOp, 0U);
228
229 // If this is not a reversable operation (because there is a many->one)
230 // mapping, don't insert the reverse of the operation into MemOp2RegOpTable.
231 if (OpTbl2Addr[i][1] & TB_NOT_REVERSABLE)
232 continue;
233
Evan Cheng9e0c7f22009-07-15 06:10:07 +0000234 // Index 0, folded load and store, no alignment requirement.
235 unsigned AuxInfo = 0 | (1 << 4) | (1 << 5);
Chris Lattner4fb38d32010-10-07 23:36:18 +0000236
237 assert(!MemOp2RegOpTable.count(MemOp) &&
238 "Duplicated entries in unfolding maps?");
239 MemOp2RegOpTable[MemOp] = std::make_pair(RegOp, AuxInfo);
Owen Anderson2a3be7b2008-01-07 01:35:02 +0000240 }
241
242 // If the third value is 1, then it's folding either a load or a store.
Evan Cheng9e0c7f22009-07-15 06:10:07 +0000243 static const unsigned OpTbl0[][4] = {
244 { X86::BT16ri8, X86::BT16mi8, 1, 0 },
245 { X86::BT32ri8, X86::BT32mi8, 1, 0 },
246 { X86::BT64ri8, X86::BT64mi8, 1, 0 },
247 { X86::CALL32r, X86::CALL32m, 1, 0 },
248 { X86::CALL64r, X86::CALL64m, 1, 0 },
Anton Korobeynikovcd78af62010-08-17 21:06:01 +0000249 { X86::WINCALL64r, X86::WINCALL64m, 1, 0 },
Evan Cheng9e0c7f22009-07-15 06:10:07 +0000250 { X86::CMP16ri, X86::CMP16mi, 1, 0 },
251 { X86::CMP16ri8, X86::CMP16mi8, 1, 0 },
252 { X86::CMP16rr, X86::CMP16mr, 1, 0 },
253 { X86::CMP32ri, X86::CMP32mi, 1, 0 },
254 { X86::CMP32ri8, X86::CMP32mi8, 1, 0 },
255 { X86::CMP32rr, X86::CMP32mr, 1, 0 },
256 { X86::CMP64ri32, X86::CMP64mi32, 1, 0 },
257 { X86::CMP64ri8, X86::CMP64mi8, 1, 0 },
258 { X86::CMP64rr, X86::CMP64mr, 1, 0 },
259 { X86::CMP8ri, X86::CMP8mi, 1, 0 },
260 { X86::CMP8rr, X86::CMP8mr, 1, 0 },
261 { X86::DIV16r, X86::DIV16m, 1, 0 },
262 { X86::DIV32r, X86::DIV32m, 1, 0 },
263 { X86::DIV64r, X86::DIV64m, 1, 0 },
264 { X86::DIV8r, X86::DIV8m, 1, 0 },
265 { X86::EXTRACTPSrr, X86::EXTRACTPSmr, 0, 16 },
Chris Lattnere2245542010-10-08 00:03:02 +0000266 { X86::FsMOVAPDrr, X86::MOVSDmr | TB_NOT_REVERSABLE , 0, 0 },
267 { X86::FsMOVAPSrr, X86::MOVSSmr | TB_NOT_REVERSABLE , 0, 0 },
Evan Cheng9e0c7f22009-07-15 06:10:07 +0000268 { X86::IDIV16r, X86::IDIV16m, 1, 0 },
269 { X86::IDIV32r, X86::IDIV32m, 1, 0 },
270 { X86::IDIV64r, X86::IDIV64m, 1, 0 },
271 { X86::IDIV8r, X86::IDIV8m, 1, 0 },
272 { X86::IMUL16r, X86::IMUL16m, 1, 0 },
273 { X86::IMUL32r, X86::IMUL32m, 1, 0 },
274 { X86::IMUL64r, X86::IMUL64m, 1, 0 },
275 { X86::IMUL8r, X86::IMUL8m, 1, 0 },
276 { X86::JMP32r, X86::JMP32m, 1, 0 },
277 { X86::JMP64r, X86::JMP64m, 1, 0 },
278 { X86::MOV16ri, X86::MOV16mi, 0, 0 },
279 { X86::MOV16rr, X86::MOV16mr, 0, 0 },
280 { X86::MOV32ri, X86::MOV32mi, 0, 0 },
281 { X86::MOV32rr, X86::MOV32mr, 0, 0 },
Evan Chengd703df62010-03-14 03:48:46 +0000282 { X86::MOV32rr_TC, X86::MOV32mr_TC, 0, 0 },
Evan Cheng9e0c7f22009-07-15 06:10:07 +0000283 { X86::MOV64ri32, X86::MOV64mi32, 0, 0 },
284 { X86::MOV64rr, X86::MOV64mr, 0, 0 },
285 { X86::MOV8ri, X86::MOV8mi, 0, 0 },
286 { X86::MOV8rr, X86::MOV8mr, 0, 0 },
287 { X86::MOV8rr_NOREX, X86::MOV8mr_NOREX, 0, 0 },
288 { X86::MOVAPDrr, X86::MOVAPDmr, 0, 16 },
289 { X86::MOVAPSrr, X86::MOVAPSmr, 0, 16 },
290 { X86::MOVDQArr, X86::MOVDQAmr, 0, 16 },
291 { X86::MOVPDI2DIrr, X86::MOVPDI2DImr, 0, 0 },
292 { X86::MOVPQIto64rr,X86::MOVPQI2QImr, 0, 0 },
Evan Cheng9e0c7f22009-07-15 06:10:07 +0000293 { X86::MOVSDto64rr, X86::MOVSDto64mr, 0, 0 },
294 { X86::MOVSS2DIrr, X86::MOVSS2DImr, 0, 0 },
Evan Cheng9e0c7f22009-07-15 06:10:07 +0000295 { X86::MOVUPDrr, X86::MOVUPDmr, 0, 0 },
296 { X86::MOVUPSrr, X86::MOVUPSmr, 0, 0 },
297 { X86::MUL16r, X86::MUL16m, 1, 0 },
298 { X86::MUL32r, X86::MUL32m, 1, 0 },
299 { X86::MUL64r, X86::MUL64m, 1, 0 },
300 { X86::MUL8r, X86::MUL8m, 1, 0 },
301 { X86::SETAEr, X86::SETAEm, 0, 0 },
302 { X86::SETAr, X86::SETAm, 0, 0 },
303 { X86::SETBEr, X86::SETBEm, 0, 0 },
304 { X86::SETBr, X86::SETBm, 0, 0 },
305 { X86::SETEr, X86::SETEm, 0, 0 },
306 { X86::SETGEr, X86::SETGEm, 0, 0 },
307 { X86::SETGr, X86::SETGm, 0, 0 },
308 { X86::SETLEr, X86::SETLEm, 0, 0 },
309 { X86::SETLr, X86::SETLm, 0, 0 },
310 { X86::SETNEr, X86::SETNEm, 0, 0 },
311 { X86::SETNOr, X86::SETNOm, 0, 0 },
312 { X86::SETNPr, X86::SETNPm, 0, 0 },
313 { X86::SETNSr, X86::SETNSm, 0, 0 },
314 { X86::SETOr, X86::SETOm, 0, 0 },
315 { X86::SETPr, X86::SETPm, 0, 0 },
316 { X86::SETSr, X86::SETSm, 0, 0 },
317 { X86::TAILJMPr, X86::TAILJMPm, 1, 0 },
Evan Chengd703df62010-03-14 03:48:46 +0000318 { X86::TAILJMPr64, X86::TAILJMPm64, 1, 0 },
Evan Cheng9e0c7f22009-07-15 06:10:07 +0000319 { X86::TEST16ri, X86::TEST16mi, 1, 0 },
320 { X86::TEST32ri, X86::TEST32mi, 1, 0 },
321 { X86::TEST64ri32, X86::TEST64mi32, 1, 0 },
322 { X86::TEST8ri, X86::TEST8mi, 1, 0 }
Owen Anderson2a3be7b2008-01-07 01:35:02 +0000323 };
324
325 for (unsigned i = 0, e = array_lengthof(OpTbl0); i != e; ++i) {
Chris Lattnere2245542010-10-08 00:03:02 +0000326 unsigned RegOp = OpTbl0[i][0];
327 unsigned MemOp = OpTbl0[i][1] & ~TB_FLAGS;
Owen Anderson2a3be7b2008-01-07 01:35:02 +0000328 unsigned FoldedLoad = OpTbl0[i][2];
Chris Lattnere2245542010-10-08 00:03:02 +0000329 unsigned Align = OpTbl0[i][3];
330 assert(!RegOp2MemOpTable0.count(RegOp) && "Duplicated entries?");
331 RegOp2MemOpTable0[RegOp] = std::make_pair(MemOp, Align);
332
333 // If this is not a reversable operation (because there is a many->one)
334 // mapping, don't insert the reverse of the operation into MemOp2RegOpTable.
335 if (OpTbl0[i][1] & TB_NOT_REVERSABLE)
336 continue;
337
Owen Anderson2a3be7b2008-01-07 01:35:02 +0000338 // Index 0, folded load or store.
339 unsigned AuxInfo = 0 | (FoldedLoad << 4) | ((FoldedLoad^1) << 5);
Chris Lattnere2245542010-10-08 00:03:02 +0000340 assert(!MemOp2RegOpTable.count(MemOp) && "Duplicated entries?");
341 MemOp2RegOpTable[MemOp] = std::make_pair(RegOp, AuxInfo);
Owen Anderson2a3be7b2008-01-07 01:35:02 +0000342 }
343
Evan Cheng9e0c7f22009-07-15 06:10:07 +0000344 static const unsigned OpTbl1[][3] = {
345 { X86::CMP16rr, X86::CMP16rm, 0 },
346 { X86::CMP32rr, X86::CMP32rm, 0 },
347 { X86::CMP64rr, X86::CMP64rm, 0 },
348 { X86::CMP8rr, X86::CMP8rm, 0 },
349 { X86::CVTSD2SSrr, X86::CVTSD2SSrm, 0 },
350 { X86::CVTSI2SD64rr, X86::CVTSI2SD64rm, 0 },
351 { X86::CVTSI2SDrr, X86::CVTSI2SDrm, 0 },
352 { X86::CVTSI2SS64rr, X86::CVTSI2SS64rm, 0 },
353 { X86::CVTSI2SSrr, X86::CVTSI2SSrm, 0 },
354 { X86::CVTSS2SDrr, X86::CVTSS2SDrm, 0 },
355 { X86::CVTTSD2SI64rr, X86::CVTTSD2SI64rm, 0 },
356 { X86::CVTTSD2SIrr, X86::CVTTSD2SIrm, 0 },
357 { X86::CVTTSS2SI64rr, X86::CVTTSS2SI64rm, 0 },
358 { X86::CVTTSS2SIrr, X86::CVTTSS2SIrm, 0 },
Chris Lattnere2245542010-10-08 00:03:02 +0000359 { X86::FsMOVAPDrr, X86::MOVSDrm | TB_NOT_REVERSABLE , 0 },
360 { X86::FsMOVAPSrr, X86::MOVSSrm | TB_NOT_REVERSABLE , 0 },
Evan Cheng9e0c7f22009-07-15 06:10:07 +0000361 { X86::IMUL16rri, X86::IMUL16rmi, 0 },
362 { X86::IMUL16rri8, X86::IMUL16rmi8, 0 },
363 { X86::IMUL32rri, X86::IMUL32rmi, 0 },
364 { X86::IMUL32rri8, X86::IMUL32rmi8, 0 },
365 { X86::IMUL64rri32, X86::IMUL64rmi32, 0 },
366 { X86::IMUL64rri8, X86::IMUL64rmi8, 0 },
367 { X86::Int_CMPSDrr, X86::Int_CMPSDrm, 0 },
368 { X86::Int_CMPSSrr, X86::Int_CMPSSrm, 0 },
369 { X86::Int_COMISDrr, X86::Int_COMISDrm, 0 },
370 { X86::Int_COMISSrr, X86::Int_COMISSrm, 0 },
371 { X86::Int_CVTDQ2PDrr, X86::Int_CVTDQ2PDrm, 16 },
372 { X86::Int_CVTDQ2PSrr, X86::Int_CVTDQ2PSrm, 16 },
373 { X86::Int_CVTPD2DQrr, X86::Int_CVTPD2DQrm, 16 },
374 { X86::Int_CVTPD2PSrr, X86::Int_CVTPD2PSrm, 16 },
375 { X86::Int_CVTPS2DQrr, X86::Int_CVTPS2DQrm, 16 },
376 { X86::Int_CVTPS2PDrr, X86::Int_CVTPS2PDrm, 0 },
Chris Lattneref1c2fc2010-09-29 02:24:57 +0000377 { X86::CVTSD2SI64rr, X86::CVTSD2SI64rm, 0 },
378 { X86::CVTSD2SIrr, X86::CVTSD2SIrm, 0 },
Evan Cheng9e0c7f22009-07-15 06:10:07 +0000379 { X86::Int_CVTSD2SSrr, X86::Int_CVTSD2SSrm, 0 },
380 { X86::Int_CVTSI2SD64rr,X86::Int_CVTSI2SD64rm, 0 },
381 { X86::Int_CVTSI2SDrr, X86::Int_CVTSI2SDrm, 0 },
382 { X86::Int_CVTSI2SS64rr,X86::Int_CVTSI2SS64rm, 0 },
383 { X86::Int_CVTSI2SSrr, X86::Int_CVTSI2SSrm, 0 },
384 { X86::Int_CVTSS2SDrr, X86::Int_CVTSS2SDrm, 0 },
385 { X86::Int_CVTSS2SI64rr,X86::Int_CVTSS2SI64rm, 0 },
386 { X86::Int_CVTSS2SIrr, X86::Int_CVTSS2SIrm, 0 },
Chris Lattnerff3a3932010-09-29 02:36:32 +0000387 { X86::CVTTPD2DQrr, X86::CVTTPD2DQrm, 16 },
388 { X86::CVTTPS2DQrr, X86::CVTTPS2DQrm, 16 },
Evan Cheng9e0c7f22009-07-15 06:10:07 +0000389 { X86::Int_CVTTSD2SI64rr,X86::Int_CVTTSD2SI64rm, 0 },
390 { X86::Int_CVTTSD2SIrr, X86::Int_CVTTSD2SIrm, 0 },
391 { X86::Int_CVTTSS2SI64rr,X86::Int_CVTTSS2SI64rm, 0 },
392 { X86::Int_CVTTSS2SIrr, X86::Int_CVTTSS2SIrm, 0 },
393 { X86::Int_UCOMISDrr, X86::Int_UCOMISDrm, 0 },
394 { X86::Int_UCOMISSrr, X86::Int_UCOMISSrm, 0 },
395 { X86::MOV16rr, X86::MOV16rm, 0 },
396 { X86::MOV32rr, X86::MOV32rm, 0 },
Evan Chengd703df62010-03-14 03:48:46 +0000397 { X86::MOV32rr_TC, X86::MOV32rm_TC, 0 },
Evan Cheng9e0c7f22009-07-15 06:10:07 +0000398 { X86::MOV64rr, X86::MOV64rm, 0 },
399 { X86::MOV64toPQIrr, X86::MOVQI2PQIrm, 0 },
400 { X86::MOV64toSDrr, X86::MOV64toSDrm, 0 },
401 { X86::MOV8rr, X86::MOV8rm, 0 },
402 { X86::MOVAPDrr, X86::MOVAPDrm, 16 },
403 { X86::MOVAPSrr, X86::MOVAPSrm, 16 },
404 { X86::MOVDDUPrr, X86::MOVDDUPrm, 0 },
405 { X86::MOVDI2PDIrr, X86::MOVDI2PDIrm, 0 },
406 { X86::MOVDI2SSrr, X86::MOVDI2SSrm, 0 },
407 { X86::MOVDQArr, X86::MOVDQArm, 16 },
Evan Cheng9e0c7f22009-07-15 06:10:07 +0000408 { X86::MOVSHDUPrr, X86::MOVSHDUPrm, 16 },
409 { X86::MOVSLDUPrr, X86::MOVSLDUPrm, 16 },
Evan Cheng9e0c7f22009-07-15 06:10:07 +0000410 { X86::MOVSX16rr8, X86::MOVSX16rm8, 0 },
411 { X86::MOVSX32rr16, X86::MOVSX32rm16, 0 },
412 { X86::MOVSX32rr8, X86::MOVSX32rm8, 0 },
413 { X86::MOVSX64rr16, X86::MOVSX64rm16, 0 },
414 { X86::MOVSX64rr32, X86::MOVSX64rm32, 0 },
415 { X86::MOVSX64rr8, X86::MOVSX64rm8, 0 },
416 { X86::MOVUPDrr, X86::MOVUPDrm, 16 },
Evan Cheng5d30f7c2010-01-21 00:55:14 +0000417 { X86::MOVUPSrr, X86::MOVUPSrm, 0 },
Evan Cheng9e0c7f22009-07-15 06:10:07 +0000418 { X86::MOVZDI2PDIrr, X86::MOVZDI2PDIrm, 0 },
419 { X86::MOVZQI2PQIrr, X86::MOVZQI2PQIrm, 0 },
420 { X86::MOVZPQILo2PQIrr, X86::MOVZPQILo2PQIrm, 16 },
421 { X86::MOVZX16rr8, X86::MOVZX16rm8, 0 },
422 { X86::MOVZX32rr16, X86::MOVZX32rm16, 0 },
423 { X86::MOVZX32_NOREXrr8, X86::MOVZX32_NOREXrm8, 0 },
424 { X86::MOVZX32rr8, X86::MOVZX32rm8, 0 },
425 { X86::MOVZX64rr16, X86::MOVZX64rm16, 0 },
426 { X86::MOVZX64rr32, X86::MOVZX64rm32, 0 },
427 { X86::MOVZX64rr8, X86::MOVZX64rm8, 0 },
428 { X86::PSHUFDri, X86::PSHUFDmi, 16 },
429 { X86::PSHUFHWri, X86::PSHUFHWmi, 16 },
430 { X86::PSHUFLWri, X86::PSHUFLWmi, 16 },
431 { X86::RCPPSr, X86::RCPPSm, 16 },
432 { X86::RCPPSr_Int, X86::RCPPSm_Int, 16 },
433 { X86::RSQRTPSr, X86::RSQRTPSm, 16 },
434 { X86::RSQRTPSr_Int, X86::RSQRTPSm_Int, 16 },
435 { X86::RSQRTSSr, X86::RSQRTSSm, 0 },
436 { X86::RSQRTSSr_Int, X86::RSQRTSSm_Int, 0 },
437 { X86::SQRTPDr, X86::SQRTPDm, 16 },
438 { X86::SQRTPDr_Int, X86::SQRTPDm_Int, 16 },
439 { X86::SQRTPSr, X86::SQRTPSm, 16 },
440 { X86::SQRTPSr_Int, X86::SQRTPSm_Int, 16 },
441 { X86::SQRTSDr, X86::SQRTSDm, 0 },
442 { X86::SQRTSDr_Int, X86::SQRTSDm_Int, 0 },
443 { X86::SQRTSSr, X86::SQRTSSm, 0 },
444 { X86::SQRTSSr_Int, X86::SQRTSSm_Int, 0 },
445 { X86::TEST16rr, X86::TEST16rm, 0 },
446 { X86::TEST32rr, X86::TEST32rm, 0 },
447 { X86::TEST64rr, X86::TEST64rm, 0 },
448 { X86::TEST8rr, X86::TEST8rm, 0 },
Owen Anderson2a3be7b2008-01-07 01:35:02 +0000449 // FIXME: TEST*rr EAX,EAX ---> CMP [mem], 0
Evan Cheng9e0c7f22009-07-15 06:10:07 +0000450 { X86::UCOMISDrr, X86::UCOMISDrm, 0 },
451 { X86::UCOMISSrr, X86::UCOMISSrm, 0 }
Owen Anderson2a3be7b2008-01-07 01:35:02 +0000452 };
453
454 for (unsigned i = 0, e = array_lengthof(OpTbl1); i != e; ++i) {
455 unsigned RegOp = OpTbl1[i][0];
Chris Lattnere2245542010-10-08 00:03:02 +0000456 unsigned MemOp = OpTbl1[i][1] & ~TB_FLAGS;
Evan Cheng9e0c7f22009-07-15 06:10:07 +0000457 unsigned Align = OpTbl1[i][2];
Chris Lattner0921bfd2010-10-07 23:57:02 +0000458 assert(!RegOp2MemOpTable1.count(RegOp) && "Duplicate entries");
Chris Lattnere2245542010-10-08 00:03:02 +0000459 RegOp2MemOpTable1[RegOp] = std::make_pair(MemOp, Align);
460
461 // If this is not a reversable operation (because there is a many->one)
462 // mapping, don't insert the reverse of the operation into MemOp2RegOpTable.
463 if (OpTbl1[i][1] & TB_NOT_REVERSABLE)
464 continue;
Chris Lattner0921bfd2010-10-07 23:57:02 +0000465
Evan Cheng9e0c7f22009-07-15 06:10:07 +0000466 // Index 1, folded load
467 unsigned AuxInfo = 1 | (1 << 4);
Chris Lattnere2245542010-10-08 00:03:02 +0000468 assert(!MemOp2RegOpTable.count(MemOp) && "Duplicate entries");
469 MemOp2RegOpTable[MemOp] = std::make_pair(RegOp, AuxInfo);
Owen Anderson2a3be7b2008-01-07 01:35:02 +0000470 }
471
Evan Cheng9e0c7f22009-07-15 06:10:07 +0000472 static const unsigned OpTbl2[][3] = {
473 { X86::ADC32rr, X86::ADC32rm, 0 },
474 { X86::ADC64rr, X86::ADC64rm, 0 },
475 { X86::ADD16rr, X86::ADD16rm, 0 },
Chris Lattner4fb38d32010-10-07 23:36:18 +0000476 { X86::ADD16rr_DB, X86::ADD16rm | TB_NOT_REVERSABLE, 0 },
Evan Cheng9e0c7f22009-07-15 06:10:07 +0000477 { X86::ADD32rr, X86::ADD32rm, 0 },
Chris Lattner4fb38d32010-10-07 23:36:18 +0000478 { X86::ADD32rr_DB, X86::ADD32rm | TB_NOT_REVERSABLE, 0 },
Evan Cheng9e0c7f22009-07-15 06:10:07 +0000479 { X86::ADD64rr, X86::ADD64rm, 0 },
Chris Lattner4fb38d32010-10-07 23:36:18 +0000480 { X86::ADD64rr_DB, X86::ADD64rm | TB_NOT_REVERSABLE, 0 },
Evan Cheng9e0c7f22009-07-15 06:10:07 +0000481 { X86::ADD8rr, X86::ADD8rm, 0 },
482 { X86::ADDPDrr, X86::ADDPDrm, 16 },
483 { X86::ADDPSrr, X86::ADDPSrm, 16 },
484 { X86::ADDSDrr, X86::ADDSDrm, 0 },
485 { X86::ADDSSrr, X86::ADDSSrm, 0 },
486 { X86::ADDSUBPDrr, X86::ADDSUBPDrm, 16 },
487 { X86::ADDSUBPSrr, X86::ADDSUBPSrm, 16 },
488 { X86::AND16rr, X86::AND16rm, 0 },
489 { X86::AND32rr, X86::AND32rm, 0 },
490 { X86::AND64rr, X86::AND64rm, 0 },
491 { X86::AND8rr, X86::AND8rm, 0 },
492 { X86::ANDNPDrr, X86::ANDNPDrm, 16 },
493 { X86::ANDNPSrr, X86::ANDNPSrm, 16 },
494 { X86::ANDPDrr, X86::ANDPDrm, 16 },
495 { X86::ANDPSrr, X86::ANDPSrm, 16 },
496 { X86::CMOVA16rr, X86::CMOVA16rm, 0 },
497 { X86::CMOVA32rr, X86::CMOVA32rm, 0 },
498 { X86::CMOVA64rr, X86::CMOVA64rm, 0 },
499 { X86::CMOVAE16rr, X86::CMOVAE16rm, 0 },
500 { X86::CMOVAE32rr, X86::CMOVAE32rm, 0 },
501 { X86::CMOVAE64rr, X86::CMOVAE64rm, 0 },
502 { X86::CMOVB16rr, X86::CMOVB16rm, 0 },
503 { X86::CMOVB32rr, X86::CMOVB32rm, 0 },
504 { X86::CMOVB64rr, X86::CMOVB64rm, 0 },
Chris Lattner1a1c6002010-10-05 23:00:14 +0000505 { X86::CMOVBE16rr, X86::CMOVBE16rm, 0 },
506 { X86::CMOVBE32rr, X86::CMOVBE32rm, 0 },
507 { X86::CMOVBE64rr, X86::CMOVBE64rm, 0 },
Evan Cheng9e0c7f22009-07-15 06:10:07 +0000508 { X86::CMOVE16rr, X86::CMOVE16rm, 0 },
509 { X86::CMOVE32rr, X86::CMOVE32rm, 0 },
510 { X86::CMOVE64rr, X86::CMOVE64rm, 0 },
511 { X86::CMOVG16rr, X86::CMOVG16rm, 0 },
512 { X86::CMOVG32rr, X86::CMOVG32rm, 0 },
513 { X86::CMOVG64rr, X86::CMOVG64rm, 0 },
514 { X86::CMOVGE16rr, X86::CMOVGE16rm, 0 },
515 { X86::CMOVGE32rr, X86::CMOVGE32rm, 0 },
516 { X86::CMOVGE64rr, X86::CMOVGE64rm, 0 },
517 { X86::CMOVL16rr, X86::CMOVL16rm, 0 },
518 { X86::CMOVL32rr, X86::CMOVL32rm, 0 },
519 { X86::CMOVL64rr, X86::CMOVL64rm, 0 },
520 { X86::CMOVLE16rr, X86::CMOVLE16rm, 0 },
521 { X86::CMOVLE32rr, X86::CMOVLE32rm, 0 },
522 { X86::CMOVLE64rr, X86::CMOVLE64rm, 0 },
523 { X86::CMOVNE16rr, X86::CMOVNE16rm, 0 },
524 { X86::CMOVNE32rr, X86::CMOVNE32rm, 0 },
525 { X86::CMOVNE64rr, X86::CMOVNE64rm, 0 },
526 { X86::CMOVNO16rr, X86::CMOVNO16rm, 0 },
527 { X86::CMOVNO32rr, X86::CMOVNO32rm, 0 },
528 { X86::CMOVNO64rr, X86::CMOVNO64rm, 0 },
529 { X86::CMOVNP16rr, X86::CMOVNP16rm, 0 },
530 { X86::CMOVNP32rr, X86::CMOVNP32rm, 0 },
531 { X86::CMOVNP64rr, X86::CMOVNP64rm, 0 },
532 { X86::CMOVNS16rr, X86::CMOVNS16rm, 0 },
533 { X86::CMOVNS32rr, X86::CMOVNS32rm, 0 },
534 { X86::CMOVNS64rr, X86::CMOVNS64rm, 0 },
535 { X86::CMOVO16rr, X86::CMOVO16rm, 0 },
536 { X86::CMOVO32rr, X86::CMOVO32rm, 0 },
537 { X86::CMOVO64rr, X86::CMOVO64rm, 0 },
538 { X86::CMOVP16rr, X86::CMOVP16rm, 0 },
539 { X86::CMOVP32rr, X86::CMOVP32rm, 0 },
540 { X86::CMOVP64rr, X86::CMOVP64rm, 0 },
541 { X86::CMOVS16rr, X86::CMOVS16rm, 0 },
542 { X86::CMOVS32rr, X86::CMOVS32rm, 0 },
543 { X86::CMOVS64rr, X86::CMOVS64rm, 0 },
544 { X86::CMPPDrri, X86::CMPPDrmi, 16 },
545 { X86::CMPPSrri, X86::CMPPSrmi, 16 },
546 { X86::CMPSDrr, X86::CMPSDrm, 0 },
547 { X86::CMPSSrr, X86::CMPSSrm, 0 },
548 { X86::DIVPDrr, X86::DIVPDrm, 16 },
549 { X86::DIVPSrr, X86::DIVPSrm, 16 },
550 { X86::DIVSDrr, X86::DIVSDrm, 0 },
551 { X86::DIVSSrr, X86::DIVSSrm, 0 },
552 { X86::FsANDNPDrr, X86::FsANDNPDrm, 16 },
553 { X86::FsANDNPSrr, X86::FsANDNPSrm, 16 },
554 { X86::FsANDPDrr, X86::FsANDPDrm, 16 },
555 { X86::FsANDPSrr, X86::FsANDPSrm, 16 },
556 { X86::FsORPDrr, X86::FsORPDrm, 16 },
557 { X86::FsORPSrr, X86::FsORPSrm, 16 },
558 { X86::FsXORPDrr, X86::FsXORPDrm, 16 },
559 { X86::FsXORPSrr, X86::FsXORPSrm, 16 },
560 { X86::HADDPDrr, X86::HADDPDrm, 16 },
561 { X86::HADDPSrr, X86::HADDPSrm, 16 },
562 { X86::HSUBPDrr, X86::HSUBPDrm, 16 },
563 { X86::HSUBPSrr, X86::HSUBPSrm, 16 },
564 { X86::IMUL16rr, X86::IMUL16rm, 0 },
565 { X86::IMUL32rr, X86::IMUL32rm, 0 },
566 { X86::IMUL64rr, X86::IMUL64rm, 0 },
567 { X86::MAXPDrr, X86::MAXPDrm, 16 },
568 { X86::MAXPDrr_Int, X86::MAXPDrm_Int, 16 },
569 { X86::MAXPSrr, X86::MAXPSrm, 16 },
570 { X86::MAXPSrr_Int, X86::MAXPSrm_Int, 16 },
571 { X86::MAXSDrr, X86::MAXSDrm, 0 },
572 { X86::MAXSDrr_Int, X86::MAXSDrm_Int, 0 },
573 { X86::MAXSSrr, X86::MAXSSrm, 0 },
574 { X86::MAXSSrr_Int, X86::MAXSSrm_Int, 0 },
575 { X86::MINPDrr, X86::MINPDrm, 16 },
576 { X86::MINPDrr_Int, X86::MINPDrm_Int, 16 },
577 { X86::MINPSrr, X86::MINPSrm, 16 },
578 { X86::MINPSrr_Int, X86::MINPSrm_Int, 16 },
579 { X86::MINSDrr, X86::MINSDrm, 0 },
580 { X86::MINSDrr_Int, X86::MINSDrm_Int, 0 },
581 { X86::MINSSrr, X86::MINSSrm, 0 },
582 { X86::MINSSrr_Int, X86::MINSSrm_Int, 0 },
583 { X86::MULPDrr, X86::MULPDrm, 16 },
584 { X86::MULPSrr, X86::MULPSrm, 16 },
585 { X86::MULSDrr, X86::MULSDrm, 0 },
586 { X86::MULSSrr, X86::MULSSrm, 0 },
587 { X86::OR16rr, X86::OR16rm, 0 },
588 { X86::OR32rr, X86::OR32rm, 0 },
589 { X86::OR64rr, X86::OR64rm, 0 },
590 { X86::OR8rr, X86::OR8rm, 0 },
591 { X86::ORPDrr, X86::ORPDrm, 16 },
592 { X86::ORPSrr, X86::ORPSrm, 16 },
593 { X86::PACKSSDWrr, X86::PACKSSDWrm, 16 },
594 { X86::PACKSSWBrr, X86::PACKSSWBrm, 16 },
595 { X86::PACKUSWBrr, X86::PACKUSWBrm, 16 },
596 { X86::PADDBrr, X86::PADDBrm, 16 },
597 { X86::PADDDrr, X86::PADDDrm, 16 },
598 { X86::PADDQrr, X86::PADDQrm, 16 },
599 { X86::PADDSBrr, X86::PADDSBrm, 16 },
600 { X86::PADDSWrr, X86::PADDSWrm, 16 },
601 { X86::PADDWrr, X86::PADDWrm, 16 },
602 { X86::PANDNrr, X86::PANDNrm, 16 },
603 { X86::PANDrr, X86::PANDrm, 16 },
604 { X86::PAVGBrr, X86::PAVGBrm, 16 },
605 { X86::PAVGWrr, X86::PAVGWrm, 16 },
606 { X86::PCMPEQBrr, X86::PCMPEQBrm, 16 },
607 { X86::PCMPEQDrr, X86::PCMPEQDrm, 16 },
608 { X86::PCMPEQWrr, X86::PCMPEQWrm, 16 },
609 { X86::PCMPGTBrr, X86::PCMPGTBrm, 16 },
610 { X86::PCMPGTDrr, X86::PCMPGTDrm, 16 },
611 { X86::PCMPGTWrr, X86::PCMPGTWrm, 16 },
612 { X86::PINSRWrri, X86::PINSRWrmi, 16 },
613 { X86::PMADDWDrr, X86::PMADDWDrm, 16 },
614 { X86::PMAXSWrr, X86::PMAXSWrm, 16 },
615 { X86::PMAXUBrr, X86::PMAXUBrm, 16 },
616 { X86::PMINSWrr, X86::PMINSWrm, 16 },
617 { X86::PMINUBrr, X86::PMINUBrm, 16 },
618 { X86::PMULDQrr, X86::PMULDQrm, 16 },
619 { X86::PMULHUWrr, X86::PMULHUWrm, 16 },
620 { X86::PMULHWrr, X86::PMULHWrm, 16 },
621 { X86::PMULLDrr, X86::PMULLDrm, 16 },
Evan Cheng9e0c7f22009-07-15 06:10:07 +0000622 { X86::PMULLWrr, X86::PMULLWrm, 16 },
623 { X86::PMULUDQrr, X86::PMULUDQrm, 16 },
624 { X86::PORrr, X86::PORrm, 16 },
625 { X86::PSADBWrr, X86::PSADBWrm, 16 },
626 { X86::PSLLDrr, X86::PSLLDrm, 16 },
627 { X86::PSLLQrr, X86::PSLLQrm, 16 },
628 { X86::PSLLWrr, X86::PSLLWrm, 16 },
629 { X86::PSRADrr, X86::PSRADrm, 16 },
630 { X86::PSRAWrr, X86::PSRAWrm, 16 },
631 { X86::PSRLDrr, X86::PSRLDrm, 16 },
632 { X86::PSRLQrr, X86::PSRLQrm, 16 },
633 { X86::PSRLWrr, X86::PSRLWrm, 16 },
634 { X86::PSUBBrr, X86::PSUBBrm, 16 },
635 { X86::PSUBDrr, X86::PSUBDrm, 16 },
636 { X86::PSUBSBrr, X86::PSUBSBrm, 16 },
637 { X86::PSUBSWrr, X86::PSUBSWrm, 16 },
638 { X86::PSUBWrr, X86::PSUBWrm, 16 },
639 { X86::PUNPCKHBWrr, X86::PUNPCKHBWrm, 16 },
640 { X86::PUNPCKHDQrr, X86::PUNPCKHDQrm, 16 },
641 { X86::PUNPCKHQDQrr, X86::PUNPCKHQDQrm, 16 },
642 { X86::PUNPCKHWDrr, X86::PUNPCKHWDrm, 16 },
643 { X86::PUNPCKLBWrr, X86::PUNPCKLBWrm, 16 },
644 { X86::PUNPCKLDQrr, X86::PUNPCKLDQrm, 16 },
645 { X86::PUNPCKLQDQrr, X86::PUNPCKLQDQrm, 16 },
646 { X86::PUNPCKLWDrr, X86::PUNPCKLWDrm, 16 },
647 { X86::PXORrr, X86::PXORrm, 16 },
648 { X86::SBB32rr, X86::SBB32rm, 0 },
649 { X86::SBB64rr, X86::SBB64rm, 0 },
650 { X86::SHUFPDrri, X86::SHUFPDrmi, 16 },
651 { X86::SHUFPSrri, X86::SHUFPSrmi, 16 },
652 { X86::SUB16rr, X86::SUB16rm, 0 },
653 { X86::SUB32rr, X86::SUB32rm, 0 },
654 { X86::SUB64rr, X86::SUB64rm, 0 },
655 { X86::SUB8rr, X86::SUB8rm, 0 },
656 { X86::SUBPDrr, X86::SUBPDrm, 16 },
657 { X86::SUBPSrr, X86::SUBPSrm, 16 },
658 { X86::SUBSDrr, X86::SUBSDrm, 0 },
659 { X86::SUBSSrr, X86::SUBSSrm, 0 },
Owen Anderson2a3be7b2008-01-07 01:35:02 +0000660 // FIXME: TEST*rr -> swapped operand of TEST*mr.
Evan Cheng9e0c7f22009-07-15 06:10:07 +0000661 { X86::UNPCKHPDrr, X86::UNPCKHPDrm, 16 },
662 { X86::UNPCKHPSrr, X86::UNPCKHPSrm, 16 },
663 { X86::UNPCKLPDrr, X86::UNPCKLPDrm, 16 },
664 { X86::UNPCKLPSrr, X86::UNPCKLPSrm, 16 },
665 { X86::XOR16rr, X86::XOR16rm, 0 },
666 { X86::XOR32rr, X86::XOR32rm, 0 },
667 { X86::XOR64rr, X86::XOR64rm, 0 },
668 { X86::XOR8rr, X86::XOR8rm, 0 },
669 { X86::XORPDrr, X86::XORPDrm, 16 },
670 { X86::XORPSrr, X86::XORPSrm, 16 }
Owen Anderson2a3be7b2008-01-07 01:35:02 +0000671 };
672
673 for (unsigned i = 0, e = array_lengthof(OpTbl2); i != e; ++i) {
674 unsigned RegOp = OpTbl2[i][0];
Chris Lattner4fb38d32010-10-07 23:36:18 +0000675 unsigned MemOp = OpTbl2[i][1] & ~TB_FLAGS;
Evan Cheng9e0c7f22009-07-15 06:10:07 +0000676 unsigned Align = OpTbl2[i][2];
Chris Lattner4fb38d32010-10-07 23:36:18 +0000677
678 assert(!RegOp2MemOpTable2.count(RegOp) && "Duplicate entry!");
679 RegOp2MemOpTable2[RegOp] = std::make_pair(MemOp, Align);
680
Chris Lattner4fb38d32010-10-07 23:36:18 +0000681 // If this is not a reversable operation (because there is a many->one)
682 // mapping, don't insert the reverse of the operation into MemOp2RegOpTable.
683 if (OpTbl2[i][1] & TB_NOT_REVERSABLE)
684 continue;
685
Evan Cheng9e0c7f22009-07-15 06:10:07 +0000686 // Index 2, folded load
687 unsigned AuxInfo = 2 | (1 << 4);
Chris Lattner4fb38d32010-10-07 23:36:18 +0000688 assert(!MemOp2RegOpTable.count(MemOp) &&
689 "Duplicated entries in unfolding maps?");
690 MemOp2RegOpTable[MemOp] = std::make_pair(RegOp, AuxInfo);
Owen Anderson2a3be7b2008-01-07 01:35:02 +0000691 }
Chris Lattnerd92fb002002-10-25 22:55:53 +0000692}
693
Evan Cheng42166152010-01-12 00:09:37 +0000694bool
Evan Cheng30bebff2010-01-13 00:30:23 +0000695X86InstrInfo::isCoalescableExtInstr(const MachineInstr &MI,
696 unsigned &SrcReg, unsigned &DstReg,
697 unsigned &SubIdx) const {
Evan Cheng42166152010-01-12 00:09:37 +0000698 switch (MI.getOpcode()) {
699 default: break;
700 case X86::MOVSX16rr8:
701 case X86::MOVZX16rr8:
702 case X86::MOVSX32rr8:
703 case X86::MOVZX32rr8:
704 case X86::MOVSX64rr8:
705 case X86::MOVZX64rr8:
Evan Chengceb5a4e2010-01-13 08:01:32 +0000706 if (!TM.getSubtarget<X86Subtarget>().is64Bit())
707 // It's not always legal to reference the low 8-bit of the larger
708 // register in 32-bit mode.
709 return false;
Evan Cheng42166152010-01-12 00:09:37 +0000710 case X86::MOVSX32rr16:
711 case X86::MOVZX32rr16:
712 case X86::MOVSX64rr16:
713 case X86::MOVZX64rr16:
714 case X86::MOVSX64rr32:
715 case X86::MOVZX64rr32: {
716 if (MI.getOperand(0).getSubReg() || MI.getOperand(1).getSubReg())
717 // Be conservative.
718 return false;
Evan Cheng42166152010-01-12 00:09:37 +0000719 SrcReg = MI.getOperand(1).getReg();
720 DstReg = MI.getOperand(0).getReg();
Evan Cheng42166152010-01-12 00:09:37 +0000721 switch (MI.getOpcode()) {
722 default:
723 llvm_unreachable(0);
724 break;
725 case X86::MOVSX16rr8:
726 case X86::MOVZX16rr8:
727 case X86::MOVSX32rr8:
728 case X86::MOVZX32rr8:
729 case X86::MOVSX64rr8:
730 case X86::MOVZX64rr8:
Jakob Stoklund Olesen396c8802010-05-25 17:04:16 +0000731 SubIdx = X86::sub_8bit;
Evan Cheng42166152010-01-12 00:09:37 +0000732 break;
733 case X86::MOVSX32rr16:
734 case X86::MOVZX32rr16:
735 case X86::MOVSX64rr16:
736 case X86::MOVZX64rr16:
Jakob Stoklund Olesen396c8802010-05-25 17:04:16 +0000737 SubIdx = X86::sub_16bit;
Evan Cheng42166152010-01-12 00:09:37 +0000738 break;
739 case X86::MOVSX64rr32:
740 case X86::MOVZX64rr32:
Jakob Stoklund Olesen396c8802010-05-25 17:04:16 +0000741 SubIdx = X86::sub_32bit;
Evan Cheng42166152010-01-12 00:09:37 +0000742 break;
743 }
Evan Cheng30bebff2010-01-13 00:30:23 +0000744 return true;
Evan Cheng42166152010-01-12 00:09:37 +0000745 }
746 }
Evan Cheng30bebff2010-01-13 00:30:23 +0000747 return false;
Evan Cheng42166152010-01-12 00:09:37 +0000748}
749
David Greene70fdd572009-11-12 20:55:29 +0000750/// isFrameOperand - Return true and the FrameIndex if the specified
751/// operand and follow operands form a reference to the stack frame.
752bool X86InstrInfo::isFrameOperand(const MachineInstr *MI, unsigned int Op,
753 int &FrameIndex) const {
754 if (MI->getOperand(Op).isFI() && MI->getOperand(Op+1).isImm() &&
755 MI->getOperand(Op+2).isReg() && MI->getOperand(Op+3).isImm() &&
756 MI->getOperand(Op+1).getImm() == 1 &&
757 MI->getOperand(Op+2).getReg() == 0 &&
758 MI->getOperand(Op+3).getImm() == 0) {
759 FrameIndex = MI->getOperand(Op).getIndex();
760 return true;
761 }
762 return false;
763}
764
David Greene2f4c3742009-11-13 00:29:53 +0000765static bool isFrameLoadOpcode(int Opcode) {
766 switch (Opcode) {
Chris Lattnerbb53acd2006-02-02 20:12:32 +0000767 default: break;
768 case X86::MOV8rm:
769 case X86::MOV16rm:
770 case X86::MOV32rm:
Jakob Stoklund Olesene2614a92010-07-09 21:27:55 +0000771 case X86::MOV32rm_TC:
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000772 case X86::MOV64rm:
Jakob Stoklund Olesene2614a92010-07-09 21:27:55 +0000773 case X86::MOV64rm_TC:
Dale Johannesen3d7008c2007-07-04 21:07:47 +0000774 case X86::LD_Fp64m:
Chris Lattnerbb53acd2006-02-02 20:12:32 +0000775 case X86::MOVSSrm:
776 case X86::MOVSDrm:
Chris Lattnerbfc2c682006-04-18 16:44:51 +0000777 case X86::MOVAPSrm:
778 case X86::MOVAPDrm:
Dan Gohmanbdc0f8b2009-01-09 02:40:34 +0000779 case X86::MOVDQArm:
Bill Wendlinge7b2a862007-04-03 06:00:37 +0000780 case X86::MMX_MOVD64rm:
781 case X86::MMX_MOVQ64rm:
David Greene2f4c3742009-11-13 00:29:53 +0000782 return true;
783 break;
784 }
785 return false;
786}
787
788static bool isFrameStoreOpcode(int Opcode) {
789 switch (Opcode) {
790 default: break;
791 case X86::MOV8mr:
792 case X86::MOV16mr:
793 case X86::MOV32mr:
Jakob Stoklund Olesene2614a92010-07-09 21:27:55 +0000794 case X86::MOV32mr_TC:
David Greene2f4c3742009-11-13 00:29:53 +0000795 case X86::MOV64mr:
Jakob Stoklund Olesene2614a92010-07-09 21:27:55 +0000796 case X86::MOV64mr_TC:
David Greene2f4c3742009-11-13 00:29:53 +0000797 case X86::ST_FpP64m:
798 case X86::MOVSSmr:
799 case X86::MOVSDmr:
800 case X86::MOVAPSmr:
801 case X86::MOVAPDmr:
802 case X86::MOVDQAmr:
803 case X86::MMX_MOVD64mr:
804 case X86::MMX_MOVQ64mr:
805 case X86::MMX_MOVNTQmr:
806 return true;
807 }
808 return false;
809}
810
811unsigned X86InstrInfo::isLoadFromStackSlot(const MachineInstr *MI,
812 int &FrameIndex) const {
813 if (isFrameLoadOpcode(MI->getOpcode()))
Jakob Stoklund Olesen96a890a2010-07-27 04:17:01 +0000814 if (MI->getOperand(0).getSubReg() == 0 && isFrameOperand(MI, 1, FrameIndex))
Chris Lattnerbb53acd2006-02-02 20:12:32 +0000815 return MI->getOperand(0).getReg();
David Greene2f4c3742009-11-13 00:29:53 +0000816 return 0;
817}
818
819unsigned X86InstrInfo::isLoadFromStackSlotPostFE(const MachineInstr *MI,
820 int &FrameIndex) const {
821 if (isFrameLoadOpcode(MI->getOpcode())) {
822 unsigned Reg;
823 if ((Reg = isLoadFromStackSlot(MI, FrameIndex)))
824 return Reg;
David Greene70fdd572009-11-12 20:55:29 +0000825 // Check for post-frame index elimination operations
David Greene0508e432009-12-04 22:38:46 +0000826 const MachineMemOperand *Dummy;
827 return hasLoadFromStackSlot(MI, Dummy, FrameIndex);
Chris Lattnerbb53acd2006-02-02 20:12:32 +0000828 }
829 return 0;
830}
831
David Greene70fdd572009-11-12 20:55:29 +0000832bool X86InstrInfo::hasLoadFromStackSlot(const MachineInstr *MI,
David Greene0508e432009-12-04 22:38:46 +0000833 const MachineMemOperand *&MMO,
David Greene70fdd572009-11-12 20:55:29 +0000834 int &FrameIndex) const {
835 for (MachineInstr::mmo_iterator o = MI->memoperands_begin(),
836 oe = MI->memoperands_end();
837 o != oe;
838 ++o) {
839 if ((*o)->isLoad() && (*o)->getValue())
840 if (const FixedStackPseudoSourceValue *Value =
841 dyn_cast<const FixedStackPseudoSourceValue>((*o)->getValue())) {
842 FrameIndex = Value->getFrameIndex();
David Greene0508e432009-12-04 22:38:46 +0000843 MMO = *o;
David Greene70fdd572009-11-12 20:55:29 +0000844 return true;
845 }
846 }
847 return false;
848}
849
Dan Gohman0b273252008-11-18 19:49:32 +0000850unsigned X86InstrInfo::isStoreToStackSlot(const MachineInstr *MI,
Chris Lattnerbb53acd2006-02-02 20:12:32 +0000851 int &FrameIndex) const {
David Greene2f4c3742009-11-13 00:29:53 +0000852 if (isFrameStoreOpcode(MI->getOpcode()))
Jakob Stoklund Olesen96a890a2010-07-27 04:17:01 +0000853 if (MI->getOperand(X86::AddrNumOperands).getSubReg() == 0 &&
854 isFrameOperand(MI, 0, FrameIndex))
Chris Lattnerec536272010-07-08 22:41:28 +0000855 return MI->getOperand(X86::AddrNumOperands).getReg();
David Greene2f4c3742009-11-13 00:29:53 +0000856 return 0;
857}
858
859unsigned X86InstrInfo::isStoreToStackSlotPostFE(const MachineInstr *MI,
860 int &FrameIndex) const {
861 if (isFrameStoreOpcode(MI->getOpcode())) {
862 unsigned Reg;
863 if ((Reg = isStoreToStackSlot(MI, FrameIndex)))
864 return Reg;
David Greene70fdd572009-11-12 20:55:29 +0000865 // Check for post-frame index elimination operations
David Greene0508e432009-12-04 22:38:46 +0000866 const MachineMemOperand *Dummy;
867 return hasStoreToStackSlot(MI, Dummy, FrameIndex);
Chris Lattnerbb53acd2006-02-02 20:12:32 +0000868 }
869 return 0;
870}
871
David Greene70fdd572009-11-12 20:55:29 +0000872bool X86InstrInfo::hasStoreToStackSlot(const MachineInstr *MI,
David Greene0508e432009-12-04 22:38:46 +0000873 const MachineMemOperand *&MMO,
David Greene70fdd572009-11-12 20:55:29 +0000874 int &FrameIndex) const {
875 for (MachineInstr::mmo_iterator o = MI->memoperands_begin(),
876 oe = MI->memoperands_end();
877 o != oe;
878 ++o) {
879 if ((*o)->isStore() && (*o)->getValue())
880 if (const FixedStackPseudoSourceValue *Value =
881 dyn_cast<const FixedStackPseudoSourceValue>((*o)->getValue())) {
882 FrameIndex = Value->getFrameIndex();
David Greene0508e432009-12-04 22:38:46 +0000883 MMO = *o;
David Greene70fdd572009-11-12 20:55:29 +0000884 return true;
885 }
886 }
887 return false;
888}
889
Evan Cheng308e5642008-03-27 01:45:11 +0000890/// regIsPICBase - Return true if register is PIC base (i.e.g defined by
891/// X86::MOVPC32r.
Dan Gohman3b460302008-07-07 23:14:23 +0000892static bool regIsPICBase(unsigned BaseReg, const MachineRegisterInfo &MRI) {
Evan Cheng308e5642008-03-27 01:45:11 +0000893 bool isPICBase = false;
894 for (MachineRegisterInfo::def_iterator I = MRI.def_begin(BaseReg),
895 E = MRI.def_end(); I != E; ++I) {
896 MachineInstr *DefMI = I.getOperand().getParent();
897 if (DefMI->getOpcode() != X86::MOVPC32r)
898 return false;
899 assert(!isPICBase && "More than one PIC base?");
900 isPICBase = true;
901 }
902 return isPICBase;
903}
Evan Cheng1973a462008-03-31 07:54:19 +0000904
Bill Wendling1e117682008-05-12 20:54:26 +0000905bool
Dan Gohmane919de52009-10-10 00:34:18 +0000906X86InstrInfo::isReallyTriviallyReMaterializable(const MachineInstr *MI,
907 AliasAnalysis *AA) const {
Dan Gohman4a4a8eb2007-06-14 20:50:44 +0000908 switch (MI->getOpcode()) {
909 default: break;
Evan Cheng29e62a52008-03-27 01:41:09 +0000910 case X86::MOV8rm:
911 case X86::MOV16rm:
Evan Cheng29e62a52008-03-27 01:41:09 +0000912 case X86::MOV32rm:
Evan Cheng29e62a52008-03-27 01:41:09 +0000913 case X86::MOV64rm:
914 case X86::LD_Fp64m:
915 case X86::MOVSSrm:
916 case X86::MOVSDrm:
917 case X86::MOVAPSrm:
Evan Chengf25ef4f2009-11-16 21:56:03 +0000918 case X86::MOVUPSrm:
Evan Cheng5392cc92009-11-17 09:51:18 +0000919 case X86::MOVUPSrm_Int:
Evan Cheng29e62a52008-03-27 01:41:09 +0000920 case X86::MOVAPDrm:
Dan Gohmanbdc0f8b2009-01-09 02:40:34 +0000921 case X86::MOVDQArm:
Evan Cheng29e62a52008-03-27 01:41:09 +0000922 case X86::MMX_MOVD64rm:
Evan Cheng5392cc92009-11-17 09:51:18 +0000923 case X86::MMX_MOVQ64rm:
924 case X86::FsMOVAPSrm:
925 case X86::FsMOVAPDrm: {
Evan Cheng29e62a52008-03-27 01:41:09 +0000926 // Loads from constant pools are trivially rematerializable.
Dan Gohman0d1e9a82008-10-03 15:45:36 +0000927 if (MI->getOperand(1).isReg() &&
928 MI->getOperand(2).isImm() &&
929 MI->getOperand(3).isReg() && MI->getOperand(3).getReg() == 0 &&
Dan Gohmane919de52009-10-10 00:34:18 +0000930 MI->isInvariantLoad(AA)) {
Evan Cheng29e62a52008-03-27 01:41:09 +0000931 unsigned BaseReg = MI->getOperand(1).getReg();
Chris Lattnerfea81da2009-06-27 04:16:01 +0000932 if (BaseReg == 0 || BaseReg == X86::RIP)
Evan Cheng29e62a52008-03-27 01:41:09 +0000933 return true;
934 // Allow re-materialization of PIC load.
Dan Gohman0d1e9a82008-10-03 15:45:36 +0000935 if (!ReMatPICStubLoad && MI->getOperand(4).isGlobal())
Evan Chengb86595f2008-04-01 23:26:12 +0000936 return false;
Dan Gohman3b460302008-07-07 23:14:23 +0000937 const MachineFunction &MF = *MI->getParent()->getParent();
938 const MachineRegisterInfo &MRI = MF.getRegInfo();
Evan Cheng29e62a52008-03-27 01:41:09 +0000939 bool isPICBase = false;
940 for (MachineRegisterInfo::def_iterator I = MRI.def_begin(BaseReg),
941 E = MRI.def_end(); I != E; ++I) {
942 MachineInstr *DefMI = I.getOperand().getParent();
943 if (DefMI->getOpcode() != X86::MOVPC32r)
944 return false;
945 assert(!isPICBase && "More than one PIC base?");
946 isPICBase = true;
947 }
948 return isPICBase;
949 }
950 return false;
Evan Cheng94ba37f2008-02-22 09:25:47 +0000951 }
Evan Cheng29e62a52008-03-27 01:41:09 +0000952
953 case X86::LEA32r:
954 case X86::LEA64r: {
Dan Gohman0d1e9a82008-10-03 15:45:36 +0000955 if (MI->getOperand(2).isImm() &&
956 MI->getOperand(3).isReg() && MI->getOperand(3).getReg() == 0 &&
957 !MI->getOperand(4).isReg()) {
Evan Cheng29e62a52008-03-27 01:41:09 +0000958 // lea fi#, lea GV, etc. are all rematerializable.
Dan Gohman0d1e9a82008-10-03 15:45:36 +0000959 if (!MI->getOperand(1).isReg())
Dan Gohman7e922aa2008-09-26 21:30:20 +0000960 return true;
Evan Cheng29e62a52008-03-27 01:41:09 +0000961 unsigned BaseReg = MI->getOperand(1).getReg();
962 if (BaseReg == 0)
963 return true;
964 // Allow re-materialization of lea PICBase + x.
Dan Gohman3b460302008-07-07 23:14:23 +0000965 const MachineFunction &MF = *MI->getParent()->getParent();
966 const MachineRegisterInfo &MRI = MF.getRegInfo();
Evan Cheng308e5642008-03-27 01:45:11 +0000967 return regIsPICBase(BaseReg, MRI);
Evan Cheng29e62a52008-03-27 01:41:09 +0000968 }
969 return false;
970 }
Dan Gohman4a4a8eb2007-06-14 20:50:44 +0000971 }
Evan Cheng29e62a52008-03-27 01:41:09 +0000972
Dan Gohmane8c1e422007-06-26 00:48:07 +0000973 // All other instructions marked M_REMATERIALIZABLE are always trivially
974 // rematerializable.
975 return true;
Dan Gohman4a4a8eb2007-06-14 20:50:44 +0000976}
977
Evan Cheng3f2ceac2008-06-24 07:10:51 +0000978/// isSafeToClobberEFLAGS - Return true if it's safe insert an instruction that
979/// would clobber the EFLAGS condition register. Note the result may be
980/// conservative. If it cannot definitely determine the safety after visiting
Dan Gohman0be8c2b2009-10-14 00:08:59 +0000981/// a few instructions in each direction it assumes it's not safe.
Evan Cheng3f2ceac2008-06-24 07:10:51 +0000982static bool isSafeToClobberEFLAGS(MachineBasicBlock &MBB,
983 MachineBasicBlock::iterator I) {
Evan Chengb6dee6e2010-03-23 20:35:45 +0000984 MachineBasicBlock::iterator E = MBB.end();
985
Dan Gohmanc8354582008-10-21 03:24:31 +0000986 // It's always safe to clobber EFLAGS at the end of a block.
Evan Chengb6dee6e2010-03-23 20:35:45 +0000987 if (I == E)
Dan Gohmanc8354582008-10-21 03:24:31 +0000988 return true;
989
Evan Cheng3f2ceac2008-06-24 07:10:51 +0000990 // For compile time consideration, if we are not able to determine the
Dan Gohman0be8c2b2009-10-14 00:08:59 +0000991 // safety after visiting 4 instructions in each direction, we will assume
992 // it's not safe.
993 MachineBasicBlock::iterator Iter = I;
994 for (unsigned i = 0; i < 4; ++i) {
Evan Cheng3f2ceac2008-06-24 07:10:51 +0000995 bool SeenDef = false;
Dan Gohman0be8c2b2009-10-14 00:08:59 +0000996 for (unsigned j = 0, e = Iter->getNumOperands(); j != e; ++j) {
997 MachineOperand &MO = Iter->getOperand(j);
Dan Gohman0d1e9a82008-10-03 15:45:36 +0000998 if (!MO.isReg())
Evan Cheng3f2ceac2008-06-24 07:10:51 +0000999 continue;
1000 if (MO.getReg() == X86::EFLAGS) {
1001 if (MO.isUse())
1002 return false;
1003 SeenDef = true;
1004 }
1005 }
1006
1007 if (SeenDef)
1008 // This instruction defines EFLAGS, no need to look any further.
1009 return true;
Dan Gohman0be8c2b2009-10-14 00:08:59 +00001010 ++Iter;
Evan Chengb6dee6e2010-03-23 20:35:45 +00001011 // Skip over DBG_VALUE.
1012 while (Iter != E && Iter->isDebugValue())
1013 ++Iter;
Dan Gohmanc8354582008-10-21 03:24:31 +00001014
1015 // If we make it to the end of the block, it's safe to clobber EFLAGS.
Evan Chengb6dee6e2010-03-23 20:35:45 +00001016 if (Iter == E)
Dan Gohman0be8c2b2009-10-14 00:08:59 +00001017 return true;
1018 }
1019
Evan Chengb6dee6e2010-03-23 20:35:45 +00001020 MachineBasicBlock::iterator B = MBB.begin();
Dan Gohman0be8c2b2009-10-14 00:08:59 +00001021 Iter = I;
1022 for (unsigned i = 0; i < 4; ++i) {
1023 // If we make it to the beginning of the block, it's safe to clobber
1024 // EFLAGS iff EFLAGS is not live-in.
Evan Chengb6dee6e2010-03-23 20:35:45 +00001025 if (Iter == B)
Dan Gohman0be8c2b2009-10-14 00:08:59 +00001026 return !MBB.isLiveIn(X86::EFLAGS);
1027
1028 --Iter;
Evan Chengb6dee6e2010-03-23 20:35:45 +00001029 // Skip over DBG_VALUE.
1030 while (Iter != B && Iter->isDebugValue())
1031 --Iter;
1032
Dan Gohman0be8c2b2009-10-14 00:08:59 +00001033 bool SawKill = false;
1034 for (unsigned j = 0, e = Iter->getNumOperands(); j != e; ++j) {
1035 MachineOperand &MO = Iter->getOperand(j);
1036 if (MO.isReg() && MO.getReg() == X86::EFLAGS) {
1037 if (MO.isDef()) return MO.isDead();
1038 if (MO.isKill()) SawKill = true;
1039 }
1040 }
1041
1042 if (SawKill)
1043 // This instruction kills EFLAGS and doesn't redefine it, so
1044 // there's no need to look further.
Dan Gohmanc8354582008-10-21 03:24:31 +00001045 return true;
Evan Cheng3f2ceac2008-06-24 07:10:51 +00001046 }
1047
1048 // Conservative answer.
1049 return false;
1050}
1051
Evan Chenged6e34f2008-03-31 20:40:39 +00001052void X86InstrInfo::reMaterialize(MachineBasicBlock &MBB,
1053 MachineBasicBlock::iterator I,
Evan Cheng84517442009-07-16 09:20:10 +00001054 unsigned DestReg, unsigned SubIdx,
Evan Cheng6ad7da92009-11-14 02:55:43 +00001055 const MachineInstr *Orig,
Jakob Stoklund Olesena8ad9772010-06-02 22:47:25 +00001056 const TargetRegisterInfo &TRI) const {
Dan Gohman90c600d2010-05-07 01:28:10 +00001057 DebugLoc DL = Orig->getDebugLoc();
Bill Wendling27b508d2009-02-11 21:51:19 +00001058
Evan Chenged6e34f2008-03-31 20:40:39 +00001059 // MOV32r0 etc. are implemented with xor which clobbers condition code.
1060 // Re-materialize them as movri instructions to avoid side effects.
Evan Cheng84517442009-07-16 09:20:10 +00001061 bool Clone = true;
1062 unsigned Opc = Orig->getOpcode();
1063 switch (Opc) {
Evan Cheng3f2ceac2008-06-24 07:10:51 +00001064 default: break;
Evan Chenged6e34f2008-03-31 20:40:39 +00001065 case X86::MOV8r0:
Dan Gohmanc1195802010-01-12 04:42:54 +00001066 case X86::MOV16r0:
1067 case X86::MOV32r0:
1068 case X86::MOV64r0: {
Evan Cheng3f2ceac2008-06-24 07:10:51 +00001069 if (!isSafeToClobberEFLAGS(MBB, I)) {
Evan Cheng84517442009-07-16 09:20:10 +00001070 switch (Opc) {
Evan Cheng3f2ceac2008-06-24 07:10:51 +00001071 default: break;
1072 case X86::MOV8r0: Opc = X86::MOV8ri; break;
Dan Gohmanc1195802010-01-12 04:42:54 +00001073 case X86::MOV16r0: Opc = X86::MOV16ri; break;
Evan Cheng3f2ceac2008-06-24 07:10:51 +00001074 case X86::MOV32r0: Opc = X86::MOV32ri; break;
Dan Gohman952f6f92010-02-26 16:49:27 +00001075 case X86::MOV64r0: Opc = X86::MOV64ri64i32; break;
Evan Cheng3f2ceac2008-06-24 07:10:51 +00001076 }
Evan Cheng84517442009-07-16 09:20:10 +00001077 Clone = false;
Evan Cheng3f2ceac2008-06-24 07:10:51 +00001078 }
Evan Chenged6e34f2008-03-31 20:40:39 +00001079 break;
Evan Cheng3f2ceac2008-06-24 07:10:51 +00001080 }
1081 }
1082
Evan Cheng84517442009-07-16 09:20:10 +00001083 if (Clone) {
Dan Gohman3b460302008-07-07 23:14:23 +00001084 MachineInstr *MI = MBB.getParent()->CloneMachineInstr(Orig);
Evan Chenged6e34f2008-03-31 20:40:39 +00001085 MBB.insert(I, MI);
Evan Cheng84517442009-07-16 09:20:10 +00001086 } else {
Jakob Stoklund Olesena8ad9772010-06-02 22:47:25 +00001087 BuildMI(MBB, I, DL, get(Opc)).addOperand(Orig->getOperand(0)).addImm(0);
Evan Chenged6e34f2008-03-31 20:40:39 +00001088 }
Evan Cheng147cb762008-04-16 23:44:44 +00001089
Evan Cheng84517442009-07-16 09:20:10 +00001090 MachineInstr *NewMI = prior(I);
Jakob Stoklund Olesena8ad9772010-06-02 22:47:25 +00001091 NewMI->substituteRegister(Orig->getOperand(0).getReg(), DestReg, SubIdx, TRI);
Evan Chenged6e34f2008-03-31 20:40:39 +00001092}
1093
Evan Chenga8a9c152007-10-05 08:04:01 +00001094/// hasLiveCondCodeDef - True if MI has a condition code def, e.g. EFLAGS, that
1095/// is not marked dead.
1096static bool hasLiveCondCodeDef(MachineInstr *MI) {
Evan Chenga8a9c152007-10-05 08:04:01 +00001097 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1098 MachineOperand &MO = MI->getOperand(i);
Dan Gohman0d1e9a82008-10-03 15:45:36 +00001099 if (MO.isReg() && MO.isDef() &&
Evan Chenga8a9c152007-10-05 08:04:01 +00001100 MO.getReg() == X86::EFLAGS && !MO.isDead()) {
1101 return true;
1102 }
1103 }
1104 return false;
1105}
1106
Evan Cheng26fdd722009-12-12 20:03:14 +00001107/// convertToThreeAddressWithLEA - Helper for convertToThreeAddress when
Evan Cheng766a73f2009-12-11 06:01:48 +00001108/// 16-bit LEA is disabled, use 32-bit LEA to form 3-address code by promoting
1109/// to a 32-bit superregister and then truncating back down to a 16-bit
1110/// subregister.
1111MachineInstr *
1112X86InstrInfo::convertToThreeAddressWithLEA(unsigned MIOpc,
1113 MachineFunction::iterator &MFI,
1114 MachineBasicBlock::iterator &MBBI,
1115 LiveVariables *LV) const {
1116 MachineInstr *MI = MBBI;
1117 unsigned Dest = MI->getOperand(0).getReg();
1118 unsigned Src = MI->getOperand(1).getReg();
1119 bool isDead = MI->getOperand(0).isDead();
1120 bool isKill = MI->getOperand(1).isKill();
1121
1122 unsigned Opc = TM.getSubtarget<X86Subtarget>().is64Bit()
1123 ? X86::LEA64_32r : X86::LEA32r;
1124 MachineRegisterInfo &RegInfo = MFI->getParent()->getRegInfo();
Jakob Stoklund Olesenb19bae42010-10-07 00:07:26 +00001125 unsigned leaInReg = RegInfo.createVirtualRegister(&X86::GR32_NOSPRegClass);
Evan Cheng766a73f2009-12-11 06:01:48 +00001126 unsigned leaOutReg = RegInfo.createVirtualRegister(&X86::GR32RegClass);
1127
1128 // Build and insert into an implicit UNDEF value. This is OK because
1129 // well be shifting and then extracting the lower 16-bits.
Evan Cheng26fdd722009-12-12 20:03:14 +00001130 // This has the potential to cause partial register stall. e.g.
Evan Cheng3974c8d2009-12-12 18:55:26 +00001131 // movw (%rbp,%rcx,2), %dx
1132 // leal -65(%rdx), %esi
Evan Cheng26fdd722009-12-12 20:03:14 +00001133 // But testing has shown this *does* help performance in 64-bit mode (at
1134 // least on modern x86 machines).
Evan Cheng766a73f2009-12-11 06:01:48 +00001135 BuildMI(*MFI, MBBI, MI->getDebugLoc(), get(X86::IMPLICIT_DEF), leaInReg);
1136 MachineInstr *InsMI =
Jakob Stoklund Olesena1e883d2010-07-08 16:40:15 +00001137 BuildMI(*MFI, MBBI, MI->getDebugLoc(), get(TargetOpcode::COPY))
1138 .addReg(leaInReg, RegState::Define, X86::sub_16bit)
1139 .addReg(Src, getKillRegState(isKill));
Evan Cheng766a73f2009-12-11 06:01:48 +00001140
1141 MachineInstrBuilder MIB = BuildMI(*MFI, MBBI, MI->getDebugLoc(),
1142 get(Opc), leaOutReg);
1143 switch (MIOpc) {
1144 default:
1145 llvm_unreachable(0);
1146 break;
1147 case X86::SHL16ri: {
1148 unsigned ShAmt = MI->getOperand(2).getImm();
1149 MIB.addReg(0).addImm(1 << ShAmt)
Chris Lattnerf4693072010-07-08 23:46:44 +00001150 .addReg(leaInReg, RegState::Kill).addImm(0).addReg(0);
Evan Cheng766a73f2009-12-11 06:01:48 +00001151 break;
1152 }
1153 case X86::INC16r:
1154 case X86::INC64_16r:
Chris Lattnerf4693072010-07-08 23:46:44 +00001155 addRegOffset(MIB, leaInReg, true, 1);
Evan Cheng766a73f2009-12-11 06:01:48 +00001156 break;
1157 case X86::DEC16r:
1158 case X86::DEC64_16r:
Chris Lattnerf4693072010-07-08 23:46:44 +00001159 addRegOffset(MIB, leaInReg, true, -1);
Evan Cheng766a73f2009-12-11 06:01:48 +00001160 break;
1161 case X86::ADD16ri:
1162 case X86::ADD16ri8:
Chris Lattnerf4693072010-07-08 23:46:44 +00001163 addRegOffset(MIB, leaInReg, true, MI->getOperand(2).getImm());
Evan Cheng766a73f2009-12-11 06:01:48 +00001164 break;
Chris Lattner4fb38d32010-10-07 23:36:18 +00001165 case X86::ADD16rr:
1166 case X86::ADD16rr_DB: {
Evan Cheng766a73f2009-12-11 06:01:48 +00001167 unsigned Src2 = MI->getOperand(2).getReg();
1168 bool isKill2 = MI->getOperand(2).isKill();
1169 unsigned leaInReg2 = 0;
1170 MachineInstr *InsMI2 = 0;
1171 if (Src == Src2) {
1172 // ADD16rr %reg1028<kill>, %reg1028
1173 // just a single insert_subreg.
1174 addRegReg(MIB, leaInReg, true, leaInReg, false);
1175 } else {
Jakob Stoklund Olesenb19bae42010-10-07 00:07:26 +00001176 leaInReg2 = RegInfo.createVirtualRegister(&X86::GR32_NOSPRegClass);
Evan Cheng766a73f2009-12-11 06:01:48 +00001177 // Build and insert into an implicit UNDEF value. This is OK because
1178 // well be shifting and then extracting the lower 16-bits.
1179 BuildMI(*MFI, MIB, MI->getDebugLoc(), get(X86::IMPLICIT_DEF), leaInReg2);
1180 InsMI2 =
Jakob Stoklund Olesena1e883d2010-07-08 16:40:15 +00001181 BuildMI(*MFI, MIB, MI->getDebugLoc(), get(TargetOpcode::COPY))
1182 .addReg(leaInReg2, RegState::Define, X86::sub_16bit)
1183 .addReg(Src2, getKillRegState(isKill2));
Evan Cheng766a73f2009-12-11 06:01:48 +00001184 addRegReg(MIB, leaInReg, true, leaInReg2, true);
1185 }
1186 if (LV && isKill2 && InsMI2)
1187 LV->replaceKillInstruction(Src2, MI, InsMI2);
1188 break;
1189 }
1190 }
1191
1192 MachineInstr *NewMI = MIB;
1193 MachineInstr *ExtMI =
Jakob Stoklund Olesen00264622010-07-08 16:40:22 +00001194 BuildMI(*MFI, MBBI, MI->getDebugLoc(), get(TargetOpcode::COPY))
Evan Cheng766a73f2009-12-11 06:01:48 +00001195 .addReg(Dest, RegState::Define | getDeadRegState(isDead))
Jakob Stoklund Olesen00264622010-07-08 16:40:22 +00001196 .addReg(leaOutReg, RegState::Kill, X86::sub_16bit);
Evan Cheng766a73f2009-12-11 06:01:48 +00001197
1198 if (LV) {
1199 // Update live variables
1200 LV->getVarInfo(leaInReg).Kills.push_back(NewMI);
1201 LV->getVarInfo(leaOutReg).Kills.push_back(ExtMI);
1202 if (isKill)
1203 LV->replaceKillInstruction(Src, MI, InsMI);
1204 if (isDead)
1205 LV->replaceKillInstruction(Dest, MI, ExtMI);
1206 }
1207
1208 return ExtMI;
1209}
1210
Chris Lattnerb7782d72005-01-02 02:37:07 +00001211/// convertToThreeAddress - This method must be implemented by targets that
1212/// set the M_CONVERTIBLE_TO_3_ADDR flag. When this flag is set, the target
1213/// may be able to convert a two-address instruction into a true
1214/// three-address instruction on demand. This allows the X86 target (for
1215/// example) to convert ADD and SHL instructions into LEA instructions if they
1216/// would require register copies due to two-addressness.
1217///
1218/// This method returns a null pointer if the transformation cannot be
1219/// performed, otherwise it returns the new instruction.
1220///
Evan Cheng07fc1072006-12-01 21:52:41 +00001221MachineInstr *
1222X86InstrInfo::convertToThreeAddress(MachineFunction::iterator &MFI,
1223 MachineBasicBlock::iterator &MBBI,
Owen Anderson30cc0282008-07-02 23:41:07 +00001224 LiveVariables *LV) const {
Evan Cheng07fc1072006-12-01 21:52:41 +00001225 MachineInstr *MI = MBBI;
Dan Gohman3b460302008-07-07 23:14:23 +00001226 MachineFunction &MF = *MI->getParent()->getParent();
Chris Lattnerb7782d72005-01-02 02:37:07 +00001227 // All instructions input are two-addr instructions. Get the known operands.
1228 unsigned Dest = MI->getOperand(0).getReg();
1229 unsigned Src = MI->getOperand(1).getReg();
Evan Cheng7d98a482008-07-03 09:09:37 +00001230 bool isDead = MI->getOperand(0).isDead();
1231 bool isKill = MI->getOperand(1).isKill();
Chris Lattnerb7782d72005-01-02 02:37:07 +00001232
Evan Chengdc2c8742006-11-15 20:58:11 +00001233 MachineInstr *NewMI = NULL;
Evan Cheng07fc1072006-12-01 21:52:41 +00001234 // FIXME: 16-bit LEA's are really slow on Athlons, but not bad on P4's. When
Chris Lattner3e1d9172007-03-20 06:08:29 +00001235 // we have better subtarget support, enable the 16-bit LEA generation here.
Evan Cheng26fdd722009-12-12 20:03:14 +00001236 // 16-bit LEA is also slow on Core2.
Evan Cheng07fc1072006-12-01 21:52:41 +00001237 bool DisableLEA16 = true;
Evan Cheng26fdd722009-12-12 20:03:14 +00001238 bool is64Bit = TM.getSubtarget<X86Subtarget>().is64Bit();
Evan Cheng07fc1072006-12-01 21:52:41 +00001239
Evan Chengfa2c8282007-10-05 20:34:26 +00001240 unsigned MIOpc = MI->getOpcode();
1241 switch (MIOpc) {
Evan Cheng66f849b2006-05-30 20:26:50 +00001242 case X86::SHUFPSrri: {
1243 assert(MI->getNumOperands() == 4 && "Unknown shufps instruction!");
Chris Lattner3e1d9172007-03-20 06:08:29 +00001244 if (!TM.getSubtarget<X86Subtarget>().hasSSE2()) return 0;
1245
Evan Chengc8c172e2006-05-30 21:45:53 +00001246 unsigned B = MI->getOperand(1).getReg();
1247 unsigned C = MI->getOperand(2).getReg();
Chris Lattner3e1d9172007-03-20 06:08:29 +00001248 if (B != C) return 0;
Evan Cheng7d98a482008-07-03 09:09:37 +00001249 unsigned A = MI->getOperand(0).getReg();
1250 unsigned M = MI->getOperand(3).getImm();
Bill Wendling27b508d2009-02-11 21:51:19 +00001251 NewMI = BuildMI(MF, MI->getDebugLoc(), get(X86::PSHUFDri))
Bill Wendlingf7b83c72009-05-13 21:33:08 +00001252 .addReg(A, RegState::Define | getDeadRegState(isDead))
1253 .addReg(B, getKillRegState(isKill)).addImm(M);
Chris Lattner3e1d9172007-03-20 06:08:29 +00001254 break;
1255 }
Chris Lattnerbcd38852007-03-28 18:12:31 +00001256 case X86::SHL64ri: {
Evan Cheng483e1ce2007-09-14 21:48:26 +00001257 assert(MI->getNumOperands() >= 3 && "Unknown shift instruction!");
Chris Lattnerbcd38852007-03-28 18:12:31 +00001258 // NOTE: LEA doesn't produce flags like shift does, but LLVM never uses
1259 // the flags produced by a shift yet, so this is safe.
Chris Lattnerbcd38852007-03-28 18:12:31 +00001260 unsigned ShAmt = MI->getOperand(2).getImm();
1261 if (ShAmt == 0 || ShAmt >= 4) return 0;
Evan Cheng7d98a482008-07-03 09:09:37 +00001262
Jakob Stoklund Olesenb19bae42010-10-07 00:07:26 +00001263 // LEA can't handle RSP.
1264 if (TargetRegisterInfo::isVirtualRegister(Src) &&
1265 !MF.getRegInfo().constrainRegClass(Src, &X86::GR64_NOSPRegClass))
1266 return 0;
1267
Bill Wendling27b508d2009-02-11 21:51:19 +00001268 NewMI = BuildMI(MF, MI->getDebugLoc(), get(X86::LEA64r))
Bill Wendlingf7b83c72009-05-13 21:33:08 +00001269 .addReg(Dest, RegState::Define | getDeadRegState(isDead))
1270 .addReg(0).addImm(1 << ShAmt)
1271 .addReg(Src, getKillRegState(isKill))
Chris Lattnerf4693072010-07-08 23:46:44 +00001272 .addImm(0).addReg(0);
Chris Lattnerbcd38852007-03-28 18:12:31 +00001273 break;
1274 }
Chris Lattner3e1d9172007-03-20 06:08:29 +00001275 case X86::SHL32ri: {
Evan Cheng483e1ce2007-09-14 21:48:26 +00001276 assert(MI->getNumOperands() >= 3 && "Unknown shift instruction!");
Chris Lattner3e1d9172007-03-20 06:08:29 +00001277 // NOTE: LEA doesn't produce flags like shift does, but LLVM never uses
1278 // the flags produced by a shift yet, so this is safe.
Chris Lattner3e1d9172007-03-20 06:08:29 +00001279 unsigned ShAmt = MI->getOperand(2).getImm();
1280 if (ShAmt == 0 || ShAmt >= 4) return 0;
Evan Cheng7d98a482008-07-03 09:09:37 +00001281
Jakob Stoklund Olesenb19bae42010-10-07 00:07:26 +00001282 // LEA can't handle ESP.
1283 if (TargetRegisterInfo::isVirtualRegister(Src) &&
1284 !MF.getRegInfo().constrainRegClass(Src, &X86::GR32_NOSPRegClass))
1285 return 0;
1286
Evan Cheng26fdd722009-12-12 20:03:14 +00001287 unsigned Opc = is64Bit ? X86::LEA64_32r : X86::LEA32r;
Bill Wendling27b508d2009-02-11 21:51:19 +00001288 NewMI = BuildMI(MF, MI->getDebugLoc(), get(Opc))
Bill Wendlingf7b83c72009-05-13 21:33:08 +00001289 .addReg(Dest, RegState::Define | getDeadRegState(isDead))
Evan Cheng7d98a482008-07-03 09:09:37 +00001290 .addReg(0).addImm(1 << ShAmt)
Chris Lattnerf4693072010-07-08 23:46:44 +00001291 .addReg(Src, getKillRegState(isKill)).addImm(0).addReg(0);
Chris Lattner3e1d9172007-03-20 06:08:29 +00001292 break;
1293 }
1294 case X86::SHL16ri: {
Evan Cheng483e1ce2007-09-14 21:48:26 +00001295 assert(MI->getNumOperands() >= 3 && "Unknown shift instruction!");
Evan Cheng189df732007-09-06 00:14:41 +00001296 // NOTE: LEA doesn't produce flags like shift does, but LLVM never uses
1297 // the flags produced by a shift yet, so this is safe.
Evan Cheng189df732007-09-06 00:14:41 +00001298 unsigned ShAmt = MI->getOperand(2).getImm();
1299 if (ShAmt == 0 || ShAmt >= 4) return 0;
Evan Cheng7d98a482008-07-03 09:09:37 +00001300
Evan Cheng766a73f2009-12-11 06:01:48 +00001301 if (DisableLEA16)
Evan Cheng26fdd722009-12-12 20:03:14 +00001302 return is64Bit ? convertToThreeAddressWithLEA(MIOpc, MFI, MBBI, LV) : 0;
Evan Cheng766a73f2009-12-11 06:01:48 +00001303 NewMI = BuildMI(MF, MI->getDebugLoc(), get(X86::LEA16r))
1304 .addReg(Dest, RegState::Define | getDeadRegState(isDead))
1305 .addReg(0).addImm(1 << ShAmt)
1306 .addReg(Src, getKillRegState(isKill))
Chris Lattnerf4693072010-07-08 23:46:44 +00001307 .addImm(0).addReg(0);
Chris Lattner3e1d9172007-03-20 06:08:29 +00001308 break;
Evan Cheng66f849b2006-05-30 20:26:50 +00001309 }
Evan Chengfa2c8282007-10-05 20:34:26 +00001310 default: {
1311 // The following opcodes also sets the condition code register(s). Only
1312 // convert them to equivalent lea if the condition code register def's
1313 // are dead!
1314 if (hasLiveCondCodeDef(MI))
1315 return 0;
Evan Cheng66f849b2006-05-30 20:26:50 +00001316
Evan Chengfa2c8282007-10-05 20:34:26 +00001317 switch (MIOpc) {
1318 default: return 0;
1319 case X86::INC64r:
Dan Gohmanbeac19e2009-01-06 23:34:46 +00001320 case X86::INC32r:
1321 case X86::INC64_32r: {
Evan Chengfa2c8282007-10-05 20:34:26 +00001322 assert(MI->getNumOperands() >= 2 && "Unknown inc instruction!");
Evan Cheng82bc90a2007-10-09 07:14:53 +00001323 unsigned Opc = MIOpc == X86::INC64r ? X86::LEA64r
1324 : (is64Bit ? X86::LEA64_32r : X86::LEA32r);
Jakob Stoklund Olesenb19bae42010-10-07 00:07:26 +00001325
1326 // LEA can't handle RSP.
1327 if (TargetRegisterInfo::isVirtualRegister(Src) &&
1328 !MF.getRegInfo().constrainRegClass(Src,
1329 MIOpc == X86::INC64r ? X86::GR64_NOSPRegisterClass :
1330 X86::GR32_NOSPRegisterClass))
1331 return 0;
1332
Chris Lattnerf4693072010-07-08 23:46:44 +00001333 NewMI = addRegOffset(BuildMI(MF, MI->getDebugLoc(), get(Opc))
Bill Wendlingf7b83c72009-05-13 21:33:08 +00001334 .addReg(Dest, RegState::Define |
1335 getDeadRegState(isDead)),
Rafael Espindola3b2df102009-04-08 21:14:34 +00001336 Src, isKill, 1);
Evan Chengfa2c8282007-10-05 20:34:26 +00001337 break;
Chris Lattnerb7782d72005-01-02 02:37:07 +00001338 }
Evan Chengfa2c8282007-10-05 20:34:26 +00001339 case X86::INC16r:
1340 case X86::INC64_16r:
Evan Cheng766a73f2009-12-11 06:01:48 +00001341 if (DisableLEA16)
Evan Cheng26fdd722009-12-12 20:03:14 +00001342 return is64Bit ? convertToThreeAddressWithLEA(MIOpc, MFI, MBBI, LV) : 0;
Evan Chengfa2c8282007-10-05 20:34:26 +00001343 assert(MI->getNumOperands() >= 2 && "Unknown inc instruction!");
Bill Wendling27b508d2009-02-11 21:51:19 +00001344 NewMI = addRegOffset(BuildMI(MF, MI->getDebugLoc(), get(X86::LEA16r))
Bill Wendlingf7b83c72009-05-13 21:33:08 +00001345 .addReg(Dest, RegState::Define |
1346 getDeadRegState(isDead)),
Evan Cheng7d98a482008-07-03 09:09:37 +00001347 Src, isKill, 1);
Evan Chengfa2c8282007-10-05 20:34:26 +00001348 break;
1349 case X86::DEC64r:
Dan Gohmanbeac19e2009-01-06 23:34:46 +00001350 case X86::DEC32r:
1351 case X86::DEC64_32r: {
Evan Chengfa2c8282007-10-05 20:34:26 +00001352 assert(MI->getNumOperands() >= 2 && "Unknown dec instruction!");
Evan Cheng82bc90a2007-10-09 07:14:53 +00001353 unsigned Opc = MIOpc == X86::DEC64r ? X86::LEA64r
1354 : (is64Bit ? X86::LEA64_32r : X86::LEA32r);
Jakob Stoklund Olesenb19bae42010-10-07 00:07:26 +00001355 // LEA can't handle RSP.
1356 if (TargetRegisterInfo::isVirtualRegister(Src) &&
1357 !MF.getRegInfo().constrainRegClass(Src,
1358 MIOpc == X86::DEC64r ? X86::GR64_NOSPRegisterClass :
1359 X86::GR32_NOSPRegisterClass))
1360 return 0;
1361
Chris Lattnerf4693072010-07-08 23:46:44 +00001362 NewMI = addRegOffset(BuildMI(MF, MI->getDebugLoc(), get(Opc))
Bill Wendlingf7b83c72009-05-13 21:33:08 +00001363 .addReg(Dest, RegState::Define |
1364 getDeadRegState(isDead)),
Rafael Espindola3b2df102009-04-08 21:14:34 +00001365 Src, isKill, -1);
Evan Chengfa2c8282007-10-05 20:34:26 +00001366 break;
1367 }
1368 case X86::DEC16r:
1369 case X86::DEC64_16r:
Evan Cheng766a73f2009-12-11 06:01:48 +00001370 if (DisableLEA16)
Evan Cheng26fdd722009-12-12 20:03:14 +00001371 return is64Bit ? convertToThreeAddressWithLEA(MIOpc, MFI, MBBI, LV) : 0;
Evan Chengfa2c8282007-10-05 20:34:26 +00001372 assert(MI->getNumOperands() >= 2 && "Unknown dec instruction!");
Bill Wendling27b508d2009-02-11 21:51:19 +00001373 NewMI = addRegOffset(BuildMI(MF, MI->getDebugLoc(), get(X86::LEA16r))
Bill Wendlingf7b83c72009-05-13 21:33:08 +00001374 .addReg(Dest, RegState::Define |
1375 getDeadRegState(isDead)),
Evan Cheng7d98a482008-07-03 09:09:37 +00001376 Src, isKill, -1);
Evan Chengfa2c8282007-10-05 20:34:26 +00001377 break;
1378 case X86::ADD64rr:
Chris Lattner4fb38d32010-10-07 23:36:18 +00001379 case X86::ADD64rr_DB:
1380 case X86::ADD32rr:
1381 case X86::ADD32rr_DB: {
Evan Chengfa2c8282007-10-05 20:34:26 +00001382 assert(MI->getNumOperands() >= 3 && "Unknown add instruction!");
Chris Lattner4fb38d32010-10-07 23:36:18 +00001383 unsigned Opc;
1384 TargetRegisterClass *RC;
1385 if (MIOpc == X86::ADD64rr || MIOpc == X86::ADD64rr_DB) {
1386 Opc = X86::LEA64r;
1387 RC = X86::GR64_NOSPRegisterClass;
1388 } else {
1389 Opc = is64Bit ? X86::LEA64_32r : X86::LEA32r;
1390 RC = X86::GR32_NOSPRegisterClass;
1391 }
1392
1393
Evan Cheng7d98a482008-07-03 09:09:37 +00001394 unsigned Src2 = MI->getOperand(2).getReg();
1395 bool isKill2 = MI->getOperand(2).isKill();
Jakob Stoklund Olesenb19bae42010-10-07 00:07:26 +00001396
1397 // LEA can't handle RSP.
1398 if (TargetRegisterInfo::isVirtualRegister(Src2) &&
Chris Lattner4fb38d32010-10-07 23:36:18 +00001399 !MF.getRegInfo().constrainRegClass(Src2, RC))
Jakob Stoklund Olesenb19bae42010-10-07 00:07:26 +00001400 return 0;
1401
Bill Wendling27b508d2009-02-11 21:51:19 +00001402 NewMI = addRegReg(BuildMI(MF, MI->getDebugLoc(), get(Opc))
Bill Wendlingf7b83c72009-05-13 21:33:08 +00001403 .addReg(Dest, RegState::Define |
1404 getDeadRegState(isDead)),
Evan Cheng7d98a482008-07-03 09:09:37 +00001405 Src, isKill, Src2, isKill2);
1406 if (LV && isKill2)
1407 LV->replaceKillInstruction(Src2, MI, NewMI);
Evan Chengfa2c8282007-10-05 20:34:26 +00001408 break;
1409 }
Chris Lattner4fb38d32010-10-07 23:36:18 +00001410 case X86::ADD16rr:
1411 case X86::ADD16rr_DB: {
Evan Cheng766a73f2009-12-11 06:01:48 +00001412 if (DisableLEA16)
Evan Cheng26fdd722009-12-12 20:03:14 +00001413 return is64Bit ? convertToThreeAddressWithLEA(MIOpc, MFI, MBBI, LV) : 0;
Evan Chengfa2c8282007-10-05 20:34:26 +00001414 assert(MI->getNumOperands() >= 3 && "Unknown add instruction!");
Evan Cheng7d98a482008-07-03 09:09:37 +00001415 unsigned Src2 = MI->getOperand(2).getReg();
1416 bool isKill2 = MI->getOperand(2).isKill();
Bill Wendling27b508d2009-02-11 21:51:19 +00001417 NewMI = addRegReg(BuildMI(MF, MI->getDebugLoc(), get(X86::LEA16r))
Bill Wendlingf7b83c72009-05-13 21:33:08 +00001418 .addReg(Dest, RegState::Define |
1419 getDeadRegState(isDead)),
Evan Cheng7d98a482008-07-03 09:09:37 +00001420 Src, isKill, Src2, isKill2);
1421 if (LV && isKill2)
1422 LV->replaceKillInstruction(Src2, MI, NewMI);
Evan Chengfa2c8282007-10-05 20:34:26 +00001423 break;
Evan Cheng7d98a482008-07-03 09:09:37 +00001424 }
Evan Chengfa2c8282007-10-05 20:34:26 +00001425 case X86::ADD64ri32:
1426 case X86::ADD64ri8:
1427 assert(MI->getNumOperands() >= 3 && "Unknown add instruction!");
Chris Lattnerf4693072010-07-08 23:46:44 +00001428 NewMI = addRegOffset(BuildMI(MF, MI->getDebugLoc(), get(X86::LEA64r))
Evan Cheng766a73f2009-12-11 06:01:48 +00001429 .addReg(Dest, RegState::Define |
1430 getDeadRegState(isDead)),
1431 Src, isKill, MI->getOperand(2).getImm());
Evan Chengfa2c8282007-10-05 20:34:26 +00001432 break;
1433 case X86::ADD32ri:
Daniel Dunbarefdf08b2010-10-08 02:07:26 +00001434 case X86::ADD32ri8: {
Evan Chengfa2c8282007-10-05 20:34:26 +00001435 assert(MI->getNumOperands() >= 3 && "Unknown add instruction!");
Evan Cheng766a73f2009-12-11 06:01:48 +00001436 unsigned Opc = is64Bit ? X86::LEA64_32r : X86::LEA32r;
Chris Lattnerf4693072010-07-08 23:46:44 +00001437 NewMI = addRegOffset(BuildMI(MF, MI->getDebugLoc(), get(Opc))
Evan Cheng766a73f2009-12-11 06:01:48 +00001438 .addReg(Dest, RegState::Define |
1439 getDeadRegState(isDead)),
Rafael Espindola3b2df102009-04-08 21:14:34 +00001440 Src, isKill, MI->getOperand(2).getImm());
Evan Chengfa2c8282007-10-05 20:34:26 +00001441 break;
1442 }
Evan Cheng766a73f2009-12-11 06:01:48 +00001443 case X86::ADD16ri:
1444 case X86::ADD16ri8:
1445 if (DisableLEA16)
Evan Cheng26fdd722009-12-12 20:03:14 +00001446 return is64Bit ? convertToThreeAddressWithLEA(MIOpc, MFI, MBBI, LV) : 0;
Evan Cheng766a73f2009-12-11 06:01:48 +00001447 assert(MI->getNumOperands() >= 3 && "Unknown add instruction!");
Chris Lattnerf4693072010-07-08 23:46:44 +00001448 NewMI = addRegOffset(BuildMI(MF, MI->getDebugLoc(), get(X86::LEA16r))
Evan Cheng766a73f2009-12-11 06:01:48 +00001449 .addReg(Dest, RegState::Define |
1450 getDeadRegState(isDead)),
1451 Src, isKill, MI->getOperand(2).getImm());
1452 break;
Evan Chengfa2c8282007-10-05 20:34:26 +00001453 }
1454 }
Chris Lattnerb7782d72005-01-02 02:37:07 +00001455 }
1456
Evan Cheng1bc1cae2008-02-07 08:29:53 +00001457 if (!NewMI) return 0;
1458
Evan Cheng7d98a482008-07-03 09:09:37 +00001459 if (LV) { // Update live variables
1460 if (isKill)
1461 LV->replaceKillInstruction(Src, MI, NewMI);
1462 if (isDead)
1463 LV->replaceKillInstruction(Dest, MI, NewMI);
1464 }
1465
Evan Chengfa2c8282007-10-05 20:34:26 +00001466 MFI->insert(MBBI, NewMI); // Insert the new inst
Evan Chengdc2c8742006-11-15 20:58:11 +00001467 return NewMI;
Chris Lattnerb7782d72005-01-02 02:37:07 +00001468}
1469
Chris Lattner29478012005-01-19 07:11:01 +00001470/// commuteInstruction - We have a few instructions that must be hacked on to
1471/// commute them.
1472///
Evan Cheng03553bb2008-06-16 07:33:11 +00001473MachineInstr *
1474X86InstrInfo::commuteInstruction(MachineInstr *MI, bool NewMI) const {
Chris Lattner29478012005-01-19 07:11:01 +00001475 switch (MI->getOpcode()) {
Chris Lattnerd54845f2005-01-19 07:31:24 +00001476 case X86::SHRD16rri8: // A = SHRD16rri8 B, C, I -> A = SHLD16rri8 C, B, (16-I)
1477 case X86::SHLD16rri8: // A = SHLD16rri8 B, C, I -> A = SHRD16rri8 C, B, (16-I)
Chris Lattner29478012005-01-19 07:11:01 +00001478 case X86::SHRD32rri8: // A = SHRD32rri8 B, C, I -> A = SHLD32rri8 C, B, (32-I)
Dan Gohman48ea03d2007-09-14 23:17:45 +00001479 case X86::SHLD32rri8: // A = SHLD32rri8 B, C, I -> A = SHRD32rri8 C, B, (32-I)
1480 case X86::SHRD64rri8: // A = SHRD64rri8 B, C, I -> A = SHLD64rri8 C, B, (64-I)
1481 case X86::SHLD64rri8:{// A = SHLD64rri8 B, C, I -> A = SHRD64rri8 C, B, (64-I)
Chris Lattnerd54845f2005-01-19 07:31:24 +00001482 unsigned Opc;
1483 unsigned Size;
1484 switch (MI->getOpcode()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00001485 default: llvm_unreachable("Unreachable!");
Chris Lattnerd54845f2005-01-19 07:31:24 +00001486 case X86::SHRD16rri8: Size = 16; Opc = X86::SHLD16rri8; break;
1487 case X86::SHLD16rri8: Size = 16; Opc = X86::SHRD16rri8; break;
1488 case X86::SHRD32rri8: Size = 32; Opc = X86::SHLD32rri8; break;
1489 case X86::SHLD32rri8: Size = 32; Opc = X86::SHRD32rri8; break;
Dan Gohman48ea03d2007-09-14 23:17:45 +00001490 case X86::SHRD64rri8: Size = 64; Opc = X86::SHLD64rri8; break;
1491 case X86::SHLD64rri8: Size = 64; Opc = X86::SHRD64rri8; break;
Chris Lattnerd54845f2005-01-19 07:31:24 +00001492 }
Chris Lattner5c463782007-12-30 20:49:49 +00001493 unsigned Amt = MI->getOperand(3).getImm();
Dan Gohmana39b0a12008-10-17 01:23:35 +00001494 if (NewMI) {
1495 MachineFunction &MF = *MI->getParent()->getParent();
1496 MI = MF.CloneMachineInstr(MI);
1497 NewMI = false;
Evan Cheng244183e2008-02-13 02:46:49 +00001498 }
Dan Gohmana39b0a12008-10-17 01:23:35 +00001499 MI->setDesc(get(Opc));
1500 MI->getOperand(3).setImm(Size-Amt);
1501 return TargetInstrInfoImpl::commuteInstruction(MI, NewMI);
Chris Lattner29478012005-01-19 07:11:01 +00001502 }
Evan Cheng1151ffd2007-10-05 23:13:21 +00001503 case X86::CMOVB16rr:
1504 case X86::CMOVB32rr:
1505 case X86::CMOVB64rr:
1506 case X86::CMOVAE16rr:
1507 case X86::CMOVAE32rr:
1508 case X86::CMOVAE64rr:
1509 case X86::CMOVE16rr:
1510 case X86::CMOVE32rr:
1511 case X86::CMOVE64rr:
1512 case X86::CMOVNE16rr:
1513 case X86::CMOVNE32rr:
1514 case X86::CMOVNE64rr:
Chris Lattner1a1c6002010-10-05 23:00:14 +00001515 case X86::CMOVBE16rr:
1516 case X86::CMOVBE32rr:
1517 case X86::CMOVBE64rr:
Evan Cheng1151ffd2007-10-05 23:13:21 +00001518 case X86::CMOVA16rr:
1519 case X86::CMOVA32rr:
1520 case X86::CMOVA64rr:
1521 case X86::CMOVL16rr:
1522 case X86::CMOVL32rr:
1523 case X86::CMOVL64rr:
1524 case X86::CMOVGE16rr:
1525 case X86::CMOVGE32rr:
1526 case X86::CMOVGE64rr:
1527 case X86::CMOVLE16rr:
1528 case X86::CMOVLE32rr:
1529 case X86::CMOVLE64rr:
1530 case X86::CMOVG16rr:
1531 case X86::CMOVG32rr:
1532 case X86::CMOVG64rr:
1533 case X86::CMOVS16rr:
1534 case X86::CMOVS32rr:
1535 case X86::CMOVS64rr:
1536 case X86::CMOVNS16rr:
1537 case X86::CMOVNS32rr:
1538 case X86::CMOVNS64rr:
1539 case X86::CMOVP16rr:
1540 case X86::CMOVP32rr:
1541 case X86::CMOVP64rr:
1542 case X86::CMOVNP16rr:
1543 case X86::CMOVNP32rr:
Dan Gohman7e47cc72009-01-07 00:35:10 +00001544 case X86::CMOVNP64rr:
1545 case X86::CMOVO16rr:
1546 case X86::CMOVO32rr:
1547 case X86::CMOVO64rr:
1548 case X86::CMOVNO16rr:
1549 case X86::CMOVNO32rr:
1550 case X86::CMOVNO64rr: {
Evan Cheng1151ffd2007-10-05 23:13:21 +00001551 unsigned Opc = 0;
1552 switch (MI->getOpcode()) {
1553 default: break;
1554 case X86::CMOVB16rr: Opc = X86::CMOVAE16rr; break;
1555 case X86::CMOVB32rr: Opc = X86::CMOVAE32rr; break;
1556 case X86::CMOVB64rr: Opc = X86::CMOVAE64rr; break;
1557 case X86::CMOVAE16rr: Opc = X86::CMOVB16rr; break;
1558 case X86::CMOVAE32rr: Opc = X86::CMOVB32rr; break;
1559 case X86::CMOVAE64rr: Opc = X86::CMOVB64rr; break;
1560 case X86::CMOVE16rr: Opc = X86::CMOVNE16rr; break;
1561 case X86::CMOVE32rr: Opc = X86::CMOVNE32rr; break;
1562 case X86::CMOVE64rr: Opc = X86::CMOVNE64rr; break;
1563 case X86::CMOVNE16rr: Opc = X86::CMOVE16rr; break;
1564 case X86::CMOVNE32rr: Opc = X86::CMOVE32rr; break;
1565 case X86::CMOVNE64rr: Opc = X86::CMOVE64rr; break;
Chris Lattner1a1c6002010-10-05 23:00:14 +00001566 case X86::CMOVBE16rr: Opc = X86::CMOVA16rr; break;
1567 case X86::CMOVBE32rr: Opc = X86::CMOVA32rr; break;
1568 case X86::CMOVBE64rr: Opc = X86::CMOVA64rr; break;
1569 case X86::CMOVA16rr: Opc = X86::CMOVBE16rr; break;
1570 case X86::CMOVA32rr: Opc = X86::CMOVBE32rr; break;
1571 case X86::CMOVA64rr: Opc = X86::CMOVBE64rr; break;
Evan Cheng1151ffd2007-10-05 23:13:21 +00001572 case X86::CMOVL16rr: Opc = X86::CMOVGE16rr; break;
1573 case X86::CMOVL32rr: Opc = X86::CMOVGE32rr; break;
1574 case X86::CMOVL64rr: Opc = X86::CMOVGE64rr; break;
1575 case X86::CMOVGE16rr: Opc = X86::CMOVL16rr; break;
1576 case X86::CMOVGE32rr: Opc = X86::CMOVL32rr; break;
1577 case X86::CMOVGE64rr: Opc = X86::CMOVL64rr; break;
1578 case X86::CMOVLE16rr: Opc = X86::CMOVG16rr; break;
1579 case X86::CMOVLE32rr: Opc = X86::CMOVG32rr; break;
1580 case X86::CMOVLE64rr: Opc = X86::CMOVG64rr; break;
1581 case X86::CMOVG16rr: Opc = X86::CMOVLE16rr; break;
1582 case X86::CMOVG32rr: Opc = X86::CMOVLE32rr; break;
1583 case X86::CMOVG64rr: Opc = X86::CMOVLE64rr; break;
1584 case X86::CMOVS16rr: Opc = X86::CMOVNS16rr; break;
1585 case X86::CMOVS32rr: Opc = X86::CMOVNS32rr; break;
Mon P Wang6c8bcf92009-04-18 05:16:01 +00001586 case X86::CMOVS64rr: Opc = X86::CMOVNS64rr; break;
Evan Cheng1151ffd2007-10-05 23:13:21 +00001587 case X86::CMOVNS16rr: Opc = X86::CMOVS16rr; break;
1588 case X86::CMOVNS32rr: Opc = X86::CMOVS32rr; break;
1589 case X86::CMOVNS64rr: Opc = X86::CMOVS64rr; break;
1590 case X86::CMOVP16rr: Opc = X86::CMOVNP16rr; break;
1591 case X86::CMOVP32rr: Opc = X86::CMOVNP32rr; break;
Mon P Wang6c8bcf92009-04-18 05:16:01 +00001592 case X86::CMOVP64rr: Opc = X86::CMOVNP64rr; break;
Evan Cheng1151ffd2007-10-05 23:13:21 +00001593 case X86::CMOVNP16rr: Opc = X86::CMOVP16rr; break;
1594 case X86::CMOVNP32rr: Opc = X86::CMOVP32rr; break;
1595 case X86::CMOVNP64rr: Opc = X86::CMOVP64rr; break;
Dan Gohman7e47cc72009-01-07 00:35:10 +00001596 case X86::CMOVO16rr: Opc = X86::CMOVNO16rr; break;
1597 case X86::CMOVO32rr: Opc = X86::CMOVNO32rr; break;
Mon P Wang6c8bcf92009-04-18 05:16:01 +00001598 case X86::CMOVO64rr: Opc = X86::CMOVNO64rr; break;
Dan Gohman7e47cc72009-01-07 00:35:10 +00001599 case X86::CMOVNO16rr: Opc = X86::CMOVO16rr; break;
1600 case X86::CMOVNO32rr: Opc = X86::CMOVO32rr; break;
1601 case X86::CMOVNO64rr: Opc = X86::CMOVO64rr; break;
Evan Cheng1151ffd2007-10-05 23:13:21 +00001602 }
Dan Gohmana39b0a12008-10-17 01:23:35 +00001603 if (NewMI) {
1604 MachineFunction &MF = *MI->getParent()->getParent();
1605 MI = MF.CloneMachineInstr(MI);
1606 NewMI = false;
1607 }
Chris Lattner59687512008-01-11 18:10:50 +00001608 MI->setDesc(get(Opc));
Evan Cheng1151ffd2007-10-05 23:13:21 +00001609 // Fallthrough intended.
1610 }
Chris Lattner29478012005-01-19 07:11:01 +00001611 default:
Evan Cheng03553bb2008-06-16 07:33:11 +00001612 return TargetInstrInfoImpl::commuteInstruction(MI, NewMI);
Chris Lattner29478012005-01-19 07:11:01 +00001613 }
1614}
1615
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001616static X86::CondCode GetCondFromBranchOpc(unsigned BrOpc) {
1617 switch (BrOpc) {
1618 default: return X86::COND_INVALID;
Chris Lattner2b0a7a22010-02-11 19:25:55 +00001619 case X86::JE_4: return X86::COND_E;
1620 case X86::JNE_4: return X86::COND_NE;
1621 case X86::JL_4: return X86::COND_L;
1622 case X86::JLE_4: return X86::COND_LE;
1623 case X86::JG_4: return X86::COND_G;
1624 case X86::JGE_4: return X86::COND_GE;
1625 case X86::JB_4: return X86::COND_B;
1626 case X86::JBE_4: return X86::COND_BE;
1627 case X86::JA_4: return X86::COND_A;
1628 case X86::JAE_4: return X86::COND_AE;
1629 case X86::JS_4: return X86::COND_S;
1630 case X86::JNS_4: return X86::COND_NS;
1631 case X86::JP_4: return X86::COND_P;
1632 case X86::JNP_4: return X86::COND_NP;
1633 case X86::JO_4: return X86::COND_O;
1634 case X86::JNO_4: return X86::COND_NO;
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001635 }
1636}
1637
1638unsigned X86::GetCondBranchFromCond(X86::CondCode CC) {
1639 switch (CC) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00001640 default: llvm_unreachable("Illegal condition code!");
Chris Lattner2b0a7a22010-02-11 19:25:55 +00001641 case X86::COND_E: return X86::JE_4;
1642 case X86::COND_NE: return X86::JNE_4;
1643 case X86::COND_L: return X86::JL_4;
1644 case X86::COND_LE: return X86::JLE_4;
1645 case X86::COND_G: return X86::JG_4;
1646 case X86::COND_GE: return X86::JGE_4;
1647 case X86::COND_B: return X86::JB_4;
1648 case X86::COND_BE: return X86::JBE_4;
1649 case X86::COND_A: return X86::JA_4;
1650 case X86::COND_AE: return X86::JAE_4;
1651 case X86::COND_S: return X86::JS_4;
1652 case X86::COND_NS: return X86::JNS_4;
1653 case X86::COND_P: return X86::JP_4;
1654 case X86::COND_NP: return X86::JNP_4;
1655 case X86::COND_O: return X86::JO_4;
1656 case X86::COND_NO: return X86::JNO_4;
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001657 }
1658}
1659
Chris Lattner3a897f32006-10-21 05:52:40 +00001660/// GetOppositeBranchCondition - Return the inverse of the specified condition,
1661/// e.g. turning COND_E to COND_NE.
1662X86::CondCode X86::GetOppositeBranchCondition(X86::CondCode CC) {
1663 switch (CC) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00001664 default: llvm_unreachable("Illegal condition code!");
Chris Lattner3a897f32006-10-21 05:52:40 +00001665 case X86::COND_E: return X86::COND_NE;
1666 case X86::COND_NE: return X86::COND_E;
1667 case X86::COND_L: return X86::COND_GE;
1668 case X86::COND_LE: return X86::COND_G;
1669 case X86::COND_G: return X86::COND_LE;
1670 case X86::COND_GE: return X86::COND_L;
1671 case X86::COND_B: return X86::COND_AE;
1672 case X86::COND_BE: return X86::COND_A;
1673 case X86::COND_A: return X86::COND_BE;
1674 case X86::COND_AE: return X86::COND_B;
1675 case X86::COND_S: return X86::COND_NS;
1676 case X86::COND_NS: return X86::COND_S;
1677 case X86::COND_P: return X86::COND_NP;
1678 case X86::COND_NP: return X86::COND_P;
1679 case X86::COND_O: return X86::COND_NO;
1680 case X86::COND_NO: return X86::COND_O;
1681 }
1682}
1683
Dale Johannesen616627b2007-06-14 22:03:45 +00001684bool X86InstrInfo::isUnpredicatedTerminator(const MachineInstr *MI) const {
Chris Lattner03ad8852008-01-07 07:27:27 +00001685 const TargetInstrDesc &TID = MI->getDesc();
1686 if (!TID.isTerminator()) return false;
Chris Lattnera98c6792008-01-07 01:56:04 +00001687
1688 // Conditional branch is a special case.
Chris Lattner03ad8852008-01-07 07:27:27 +00001689 if (TID.isBranch() && !TID.isBarrier())
Chris Lattnera98c6792008-01-07 01:56:04 +00001690 return true;
Chris Lattner03ad8852008-01-07 07:27:27 +00001691 if (!TID.isPredicable())
Chris Lattnera98c6792008-01-07 01:56:04 +00001692 return true;
1693 return !isPredicated(MI);
Dale Johannesen616627b2007-06-14 22:03:45 +00001694}
Chris Lattner3a897f32006-10-21 05:52:40 +00001695
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001696bool X86InstrInfo::AnalyzeBranch(MachineBasicBlock &MBB,
1697 MachineBasicBlock *&TBB,
1698 MachineBasicBlock *&FBB,
Evan Cheng64dfcac2009-02-09 07:14:22 +00001699 SmallVectorImpl<MachineOperand> &Cond,
1700 bool AllowModify) const {
Dan Gohman97d95d62008-10-21 03:29:32 +00001701 // Start from the bottom of the block and work up, examining the
1702 // terminator instructions.
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001703 MachineBasicBlock::iterator I = MBB.end();
Evan Cheng4ca4bc62010-04-13 18:50:27 +00001704 MachineBasicBlock::iterator UnCondBrIter = MBB.end();
Dan Gohman97d95d62008-10-21 03:29:32 +00001705 while (I != MBB.begin()) {
1706 --I;
Dale Johannesen4244d122010-04-02 01:38:09 +00001707 if (I->isDebugValue())
1708 continue;
Bill Wendling277381f2009-12-14 06:51:19 +00001709
1710 // Working from the bottom, when we see a non-terminator instruction, we're
1711 // done.
Jakob Stoklund Olesenc30b4dd2010-07-16 17:41:44 +00001712 if (!isUnpredicatedTerminator(I))
Dan Gohman97d95d62008-10-21 03:29:32 +00001713 break;
Bill Wendling277381f2009-12-14 06:51:19 +00001714
1715 // A terminator that isn't a branch can't easily be handled by this
1716 // analysis.
Dan Gohman97d95d62008-10-21 03:29:32 +00001717 if (!I->getDesc().isBranch())
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001718 return true;
Bill Wendling277381f2009-12-14 06:51:19 +00001719
Dan Gohman97d95d62008-10-21 03:29:32 +00001720 // Handle unconditional branches.
Chris Lattner2b0a7a22010-02-11 19:25:55 +00001721 if (I->getOpcode() == X86::JMP_4) {
Evan Cheng4ca4bc62010-04-13 18:50:27 +00001722 UnCondBrIter = I;
1723
Evan Cheng64dfcac2009-02-09 07:14:22 +00001724 if (!AllowModify) {
1725 TBB = I->getOperand(0).getMBB();
Evan Cheng2fa28112009-05-08 06:34:09 +00001726 continue;
Evan Cheng64dfcac2009-02-09 07:14:22 +00001727 }
1728
Dan Gohman97d95d62008-10-21 03:29:32 +00001729 // If the block has any instructions after a JMP, delete them.
Chris Lattnera48f44d2009-12-03 00:50:42 +00001730 while (llvm::next(I) != MBB.end())
1731 llvm::next(I)->eraseFromParent();
Bill Wendling277381f2009-12-14 06:51:19 +00001732
Dan Gohman97d95d62008-10-21 03:29:32 +00001733 Cond.clear();
1734 FBB = 0;
Bill Wendling277381f2009-12-14 06:51:19 +00001735
Dan Gohman97d95d62008-10-21 03:29:32 +00001736 // Delete the JMP if it's equivalent to a fall-through.
1737 if (MBB.isLayoutSuccessor(I->getOperand(0).getMBB())) {
1738 TBB = 0;
1739 I->eraseFromParent();
1740 I = MBB.end();
Evan Cheng4ca4bc62010-04-13 18:50:27 +00001741 UnCondBrIter = MBB.end();
Dan Gohman97d95d62008-10-21 03:29:32 +00001742 continue;
1743 }
Bill Wendling277381f2009-12-14 06:51:19 +00001744
Evan Cheng4ca4bc62010-04-13 18:50:27 +00001745 // TBB is used to indicate the unconditional destination.
Dan Gohman97d95d62008-10-21 03:29:32 +00001746 TBB = I->getOperand(0).getMBB();
1747 continue;
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001748 }
Bill Wendling277381f2009-12-14 06:51:19 +00001749
Dan Gohman97d95d62008-10-21 03:29:32 +00001750 // Handle conditional branches.
1751 X86::CondCode BranchCode = GetCondFromBranchOpc(I->getOpcode());
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001752 if (BranchCode == X86::COND_INVALID)
1753 return true; // Can't handle indirect branch.
Bill Wendling277381f2009-12-14 06:51:19 +00001754
Dan Gohman97d95d62008-10-21 03:29:32 +00001755 // Working from the bottom, handle the first conditional branch.
1756 if (Cond.empty()) {
Evan Cheng4ca4bc62010-04-13 18:50:27 +00001757 MachineBasicBlock *TargetBB = I->getOperand(0).getMBB();
1758 if (AllowModify && UnCondBrIter != MBB.end() &&
1759 MBB.isLayoutSuccessor(TargetBB)) {
1760 // If we can modify the code and it ends in something like:
1761 //
1762 // jCC L1
1763 // jmp L2
1764 // L1:
1765 // ...
1766 // L2:
1767 //
1768 // Then we can change this to:
1769 //
1770 // jnCC L2
1771 // L1:
1772 // ...
1773 // L2:
1774 //
1775 // Which is a bit more efficient.
1776 // We conditionally jump to the fall-through block.
1777 BranchCode = GetOppositeBranchCondition(BranchCode);
1778 unsigned JNCC = GetCondBranchFromCond(BranchCode);
1779 MachineBasicBlock::iterator OldInst = I;
1780
1781 BuildMI(MBB, UnCondBrIter, MBB.findDebugLoc(I), get(JNCC))
1782 .addMBB(UnCondBrIter->getOperand(0).getMBB());
1783 BuildMI(MBB, UnCondBrIter, MBB.findDebugLoc(I), get(X86::JMP_4))
1784 .addMBB(TargetBB);
1785 MBB.addSuccessor(TargetBB);
1786
1787 OldInst->eraseFromParent();
1788 UnCondBrIter->eraseFromParent();
1789
1790 // Restart the analysis.
1791 UnCondBrIter = MBB.end();
1792 I = MBB.end();
1793 continue;
1794 }
1795
Dan Gohman97d95d62008-10-21 03:29:32 +00001796 FBB = TBB;
1797 TBB = I->getOperand(0).getMBB();
1798 Cond.push_back(MachineOperand::CreateImm(BranchCode));
1799 continue;
1800 }
Bill Wendling277381f2009-12-14 06:51:19 +00001801
1802 // Handle subsequent conditional branches. Only handle the case where all
1803 // conditional branches branch to the same destination and their condition
1804 // opcodes fit one of the special multi-branch idioms.
Dan Gohman97d95d62008-10-21 03:29:32 +00001805 assert(Cond.size() == 1);
1806 assert(TBB);
Bill Wendling277381f2009-12-14 06:51:19 +00001807
1808 // Only handle the case where all conditional branches branch to the same
1809 // destination.
Dan Gohman97d95d62008-10-21 03:29:32 +00001810 if (TBB != I->getOperand(0).getMBB())
1811 return true;
Bill Wendling277381f2009-12-14 06:51:19 +00001812
Dan Gohman97d95d62008-10-21 03:29:32 +00001813 // If the conditions are the same, we can leave them alone.
Bill Wendling277381f2009-12-14 06:51:19 +00001814 X86::CondCode OldBranchCode = (X86::CondCode)Cond[0].getImm();
Dan Gohman97d95d62008-10-21 03:29:32 +00001815 if (OldBranchCode == BranchCode)
1816 continue;
Bill Wendling277381f2009-12-14 06:51:19 +00001817
1818 // If they differ, see if they fit one of the known patterns. Theoretically,
1819 // we could handle more patterns here, but we shouldn't expect to see them
1820 // if instruction selection has done a reasonable job.
Dan Gohman97d95d62008-10-21 03:29:32 +00001821 if ((OldBranchCode == X86::COND_NP &&
1822 BranchCode == X86::COND_E) ||
1823 (OldBranchCode == X86::COND_E &&
1824 BranchCode == X86::COND_NP))
1825 BranchCode = X86::COND_NP_OR_E;
1826 else if ((OldBranchCode == X86::COND_P &&
1827 BranchCode == X86::COND_NE) ||
1828 (OldBranchCode == X86::COND_NE &&
1829 BranchCode == X86::COND_P))
1830 BranchCode = X86::COND_NE_OR_P;
1831 else
1832 return true;
Bill Wendling277381f2009-12-14 06:51:19 +00001833
Dan Gohman97d95d62008-10-21 03:29:32 +00001834 // Update the MachineOperand.
1835 Cond[0].setImm(BranchCode);
Chris Lattner74436002006-10-30 22:27:23 +00001836 }
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001837
Dan Gohman97d95d62008-10-21 03:29:32 +00001838 return false;
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001839}
1840
Evan Chenge20dd922007-05-18 00:18:17 +00001841unsigned X86InstrInfo::RemoveBranch(MachineBasicBlock &MBB) const {
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001842 MachineBasicBlock::iterator I = MBB.end();
Dan Gohman97d95d62008-10-21 03:29:32 +00001843 unsigned Count = 0;
1844
1845 while (I != MBB.begin()) {
1846 --I;
Dale Johannesen4244d122010-04-02 01:38:09 +00001847 if (I->isDebugValue())
1848 continue;
Chris Lattner2b0a7a22010-02-11 19:25:55 +00001849 if (I->getOpcode() != X86::JMP_4 &&
Dan Gohman97d95d62008-10-21 03:29:32 +00001850 GetCondFromBranchOpc(I->getOpcode()) == X86::COND_INVALID)
1851 break;
1852 // Remove the branch.
1853 I->eraseFromParent();
1854 I = MBB.end();
1855 ++Count;
1856 }
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001857
Dan Gohman97d95d62008-10-21 03:29:32 +00001858 return Count;
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001859}
1860
Evan Chenge20dd922007-05-18 00:18:17 +00001861unsigned
1862X86InstrInfo::InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB,
1863 MachineBasicBlock *FBB,
Stuart Hastings0125b642010-06-17 22:43:56 +00001864 const SmallVectorImpl<MachineOperand> &Cond,
1865 DebugLoc DL) const {
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001866 // Shouldn't be a fall through.
1867 assert(TBB && "InsertBranch must not be told to insert a fallthrough");
Chris Lattner6fca75e2006-10-21 05:34:23 +00001868 assert((Cond.size() == 1 || Cond.size() == 0) &&
1869 "X86 branch conditions have one component!");
1870
Dan Gohman97d95d62008-10-21 03:29:32 +00001871 if (Cond.empty()) {
1872 // Unconditional branch?
1873 assert(!FBB && "Unconditional branch with multiple successors!");
Stuart Hastings0125b642010-06-17 22:43:56 +00001874 BuildMI(&MBB, DL, get(X86::JMP_4)).addMBB(TBB);
Evan Chenge20dd922007-05-18 00:18:17 +00001875 return 1;
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001876 }
Dan Gohman97d95d62008-10-21 03:29:32 +00001877
1878 // Conditional branch.
1879 unsigned Count = 0;
1880 X86::CondCode CC = (X86::CondCode)Cond[0].getImm();
1881 switch (CC) {
1882 case X86::COND_NP_OR_E:
1883 // Synthesize NP_OR_E with two branches.
Stuart Hastings0125b642010-06-17 22:43:56 +00001884 BuildMI(&MBB, DL, get(X86::JNP_4)).addMBB(TBB);
Bill Wendling543ce1f2010-03-05 00:33:59 +00001885 ++Count;
Stuart Hastings0125b642010-06-17 22:43:56 +00001886 BuildMI(&MBB, DL, get(X86::JE_4)).addMBB(TBB);
Bill Wendling543ce1f2010-03-05 00:33:59 +00001887 ++Count;
Dan Gohman97d95d62008-10-21 03:29:32 +00001888 break;
1889 case X86::COND_NE_OR_P:
1890 // Synthesize NE_OR_P with two branches.
Stuart Hastings0125b642010-06-17 22:43:56 +00001891 BuildMI(&MBB, DL, get(X86::JNE_4)).addMBB(TBB);
Bill Wendling543ce1f2010-03-05 00:33:59 +00001892 ++Count;
Stuart Hastings0125b642010-06-17 22:43:56 +00001893 BuildMI(&MBB, DL, get(X86::JP_4)).addMBB(TBB);
Bill Wendling543ce1f2010-03-05 00:33:59 +00001894 ++Count;
Dan Gohman97d95d62008-10-21 03:29:32 +00001895 break;
Bill Wendling543ce1f2010-03-05 00:33:59 +00001896 default: {
1897 unsigned Opc = GetCondBranchFromCond(CC);
Stuart Hastings0125b642010-06-17 22:43:56 +00001898 BuildMI(&MBB, DL, get(Opc)).addMBB(TBB);
Bill Wendling543ce1f2010-03-05 00:33:59 +00001899 ++Count;
Dan Gohman97d95d62008-10-21 03:29:32 +00001900 }
Bill Wendling543ce1f2010-03-05 00:33:59 +00001901 }
Dan Gohman97d95d62008-10-21 03:29:32 +00001902 if (FBB) {
1903 // Two-way Conditional branch. Insert the second branch.
Stuart Hastings0125b642010-06-17 22:43:56 +00001904 BuildMI(&MBB, DL, get(X86::JMP_4)).addMBB(FBB);
Dan Gohman97d95d62008-10-21 03:29:32 +00001905 ++Count;
1906 }
1907 return Count;
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001908}
1909
Dan Gohman7913ea52009-04-15 00:04:23 +00001910/// isHReg - Test if the given register is a physical h register.
1911static bool isHReg(unsigned Reg) {
Dan Gohman29869722009-04-27 16:41:36 +00001912 return X86::GR8_ABCD_HRegClass.contains(Reg);
Dan Gohman7913ea52009-04-15 00:04:23 +00001913}
1914
Anton Korobeynikovc0b36922010-08-27 14:43:06 +00001915// Try and copy between VR128/VR64 and GR64 registers.
1916static unsigned CopyToFromAsymmetricReg(unsigned DestReg, unsigned SrcReg) {
1917 // SrcReg(VR128) -> DestReg(GR64)
1918 // SrcReg(VR64) -> DestReg(GR64)
1919 // SrcReg(GR64) -> DestReg(VR128)
1920 // SrcReg(GR64) -> DestReg(VR64)
1921
1922 if (X86::GR64RegClass.contains(DestReg)) {
1923 if (X86::VR128RegClass.contains(SrcReg)) {
1924 // Copy from a VR128 register to a GR64 register.
1925 return X86::MOVPQIto64rr;
1926 } else if (X86::VR64RegClass.contains(SrcReg)) {
1927 // Copy from a VR64 register to a GR64 register.
1928 return X86::MOVSDto64rr;
1929 }
1930 } else if (X86::GR64RegClass.contains(SrcReg)) {
1931 // Copy from a GR64 register to a VR128 register.
1932 if (X86::VR128RegClass.contains(DestReg))
1933 return X86::MOV64toPQIrr;
1934 // Copy from a GR64 register to a VR64 register.
1935 else if (X86::VR64RegClass.contains(DestReg))
1936 return X86::MOV64toSDrr;
1937 }
1938
1939 return 0;
1940}
1941
Jakob Stoklund Olesen930f8082010-07-08 19:46:25 +00001942void X86InstrInfo::copyPhysReg(MachineBasicBlock &MBB,
1943 MachineBasicBlock::iterator MI, DebugLoc DL,
1944 unsigned DestReg, unsigned SrcReg,
1945 bool KillSrc) const {
1946 // First deal with the normal symmetric copies.
1947 unsigned Opc = 0;
1948 if (X86::GR64RegClass.contains(DestReg, SrcReg))
1949 Opc = X86::MOV64rr;
1950 else if (X86::GR32RegClass.contains(DestReg, SrcReg))
1951 Opc = X86::MOV32rr;
1952 else if (X86::GR16RegClass.contains(DestReg, SrcReg))
1953 Opc = X86::MOV16rr;
1954 else if (X86::GR8RegClass.contains(DestReg, SrcReg)) {
1955 // Copying to or from a physical H register on x86-64 requires a NOREX
1956 // move. Otherwise use a normal move.
1957 if ((isHReg(DestReg) || isHReg(SrcReg)) &&
1958 TM.getSubtarget<X86Subtarget>().is64Bit())
1959 Opc = X86::MOV8rr_NOREX;
1960 else
1961 Opc = X86::MOV8rr;
1962 } else if (X86::VR128RegClass.contains(DestReg, SrcReg))
1963 Opc = X86::MOVAPSrr;
Jakob Stoklund Olesenec58a432010-07-08 22:30:35 +00001964 else if (X86::VR64RegClass.contains(DestReg, SrcReg))
1965 Opc = X86::MMX_MOVQ64rr;
Anton Korobeynikovc0b36922010-08-27 14:43:06 +00001966 else
1967 Opc = CopyToFromAsymmetricReg(DestReg, SrcReg);
Jakob Stoklund Olesen930f8082010-07-08 19:46:25 +00001968
1969 if (Opc) {
1970 BuildMI(MBB, MI, DL, get(Opc), DestReg)
1971 .addReg(SrcReg, getKillRegState(KillSrc));
1972 return;
1973 }
1974
1975 // Moving EFLAGS to / from another register requires a push and a pop.
1976 if (SrcReg == X86::EFLAGS) {
1977 if (X86::GR64RegClass.contains(DestReg)) {
1978 BuildMI(MBB, MI, DL, get(X86::PUSHF64));
1979 BuildMI(MBB, MI, DL, get(X86::POP64r), DestReg);
1980 return;
1981 } else if (X86::GR32RegClass.contains(DestReg)) {
1982 BuildMI(MBB, MI, DL, get(X86::PUSHF32));
1983 BuildMI(MBB, MI, DL, get(X86::POP32r), DestReg);
1984 return;
1985 }
1986 }
1987 if (DestReg == X86::EFLAGS) {
1988 if (X86::GR64RegClass.contains(SrcReg)) {
1989 BuildMI(MBB, MI, DL, get(X86::PUSH64r))
1990 .addReg(SrcReg, getKillRegState(KillSrc));
1991 BuildMI(MBB, MI, DL, get(X86::POPF64));
1992 return;
1993 } else if (X86::GR32RegClass.contains(SrcReg)) {
1994 BuildMI(MBB, MI, DL, get(X86::PUSH32r))
1995 .addReg(SrcReg, getKillRegState(KillSrc));
1996 BuildMI(MBB, MI, DL, get(X86::POPF32));
1997 return;
1998 }
1999 }
2000
2001 DEBUG(dbgs() << "Cannot copy " << RI.getName(SrcReg)
2002 << " to " << RI.getName(DestReg) << '\n');
2003 llvm_unreachable("Cannot emit physreg copy instruction");
2004}
2005
Rafael Espindolae302f832010-06-12 20:13:29 +00002006static unsigned getLoadStoreRegOpcode(unsigned Reg,
2007 const TargetRegisterClass *RC,
2008 bool isStackAligned,
2009 const TargetMachine &TM,
2010 bool load) {
Rafael Espindola6635f982010-07-12 03:43:04 +00002011 switch (RC->getID()) {
2012 default:
2013 llvm_unreachable("Unknown regclass");
2014 case X86::GR64RegClassID:
2015 case X86::GR64_NOSPRegClassID:
Rafael Espindolae302f832010-06-12 20:13:29 +00002016 return load ? X86::MOV64rm : X86::MOV64mr;
Rafael Espindola6635f982010-07-12 03:43:04 +00002017 case X86::GR32RegClassID:
2018 case X86::GR32_NOSPRegClassID:
2019 case X86::GR32_ADRegClassID:
Rafael Espindolae302f832010-06-12 20:13:29 +00002020 return load ? X86::MOV32rm : X86::MOV32mr;
Rafael Espindola6635f982010-07-12 03:43:04 +00002021 case X86::GR16RegClassID:
Rafael Espindolae302f832010-06-12 20:13:29 +00002022 return load ? X86::MOV16rm : X86::MOV16mr;
Rafael Espindola6635f982010-07-12 03:43:04 +00002023 case X86::GR8RegClassID:
Rafael Espindolae302f832010-06-12 20:13:29 +00002024 // Copying to or from a physical H register on x86-64 requires a NOREX
2025 // move. Otherwise use a normal move.
2026 if (isHReg(Reg) &&
2027 TM.getSubtarget<X86Subtarget>().is64Bit())
2028 return load ? X86::MOV8rm_NOREX : X86::MOV8mr_NOREX;
2029 else
2030 return load ? X86::MOV8rm : X86::MOV8mr;
Rafael Espindola6635f982010-07-12 03:43:04 +00002031 case X86::GR64_ABCDRegClassID:
Rafael Espindolae302f832010-06-12 20:13:29 +00002032 return load ? X86::MOV64rm : X86::MOV64mr;
Rafael Espindola6635f982010-07-12 03:43:04 +00002033 case X86::GR32_ABCDRegClassID:
Rafael Espindolae302f832010-06-12 20:13:29 +00002034 return load ? X86::MOV32rm : X86::MOV32mr;
Rafael Espindola6635f982010-07-12 03:43:04 +00002035 case X86::GR16_ABCDRegClassID:
Rafael Espindolae302f832010-06-12 20:13:29 +00002036 return load ? X86::MOV16rm : X86::MOV16mr;
Rafael Espindola6635f982010-07-12 03:43:04 +00002037 case X86::GR8_ABCD_LRegClassID:
Rafael Espindolae302f832010-06-12 20:13:29 +00002038 return load ? X86::MOV8rm :X86::MOV8mr;
Rafael Espindola6635f982010-07-12 03:43:04 +00002039 case X86::GR8_ABCD_HRegClassID:
Rafael Espindolae302f832010-06-12 20:13:29 +00002040 if (TM.getSubtarget<X86Subtarget>().is64Bit())
2041 return load ? X86::MOV8rm_NOREX : X86::MOV8mr_NOREX;
2042 else
2043 return load ? X86::MOV8rm : X86::MOV8mr;
Rafael Espindola6635f982010-07-12 03:43:04 +00002044 case X86::GR64_NOREXRegClassID:
2045 case X86::GR64_NOREX_NOSPRegClassID:
Rafael Espindolae302f832010-06-12 20:13:29 +00002046 return load ? X86::MOV64rm : X86::MOV64mr;
Rafael Espindola6635f982010-07-12 03:43:04 +00002047 case X86::GR32_NOREXRegClassID:
Rafael Espindolae302f832010-06-12 20:13:29 +00002048 return load ? X86::MOV32rm : X86::MOV32mr;
Rafael Espindola6635f982010-07-12 03:43:04 +00002049 case X86::GR16_NOREXRegClassID:
Rafael Espindolae302f832010-06-12 20:13:29 +00002050 return load ? X86::MOV16rm : X86::MOV16mr;
Rafael Espindola6635f982010-07-12 03:43:04 +00002051 case X86::GR8_NOREXRegClassID:
Rafael Espindolae302f832010-06-12 20:13:29 +00002052 return load ? X86::MOV8rm : X86::MOV8mr;
Rafael Espindola6635f982010-07-12 03:43:04 +00002053 case X86::GR64_TCRegClassID:
Rafael Espindolae302f832010-06-12 20:13:29 +00002054 return load ? X86::MOV64rm_TC : X86::MOV64mr_TC;
Rafael Espindola6635f982010-07-12 03:43:04 +00002055 case X86::GR32_TCRegClassID:
Rafael Espindolae302f832010-06-12 20:13:29 +00002056 return load ? X86::MOV32rm_TC : X86::MOV32mr_TC;
Rafael Espindola6635f982010-07-12 03:43:04 +00002057 case X86::RFP80RegClassID:
Rafael Espindolae302f832010-06-12 20:13:29 +00002058 return load ? X86::LD_Fp80m : X86::ST_FpP80m;
Rafael Espindola6635f982010-07-12 03:43:04 +00002059 case X86::RFP64RegClassID:
Rafael Espindolae302f832010-06-12 20:13:29 +00002060 return load ? X86::LD_Fp64m : X86::ST_Fp64m;
Rafael Espindola6635f982010-07-12 03:43:04 +00002061 case X86::RFP32RegClassID:
Rafael Espindolae302f832010-06-12 20:13:29 +00002062 return load ? X86::LD_Fp32m : X86::ST_Fp32m;
Rafael Espindola6635f982010-07-12 03:43:04 +00002063 case X86::FR32RegClassID:
Rafael Espindolae302f832010-06-12 20:13:29 +00002064 return load ? X86::MOVSSrm : X86::MOVSSmr;
Rafael Espindola6635f982010-07-12 03:43:04 +00002065 case X86::FR64RegClassID:
Rafael Espindolae302f832010-06-12 20:13:29 +00002066 return load ? X86::MOVSDrm : X86::MOVSDmr;
Rafael Espindola6635f982010-07-12 03:43:04 +00002067 case X86::VR128RegClassID:
Rafael Espindolae302f832010-06-12 20:13:29 +00002068 // If stack is realigned we can use aligned stores.
2069 if (isStackAligned)
2070 return load ? X86::MOVAPSrm : X86::MOVAPSmr;
2071 else
2072 return load ? X86::MOVUPSrm : X86::MOVUPSmr;
Rafael Espindola6635f982010-07-12 03:43:04 +00002073 case X86::VR64RegClassID:
Rafael Espindolae302f832010-06-12 20:13:29 +00002074 return load ? X86::MMX_MOVQ64rm : X86::MMX_MOVQ64mr;
Rafael Espindolae302f832010-06-12 20:13:29 +00002075 }
2076}
2077
Dan Gohman29869722009-04-27 16:41:36 +00002078static unsigned getStoreRegOpcode(unsigned SrcReg,
2079 const TargetRegisterClass *RC,
2080 bool isStackAligned,
2081 TargetMachine &TM) {
Rafael Espindolae302f832010-06-12 20:13:29 +00002082 return getLoadStoreRegOpcode(SrcReg, RC, isStackAligned, TM, false);
2083}
Owen Andersoneee14602008-01-01 21:11:32 +00002084
Rafael Espindolae302f832010-06-12 20:13:29 +00002085
2086static unsigned getLoadRegOpcode(unsigned DestReg,
2087 const TargetRegisterClass *RC,
2088 bool isStackAligned,
2089 const TargetMachine &TM) {
2090 return getLoadStoreRegOpcode(DestReg, RC, isStackAligned, TM, true);
Owen Andersoneee14602008-01-01 21:11:32 +00002091}
2092
2093void X86InstrInfo::storeRegToStackSlot(MachineBasicBlock &MBB,
2094 MachineBasicBlock::iterator MI,
2095 unsigned SrcReg, bool isKill, int FrameIdx,
Evan Chengefb126a2010-05-06 19:06:44 +00002096 const TargetRegisterClass *RC,
2097 const TargetRegisterInfo *TRI) const {
Anton Korobeynikovb7a49922008-07-19 06:30:51 +00002098 const MachineFunction &MF = *MBB.getParent();
Jakob Stoklund Olesenc3c05ed2010-07-27 04:16:58 +00002099 assert(MF.getFrameInfo()->getObjectSize(FrameIdx) >= RC->getSize() &&
2100 "Stack slot too small for store");
Jim Grosbach04770f22010-01-19 18:31:11 +00002101 bool isAligned = (RI.getStackAlignment() >= 16) || RI.canRealignStack(MF);
Dan Gohman29869722009-04-27 16:41:36 +00002102 unsigned Opc = getStoreRegOpcode(SrcReg, RC, isAligned, TM);
Dale Johannesene5a41342010-01-26 00:03:12 +00002103 DebugLoc DL = MBB.findDebugLoc(MI);
Bill Wendling27b508d2009-02-11 21:51:19 +00002104 addFrameReference(BuildMI(MBB, MI, DL, get(Opc)), FrameIdx)
Bill Wendlingf7b83c72009-05-13 21:33:08 +00002105 .addReg(SrcReg, getKillRegState(isKill));
Owen Andersoneee14602008-01-01 21:11:32 +00002106}
2107
2108void X86InstrInfo::storeRegToAddr(MachineFunction &MF, unsigned SrcReg,
2109 bool isKill,
2110 SmallVectorImpl<MachineOperand> &Addr,
2111 const TargetRegisterClass *RC,
Dan Gohmandd76bb22009-10-09 18:10:05 +00002112 MachineInstr::mmo_iterator MMOBegin,
2113 MachineInstr::mmo_iterator MMOEnd,
Owen Andersoneee14602008-01-01 21:11:32 +00002114 SmallVectorImpl<MachineInstr*> &NewMIs) const {
Dan Gohman425b3562010-07-12 18:12:35 +00002115 bool isAligned = MMOBegin != MMOEnd && (*MMOBegin)->getAlignment() >= 16;
Dan Gohman29869722009-04-27 16:41:36 +00002116 unsigned Opc = getStoreRegOpcode(SrcReg, RC, isAligned, TM);
Chris Lattner6f306d72010-04-02 20:16:16 +00002117 DebugLoc DL;
Dale Johannesen6b8c76a2009-02-12 23:08:38 +00002118 MachineInstrBuilder MIB = BuildMI(MF, DL, get(Opc));
Owen Andersoneee14602008-01-01 21:11:32 +00002119 for (unsigned i = 0, e = Addr.size(); i != e; ++i)
Dan Gohman2af1f852009-02-18 05:45:50 +00002120 MIB.addOperand(Addr[i]);
Bill Wendlingf7b83c72009-05-13 21:33:08 +00002121 MIB.addReg(SrcReg, getKillRegState(isKill));
Dan Gohmandd76bb22009-10-09 18:10:05 +00002122 (*MIB).setMemRefs(MMOBegin, MMOEnd);
Owen Andersoneee14602008-01-01 21:11:32 +00002123 NewMIs.push_back(MIB);
2124}
2125
Owen Andersoneee14602008-01-01 21:11:32 +00002126
2127void X86InstrInfo::loadRegFromStackSlot(MachineBasicBlock &MBB,
Anton Korobeynikovb7a49922008-07-19 06:30:51 +00002128 MachineBasicBlock::iterator MI,
2129 unsigned DestReg, int FrameIdx,
Evan Chengefb126a2010-05-06 19:06:44 +00002130 const TargetRegisterClass *RC,
2131 const TargetRegisterInfo *TRI) const {
Anton Korobeynikovb7a49922008-07-19 06:30:51 +00002132 const MachineFunction &MF = *MBB.getParent();
Jim Grosbach04770f22010-01-19 18:31:11 +00002133 bool isAligned = (RI.getStackAlignment() >= 16) || RI.canRealignStack(MF);
Dan Gohman29869722009-04-27 16:41:36 +00002134 unsigned Opc = getLoadRegOpcode(DestReg, RC, isAligned, TM);
Dale Johannesene5a41342010-01-26 00:03:12 +00002135 DebugLoc DL = MBB.findDebugLoc(MI);
Bill Wendling27b508d2009-02-11 21:51:19 +00002136 addFrameReference(BuildMI(MBB, MI, DL, get(Opc), DestReg), FrameIdx);
Owen Andersoneee14602008-01-01 21:11:32 +00002137}
2138
2139void X86InstrInfo::loadRegFromAddr(MachineFunction &MF, unsigned DestReg,
Evan Cheng7d98a482008-07-03 09:09:37 +00002140 SmallVectorImpl<MachineOperand> &Addr,
2141 const TargetRegisterClass *RC,
Dan Gohmandd76bb22009-10-09 18:10:05 +00002142 MachineInstr::mmo_iterator MMOBegin,
2143 MachineInstr::mmo_iterator MMOEnd,
Owen Andersoneee14602008-01-01 21:11:32 +00002144 SmallVectorImpl<MachineInstr*> &NewMIs) const {
Dan Gohman425b3562010-07-12 18:12:35 +00002145 bool isAligned = MMOBegin != MMOEnd && (*MMOBegin)->getAlignment() >= 16;
Dan Gohman29869722009-04-27 16:41:36 +00002146 unsigned Opc = getLoadRegOpcode(DestReg, RC, isAligned, TM);
Chris Lattner6f306d72010-04-02 20:16:16 +00002147 DebugLoc DL;
Dale Johannesen6b8c76a2009-02-12 23:08:38 +00002148 MachineInstrBuilder MIB = BuildMI(MF, DL, get(Opc), DestReg);
Owen Andersoneee14602008-01-01 21:11:32 +00002149 for (unsigned i = 0, e = Addr.size(); i != e; ++i)
Dan Gohman2af1f852009-02-18 05:45:50 +00002150 MIB.addOperand(Addr[i]);
Dan Gohmandd76bb22009-10-09 18:10:05 +00002151 (*MIB).setMemRefs(MMOBegin, MMOEnd);
Owen Andersoneee14602008-01-01 21:11:32 +00002152 NewMIs.push_back(MIB);
2153}
2154
Owen Anderson6bb0c522008-01-04 23:57:37 +00002155bool X86InstrInfo::spillCalleeSavedRegisters(MachineBasicBlock &MBB,
Bill Wendling27b508d2009-02-11 21:51:19 +00002156 MachineBasicBlock::iterator MI,
Evan Cheng168ced92010-05-22 01:47:14 +00002157 const std::vector<CalleeSavedInfo> &CSI,
2158 const TargetRegisterInfo *TRI) const {
Owen Anderson6bb0c522008-01-04 23:57:37 +00002159 if (CSI.empty())
2160 return false;
2161
Dale Johannesenc5db5992010-01-20 21:36:02 +00002162 DebugLoc DL = MBB.findDebugLoc(MI);
Bill Wendling27b508d2009-02-11 21:51:19 +00002163
Evan Cheng994dd0b2008-09-26 19:14:21 +00002164 bool is64Bit = TM.getSubtarget<X86Subtarget>().is64Bit();
Rafael Espindola350b1a42010-07-21 23:19:57 +00002165 bool isWin64 = TM.getSubtarget<X86Subtarget>().isTargetWin64();
Anton Korobeynikovb52ef062008-10-04 11:09:36 +00002166 unsigned SlotSize = is64Bit ? 8 : 4;
2167
2168 MachineFunction &MF = *MBB.getParent();
Evan Cheng7452c962009-07-09 06:53:48 +00002169 unsigned FPReg = RI.getFrameRegister(MF);
Anton Korobeynikovb52ef062008-10-04 11:09:36 +00002170 X86MachineFunctionInfo *X86FI = MF.getInfo<X86MachineFunctionInfo>();
Eli Friedman63488f12009-06-04 02:32:04 +00002171 unsigned CalleeFrameSize = 0;
Anton Korobeynikovb52ef062008-10-04 11:09:36 +00002172
Owen Anderson6bb0c522008-01-04 23:57:37 +00002173 unsigned Opc = is64Bit ? X86::PUSH64r : X86::PUSH32r;
2174 for (unsigned i = CSI.size(); i != 0; --i) {
2175 unsigned Reg = CSI[i-1].getReg();
2176 // Add the callee-saved register as live-in. It's killed at the spill.
2177 MBB.addLiveIn(Reg);
Evan Cheng7452c962009-07-09 06:53:48 +00002178 if (Reg == FPReg)
2179 // X86RegisterInfo::emitPrologue will handle spilling of frame register.
2180 continue;
Rafael Espindola350b1a42010-07-21 23:19:57 +00002181 if (!X86::VR128RegClass.contains(Reg) && !isWin64) {
Eli Friedman63488f12009-06-04 02:32:04 +00002182 CalleeFrameSize += SlotSize;
Evan Cheng7452c962009-07-09 06:53:48 +00002183 BuildMI(MBB, MI, DL, get(Opc)).addReg(Reg, RegState::Kill);
Eli Friedman63488f12009-06-04 02:32:04 +00002184 } else {
Rafael Espindola350b1a42010-07-21 23:19:57 +00002185 const TargetRegisterClass *RC = TRI->getMinimalPhysRegClass(Reg);
Rafael Espindolaf2dffce2010-06-02 20:02:30 +00002186 storeRegToStackSlot(MBB, MI, Reg, true, CSI[i-1].getFrameIdx(),
Rafael Espindola350b1a42010-07-21 23:19:57 +00002187 RC, &RI);
Eli Friedman63488f12009-06-04 02:32:04 +00002188 }
Owen Anderson6bb0c522008-01-04 23:57:37 +00002189 }
Eli Friedman63488f12009-06-04 02:32:04 +00002190
2191 X86FI->setCalleeSavedFrameSize(CalleeFrameSize);
Owen Anderson6bb0c522008-01-04 23:57:37 +00002192 return true;
2193}
2194
2195bool X86InstrInfo::restoreCalleeSavedRegisters(MachineBasicBlock &MBB,
Bill Wendling27b508d2009-02-11 21:51:19 +00002196 MachineBasicBlock::iterator MI,
Evan Cheng168ced92010-05-22 01:47:14 +00002197 const std::vector<CalleeSavedInfo> &CSI,
2198 const TargetRegisterInfo *TRI) const {
Owen Anderson6bb0c522008-01-04 23:57:37 +00002199 if (CSI.empty())
2200 return false;
Bill Wendling27b508d2009-02-11 21:51:19 +00002201
Dale Johannesenc5db5992010-01-20 21:36:02 +00002202 DebugLoc DL = MBB.findDebugLoc(MI);
Bill Wendling27b508d2009-02-11 21:51:19 +00002203
Evan Cheng7452c962009-07-09 06:53:48 +00002204 MachineFunction &MF = *MBB.getParent();
2205 unsigned FPReg = RI.getFrameRegister(MF);
Owen Anderson6bb0c522008-01-04 23:57:37 +00002206 bool is64Bit = TM.getSubtarget<X86Subtarget>().is64Bit();
Rafael Espindola350b1a42010-07-21 23:19:57 +00002207 bool isWin64 = TM.getSubtarget<X86Subtarget>().isTargetWin64();
Owen Anderson6bb0c522008-01-04 23:57:37 +00002208 unsigned Opc = is64Bit ? X86::POP64r : X86::POP32r;
2209 for (unsigned i = 0, e = CSI.size(); i != e; ++i) {
2210 unsigned Reg = CSI[i].getReg();
Evan Cheng7452c962009-07-09 06:53:48 +00002211 if (Reg == FPReg)
2212 // X86RegisterInfo::emitEpilogue will handle restoring of frame register.
2213 continue;
Rafael Espindola350b1a42010-07-21 23:19:57 +00002214 if (!X86::VR128RegClass.contains(Reg) && !isWin64) {
Eli Friedman63488f12009-06-04 02:32:04 +00002215 BuildMI(MBB, MI, DL, get(Opc), Reg);
2216 } else {
Rafael Espindola350b1a42010-07-21 23:19:57 +00002217 const TargetRegisterClass *RC = TRI->getMinimalPhysRegClass(Reg);
Rafael Espindolaf2dffce2010-06-02 20:02:30 +00002218 loadRegFromStackSlot(MBB, MI, Reg, CSI[i].getFrameIdx(),
Rafael Espindola350b1a42010-07-21 23:19:57 +00002219 RC, &RI);
Eli Friedman63488f12009-06-04 02:32:04 +00002220 }
Owen Anderson6bb0c522008-01-04 23:57:37 +00002221 }
2222 return true;
2223}
2224
Evan Chenged69b382010-04-26 07:38:55 +00002225MachineInstr*
2226X86InstrInfo::emitFrameIndexDebugValue(MachineFunction &MF,
Evan Cheng250e9172010-04-29 01:13:30 +00002227 int FrameIx, uint64_t Offset,
Evan Chenged69b382010-04-26 07:38:55 +00002228 const MDNode *MDPtr,
2229 DebugLoc DL) const {
Evan Chenged69b382010-04-26 07:38:55 +00002230 X86AddressMode AM;
2231 AM.BaseType = X86AddressMode::FrameIndexBase;
2232 AM.Base.FrameIndex = FrameIx;
2233 MachineInstrBuilder MIB = BuildMI(MF, DL, get(X86::DBG_VALUE));
2234 addFullAddress(MIB, AM).addImm(Offset).addMetadata(MDPtr);
2235 return &*MIB;
2236}
2237
Dan Gohman3b460302008-07-07 23:14:23 +00002238static MachineInstr *FuseTwoAddrInst(MachineFunction &MF, unsigned Opcode,
Dan Gohman906152a2009-01-05 17:59:02 +00002239 const SmallVectorImpl<MachineOperand> &MOs,
Bill Wendlinge3c78362009-02-03 00:55:04 +00002240 MachineInstr *MI,
2241 const TargetInstrInfo &TII) {
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002242 // Create the base instruction with the memory operand as the first part.
Bill Wendlinge3c78362009-02-03 00:55:04 +00002243 MachineInstr *NewMI = MF.CreateMachineInstr(TII.get(Opcode),
2244 MI->getDebugLoc(), true);
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002245 MachineInstrBuilder MIB(NewMI);
2246 unsigned NumAddrOps = MOs.size();
2247 for (unsigned i = 0; i != NumAddrOps; ++i)
Dan Gohman2af1f852009-02-18 05:45:50 +00002248 MIB.addOperand(MOs[i]);
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002249 if (NumAddrOps < 4) // FrameIndex only
Rafael Espindola3b2df102009-04-08 21:14:34 +00002250 addOffset(MIB, 0);
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002251
2252 // Loop over the rest of the ri operands, converting them over.
Chris Lattner03ad8852008-01-07 07:27:27 +00002253 unsigned NumOps = MI->getDesc().getNumOperands()-2;
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002254 for (unsigned i = 0; i != NumOps; ++i) {
2255 MachineOperand &MO = MI->getOperand(i+2);
Dan Gohman2af1f852009-02-18 05:45:50 +00002256 MIB.addOperand(MO);
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002257 }
2258 for (unsigned i = NumOps+2, e = MI->getNumOperands(); i != e; ++i) {
2259 MachineOperand &MO = MI->getOperand(i);
Dan Gohman2af1f852009-02-18 05:45:50 +00002260 MIB.addOperand(MO);
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002261 }
2262 return MIB;
2263}
2264
Dan Gohman3b460302008-07-07 23:14:23 +00002265static MachineInstr *FuseInst(MachineFunction &MF,
2266 unsigned Opcode, unsigned OpNo,
Dan Gohman906152a2009-01-05 17:59:02 +00002267 const SmallVectorImpl<MachineOperand> &MOs,
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002268 MachineInstr *MI, const TargetInstrInfo &TII) {
Bill Wendlinge3c78362009-02-03 00:55:04 +00002269 MachineInstr *NewMI = MF.CreateMachineInstr(TII.get(Opcode),
2270 MI->getDebugLoc(), true);
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002271 MachineInstrBuilder MIB(NewMI);
2272
2273 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
2274 MachineOperand &MO = MI->getOperand(i);
2275 if (i == OpNo) {
Dan Gohman0d1e9a82008-10-03 15:45:36 +00002276 assert(MO.isReg() && "Expected to fold into reg operand!");
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002277 unsigned NumAddrOps = MOs.size();
2278 for (unsigned i = 0; i != NumAddrOps; ++i)
Dan Gohman2af1f852009-02-18 05:45:50 +00002279 MIB.addOperand(MOs[i]);
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002280 if (NumAddrOps < 4) // FrameIndex only
Rafael Espindola3b2df102009-04-08 21:14:34 +00002281 addOffset(MIB, 0);
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002282 } else {
Dan Gohman2af1f852009-02-18 05:45:50 +00002283 MIB.addOperand(MO);
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002284 }
2285 }
2286 return MIB;
2287}
2288
2289static MachineInstr *MakeM0Inst(const TargetInstrInfo &TII, unsigned Opcode,
Dan Gohman906152a2009-01-05 17:59:02 +00002290 const SmallVectorImpl<MachineOperand> &MOs,
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002291 MachineInstr *MI) {
Dan Gohman3b460302008-07-07 23:14:23 +00002292 MachineFunction &MF = *MI->getParent()->getParent();
Bill Wendling27b508d2009-02-11 21:51:19 +00002293 MachineInstrBuilder MIB = BuildMI(MF, MI->getDebugLoc(), TII.get(Opcode));
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002294
2295 unsigned NumAddrOps = MOs.size();
2296 for (unsigned i = 0; i != NumAddrOps; ++i)
Dan Gohman2af1f852009-02-18 05:45:50 +00002297 MIB.addOperand(MOs[i]);
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002298 if (NumAddrOps < 4) // FrameIndex only
Rafael Espindola3b2df102009-04-08 21:14:34 +00002299 addOffset(MIB, 0);
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002300 return MIB.addImm(0);
2301}
2302
2303MachineInstr*
Dan Gohman3f86b512008-12-03 18:43:12 +00002304X86InstrInfo::foldMemoryOperandImpl(MachineFunction &MF,
2305 MachineInstr *MI, unsigned i,
Evan Cheng9e0c7f22009-07-15 06:10:07 +00002306 const SmallVectorImpl<MachineOperand> &MOs,
Evan Cheng3cad6282009-09-11 00:39:26 +00002307 unsigned Size, unsigned Align) const {
Chris Lattner1c090c02010-10-07 23:08:41 +00002308 const DenseMap<unsigned, std::pair<unsigned,unsigned> > *OpcodeTablePtr = 0;
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002309 bool isTwoAddrFold = false;
Chris Lattner03ad8852008-01-07 07:27:27 +00002310 unsigned NumOps = MI->getDesc().getNumOperands();
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002311 bool isTwoAddr = NumOps > 1 &&
Chris Lattner03ad8852008-01-07 07:27:27 +00002312 MI->getDesc().getOperandConstraint(1, TOI::TIED_TO) != -1;
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002313
2314 MachineInstr *NewMI = NULL;
2315 // Folding a memory location into the two-address part of a two-address
2316 // instruction is different than folding it other places. It requires
2317 // replacing the *two* registers with the memory location.
2318 if (isTwoAddr && NumOps >= 2 && i < 2 &&
Dan Gohman0d1e9a82008-10-03 15:45:36 +00002319 MI->getOperand(0).isReg() &&
2320 MI->getOperand(1).isReg() &&
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002321 MI->getOperand(0).getReg() == MI->getOperand(1).getReg()) {
2322 OpcodeTablePtr = &RegOp2MemOpTable2Addr;
2323 isTwoAddrFold = true;
2324 } else if (i == 0) { // If operand 0
Dan Gohmanc1195802010-01-12 04:42:54 +00002325 if (MI->getOpcode() == X86::MOV64r0)
2326 NewMI = MakeM0Inst(*this, X86::MOV64mi32, MOs, MI);
2327 else if (MI->getOpcode() == X86::MOV32r0)
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002328 NewMI = MakeM0Inst(*this, X86::MOV32mi, MOs, MI);
Dan Gohmanc1195802010-01-12 04:42:54 +00002329 else if (MI->getOpcode() == X86::MOV16r0)
2330 NewMI = MakeM0Inst(*this, X86::MOV16mi, MOs, MI);
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002331 else if (MI->getOpcode() == X86::MOV8r0)
2332 NewMI = MakeM0Inst(*this, X86::MOV8mi, MOs, MI);
Evan Cheng7d98a482008-07-03 09:09:37 +00002333 if (NewMI)
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002334 return NewMI;
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002335
2336 OpcodeTablePtr = &RegOp2MemOpTable0;
2337 } else if (i == 1) {
2338 OpcodeTablePtr = &RegOp2MemOpTable1;
2339 } else if (i == 2) {
2340 OpcodeTablePtr = &RegOp2MemOpTable2;
2341 }
2342
2343 // If table selected...
2344 if (OpcodeTablePtr) {
2345 // Find the Opcode to fuse
Chris Lattner1c090c02010-10-07 23:08:41 +00002346 DenseMap<unsigned, std::pair<unsigned,unsigned> >::const_iterator I =
2347 OpcodeTablePtr->find(MI->getOpcode());
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002348 if (I != OpcodeTablePtr->end()) {
Evan Cheng3cad6282009-09-11 00:39:26 +00002349 unsigned Opcode = I->second.first;
Evan Cheng9e0c7f22009-07-15 06:10:07 +00002350 unsigned MinAlign = I->second.second;
2351 if (Align < MinAlign)
2352 return NULL;
Evan Cheng74a32312009-09-11 01:01:31 +00002353 bool NarrowToMOV32rm = false;
Evan Cheng3cad6282009-09-11 00:39:26 +00002354 if (Size) {
2355 unsigned RCSize = MI->getDesc().OpInfo[i].getRegClass(&RI)->getSize();
2356 if (Size < RCSize) {
2357 // Check if it's safe to fold the load. If the size of the object is
2358 // narrower than the load width, then it's not.
2359 if (Opcode != X86::MOV64rm || RCSize != 8 || Size != 4)
2360 return NULL;
2361 // If this is a 64-bit load, but the spill slot is 32, then we can do
2362 // a 32-bit load which is implicitly zero-extended. This likely is due
2363 // to liveintervalanalysis remat'ing a load from stack slot.
Evan Cheng74a32312009-09-11 01:01:31 +00002364 if (MI->getOperand(0).getSubReg() || MI->getOperand(1).getSubReg())
2365 return NULL;
Evan Cheng3cad6282009-09-11 00:39:26 +00002366 Opcode = X86::MOV32rm;
Evan Cheng74a32312009-09-11 01:01:31 +00002367 NarrowToMOV32rm = true;
Evan Cheng3cad6282009-09-11 00:39:26 +00002368 }
2369 }
2370
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002371 if (isTwoAddrFold)
Evan Cheng3cad6282009-09-11 00:39:26 +00002372 NewMI = FuseTwoAddrInst(MF, Opcode, MOs, MI, *this);
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002373 else
Evan Cheng3cad6282009-09-11 00:39:26 +00002374 NewMI = FuseInst(MF, Opcode, i, MOs, MI, *this);
Evan Cheng74a32312009-09-11 01:01:31 +00002375
2376 if (NarrowToMOV32rm) {
2377 // If this is the special case where we use a MOV32rm to load a 32-bit
2378 // value and zero-extend the top bits. Change the destination register
2379 // to a 32-bit one.
2380 unsigned DstReg = NewMI->getOperand(0).getReg();
2381 if (TargetRegisterInfo::isPhysicalRegister(DstReg))
2382 NewMI->getOperand(0).setReg(RI.getSubReg(DstReg,
Jakob Stoklund Olesen9340ea52010-05-24 14:48:17 +00002383 X86::sub_32bit));
Evan Cheng74a32312009-09-11 01:01:31 +00002384 else
Jakob Stoklund Olesen9340ea52010-05-24 14:48:17 +00002385 NewMI->getOperand(0).setSubReg(X86::sub_32bit);
Evan Cheng74a32312009-09-11 01:01:31 +00002386 }
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002387 return NewMI;
2388 }
2389 }
2390
2391 // No fusion
Jakob Stoklund Olesen51702ec2010-07-09 20:43:09 +00002392 if (PrintFailedFusing && !MI->isCopy())
David Greened589daf2010-01-05 01:29:29 +00002393 dbgs() << "We failed to fuse operand " << i << " in " << *MI;
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002394 return NULL;
2395}
2396
2397
Dan Gohman3f86b512008-12-03 18:43:12 +00002398MachineInstr* X86InstrInfo::foldMemoryOperandImpl(MachineFunction &MF,
2399 MachineInstr *MI,
Evan Cheng9e0c7f22009-07-15 06:10:07 +00002400 const SmallVectorImpl<unsigned> &Ops,
Dan Gohman3f86b512008-12-03 18:43:12 +00002401 int FrameIndex) const {
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002402 // Check switch flag
2403 if (NoFusing) return NULL;
2404
Evan Cheng71d7eaa2009-12-22 17:47:23 +00002405 if (!MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize))
Evan Cheng4cf30b72009-12-18 07:40:29 +00002406 switch (MI->getOpcode()) {
2407 case X86::CVTSD2SSrr:
2408 case X86::Int_CVTSD2SSrr:
2409 case X86::CVTSS2SDrr:
2410 case X86::Int_CVTSS2SDrr:
2411 case X86::RCPSSr:
2412 case X86::RCPSSr_Int:
Chris Lattnerf60062f2010-09-29 02:57:56 +00002413 case X86::ROUNDSDr:
2414 case X86::ROUNDSSr:
Evan Cheng4cf30b72009-12-18 07:40:29 +00002415 case X86::RSQRTSSr:
2416 case X86::RSQRTSSr_Int:
2417 case X86::SQRTSSr:
2418 case X86::SQRTSSr_Int:
2419 return 0;
2420 }
2421
Evan Cheng3b3286d2008-02-08 21:20:40 +00002422 const MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng3cad6282009-09-11 00:39:26 +00002423 unsigned Size = MFI->getObjectSize(FrameIndex);
Evan Cheng3b3286d2008-02-08 21:20:40 +00002424 unsigned Alignment = MFI->getObjectAlignment(FrameIndex);
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002425 if (Ops.size() == 2 && Ops[0] == 0 && Ops[1] == 1) {
2426 unsigned NewOpc = 0;
Evan Cheng3cad6282009-09-11 00:39:26 +00002427 unsigned RCSize = 0;
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002428 switch (MI->getOpcode()) {
2429 default: return NULL;
Evan Cheng3cad6282009-09-11 00:39:26 +00002430 case X86::TEST8rr: NewOpc = X86::CMP8ri; RCSize = 1; break;
Dan Gohman887dd1c2010-05-18 21:42:03 +00002431 case X86::TEST16rr: NewOpc = X86::CMP16ri8; RCSize = 2; break;
2432 case X86::TEST32rr: NewOpc = X86::CMP32ri8; RCSize = 4; break;
2433 case X86::TEST64rr: NewOpc = X86::CMP64ri8; RCSize = 8; break;
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002434 }
Evan Cheng3cad6282009-09-11 00:39:26 +00002435 // Check if it's safe to fold the load. If the size of the object is
2436 // narrower than the load width, then it's not.
2437 if (Size < RCSize)
2438 return NULL;
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002439 // Change to CMPXXri r, 0 first.
Chris Lattner59687512008-01-11 18:10:50 +00002440 MI->setDesc(get(NewOpc));
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002441 MI->getOperand(1).ChangeToImmediate(0);
2442 } else if (Ops.size() != 1)
2443 return NULL;
2444
2445 SmallVector<MachineOperand,4> MOs;
2446 MOs.push_back(MachineOperand::CreateFI(FrameIndex));
Evan Cheng3cad6282009-09-11 00:39:26 +00002447 return foldMemoryOperandImpl(MF, MI, Ops[0], MOs, Size, Alignment);
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002448}
2449
Dan Gohman3f86b512008-12-03 18:43:12 +00002450MachineInstr* X86InstrInfo::foldMemoryOperandImpl(MachineFunction &MF,
2451 MachineInstr *MI,
Evan Cheng9e0c7f22009-07-15 06:10:07 +00002452 const SmallVectorImpl<unsigned> &Ops,
Dan Gohman3f86b512008-12-03 18:43:12 +00002453 MachineInstr *LoadMI) const {
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002454 // Check switch flag
2455 if (NoFusing) return NULL;
2456
Evan Cheng71d7eaa2009-12-22 17:47:23 +00002457 if (!MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize))
Evan Cheng4cf30b72009-12-18 07:40:29 +00002458 switch (MI->getOpcode()) {
2459 case X86::CVTSD2SSrr:
2460 case X86::Int_CVTSD2SSrr:
2461 case X86::CVTSS2SDrr:
2462 case X86::Int_CVTSS2SDrr:
2463 case X86::RCPSSr:
2464 case X86::RCPSSr_Int:
Chris Lattnerf60062f2010-09-29 02:57:56 +00002465 case X86::ROUNDSDr:
2466 case X86::ROUNDSSr:
Evan Cheng4cf30b72009-12-18 07:40:29 +00002467 case X86::RSQRTSSr:
2468 case X86::RSQRTSSr_Int:
2469 case X86::SQRTSSr:
2470 case X86::SQRTSSr_Int:
2471 return 0;
2472 }
2473
Dan Gohman9a542a42008-07-12 00:10:52 +00002474 // Determine the alignment of the load.
Evan Cheng3b3286d2008-02-08 21:20:40 +00002475 unsigned Alignment = 0;
Dan Gohman9a542a42008-07-12 00:10:52 +00002476 if (LoadMI->hasOneMemOperand())
Dan Gohman48b185d2009-09-25 20:36:54 +00002477 Alignment = (*LoadMI->memoperands_begin())->getAlignment();
Dan Gohman69499b132009-09-21 18:30:38 +00002478 else
2479 switch (LoadMI->getOpcode()) {
Bruno Cardoso Lopes7f704b32010-08-12 20:20:53 +00002480 case X86::AVX_SET0PSY:
2481 case X86::AVX_SET0PDY:
2482 Alignment = 32;
2483 break;
Jakob Stoklund Olesen9986ba92010-03-31 00:40:13 +00002484 case X86::V_SET0PS:
2485 case X86::V_SET0PD:
2486 case X86::V_SET0PI:
Dan Gohman69499b132009-09-21 18:30:38 +00002487 case X86::V_SETALLONES:
Bruno Cardoso Lopes7f704b32010-08-12 20:20:53 +00002488 case X86::AVX_SET0PS:
2489 case X86::AVX_SET0PD:
2490 case X86::AVX_SET0PI:
Dan Gohman69499b132009-09-21 18:30:38 +00002491 Alignment = 16;
2492 break;
2493 case X86::FsFLD0SD:
2494 Alignment = 8;
2495 break;
2496 case X86::FsFLD0SS:
2497 Alignment = 4;
2498 break;
2499 default:
2500 llvm_unreachable("Don't know how to fold this instruction!");
2501 }
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002502 if (Ops.size() == 2 && Ops[0] == 0 && Ops[1] == 1) {
2503 unsigned NewOpc = 0;
2504 switch (MI->getOpcode()) {
2505 default: return NULL;
2506 case X86::TEST8rr: NewOpc = X86::CMP8ri; break;
Dan Gohmanf8bf6632010-05-18 21:54:15 +00002507 case X86::TEST16rr: NewOpc = X86::CMP16ri8; break;
2508 case X86::TEST32rr: NewOpc = X86::CMP32ri8; break;
2509 case X86::TEST64rr: NewOpc = X86::CMP64ri8; break;
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002510 }
2511 // Change to CMPXXri r, 0 first.
Chris Lattner59687512008-01-11 18:10:50 +00002512 MI->setDesc(get(NewOpc));
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002513 MI->getOperand(1).ChangeToImmediate(0);
2514 } else if (Ops.size() != 1)
2515 return NULL;
2516
Jakob Stoklund Olesen9c473e42010-08-11 23:08:22 +00002517 // Make sure the subregisters match.
2518 // Otherwise we risk changing the size of the load.
2519 if (LoadMI->getOperand(0).getSubReg() != MI->getOperand(Ops[0]).getSubReg())
2520 return NULL;
2521
Chris Lattnerec536272010-07-08 22:41:28 +00002522 SmallVector<MachineOperand,X86::AddrNumOperands> MOs;
Dan Gohman69499b132009-09-21 18:30:38 +00002523 switch (LoadMI->getOpcode()) {
Jakob Stoklund Olesen9986ba92010-03-31 00:40:13 +00002524 case X86::V_SET0PS:
2525 case X86::V_SET0PD:
2526 case X86::V_SET0PI:
Dan Gohman69499b132009-09-21 18:30:38 +00002527 case X86::V_SETALLONES:
Bruno Cardoso Lopes7f704b32010-08-12 20:20:53 +00002528 case X86::AVX_SET0PS:
2529 case X86::AVX_SET0PD:
2530 case X86::AVX_SET0PI:
2531 case X86::AVX_SET0PSY:
2532 case X86::AVX_SET0PDY:
Dan Gohman69499b132009-09-21 18:30:38 +00002533 case X86::FsFLD0SD:
2534 case X86::FsFLD0SS: {
Jakob Stoklund Olesen9986ba92010-03-31 00:40:13 +00002535 // Folding a V_SET0P? or V_SETALLONES as a load, to ease register pressure.
Dan Gohmancc78cdf2008-12-03 05:21:24 +00002536 // Create a constant-pool entry and operands to load from it.
2537
Dan Gohman772952f2010-03-09 03:01:40 +00002538 // Medium and large mode can't fold loads this way.
2539 if (TM.getCodeModel() != CodeModel::Small &&
2540 TM.getCodeModel() != CodeModel::Kernel)
2541 return NULL;
2542
Dan Gohmancc78cdf2008-12-03 05:21:24 +00002543 // x86-32 PIC requires a PIC base register for constant pools.
2544 unsigned PICBase = 0;
Jakob Stoklund Olesenc7895d32009-07-16 21:24:13 +00002545 if (TM.getRelocationModel() == Reloc::PIC_) {
Evan Chengfdd0eb42009-07-16 18:44:05 +00002546 if (TM.getSubtarget<X86Subtarget>().is64Bit())
2547 PICBase = X86::RIP;
Jakob Stoklund Olesenc7895d32009-07-16 21:24:13 +00002548 else
Dan Gohmand7b5ce32010-07-10 09:00:22 +00002549 // FIXME: PICBase = getGlobalBaseReg(&MF);
Evan Chengfdd0eb42009-07-16 18:44:05 +00002550 // This doesn't work for several reasons.
2551 // 1. GlobalBaseReg may have been spilled.
2552 // 2. It may not be live at MI.
Dan Gohman69499b132009-09-21 18:30:38 +00002553 return NULL;
Jakob Stoklund Olesenc7895d32009-07-16 21:24:13 +00002554 }
Dan Gohmancc78cdf2008-12-03 05:21:24 +00002555
Dan Gohman69499b132009-09-21 18:30:38 +00002556 // Create a constant-pool entry.
Dan Gohmancc78cdf2008-12-03 05:21:24 +00002557 MachineConstantPool &MCP = *MF.getConstantPool();
Dan Gohman69499b132009-09-21 18:30:38 +00002558 const Type *Ty;
Bruno Cardoso Lopes7f704b32010-08-12 20:20:53 +00002559 unsigned Opc = LoadMI->getOpcode();
2560 if (Opc == X86::FsFLD0SS)
Dan Gohman69499b132009-09-21 18:30:38 +00002561 Ty = Type::getFloatTy(MF.getFunction()->getContext());
Bruno Cardoso Lopes7f704b32010-08-12 20:20:53 +00002562 else if (Opc == X86::FsFLD0SD)
Dan Gohman69499b132009-09-21 18:30:38 +00002563 Ty = Type::getDoubleTy(MF.getFunction()->getContext());
Bruno Cardoso Lopes7f704b32010-08-12 20:20:53 +00002564 else if (Opc == X86::AVX_SET0PSY || Opc == X86::AVX_SET0PDY)
2565 Ty = VectorType::get(Type::getFloatTy(MF.getFunction()->getContext()), 8);
Dan Gohman69499b132009-09-21 18:30:38 +00002566 else
2567 Ty = VectorType::get(Type::getInt32Ty(MF.getFunction()->getContext()), 4);
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002568 const Constant *C = LoadMI->getOpcode() == X86::V_SETALLONES ?
Dan Gohman69499b132009-09-21 18:30:38 +00002569 Constant::getAllOnesValue(Ty) :
2570 Constant::getNullValue(Ty);
2571 unsigned CPI = MCP.getConstantPoolIndex(C, Alignment);
Dan Gohmancc78cdf2008-12-03 05:21:24 +00002572
2573 // Create operands to load from the constant pool entry.
2574 MOs.push_back(MachineOperand::CreateReg(PICBase, false));
2575 MOs.push_back(MachineOperand::CreateImm(1));
2576 MOs.push_back(MachineOperand::CreateReg(0, false));
2577 MOs.push_back(MachineOperand::CreateCPI(CPI, 0));
Rafael Espindola3b2df102009-04-08 21:14:34 +00002578 MOs.push_back(MachineOperand::CreateReg(0, false));
Dan Gohman69499b132009-09-21 18:30:38 +00002579 break;
2580 }
2581 default: {
Dan Gohmancc78cdf2008-12-03 05:21:24 +00002582 // Folding a normal load. Just copy the load's address operands.
2583 unsigned NumOps = LoadMI->getDesc().getNumOperands();
Chris Lattnerec536272010-07-08 22:41:28 +00002584 for (unsigned i = NumOps - X86::AddrNumOperands; i != NumOps; ++i)
Dan Gohmancc78cdf2008-12-03 05:21:24 +00002585 MOs.push_back(LoadMI->getOperand(i));
Dan Gohman69499b132009-09-21 18:30:38 +00002586 break;
2587 }
Dan Gohmancc78cdf2008-12-03 05:21:24 +00002588 }
Evan Cheng3cad6282009-09-11 00:39:26 +00002589 return foldMemoryOperandImpl(MF, MI, Ops[0], MOs, 0, Alignment);
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002590}
2591
2592
Dan Gohman33332bc2008-10-16 01:49:15 +00002593bool X86InstrInfo::canFoldMemoryOperand(const MachineInstr *MI,
2594 const SmallVectorImpl<unsigned> &Ops) const {
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002595 // Check switch flag
2596 if (NoFusing) return 0;
2597
2598 if (Ops.size() == 2 && Ops[0] == 0 && Ops[1] == 1) {
2599 switch (MI->getOpcode()) {
2600 default: return false;
2601 case X86::TEST8rr:
2602 case X86::TEST16rr:
2603 case X86::TEST32rr:
2604 case X86::TEST64rr:
2605 return true;
2606 }
2607 }
2608
2609 if (Ops.size() != 1)
2610 return false;
2611
2612 unsigned OpNum = Ops[0];
2613 unsigned Opc = MI->getOpcode();
Chris Lattner03ad8852008-01-07 07:27:27 +00002614 unsigned NumOps = MI->getDesc().getNumOperands();
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002615 bool isTwoAddr = NumOps > 1 &&
Chris Lattner03ad8852008-01-07 07:27:27 +00002616 MI->getDesc().getOperandConstraint(1, TOI::TIED_TO) != -1;
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002617
2618 // Folding a memory location into the two-address part of a two-address
2619 // instruction is different than folding it other places. It requires
2620 // replacing the *two* registers with the memory location.
Chris Lattner1c090c02010-10-07 23:08:41 +00002621 const DenseMap<unsigned, std::pair<unsigned,unsigned> > *OpcodeTablePtr = 0;
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002622 if (isTwoAddr && NumOps >= 2 && OpNum < 2) {
2623 OpcodeTablePtr = &RegOp2MemOpTable2Addr;
2624 } else if (OpNum == 0) { // If operand 0
2625 switch (Opc) {
Chris Lattner79c136d2009-07-14 20:19:57 +00002626 case X86::MOV8r0:
Dan Gohmanc1195802010-01-12 04:42:54 +00002627 case X86::MOV16r0:
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002628 case X86::MOV32r0:
Chris Lattner1c090c02010-10-07 23:08:41 +00002629 case X86::MOV64r0: return true;
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002630 default: break;
2631 }
2632 OpcodeTablePtr = &RegOp2MemOpTable0;
2633 } else if (OpNum == 1) {
2634 OpcodeTablePtr = &RegOp2MemOpTable1;
2635 } else if (OpNum == 2) {
2636 OpcodeTablePtr = &RegOp2MemOpTable2;
2637 }
2638
Chris Lattner4fb38d32010-10-07 23:36:18 +00002639 if (OpcodeTablePtr && OpcodeTablePtr->count(Opc))
2640 return true;
Jakob Stoklund Olesen7a7b55e2010-07-09 20:43:13 +00002641 return TargetInstrInfoImpl::canFoldMemoryOperand(MI, Ops);
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002642}
2643
2644bool X86InstrInfo::unfoldMemoryOperand(MachineFunction &MF, MachineInstr *MI,
2645 unsigned Reg, bool UnfoldLoad, bool UnfoldStore,
Bill Wendling27b508d2009-02-11 21:51:19 +00002646 SmallVectorImpl<MachineInstr*> &NewMIs) const {
Chris Lattner1c090c02010-10-07 23:08:41 +00002647 DenseMap<unsigned, std::pair<unsigned,unsigned> >::const_iterator I =
2648 MemOp2RegOpTable.find(MI->getOpcode());
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002649 if (I == MemOp2RegOpTable.end())
2650 return false;
2651 unsigned Opc = I->second.first;
2652 unsigned Index = I->second.second & 0xf;
2653 bool FoldedLoad = I->second.second & (1 << 4);
2654 bool FoldedStore = I->second.second & (1 << 5);
2655 if (UnfoldLoad && !FoldedLoad)
2656 return false;
2657 UnfoldLoad &= FoldedLoad;
2658 if (UnfoldStore && !FoldedStore)
2659 return false;
2660 UnfoldStore &= FoldedStore;
2661
Chris Lattner03ad8852008-01-07 07:27:27 +00002662 const TargetInstrDesc &TID = get(Opc);
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002663 const TargetOperandInfo &TOI = TID.OpInfo[Index];
Chris Lattnerf3239532009-07-29 21:10:12 +00002664 const TargetRegisterClass *RC = TOI.getRegClass(&RI);
Evan Cheng0ce84482010-07-02 20:36:18 +00002665 if (!MI->hasOneMemOperand() &&
2666 RC == &X86::VR128RegClass &&
2667 !TM.getSubtarget<X86Subtarget>().isUnalignedMemAccessFast())
2668 // Without memoperands, loadRegFromAddr and storeRegToStackSlot will
2669 // conservatively assume the address is unaligned. That's bad for
2670 // performance.
2671 return false;
Chris Lattnerec536272010-07-08 22:41:28 +00002672 SmallVector<MachineOperand, X86::AddrNumOperands> AddrOps;
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002673 SmallVector<MachineOperand,2> BeforeOps;
2674 SmallVector<MachineOperand,2> AfterOps;
2675 SmallVector<MachineOperand,4> ImpOps;
2676 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
2677 MachineOperand &Op = MI->getOperand(i);
Chris Lattnerec536272010-07-08 22:41:28 +00002678 if (i >= Index && i < Index + X86::AddrNumOperands)
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002679 AddrOps.push_back(Op);
Dan Gohman0d1e9a82008-10-03 15:45:36 +00002680 else if (Op.isReg() && Op.isImplicit())
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002681 ImpOps.push_back(Op);
2682 else if (i < Index)
2683 BeforeOps.push_back(Op);
2684 else if (i > Index)
2685 AfterOps.push_back(Op);
2686 }
2687
2688 // Emit the load instruction.
2689 if (UnfoldLoad) {
Dan Gohmandd76bb22009-10-09 18:10:05 +00002690 std::pair<MachineInstr::mmo_iterator,
2691 MachineInstr::mmo_iterator> MMOs =
2692 MF.extractLoadMemRefs(MI->memoperands_begin(),
2693 MI->memoperands_end());
2694 loadRegFromAddr(MF, Reg, AddrOps, RC, MMOs.first, MMOs.second, NewMIs);
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002695 if (UnfoldStore) {
2696 // Address operands cannot be marked isKill.
Chris Lattnerec536272010-07-08 22:41:28 +00002697 for (unsigned i = 1; i != 1 + X86::AddrNumOperands; ++i) {
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002698 MachineOperand &MO = NewMIs[0]->getOperand(i);
Dan Gohman0d1e9a82008-10-03 15:45:36 +00002699 if (MO.isReg())
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002700 MO.setIsKill(false);
2701 }
2702 }
2703 }
2704
2705 // Emit the data processing instruction.
Bill Wendlinge3c78362009-02-03 00:55:04 +00002706 MachineInstr *DataMI = MF.CreateMachineInstr(TID, MI->getDebugLoc(), true);
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002707 MachineInstrBuilder MIB(DataMI);
2708
2709 if (FoldedStore)
Bill Wendlingf7b83c72009-05-13 21:33:08 +00002710 MIB.addReg(Reg, RegState::Define);
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002711 for (unsigned i = 0, e = BeforeOps.size(); i != e; ++i)
Dan Gohman2af1f852009-02-18 05:45:50 +00002712 MIB.addOperand(BeforeOps[i]);
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002713 if (FoldedLoad)
2714 MIB.addReg(Reg);
2715 for (unsigned i = 0, e = AfterOps.size(); i != e; ++i)
Dan Gohman2af1f852009-02-18 05:45:50 +00002716 MIB.addOperand(AfterOps[i]);
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002717 for (unsigned i = 0, e = ImpOps.size(); i != e; ++i) {
2718 MachineOperand &MO = ImpOps[i];
Bill Wendlingf7b83c72009-05-13 21:33:08 +00002719 MIB.addReg(MO.getReg(),
2720 getDefRegState(MO.isDef()) |
2721 RegState::Implicit |
2722 getKillRegState(MO.isKill()) |
Evan Cheng0dc101b2009-06-30 08:49:04 +00002723 getDeadRegState(MO.isDead()) |
2724 getUndefRegState(MO.isUndef()));
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002725 }
2726 // Change CMP32ri r, 0 back to TEST32rr r, r, etc.
2727 unsigned NewOpc = 0;
2728 switch (DataMI->getOpcode()) {
2729 default: break;
2730 case X86::CMP64ri32:
Dan Gohmanf8bf6632010-05-18 21:54:15 +00002731 case X86::CMP64ri8:
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002732 case X86::CMP32ri:
Dan Gohmanf8bf6632010-05-18 21:54:15 +00002733 case X86::CMP32ri8:
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002734 case X86::CMP16ri:
Dan Gohmanf8bf6632010-05-18 21:54:15 +00002735 case X86::CMP16ri8:
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002736 case X86::CMP8ri: {
2737 MachineOperand &MO0 = DataMI->getOperand(0);
2738 MachineOperand &MO1 = DataMI->getOperand(1);
2739 if (MO1.getImm() == 0) {
2740 switch (DataMI->getOpcode()) {
2741 default: break;
Dan Gohmanf8bf6632010-05-18 21:54:15 +00002742 case X86::CMP64ri8:
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002743 case X86::CMP64ri32: NewOpc = X86::TEST64rr; break;
Dan Gohmanf8bf6632010-05-18 21:54:15 +00002744 case X86::CMP32ri8:
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002745 case X86::CMP32ri: NewOpc = X86::TEST32rr; break;
Dan Gohmanf8bf6632010-05-18 21:54:15 +00002746 case X86::CMP16ri8:
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002747 case X86::CMP16ri: NewOpc = X86::TEST16rr; break;
2748 case X86::CMP8ri: NewOpc = X86::TEST8rr; break;
2749 }
Chris Lattner59687512008-01-11 18:10:50 +00002750 DataMI->setDesc(get(NewOpc));
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002751 MO1.ChangeToRegister(MO0.getReg(), false);
2752 }
2753 }
2754 }
2755 NewMIs.push_back(DataMI);
2756
2757 // Emit the store instruction.
2758 if (UnfoldStore) {
Chris Lattnerf3239532009-07-29 21:10:12 +00002759 const TargetRegisterClass *DstRC = TID.OpInfo[0].getRegClass(&RI);
Dan Gohmandd76bb22009-10-09 18:10:05 +00002760 std::pair<MachineInstr::mmo_iterator,
2761 MachineInstr::mmo_iterator> MMOs =
2762 MF.extractStoreMemRefs(MI->memoperands_begin(),
2763 MI->memoperands_end());
2764 storeRegToAddr(MF, Reg, true, AddrOps, DstRC, MMOs.first, MMOs.second, NewMIs);
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002765 }
2766
2767 return true;
2768}
2769
2770bool
2771X86InstrInfo::unfoldMemoryOperand(SelectionDAG &DAG, SDNode *N,
Bill Wendling27b508d2009-02-11 21:51:19 +00002772 SmallVectorImpl<SDNode*> &NewNodes) const {
Dan Gohman17059682008-07-17 19:10:17 +00002773 if (!N->isMachineOpcode())
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002774 return false;
2775
Chris Lattner1c090c02010-10-07 23:08:41 +00002776 DenseMap<unsigned, std::pair<unsigned,unsigned> >::const_iterator I =
2777 MemOp2RegOpTable.find(N->getMachineOpcode());
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002778 if (I == MemOp2RegOpTable.end())
2779 return false;
2780 unsigned Opc = I->second.first;
2781 unsigned Index = I->second.second & 0xf;
2782 bool FoldedLoad = I->second.second & (1 << 4);
2783 bool FoldedStore = I->second.second & (1 << 5);
Chris Lattner03ad8852008-01-07 07:27:27 +00002784 const TargetInstrDesc &TID = get(Opc);
Chris Lattnerf3239532009-07-29 21:10:12 +00002785 const TargetRegisterClass *RC = TID.OpInfo[Index].getRegClass(&RI);
Dan Gohmancc329b52009-03-04 19:23:38 +00002786 unsigned NumDefs = TID.NumDefs;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002787 std::vector<SDValue> AddrOps;
2788 std::vector<SDValue> BeforeOps;
2789 std::vector<SDValue> AfterOps;
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00002790 DebugLoc dl = N->getDebugLoc();
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002791 unsigned NumOps = N->getNumOperands();
Dan Gohman48b185d2009-09-25 20:36:54 +00002792 for (unsigned i = 0; i != NumOps-1; ++i) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002793 SDValue Op = N->getOperand(i);
Chris Lattnerec536272010-07-08 22:41:28 +00002794 if (i >= Index-NumDefs && i < Index-NumDefs + X86::AddrNumOperands)
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002795 AddrOps.push_back(Op);
Dan Gohmancc329b52009-03-04 19:23:38 +00002796 else if (i < Index-NumDefs)
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002797 BeforeOps.push_back(Op);
Dan Gohmancc329b52009-03-04 19:23:38 +00002798 else if (i > Index-NumDefs)
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002799 AfterOps.push_back(Op);
2800 }
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002801 SDValue Chain = N->getOperand(NumOps-1);
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002802 AddrOps.push_back(Chain);
2803
2804 // Emit the load instruction.
2805 SDNode *Load = 0;
Dan Gohmandd76bb22009-10-09 18:10:05 +00002806 MachineFunction &MF = DAG.getMachineFunction();
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002807 if (FoldedLoad) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00002808 EVT VT = *RC->vt_begin();
Evan Chengf25ef4f2009-11-16 21:56:03 +00002809 std::pair<MachineInstr::mmo_iterator,
2810 MachineInstr::mmo_iterator> MMOs =
2811 MF.extractLoadMemRefs(cast<MachineSDNode>(N)->memoperands_begin(),
2812 cast<MachineSDNode>(N)->memoperands_end());
Evan Cheng0ce84482010-07-02 20:36:18 +00002813 if (!(*MMOs.first) &&
2814 RC == &X86::VR128RegClass &&
2815 !TM.getSubtarget<X86Subtarget>().isUnalignedMemAccessFast())
2816 // Do not introduce a slow unaligned load.
2817 return false;
2818 bool isAligned = (*MMOs.first) && (*MMOs.first)->getAlignment() >= 16;
Dan Gohman32f71d72009-09-25 18:54:59 +00002819 Load = DAG.getMachineNode(getLoadRegOpcode(0, RC, isAligned, TM), dl,
2820 VT, MVT::Other, &AddrOps[0], AddrOps.size());
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002821 NewNodes.push_back(Load);
Dan Gohmandd76bb22009-10-09 18:10:05 +00002822
2823 // Preserve memory reference information.
Dan Gohmandd76bb22009-10-09 18:10:05 +00002824 cast<MachineSDNode>(Load)->setMemRefs(MMOs.first, MMOs.second);
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002825 }
2826
2827 // Emit the data processing instruction.
Owen Anderson53aa7a92009-08-10 22:56:29 +00002828 std::vector<EVT> VTs;
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002829 const TargetRegisterClass *DstRC = 0;
Chris Lattnerb0d06b42008-01-07 03:13:06 +00002830 if (TID.getNumDefs() > 0) {
Chris Lattnerf3239532009-07-29 21:10:12 +00002831 DstRC = TID.OpInfo[0].getRegClass(&RI);
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002832 VTs.push_back(*DstRC->vt_begin());
2833 }
2834 for (unsigned i = 0, e = N->getNumValues(); i != e; ++i) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00002835 EVT VT = N->getValueType(i);
Owen Anderson9f944592009-08-11 20:47:22 +00002836 if (VT != MVT::Other && i >= (unsigned)TID.getNumDefs())
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002837 VTs.push_back(VT);
2838 }
2839 if (Load)
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002840 BeforeOps.push_back(SDValue(Load, 0));
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002841 std::copy(AfterOps.begin(), AfterOps.end(), std::back_inserter(BeforeOps));
Dan Gohman32f71d72009-09-25 18:54:59 +00002842 SDNode *NewNode= DAG.getMachineNode(Opc, dl, VTs, &BeforeOps[0],
2843 BeforeOps.size());
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002844 NewNodes.push_back(NewNode);
2845
2846 // Emit the store instruction.
2847 if (FoldedStore) {
2848 AddrOps.pop_back();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002849 AddrOps.push_back(SDValue(NewNode, 0));
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002850 AddrOps.push_back(Chain);
Evan Chengf25ef4f2009-11-16 21:56:03 +00002851 std::pair<MachineInstr::mmo_iterator,
2852 MachineInstr::mmo_iterator> MMOs =
2853 MF.extractStoreMemRefs(cast<MachineSDNode>(N)->memoperands_begin(),
2854 cast<MachineSDNode>(N)->memoperands_end());
Evan Cheng0ce84482010-07-02 20:36:18 +00002855 if (!(*MMOs.first) &&
2856 RC == &X86::VR128RegClass &&
2857 !TM.getSubtarget<X86Subtarget>().isUnalignedMemAccessFast())
2858 // Do not introduce a slow unaligned store.
2859 return false;
2860 bool isAligned = (*MMOs.first) && (*MMOs.first)->getAlignment() >= 16;
Dan Gohman32f71d72009-09-25 18:54:59 +00002861 SDNode *Store = DAG.getMachineNode(getStoreRegOpcode(0, DstRC,
2862 isAligned, TM),
2863 dl, MVT::Other,
2864 &AddrOps[0], AddrOps.size());
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002865 NewNodes.push_back(Store);
Dan Gohmandd76bb22009-10-09 18:10:05 +00002866
2867 // Preserve memory reference information.
Dan Gohmandd76bb22009-10-09 18:10:05 +00002868 cast<MachineSDNode>(Load)->setMemRefs(MMOs.first, MMOs.second);
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002869 }
2870
2871 return true;
2872}
2873
2874unsigned X86InstrInfo::getOpcodeAfterMemoryUnfold(unsigned Opc,
Dan Gohman49fa51d2009-10-30 22:18:41 +00002875 bool UnfoldLoad, bool UnfoldStore,
2876 unsigned *LoadRegIndex) const {
Chris Lattner1c090c02010-10-07 23:08:41 +00002877 DenseMap<unsigned, std::pair<unsigned,unsigned> >::const_iterator I =
2878 MemOp2RegOpTable.find(Opc);
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002879 if (I == MemOp2RegOpTable.end())
2880 return 0;
2881 bool FoldedLoad = I->second.second & (1 << 4);
2882 bool FoldedStore = I->second.second & (1 << 5);
2883 if (UnfoldLoad && !FoldedLoad)
2884 return 0;
2885 if (UnfoldStore && !FoldedStore)
2886 return 0;
Dan Gohman49fa51d2009-10-30 22:18:41 +00002887 if (LoadRegIndex)
2888 *LoadRegIndex = I->second.second & 0xf;
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002889 return I->second.first;
2890}
2891
Evan Cheng4f026f32010-01-22 03:34:51 +00002892bool
2893X86InstrInfo::areLoadsFromSameBasePtr(SDNode *Load1, SDNode *Load2,
2894 int64_t &Offset1, int64_t &Offset2) const {
2895 if (!Load1->isMachineOpcode() || !Load2->isMachineOpcode())
2896 return false;
2897 unsigned Opc1 = Load1->getMachineOpcode();
2898 unsigned Opc2 = Load2->getMachineOpcode();
2899 switch (Opc1) {
2900 default: return false;
2901 case X86::MOV8rm:
2902 case X86::MOV16rm:
2903 case X86::MOV32rm:
2904 case X86::MOV64rm:
2905 case X86::LD_Fp32m:
2906 case X86::LD_Fp64m:
2907 case X86::LD_Fp80m:
2908 case X86::MOVSSrm:
2909 case X86::MOVSDrm:
2910 case X86::MMX_MOVD64rm:
2911 case X86::MMX_MOVQ64rm:
2912 case X86::FsMOVAPSrm:
2913 case X86::FsMOVAPDrm:
2914 case X86::MOVAPSrm:
2915 case X86::MOVUPSrm:
2916 case X86::MOVUPSrm_Int:
2917 case X86::MOVAPDrm:
2918 case X86::MOVDQArm:
2919 case X86::MOVDQUrm:
2920 case X86::MOVDQUrm_Int:
2921 break;
2922 }
2923 switch (Opc2) {
2924 default: return false;
2925 case X86::MOV8rm:
2926 case X86::MOV16rm:
2927 case X86::MOV32rm:
2928 case X86::MOV64rm:
2929 case X86::LD_Fp32m:
2930 case X86::LD_Fp64m:
2931 case X86::LD_Fp80m:
2932 case X86::MOVSSrm:
2933 case X86::MOVSDrm:
2934 case X86::MMX_MOVD64rm:
2935 case X86::MMX_MOVQ64rm:
2936 case X86::FsMOVAPSrm:
2937 case X86::FsMOVAPDrm:
2938 case X86::MOVAPSrm:
2939 case X86::MOVUPSrm:
2940 case X86::MOVUPSrm_Int:
2941 case X86::MOVAPDrm:
2942 case X86::MOVDQArm:
2943 case X86::MOVDQUrm:
2944 case X86::MOVDQUrm_Int:
2945 break;
2946 }
2947
2948 // Check if chain operands and base addresses match.
2949 if (Load1->getOperand(0) != Load2->getOperand(0) ||
2950 Load1->getOperand(5) != Load2->getOperand(5))
2951 return false;
2952 // Segment operands should match as well.
2953 if (Load1->getOperand(4) != Load2->getOperand(4))
2954 return false;
2955 // Scale should be 1, Index should be Reg0.
2956 if (Load1->getOperand(1) == Load2->getOperand(1) &&
2957 Load1->getOperand(2) == Load2->getOperand(2)) {
2958 if (cast<ConstantSDNode>(Load1->getOperand(1))->getZExtValue() != 1)
2959 return false;
Evan Cheng4f026f32010-01-22 03:34:51 +00002960
2961 // Now let's examine the displacements.
2962 if (isa<ConstantSDNode>(Load1->getOperand(3)) &&
2963 isa<ConstantSDNode>(Load2->getOperand(3))) {
2964 Offset1 = cast<ConstantSDNode>(Load1->getOperand(3))->getSExtValue();
2965 Offset2 = cast<ConstantSDNode>(Load2->getOperand(3))->getSExtValue();
2966 return true;
2967 }
2968 }
2969 return false;
2970}
2971
2972bool X86InstrInfo::shouldScheduleLoadsNear(SDNode *Load1, SDNode *Load2,
2973 int64_t Offset1, int64_t Offset2,
2974 unsigned NumLoads) const {
2975 assert(Offset2 > Offset1);
2976 if ((Offset2 - Offset1) / 8 > 64)
2977 return false;
2978
2979 unsigned Opc1 = Load1->getMachineOpcode();
2980 unsigned Opc2 = Load2->getMachineOpcode();
2981 if (Opc1 != Opc2)
2982 return false; // FIXME: overly conservative?
2983
2984 switch (Opc1) {
2985 default: break;
2986 case X86::LD_Fp32m:
2987 case X86::LD_Fp64m:
2988 case X86::LD_Fp80m:
2989 case X86::MMX_MOVD64rm:
2990 case X86::MMX_MOVQ64rm:
2991 return false;
2992 }
2993
2994 EVT VT = Load1->getValueType(0);
2995 switch (VT.getSimpleVT().SimpleTy) {
Bill Wendling8ce69cd2010-06-22 22:16:17 +00002996 default:
Evan Cheng4f026f32010-01-22 03:34:51 +00002997 // XMM registers. In 64-bit mode we can be a bit more aggressive since we
2998 // have 16 of them to play with.
2999 if (TM.getSubtargetImpl()->is64Bit()) {
3000 if (NumLoads >= 3)
3001 return false;
Bill Wendling8ce69cd2010-06-22 22:16:17 +00003002 } else if (NumLoads) {
Evan Cheng4f026f32010-01-22 03:34:51 +00003003 return false;
Bill Wendling8ce69cd2010-06-22 22:16:17 +00003004 }
Evan Cheng4f026f32010-01-22 03:34:51 +00003005 break;
Evan Cheng4f026f32010-01-22 03:34:51 +00003006 case MVT::i8:
3007 case MVT::i16:
3008 case MVT::i32:
3009 case MVT::i64:
Evan Cheng16cf9342010-01-22 23:49:11 +00003010 case MVT::f32:
3011 case MVT::f64:
Evan Cheng4f026f32010-01-22 03:34:51 +00003012 if (NumLoads)
3013 return false;
Bill Wendling8ce69cd2010-06-22 22:16:17 +00003014 break;
Evan Cheng4f026f32010-01-22 03:34:51 +00003015 }
3016
3017 return true;
3018}
3019
3020
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003021bool X86InstrInfo::
Owen Anderson4f6bf042008-08-14 22:49:33 +00003022ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const {
Chris Lattner3a897f32006-10-21 05:52:40 +00003023 assert(Cond.size() == 1 && "Invalid X86 branch condition!");
Evan Chengf93bc7f2008-08-29 23:21:31 +00003024 X86::CondCode CC = static_cast<X86::CondCode>(Cond[0].getImm());
Dan Gohman97d95d62008-10-21 03:29:32 +00003025 if (CC == X86::COND_NE_OR_P || CC == X86::COND_NP_OR_E)
3026 return true;
Evan Chengf93bc7f2008-08-29 23:21:31 +00003027 Cond[0].setImm(GetOppositeBranchCondition(CC));
Chris Lattner3a897f32006-10-21 05:52:40 +00003028 return false;
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003029}
3030
Evan Chengf7137222008-10-27 07:14:50 +00003031bool X86InstrInfo::
Evan Chengb5f0ec32009-02-06 17:17:30 +00003032isSafeToMoveRegClassDefs(const TargetRegisterClass *RC) const {
3033 // FIXME: Return false for x87 stack register classes for now. We can't
Evan Chengf7137222008-10-27 07:14:50 +00003034 // allow any loads of these registers before FpGet_ST0_80.
Evan Chengb5f0ec32009-02-06 17:17:30 +00003035 return !(RC == &X86::CCRRegClass || RC == &X86::RFP32RegClass ||
3036 RC == &X86::RFP64RegClass || RC == &X86::RFP80RegClass);
Evan Chengf7137222008-10-27 07:14:50 +00003037}
3038
Nicolas Geoffrayae84bbd2008-04-16 20:10:13 +00003039
Chris Lattner58827ff2010-02-05 22:10:22 +00003040/// isX86_64ExtendedReg - Is the MachineOperand a x86-64 extended (r8 or higher)
3041/// register? e.g. r8, xmm8, xmm13, etc.
3042bool X86InstrInfo::isX86_64ExtendedReg(unsigned RegNo) {
3043 switch (RegNo) {
Nicolas Geoffrayae84bbd2008-04-16 20:10:13 +00003044 default: break;
3045 case X86::R8: case X86::R9: case X86::R10: case X86::R11:
3046 case X86::R12: case X86::R13: case X86::R14: case X86::R15:
3047 case X86::R8D: case X86::R9D: case X86::R10D: case X86::R11D:
3048 case X86::R12D: case X86::R13D: case X86::R14D: case X86::R15D:
3049 case X86::R8W: case X86::R9W: case X86::R10W: case X86::R11W:
3050 case X86::R12W: case X86::R13W: case X86::R14W: case X86::R15W:
3051 case X86::R8B: case X86::R9B: case X86::R10B: case X86::R11B:
3052 case X86::R12B: case X86::R13B: case X86::R14B: case X86::R15B:
3053 case X86::XMM8: case X86::XMM9: case X86::XMM10: case X86::XMM11:
3054 case X86::XMM12: case X86::XMM13: case X86::XMM14: case X86::XMM15:
Bruno Cardoso Lopes792e9062010-07-09 18:27:43 +00003055 case X86::YMM8: case X86::YMM9: case X86::YMM10: case X86::YMM11:
3056 case X86::YMM12: case X86::YMM13: case X86::YMM14: case X86::YMM15:
Chris Lattner37fc4692010-09-22 05:29:50 +00003057 case X86::CR8: case X86::CR9: case X86::CR10: case X86::CR11:
3058 case X86::CR12: case X86::CR13: case X86::CR14: case X86::CR15:
Nicolas Geoffrayae84bbd2008-04-16 20:10:13 +00003059 return true;
3060 }
3061 return false;
3062}
3063
Dan Gohman6ebe7342008-09-30 00:58:23 +00003064/// getGlobalBaseReg - Return a virtual register initialized with the
3065/// the global base register value. Output instructions required to
3066/// initialize the register in the function entry block, if necessary.
Dan Gohman24300732008-09-23 18:22:58 +00003067///
Dan Gohmand7b5ce32010-07-10 09:00:22 +00003068/// TODO: Eliminate this and move the code to X86MachineFunctionInfo.
3069///
Dan Gohman6ebe7342008-09-30 00:58:23 +00003070unsigned X86InstrInfo::getGlobalBaseReg(MachineFunction *MF) const {
3071 assert(!TM.getSubtarget<X86Subtarget>().is64Bit() &&
3072 "X86-64 PIC uses RIP relative addressing");
3073
3074 X86MachineFunctionInfo *X86FI = MF->getInfo<X86MachineFunctionInfo>();
3075 unsigned GlobalBaseReg = X86FI->getGlobalBaseReg();
3076 if (GlobalBaseReg != 0)
3077 return GlobalBaseReg;
3078
Dan Gohmand7b5ce32010-07-10 09:00:22 +00003079 // Create the register. The code to initialize it is inserted
3080 // later, by the CGBR pass (below).
Dan Gohman24300732008-09-23 18:22:58 +00003081 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Dan Gohmand7b5ce32010-07-10 09:00:22 +00003082 GlobalBaseReg = RegInfo.createVirtualRegister(X86::GR32RegisterClass);
Dan Gohman6ebe7342008-09-30 00:58:23 +00003083 X86FI->setGlobalBaseReg(GlobalBaseReg);
3084 return GlobalBaseReg;
Dan Gohman24300732008-09-23 18:22:58 +00003085}
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +00003086
Jakob Stoklund Olesenb551aa42010-03-29 23:24:21 +00003087// These are the replaceable SSE instructions. Some of these have Int variants
3088// that we don't include here. We don't want to replace instructions selected
3089// by intrinsics.
3090static const unsigned ReplaceableInstrs[][3] = {
Bruno Cardoso Lopes1401e042010-08-12 02:08:52 +00003091 //PackedSingle PackedDouble PackedInt
Jakob Stoklund Olesendbff4e82010-03-30 22:46:53 +00003092 { X86::MOVAPSmr, X86::MOVAPDmr, X86::MOVDQAmr },
3093 { X86::MOVAPSrm, X86::MOVAPDrm, X86::MOVDQArm },
3094 { X86::MOVAPSrr, X86::MOVAPDrr, X86::MOVDQArr },
3095 { X86::MOVUPSmr, X86::MOVUPDmr, X86::MOVDQUmr },
3096 { X86::MOVUPSrm, X86::MOVUPDrm, X86::MOVDQUrm },
3097 { X86::MOVNTPSmr, X86::MOVNTPDmr, X86::MOVNTDQmr },
3098 { X86::ANDNPSrm, X86::ANDNPDrm, X86::PANDNrm },
3099 { X86::ANDNPSrr, X86::ANDNPDrr, X86::PANDNrr },
3100 { X86::ANDPSrm, X86::ANDPDrm, X86::PANDrm },
3101 { X86::ANDPSrr, X86::ANDPDrr, X86::PANDrr },
3102 { X86::ORPSrm, X86::ORPDrm, X86::PORrm },
3103 { X86::ORPSrr, X86::ORPDrr, X86::PORrr },
Jakob Stoklund Olesen9986ba92010-03-31 00:40:13 +00003104 { X86::V_SET0PS, X86::V_SET0PD, X86::V_SET0PI },
Jakob Stoklund Olesendbff4e82010-03-30 22:46:53 +00003105 { X86::XORPSrm, X86::XORPDrm, X86::PXORrm },
3106 { X86::XORPSrr, X86::XORPDrr, X86::PXORrr },
Bruno Cardoso Lopes7f704b32010-08-12 20:20:53 +00003107 // AVX 128-bit support
3108 { X86::VMOVAPSmr, X86::VMOVAPDmr, X86::VMOVDQAmr },
3109 { X86::VMOVAPSrm, X86::VMOVAPDrm, X86::VMOVDQArm },
3110 { X86::VMOVAPSrr, X86::VMOVAPDrr, X86::VMOVDQArr },
3111 { X86::VMOVUPSmr, X86::VMOVUPDmr, X86::VMOVDQUmr },
3112 { X86::VMOVUPSrm, X86::VMOVUPDrm, X86::VMOVDQUrm },
3113 { X86::VMOVNTPSmr, X86::VMOVNTPDmr, X86::VMOVNTDQmr },
3114 { X86::VANDNPSrm, X86::VANDNPDrm, X86::VPANDNrm },
3115 { X86::VANDNPSrr, X86::VANDNPDrr, X86::VPANDNrr },
3116 { X86::VANDPSrm, X86::VANDPDrm, X86::VPANDrm },
3117 { X86::VANDPSrr, X86::VANDPDrr, X86::VPANDrr },
3118 { X86::VORPSrm, X86::VORPDrm, X86::VPORrm },
3119 { X86::VORPSrr, X86::VORPDrr, X86::VPORrr },
3120 { X86::AVX_SET0PS, X86::AVX_SET0PD, X86::AVX_SET0PI },
3121 { X86::VXORPSrm, X86::VXORPDrm, X86::VPXORrm },
3122 { X86::VXORPSrr, X86::VXORPDrr, X86::VPXORrr },
Jakob Stoklund Olesenb551aa42010-03-29 23:24:21 +00003123};
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +00003124
Jakob Stoklund Olesenb551aa42010-03-29 23:24:21 +00003125// FIXME: Some shuffle and unpack instructions have equivalents in different
3126// domains, but they require a bit more work than just switching opcodes.
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +00003127
Jakob Stoklund Olesenb551aa42010-03-29 23:24:21 +00003128static const unsigned *lookup(unsigned opcode, unsigned domain) {
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +00003129 for (unsigned i = 0, e = array_lengthof(ReplaceableInstrs); i != e; ++i)
Jakob Stoklund Olesenb551aa42010-03-29 23:24:21 +00003130 if (ReplaceableInstrs[i][domain-1] == opcode)
3131 return ReplaceableInstrs[i];
3132 return 0;
3133}
3134
3135std::pair<uint16_t, uint16_t>
3136X86InstrInfo::GetSSEDomain(const MachineInstr *MI) const {
3137 uint16_t domain = (MI->getDesc().TSFlags >> X86II::SSEDomainShift) & 3;
Jakob Stoklund Olesendbff4e82010-03-30 22:46:53 +00003138 return std::make_pair(domain,
3139 domain && lookup(MI->getOpcode(), domain) ? 0xe : 0);
Jakob Stoklund Olesenb551aa42010-03-29 23:24:21 +00003140}
3141
3142void X86InstrInfo::SetSSEDomain(MachineInstr *MI, unsigned Domain) const {
3143 assert(Domain>0 && Domain<4 && "Invalid execution domain");
3144 uint16_t dom = (MI->getDesc().TSFlags >> X86II::SSEDomainShift) & 3;
3145 assert(dom && "Not an SSE instruction");
3146 const unsigned *table = lookup(MI->getOpcode(), dom);
3147 assert(table && "Cannot change domain");
3148 MI->setDesc(get(table[Domain-1]));
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +00003149}
Chris Lattner6a5e7062010-04-26 23:37:21 +00003150
3151/// getNoopForMachoTarget - Return the noop instruction to use for a noop.
3152void X86InstrInfo::getNoopForMachoTarget(MCInst &NopInst) const {
3153 NopInst.setOpcode(X86::NOOP);
3154}
Dan Gohmand7b5ce32010-07-10 09:00:22 +00003155
3156namespace {
3157 /// CGBR - Create Global Base Reg pass. This initializes the PIC
3158 /// global base register for x86-32.
3159 struct CGBR : public MachineFunctionPass {
3160 static char ID;
Owen Andersona7aed182010-08-06 18:33:48 +00003161 CGBR() : MachineFunctionPass(ID) {}
Dan Gohmand7b5ce32010-07-10 09:00:22 +00003162
3163 virtual bool runOnMachineFunction(MachineFunction &MF) {
3164 const X86TargetMachine *TM =
3165 static_cast<const X86TargetMachine *>(&MF.getTarget());
3166
3167 assert(!TM->getSubtarget<X86Subtarget>().is64Bit() &&
3168 "X86-64 PIC uses RIP relative addressing");
3169
3170 // Only emit a global base reg in PIC mode.
3171 if (TM->getRelocationModel() != Reloc::PIC_)
3172 return false;
3173
Dan Gohman534db8a2010-09-17 20:24:24 +00003174 X86MachineFunctionInfo *X86FI = MF.getInfo<X86MachineFunctionInfo>();
3175 unsigned GlobalBaseReg = X86FI->getGlobalBaseReg();
3176
3177 // If we didn't need a GlobalBaseReg, don't insert code.
3178 if (GlobalBaseReg == 0)
3179 return false;
3180
Dan Gohmand7b5ce32010-07-10 09:00:22 +00003181 // Insert the set of GlobalBaseReg into the first MBB of the function
3182 MachineBasicBlock &FirstMBB = MF.front();
3183 MachineBasicBlock::iterator MBBI = FirstMBB.begin();
3184 DebugLoc DL = FirstMBB.findDebugLoc(MBBI);
3185 MachineRegisterInfo &RegInfo = MF.getRegInfo();
3186 const X86InstrInfo *TII = TM->getInstrInfo();
3187
3188 unsigned PC;
3189 if (TM->getSubtarget<X86Subtarget>().isPICStyleGOT())
3190 PC = RegInfo.createVirtualRegister(X86::GR32RegisterClass);
3191 else
Dan Gohman534db8a2010-09-17 20:24:24 +00003192 PC = GlobalBaseReg;
Dan Gohmand7b5ce32010-07-10 09:00:22 +00003193
3194 // Operand of MovePCtoStack is completely ignored by asm printer. It's
3195 // only used in JIT code emission as displacement to pc.
3196 BuildMI(FirstMBB, MBBI, DL, TII->get(X86::MOVPC32r), PC).addImm(0);
3197
3198 // If we're using vanilla 'GOT' PIC style, we should use relative addressing
3199 // not to pc, but to _GLOBAL_OFFSET_TABLE_ external.
3200 if (TM->getSubtarget<X86Subtarget>().isPICStyleGOT()) {
Dan Gohmand7b5ce32010-07-10 09:00:22 +00003201 // Generate addl $__GLOBAL_OFFSET_TABLE_ + [.-piclabel], %some_register
3202 BuildMI(FirstMBB, MBBI, DL, TII->get(X86::ADD32ri), GlobalBaseReg)
3203 .addReg(PC).addExternalSymbol("_GLOBAL_OFFSET_TABLE_",
3204 X86II::MO_GOT_ABSOLUTE_ADDRESS);
3205 }
3206
3207 return true;
3208 }
3209
3210 virtual const char *getPassName() const {
3211 return "X86 PIC Global Base Reg Initialization";
3212 }
3213
3214 virtual void getAnalysisUsage(AnalysisUsage &AU) const {
3215 AU.setPreservesCFG();
3216 MachineFunctionPass::getAnalysisUsage(AU);
3217 }
3218 };
3219}
3220
3221char CGBR::ID = 0;
3222FunctionPass*
3223llvm::createGlobalBaseRegPass() { return new CGBR(); }