blob: 115494dbce4be23466de2886031b958005f2cdf5 [file] [log] [blame]
Jia Liuf54f60f2012-02-28 07:46:26 +00001//===-- MipsInstrFPU.td - Mips FPU Instruction Information -*- tablegen -*-===//
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
Akira Hatanakae2489122011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00009//
Eric Christopher5dc19f92011-05-09 18:16:46 +000010// This file describes the Mips FPU instruction set.
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000011//
Akira Hatanakae2489122011-04-15 21:51:11 +000012//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000013
Akira Hatanakae2489122011-04-15 21:51:11 +000014//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes7ceec572008-07-09 04:45:36 +000015// Floating Point Instructions
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000016// ------------------------
17// * 64bit fp:
18// - 32 64-bit registers (default mode)
19// - 16 even 32-bit registers (32-bit compatible mode) for
20// single and double access.
21// * 32bit fp:
22// - 16 even 32-bit registers - single and double (aliased)
23// - 32 32-bit registers (within single-only mode)
Akira Hatanakae2489122011-04-15 21:51:11 +000024//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000025
Simon Dardisba92b032016-09-09 11:06:01 +000026// Floating Point Compare and Branch
27def SDT_MipsFPBrcond : SDTypeProfile<0, 3, [SDTCisInt<0>,
28 SDTCisVT<1, i32>,
29 SDTCisVT<2, OtherVT>]>;
30def SDT_MipsFPCmp : SDTypeProfile<0, 3, [SDTCisSameAs<0, 1>, SDTCisFP<1>,
31 SDTCisVT<2, i32>]>;
Akira Hatanaka8bce21c2013-07-26 20:51:20 +000032def SDT_MipsCMovFP : SDTypeProfile<1, 3, [SDTCisSameAs<0, 1>, SDTCisVT<2, i32>,
33 SDTCisSameAs<1, 3>]>;
Akira Hatanaka252f54f2013-05-16 21:17:15 +000034def SDT_MipsTruncIntFP : SDTypeProfile<1, 1, [SDTCisFP<0>, SDTCisFP<1>]>;
Akira Hatanaka27916972011-04-15 19:52:08 +000035def SDT_MipsBuildPairF64 : SDTypeProfile<1, 2, [SDTCisVT<0, f64>,
36 SDTCisVT<1, i32>,
37 SDTCisSameAs<1, 2>]>;
38def SDT_MipsExtractElementF64 : SDTypeProfile<1, 2, [SDTCisVT<0, i32>,
39 SDTCisVT<1, f64>,
Akira Hatanakaf25c37e2011-09-22 23:31:54 +000040 SDTCisVT<2, i32>]>;
Bruno Cardoso Lopesa72a5052009-05-27 17:23:44 +000041
Stefan Maksimovicbe0bc712017-07-20 13:08:18 +000042def SDT_MipsMTC1_D64 : SDTypeProfile<1, 1, [SDTCisVT<0, f64>,
43 SDTCisVT<1, i32>]>;
44
Simon Dardisba92b032016-09-09 11:06:01 +000045def MipsFPCmp : SDNode<"MipsISD::FPCmp", SDT_MipsFPCmp, [SDNPOutGlue]>;
Akira Hatanakaa5352702011-03-31 18:26:17 +000046def MipsCMovFP_T : SDNode<"MipsISD::CMovFP_T", SDT_MipsCMovFP, [SDNPInGlue]>;
47def MipsCMovFP_F : SDNode<"MipsISD::CMovFP_F", SDT_MipsCMovFP, [SDNPInGlue]>;
Simon Dardisba92b032016-09-09 11:06:01 +000048def MipsFPBrcond : SDNode<"MipsISD::FPBrcond", SDT_MipsFPBrcond,
49 [SDNPHasChain, SDNPOptInGlue]>;
Akira Hatanaka252f54f2013-05-16 21:17:15 +000050def MipsTruncIntFP : SDNode<"MipsISD::TruncIntFP", SDT_MipsTruncIntFP>;
Akira Hatanaka27916972011-04-15 19:52:08 +000051def MipsBuildPairF64 : SDNode<"MipsISD::BuildPairF64", SDT_MipsBuildPairF64>;
52def MipsExtractElementF64 : SDNode<"MipsISD::ExtractElementF64",
53 SDT_MipsExtractElementF64>;
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000054
Stefan Maksimovicbe0bc712017-07-20 13:08:18 +000055def MipsMTC1_D64 : SDNode<"MipsISD::MTC1_D64", SDT_MipsMTC1_D64>;
56
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000057// Operand for printing out a condition code.
Simon Dardisba92b032016-09-09 11:06:01 +000058let PrintMethod = "printFCCOperand", DecoderMethod = "DecodeCondCode" in
59 def condcode : Operand<i32>;
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000060
Akira Hatanakae2489122011-04-15 21:51:11 +000061//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000062// Feature predicates.
Akira Hatanakae2489122011-04-15 21:51:11 +000063//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000064
Eric Christopher22405e42014-07-10 17:26:51 +000065def IsFP64bit : Predicate<"Subtarget->isFP64bit()">,
Akira Hatanakad8ab16b2012-06-14 21:03:23 +000066 AssemblerPredicate<"FeatureFP64Bit">;
Eric Christopher22405e42014-07-10 17:26:51 +000067def NotFP64bit : Predicate<"!Subtarget->isFP64bit()">,
Akira Hatanakad8ab16b2012-06-14 21:03:23 +000068 AssemblerPredicate<"!FeatureFP64Bit">;
Eric Christopher22405e42014-07-10 17:26:51 +000069def IsSingleFloat : Predicate<"Subtarget->isSingleFloat()">,
Akira Hatanakad8ab16b2012-06-14 21:03:23 +000070 AssemblerPredicate<"FeatureSingleFloat">;
Eric Christopher22405e42014-07-10 17:26:51 +000071def IsNotSingleFloat : Predicate<"!Subtarget->isSingleFloat()">,
Akira Hatanakad8ab16b2012-06-14 21:03:23 +000072 AssemblerPredicate<"!FeatureSingleFloat">;
Eric Christophere8ae3e32015-05-07 23:10:21 +000073def IsNotSoftFloat : Predicate<"!Subtarget->useSoftFloat()">,
Toma Tabacu506cfd02015-05-07 10:29:52 +000074 AssemblerPredicate<"!FeatureSoftFloat">;
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000075
Daniel Sanders5b864d02014-05-07 14:25:43 +000076//===----------------------------------------------------------------------===//
77// Mips FGR size adjectives.
78// They are mutually exclusive.
79//===----------------------------------------------------------------------===//
80
81class FGR_32 { list<Predicate> FGRPredicates = [NotFP64bit]; }
82class FGR_64 { list<Predicate> FGRPredicates = [IsFP64bit]; }
Toma Tabacu506cfd02015-05-07 10:29:52 +000083class HARDFLOAT { list<Predicate> HardFloatPredicate = [IsNotSoftFloat]; }
Daniel Sanders5b864d02014-05-07 14:25:43 +000084
85//===----------------------------------------------------------------------===//
86
Akira Hatanaka60f7a8e2012-02-25 00:21:52 +000087// FP immediate patterns.
88def fpimm0 : PatLeaf<(fpimm), [{
89 return N->isExactlyValue(+0.0);
90}]>;
91
92def fpimm0neg : PatLeaf<(fpimm), [{
93 return N->isExactlyValue(-0.0);
94}]>;
95
Akira Hatanakae2489122011-04-15 21:51:11 +000096//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000097// Instruction Class Templates
98//
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +000099// A set of multiclasses is used to address the register usage.
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000100//
Jakob Stoklund Olesen67289582011-09-28 23:59:28 +0000101// S32 - single precision in 16 32bit even fp registers
Bruno Cardoso Lopes9b9586a2009-03-21 00:05:07 +0000102// single precision in 32 32bit fp registers in SingleOnly mode
Jakob Stoklund Olesen67289582011-09-28 23:59:28 +0000103// S64 - single precision in 32 64bit fp registers (In64BitMode)
Bruno Cardoso Lopes9b9586a2009-03-21 00:05:07 +0000104// D32 - double precision in 16 32bit even fp registers
105// D64 - double precision in 32 64bit fp registers (In64BitMode)
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000106//
Jakob Stoklund Olesen67289582011-09-28 23:59:28 +0000107// Only S32 and D32 are supported right now.
Akira Hatanakae2489122011-04-15 21:51:11 +0000108//===----------------------------------------------------------------------===//
Vladimir Medic64828a12013-07-16 10:07:14 +0000109class ADDS_FT<string opstr, RegisterOperand RC, InstrItinClass Itin, bit IsComm,
Akira Hatanaka29b51382012-12-13 01:07:37 +0000110 SDPatternOperator OpNode= null_frag> :
111 InstSE<(outs RC:$fd), (ins RC:$fs, RC:$ft),
112 !strconcat(opstr, "\t$fd, $fs, $ft"),
Toma Tabacu506cfd02015-05-07 10:29:52 +0000113 [(set RC:$fd, (OpNode RC:$fs, RC:$ft))], Itin, FrmFR, opstr>,
114 HARDFLOAT {
Akira Hatanaka29b51382012-12-13 01:07:37 +0000115 let isCommutable = IsComm;
116}
117
118multiclass ADDS_M<string opstr, InstrItinClass Itin, bit IsComm,
119 SDPatternOperator OpNode = null_frag> {
Toma Tabacu8b3345b2015-05-08 12:15:04 +0000120 def _D32 : MMRel, ADDS_FT<opstr, AFGR64Opnd, Itin, IsComm, OpNode>, FGR_32;
121 def _D64 : ADDS_FT<opstr, FGR64Opnd, Itin, IsComm, OpNode>, FGR_64 {
Akira Hatanaka29b51382012-12-13 01:07:37 +0000122 string DecoderNamespace = "Mips64";
123 }
124}
125
Vladimir Medic64828a12013-07-16 10:07:14 +0000126class ABSS_FT<string opstr, RegisterOperand DstRC, RegisterOperand SrcRC,
Akira Hatanakadea8f612012-12-13 01:14:07 +0000127 InstrItinClass Itin, SDPatternOperator OpNode= null_frag> :
128 InstSE<(outs DstRC:$fd), (ins SrcRC:$fs), !strconcat(opstr, "\t$fd, $fs"),
Zoran Jovanovicce024862013-12-20 15:44:08 +0000129 [(set DstRC:$fd, (OpNode SrcRC:$fs))], Itin, FrmFR, opstr>,
Toma Tabacu506cfd02015-05-07 10:29:52 +0000130 HARDFLOAT,
Akira Hatanaka28aed9c2013-01-25 00:20:39 +0000131 NeverHasSideEffects;
Akira Hatanakadea8f612012-12-13 01:14:07 +0000132
133multiclass ABSS_M<string opstr, InstrItinClass Itin,
134 SDPatternOperator OpNode= null_frag> {
Zoran Jovanovicce024862013-12-20 15:44:08 +0000135 def _D32 : MMRel, ABSS_FT<opstr, AFGR64Opnd, AFGR64Opnd, Itin, OpNode>,
Toma Tabacu8b3345b2015-05-08 12:15:04 +0000136 FGR_32;
137 def _D64 : ABSS_FT<opstr, FGR64Opnd, FGR64Opnd, Itin, OpNode>, FGR_64 {
Akira Hatanakadea8f612012-12-13 01:14:07 +0000138 string DecoderNamespace = "Mips64";
139 }
140}
141
142multiclass ROUND_M<string opstr, InstrItinClass Itin> {
Toma Tabacu8b3345b2015-05-08 12:15:04 +0000143 def _D32 : MMRel, ABSS_FT<opstr, FGR32Opnd, AFGR64Opnd, Itin>, FGR_32;
Hrvoje Vargae51b0e12015-12-01 11:59:21 +0000144 def _D64 : StdMMR6Rel, ABSS_FT<opstr, FGR32Opnd, FGR64Opnd, Itin>, FGR_64 {
Akira Hatanakadea8f612012-12-13 01:14:07 +0000145 let DecoderNamespace = "Mips64";
146 }
147}
148
Vladimir Medic64828a12013-07-16 10:07:14 +0000149class MFC1_FT<string opstr, RegisterOperand DstRC, RegisterOperand SrcRC,
Akira Hatanaka2b75dde2012-12-13 01:16:49 +0000150 InstrItinClass Itin, SDPatternOperator OpNode= null_frag> :
151 InstSE<(outs DstRC:$rt), (ins SrcRC:$fs), !strconcat(opstr, "\t$rt, $fs"),
Toma Tabacu506cfd02015-05-07 10:29:52 +0000152 [(set DstRC:$rt, (OpNode SrcRC:$fs))], Itin, FrmFR, opstr>, HARDFLOAT;
Akira Hatanaka2b75dde2012-12-13 01:16:49 +0000153
Vladimir Medic64828a12013-07-16 10:07:14 +0000154class MTC1_FT<string opstr, RegisterOperand DstRC, RegisterOperand SrcRC,
Akira Hatanaka2b75dde2012-12-13 01:16:49 +0000155 InstrItinClass Itin, SDPatternOperator OpNode= null_frag> :
156 InstSE<(outs DstRC:$fs), (ins SrcRC:$rt), !strconcat(opstr, "\t$rt, $fs"),
Toma Tabacu506cfd02015-05-07 10:29:52 +0000157 [(set DstRC:$fs, (OpNode SrcRC:$rt))], Itin, FrmFR, opstr>, HARDFLOAT;
Akira Hatanaka2b75dde2012-12-13 01:16:49 +0000158
Daniel Sanders1f6f0f42014-06-12 11:55:58 +0000159class MTC1_64_FT<string opstr, RegisterOperand DstRC, RegisterOperand SrcRC,
160 InstrItinClass Itin> :
161 InstSE<(outs DstRC:$fs), (ins DstRC:$fs_in, SrcRC:$rt),
Toma Tabacu506cfd02015-05-07 10:29:52 +0000162 !strconcat(opstr, "\t$rt, $fs"), [], Itin, FrmFR, opstr>, HARDFLOAT {
Daniel Sanders1f6f0f42014-06-12 11:55:58 +0000163 // $fs_in is part of a white lie to work around a widespread bug in the FPU
164 // implementation. See expandBuildPairF64 for details.
165 let Constraints = "$fs = $fs_in";
166}
167
Zlatko Buljancba9f802016-07-11 07:41:56 +0000168class LW_FT<string opstr, RegisterOperand RC, DAGOperand MO,
169 InstrItinClass Itin, SDPatternOperator OpNode = null_frag> :
170 InstSE<(outs RC:$rt), (ins MO:$addr), !strconcat(opstr, "\t$rt, $addr"),
Toma Tabacu506cfd02015-05-07 10:29:52 +0000171 [(set RC:$rt, (OpNode addrDefault:$addr))], Itin, FrmFI, opstr>,
172 HARDFLOAT {
Akira Hatanaka92994f42012-12-13 01:24:00 +0000173 let DecoderMethod = "DecodeFMem";
Akira Hatanaka9edae022013-05-13 18:23:35 +0000174 let mayLoad = 1;
Akira Hatanaka92994f42012-12-13 01:24:00 +0000175}
176
Zlatko Buljancba9f802016-07-11 07:41:56 +0000177class SW_FT<string opstr, RegisterOperand RC, DAGOperand MO,
178 InstrItinClass Itin, SDPatternOperator OpNode = null_frag> :
179 InstSE<(outs), (ins RC:$rt, MO:$addr), !strconcat(opstr, "\t$rt, $addr"),
Toma Tabacu506cfd02015-05-07 10:29:52 +0000180 [(OpNode RC:$rt, addrDefault:$addr)], Itin, FrmFI, opstr>, HARDFLOAT {
Akira Hatanaka92994f42012-12-13 01:24:00 +0000181 let DecoderMethod = "DecodeFMem";
Akira Hatanaka9edae022013-05-13 18:23:35 +0000182 let mayStore = 1;
Akira Hatanaka92994f42012-12-13 01:24:00 +0000183}
Akira Hatanaka2b75dde2012-12-13 01:16:49 +0000184
Vladimir Medic64828a12013-07-16 10:07:14 +0000185class MADDS_FT<string opstr, RegisterOperand RC, InstrItinClass Itin,
Akira Hatanakab0d4acb2012-12-13 01:27:48 +0000186 SDPatternOperator OpNode = null_frag> :
187 InstSE<(outs RC:$fd), (ins RC:$fr, RC:$fs, RC:$ft),
188 !strconcat(opstr, "\t$fd, $fr, $fs, $ft"),
Zoran Jovanovic8876be32013-12-25 10:09:27 +0000189 [(set RC:$fd, (OpNode (fmul RC:$fs, RC:$ft), RC:$fr))], Itin,
Toma Tabacu506cfd02015-05-07 10:29:52 +0000190 FrmFR, opstr>, HARDFLOAT;
Akira Hatanakab0d4acb2012-12-13 01:27:48 +0000191
Vladimir Medic64828a12013-07-16 10:07:14 +0000192class NMADDS_FT<string opstr, RegisterOperand RC, InstrItinClass Itin,
Akira Hatanakab0d4acb2012-12-13 01:27:48 +0000193 SDPatternOperator OpNode = null_frag> :
194 InstSE<(outs RC:$fd), (ins RC:$fr, RC:$fs, RC:$ft),
195 !strconcat(opstr, "\t$fd, $fr, $fs, $ft"),
196 [(set RC:$fd, (fsub fpimm0, (OpNode (fmul RC:$fs, RC:$ft), RC:$fr)))],
Toma Tabacu506cfd02015-05-07 10:29:52 +0000197 Itin, FrmFR, opstr>, HARDFLOAT;
Akira Hatanakab0d4acb2012-12-13 01:27:48 +0000198
Akira Hatanaka9bfa2e22013-08-28 00:55:15 +0000199class LWXC1_FT<string opstr, RegisterOperand DRC,
Akira Hatanakacd3dfd22012-12-13 01:30:49 +0000200 InstrItinClass Itin, SDPatternOperator OpNode = null_frag> :
Akira Hatanaka9bfa2e22013-08-28 00:55:15 +0000201 InstSE<(outs DRC:$fd), (ins PtrRC:$base, PtrRC:$index),
Akira Hatanakacd3dfd22012-12-13 01:30:49 +0000202 !strconcat(opstr, "\t$fd, ${index}(${base})"),
Zoran Jovanovicce024862013-12-20 15:44:08 +0000203 [(set DRC:$fd, (OpNode (add iPTR:$base, iPTR:$index)))], Itin,
Toma Tabacu506cfd02015-05-07 10:29:52 +0000204 FrmFI, opstr>, HARDFLOAT {
Akira Hatanaka69fb3d12013-02-15 21:20:45 +0000205 let AddedComplexity = 20;
206}
Akira Hatanakacd3dfd22012-12-13 01:30:49 +0000207
Akira Hatanaka9bfa2e22013-08-28 00:55:15 +0000208class SWXC1_FT<string opstr, RegisterOperand DRC,
Akira Hatanakacd3dfd22012-12-13 01:30:49 +0000209 InstrItinClass Itin, SDPatternOperator OpNode = null_frag> :
Akira Hatanaka9bfa2e22013-08-28 00:55:15 +0000210 InstSE<(outs), (ins DRC:$fs, PtrRC:$base, PtrRC:$index),
Akira Hatanakacd3dfd22012-12-13 01:30:49 +0000211 !strconcat(opstr, "\t$fs, ${index}(${base})"),
Zoran Jovanovicce024862013-12-20 15:44:08 +0000212 [(OpNode DRC:$fs, (add iPTR:$base, iPTR:$index))], Itin,
Toma Tabacu506cfd02015-05-07 10:29:52 +0000213 FrmFI, opstr>, HARDFLOAT {
Akira Hatanaka69fb3d12013-02-15 21:20:45 +0000214 let AddedComplexity = 20;
215}
Akira Hatanakacd3dfd22012-12-13 01:30:49 +0000216
Zoran Jovanovicce024862013-12-20 15:44:08 +0000217class BC1F_FT<string opstr, DAGOperand opnd, InstrItinClass Itin,
Vasileios Kalintiris238692b2014-10-17 14:08:28 +0000218 SDPatternOperator Op = null_frag, bit DelaySlot = 1> :
Zoran Jovanovicce024862013-12-20 15:44:08 +0000219 InstSE<(outs), (ins FCCRegsOpnd:$fcc, opnd:$offset),
Simon Dardisba92b032016-09-09 11:06:01 +0000220 !strconcat(opstr, "\t$fcc, $offset"),
221 [(MipsFPBrcond Op, FCCRegsOpnd:$fcc, bb:$offset)], Itin,
222 FrmFI, opstr>, HARDFLOAT {
Akira Hatanakafd9163b2012-12-13 01:32:36 +0000223 let isBranch = 1;
224 let isTerminator = 1;
Vasileios Kalintiris238692b2014-10-17 14:08:28 +0000225 let hasDelaySlot = DelaySlot;
Akira Hatanakafd9163b2012-12-13 01:32:36 +0000226 let Defs = [AT];
Simon Dardis730fdb72017-01-16 13:55:58 +0000227 let hasFCCRegOperand = 1;
Akira Hatanakafd9163b2012-12-13 01:32:36 +0000228}
229
Simon Dardisba92b032016-09-09 11:06:01 +0000230class CEQS_FT<string typestr, RegisterClass RC, InstrItinClass Itin,
231 SDPatternOperator OpNode = null_frag> :
232 InstSE<(outs), (ins RC:$fs, RC:$ft, condcode:$cond),
233 !strconcat("c.$cond.", typestr, "\t$fs, $ft"),
234 [(OpNode RC:$fs, RC:$ft, imm:$cond)], Itin, FrmFR,
235 !strconcat("c.$cond.", typestr)>, HARDFLOAT {
236 let Defs = [FCC0];
237 let isCodeGenOnly = 1;
Simon Dardis730fdb72017-01-16 13:55:58 +0000238 let hasFCCRegOperand = 1;
Simon Dardis8efa9792016-09-09 09:22:52 +0000239}
Vladimir Medic64828a12013-07-16 10:07:14 +0000240
Simon Dardis730fdb72017-01-16 13:55:58 +0000241
242// Note: MIPS-IV introduced $fcc1-$fcc7 and renamed FCSR31[23] $fcc0. Rather
243// duplicating the instruction definition for MIPS1 - MIPS3, we expand
244// c.cond.ft if necessary, and reject it after constructing the
245// instruction if the ISA doesn't support it.
Simon Dardisba92b032016-09-09 11:06:01 +0000246class C_COND_FT<string CondStr, string Typestr, RegisterOperand RC,
247 InstrItinClass itin> :
Simon Dardis730fdb72017-01-16 13:55:58 +0000248 InstSE<(outs FCCRegsOpnd:$fcc), (ins RC:$fs, RC:$ft),
249 !strconcat("c.", CondStr, ".", Typestr, "\t$fcc, $fs, $ft"), [], itin,
250 FrmFR>, HARDFLOAT {
251 let isCompare = 1;
252 let hasFCCRegOperand = 1;
253}
254
Simon Dardisba92b032016-09-09 11:06:01 +0000255
Daniel Sandersf28bf762014-08-17 19:47:47 +0000256multiclass C_COND_M<string TypeStr, RegisterOperand RC, bits<5> fmt,
257 InstrItinClass itin> {
Simon Dardis730fdb72017-01-16 13:55:58 +0000258 def C_F_#NAME : MMRel, C_COND_FT<"f", TypeStr, RC, itin>,
259 C_COND_FM<fmt, 0> {
260 let BaseOpcode = "c.f."#NAME;
261 let isCommutable = 1;
262 }
263 def C_UN_#NAME : MMRel, C_COND_FT<"un", TypeStr, RC, itin>,
264 C_COND_FM<fmt, 1> {
265 let BaseOpcode = "c.un."#NAME;
266 let isCommutable = 1;
267 }
268 def C_EQ_#NAME : MMRel, C_COND_FT<"eq", TypeStr, RC, itin>,
269 C_COND_FM<fmt, 2> {
270 let BaseOpcode = "c.eq."#NAME;
271 let isCommutable = 1;
272 }
273 def C_UEQ_#NAME : MMRel, C_COND_FT<"ueq", TypeStr, RC, itin>,
274 C_COND_FM<fmt, 3> {
275 let BaseOpcode = "c.ueq."#NAME;
276 let isCommutable = 1;
277 }
278 def C_OLT_#NAME : MMRel, C_COND_FT<"olt", TypeStr, RC, itin>,
279 C_COND_FM<fmt, 4> {
280 let BaseOpcode = "c.olt."#NAME;
281 }
282 def C_ULT_#NAME : MMRel, C_COND_FT<"ult", TypeStr, RC, itin>,
283 C_COND_FM<fmt, 5> {
284 let BaseOpcode = "c.ult."#NAME;
285 }
286 def C_OLE_#NAME : MMRel, C_COND_FT<"ole", TypeStr, RC, itin>,
287 C_COND_FM<fmt, 6> {
288 let BaseOpcode = "c.ole."#NAME;
289 }
290 def C_ULE_#NAME : MMRel, C_COND_FT<"ule", TypeStr, RC, itin>,
291 C_COND_FM<fmt, 7> {
292 let BaseOpcode = "c.ule."#NAME;
293 }
294 def C_SF_#NAME : MMRel, C_COND_FT<"sf", TypeStr, RC, itin>,
295 C_COND_FM<fmt, 8> {
296 let BaseOpcode = "c.sf."#NAME;
297 let isCommutable = 1;
298 }
299 def C_NGLE_#NAME : MMRel, C_COND_FT<"ngle", TypeStr, RC, itin>,
300 C_COND_FM<fmt, 9> {
301 let BaseOpcode = "c.ngle."#NAME;
302 }
303 def C_SEQ_#NAME : MMRel, C_COND_FT<"seq", TypeStr, RC, itin>,
304 C_COND_FM<fmt, 10> {
305 let BaseOpcode = "c.seq."#NAME;
306 let isCommutable = 1;
307 }
308 def C_NGL_#NAME : MMRel, C_COND_FT<"ngl", TypeStr, RC, itin>,
309 C_COND_FM<fmt, 11> {
310 let BaseOpcode = "c.ngl."#NAME;
311 }
312 def C_LT_#NAME : MMRel, C_COND_FT<"lt", TypeStr, RC, itin>,
313 C_COND_FM<fmt, 12> {
314 let BaseOpcode = "c.lt."#NAME;
315 }
316 def C_NGE_#NAME : MMRel, C_COND_FT<"nge", TypeStr, RC, itin>,
317 C_COND_FM<fmt, 13> {
318 let BaseOpcode = "c.nge."#NAME;
319 }
320 def C_LE_#NAME : MMRel, C_COND_FT<"le", TypeStr, RC, itin>,
321 C_COND_FM<fmt, 14> {
322 let BaseOpcode = "c.le."#NAME;
323 }
324 def C_NGT_#NAME : MMRel, C_COND_FT<"ngt", TypeStr, RC, itin>,
325 C_COND_FM<fmt, 15> {
326 let BaseOpcode = "c.ngt."#NAME;
327 }
Vladimir Medic64828a12013-07-16 10:07:14 +0000328}
329
Simon Dardis730fdb72017-01-16 13:55:58 +0000330let AdditionalPredicates = [NotInMicroMips] in {
Daniel Sandersf28bf762014-08-17 19:47:47 +0000331defm S : C_COND_M<"s", FGR32Opnd, 16, II_C_CC_S>, ISA_MIPS1_NOT_32R6_64R6;
Simon Dardisba92b032016-09-09 11:06:01 +0000332defm D32 : C_COND_M<"d", AFGR64Opnd, 17, II_C_CC_D>, ISA_MIPS1_NOT_32R6_64R6,
333 FGR_32;
Vladimir Medic64828a12013-07-16 10:07:14 +0000334let DecoderNamespace = "Mips64" in
Simon Dardisba92b032016-09-09 11:06:01 +0000335defm D64 : C_COND_M<"d", FGR64Opnd, 17, II_C_CC_D>, ISA_MIPS1_NOT_32R6_64R6,
336 FGR_64;
Simon Dardis730fdb72017-01-16 13:55:58 +0000337}
Akira Hatanakae2489122011-04-15 21:51:11 +0000338//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes7ceec572008-07-09 04:45:36 +0000339// Floating Point Instructions
Akira Hatanakae2489122011-04-15 21:51:11 +0000340//===----------------------------------------------------------------------===//
Hrvoje Vargae51b0e12015-12-01 11:59:21 +0000341def ROUND_W_S : MMRel, StdMMR6Rel, ABSS_FT<"round.w.s", FGR32Opnd, FGR32Opnd, II_ROUND>,
Daniel Sandersd39320c2014-05-08 12:40:48 +0000342 ABSS_FM<0xc, 16>, ISA_MIPS2;
Hrvoje Vargae51b0e12015-12-01 11:59:21 +0000343defm ROUND_W : ROUND_M<"round.w.d", II_ROUND>, ABSS_FM<0xc, 17>, ISA_MIPS2;
Zoran Jovanovic7b856822015-09-07 13:01:04 +0000344def TRUNC_W_S : MMRel, StdMMR6Rel, ABSS_FT<"trunc.w.s", FGR32Opnd, FGR32Opnd, II_TRUNC>,
Daniel Sandersd39320c2014-05-08 12:40:48 +0000345 ABSS_FM<0xd, 16>, ISA_MIPS2;
Zoran Jovanovic7b856822015-09-07 13:01:04 +0000346def CEIL_W_S : MMRel, StdMMR6Rel, ABSS_FT<"ceil.w.s", FGR32Opnd, FGR32Opnd, II_CEIL>,
Daniel Sandersd39320c2014-05-08 12:40:48 +0000347 ABSS_FM<0xe, 16>, ISA_MIPS2;
Zoran Jovanovic7b856822015-09-07 13:01:04 +0000348def FLOOR_W_S : MMRel, StdMMR6Rel, ABSS_FT<"floor.w.s", FGR32Opnd, FGR32Opnd, II_FLOOR>,
Daniel Sandersd39320c2014-05-08 12:40:48 +0000349 ABSS_FM<0xf, 16>, ISA_MIPS2;
Daniel Sanders555f4c52014-01-21 10:56:23 +0000350def CVT_W_S : MMRel, ABSS_FT<"cvt.w.s", FGR32Opnd, FGR32Opnd, II_CVT>,
Vladimir Medic64828a12013-07-16 10:07:14 +0000351 ABSS_FM<0x24, 16>;
Akira Hatanaka13ae13b2011-10-08 03:19:38 +0000352
Daniel Sandersd39320c2014-05-08 12:40:48 +0000353defm TRUNC_W : ROUND_M<"trunc.w.d", II_TRUNC>, ABSS_FM<0xd, 17>, ISA_MIPS2;
354defm CEIL_W : ROUND_M<"ceil.w.d", II_CEIL>, ABSS_FM<0xe, 17>, ISA_MIPS2;
355defm FLOOR_W : ROUND_M<"floor.w.d", II_FLOOR>, ABSS_FM<0xf, 17>, ISA_MIPS2;
Daniel Sanders555f4c52014-01-21 10:56:23 +0000356defm CVT_W : ROUND_M<"cvt.w.d", II_CVT>, ABSS_FM<0x24, 17>;
Akira Hatanakae986a592012-12-13 00:29:29 +0000357
Simon Dardisf45a59f2016-10-05 16:11:01 +0000358let AdditionalPredicates = [NotInMicroMips] in {
359 def RECIP_S : MMRel, ABSS_FT<"recip.s", FGR32Opnd, FGR32Opnd, II_RECIP_S>,
360 ABSS_FM<0b010101, 0x10>, INSN_MIPS4_32R2;
361 def RECIP_D : MMRel, ABSS_FT<"recip.d", FGR64Opnd, FGR64Opnd, II_RECIP_D>,
362 ABSS_FM<0b010101, 0x11>, INSN_MIPS4_32R2;
363 def RSQRT_S : MMRel, ABSS_FT<"rsqrt.s", FGR32Opnd, FGR32Opnd, II_RSQRT_S>,
364 ABSS_FM<0b010110, 0x10>, INSN_MIPS4_32R2;
365 def RSQRT_D : MMRel, ABSS_FT<"rsqrt.d", FGR64Opnd, FGR64Opnd, II_RSQRT_D>,
366 ABSS_FM<0b010110, 0x11>, INSN_MIPS4_32R2;
367}
Daniel Sanders5b864d02014-05-07 14:25:43 +0000368let DecoderNamespace = "Mips64" in {
Hrvoje Vargae51b0e12015-12-01 11:59:21 +0000369 let AdditionalPredicates = [NotInMicroMips] in {
Daniel Sanders555f4c52014-01-21 10:56:23 +0000370 def ROUND_L_S : ABSS_FT<"round.l.s", FGR64Opnd, FGR32Opnd, II_ROUND>,
Daniel Sanders5b864d02014-05-07 14:25:43 +0000371 ABSS_FM<0x8, 16>, FGR_64;
Daniel Sanders555f4c52014-01-21 10:56:23 +0000372 def ROUND_L_D64 : ABSS_FT<"round.l.d", FGR64Opnd, FGR64Opnd, II_ROUND>,
Daniel Sanders5b864d02014-05-07 14:25:43 +0000373 ABSS_FM<0x8, 17>, FGR_64;
Daniel Sanders555f4c52014-01-21 10:56:23 +0000374 def TRUNC_L_S : ABSS_FT<"trunc.l.s", FGR64Opnd, FGR32Opnd, II_TRUNC>,
Daniel Sanders5b864d02014-05-07 14:25:43 +0000375 ABSS_FM<0x9, 16>, FGR_64;
Daniel Sanders555f4c52014-01-21 10:56:23 +0000376 def TRUNC_L_D64 : ABSS_FT<"trunc.l.d", FGR64Opnd, FGR64Opnd, II_TRUNC>,
Daniel Sanders5b864d02014-05-07 14:25:43 +0000377 ABSS_FM<0x9, 17>, FGR_64;
Daniel Sanders555f4c52014-01-21 10:56:23 +0000378 def CEIL_L_S : ABSS_FT<"ceil.l.s", FGR64Opnd, FGR32Opnd, II_CEIL>,
Daniel Sanders5b864d02014-05-07 14:25:43 +0000379 ABSS_FM<0xa, 16>, FGR_64;
Daniel Sanders555f4c52014-01-21 10:56:23 +0000380 def CEIL_L_D64 : ABSS_FT<"ceil.l.d", FGR64Opnd, FGR64Opnd, II_CEIL>,
Daniel Sanders5b864d02014-05-07 14:25:43 +0000381 ABSS_FM<0xa, 17>, FGR_64;
Daniel Sanders555f4c52014-01-21 10:56:23 +0000382 def FLOOR_L_S : ABSS_FT<"floor.l.s", FGR64Opnd, FGR32Opnd, II_FLOOR>,
Daniel Sanders5b864d02014-05-07 14:25:43 +0000383 ABSS_FM<0xb, 16>, FGR_64;
Daniel Sanders555f4c52014-01-21 10:56:23 +0000384 def FLOOR_L_D64 : ABSS_FT<"floor.l.d", FGR64Opnd, FGR64Opnd, II_FLOOR>,
Daniel Sanders5b864d02014-05-07 14:25:43 +0000385 ABSS_FM<0xb, 17>, FGR_64;
Zoran Jovanovic7b856822015-09-07 13:01:04 +0000386 }
Akira Hatanakae986a592012-12-13 00:29:29 +0000387}
388
Daniel Sanders555f4c52014-01-21 10:56:23 +0000389def CVT_S_W : MMRel, ABSS_FT<"cvt.s.w", FGR32Opnd, FGR32Opnd, II_CVT>,
Vladimir Medic64828a12013-07-16 10:07:14 +0000390 ABSS_FM<0x20, 20>;
Zoran Jovanovic14f308e2015-09-07 10:31:31 +0000391let AdditionalPredicates = [NotInMicroMips] in{
392 def CVT_L_S : MMRel, ABSS_FT<"cvt.l.s", FGR64Opnd, FGR32Opnd, II_CVT>,
393 ABSS_FM<0x25, 16>, INSN_MIPS3_32R2;
394 def CVT_L_D64: MMRel, ABSS_FT<"cvt.l.d", FGR64Opnd, FGR64Opnd, II_CVT>,
395 ABSS_FM<0x25, 17>, INSN_MIPS3_32R2;
396}
Akira Hatanaka13ae13b2011-10-08 03:19:38 +0000397
Daniel Sanders5b864d02014-05-07 14:25:43 +0000398def CVT_S_D32 : MMRel, ABSS_FT<"cvt.s.d", FGR32Opnd, AFGR64Opnd, II_CVT>,
399 ABSS_FM<0x20, 17>, FGR_32;
400def CVT_D32_W : MMRel, ABSS_FT<"cvt.d.w", AFGR64Opnd, FGR32Opnd, II_CVT>,
401 ABSS_FM<0x21, 20>, FGR_32;
402def CVT_D32_S : MMRel, ABSS_FT<"cvt.d.s", AFGR64Opnd, FGR32Opnd, II_CVT>,
403 ABSS_FM<0x21, 16>, FGR_32;
Akira Hatanaka13ae13b2011-10-08 03:19:38 +0000404
Daniel Sanders5b864d02014-05-07 14:25:43 +0000405let DecoderNamespace = "Mips64" in {
Daniel Sanders555f4c52014-01-21 10:56:23 +0000406 def CVT_S_D64 : ABSS_FT<"cvt.s.d", FGR32Opnd, FGR64Opnd, II_CVT>,
Daniel Sanders5b864d02014-05-07 14:25:43 +0000407 ABSS_FM<0x20, 17>, FGR_64;
Zoran Jovanovic14f308e2015-09-07 10:31:31 +0000408 let AdditionalPredicates = [NotInMicroMips] in{
409 def CVT_S_L : ABSS_FT<"cvt.s.l", FGR32Opnd, FGR64Opnd, II_CVT>,
410 ABSS_FM<0x20, 21>, FGR_64;
411 }
Daniel Sanders555f4c52014-01-21 10:56:23 +0000412 def CVT_D64_W : ABSS_FT<"cvt.d.w", FGR64Opnd, FGR32Opnd, II_CVT>,
Daniel Sanders5b864d02014-05-07 14:25:43 +0000413 ABSS_FM<0x21, 20>, FGR_64;
Daniel Sanders555f4c52014-01-21 10:56:23 +0000414 def CVT_D64_S : ABSS_FT<"cvt.d.s", FGR64Opnd, FGR32Opnd, II_CVT>,
Daniel Sanders5b864d02014-05-07 14:25:43 +0000415 ABSS_FM<0x21, 16>, FGR_64;
Daniel Sanders555f4c52014-01-21 10:56:23 +0000416 def CVT_D64_L : ABSS_FT<"cvt.d.l", FGR64Opnd, FGR64Opnd, II_CVT>,
Daniel Sanders5b864d02014-05-07 14:25:43 +0000417 ABSS_FM<0x21, 21>, FGR_64;
Akira Hatanaka13ae13b2011-10-08 03:19:38 +0000418}
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000419
Akira Hatanaka39d40f72013-05-16 19:48:37 +0000420let isPseudo = 1, isCodeGenOnly = 1 in {
Daniel Sanders555f4c52014-01-21 10:56:23 +0000421 def PseudoCVT_S_W : ABSS_FT<"", FGR32Opnd, GPR32Opnd, II_CVT>;
422 def PseudoCVT_D32_W : ABSS_FT<"", AFGR64Opnd, GPR32Opnd, II_CVT>;
423 def PseudoCVT_S_L : ABSS_FT<"", FGR64Opnd, GPR64Opnd, II_CVT>;
424 def PseudoCVT_D64_W : ABSS_FT<"", FGR64Opnd, GPR32Opnd, II_CVT>;
425 def PseudoCVT_D64_L : ABSS_FT<"", FGR64Opnd, GPR64Opnd, II_CVT>;
Akira Hatanaka39d40f72013-05-16 19:48:37 +0000426}
427
Daniel Sandersb282f1f2014-04-09 09:56:43 +0000428def FABS_S : MMRel, ABSS_FT<"abs.s", FGR32Opnd, FGR32Opnd, II_ABS, fabs>,
429 ABSS_FM<0x5, 16>;
430def FNEG_S : MMRel, ABSS_FT<"neg.s", FGR32Opnd, FGR32Opnd, II_NEG, fneg>,
431 ABSS_FM<0x7, 16>;
432defm FABS : ABSS_M<"abs.d", II_ABS, fabs>, ABSS_FM<0x5, 17>;
433defm FNEG : ABSS_M<"neg.d", II_NEG, fneg>, ABSS_FM<0x7, 17>;
Akira Hatanakae986a592012-12-13 00:29:29 +0000434
Daniel Sanders1b334172015-10-06 15:17:25 +0000435def FSQRT_S : MMRel, StdMMR6Rel, ABSS_FT<"sqrt.s", FGR32Opnd, FGR32Opnd,
436 II_SQRT_S, fsqrt>, ABSS_FM<0x4, 16>, ISA_MIPS2;
Daniel Sandersd39320c2014-05-08 12:40:48 +0000437defm FSQRT : ABSS_M<"sqrt.d", II_SQRT_D, fsqrt>, ABSS_FM<0x4, 17>, ISA_MIPS2;
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000438
439// The odd-numbered registers are only referenced when doing loads,
440// stores, and moves between floating-point and integer registers.
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +0000441// When defining instructions, we reference all 32-bit registers,
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000442// regardless of register aliasing.
Bruno Cardoso Lopes2312a3a2011-10-18 17:50:36 +0000443
Bruno Cardoso Lopes2312a3a2011-10-18 17:50:36 +0000444/// Move Control Registers From/To CPU Registers
Hrvoje Varga846bdb742016-08-04 11:22:52 +0000445let AdditionalPredicates = [NotInMicroMips] in {
446 def CFC1 : MMRel, MFC1_FT<"cfc1", GPR32Opnd, CCROpnd, II_CFC1>, MFC1_FM<2>;
447 def CTC1 : MMRel, MTC1_FT<"ctc1", CCROpnd, GPR32Opnd, II_CTC1>, MFC1_FM<6>;
448}
Daniel Sanders3d345b12014-01-21 15:03:52 +0000449def MFC1 : MMRel, MFC1_FT<"mfc1", GPR32Opnd, FGR32Opnd, II_MFC1,
Zoran Jovanovic8876be32013-12-25 10:09:27 +0000450 bitconvert>, MFC1_FM<0>;
Stefan Maksimovic58f225b2017-07-18 12:05:35 +0000451def MFC1_D64 : MFC1_FT<"mfc1", GPR32Opnd, FGR64Opnd, II_MFC1>, MFC1_FM<0>,
452 FGR_64 {
453 let DecoderNamespace = "Mips64";
454}
Daniel Sanders3d345b12014-01-21 15:03:52 +0000455def MTC1 : MMRel, MTC1_FT<"mtc1", FGR32Opnd, GPR32Opnd, II_MTC1,
Zoran Jovanovic8876be32013-12-25 10:09:27 +0000456 bitconvert>, MFC1_FM<4>;
Stefan Maksimovic58f225b2017-07-18 12:05:35 +0000457def MTC1_D64 : MTC1_FT<"mtc1", FGR64Opnd, GPR32Opnd, II_MTC1>, MFC1_FM<4>,
458 FGR_64 {
459 let DecoderNamespace = "Mips64";
460}
461
Zlatko Buljan6221be82016-03-31 08:51:24 +0000462let AdditionalPredicates = [NotInMicroMips] in {
463 def MFHC1_D32 : MMRel, MFC1_FT<"mfhc1", GPR32Opnd, AFGR64Opnd, II_MFHC1>,
464 MFC1_FM<3>, ISA_MIPS32R2, FGR_32;
465 def MFHC1_D64 : MFC1_FT<"mfhc1", GPR32Opnd, FGR64Opnd, II_MFHC1>,
466 MFC1_FM<3>, ISA_MIPS32R2, FGR_64 {
467 let DecoderNamespace = "Mips64";
468 }
Daniel Sanders24e08fd2014-07-14 12:41:31 +0000469}
Hrvoje Varga2cb74ac2016-03-24 08:02:09 +0000470let AdditionalPredicates = [NotInMicroMips] in {
471 def MTHC1_D32 : MMRel, StdMMR6Rel, MTC1_64_FT<"mthc1", AFGR64Opnd, GPR32Opnd, II_MTHC1>,
472 MFC1_FM<7>, ISA_MIPS32R2, FGR_32;
473 def MTHC1_D64 : MTC1_64_FT<"mthc1", FGR64Opnd, GPR32Opnd, II_MTHC1>,
474 MFC1_FM<7>, ISA_MIPS32R2, FGR_64 {
475 let DecoderNamespace = "Mips64";
476 }
Daniel Sanders1f6f0f42014-06-12 11:55:58 +0000477}
Hrvoje Varga2cb74ac2016-03-24 08:02:09 +0000478let AdditionalPredicates = [NotInMicroMips] in {
479 def DMTC1 : MTC1_FT<"dmtc1", FGR64Opnd, GPR64Opnd, II_DMTC1,
480 bitconvert>, MFC1_FM<5>, ISA_MIPS3;
Zlatko Buljan6221be82016-03-31 08:51:24 +0000481 def DMFC1 : MFC1_FT<"dmfc1", GPR64Opnd, FGR64Opnd, II_DMFC1,
482 bitconvert>, MFC1_FM<1>, ISA_MIPS3;
Hrvoje Varga2cb74ac2016-03-24 08:02:09 +0000483}
Akira Hatanaka1537e292011-11-07 21:32:58 +0000484
Daniel Sandersf5fb3412014-01-21 11:28:03 +0000485def FMOV_S : MMRel, ABSS_FT<"mov.s", FGR32Opnd, FGR32Opnd, II_MOV_S>,
Vladimir Medic64828a12013-07-16 10:07:14 +0000486 ABSS_FM<0x6, 16>;
Daniel Sandersf5fb3412014-01-21 11:28:03 +0000487def FMOV_D32 : MMRel, ABSS_FT<"mov.d", AFGR64Opnd, AFGR64Opnd, II_MOV_D>,
Toma Tabacu8b3345b2015-05-08 12:15:04 +0000488 ABSS_FM<0x6, 17>, FGR_32;
Daniel Sandersf5fb3412014-01-21 11:28:03 +0000489def FMOV_D64 : ABSS_FT<"mov.d", FGR64Opnd, FGR64Opnd, II_MOV_D>,
Toma Tabacu8b3345b2015-05-08 12:15:04 +0000490 ABSS_FM<0x6, 17>, FGR_64 {
Vladimir Medic64828a12013-07-16 10:07:14 +0000491 let DecoderNamespace = "Mips64";
Akira Hatanaka71928e62012-04-17 18:03:21 +0000492}
Bruno Cardoso Lopes7ee71912010-01-30 18:29:19 +0000493
Bruno Cardoso Lopes7ceec572008-07-09 04:45:36 +0000494/// Floating Point Memory Instructions
Zlatko Buljancba9f802016-07-11 07:41:56 +0000495let AdditionalPredicates = [NotInMicroMips] in {
496 def LWC1 : MMRel, LW_FT<"lwc1", FGR32Opnd, mem_simm16, II_LWC1, load>,
497 LW_FM<0x31>;
498 def SWC1 : MMRel, SW_FT<"swc1", FGR32Opnd, mem_simm16, II_SWC1, store>,
499 LW_FM<0x39>;
Akira Hatanaka3c5cab42012-02-27 19:09:08 +0000500}
Hrvoje Vargacf6a7812016-05-12 12:46:06 +0000501
Zlatko Buljancba9f802016-07-11 07:41:56 +0000502let DecoderNamespace = "Mips64", AdditionalPredicates = [NotInMicroMips] in {
503 def LDC164 : StdMMR6Rel, LW_FT<"ldc1", FGR64Opnd, mem_simm16, II_LDC1, load>,
504 LW_FM<0x35>, ISA_MIPS2, FGR_64 {
505 let BaseOpcode = "LDC164";
506 }
507 def SDC164 : StdMMR6Rel, SW_FT<"sdc1", FGR64Opnd, mem_simm16, II_SDC1, store>,
508 LW_FM<0x3d>, ISA_MIPS2, FGR_64;
509}
510
511let AdditionalPredicates = [NotInMicroMips] in {
512 def LDC1 : MMRel, StdMMR6Rel, LW_FT<"ldc1", AFGR64Opnd, mem_simm16, II_LDC1,
513 load>, LW_FM<0x35>, ISA_MIPS2, FGR_32 {
514 let BaseOpcode = "LDC132";
515 }
516 def SDC1 : MMRel, SW_FT<"sdc1", AFGR64Opnd, mem_simm16, II_SDC1, store>,
517 LW_FM<0x3d>, ISA_MIPS2, FGR_32;
518}
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000519
Akira Hatanaka330d9012012-02-28 02:55:02 +0000520// Indexed loads and stores.
Petar Jovanovic97250162014-02-05 17:19:30 +0000521// Base register + offset register addressing mode (indicated by "x" in the
522// instruction mnemonic) is disallowed under NaCl.
Daniel Sanders94eda2e2014-05-12 11:56:16 +0000523let AdditionalPredicates = [IsNotNaCl] in {
524 def LWXC1 : MMRel, LWXC1_FT<"lwxc1", FGR32Opnd, II_LWXC1, load>, LWXC1_FM<0>,
Daniel Sandersfd61fd32014-06-12 14:19:28 +0000525 INSN_MIPS4_32R2_NOT_32R6_64R6;
Daniel Sanders94eda2e2014-05-12 11:56:16 +0000526 def SWXC1 : MMRel, SWXC1_FT<"swxc1", FGR32Opnd, II_SWXC1, store>, SWXC1_FM<8>,
Daniel Sandersfd61fd32014-06-12 14:19:28 +0000527 INSN_MIPS4_32R2_NOT_32R6_64R6;
Akira Hatanaka330d9012012-02-28 02:55:02 +0000528}
529
Daniel Sanders94eda2e2014-05-12 11:56:16 +0000530let AdditionalPredicates = [NotInMicroMips, IsNotNaCl] in {
Daniel Sanders5b864d02014-05-07 14:25:43 +0000531 def LDXC1 : LWXC1_FT<"ldxc1", AFGR64Opnd, II_LDXC1, load>, LWXC1_FM<1>,
Daniel Sandersfd61fd32014-06-12 14:19:28 +0000532 INSN_MIPS4_32R2_NOT_32R6_64R6, FGR_32;
Daniel Sanders5b864d02014-05-07 14:25:43 +0000533 def SDXC1 : SWXC1_FT<"sdxc1", AFGR64Opnd, II_SDXC1, store>, SWXC1_FM<9>,
Daniel Sandersfd61fd32014-06-12 14:19:28 +0000534 INSN_MIPS4_32R2_NOT_32R6_64R6, FGR_32;
Akira Hatanaka330d9012012-02-28 02:55:02 +0000535}
536
Daniel Sanders94eda2e2014-05-12 11:56:16 +0000537let DecoderNamespace="Mips64" in {
Daniel Sanders5b864d02014-05-07 14:25:43 +0000538 def LDXC164 : LWXC1_FT<"ldxc1", FGR64Opnd, II_LDXC1, load>, LWXC1_FM<1>,
Daniel Sandersfd61fd32014-06-12 14:19:28 +0000539 INSN_MIPS4_32R2_NOT_32R6_64R6, FGR_64;
Daniel Sanders5b864d02014-05-07 14:25:43 +0000540 def SDXC164 : SWXC1_FT<"sdxc1", FGR64Opnd, II_SDXC1, store>, SWXC1_FM<9>,
Daniel Sandersfd61fd32014-06-12 14:19:28 +0000541 INSN_MIPS4_32R2_NOT_32R6_64R6, FGR_64;
Akira Hatanaka330d9012012-02-28 02:55:02 +0000542}
543
Akira Hatanaka4ce7c402012-07-31 18:16:49 +0000544// Load/store doubleword indexed unaligned.
Daniel Sanders5b864d02014-05-07 14:25:43 +0000545let AdditionalPredicates = [IsNotNaCl] in {
546 def LUXC1 : MMRel, LWXC1_FT<"luxc1", AFGR64Opnd, II_LUXC1>, LWXC1_FM<0x5>,
Daniel Sandersfd61fd32014-06-12 14:19:28 +0000547 INSN_MIPS5_32R2_NOT_32R6_64R6, FGR_32;
Daniel Sanders5b864d02014-05-07 14:25:43 +0000548 def SUXC1 : MMRel, SWXC1_FT<"suxc1", AFGR64Opnd, II_SUXC1>, SWXC1_FM<0xd>,
Daniel Sandersfd61fd32014-06-12 14:19:28 +0000549 INSN_MIPS5_32R2_NOT_32R6_64R6, FGR_32;
Akira Hatanaka4ce7c402012-07-31 18:16:49 +0000550}
551
Daniel Sanders5b864d02014-05-07 14:25:43 +0000552let DecoderNamespace="Mips64" in {
Daniel Sanders07cdea22014-05-12 12:52:44 +0000553 def LUXC164 : LWXC1_FT<"luxc1", FGR64Opnd, II_LUXC1>, LWXC1_FM<0x5>,
Daniel Sandersfd61fd32014-06-12 14:19:28 +0000554 INSN_MIPS5_32R2_NOT_32R6_64R6, FGR_64;
Daniel Sanders07cdea22014-05-12 12:52:44 +0000555 def SUXC164 : SWXC1_FT<"suxc1", FGR64Opnd, II_SUXC1>, SWXC1_FM<0xd>,
Daniel Sandersfd61fd32014-06-12 14:19:28 +0000556 INSN_MIPS5_32R2_NOT_32R6_64R6, FGR_64;
Akira Hatanaka4ce7c402012-07-31 18:16:49 +0000557}
558
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000559/// Floating-point Aritmetic
Daniel Sanders4bf60782014-01-21 12:38:07 +0000560def FADD_S : MMRel, ADDS_FT<"add.s", FGR32Opnd, II_ADD_S, 1, fadd>,
Vladimir Medic64828a12013-07-16 10:07:14 +0000561 ADDS_FM<0x00, 16>;
Daniel Sanders4bf60782014-01-21 12:38:07 +0000562defm FADD : ADDS_M<"add.d", II_ADD_D, 1, fadd>, ADDS_FM<0x00, 17>;
Daniel Sanders072f60f2014-01-21 13:22:08 +0000563def FDIV_S : MMRel, ADDS_FT<"div.s", FGR32Opnd, II_DIV_S, 0, fdiv>,
Vladimir Medic64828a12013-07-16 10:07:14 +0000564 ADDS_FM<0x03, 16>;
Daniel Sanders072f60f2014-01-21 13:22:08 +0000565defm FDIV : ADDS_M<"div.d", II_DIV_D, 0, fdiv>, ADDS_FM<0x03, 17>;
Daniel Sanders47b4b6d2014-01-21 12:51:44 +0000566def FMUL_S : MMRel, ADDS_FT<"mul.s", FGR32Opnd, II_MUL_S, 1, fmul>,
Vladimir Medic64828a12013-07-16 10:07:14 +0000567 ADDS_FM<0x02, 16>;
Daniel Sanders2ce72b02014-01-21 13:07:31 +0000568defm FMUL : ADDS_M<"mul.d", II_MUL_D, 1, fmul>, ADDS_FM<0x02, 17>;
Daniel Sanders4bf60782014-01-21 12:38:07 +0000569def FSUB_S : MMRel, ADDS_FT<"sub.s", FGR32Opnd, II_SUB_S, 0, fsub>,
Vladimir Medic64828a12013-07-16 10:07:14 +0000570 ADDS_FM<0x01, 16>;
Daniel Sanders4bf60782014-01-21 12:38:07 +0000571defm FSUB : ADDS_M<"sub.d", II_SUB_D, 0, fsub>, ADDS_FM<0x01, 17>;
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000572
Daniel Sanders9c1b1be2014-05-07 13:57:22 +0000573def MADD_S : MMRel, MADDS_FT<"madd.s", FGR32Opnd, II_MADD_S, fadd>,
Petar Jovanovic64fb7a82017-06-06 15:33:01 +0000574 MADDS_FM<4, 0>, INSN_MIPS4_32R2_NOT_32R6_64R6, MADD4;
Daniel Sanders9c1b1be2014-05-07 13:57:22 +0000575def MSUB_S : MMRel, MADDS_FT<"msub.s", FGR32Opnd, II_MSUB_S, fsub>,
Petar Jovanovic64fb7a82017-06-06 15:33:01 +0000576 MADDS_FM<5, 0>, INSN_MIPS4_32R2_NOT_32R6_64R6, MADD4;
Akira Hatanaka60f7a8e2012-02-25 00:21:52 +0000577
Petar Jovanovic64fb7a82017-06-06 15:33:01 +0000578let AdditionalPredicates = [NoNaNsFPMath, HasMadd4] in {
Daniel Sanders47b4b6d2014-01-21 12:51:44 +0000579 def NMADD_S : MMRel, NMADDS_FT<"nmadd.s", FGR32Opnd, II_NMADD_S, fadd>,
Vladimir Medicbcb74672015-02-25 15:24:37 +0000580 MADDS_FM<6, 0>, INSN_MIPS4_32R2_NOT_32R6_64R6;
Daniel Sanders47b4b6d2014-01-21 12:51:44 +0000581 def NMSUB_S : MMRel, NMADDS_FT<"nmsub.s", FGR32Opnd, II_NMSUB_S, fsub>,
Vladimir Medicbcb74672015-02-25 15:24:37 +0000582 MADDS_FM<7, 0>, INSN_MIPS4_32R2_NOT_32R6_64R6;
Akira Hatanaka60f7a8e2012-02-25 00:21:52 +0000583}
584
Daniel Sanders5b864d02014-05-07 14:25:43 +0000585def MADD_D32 : MMRel, MADDS_FT<"madd.d", AFGR64Opnd, II_MADD_D, fadd>,
Petar Jovanovic64fb7a82017-06-06 15:33:01 +0000586 MADDS_FM<4, 1>, INSN_MIPS4_32R2_NOT_32R6_64R6, FGR_32, MADD4;
Daniel Sanders5b864d02014-05-07 14:25:43 +0000587def MSUB_D32 : MMRel, MADDS_FT<"msub.d", AFGR64Opnd, II_MSUB_D, fsub>,
Petar Jovanovic64fb7a82017-06-06 15:33:01 +0000588 MADDS_FM<5, 1>, INSN_MIPS4_32R2_NOT_32R6_64R6, FGR_32, MADD4;
Akira Hatanaka60f7a8e2012-02-25 00:21:52 +0000589
Petar Jovanovic64fb7a82017-06-06 15:33:01 +0000590let AdditionalPredicates = [NoNaNsFPMath, HasMadd4] in {
Daniel Sanders2ce72b02014-01-21 13:07:31 +0000591 def NMADD_D32 : MMRel, NMADDS_FT<"nmadd.d", AFGR64Opnd, II_NMADD_D, fadd>,
Vladimir Medicbcb74672015-02-25 15:24:37 +0000592 MADDS_FM<6, 1>, INSN_MIPS4_32R2_NOT_32R6_64R6, FGR_32;
Daniel Sanders2ce72b02014-01-21 13:07:31 +0000593 def NMSUB_D32 : MMRel, NMADDS_FT<"nmsub.d", AFGR64Opnd, II_NMSUB_D, fsub>,
Vladimir Medicbcb74672015-02-25 15:24:37 +0000594 MADDS_FM<7, 1>, INSN_MIPS4_32R2_NOT_32R6_64R6, FGR_32;
Akira Hatanaka60f7a8e2012-02-25 00:21:52 +0000595}
596
Vladimir Medicbcb74672015-02-25 15:24:37 +0000597let DecoderNamespace = "Mips64" in {
Daniel Sanders2ce72b02014-01-21 13:07:31 +0000598 def MADD_D64 : MADDS_FT<"madd.d", FGR64Opnd, II_MADD_D, fadd>,
Petar Jovanovic64fb7a82017-06-06 15:33:01 +0000599 MADDS_FM<4, 1>, INSN_MIPS4_32R2_NOT_32R6_64R6, FGR_64, MADD4;
Daniel Sanders2ce72b02014-01-21 13:07:31 +0000600 def MSUB_D64 : MADDS_FT<"msub.d", FGR64Opnd, II_MSUB_D, fsub>,
Petar Jovanovic64fb7a82017-06-06 15:33:01 +0000601 MADDS_FM<5, 1>, INSN_MIPS4_32R2_NOT_32R6_64R6, FGR_64, MADD4;
Akira Hatanaka60f7a8e2012-02-25 00:21:52 +0000602}
603
Petar Jovanovic64fb7a82017-06-06 15:33:01 +0000604let AdditionalPredicates = [NoNaNsFPMath, HasMadd4],
Vladimir Medicbcb74672015-02-25 15:24:37 +0000605 DecoderNamespace = "Mips64" in {
Daniel Sanders2ce72b02014-01-21 13:07:31 +0000606 def NMADD_D64 : NMADDS_FT<"nmadd.d", FGR64Opnd, II_NMADD_D, fadd>,
Vladimir Medicbcb74672015-02-25 15:24:37 +0000607 MADDS_FM<6, 1>, INSN_MIPS4_32R2_NOT_32R6_64R6, FGR_64;
Daniel Sanders2ce72b02014-01-21 13:07:31 +0000608 def NMSUB_D64 : NMADDS_FT<"nmsub.d", FGR64Opnd, II_NMSUB_D, fsub>,
Vladimir Medicbcb74672015-02-25 15:24:37 +0000609 MADDS_FM<7, 1>, INSN_MIPS4_32R2_NOT_32R6_64R6, FGR_64;
Akira Hatanaka60f7a8e2012-02-25 00:21:52 +0000610}
611
Akira Hatanakae2489122011-04-15 21:51:11 +0000612//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes7ceec572008-07-09 04:45:36 +0000613// Floating Point Branch Codes
Akira Hatanakae2489122011-04-15 21:51:11 +0000614//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +0000615// Mips branch codes. These correspond to condcode in MipsInstrInfo.h.
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000616// They must be kept in synch.
617def MIPS_BRANCH_F : PatLeaf<(i32 0)>;
618def MIPS_BRANCH_T : PatLeaf<(i32 1)>;
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000619
Daniel Sanders86cce702015-09-22 13:36:28 +0000620def BC1F : MMRel, BC1F_FT<"bc1f", brtarget, II_BC1F, MIPS_BRANCH_F>,
Daniel Sanders3d3ea532014-06-12 15:00:17 +0000621 BC1F_FM<0, 0>, ISA_MIPS1_NOT_32R6_64R6;
Daniel Sanders86cce702015-09-22 13:36:28 +0000622def BC1FL : MMRel, BC1F_FT<"bc1fl", brtarget, II_BC1FL, MIPS_BRANCH_F, 0>,
Vasileios Kalintiris238692b2014-10-17 14:08:28 +0000623 BC1F_FM<1, 0>, ISA_MIPS2_NOT_32R6_64R6;
Daniel Sanders86cce702015-09-22 13:36:28 +0000624def BC1T : MMRel, BC1F_FT<"bc1t", brtarget, II_BC1T, MIPS_BRANCH_T>,
Daniel Sanders3d3ea532014-06-12 15:00:17 +0000625 BC1F_FM<0, 1>, ISA_MIPS1_NOT_32R6_64R6;
Daniel Sanders86cce702015-09-22 13:36:28 +0000626def BC1TL : MMRel, BC1F_FT<"bc1tl", brtarget, II_BC1TL, MIPS_BRANCH_T, 0>,
Vasileios Kalintiris238692b2014-10-17 14:08:28 +0000627 BC1F_FM<1, 1>, ISA_MIPS2_NOT_32R6_64R6;
Akira Hatanaka1fb1b8b2013-07-26 20:13:47 +0000628
Simon Dardisba92b032016-09-09 11:06:01 +0000629/// Floating Point Compare
Simon Dardis8efa9792016-09-09 09:22:52 +0000630let AdditionalPredicates = [NotInMicroMips] in {
Simon Dardisba92b032016-09-09 11:06:01 +0000631 def FCMP_S32 : MMRel, CEQS_FT<"s", FGR32, II_C_CC_S, MipsFPCmp>, CEQS_FM<16>,
Simon Dardis730fdb72017-01-16 13:55:58 +0000632 ISA_MIPS1_NOT_32R6_64R6 {
633
634 // FIXME: This is a required to work around the fact that these instructions
635 // only use $fcc0. Ideally, MipsFPCmp nodes could be removed and the
636 // fcc register set is used directly.
637 bits<3> fcc = 0;
638 }
Simon Dardisba92b032016-09-09 11:06:01 +0000639 def FCMP_D32 : MMRel, CEQS_FT<"d", AFGR64, II_C_CC_D, MipsFPCmp>, CEQS_FM<17>,
Simon Dardis730fdb72017-01-16 13:55:58 +0000640 ISA_MIPS1_NOT_32R6_64R6, FGR_32 {
641 // FIXME: This is a required to work around the fact that these instructions
642 // only use $fcc0. Ideally, MipsFPCmp nodes could be removed and the
643 // fcc register set is used directly.
644 bits<3> fcc = 0;
645 }
Simon Dardis8efa9792016-09-09 09:22:52 +0000646}
Simon Dardisba92b032016-09-09 11:06:01 +0000647let DecoderNamespace = "Mips64" in
648def FCMP_D64 : CEQS_FT<"d", FGR64, II_C_CC_D, MipsFPCmp>, CEQS_FM<17>,
Simon Dardis730fdb72017-01-16 13:55:58 +0000649 ISA_MIPS1_NOT_32R6_64R6, FGR_64 {
650 // FIXME: This is a required to work around the fact that thiese instructions
651 // only use $fcc0. Ideally, MipsFPCmp nodes could be removed and the
652 // fcc register set is used directly.
653 bits<3> fcc = 0;
654}
Akira Hatanakaa5352702011-03-31 18:26:17 +0000655
Akira Hatanakae2489122011-04-15 21:51:11 +0000656//===----------------------------------------------------------------------===//
Bruno Cardoso Lopese683bba2008-07-29 19:05:28 +0000657// Floating Point Pseudo-Instructions
Akira Hatanakae2489122011-04-15 21:51:11 +0000658//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesa72a5052009-05-27 17:23:44 +0000659
Akira Hatanaka27916972011-04-15 19:52:08 +0000660// This pseudo instr gets expanded into 2 mtc1 instrs after register
661// allocation.
Akira Hatanaka9a1fb6b2013-08-20 23:47:25 +0000662class BuildPairF64Base<RegisterOperand RO> :
663 PseudoSE<(outs RO:$dst), (ins GPR32Opnd:$lo, GPR32Opnd:$hi),
Simon Dardise661e522016-06-14 09:35:29 +0000664 [(set RO:$dst, (MipsBuildPairF64 GPR32Opnd:$lo, GPR32Opnd:$hi))],
665 II_MTC1>;
Akira Hatanaka9a1fb6b2013-08-20 23:47:25 +0000666
Toma Tabacu8b3345b2015-05-08 12:15:04 +0000667def BuildPairF64 : BuildPairF64Base<AFGR64Opnd>, FGR_32, HARDFLOAT;
668def BuildPairF64_64 : BuildPairF64Base<FGR64Opnd>, FGR_64, HARDFLOAT;
Akira Hatanaka27916972011-04-15 19:52:08 +0000669
670// This pseudo instr gets expanded into 2 mfc1 instrs after register
671// allocation.
672// if n is 0, lower part of src is extracted.
673// if n is 1, higher part of src is extracted.
Simon Dardise661e522016-06-14 09:35:29 +0000674// This node has associated scheduling information as the pre RA scheduler
675// asserts otherwise.
Akira Hatanaka9a1fb6b2013-08-20 23:47:25 +0000676class ExtractElementF64Base<RegisterOperand RO> :
677 PseudoSE<(outs GPR32Opnd:$dst), (ins RO:$src, i32imm:$n),
Simon Dardise661e522016-06-14 09:35:29 +0000678 [(set GPR32Opnd:$dst, (MipsExtractElementF64 RO:$src, imm:$n))],
679 II_MFC1>;
Akira Hatanaka9a1fb6b2013-08-20 23:47:25 +0000680
Toma Tabacu8b3345b2015-05-08 12:15:04 +0000681def ExtractElementF64 : ExtractElementF64Base<AFGR64Opnd>, FGR_32, HARDFLOAT;
682def ExtractElementF64_64 : ExtractElementF64Base<FGR64Opnd>, FGR_64, HARDFLOAT;
Akira Hatanaka27916972011-04-15 19:52:08 +0000683
Zoran Jovanovicd665a662016-02-22 16:00:23 +0000684def PseudoTRUNC_W_S : MipsAsmPseudoInst<(outs FGR32Opnd:$fd),
685 (ins FGR32Opnd:$fs, GPR32Opnd:$rs),
686 "trunc.w.s\t$fd, $fs, $rs">;
687
688def PseudoTRUNC_W_D32 : MipsAsmPseudoInst<(outs FGR32Opnd:$fd),
689 (ins AFGR64Opnd:$fs, GPR32Opnd:$rs),
690 "trunc.w.d\t$fd, $fs, $rs">,
691 FGR_32, HARDFLOAT;
692
693def PseudoTRUNC_W_D : MipsAsmPseudoInst<(outs FGR32Opnd:$fd),
694 (ins FGR64Opnd:$fs, GPR32Opnd:$rs),
695 "trunc.w.d\t$fd, $fs, $rs">,
696 FGR_64, HARDFLOAT;
697
Zoran Jovanovic375b60d2017-05-30 09:33:43 +0000698def LoadImmSingleGPR : MipsAsmPseudoInst<(outs GPR32Opnd:$rd),
699 (ins imm64:$fpimm),
700 "li.s\t$rd, $fpimm">;
701
702def LoadImmSingleFGR : MipsAsmPseudoInst<(outs StrictlyFGR32Opnd:$rd),
703 (ins imm64:$fpimm),
704 "li.s\t$rd, $fpimm">,
705 HARDFLOAT;
706
707def LoadImmDoubleGPR : MipsAsmPseudoInst<(outs GPR32Opnd:$rd),
708 (ins imm64:$fpimm),
709 "li.d\t$rd, $fpimm">;
710
711def LoadImmDoubleFGR_32 : MipsAsmPseudoInst<(outs StrictlyAFGR64Opnd:$rd),
712 (ins imm64:$fpimm),
713 "li.d\t$rd, $fpimm">,
714 FGR_32, HARDFLOAT;
715
716def LoadImmDoubleFGR : MipsAsmPseudoInst<(outs StrictlyFGR64Opnd:$rd),
717 (ins imm64:$fpimm),
718 "li.d\t$rd, $fpimm">,
719 FGR_64, HARDFLOAT;
720
Akira Hatanakae2489122011-04-15 21:51:11 +0000721//===----------------------------------------------------------------------===//
Akira Hatanaka1fb1b8b2013-07-26 20:13:47 +0000722// InstAliases.
723//===----------------------------------------------------------------------===//
Simon Dardisac96ec72016-08-17 14:45:09 +0000724def : MipsInstAlias
725 <"s.s $fd, $addr", (SWC1 FGR32Opnd:$fd, mem_simm16:$addr), 0>,
726 ISA_MIPS2, HARDFLOAT;
727def : MipsInstAlias
728 <"s.d $fd, $addr", (SDC1 AFGR64Opnd:$fd, mem_simm16:$addr), 0>,
729 FGR_32, ISA_MIPS2, HARDFLOAT;
730def : MipsInstAlias
731 <"s.d $fd, $addr", (SDC164 FGR64Opnd:$fd, mem_simm16:$addr), 0>,
732 FGR_64, ISA_MIPS2, HARDFLOAT;
733
734def : MipsInstAlias
735 <"l.s $fd, $addr", (LWC1 FGR32Opnd:$fd, mem_simm16:$addr), 0>,
736 ISA_MIPS2, HARDFLOAT;
737def : MipsInstAlias
738 <"l.d $fd, $addr", (LDC1 AFGR64Opnd:$fd, mem_simm16:$addr), 0>,
739 FGR_32, ISA_MIPS2, HARDFLOAT;
740def : MipsInstAlias
741 <"l.d $fd, $addr", (LDC164 FGR64Opnd:$fd, mem_simm16:$addr), 0>,
742 FGR_64, ISA_MIPS2, HARDFLOAT;
Simon Dardis730fdb72017-01-16 13:55:58 +0000743
744multiclass C_COND_ALIASES<string TypeStr, RegisterOperand RC> {
745 def : MipsInstAlias<!strconcat("c.f.", TypeStr, " $fs, $ft"),
746 (!cast<Instruction>("C_F_"#NAME) FCC0,
747 RC:$fs, RC:$ft), 1>;
748 def : MipsInstAlias<!strconcat("c.un.", TypeStr, " $fs, $ft"),
749 (!cast<Instruction>("C_UN_"#NAME) FCC0,
750 RC:$fs, RC:$ft), 1>;
751 def : MipsInstAlias<!strconcat("c.eq.", TypeStr, " $fs, $ft"),
752 (!cast<Instruction>("C_EQ_"#NAME) FCC0,
753 RC:$fs, RC:$ft), 1>;
754 def : MipsInstAlias<!strconcat("c.ueq.", TypeStr, " $fs, $ft"),
755 (!cast<Instruction>("C_UEQ_"#NAME) FCC0,
756 RC:$fs, RC:$ft), 1>;
757 def : MipsInstAlias<!strconcat("c.olt.", TypeStr, " $fs, $ft"),
758 (!cast<Instruction>("C_OLT_"#NAME) FCC0,
759 RC:$fs, RC:$ft), 1>;
760 def : MipsInstAlias<!strconcat("c.ult.", TypeStr, " $fs, $ft"),
761 (!cast<Instruction>("C_ULT_"#NAME) FCC0,
762 RC:$fs, RC:$ft), 1>;
763 def : MipsInstAlias<!strconcat("c.ole.", TypeStr, " $fs, $ft"),
764 (!cast<Instruction>("C_OLE_"#NAME) FCC0,
765 RC:$fs, RC:$ft), 1>;
766 def : MipsInstAlias<!strconcat("c.ule.", TypeStr, " $fs, $ft"),
767 (!cast<Instruction>("C_ULE_"#NAME) FCC0,
768 RC:$fs, RC:$ft), 1>;
769 def : MipsInstAlias<!strconcat("c.sf.", TypeStr, " $fs, $ft"),
770 (!cast<Instruction>("C_SF_"#NAME) FCC0,
771 RC:$fs, RC:$ft), 1>;
772 def : MipsInstAlias<!strconcat("c.ngle.", TypeStr, " $fs, $ft"),
773 (!cast<Instruction>("C_NGLE_"#NAME) FCC0,
774 RC:$fs, RC:$ft), 1>;
775 def : MipsInstAlias<!strconcat("c.seq.", TypeStr, " $fs, $ft"),
776 (!cast<Instruction>("C_SEQ_"#NAME) FCC0,
777 RC:$fs, RC:$ft), 1>;
778 def : MipsInstAlias<!strconcat("c.ngl.", TypeStr, " $fs, $ft"),
779 (!cast<Instruction>("C_NGL_"#NAME) FCC0,
780 RC:$fs, RC:$ft), 1>;
781 def : MipsInstAlias<!strconcat("c.lt.", TypeStr, " $fs, $ft"),
782 (!cast<Instruction>("C_LT_"#NAME) FCC0,
783 RC:$fs, RC:$ft), 1>;
784 def : MipsInstAlias<!strconcat("c.nge.", TypeStr, " $fs, $ft"),
785 (!cast<Instruction>("C_NGE_"#NAME) FCC0,
786 RC:$fs, RC:$ft), 1>;
787 def : MipsInstAlias<!strconcat("c.le.", TypeStr, " $fs, $ft"),
788 (!cast<Instruction>("C_LE_"#NAME) FCC0,
789 RC:$fs, RC:$ft), 1>;
790 def : MipsInstAlias<!strconcat("c.ngt.", TypeStr, " $fs, $ft"),
791 (!cast<Instruction>("C_NGT_"#NAME) FCC0,
792 RC:$fs, RC:$ft), 1>;
793}
794
795multiclass BC1_ALIASES<Instruction BCTrue, string BCTrueString,
796 Instruction BCFalse, string BCFalseString> {
797 def : MipsInstAlias<!strconcat(BCTrueString, " $offset"),
798 (BCTrue FCC0, brtarget:$offset), 1>;
799
800 def : MipsInstAlias<!strconcat(BCFalseString, " $offset"),
801 (BCFalse FCC0, brtarget:$offset), 1>;
802}
803
804let AdditionalPredicates = [NotInMicroMips] in {
805 defm S : C_COND_ALIASES<"s", FGR32Opnd>, HARDFLOAT,
806 ISA_MIPS1_NOT_32R6_64R6;
807 defm D32 : C_COND_ALIASES<"d", AFGR64Opnd>, HARDFLOAT,
808 ISA_MIPS1_NOT_32R6_64R6, FGR_32;
809 defm D64 : C_COND_ALIASES<"d", FGR64Opnd>, HARDFLOAT,
810 ISA_MIPS1_NOT_32R6_64R6, FGR_64;
811
812 defm : BC1_ALIASES<BC1T, "bc1t", BC1F, "bc1f">, ISA_MIPS1_NOT_32R6_64R6,
813 HARDFLOAT;
814 defm : BC1_ALIASES<BC1TL, "bc1tl", BC1FL, "bc1fl">, ISA_MIPS2_NOT_32R6_64R6,
815 HARDFLOAT;
816}
Akira Hatanaka1fb1b8b2013-07-26 20:13:47 +0000817//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes7ceec572008-07-09 04:45:36 +0000818// Floating Point Patterns
Akira Hatanakae2489122011-04-15 21:51:11 +0000819//===----------------------------------------------------------------------===//
Akira Hatanakad8ab16b2012-06-14 21:03:23 +0000820def : MipsPat<(f32 fpimm0), (MTC1 ZERO)>;
821def : MipsPat<(f32 fpimm0neg), (FNEG_S (MTC1 ZERO))>;
Bruno Cardoso Lopes2d7ddea2008-07-30 19:00:31 +0000822
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000823def : MipsPat<(f32 (sint_to_fp GPR32Opnd:$src)),
824 (PseudoCVT_S_W GPR32Opnd:$src)>;
Akira Hatanaka00fcf2e2013-08-08 21:54:26 +0000825def : MipsPat<(MipsTruncIntFP FGR32Opnd:$src),
826 (TRUNC_W_S FGR32Opnd:$src)>;
Bruno Cardoso Lopes2d7ddea2008-07-30 19:00:31 +0000827
Stefan Maksimovicbe0bc712017-07-20 13:08:18 +0000828def : MipsPat<(MipsMTC1_D64 GPR32Opnd:$src),
829 (MTC1_D64 GPR32Opnd:$src)>, FGR_64;
830
Daniel Sanders5b864d02014-05-07 14:25:43 +0000831def : MipsPat<(f64 (sint_to_fp GPR32Opnd:$src)),
832 (PseudoCVT_D32_W GPR32Opnd:$src)>, FGR_32;
833def : MipsPat<(MipsTruncIntFP AFGR64Opnd:$src),
834 (TRUNC_W_D32 AFGR64Opnd:$src)>, FGR_32;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +0000835def : MipsPat<(f32 (fpround AFGR64Opnd:$src)),
Daniel Sanders5b864d02014-05-07 14:25:43 +0000836 (CVT_S_D32 AFGR64Opnd:$src)>, FGR_32;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +0000837def : MipsPat<(f64 (fpextend FGR32Opnd:$src)),
Daniel Sanders5b864d02014-05-07 14:25:43 +0000838 (CVT_D32_S FGR32Opnd:$src)>, FGR_32;
Bruno Cardoso Lopesa72a5052009-05-27 17:23:44 +0000839
Daniel Sanders5b864d02014-05-07 14:25:43 +0000840def : MipsPat<(f64 fpimm0), (DMTC1 ZERO_64)>, FGR_64;
841def : MipsPat<(f64 fpimm0neg), (FNEG_D64 (DMTC1 ZERO_64))>, FGR_64;
Akira Hatanaka2216f732011-11-07 21:38:58 +0000842
Daniel Sanders5b864d02014-05-07 14:25:43 +0000843def : MipsPat<(f64 (sint_to_fp GPR32Opnd:$src)),
844 (PseudoCVT_D64_W GPR32Opnd:$src)>, FGR_64;
845def : MipsPat<(f32 (sint_to_fp GPR64Opnd:$src)),
846 (EXTRACT_SUBREG (PseudoCVT_S_L GPR64Opnd:$src), sub_lo)>, FGR_64;
847def : MipsPat<(f64 (sint_to_fp GPR64Opnd:$src)),
848 (PseudoCVT_D64_L GPR64Opnd:$src)>, FGR_64;
Akira Hatanaka2216f732011-11-07 21:38:58 +0000849
Daniel Sanders5b864d02014-05-07 14:25:43 +0000850def : MipsPat<(MipsTruncIntFP FGR64Opnd:$src),
851 (TRUNC_W_D64 FGR64Opnd:$src)>, FGR_64;
852def : MipsPat<(MipsTruncIntFP FGR32Opnd:$src),
853 (TRUNC_L_S FGR32Opnd:$src)>, FGR_64;
854def : MipsPat<(MipsTruncIntFP FGR64Opnd:$src),
855 (TRUNC_L_D64 FGR64Opnd:$src)>, FGR_64;
Akira Hatanaka2216f732011-11-07 21:38:58 +0000856
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +0000857def : MipsPat<(f32 (fpround FGR64Opnd:$src)),
Daniel Sanders5b864d02014-05-07 14:25:43 +0000858 (CVT_S_D64 FGR64Opnd:$src)>, FGR_64;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +0000859def : MipsPat<(f64 (fpextend FGR32Opnd:$src)),
Daniel Sanders5b864d02014-05-07 14:25:43 +0000860 (CVT_D64_S FGR32Opnd:$src)>, FGR_64;
Akira Hatanaka69fb3d12013-02-15 21:20:45 +0000861
Akira Hatanakab1457302013-03-30 02:01:48 +0000862// Patterns for loads/stores with a reg+imm operand.
Zlatko Buljancba9f802016-07-11 07:41:56 +0000863let AdditionalPredicates = [NotInMicroMips] in {
864 let AddedComplexity = 40 in {
865 def : LoadRegImmPat<LWC1, f32, load>;
866 def : StoreRegImmPat<SWC1, f32>;
Akira Hatanaka69fb3d12013-02-15 21:20:45 +0000867
Zlatko Buljancba9f802016-07-11 07:41:56 +0000868 def : LoadRegImmPat<LDC164, f64, load>, FGR_64;
869 def : StoreRegImmPat<SDC164, f64>, FGR_64;
Akira Hatanaka69fb3d12013-02-15 21:20:45 +0000870
Zlatko Buljancba9f802016-07-11 07:41:56 +0000871 def : LoadRegImmPat<LDC1, f64, load>, FGR_32;
872 def : StoreRegImmPat<SDC1, f64>, FGR_32;
873 }
Akira Hatanaka69fb3d12013-02-15 21:20:45 +0000874}