blob: 1677ba6a98a30ee64f4f50e3099100c7e12148a4 [file] [log] [blame]
Anton Korobeynikov090323a2010-04-07 18:22:11 +00001//=- ARMScheduleA9.td - ARM Cortex-A9 Scheduling Definitions -*- tablegen -*-=//
Jim Grosbach7ea5fc02010-06-28 04:27:01 +00002//
Anton Korobeynikov090323a2010-04-07 18:22:11 +00003// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Jim Grosbach7ea5fc02010-06-28 04:27:01 +00007//
Anton Korobeynikov090323a2010-04-07 18:22:11 +00008//===----------------------------------------------------------------------===//
9//
10// This file defines the itinerary class data for the ARM Cortex A9 processors.
11//
12//===----------------------------------------------------------------------===//
13
14//
15// Ad-hoc scheduling information derived from pretty vague "Cortex-A9 Technical
16// Reference Manual".
17//
Anton Korobeynikov7d62e332010-04-18 20:31:01 +000018// Functional units
Evan Cheng73eac2a2010-10-03 02:03:59 +000019def A9_Issue0 : FuncUnit; // Issue 0
20def A9_Issue1 : FuncUnit; // Issue 1
21def A9_Branch : FuncUnit; // Branch
22def A9_ALU0 : FuncUnit; // ALU / MUL pipeline 0
23def A9_ALU1 : FuncUnit; // ALU pipeline 1
Evan Cheng89e6f672010-10-01 19:41:46 +000024def A9_AGU : FuncUnit; // Address generation unit for ld / st
Evan Cheng73eac2a2010-10-03 02:03:59 +000025def A9_NPipe : FuncUnit; // NEON pipeline
26def A9_MUX0 : FuncUnit; // AGU + NEON/FPU multiplexer
Evan Cheng39121582010-10-13 01:54:21 +000027def A9_LSUnit : FuncUnit; // L/S Unit
Anton Korobeynikov7d62e332010-04-18 20:31:01 +000028def A9_DRegsVFP: FuncUnit; // FP register set, VFP side
29def A9_DRegsN : FuncUnit; // FP register set, NEON side
30
Evan Cheng4a010fd2010-09-29 22:42:35 +000031// Bypasses
32def A9_LdBypass : Bypass;
33
Andrew Trickb2680c72012-06-05 03:44:43 +000034def CortexA9Itineraries : MultiIssueItineraries<
35 2, // IssueWidth - FIXME: A9_Issue0, A9_Issue1 are now redundant.
36 0, // MinLatency - FIXME: for misched, remove InstrStage for OOO operations.
37 2, // LoadLatency - optimistic, assumes bypass, overriden by OperandCycles.
38 10, // HighLatency - currently unused.
Evan Cheng73eac2a2010-10-03 02:03:59 +000039 [A9_Issue0, A9_Issue1, A9_Branch, A9_ALU0, A9_ALU1, A9_AGU, A9_NPipe, A9_MUX0,
Evan Cheng39121582010-10-13 01:54:21 +000040 A9_LSUnit, A9_DRegsVFP, A9_DRegsN],
Evan Cheng4a010fd2010-09-29 22:42:35 +000041 [A9_LdBypass], [
Anton Korobeynikov94d7fd82010-05-29 19:25:17 +000042 // Two fully-pipelined integer ALU pipelines
Evan Cheng2259d672010-09-29 00:49:25 +000043
Anton Korobeynikov94d7fd82010-05-29 19:25:17 +000044 //
45 // Move instructions, unconditional
Evan Cheng73eac2a2010-10-03 02:03:59 +000046 InstrItinData<IIC_iMOVi , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
47 InstrStage<1, [A9_ALU0, A9_ALU1]>], [1]>,
48 InstrItinData<IIC_iMOVr , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
49 InstrStage<1, [A9_ALU0, A9_ALU1]>], [1, 1]>,
50 InstrItinData<IIC_iMOVsi , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
51 InstrStage<1, [A9_ALU0, A9_ALU1]>], [1, 1]>,
52 InstrItinData<IIC_iMOVsr , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
53 InstrStage<2, [A9_ALU0, A9_ALU1]>], [2, 1, 1]>,
54 InstrItinData<IIC_iMOVix2 , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
55 InstrStage<1, [A9_ALU0, A9_ALU1]>,
56 InstrStage<1, [A9_ALU0, A9_ALU1]>], [2]>,
Evan Chengb8b0ad82011-01-20 08:34:58 +000057 InstrItinData<IIC_iMOVix2addpc,[InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
58 InstrStage<1, [A9_ALU0, A9_ALU1]>,
59 InstrStage<1, [A9_ALU0, A9_ALU1]>,
60 InstrStage<1, [A9_ALU0, A9_ALU1]>], [3]>,
61 InstrItinData<IIC_iMOVix2ld,[InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
62 InstrStage<1, [A9_ALU0, A9_ALU1]>,
63 InstrStage<1, [A9_ALU0, A9_ALU1]>,
64 InstrStage<1, [A9_MUX0], 0>,
65 InstrStage<1, [A9_AGU], 0>,
66 InstrStage<1, [A9_LSUnit]>], [5]>,
Evan Cheng2259d672010-09-29 00:49:25 +000067 //
68 // MVN instructions
Evan Cheng73eac2a2010-10-03 02:03:59 +000069 InstrItinData<IIC_iMVNi , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
70 InstrStage<1, [A9_ALU0, A9_ALU1]>],
Evan Cheng4a010fd2010-09-29 22:42:35 +000071 [1]>,
Evan Cheng73eac2a2010-10-03 02:03:59 +000072 InstrItinData<IIC_iMVNr , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
73 InstrStage<1, [A9_ALU0, A9_ALU1]>],
Evan Cheng4a010fd2010-09-29 22:42:35 +000074 [1, 1], [NoBypass, A9_LdBypass]>,
Evan Cheng73eac2a2010-10-03 02:03:59 +000075 InstrItinData<IIC_iMVNsi , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
76 InstrStage<2, [A9_ALU0, A9_ALU1]>],
Evan Cheng2fb20b12010-09-30 01:08:25 +000077 [2, 1]>,
Evan Cheng73eac2a2010-10-03 02:03:59 +000078 InstrItinData<IIC_iMVNsr , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
79 InstrStage<3, [A9_ALU0, A9_ALU1]>],
Evan Cheng2fb20b12010-09-30 01:08:25 +000080 [3, 1, 1]>,
Anton Korobeynikov94d7fd82010-05-29 19:25:17 +000081 //
82 // No operand cycles
Evan Cheng73eac2a2010-10-03 02:03:59 +000083 InstrItinData<IIC_iALUx , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
84 InstrStage<1, [A9_ALU0, A9_ALU1]>]>,
Anton Korobeynikov94d7fd82010-05-29 19:25:17 +000085 //
86 // Binary Instructions that produce a result
Evan Cheng73eac2a2010-10-03 02:03:59 +000087 InstrItinData<IIC_iALUi , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
88 InstrStage<1, [A9_ALU0, A9_ALU1]>],
Evan Cheng2fb20b12010-09-30 01:08:25 +000089 [1, 1], [NoBypass, A9_LdBypass]>,
Evan Cheng73eac2a2010-10-03 02:03:59 +000090 InstrItinData<IIC_iALUr , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
91 InstrStage<1, [A9_ALU0, A9_ALU1]>],
Evan Cheng2fb20b12010-09-30 01:08:25 +000092 [1, 1, 1], [NoBypass, A9_LdBypass, A9_LdBypass]>,
Evan Cheng73eac2a2010-10-03 02:03:59 +000093 InstrItinData<IIC_iALUsi, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
94 InstrStage<2, [A9_ALU0, A9_ALU1]>],
Evan Cheng2fb20b12010-09-30 01:08:25 +000095 [2, 1, 1], [NoBypass, A9_LdBypass, NoBypass]>,
Evan Cheng73eac2a2010-10-03 02:03:59 +000096 InstrItinData<IIC_iALUsir,[InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
97 InstrStage<2, [A9_ALU0, A9_ALU1]>],
Evan Cheng2fb20b12010-09-30 01:08:25 +000098 [2, 1, 1], [NoBypass, NoBypass, A9_LdBypass]>,
Evan Cheng73eac2a2010-10-03 02:03:59 +000099 InstrItinData<IIC_iALUsr, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
100 InstrStage<3, [A9_ALU0, A9_ALU1]>],
Evan Cheng2fb20b12010-09-30 01:08:25 +0000101 [3, 1, 1, 1],
Evan Cheng4a010fd2010-09-29 22:42:35 +0000102 [NoBypass, A9_LdBypass, NoBypass, NoBypass]>,
Anton Korobeynikov94d7fd82010-05-29 19:25:17 +0000103 //
Evan Chengc35d7bb2010-09-29 00:27:46 +0000104 // Bitwise Instructions that produce a result
Evan Cheng73eac2a2010-10-03 02:03:59 +0000105 InstrItinData<IIC_iBITi , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
106 InstrStage<1, [A9_ALU0, A9_ALU1]>], [1, 1]>,
107 InstrItinData<IIC_iBITr , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
108 InstrStage<1, [A9_ALU0, A9_ALU1]>], [1, 1, 1]>,
109 InstrItinData<IIC_iBITsi, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
110 InstrStage<2, [A9_ALU0, A9_ALU1]>], [2, 1, 1]>,
111 InstrItinData<IIC_iBITsr, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
112 InstrStage<3, [A9_ALU0, A9_ALU1]>], [3, 1, 1, 1]>,
Evan Chengc35d7bb2010-09-29 00:27:46 +0000113 //
Anton Korobeynikov94d7fd82010-05-29 19:25:17 +0000114 // Unary Instructions that produce a result
Evan Cheng2fb20b12010-09-30 01:08:25 +0000115
116 // CLZ, RBIT, etc.
Evan Cheng73eac2a2010-10-03 02:03:59 +0000117 InstrItinData<IIC_iUNAr , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
118 InstrStage<1, [A9_ALU0, A9_ALU1]>], [1, 1]>,
Evan Cheng2fb20b12010-09-30 01:08:25 +0000119
120 // BFC, BFI, UBFX, SBFX
Evan Cheng73eac2a2010-10-03 02:03:59 +0000121 InstrItinData<IIC_iUNAsi, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
122 InstrStage<2, [A9_ALU0, A9_ALU1]>], [2, 1]>,
Evan Cheng2fb20b12010-09-30 01:08:25 +0000123
Anton Korobeynikov94d7fd82010-05-29 19:25:17 +0000124 //
Evan Cheng62d626c2010-09-25 00:49:35 +0000125 // Zero and sign extension instructions
Evan Cheng73eac2a2010-10-03 02:03:59 +0000126 InstrItinData<IIC_iEXTr , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
127 InstrStage<1, [A9_ALU0, A9_ALU1]>], [2, 1]>,
128 InstrItinData<IIC_iEXTAr, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
129 InstrStage<2, [A9_ALU0, A9_ALU1]>], [3, 1, 1]>,
130 InstrItinData<IIC_iEXTAsr,[InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
131 InstrStage<3, [A9_ALU0, A9_ALU1]>], [3, 1, 1, 1]>,
Evan Cheng62d626c2010-09-25 00:49:35 +0000132 //
Anton Korobeynikov94d7fd82010-05-29 19:25:17 +0000133 // Compare instructions
Evan Cheng73eac2a2010-10-03 02:03:59 +0000134 InstrItinData<IIC_iCMPi , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
135 InstrStage<1, [A9_ALU0, A9_ALU1]>],
136 [1], [A9_LdBypass]>,
137 InstrItinData<IIC_iCMPr , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
138 InstrStage<1, [A9_ALU0, A9_ALU1]>],
139 [1, 1], [A9_LdBypass, A9_LdBypass]>,
Andrew Trick163a2442011-01-04 00:32:57 +0000140 InstrItinData<IIC_iCMPsi , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
141 InstrStage<2, [A9_ALU0, A9_ALU1]>],
Evan Cheng73eac2a2010-10-03 02:03:59 +0000142 [1, 1], [A9_LdBypass, NoBypass]>,
143 InstrItinData<IIC_iCMPsr , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
144 InstrStage<3, [A9_ALU0, A9_ALU1]>],
Evan Cheng2fb20b12010-09-30 01:08:25 +0000145 [1, 1, 1], [A9_LdBypass, NoBypass, NoBypass]>,
Anton Korobeynikov94d7fd82010-05-29 19:25:17 +0000146 //
Evan Cheng2259d672010-09-29 00:49:25 +0000147 // Test instructions
Evan Cheng73eac2a2010-10-03 02:03:59 +0000148 InstrItinData<IIC_iTSTi , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
149 InstrStage<1, [A9_ALU0, A9_ALU1]>], [1]>,
150 InstrItinData<IIC_iTSTr , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
151 InstrStage<1, [A9_ALU0, A9_ALU1]>], [1, 1]>,
152 InstrItinData<IIC_iTSTsi , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
153 InstrStage<2, [A9_ALU0, A9_ALU1]>], [1, 1]>,
154 InstrItinData<IIC_iTSTsr , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
155 InstrStage<3, [A9_ALU0, A9_ALU1]>], [1, 1, 1]>,
Evan Cheng2259d672010-09-29 00:49:25 +0000156 //
Anton Korobeynikov94d7fd82010-05-29 19:25:17 +0000157 // Move instructions, conditional
Evan Cheng2fb20b12010-09-30 01:08:25 +0000158 // FIXME: Correctly model the extra input dep on the destination.
Evan Cheng73eac2a2010-10-03 02:03:59 +0000159 InstrItinData<IIC_iCMOVi , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
160 InstrStage<1, [A9_ALU0, A9_ALU1]>], [1]>,
161 InstrItinData<IIC_iCMOVr , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
162 InstrStage<1, [A9_ALU0, A9_ALU1]>], [1, 1]>,
163 InstrItinData<IIC_iCMOVsi , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
164 InstrStage<1, [A9_ALU0, A9_ALU1]>], [1, 1]>,
165 InstrItinData<IIC_iCMOVsr , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
166 InstrStage<2, [A9_ALU0, A9_ALU1]>], [2, 1, 1]>,
Evan Cheng79ff5232010-11-13 05:14:20 +0000167 InstrItinData<IIC_iCMOVix2, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
168 InstrStage<1, [A9_ALU0, A9_ALU1]>,
169 InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
170 InstrStage<1, [A9_ALU0, A9_ALU1]>], [2]>,
Anton Korobeynikov94d7fd82010-05-29 19:25:17 +0000171
172 // Integer multiply pipeline
173 //
Evan Cheng73eac2a2010-10-03 02:03:59 +0000174 InstrItinData<IIC_iMUL16 , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
175 InstrStage<2, [A9_ALU0]>], [3, 1, 1]>,
176 InstrItinData<IIC_iMAC16 , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
177 InstrStage<2, [A9_ALU0]>],
178 [3, 1, 1, 1]>,
179 InstrItinData<IIC_iMUL32 , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
180 InstrStage<2, [A9_ALU0]>], [4, 1, 1]>,
181 InstrItinData<IIC_iMAC32 , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
182 InstrStage<2, [A9_ALU0]>],
183 [4, 1, 1, 1]>,
184 InstrItinData<IIC_iMUL64 , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
185 InstrStage<3, [A9_ALU0]>], [4, 5, 1, 1]>,
186 InstrItinData<IIC_iMAC64 , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
187 InstrStage<3, [A9_ALU0]>],
188 [4, 5, 1, 1]>,
Anton Korobeynikov2a21aef2010-05-29 19:25:34 +0000189 // Integer load pipeline
190 // FIXME: The timings are some rough approximations
191 //
192 // Immediate offset
Evan Cheng73eac2a2010-10-03 02:03:59 +0000193 InstrItinData<IIC_iLoad_i , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
Evan Chenga3178152010-10-01 22:52:29 +0000194 InstrStage<1, [A9_MUX0], 0>,
Evan Cheng634ab6c2010-11-03 00:40:22 +0000195 InstrStage<1, [A9_AGU], 0>,
Evan Cheng39121582010-10-13 01:54:21 +0000196 InstrStage<1, [A9_LSUnit]>],
Evan Cheng2fb20b12010-09-30 01:08:25 +0000197 [3, 1], [A9_LdBypass]>,
Evan Cheng73eac2a2010-10-03 02:03:59 +0000198 InstrItinData<IIC_iLoad_bh_i, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
Evan Chenga3178152010-10-01 22:52:29 +0000199 InstrStage<1, [A9_MUX0], 0>,
Evan Cheng634ab6c2010-11-03 00:40:22 +0000200 InstrStage<2, [A9_AGU], 0>,
Evan Cheng39121582010-10-13 01:54:21 +0000201 InstrStage<1, [A9_LSUnit]>],
Evan Cheng2fb20b12010-09-30 01:08:25 +0000202 [4, 1], [A9_LdBypass]>,
203 // FIXME: If address is 64-bit aligned, AGU cycles is 1.
Evan Cheng73eac2a2010-10-03 02:03:59 +0000204 InstrItinData<IIC_iLoad_d_i , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
Evan Chenga3178152010-10-01 22:52:29 +0000205 InstrStage<1, [A9_MUX0], 0>,
Evan Cheng634ab6c2010-11-03 00:40:22 +0000206 InstrStage<2, [A9_AGU], 0>,
Evan Cheng39121582010-10-13 01:54:21 +0000207 InstrStage<1, [A9_LSUnit]>],
Evan Cheng2fb20b12010-09-30 01:08:25 +0000208 [3, 3, 1], [A9_LdBypass]>,
Anton Korobeynikov2a21aef2010-05-29 19:25:34 +0000209 //
210 // Register offset
Evan Cheng73eac2a2010-10-03 02:03:59 +0000211 InstrItinData<IIC_iLoad_r , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
Evan Chenga3178152010-10-01 22:52:29 +0000212 InstrStage<1, [A9_MUX0], 0>,
Evan Cheng634ab6c2010-11-03 00:40:22 +0000213 InstrStage<1, [A9_AGU], 0>,
Evan Cheng39121582010-10-13 01:54:21 +0000214 InstrStage<1, [A9_LSUnit]>],
Evan Cheng2fb20b12010-09-30 01:08:25 +0000215 [3, 1, 1], [A9_LdBypass]>,
Evan Cheng73eac2a2010-10-03 02:03:59 +0000216 InstrItinData<IIC_iLoad_bh_r, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
Evan Chenga3178152010-10-01 22:52:29 +0000217 InstrStage<1, [A9_MUX0], 0>,
Evan Cheng634ab6c2010-11-03 00:40:22 +0000218 InstrStage<2, [A9_AGU], 0>,
Evan Cheng39121582010-10-13 01:54:21 +0000219 InstrStage<1, [A9_LSUnit]>],
Evan Cheng2fb20b12010-09-30 01:08:25 +0000220 [4, 1, 1], [A9_LdBypass]>,
Evan Cheng73eac2a2010-10-03 02:03:59 +0000221 InstrItinData<IIC_iLoad_d_r , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
Evan Chenga3178152010-10-01 22:52:29 +0000222 InstrStage<1, [A9_MUX0], 0>,
Evan Cheng634ab6c2010-11-03 00:40:22 +0000223 InstrStage<2, [A9_AGU], 0>,
Evan Cheng39121582010-10-13 01:54:21 +0000224 InstrStage<1, [A9_LSUnit]>],
Evan Cheng2fb20b12010-09-30 01:08:25 +0000225 [3, 3, 1, 1], [A9_LdBypass]>,
Anton Korobeynikov2a21aef2010-05-29 19:25:34 +0000226 //
227 // Scaled register offset
Evan Cheng73eac2a2010-10-03 02:03:59 +0000228 InstrItinData<IIC_iLoad_si , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
Evan Chenga3178152010-10-01 22:52:29 +0000229 InstrStage<1, [A9_MUX0], 0>,
Evan Cheng634ab6c2010-11-03 00:40:22 +0000230 InstrStage<1, [A9_AGU], 0>,
231 InstrStage<1, [A9_LSUnit], 0>],
Evan Cheng2fb20b12010-09-30 01:08:25 +0000232 [4, 1, 1], [A9_LdBypass]>,
Evan Cheng73eac2a2010-10-03 02:03:59 +0000233 InstrItinData<IIC_iLoad_bh_si,[InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
Evan Chenga3178152010-10-01 22:52:29 +0000234 InstrStage<1, [A9_MUX0], 0>,
Evan Cheng634ab6c2010-11-03 00:40:22 +0000235 InstrStage<2, [A9_AGU], 0>,
Evan Cheng39121582010-10-13 01:54:21 +0000236 InstrStage<1, [A9_LSUnit]>],
Evan Cheng2fb20b12010-09-30 01:08:25 +0000237 [5, 1, 1], [A9_LdBypass]>,
Anton Korobeynikov2a21aef2010-05-29 19:25:34 +0000238 //
239 // Immediate offset with update
Evan Cheng73eac2a2010-10-03 02:03:59 +0000240 InstrItinData<IIC_iLoad_iu , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
Evan Chenga3178152010-10-01 22:52:29 +0000241 InstrStage<1, [A9_MUX0], 0>,
Evan Cheng634ab6c2010-11-03 00:40:22 +0000242 InstrStage<1, [A9_AGU], 0>,
Evan Cheng39121582010-10-13 01:54:21 +0000243 InstrStage<1, [A9_LSUnit]>],
Evan Cheng2fb20b12010-09-30 01:08:25 +0000244 [3, 2, 1], [A9_LdBypass]>,
Evan Cheng73eac2a2010-10-03 02:03:59 +0000245 InstrItinData<IIC_iLoad_bh_iu,[InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
Evan Chenga3178152010-10-01 22:52:29 +0000246 InstrStage<1, [A9_MUX0], 0>,
Evan Cheng634ab6c2010-11-03 00:40:22 +0000247 InstrStage<2, [A9_AGU], 0>,
Evan Cheng39121582010-10-13 01:54:21 +0000248 InstrStage<1, [A9_LSUnit]>],
Evan Cheng2fb20b12010-09-30 01:08:25 +0000249 [4, 3, 1], [A9_LdBypass]>,
Anton Korobeynikov2a21aef2010-05-29 19:25:34 +0000250 //
251 // Register offset with update
Evan Cheng73eac2a2010-10-03 02:03:59 +0000252 InstrItinData<IIC_iLoad_ru , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
Evan Chenga3178152010-10-01 22:52:29 +0000253 InstrStage<1, [A9_MUX0], 0>,
Evan Cheng634ab6c2010-11-03 00:40:22 +0000254 InstrStage<1, [A9_AGU], 0>,
Evan Cheng39121582010-10-13 01:54:21 +0000255 InstrStage<1, [A9_LSUnit]>],
Evan Cheng2fb20b12010-09-30 01:08:25 +0000256 [3, 2, 1, 1], [A9_LdBypass]>,
Evan Cheng73eac2a2010-10-03 02:03:59 +0000257 InstrItinData<IIC_iLoad_bh_ru,[InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
Evan Chenga3178152010-10-01 22:52:29 +0000258 InstrStage<1, [A9_MUX0], 0>,
Evan Cheng634ab6c2010-11-03 00:40:22 +0000259 InstrStage<2, [A9_AGU], 0>,
Evan Cheng39121582010-10-13 01:54:21 +0000260 InstrStage<1, [A9_LSUnit]>],
Evan Cheng2fb20b12010-09-30 01:08:25 +0000261 [4, 3, 1, 1], [A9_LdBypass]>,
Evan Cheng73eac2a2010-10-03 02:03:59 +0000262 InstrItinData<IIC_iLoad_d_ru, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
Evan Chenga3178152010-10-01 22:52:29 +0000263 InstrStage<1, [A9_MUX0], 0>,
Evan Cheng634ab6c2010-11-03 00:40:22 +0000264 InstrStage<2, [A9_AGU], 0>,
Evan Cheng39121582010-10-13 01:54:21 +0000265 InstrStage<1, [A9_LSUnit]>],
Evan Cheng2fb20b12010-09-30 01:08:25 +0000266 [3, 3, 1, 1], [A9_LdBypass]>,
Anton Korobeynikov2a21aef2010-05-29 19:25:34 +0000267 //
268 // Scaled register offset with update
Evan Cheng73eac2a2010-10-03 02:03:59 +0000269 InstrItinData<IIC_iLoad_siu , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
Evan Chenga3178152010-10-01 22:52:29 +0000270 InstrStage<1, [A9_MUX0], 0>,
Evan Cheng634ab6c2010-11-03 00:40:22 +0000271 InstrStage<1, [A9_AGU], 0>,
Evan Cheng39121582010-10-13 01:54:21 +0000272 InstrStage<1, [A9_LSUnit]>],
Evan Cheng2fb20b12010-09-30 01:08:25 +0000273 [4, 3, 1, 1], [A9_LdBypass]>,
Evan Cheng73eac2a2010-10-03 02:03:59 +0000274 InstrItinData<IIC_iLoad_bh_siu,[InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
Evan Chenga3178152010-10-01 22:52:29 +0000275 InstrStage<1, [A9_MUX0], 0>,
Evan Cheng634ab6c2010-11-03 00:40:22 +0000276 InstrStage<2, [A9_AGU], 0>,
Evan Cheng39121582010-10-13 01:54:21 +0000277 InstrStage<1, [A9_LSUnit]>],
Evan Cheng89e6f672010-10-01 19:41:46 +0000278 [5, 4, 1, 1], [A9_LdBypass]>,
Anton Korobeynikov2a21aef2010-05-29 19:25:34 +0000279 //
Evan Cheng49d4c0b2010-10-06 06:27:31 +0000280 // Load multiple, def is the 5th operand.
Evan Cheng05f13e92010-10-09 01:03:04 +0000281 // FIXME: This assumes 3 to 4 registers.
Evan Cheng49d4c0b2010-10-06 06:27:31 +0000282 InstrItinData<IIC_iLoad_m , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
Evan Chenga3178152010-10-01 22:52:29 +0000283 InstrStage<1, [A9_MUX0], 0>,
Evan Cheng39121582010-10-13 01:54:21 +0000284 InstrStage<2, [A9_AGU], 1>,
285 InstrStage<2, [A9_LSUnit]>],
Evan Cheng49d4c0b2010-10-06 06:27:31 +0000286 [1, 1, 1, 1, 3],
Andrew Trickf161e392012-07-02 18:10:42 +0000287 [NoBypass, NoBypass, NoBypass, NoBypass, A9_LdBypass],
288 -1>, // dynamic uops
Evan Cheng49d4c0b2010-10-06 06:27:31 +0000289 //
290 // Load multiple + update, defs are the 1st and 5th operands.
291 InstrItinData<IIC_iLoad_mu , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
292 InstrStage<1, [A9_MUX0], 0>,
Evan Cheng39121582010-10-13 01:54:21 +0000293 InstrStage<2, [A9_AGU], 1>,
294 InstrStage<2, [A9_LSUnit]>],
Evan Cheng49d4c0b2010-10-06 06:27:31 +0000295 [2, 1, 1, 1, 3],
Andrew Trickf161e392012-07-02 18:10:42 +0000296 [NoBypass, NoBypass, NoBypass, NoBypass, A9_LdBypass],
297 -1>, // dynamic uops
Evan Cheng722cd122010-09-08 22:57:08 +0000298 //
299 // Load multiple plus branch
Evan Cheng49d4c0b2010-10-06 06:27:31 +0000300 InstrItinData<IIC_iLoad_mBr, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
Evan Chenga3178152010-10-01 22:52:29 +0000301 InstrStage<1, [A9_MUX0], 0>,
Evan Cheng39121582010-10-13 01:54:21 +0000302 InstrStage<1, [A9_AGU], 1>,
303 InstrStage<2, [A9_LSUnit]>,
Evan Cheng49d4c0b2010-10-06 06:27:31 +0000304 InstrStage<1, [A9_Branch]>],
305 [1, 2, 1, 1, 3],
Andrew Trickf161e392012-07-02 18:10:42 +0000306 [NoBypass, NoBypass, NoBypass, NoBypass, A9_LdBypass],
307 -1>, // dynamic uops
Evan Cheng49d4c0b2010-10-06 06:27:31 +0000308 //
309 // Pop, def is the 3rd operand.
310 InstrItinData<IIC_iPop , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
311 InstrStage<1, [A9_MUX0], 0>,
Evan Cheng39121582010-10-13 01:54:21 +0000312 InstrStage<2, [A9_AGU], 1>,
313 InstrStage<2, [A9_LSUnit]>],
Evan Cheng49d4c0b2010-10-06 06:27:31 +0000314 [1, 1, 3],
Andrew Trickf161e392012-07-02 18:10:42 +0000315 [NoBypass, NoBypass, A9_LdBypass],
316 -1>, // dynamic uops
Evan Cheng49d4c0b2010-10-06 06:27:31 +0000317 //
318 // Pop + branch, def is the 3rd operand.
319 InstrItinData<IIC_iPop_Br, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
320 InstrStage<1, [A9_MUX0], 0>,
Evan Cheng39121582010-10-13 01:54:21 +0000321 InstrStage<2, [A9_AGU], 1>,
322 InstrStage<2, [A9_LSUnit]>,
Evan Cheng49d4c0b2010-10-06 06:27:31 +0000323 InstrStage<1, [A9_Branch]>],
324 [1, 1, 3],
Andrew Trickf161e392012-07-02 18:10:42 +0000325 [NoBypass, NoBypass, A9_LdBypass],
326 -1>, // dynamic uops
Evan Chenge37da032010-09-24 22:41:41 +0000327 //
328 // iLoadi + iALUr for t2LDRpci_pic.
Evan Cheng73eac2a2010-10-03 02:03:59 +0000329 InstrItinData<IIC_iLoadiALU, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
Evan Chenga3178152010-10-01 22:52:29 +0000330 InstrStage<1, [A9_MUX0], 0>,
Evan Cheng634ab6c2010-11-03 00:40:22 +0000331 InstrStage<1, [A9_AGU], 0>,
Evan Cheng39121582010-10-13 01:54:21 +0000332 InstrStage<1, [A9_LSUnit]>,
Evan Cheng73eac2a2010-10-03 02:03:59 +0000333 InstrStage<1, [A9_ALU0, A9_ALU1]>],
Evan Cheng4a010fd2010-09-29 22:42:35 +0000334 [2, 1]>,
Evan Chenge37da032010-09-24 22:41:41 +0000335
Anton Korobeynikov2a21aef2010-05-29 19:25:34 +0000336 // Integer store pipeline
337 ///
338 // Immediate offset
Evan Cheng73eac2a2010-10-03 02:03:59 +0000339 InstrItinData<IIC_iStore_i , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
Evan Chenga3178152010-10-01 22:52:29 +0000340 InstrStage<1, [A9_MUX0], 0>,
Evan Cheng634ab6c2010-11-03 00:40:22 +0000341 InstrStage<1, [A9_AGU], 0>,
Evan Cheng39121582010-10-13 01:54:21 +0000342 InstrStage<1, [A9_LSUnit]>], [1, 1]>,
Evan Cheng73eac2a2010-10-03 02:03:59 +0000343 InstrItinData<IIC_iStore_bh_i,[InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
Evan Chenga3178152010-10-01 22:52:29 +0000344 InstrStage<1, [A9_MUX0], 0>,
Evan Cheng39121582010-10-13 01:54:21 +0000345 InstrStage<2, [A9_AGU], 1>,
346 InstrStage<1, [A9_LSUnit]>], [1, 1]>,
Evan Cheng2fb20b12010-09-30 01:08:25 +0000347 // FIXME: If address is 64-bit aligned, AGU cycles is 1.
Evan Cheng73eac2a2010-10-03 02:03:59 +0000348 InstrItinData<IIC_iStore_d_i, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
Evan Chenga3178152010-10-01 22:52:29 +0000349 InstrStage<1, [A9_MUX0], 0>,
Evan Cheng39121582010-10-13 01:54:21 +0000350 InstrStage<2, [A9_AGU], 1>,
351 InstrStage<1, [A9_LSUnit]>], [1, 1]>,
Anton Korobeynikov2a21aef2010-05-29 19:25:34 +0000352 //
353 // Register offset
Evan Cheng73eac2a2010-10-03 02:03:59 +0000354 InstrItinData<IIC_iStore_r , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
Evan Chenga3178152010-10-01 22:52:29 +0000355 InstrStage<1, [A9_MUX0], 0>,
Evan Cheng634ab6c2010-11-03 00:40:22 +0000356 InstrStage<1, [A9_AGU], 0>,
Evan Cheng39121582010-10-13 01:54:21 +0000357 InstrStage<1, [A9_LSUnit]>], [1, 1, 1]>,
Evan Cheng73eac2a2010-10-03 02:03:59 +0000358 InstrItinData<IIC_iStore_bh_r,[InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
Evan Chenga3178152010-10-01 22:52:29 +0000359 InstrStage<1, [A9_MUX0], 0>,
Evan Cheng39121582010-10-13 01:54:21 +0000360 InstrStage<2, [A9_AGU], 1>,
361 InstrStage<1, [A9_LSUnit]>], [1, 1, 1]>,
Evan Cheng73eac2a2010-10-03 02:03:59 +0000362 InstrItinData<IIC_iStore_d_r, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
Evan Chenga3178152010-10-01 22:52:29 +0000363 InstrStage<1, [A9_MUX0], 0>,
Evan Cheng39121582010-10-13 01:54:21 +0000364 InstrStage<2, [A9_AGU], 1>,
365 InstrStage<1, [A9_LSUnit]>], [1, 1, 1]>,
Anton Korobeynikov2a21aef2010-05-29 19:25:34 +0000366 //
367 // Scaled register offset
Evan Cheng73eac2a2010-10-03 02:03:59 +0000368 InstrItinData<IIC_iStore_si , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
369 InstrStage<1, [A9_MUX0], 0>,
Evan Cheng634ab6c2010-11-03 00:40:22 +0000370 InstrStage<1, [A9_AGU], 0>,
Evan Cheng39121582010-10-13 01:54:21 +0000371 InstrStage<1, [A9_LSUnit]>], [1, 1, 1]>,
Evan Cheng73eac2a2010-10-03 02:03:59 +0000372 InstrItinData<IIC_iStore_bh_si,[InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
Evan Chenga3178152010-10-01 22:52:29 +0000373 InstrStage<1, [A9_MUX0], 0>,
Evan Cheng39121582010-10-13 01:54:21 +0000374 InstrStage<2, [A9_AGU], 1>,
375 InstrStage<1, [A9_LSUnit]>], [1, 1, 1]>,
Anton Korobeynikov2a21aef2010-05-29 19:25:34 +0000376 //
377 // Immediate offset with update
Evan Cheng73eac2a2010-10-03 02:03:59 +0000378 InstrItinData<IIC_iStore_iu , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
379 InstrStage<1, [A9_MUX0], 0>,
Evan Cheng634ab6c2010-11-03 00:40:22 +0000380 InstrStage<1, [A9_AGU], 0>,
Evan Cheng39121582010-10-13 01:54:21 +0000381 InstrStage<1, [A9_LSUnit]>], [2, 1, 1]>,
Evan Cheng73eac2a2010-10-03 02:03:59 +0000382 InstrItinData<IIC_iStore_bh_iu,[InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
Evan Chenga3178152010-10-01 22:52:29 +0000383 InstrStage<1, [A9_MUX0], 0>,
Evan Cheng39121582010-10-13 01:54:21 +0000384 InstrStage<2, [A9_AGU], 1>,
385 InstrStage<1, [A9_LSUnit]>], [3, 1, 1]>,
Anton Korobeynikov2a21aef2010-05-29 19:25:34 +0000386 //
387 // Register offset with update
Evan Cheng73eac2a2010-10-03 02:03:59 +0000388 InstrItinData<IIC_iStore_ru , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
389 InstrStage<1, [A9_MUX0], 0>,
Evan Cheng634ab6c2010-11-03 00:40:22 +0000390 InstrStage<1, [A9_AGU], 0>,
Evan Cheng39121582010-10-13 01:54:21 +0000391 InstrStage<1, [A9_LSUnit]>],
Evan Cheng73eac2a2010-10-03 02:03:59 +0000392 [2, 1, 1, 1]>,
393 InstrItinData<IIC_iStore_bh_ru,[InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
Evan Chenga3178152010-10-01 22:52:29 +0000394 InstrStage<1, [A9_MUX0], 0>,
Evan Cheng39121582010-10-13 01:54:21 +0000395 InstrStage<2, [A9_AGU], 1>,
396 InstrStage<1, [A9_LSUnit]>],
Evan Cheng89e6f672010-10-01 19:41:46 +0000397 [3, 1, 1, 1]>,
Evan Cheng73eac2a2010-10-03 02:03:59 +0000398 InstrItinData<IIC_iStore_d_ru, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
399 InstrStage<1, [A9_MUX0], 0>,
Evan Cheng39121582010-10-13 01:54:21 +0000400 InstrStage<2, [A9_AGU], 1>,
401 InstrStage<1, [A9_LSUnit]>],
Evan Cheng73eac2a2010-10-03 02:03:59 +0000402 [3, 1, 1, 1]>,
Anton Korobeynikov2a21aef2010-05-29 19:25:34 +0000403 //
404 // Scaled register offset with update
Evan Cheng73eac2a2010-10-03 02:03:59 +0000405 InstrItinData<IIC_iStore_siu, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
406 InstrStage<1, [A9_MUX0], 0>,
Evan Cheng634ab6c2010-11-03 00:40:22 +0000407 InstrStage<1, [A9_AGU], 0>,
Evan Cheng39121582010-10-13 01:54:21 +0000408 InstrStage<1, [A9_LSUnit]>],
Evan Cheng73eac2a2010-10-03 02:03:59 +0000409 [2, 1, 1, 1]>,
410 InstrItinData<IIC_iStore_bh_siu, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
411 InstrStage<1, [A9_MUX0], 0>,
Evan Cheng39121582010-10-13 01:54:21 +0000412 InstrStage<2, [A9_AGU], 1>,
413 InstrStage<1, [A9_LSUnit]>],
Evan Cheng73eac2a2010-10-03 02:03:59 +0000414 [3, 1, 1, 1]>,
Anton Korobeynikov2a21aef2010-05-29 19:25:34 +0000415 //
416 // Store multiple
Evan Cheng49d4c0b2010-10-06 06:27:31 +0000417 InstrItinData<IIC_iStore_m , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
Evan Chenga3178152010-10-01 22:52:29 +0000418 InstrStage<1, [A9_MUX0], 0>,
Evan Cheng634ab6c2010-11-03 00:40:22 +0000419 InstrStage<1, [A9_AGU], 0>,
Andrew Trickf161e392012-07-02 18:10:42 +0000420 InstrStage<2, [A9_LSUnit]>],
421 [], [], -1>, // dynamic uops
Evan Cheng49d4c0b2010-10-06 06:27:31 +0000422 //
423 // Store multiple + update
424 InstrItinData<IIC_iStore_mu, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
425 InstrStage<1, [A9_MUX0], 0>,
Evan Cheng634ab6c2010-11-03 00:40:22 +0000426 InstrStage<1, [A9_AGU], 0>,
Andrew Trickf161e392012-07-02 18:10:42 +0000427 InstrStage<2, [A9_LSUnit]>],
428 [2], [], -1>, // dynamic uops
Evan Cheng8740ee32010-11-03 06:34:55 +0000429 //
430 // Preload
431 InstrItinData<IIC_Preload, [InstrStage<1, [A9_Issue0, A9_Issue1]>], [1, 1]>,
432
Anton Korobeynikov94d7fd82010-05-29 19:25:17 +0000433 // Branch
434 //
435 // no delay slots, so the latency of a branch is unimportant
Evan Cheng49d4c0b2010-10-06 06:27:31 +0000436 InstrItinData<IIC_Br , [InstrStage<1, [A9_Issue0], 0>,
437 InstrStage<1, [A9_Issue1], 0>,
438 InstrStage<1, [A9_Branch]>]>,
Anton Korobeynikov94d7fd82010-05-29 19:25:17 +0000439
Anton Korobeynikov090323a2010-04-07 18:22:11 +0000440 // VFP and NEON shares the same register file. This means that every VFP
441 // instruction should wait for full completion of the consecutive NEON
442 // instruction and vice-versa. We model this behavior with two artificial FUs:
443 // DRegsVFP and DRegsVFP.
444 //
445 // Every VFP instruction:
446 // - Acquires DRegsVFP resource for 1 cycle
447 // - Reserves DRegsN resource for the whole duration (including time to
448 // register file writeback!).
449 // Every NEON instruction does the same but with FUs swapped.
450 //
Jim Grosbach7ea5fc02010-06-28 04:27:01 +0000451 // Since the reserved FU cannot be acquired, this models precisely
452 // "cross-domain" stalls.
Anton Korobeynikov090323a2010-04-07 18:22:11 +0000453
454 // VFP
455 // Issue through integer pipeline, and execute in NEON unit.
456
457 // FP Special Register to Integer Register File Move
Evan Chenge790afc2010-10-11 23:41:41 +0000458 InstrItinData<IIC_fpSTAT , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
Evan Chenga3178152010-10-01 22:52:29 +0000459 InstrStage<1, [A9_MUX0], 0>,
Evan Chenge790afc2010-10-11 23:41:41 +0000460 InstrStage<1, [A9_DRegsVFP], 0, Required>,
461 InstrStage<2, [A9_DRegsN], 0, Reserved>,
Evan Cheng99cce362010-10-29 23:16:55 +0000462 InstrStage<1, [A9_NPipe]>],
463 [1]>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +0000464 //
465 // Single-precision FP Unary
Evan Chenge790afc2010-10-11 23:41:41 +0000466 InstrItinData<IIC_fpUNA32 , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
467 InstrStage<1, [A9_MUX0], 0>,
468 InstrStage<1, [A9_DRegsVFP], 0, Required>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +0000469 // Extra latency cycles since wbck is 2 cycles
Anton Korobeynikov7d62e332010-04-18 20:31:01 +0000470 InstrStage<3, [A9_DRegsN], 0, Reserved>,
Evan Chenga3178152010-10-01 22:52:29 +0000471 InstrStage<1, [A9_NPipe]>],
Evan Cheng89e6f672010-10-01 19:41:46 +0000472 [1, 1]>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +0000473 //
474 // Double-precision FP Unary
Evan Chenge790afc2010-10-11 23:41:41 +0000475 InstrItinData<IIC_fpUNA64 , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
476 InstrStage<1, [A9_MUX0], 0>,
477 InstrStage<1, [A9_DRegsVFP], 0, Required>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +0000478 // Extra latency cycles since wbck is 2 cycles
Anton Korobeynikov7d62e332010-04-18 20:31:01 +0000479 InstrStage<3, [A9_DRegsN], 0, Reserved>,
Evan Chenga3178152010-10-01 22:52:29 +0000480 InstrStage<1, [A9_NPipe]>],
Evan Cheng89e6f672010-10-01 19:41:46 +0000481 [1, 1]>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +0000482
483 //
484 // Single-precision FP Compare
Evan Chenge790afc2010-10-11 23:41:41 +0000485 InstrItinData<IIC_fpCMP32 , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
486 InstrStage<1, [A9_MUX0], 0>,
487 InstrStage<1, [A9_DRegsVFP], 0, Required>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +0000488 // Extra latency cycles since wbck is 4 cycles
Anton Korobeynikov7d62e332010-04-18 20:31:01 +0000489 InstrStage<5, [A9_DRegsN], 0, Reserved>,
Evan Chenga3178152010-10-01 22:52:29 +0000490 InstrStage<1, [A9_NPipe]>],
Evan Cheng89e6f672010-10-01 19:41:46 +0000491 [1, 1]>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +0000492 //
493 // Double-precision FP Compare
Evan Chenge790afc2010-10-11 23:41:41 +0000494 InstrItinData<IIC_fpCMP64 , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
495 InstrStage<1, [A9_MUX0], 0>,
496 InstrStage<1, [A9_DRegsVFP], 0, Required>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +0000497 // Extra latency cycles since wbck is 4 cycles
Anton Korobeynikov7d62e332010-04-18 20:31:01 +0000498 InstrStage<5, [A9_DRegsN], 0, Reserved>,
Evan Chenga3178152010-10-01 22:52:29 +0000499 InstrStage<1, [A9_NPipe]>],
Evan Cheng89e6f672010-10-01 19:41:46 +0000500 [1, 1]>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +0000501 //
502 // Single to Double FP Convert
Evan Chenge790afc2010-10-11 23:41:41 +0000503 InstrItinData<IIC_fpCVTSD , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
Evan Chenga3178152010-10-01 22:52:29 +0000504 InstrStage<1, [A9_MUX0], 0>,
Evan Chenge790afc2010-10-11 23:41:41 +0000505 InstrStage<1, [A9_DRegsVFP], 0, Required>,
506 InstrStage<5, [A9_DRegsN], 0, Reserved>,
Evan Chenga3178152010-10-01 22:52:29 +0000507 InstrStage<1, [A9_NPipe]>],
Evan Cheng89e6f672010-10-01 19:41:46 +0000508 [4, 1]>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +0000509 //
510 // Double to Single FP Convert
Evan Chenge790afc2010-10-11 23:41:41 +0000511 InstrItinData<IIC_fpCVTDS , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
Evan Chenga3178152010-10-01 22:52:29 +0000512 InstrStage<1, [A9_MUX0], 0>,
Evan Chenge790afc2010-10-11 23:41:41 +0000513 InstrStage<1, [A9_DRegsVFP], 0, Required>,
514 InstrStage<5, [A9_DRegsN], 0, Reserved>,
Evan Chenga3178152010-10-01 22:52:29 +0000515 InstrStage<1, [A9_NPipe]>],
Evan Cheng89e6f672010-10-01 19:41:46 +0000516 [4, 1]>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +0000517
518 //
519 // Single to Half FP Convert
Evan Chenge790afc2010-10-11 23:41:41 +0000520 InstrItinData<IIC_fpCVTSH , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
Evan Chenga3178152010-10-01 22:52:29 +0000521 InstrStage<1, [A9_MUX0], 0>,
Evan Chenge790afc2010-10-11 23:41:41 +0000522 InstrStage<1, [A9_DRegsVFP], 0, Required>,
523 InstrStage<5, [A9_DRegsN], 0, Reserved>,
Evan Chenga3178152010-10-01 22:52:29 +0000524 InstrStage<1, [A9_NPipe]>],
Evan Cheng89e6f672010-10-01 19:41:46 +0000525 [4, 1]>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +0000526 //
527 // Half to Single FP Convert
Evan Chenge790afc2010-10-11 23:41:41 +0000528 InstrItinData<IIC_fpCVTHS , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
Evan Chenga3178152010-10-01 22:52:29 +0000529 InstrStage<1, [A9_MUX0], 0>,
Evan Chenge790afc2010-10-11 23:41:41 +0000530 InstrStage<1, [A9_DRegsVFP], 0, Required>,
531 InstrStage<3, [A9_DRegsN], 0, Reserved>,
Evan Chenga3178152010-10-01 22:52:29 +0000532 InstrStage<1, [A9_NPipe]>],
Evan Cheng89e6f672010-10-01 19:41:46 +0000533 [2, 1]>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +0000534
535 //
536 // Single-Precision FP to Integer Convert
Evan Chenge790afc2010-10-11 23:41:41 +0000537 InstrItinData<IIC_fpCVTSI , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
Evan Chenga3178152010-10-01 22:52:29 +0000538 InstrStage<1, [A9_MUX0], 0>,
Evan Chenge790afc2010-10-11 23:41:41 +0000539 InstrStage<1, [A9_DRegsVFP], 0, Required>,
540 InstrStage<5, [A9_DRegsN], 0, Reserved>,
Evan Chenga3178152010-10-01 22:52:29 +0000541 InstrStage<1, [A9_NPipe]>],
Evan Cheng89e6f672010-10-01 19:41:46 +0000542 [4, 1]>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +0000543 //
544 // Double-Precision FP to Integer Convert
Evan Chenge790afc2010-10-11 23:41:41 +0000545 InstrItinData<IIC_fpCVTDI , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
Evan Chenga3178152010-10-01 22:52:29 +0000546 InstrStage<1, [A9_MUX0], 0>,
Evan Chenge790afc2010-10-11 23:41:41 +0000547 InstrStage<1, [A9_DRegsVFP], 0, Required>,
548 InstrStage<5, [A9_DRegsN], 0, Reserved>,
Evan Chenga3178152010-10-01 22:52:29 +0000549 InstrStage<1, [A9_NPipe]>],
Evan Cheng89e6f672010-10-01 19:41:46 +0000550 [4, 1]>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +0000551 //
552 // Integer to Single-Precision FP Convert
Evan Chenge790afc2010-10-11 23:41:41 +0000553 InstrItinData<IIC_fpCVTIS , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
Evan Chenga3178152010-10-01 22:52:29 +0000554 InstrStage<1, [A9_MUX0], 0>,
Evan Chenge790afc2010-10-11 23:41:41 +0000555 InstrStage<1, [A9_DRegsVFP], 0, Required>,
556 InstrStage<5, [A9_DRegsN], 0, Reserved>,
Evan Chenga3178152010-10-01 22:52:29 +0000557 InstrStage<1, [A9_NPipe]>],
Evan Cheng89e6f672010-10-01 19:41:46 +0000558 [4, 1]>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +0000559 //
560 // Integer to Double-Precision FP Convert
Evan Chenge790afc2010-10-11 23:41:41 +0000561 InstrItinData<IIC_fpCVTID , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
Evan Chenga3178152010-10-01 22:52:29 +0000562 InstrStage<1, [A9_MUX0], 0>,
Evan Chenge790afc2010-10-11 23:41:41 +0000563 InstrStage<1, [A9_DRegsVFP], 0, Required>,
564 InstrStage<5, [A9_DRegsN], 0, Reserved>,
Evan Chenga3178152010-10-01 22:52:29 +0000565 InstrStage<1, [A9_NPipe]>],
Evan Cheng89e6f672010-10-01 19:41:46 +0000566 [4, 1]>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +0000567 //
568 // Single-precision FP ALU
Evan Chenge790afc2010-10-11 23:41:41 +0000569 InstrItinData<IIC_fpALU32 , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
Evan Chenga3178152010-10-01 22:52:29 +0000570 InstrStage<1, [A9_MUX0], 0>,
Evan Chenge790afc2010-10-11 23:41:41 +0000571 InstrStage<1, [A9_DRegsVFP], 0, Required>,
572 InstrStage<5, [A9_DRegsN], 0, Reserved>,
Evan Chenga3178152010-10-01 22:52:29 +0000573 InstrStage<1, [A9_NPipe]>],
Evan Cheng89e6f672010-10-01 19:41:46 +0000574 [4, 1, 1]>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +0000575 //
576 // Double-precision FP ALU
Evan Chenge790afc2010-10-11 23:41:41 +0000577 InstrItinData<IIC_fpALU64 , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
Evan Chenga3178152010-10-01 22:52:29 +0000578 InstrStage<1, [A9_MUX0], 0>,
Evan Chenge790afc2010-10-11 23:41:41 +0000579 InstrStage<1, [A9_DRegsVFP], 0, Required>,
580 InstrStage<5, [A9_DRegsN], 0, Reserved>,
Evan Chenga3178152010-10-01 22:52:29 +0000581 InstrStage<1, [A9_NPipe]>],
Evan Cheng89e6f672010-10-01 19:41:46 +0000582 [4, 1, 1]>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +0000583 //
584 // Single-precision FP Multiply
Evan Chenge790afc2010-10-11 23:41:41 +0000585 InstrItinData<IIC_fpMUL32 , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
Evan Chenga3178152010-10-01 22:52:29 +0000586 InstrStage<1, [A9_MUX0], 0>,
Evan Chenge790afc2010-10-11 23:41:41 +0000587 InstrStage<1, [A9_DRegsVFP], 0, Required>,
588 InstrStage<6, [A9_DRegsN], 0, Reserved>,
Evan Chenga3178152010-10-01 22:52:29 +0000589 InstrStage<1, [A9_NPipe]>],
Evan Cheng89e6f672010-10-01 19:41:46 +0000590 [5, 1, 1]>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +0000591 //
592 // Double-precision FP Multiply
Evan Chenge790afc2010-10-11 23:41:41 +0000593 InstrItinData<IIC_fpMUL64 , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
Evan Chenga3178152010-10-01 22:52:29 +0000594 InstrStage<1, [A9_MUX0], 0>,
Evan Chenge790afc2010-10-11 23:41:41 +0000595 InstrStage<1, [A9_DRegsVFP], 0, Required>,
596 InstrStage<7, [A9_DRegsN], 0, Reserved>,
Evan Chenga3178152010-10-01 22:52:29 +0000597 InstrStage<2, [A9_NPipe]>],
Evan Cheng89e6f672010-10-01 19:41:46 +0000598 [6, 1, 1]>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +0000599 //
600 // Single-precision FP MAC
Evan Chenge790afc2010-10-11 23:41:41 +0000601 InstrItinData<IIC_fpMAC32 , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
Evan Chenga3178152010-10-01 22:52:29 +0000602 InstrStage<1, [A9_MUX0], 0>,
Evan Chenge790afc2010-10-11 23:41:41 +0000603 InstrStage<1, [A9_DRegsVFP], 0, Required>,
604 InstrStage<9, [A9_DRegsN], 0, Reserved>,
Evan Chenga3178152010-10-01 22:52:29 +0000605 InstrStage<1, [A9_NPipe]>],
Evan Chengff310732010-10-28 06:47:08 +0000606 [8, 1, 1, 1]>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +0000607 //
608 // Double-precision FP MAC
Evan Chenge790afc2010-10-11 23:41:41 +0000609 InstrItinData<IIC_fpMAC64 , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
Evan Chenga3178152010-10-01 22:52:29 +0000610 InstrStage<1, [A9_MUX0], 0>,
Evan Chenge790afc2010-10-11 23:41:41 +0000611 InstrStage<1, [A9_DRegsVFP], 0, Required>,
612 InstrStage<10, [A9_DRegsN], 0, Reserved>,
Evan Chenga3178152010-10-01 22:52:29 +0000613 InstrStage<2, [A9_NPipe]>],
Evan Chengff310732010-10-28 06:47:08 +0000614 [9, 1, 1, 1]>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +0000615 //
Evan Chengaca6c822012-04-11 00:13:00 +0000616 // Single-precision Fused FP MAC
617 InstrItinData<IIC_fpFMAC32, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
618 InstrStage<1, [A9_MUX0], 0>,
619 InstrStage<1, [A9_DRegsVFP], 0, Required>,
620 InstrStage<9, [A9_DRegsN], 0, Reserved>,
621 InstrStage<1, [A9_NPipe]>],
622 [8, 1, 1, 1]>,
623 //
624 // Double-precision Fused FP MAC
625 InstrItinData<IIC_fpFMAC64, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
626 InstrStage<1, [A9_MUX0], 0>,
627 InstrStage<1, [A9_DRegsVFP], 0, Required>,
628 InstrStage<10, [A9_DRegsN], 0, Reserved>,
629 InstrStage<2, [A9_NPipe]>],
630 [9, 1, 1, 1]>,
631 //
Anton Korobeynikov090323a2010-04-07 18:22:11 +0000632 // Single-precision FP DIV
Evan Chenge790afc2010-10-11 23:41:41 +0000633 InstrItinData<IIC_fpDIV32 , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
Evan Chenga3178152010-10-01 22:52:29 +0000634 InstrStage<1, [A9_MUX0], 0>,
Evan Chenge790afc2010-10-11 23:41:41 +0000635 InstrStage<1, [A9_DRegsVFP], 0, Required>,
636 InstrStage<16, [A9_DRegsN], 0, Reserved>,
Evan Chenga3178152010-10-01 22:52:29 +0000637 InstrStage<10, [A9_NPipe]>],
Evan Cheng89e6f672010-10-01 19:41:46 +0000638 [15, 1, 1]>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +0000639 //
640 // Double-precision FP DIV
Evan Chenge790afc2010-10-11 23:41:41 +0000641 InstrItinData<IIC_fpDIV64 , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
Evan Chenga3178152010-10-01 22:52:29 +0000642 InstrStage<1, [A9_MUX0], 0>,
Evan Chenge790afc2010-10-11 23:41:41 +0000643 InstrStage<1, [A9_DRegsVFP], 0, Required>,
644 InstrStage<26, [A9_DRegsN], 0, Reserved>,
Evan Chenga3178152010-10-01 22:52:29 +0000645 InstrStage<20, [A9_NPipe]>],
Evan Cheng89e6f672010-10-01 19:41:46 +0000646 [25, 1, 1]>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +0000647 //
648 // Single-precision FP SQRT
Evan Chenge790afc2010-10-11 23:41:41 +0000649 InstrItinData<IIC_fpSQRT32, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
Evan Chenga3178152010-10-01 22:52:29 +0000650 InstrStage<1, [A9_MUX0], 0>,
Evan Chenge790afc2010-10-11 23:41:41 +0000651 InstrStage<1, [A9_DRegsVFP], 0, Required>,
652 InstrStage<18, [A9_DRegsN], 0, Reserved>,
Evan Chenga3178152010-10-01 22:52:29 +0000653 InstrStage<13, [A9_NPipe]>],
Evan Cheng89e6f672010-10-01 19:41:46 +0000654 [17, 1]>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +0000655 //
656 // Double-precision FP SQRT
Evan Chenge790afc2010-10-11 23:41:41 +0000657 InstrItinData<IIC_fpSQRT64, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
Evan Chenga3178152010-10-01 22:52:29 +0000658 InstrStage<1, [A9_MUX0], 0>,
Evan Chenge790afc2010-10-11 23:41:41 +0000659 InstrStage<1, [A9_DRegsVFP], 0, Required>,
660 InstrStage<33, [A9_DRegsN], 0, Reserved>,
Evan Chenga3178152010-10-01 22:52:29 +0000661 InstrStage<28, [A9_NPipe]>],
Evan Cheng89e6f672010-10-01 19:41:46 +0000662 [32, 1]>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +0000663
664 //
665 // Integer to Single-precision Move
Evan Chenge790afc2010-10-11 23:41:41 +0000666 InstrItinData<IIC_fpMOVIS, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
667 InstrStage<1, [A9_MUX0], 0>,
668 InstrStage<1, [A9_DRegsVFP], 0, Required>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +0000669 // Extra 1 latency cycle since wbck is 2 cycles
Anton Korobeynikov7d62e332010-04-18 20:31:01 +0000670 InstrStage<3, [A9_DRegsN], 0, Reserved>,
Evan Chenga3178152010-10-01 22:52:29 +0000671 InstrStage<1, [A9_NPipe]>],
Evan Cheng89e6f672010-10-01 19:41:46 +0000672 [1, 1]>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +0000673 //
674 // Integer to Double-precision Move
Evan Chenge790afc2010-10-11 23:41:41 +0000675 InstrItinData<IIC_fpMOVID, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
676 InstrStage<1, [A9_MUX0], 0>,
677 InstrStage<1, [A9_DRegsVFP], 0, Required>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +0000678 // Extra 1 latency cycle since wbck is 2 cycles
Anton Korobeynikov7d62e332010-04-18 20:31:01 +0000679 InstrStage<3, [A9_DRegsN], 0, Reserved>,
Evan Chenga3178152010-10-01 22:52:29 +0000680 InstrStage<1, [A9_NPipe]>],
Evan Cheng89e6f672010-10-01 19:41:46 +0000681 [1, 1, 1]>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +0000682 //
683 // Single-precision to Integer Move
Bob Wilsonf33715e2011-04-19 18:11:36 +0000684 //
685 // On A9 move-from-VFP is free to issue with no stall if other VFP
686 // operations are in flight. I assume it still can't dual-issue though.
Evan Chenge790afc2010-10-11 23:41:41 +0000687 InstrItinData<IIC_fpMOVSI, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
Bob Wilsonf33715e2011-04-19 18:11:36 +0000688 InstrStage<1, [A9_MUX0], 0>],
Andrew Trickf4ebec02010-10-21 03:40:16 +0000689 [2, 1]>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +0000690 //
691 // Double-precision to Integer Move
Bob Wilsonf33715e2011-04-19 18:11:36 +0000692 //
693 // On A9 move-from-VFP is free to issue with no stall if other VFP
694 // operations are in flight. I assume it still can't dual-issue though.
Evan Chenge790afc2010-10-11 23:41:41 +0000695 InstrItinData<IIC_fpMOVDI, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
Bob Wilsonf33715e2011-04-19 18:11:36 +0000696 InstrStage<1, [A9_MUX0], 0>],
Andrew Trickf4ebec02010-10-21 03:40:16 +0000697 [2, 1, 1]>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +0000698 //
699 // Single-precision FP Load
Evan Chenge790afc2010-10-11 23:41:41 +0000700 InstrItinData<IIC_fpLoad32, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
Evan Chenga3178152010-10-01 22:52:29 +0000701 InstrStage<1, [A9_MUX0], 0>,
Evan Chenge790afc2010-10-11 23:41:41 +0000702 InstrStage<1, [A9_DRegsVFP], 0, Required>,
703 InstrStage<2, [A9_DRegsN], 0, Reserved>,
Evan Cheng634ab6c2010-11-03 00:40:22 +0000704 InstrStage<1, [A9_NPipe], 0>,
Evan Cheng39121582010-10-13 01:54:21 +0000705 InstrStage<1, [A9_LSUnit]>],
Evan Chengf3179562010-10-01 21:40:30 +0000706 [1, 1]>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +0000707 //
708 // Double-precision FP Load
Evan Chengf3179562010-10-01 21:40:30 +0000709 // FIXME: Result latency is 1 if address is 64-bit aligned.
Evan Chenge790afc2010-10-11 23:41:41 +0000710 InstrItinData<IIC_fpLoad64, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
Evan Chenga3178152010-10-01 22:52:29 +0000711 InstrStage<1, [A9_MUX0], 0>,
Evan Chenge790afc2010-10-11 23:41:41 +0000712 InstrStage<1, [A9_DRegsVFP], 0, Required>,
713 InstrStage<2, [A9_DRegsN], 0, Reserved>,
Evan Cheng634ab6c2010-11-03 00:40:22 +0000714 InstrStage<1, [A9_NPipe], 0>,
Evan Cheng39121582010-10-13 01:54:21 +0000715 InstrStage<1, [A9_LSUnit]>],
Evan Chengf3179562010-10-01 21:40:30 +0000716 [2, 1]>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +0000717 //
718 // FP Load Multiple
Bob Wilsonf33715e2011-04-19 18:11:36 +0000719 // FIXME: assumes 2 doubles which requires 2 LS cycles.
Evan Chenge790afc2010-10-11 23:41:41 +0000720 InstrItinData<IIC_fpLoad_m, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
Evan Chenga3178152010-10-01 22:52:29 +0000721 InstrStage<1, [A9_MUX0], 0>,
Evan Chenge790afc2010-10-11 23:41:41 +0000722 InstrStage<1, [A9_DRegsVFP], 0, Required>,
723 InstrStage<2, [A9_DRegsN], 0, Reserved>,
Evan Cheng634ab6c2010-11-03 00:40:22 +0000724 InstrStage<1, [A9_NPipe], 0>,
Andrew Trickf161e392012-07-02 18:10:42 +0000725 InstrStage<2, [A9_LSUnit]>],
726 [1, 1, 1, 1], [], -1>, // dynamic uops
Evan Cheng1958cef2010-10-07 01:50:48 +0000727 //
728 // FP Load Multiple + update
Bob Wilsonf33715e2011-04-19 18:11:36 +0000729 // FIXME: assumes 2 doubles which requires 2 LS cycles.
Evan Chenge790afc2010-10-11 23:41:41 +0000730 InstrItinData<IIC_fpLoad_mu,[InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
Evan Cheng1958cef2010-10-07 01:50:48 +0000731 InstrStage<1, [A9_MUX0], 0>,
Evan Chenge790afc2010-10-11 23:41:41 +0000732 InstrStage<1, [A9_DRegsVFP], 0, Required>,
733 InstrStage<2, [A9_DRegsN], 0, Reserved>,
Evan Cheng634ab6c2010-11-03 00:40:22 +0000734 InstrStage<1, [A9_NPipe], 0>,
Andrew Trickf161e392012-07-02 18:10:42 +0000735 InstrStage<2, [A9_LSUnit]>],
736 [2, 1, 1, 1], [], -1>, // dynamic uops
Anton Korobeynikov090323a2010-04-07 18:22:11 +0000737 //
738 // Single-precision FP Store
Evan Chenge790afc2010-10-11 23:41:41 +0000739 InstrItinData<IIC_fpStore32,[InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
Evan Chenga3178152010-10-01 22:52:29 +0000740 InstrStage<1, [A9_MUX0], 0>,
Evan Chenge790afc2010-10-11 23:41:41 +0000741 InstrStage<1, [A9_DRegsVFP], 0, Required>,
742 InstrStage<2, [A9_DRegsN], 0, Reserved>,
Evan Cheng634ab6c2010-11-03 00:40:22 +0000743 InstrStage<1, [A9_NPipe], 0>,
Evan Cheng39121582010-10-13 01:54:21 +0000744 InstrStage<1, [A9_LSUnit]>],
Evan Chengf3179562010-10-01 21:40:30 +0000745 [1, 1]>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +0000746 //
747 // Double-precision FP Store
Evan Chenge790afc2010-10-11 23:41:41 +0000748 InstrItinData<IIC_fpStore64,[InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
Evan Chenga3178152010-10-01 22:52:29 +0000749 InstrStage<1, [A9_MUX0], 0>,
Evan Chenge790afc2010-10-11 23:41:41 +0000750 InstrStage<1, [A9_DRegsVFP], 0, Required>,
751 InstrStage<2, [A9_DRegsN], 0, Reserved>,
Evan Cheng634ab6c2010-11-03 00:40:22 +0000752 InstrStage<1, [A9_NPipe], 0>,
Evan Cheng39121582010-10-13 01:54:21 +0000753 InstrStage<1, [A9_LSUnit]>],
Evan Chengf3179562010-10-01 21:40:30 +0000754 [1, 1]>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +0000755 //
756 // FP Store Multiple
Bob Wilsonf33715e2011-04-19 18:11:36 +0000757 // FIXME: assumes 2 doubles which requires 2 LS cycles.
Evan Chenge790afc2010-10-11 23:41:41 +0000758 InstrItinData<IIC_fpStore_m,[InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
Evan Chenga3178152010-10-01 22:52:29 +0000759 InstrStage<1, [A9_MUX0], 0>,
Evan Chenge790afc2010-10-11 23:41:41 +0000760 InstrStage<1, [A9_DRegsVFP], 0, Required>,
761 InstrStage<2, [A9_DRegsN], 0, Reserved>,
Evan Cheng634ab6c2010-11-03 00:40:22 +0000762 InstrStage<1, [A9_NPipe], 0>,
Andrew Trickf161e392012-07-02 18:10:42 +0000763 InstrStage<2, [A9_LSUnit]>],
764 [1, 1, 1, 1], [], -1>, // dynamic uops
Evan Cheng1958cef2010-10-07 01:50:48 +0000765 //
766 // FP Store Multiple + update
Bob Wilsonf33715e2011-04-19 18:11:36 +0000767 // FIXME: assumes 2 doubles which requires 2 LS cycles.
Evan Chenge790afc2010-10-11 23:41:41 +0000768 InstrItinData<IIC_fpStore_mu,[InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
Evan Cheng1958cef2010-10-07 01:50:48 +0000769 InstrStage<1, [A9_MUX0], 0>,
Evan Chenge790afc2010-10-11 23:41:41 +0000770 InstrStage<1, [A9_DRegsVFP], 0, Required>,
771 InstrStage<2, [A9_DRegsN], 0, Reserved>,
Evan Cheng634ab6c2010-11-03 00:40:22 +0000772 InstrStage<1, [A9_NPipe], 0>,
Andrew Trickf161e392012-07-02 18:10:42 +0000773 InstrStage<2, [A9_LSUnit]>],
774 [2, 1, 1, 1], [], -1>, // dynamic uops
Anton Korobeynikov090323a2010-04-07 18:22:11 +0000775 // NEON
Anton Korobeynikov090323a2010-04-07 18:22:11 +0000776 // VLD1
Evan Chenge790afc2010-10-11 23:41:41 +0000777 InstrItinData<IIC_VLD1, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
Evan Chenga3178152010-10-01 22:52:29 +0000778 InstrStage<1, [A9_MUX0], 0>,
Evan Chenge790afc2010-10-11 23:41:41 +0000779 InstrStage<1, [A9_DRegsN], 0, Required>,
Evan Cheng7d6cd4902011-04-19 01:21:49 +0000780 InstrStage<7, [A9_DRegsVFP], 0, Reserved>,
781 InstrStage<1, [A9_NPipe], 0>,
782 InstrStage<1, [A9_LSUnit]>],
783 [1, 1]>,
Evan Cheng05f13e92010-10-09 01:03:04 +0000784 // VLD1x2
Evan Chenge790afc2010-10-11 23:41:41 +0000785 InstrItinData<IIC_VLD1x2, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
Evan Cheng05f13e92010-10-09 01:03:04 +0000786 InstrStage<1, [A9_MUX0], 0>,
Evan Chenge790afc2010-10-11 23:41:41 +0000787 InstrStage<1, [A9_DRegsN], 0, Required>,
Evan Cheng7d6cd4902011-04-19 01:21:49 +0000788 InstrStage<7, [A9_DRegsVFP], 0, Reserved>,
789 InstrStage<1, [A9_NPipe], 0>,
790 InstrStage<1, [A9_LSUnit]>],
791 [1, 1, 1]>,
Evan Cheng05f13e92010-10-09 01:03:04 +0000792 // VLD1x3
Evan Chenge790afc2010-10-11 23:41:41 +0000793 InstrItinData<IIC_VLD1x3, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
Evan Cheng05f13e92010-10-09 01:03:04 +0000794 InstrStage<1, [A9_MUX0], 0>,
Evan Chenge790afc2010-10-11 23:41:41 +0000795 InstrStage<1, [A9_DRegsN], 0, Required>,
Evan Cheng7d6cd4902011-04-19 01:21:49 +0000796 InstrStage<8, [A9_DRegsVFP], 0, Reserved>,
797 InstrStage<2, [A9_NPipe], 0>,
798 InstrStage<2, [A9_LSUnit]>],
799 [1, 1, 2, 1]>,
Evan Cheng05f13e92010-10-09 01:03:04 +0000800 // VLD1x4
Evan Chenge790afc2010-10-11 23:41:41 +0000801 InstrItinData<IIC_VLD1x4, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
Evan Cheng05f13e92010-10-09 01:03:04 +0000802 InstrStage<1, [A9_MUX0], 0>,
Evan Chenge790afc2010-10-11 23:41:41 +0000803 InstrStage<1, [A9_DRegsN], 0, Required>,
Evan Cheng7d6cd4902011-04-19 01:21:49 +0000804 InstrStage<8, [A9_DRegsVFP], 0, Reserved>,
805 InstrStage<2, [A9_NPipe], 0>,
806 InstrStage<2, [A9_LSUnit]>],
807 [1, 1, 2, 2, 1]>,
Evan Cheng05f13e92010-10-09 01:03:04 +0000808 // VLD1u
Evan Chenge790afc2010-10-11 23:41:41 +0000809 InstrItinData<IIC_VLD1u, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
Evan Cheng05f13e92010-10-09 01:03:04 +0000810 InstrStage<1, [A9_MUX0], 0>,
Evan Chenge790afc2010-10-11 23:41:41 +0000811 InstrStage<1, [A9_DRegsN], 0, Required>,
Evan Cheng7d6cd4902011-04-19 01:21:49 +0000812 InstrStage<7, [A9_DRegsVFP], 0, Reserved>,
813 InstrStage<1, [A9_NPipe], 0>,
814 InstrStage<1, [A9_LSUnit]>],
815 [1, 2, 1]>,
Evan Cheng05f13e92010-10-09 01:03:04 +0000816 // VLD1x2u
Evan Chenge790afc2010-10-11 23:41:41 +0000817 InstrItinData<IIC_VLD1x2u, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
Evan Cheng05f13e92010-10-09 01:03:04 +0000818 InstrStage<1, [A9_MUX0], 0>,
Evan Chenge790afc2010-10-11 23:41:41 +0000819 InstrStage<1, [A9_DRegsN], 0, Required>,
Evan Cheng7d6cd4902011-04-19 01:21:49 +0000820 InstrStage<7, [A9_DRegsVFP], 0, Reserved>,
821 InstrStage<1, [A9_NPipe], 0>,
822 InstrStage<1, [A9_LSUnit]>],
823 [1, 1, 2, 1]>,
Evan Cheng05f13e92010-10-09 01:03:04 +0000824 // VLD1x3u
Evan Chenge790afc2010-10-11 23:41:41 +0000825 InstrItinData<IIC_VLD1x3u, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
Evan Cheng05f13e92010-10-09 01:03:04 +0000826 InstrStage<1, [A9_MUX0], 0>,
Evan Chenge790afc2010-10-11 23:41:41 +0000827 InstrStage<1, [A9_DRegsN], 0, Required>,
Evan Cheng7d6cd4902011-04-19 01:21:49 +0000828 InstrStage<8, [A9_DRegsVFP], 0, Reserved>,
829 InstrStage<2, [A9_NPipe], 0>,
830 InstrStage<2, [A9_LSUnit]>],
831 [1, 1, 2, 2, 1]>,
Evan Cheng05f13e92010-10-09 01:03:04 +0000832 // VLD1x4u
Evan Chenge790afc2010-10-11 23:41:41 +0000833 InstrItinData<IIC_VLD1x4u, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
Evan Cheng05f13e92010-10-09 01:03:04 +0000834 InstrStage<1, [A9_MUX0], 0>,
Evan Chenge790afc2010-10-11 23:41:41 +0000835 InstrStage<1, [A9_DRegsN], 0, Required>,
Evan Cheng7d6cd4902011-04-19 01:21:49 +0000836 InstrStage<8, [A9_DRegsVFP], 0, Reserved>,
837 InstrStage<2, [A9_NPipe], 0>,
838 InstrStage<2, [A9_LSUnit]>],
839 [1, 1, 2, 2, 2, 1]>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +0000840 //
Bob Wilsondc449902010-11-01 22:04:05 +0000841 // VLD1ln
842 InstrItinData<IIC_VLD1ln, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
843 InstrStage<1, [A9_MUX0], 0>,
844 InstrStage<1, [A9_DRegsN], 0, Required>,
Evan Cheng7d6cd4902011-04-19 01:21:49 +0000845 InstrStage<8, [A9_DRegsVFP], 0, Reserved>,
846 InstrStage<2, [A9_NPipe], 0>,
847 InstrStage<2, [A9_LSUnit]>],
848 [3, 1, 1, 1]>,
Bob Wilsondc449902010-11-01 22:04:05 +0000849 //
850 // VLD1lnu
851 InstrItinData<IIC_VLD1lnu, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
852 InstrStage<1, [A9_MUX0], 0>,
853 InstrStage<1, [A9_DRegsN], 0, Required>,
Evan Cheng7d6cd4902011-04-19 01:21:49 +0000854 InstrStage<8, [A9_DRegsVFP], 0, Reserved>,
855 InstrStage<2, [A9_NPipe], 0>,
856 InstrStage<2, [A9_LSUnit]>],
857 [3, 2, 1, 1, 1, 1]>,
Bob Wilsondc449902010-11-01 22:04:05 +0000858 //
Bob Wilsonc92eea02010-11-27 06:35:16 +0000859 // VLD1dup
860 InstrItinData<IIC_VLD1dup, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
861 InstrStage<1, [A9_MUX0], 0>,
862 InstrStage<1, [A9_DRegsN], 0, Required>,
Evan Cheng7d6cd4902011-04-19 01:21:49 +0000863 InstrStage<7, [A9_DRegsVFP], 0, Reserved>,
864 InstrStage<1, [A9_NPipe], 0>,
865 InstrStage<1, [A9_LSUnit]>],
866 [2, 1]>,
Bob Wilsonc92eea02010-11-27 06:35:16 +0000867 //
868 // VLD1dupu
869 InstrItinData<IIC_VLD1dupu, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
870 InstrStage<1, [A9_MUX0], 0>,
871 InstrStage<1, [A9_DRegsN], 0, Required>,
Evan Cheng7d6cd4902011-04-19 01:21:49 +0000872 InstrStage<7, [A9_DRegsVFP], 0, Reserved>,
873 InstrStage<1, [A9_NPipe], 0>,
874 InstrStage<1, [A9_LSUnit]>],
875 [2, 2, 1, 1]>,
Bob Wilsonc92eea02010-11-27 06:35:16 +0000876 //
Anton Korobeynikov090323a2010-04-07 18:22:11 +0000877 // VLD2
Evan Chenge790afc2010-10-11 23:41:41 +0000878 InstrItinData<IIC_VLD2, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
879 InstrStage<1, [A9_MUX0], 0>,
880 InstrStage<1, [A9_DRegsN], 0, Required>,
Evan Cheng05f13e92010-10-09 01:03:04 +0000881 // Extra latency cycles since wbck is 7 cycles
Evan Cheng7d6cd4902011-04-19 01:21:49 +0000882 InstrStage<7, [A9_DRegsVFP], 0, Reserved>,
883 InstrStage<1, [A9_NPipe], 0>,
884 InstrStage<1, [A9_LSUnit]>],
885 [2, 2, 1]>,
Evan Cheng05f13e92010-10-09 01:03:04 +0000886 //
887 // VLD2x2
Evan Chenge790afc2010-10-11 23:41:41 +0000888 InstrItinData<IIC_VLD2x2, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
Evan Cheng05f13e92010-10-09 01:03:04 +0000889 InstrStage<1, [A9_MUX0], 0>,
Evan Chenge790afc2010-10-11 23:41:41 +0000890 InstrStage<1, [A9_DRegsN], 0, Required>,
Evan Cheng7d6cd4902011-04-19 01:21:49 +0000891 InstrStage<8, [A9_DRegsVFP], 0, Reserved>,
892 InstrStage<2, [A9_NPipe], 0>,
893 InstrStage<2, [A9_LSUnit]>],
894 [2, 3, 2, 3, 1]>,
Evan Cheng05f13e92010-10-09 01:03:04 +0000895 //
896 // VLD2ln
Evan Chenge790afc2010-10-11 23:41:41 +0000897 InstrItinData<IIC_VLD2ln, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
Evan Cheng05f13e92010-10-09 01:03:04 +0000898 InstrStage<1, [A9_MUX0], 0>,
Evan Chenge790afc2010-10-11 23:41:41 +0000899 InstrStage<1, [A9_DRegsN], 0, Required>,
Evan Cheng7d6cd4902011-04-19 01:21:49 +0000900 InstrStage<8, [A9_DRegsVFP], 0, Reserved>,
901 InstrStage<2, [A9_NPipe], 0>,
902 InstrStage<2, [A9_LSUnit]>],
903 [3, 3, 1, 1, 1, 1]>,
Evan Cheng05f13e92010-10-09 01:03:04 +0000904 //
905 // VLD2u
Evan Chenge790afc2010-10-11 23:41:41 +0000906 InstrItinData<IIC_VLD2u, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
907 InstrStage<1, [A9_MUX0], 0>,
908 InstrStage<1, [A9_DRegsN], 0, Required>,
Evan Cheng05f13e92010-10-09 01:03:04 +0000909 // Extra latency cycles since wbck is 7 cycles
Evan Cheng7d6cd4902011-04-19 01:21:49 +0000910 InstrStage<7, [A9_DRegsVFP], 0, Reserved>,
911 InstrStage<1, [A9_NPipe], 0>,
912 InstrStage<1, [A9_LSUnit]>],
913 [2, 2, 2, 1, 1, 1]>,
Evan Cheng05f13e92010-10-09 01:03:04 +0000914 //
915 // VLD2x2u
Evan Chenge790afc2010-10-11 23:41:41 +0000916 InstrItinData<IIC_VLD2x2u, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
Evan Cheng05f13e92010-10-09 01:03:04 +0000917 InstrStage<1, [A9_MUX0], 0>,
Evan Chenge790afc2010-10-11 23:41:41 +0000918 InstrStage<1, [A9_DRegsN], 0, Required>,
Evan Cheng7d6cd4902011-04-19 01:21:49 +0000919 InstrStage<8, [A9_DRegsVFP], 0, Reserved>,
920 InstrStage<2, [A9_NPipe], 0>,
921 InstrStage<2, [A9_LSUnit]>],
922 [2, 3, 2, 3, 2, 1]>,
Evan Cheng05f13e92010-10-09 01:03:04 +0000923 //
924 // VLD2lnu
Evan Chenge790afc2010-10-11 23:41:41 +0000925 InstrItinData<IIC_VLD2lnu, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
Evan Cheng05f13e92010-10-09 01:03:04 +0000926 InstrStage<1, [A9_MUX0], 0>,
Evan Chenge790afc2010-10-11 23:41:41 +0000927 InstrStage<1, [A9_DRegsN], 0, Required>,
Evan Cheng7d6cd4902011-04-19 01:21:49 +0000928 InstrStage<8, [A9_DRegsVFP], 0, Reserved>,
929 InstrStage<2, [A9_NPipe], 0>,
930 InstrStage<2, [A9_LSUnit]>],
931 [3, 3, 2, 1, 1, 1, 1, 1]>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +0000932 //
Bob Wilson2d790df2010-11-28 06:51:26 +0000933 // VLD2dup
934 InstrItinData<IIC_VLD2dup, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
935 InstrStage<1, [A9_MUX0], 0>,
936 InstrStage<1, [A9_DRegsN], 0, Required>,
Evan Cheng7d6cd4902011-04-19 01:21:49 +0000937 InstrStage<7, [A9_DRegsVFP], 0, Reserved>,
938 InstrStage<1, [A9_NPipe], 0>,
939 InstrStage<1, [A9_LSUnit]>],
940 [2, 2, 1]>,
Bob Wilson2d790df2010-11-28 06:51:26 +0000941 //
942 // VLD2dupu
943 InstrItinData<IIC_VLD2dupu, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
944 InstrStage<1, [A9_MUX0], 0>,
945 InstrStage<1, [A9_DRegsN], 0, Required>,
Evan Cheng7d6cd4902011-04-19 01:21:49 +0000946 InstrStage<7, [A9_DRegsVFP], 0, Reserved>,
947 InstrStage<1, [A9_NPipe], 0>,
948 InstrStage<1, [A9_LSUnit]>],
949 [2, 2, 2, 1, 1]>,
Bob Wilson2d790df2010-11-28 06:51:26 +0000950 //
Anton Korobeynikov090323a2010-04-07 18:22:11 +0000951 // VLD3
Evan Chenge790afc2010-10-11 23:41:41 +0000952 InstrItinData<IIC_VLD3, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
Evan Chenga3178152010-10-01 22:52:29 +0000953 InstrStage<1, [A9_MUX0], 0>,
Evan Chenge790afc2010-10-11 23:41:41 +0000954 InstrStage<1, [A9_DRegsN], 0, Required>,
Evan Cheng7d6cd4902011-04-19 01:21:49 +0000955 InstrStage<9,[A9_DRegsVFP], 0, Reserved>,
956 InstrStage<3, [A9_NPipe], 0>,
957 InstrStage<3, [A9_LSUnit]>],
958 [3, 3, 4, 1]>,
Evan Chenga7624002010-10-09 01:45:34 +0000959 //
960 // VLD3ln
Evan Chenge790afc2010-10-11 23:41:41 +0000961 InstrItinData<IIC_VLD3ln, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
Evan Chenga7624002010-10-09 01:45:34 +0000962 InstrStage<1, [A9_MUX0], 0>,
Evan Chenge790afc2010-10-11 23:41:41 +0000963 InstrStage<1, [A9_DRegsN], 0, Required>,
964 InstrStage<11,[A9_DRegsVFP], 0, Reserved>,
Evan Cheng634ab6c2010-11-03 00:40:22 +0000965 InstrStage<5, [A9_NPipe], 0>,
Evan Cheng39121582010-10-13 01:54:21 +0000966 InstrStage<5, [A9_LSUnit]>],
Evan Chenga7624002010-10-09 01:45:34 +0000967 [5, 5, 6, 1, 1, 1, 1, 2]>,
968 //
969 // VLD3u
Evan Chenge790afc2010-10-11 23:41:41 +0000970 InstrItinData<IIC_VLD3u, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
Evan Chenga7624002010-10-09 01:45:34 +0000971 InstrStage<1, [A9_MUX0], 0>,
Evan Chenge790afc2010-10-11 23:41:41 +0000972 InstrStage<1, [A9_DRegsN], 0, Required>,
Evan Cheng7d6cd4902011-04-19 01:21:49 +0000973 InstrStage<9,[A9_DRegsVFP], 0, Reserved>,
974 InstrStage<3, [A9_NPipe], 0>,
975 InstrStage<3, [A9_LSUnit]>],
976 [3, 3, 4, 2, 1]>,
Evan Chenga7624002010-10-09 01:45:34 +0000977 //
978 // VLD3lnu
Evan Chenge790afc2010-10-11 23:41:41 +0000979 InstrItinData<IIC_VLD3lnu, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
Evan Chenga7624002010-10-09 01:45:34 +0000980 InstrStage<1, [A9_MUX0], 0>,
Evan Chenge790afc2010-10-11 23:41:41 +0000981 InstrStage<1, [A9_DRegsN], 0, Required>,
982 InstrStage<11,[A9_DRegsVFP], 0, Reserved>,
Evan Cheng634ab6c2010-11-03 00:40:22 +0000983 InstrStage<5, [A9_NPipe], 0>,
Evan Cheng39121582010-10-13 01:54:21 +0000984 InstrStage<5, [A9_LSUnit]>],
Evan Chenga7624002010-10-09 01:45:34 +0000985 [5, 5, 6, 2, 1, 1, 1, 1, 1, 2]>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +0000986 //
Bob Wilson77ab1652010-11-29 19:35:29 +0000987 // VLD3dup
988 InstrItinData<IIC_VLD3dup, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
989 InstrStage<1, [A9_MUX0], 0>,
990 InstrStage<1, [A9_DRegsN], 0, Required>,
991 InstrStage<9, [A9_DRegsVFP], 0, Reserved>,
992 InstrStage<3, [A9_NPipe], 0>,
993 InstrStage<3, [A9_LSUnit]>],
994 [3, 3, 4, 1]>,
995 //
996 // VLD3dupu
997 InstrItinData<IIC_VLD3dupu, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
998 InstrStage<1, [A9_MUX0], 0>,
999 InstrStage<1, [A9_DRegsN], 0, Required>,
1000 InstrStage<9, [A9_DRegsVFP], 0, Reserved>,
1001 InstrStage<3, [A9_NPipe], 0>,
1002 InstrStage<3, [A9_LSUnit]>],
1003 [3, 3, 4, 2, 1, 1]>,
1004 //
Anton Korobeynikov090323a2010-04-07 18:22:11 +00001005 // VLD4
Evan Chenge790afc2010-10-11 23:41:41 +00001006 InstrItinData<IIC_VLD4, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
Evan Chenga3178152010-10-01 22:52:29 +00001007 InstrStage<1, [A9_MUX0], 0>,
Evan Chenge790afc2010-10-11 23:41:41 +00001008 InstrStage<1, [A9_DRegsN], 0, Required>,
Evan Cheng7d6cd4902011-04-19 01:21:49 +00001009 InstrStage<9,[A9_DRegsVFP], 0, Reserved>,
1010 InstrStage<3, [A9_NPipe], 0>,
1011 InstrStage<3, [A9_LSUnit]>],
1012 [3, 3, 4, 4, 1]>,
Evan Chengd7a404d2010-10-09 04:07:58 +00001013 //
1014 // VLD4ln
Evan Chenge790afc2010-10-11 23:41:41 +00001015 InstrItinData<IIC_VLD4ln, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
Evan Chengd7a404d2010-10-09 04:07:58 +00001016 InstrStage<1, [A9_MUX0], 0>,
Evan Chenge790afc2010-10-11 23:41:41 +00001017 InstrStage<1, [A9_DRegsN], 0, Required>,
Evan Cheng7d6cd4902011-04-19 01:21:49 +00001018 InstrStage<10,[A9_DRegsVFP], 0, Reserved>,
1019 InstrStage<4, [A9_NPipe], 0>,
1020 InstrStage<4, [A9_LSUnit]>],
1021 [4, 4, 5, 5, 1, 1, 1, 1, 2, 2]>,
Evan Chengd7a404d2010-10-09 04:07:58 +00001022 //
1023 // VLD4u
Evan Chenge790afc2010-10-11 23:41:41 +00001024 InstrItinData<IIC_VLD4u, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
Evan Chengd7a404d2010-10-09 04:07:58 +00001025 InstrStage<1, [A9_MUX0], 0>,
Evan Chenge790afc2010-10-11 23:41:41 +00001026 InstrStage<1, [A9_DRegsN], 0, Required>,
Evan Cheng7d6cd4902011-04-19 01:21:49 +00001027 InstrStage<9,[A9_DRegsVFP], 0, Reserved>,
1028 InstrStage<3, [A9_NPipe], 0>,
1029 InstrStage<3, [A9_LSUnit]>],
1030 [3, 3, 4, 4, 2, 1]>,
Evan Chengd7a404d2010-10-09 04:07:58 +00001031 //
1032 // VLD4lnu
Evan Chenge790afc2010-10-11 23:41:41 +00001033 InstrItinData<IIC_VLD4lnu, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
Evan Chengd7a404d2010-10-09 04:07:58 +00001034 InstrStage<1, [A9_MUX0], 0>,
Evan Chenge790afc2010-10-11 23:41:41 +00001035 InstrStage<1, [A9_DRegsN], 0, Required>,
Evan Cheng7d6cd4902011-04-19 01:21:49 +00001036 InstrStage<10,[A9_DRegsVFP], 0, Reserved>,
1037 InstrStage<4, [A9_NPipe], 0>,
1038 InstrStage<4, [A9_LSUnit]>],
1039 [4, 4, 5, 5, 2, 1, 1, 1, 1, 1, 2, 2]>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +00001040 //
Bob Wilson431ac4ef2010-11-30 00:00:35 +00001041 // VLD4dup
1042 InstrItinData<IIC_VLD4dup, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
1043 InstrStage<1, [A9_MUX0], 0>,
1044 InstrStage<1, [A9_DRegsN], 0, Required>,
Evan Cheng7d6cd4902011-04-19 01:21:49 +00001045 InstrStage<8, [A9_DRegsVFP], 0, Reserved>,
1046 InstrStage<2, [A9_NPipe], 0>,
1047 InstrStage<2, [A9_LSUnit]>],
1048 [2, 2, 3, 3, 1]>,
Bob Wilson431ac4ef2010-11-30 00:00:35 +00001049 //
1050 // VLD4dupu
1051 InstrItinData<IIC_VLD4dupu, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
1052 InstrStage<1, [A9_MUX0], 0>,
1053 InstrStage<1, [A9_DRegsN], 0, Required>,
Evan Cheng7d6cd4902011-04-19 01:21:49 +00001054 InstrStage<8, [A9_DRegsVFP], 0, Reserved>,
1055 InstrStage<2, [A9_NPipe], 0>,
1056 InstrStage<2, [A9_LSUnit]>],
1057 [2, 2, 3, 3, 2, 1, 1]>,
Bob Wilson431ac4ef2010-11-30 00:00:35 +00001058 //
Evan Cheng94ad0082010-10-11 22:03:18 +00001059 // VST1
1060 InstrItinData<IIC_VST1, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
Evan Chenga3178152010-10-01 22:52:29 +00001061 InstrStage<1, [A9_MUX0], 0>,
Evan Chenge790afc2010-10-11 23:41:41 +00001062 InstrStage<1, [A9_DRegsN], 0, Required>,
Evan Cheng7d6cd4902011-04-19 01:21:49 +00001063 InstrStage<1, [A9_DRegsVFP], 0, Reserved>,
1064 InstrStage<1, [A9_NPipe], 0>,
1065 InstrStage<1, [A9_LSUnit]>],
Evan Cheng94ad0082010-10-11 22:03:18 +00001066 [1, 1, 1]>,
1067 //
1068 // VST1x2
1069 InstrItinData<IIC_VST1x2, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
1070 InstrStage<1, [A9_MUX0], 0>,
Evan Chenge790afc2010-10-11 23:41:41 +00001071 InstrStage<1, [A9_DRegsN], 0, Required>,
Evan Cheng7d6cd4902011-04-19 01:21:49 +00001072 InstrStage<1, [A9_DRegsVFP], 0, Reserved>,
1073 InstrStage<1, [A9_NPipe], 0>,
1074 InstrStage<1, [A9_LSUnit]>],
Evan Cheng94ad0082010-10-11 22:03:18 +00001075 [1, 1, 1, 1]>,
1076 //
1077 // VST1x3
1078 InstrItinData<IIC_VST1x3, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
1079 InstrStage<1, [A9_MUX0], 0>,
Evan Chenge790afc2010-10-11 23:41:41 +00001080 InstrStage<1, [A9_DRegsN], 0, Required>,
Evan Cheng7d6cd4902011-04-19 01:21:49 +00001081 InstrStage<2, [A9_DRegsVFP], 0, Reserved>,
1082 InstrStage<2, [A9_NPipe], 0>,
1083 InstrStage<2, [A9_LSUnit]>],
Evan Cheng94ad0082010-10-11 22:03:18 +00001084 [1, 1, 1, 1, 2]>,
1085 //
1086 // VST1x4
1087 InstrItinData<IIC_VST1x4, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
1088 InstrStage<1, [A9_MUX0], 0>,
Evan Chenge790afc2010-10-11 23:41:41 +00001089 InstrStage<1, [A9_DRegsN], 0, Required>,
Evan Cheng7d6cd4902011-04-19 01:21:49 +00001090 InstrStage<2, [A9_DRegsVFP], 0, Reserved>,
1091 InstrStage<2, [A9_NPipe], 0>,
1092 InstrStage<2, [A9_LSUnit]>],
Evan Cheng94ad0082010-10-11 22:03:18 +00001093 [1, 1, 1, 1, 2, 2]>,
1094 //
1095 // VST1u
1096 InstrItinData<IIC_VST1u, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
1097 InstrStage<1, [A9_MUX0], 0>,
Evan Chenge790afc2010-10-11 23:41:41 +00001098 InstrStage<1, [A9_DRegsN], 0, Required>,
Evan Cheng7d6cd4902011-04-19 01:21:49 +00001099 InstrStage<1, [A9_DRegsVFP], 0, Reserved>,
1100 InstrStage<1, [A9_NPipe], 0>,
1101 InstrStage<1, [A9_LSUnit]>],
Evan Cheng94ad0082010-10-11 22:03:18 +00001102 [2, 1, 1, 1, 1]>,
1103 //
1104 // VST1x2u
1105 InstrItinData<IIC_VST1x2u, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
1106 InstrStage<1, [A9_MUX0], 0>,
Evan Chenge790afc2010-10-11 23:41:41 +00001107 InstrStage<1, [A9_DRegsN], 0, Required>,
Evan Cheng7d6cd4902011-04-19 01:21:49 +00001108 InstrStage<1, [A9_DRegsVFP], 0, Reserved>,
1109 InstrStage<1, [A9_NPipe], 0>,
1110 InstrStage<1, [A9_LSUnit]>],
Evan Cheng94ad0082010-10-11 22:03:18 +00001111 [2, 1, 1, 1, 1, 1]>,
1112 //
1113 // VST1x3u
1114 InstrItinData<IIC_VST1x3u, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
1115 InstrStage<1, [A9_MUX0], 0>,
Evan Chenge790afc2010-10-11 23:41:41 +00001116 InstrStage<1, [A9_DRegsN], 0, Required>,
1117 InstrStage<2, [A9_DRegsVFP], 0, Reserved>,
Evan Cheng7d6cd4902011-04-19 01:21:49 +00001118 InstrStage<2, [A9_NPipe], 0>,
1119 InstrStage<2, [A9_LSUnit]>],
Evan Cheng94ad0082010-10-11 22:03:18 +00001120 [2, 1, 1, 1, 1, 1, 2]>,
1121 //
1122 // VST1x4u
1123 InstrItinData<IIC_VST1x4u, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
1124 InstrStage<1, [A9_MUX0], 0>,
Evan Chenge790afc2010-10-11 23:41:41 +00001125 InstrStage<1, [A9_DRegsN], 0, Required>,
Evan Cheng7d6cd4902011-04-19 01:21:49 +00001126 InstrStage<2, [A9_DRegsVFP], 0, Reserved>,
1127 InstrStage<2, [A9_NPipe], 0>,
1128 InstrStage<2, [A9_LSUnit]>],
Evan Cheng94ad0082010-10-11 22:03:18 +00001129 [2, 1, 1, 1, 1, 1, 2, 2]>,
1130 //
Bob Wilsond80b29d2010-11-02 21:18:25 +00001131 // VST1ln
1132 InstrItinData<IIC_VST1ln, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
1133 InstrStage<1, [A9_MUX0], 0>,
1134 InstrStage<1, [A9_DRegsN], 0, Required>,
Evan Cheng7d6cd4902011-04-19 01:21:49 +00001135 InstrStage<1, [A9_DRegsVFP], 0, Reserved>,
1136 InstrStage<1, [A9_NPipe], 0>,
1137 InstrStage<1, [A9_LSUnit]>],
Bob Wilsond80b29d2010-11-02 21:18:25 +00001138 [1, 1, 1]>,
1139 //
1140 // VST1lnu
1141 InstrItinData<IIC_VST1lnu, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
1142 InstrStage<1, [A9_MUX0], 0>,
1143 InstrStage<1, [A9_DRegsN], 0, Required>,
Evan Cheng7d6cd4902011-04-19 01:21:49 +00001144 InstrStage<1, [A9_DRegsVFP], 0, Reserved>,
1145 InstrStage<1, [A9_NPipe], 0>,
1146 InstrStage<1, [A9_LSUnit]>],
Bob Wilsond80b29d2010-11-02 21:18:25 +00001147 [2, 1, 1, 1, 1]>,
1148 //
Evan Cheng94ad0082010-10-11 22:03:18 +00001149 // VST2
1150 InstrItinData<IIC_VST2, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
1151 InstrStage<1, [A9_MUX0], 0>,
Evan Chenge790afc2010-10-11 23:41:41 +00001152 InstrStage<1, [A9_DRegsN], 0, Required>,
Evan Cheng7d6cd4902011-04-19 01:21:49 +00001153 InstrStage<1, [A9_DRegsVFP], 0, Reserved>,
1154 InstrStage<1, [A9_NPipe], 0>,
1155 InstrStage<1, [A9_LSUnit]>],
Evan Cheng94ad0082010-10-11 22:03:18 +00001156 [1, 1, 1, 1]>,
1157 //
1158 // VST2x2
1159 InstrItinData<IIC_VST2x2, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
1160 InstrStage<1, [A9_MUX0], 0>,
Evan Chenge790afc2010-10-11 23:41:41 +00001161 InstrStage<1, [A9_DRegsN], 0, Required>,
1162 InstrStage<3, [A9_DRegsVFP], 0, Reserved>,
Evan Cheng634ab6c2010-11-03 00:40:22 +00001163 InstrStage<3, [A9_NPipe], 0>,
Evan Cheng39121582010-10-13 01:54:21 +00001164 InstrStage<3, [A9_LSUnit]>],
Evan Cheng94ad0082010-10-11 22:03:18 +00001165 [1, 1, 1, 1, 2, 2]>,
1166 //
1167 // VST2u
1168 InstrItinData<IIC_VST2u, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
1169 InstrStage<1, [A9_MUX0], 0>,
Evan Chenge790afc2010-10-11 23:41:41 +00001170 InstrStage<1, [A9_DRegsN], 0, Required>,
Evan Cheng7d6cd4902011-04-19 01:21:49 +00001171 InstrStage<1, [A9_DRegsVFP], 0, Reserved>,
1172 InstrStage<1, [A9_NPipe], 0>,
1173 InstrStage<1, [A9_LSUnit]>],
Evan Cheng94ad0082010-10-11 22:03:18 +00001174 [2, 1, 1, 1, 1, 1]>,
1175 //
1176 // VST2x2u
1177 InstrItinData<IIC_VST2x2u, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
1178 InstrStage<1, [A9_MUX0], 0>,
Evan Chenge790afc2010-10-11 23:41:41 +00001179 InstrStage<1, [A9_DRegsN], 0, Required>,
1180 InstrStage<3, [A9_DRegsVFP], 0, Reserved>,
Evan Cheng634ab6c2010-11-03 00:40:22 +00001181 InstrStage<3, [A9_NPipe], 0>,
Evan Cheng39121582010-10-13 01:54:21 +00001182 InstrStage<3, [A9_LSUnit]>],
Evan Cheng94ad0082010-10-11 22:03:18 +00001183 [2, 1, 1, 1, 1, 1, 2, 2]>,
1184 //
1185 // VST2ln
1186 InstrItinData<IIC_VST2ln, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
1187 InstrStage<1, [A9_MUX0], 0>,
Evan Chenge790afc2010-10-11 23:41:41 +00001188 InstrStage<1, [A9_DRegsN], 0, Required>,
Evan Cheng7d6cd4902011-04-19 01:21:49 +00001189 InstrStage<1, [A9_DRegsVFP], 0, Reserved>,
1190 InstrStage<1, [A9_NPipe], 0>,
1191 InstrStage<1, [A9_LSUnit]>],
Evan Cheng94ad0082010-10-11 22:03:18 +00001192 [1, 1, 1, 1]>,
1193 //
1194 // VST2lnu
1195 InstrItinData<IIC_VST2lnu, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
1196 InstrStage<1, [A9_MUX0], 0>,
Evan Chenge790afc2010-10-11 23:41:41 +00001197 InstrStage<1, [A9_DRegsN], 0, Required>,
Evan Cheng7d6cd4902011-04-19 01:21:49 +00001198 InstrStage<1, [A9_DRegsVFP], 0, Reserved>,
1199 InstrStage<1, [A9_NPipe], 0>,
1200 InstrStage<1, [A9_LSUnit]>],
Evan Cheng94ad0082010-10-11 22:03:18 +00001201 [2, 1, 1, 1, 1, 1]>,
1202 //
1203 // VST3
1204 InstrItinData<IIC_VST3, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
1205 InstrStage<1, [A9_MUX0], 0>,
Evan Chenge790afc2010-10-11 23:41:41 +00001206 InstrStage<1, [A9_DRegsN], 0, Required>,
Evan Cheng7d6cd4902011-04-19 01:21:49 +00001207 InstrStage<2, [A9_DRegsVFP], 0, Reserved>,
1208 InstrStage<2, [A9_NPipe], 0>,
1209 InstrStage<2, [A9_LSUnit]>],
Evan Cheng94ad0082010-10-11 22:03:18 +00001210 [1, 1, 1, 1, 2]>,
1211 //
1212 // VST3u
1213 InstrItinData<IIC_VST3u, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
1214 InstrStage<1, [A9_MUX0], 0>,
Evan Chenge790afc2010-10-11 23:41:41 +00001215 InstrStage<1, [A9_DRegsN], 0, Required>,
Evan Cheng7d6cd4902011-04-19 01:21:49 +00001216 InstrStage<2, [A9_DRegsVFP], 0, Reserved>,
1217 InstrStage<2, [A9_NPipe], 0>,
1218 InstrStage<2, [A9_LSUnit]>],
Evan Cheng94ad0082010-10-11 22:03:18 +00001219 [2, 1, 1, 1, 1, 1, 2]>,
1220 //
1221 // VST3ln
1222 InstrItinData<IIC_VST3ln, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
1223 InstrStage<1, [A9_MUX0], 0>,
Evan Chenge790afc2010-10-11 23:41:41 +00001224 InstrStage<1, [A9_DRegsN], 0, Required>,
1225 InstrStage<3, [A9_DRegsVFP], 0, Reserved>,
Evan Cheng634ab6c2010-11-03 00:40:22 +00001226 InstrStage<3, [A9_NPipe], 0>,
Evan Cheng39121582010-10-13 01:54:21 +00001227 InstrStage<3, [A9_LSUnit]>],
Evan Cheng94ad0082010-10-11 22:03:18 +00001228 [1, 1, 1, 1, 2]>,
1229 //
1230 // VST3lnu
1231 InstrItinData<IIC_VST3lnu, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
1232 InstrStage<1, [A9_MUX0], 0>,
Evan Chenge790afc2010-10-11 23:41:41 +00001233 InstrStage<1, [A9_DRegsN], 0, Required>,
1234 InstrStage<3, [A9_DRegsVFP], 0, Reserved>,
Evan Cheng634ab6c2010-11-03 00:40:22 +00001235 InstrStage<3, [A9_NPipe], 0>,
Evan Cheng39121582010-10-13 01:54:21 +00001236 InstrStage<3, [A9_LSUnit]>],
Evan Cheng94ad0082010-10-11 22:03:18 +00001237 [2, 1, 1, 1, 1, 1, 2]>,
1238 //
1239 // VST4
1240 InstrItinData<IIC_VST4, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
1241 InstrStage<1, [A9_MUX0], 0>,
Evan Chenge790afc2010-10-11 23:41:41 +00001242 InstrStage<1, [A9_DRegsN], 0, Required>,
Evan Cheng7d6cd4902011-04-19 01:21:49 +00001243 InstrStage<2, [A9_DRegsVFP], 0, Reserved>,
1244 InstrStage<2, [A9_NPipe], 0>,
1245 InstrStage<2, [A9_LSUnit]>],
Evan Cheng94ad0082010-10-11 22:03:18 +00001246 [1, 1, 1, 1, 2, 2]>,
1247 //
1248 // VST4u
1249 InstrItinData<IIC_VST4u, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
1250 InstrStage<1, [A9_MUX0], 0>,
Evan Chenge790afc2010-10-11 23:41:41 +00001251 InstrStage<1, [A9_DRegsN], 0, Required>,
Evan Cheng7d6cd4902011-04-19 01:21:49 +00001252 InstrStage<2, [A9_DRegsVFP], 0, Reserved>,
1253 InstrStage<2, [A9_NPipe], 0>,
1254 InstrStage<2, [A9_LSUnit]>],
Evan Cheng94ad0082010-10-11 22:03:18 +00001255 [2, 1, 1, 1, 1, 1, 2, 2]>,
1256 //
1257 // VST4ln
1258 InstrItinData<IIC_VST4ln, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
1259 InstrStage<1, [A9_MUX0], 0>,
Evan Chenge790afc2010-10-11 23:41:41 +00001260 InstrStage<1, [A9_DRegsN], 0, Required>,
Evan Cheng7d6cd4902011-04-19 01:21:49 +00001261 InstrStage<2, [A9_DRegsVFP], 0, Reserved>,
1262 InstrStage<2, [A9_NPipe], 0>,
1263 InstrStage<2, [A9_LSUnit]>],
Evan Cheng94ad0082010-10-11 22:03:18 +00001264 [1, 1, 1, 1, 2, 2]>,
1265 //
1266 // VST4lnu
1267 InstrItinData<IIC_VST4lnu, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
1268 InstrStage<1, [A9_MUX0], 0>,
Evan Chenge790afc2010-10-11 23:41:41 +00001269 InstrStage<1, [A9_DRegsN], 0, Required>,
Evan Cheng7d6cd4902011-04-19 01:21:49 +00001270 InstrStage<2, [A9_DRegsVFP], 0, Reserved>,
1271 InstrStage<2, [A9_NPipe], 0>,
1272 InstrStage<2, [A9_LSUnit]>],
Evan Cheng94ad0082010-10-11 22:03:18 +00001273 [2, 1, 1, 1, 1, 1, 2, 2]>,
1274
Anton Korobeynikov090323a2010-04-07 18:22:11 +00001275 //
1276 // Double-register Integer Unary
Evan Chenge790afc2010-10-11 23:41:41 +00001277 InstrItinData<IIC_VUNAiD, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
1278 InstrStage<1, [A9_MUX0], 0>,
1279 InstrStage<1, [A9_DRegsN], 0, Required>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +00001280 // Extra latency cycles since wbck is 6 cycles
Anton Korobeynikov7d62e332010-04-18 20:31:01 +00001281 InstrStage<7, [A9_DRegsVFP], 0, Reserved>,
Evan Chenga3178152010-10-01 22:52:29 +00001282 InstrStage<1, [A9_NPipe]>],
Evan Cheng89e6f672010-10-01 19:41:46 +00001283 [4, 2]>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +00001284 //
1285 // Quad-register Integer Unary
Evan Chenge790afc2010-10-11 23:41:41 +00001286 InstrItinData<IIC_VUNAiQ, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
1287 InstrStage<1, [A9_MUX0], 0>,
1288 InstrStage<1, [A9_DRegsN], 0, Required>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +00001289 // Extra latency cycles since wbck is 6 cycles
Anton Korobeynikov7d62e332010-04-18 20:31:01 +00001290 InstrStage<7, [A9_DRegsVFP], 0, Reserved>,
Evan Chenga3178152010-10-01 22:52:29 +00001291 InstrStage<1, [A9_NPipe]>],
Evan Cheng89e6f672010-10-01 19:41:46 +00001292 [4, 2]>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +00001293 //
1294 // Double-register Integer Q-Unary
Evan Chenge790afc2010-10-11 23:41:41 +00001295 InstrItinData<IIC_VQUNAiD, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
1296 InstrStage<1, [A9_MUX0], 0>,
1297 InstrStage<1, [A9_DRegsN], 0, Required>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +00001298 // Extra latency cycles since wbck is 6 cycles
Anton Korobeynikov7d62e332010-04-18 20:31:01 +00001299 InstrStage<7, [A9_DRegsVFP], 0, Reserved>,
Evan Chenga3178152010-10-01 22:52:29 +00001300 InstrStage<1, [A9_NPipe]>],
Evan Cheng89e6f672010-10-01 19:41:46 +00001301 [4, 1]>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +00001302 //
1303 // Quad-register Integer CountQ-Unary
Evan Chenge790afc2010-10-11 23:41:41 +00001304 InstrItinData<IIC_VQUNAiQ, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
1305 InstrStage<1, [A9_MUX0], 0>,
1306 InstrStage<1, [A9_DRegsN], 0, Required>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +00001307 // Extra latency cycles since wbck is 6 cycles
Anton Korobeynikov7d62e332010-04-18 20:31:01 +00001308 InstrStage<7, [A9_DRegsVFP], 0, Reserved>,
Evan Chenga3178152010-10-01 22:52:29 +00001309 InstrStage<1, [A9_NPipe]>],
Evan Cheng89e6f672010-10-01 19:41:46 +00001310 [4, 1]>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +00001311 //
1312 // Double-register Integer Binary
Evan Chenge790afc2010-10-11 23:41:41 +00001313 InstrItinData<IIC_VBINiD, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
1314 InstrStage<1, [A9_MUX0], 0>,
1315 InstrStage<1, [A9_DRegsN], 0, Required>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +00001316 // Extra latency cycles since wbck is 6 cycles
Anton Korobeynikov7d62e332010-04-18 20:31:01 +00001317 InstrStage<7, [A9_DRegsVFP], 0, Reserved>,
Evan Chenga3178152010-10-01 22:52:29 +00001318 InstrStage<1, [A9_NPipe]>],
Evan Cheng89e6f672010-10-01 19:41:46 +00001319 [3, 2, 2]>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +00001320 //
1321 // Quad-register Integer Binary
Evan Chenge790afc2010-10-11 23:41:41 +00001322 InstrItinData<IIC_VBINiQ, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
1323 InstrStage<1, [A9_MUX0], 0>,
1324 InstrStage<1, [A9_DRegsN], 0, Required>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +00001325 // Extra latency cycles since wbck is 6 cycles
Anton Korobeynikov7d62e332010-04-18 20:31:01 +00001326 InstrStage<7, [A9_DRegsVFP], 0, Reserved>,
Evan Chenga3178152010-10-01 22:52:29 +00001327 InstrStage<1, [A9_NPipe]>],
Evan Cheng89e6f672010-10-01 19:41:46 +00001328 [3, 2, 2]>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +00001329 //
1330 // Double-register Integer Subtract
Evan Chenge790afc2010-10-11 23:41:41 +00001331 InstrItinData<IIC_VSUBiD, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
1332 InstrStage<1, [A9_MUX0], 0>,
1333 InstrStage<1, [A9_DRegsN], 0, Required>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +00001334 // Extra latency cycles since wbck is 6 cycles
Anton Korobeynikov7d62e332010-04-18 20:31:01 +00001335 InstrStage<7, [A9_DRegsVFP], 0, Reserved>,
Evan Chenga3178152010-10-01 22:52:29 +00001336 InstrStage<1, [A9_NPipe]>],
Evan Cheng89e6f672010-10-01 19:41:46 +00001337 [3, 2, 1]>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +00001338 //
1339 // Quad-register Integer Subtract
Evan Chenge790afc2010-10-11 23:41:41 +00001340 InstrItinData<IIC_VSUBiQ, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
1341 InstrStage<1, [A9_MUX0], 0>,
1342 InstrStage<1, [A9_DRegsN], 0, Required>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +00001343 // Extra latency cycles since wbck is 6 cycles
Anton Korobeynikov7d62e332010-04-18 20:31:01 +00001344 InstrStage<7, [A9_DRegsVFP], 0, Reserved>,
Evan Chenga3178152010-10-01 22:52:29 +00001345 InstrStage<1, [A9_NPipe]>],
Evan Cheng89e6f672010-10-01 19:41:46 +00001346 [3, 2, 1]>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +00001347 //
1348 // Double-register Integer Shift
Evan Chenge790afc2010-10-11 23:41:41 +00001349 InstrItinData<IIC_VSHLiD, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
1350 InstrStage<1, [A9_MUX0], 0>,
1351 InstrStage<1, [A9_DRegsN], 0, Required>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +00001352 // Extra latency cycles since wbck is 6 cycles
Anton Korobeynikov7d62e332010-04-18 20:31:01 +00001353 InstrStage<7, [A9_DRegsVFP], 0, Reserved>,
Evan Chenga3178152010-10-01 22:52:29 +00001354 InstrStage<1, [A9_NPipe]>],
Evan Cheng89e6f672010-10-01 19:41:46 +00001355 [3, 1, 1]>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +00001356 //
1357 // Quad-register Integer Shift
Evan Chenge790afc2010-10-11 23:41:41 +00001358 InstrItinData<IIC_VSHLiQ, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
1359 InstrStage<1, [A9_MUX0], 0>,
1360 InstrStage<1, [A9_DRegsN], 0, Required>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +00001361 // Extra latency cycles since wbck is 6 cycles
Anton Korobeynikov7d62e332010-04-18 20:31:01 +00001362 InstrStage<7, [A9_DRegsVFP], 0, Reserved>,
Evan Chenga3178152010-10-01 22:52:29 +00001363 InstrStage<1, [A9_NPipe]>],
Evan Cheng89e6f672010-10-01 19:41:46 +00001364 [3, 1, 1]>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +00001365 //
1366 // Double-register Integer Shift (4 cycle)
Evan Chenge790afc2010-10-11 23:41:41 +00001367 InstrItinData<IIC_VSHLi4D, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
1368 InstrStage<1, [A9_MUX0], 0>,
1369 InstrStage<1, [A9_DRegsN], 0, Required>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +00001370 // Extra latency cycles since wbck is 6 cycles
Anton Korobeynikov7d62e332010-04-18 20:31:01 +00001371 InstrStage<7, [A9_DRegsVFP], 0, Reserved>,
Evan Chenga3178152010-10-01 22:52:29 +00001372 InstrStage<1, [A9_NPipe]>],
Evan Cheng89e6f672010-10-01 19:41:46 +00001373 [4, 1, 1]>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +00001374 //
1375 // Quad-register Integer Shift (4 cycle)
Evan Chenge790afc2010-10-11 23:41:41 +00001376 InstrItinData<IIC_VSHLi4Q, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
1377 InstrStage<1, [A9_MUX0], 0>,
1378 InstrStage<1, [A9_DRegsN], 0, Required>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +00001379 // Extra latency cycles since wbck is 6 cycles
Anton Korobeynikov7d62e332010-04-18 20:31:01 +00001380 InstrStage<7, [A9_DRegsVFP], 0, Reserved>,
Evan Chenga3178152010-10-01 22:52:29 +00001381 InstrStage<1, [A9_NPipe]>],
Evan Cheng89e6f672010-10-01 19:41:46 +00001382 [4, 1, 1]>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +00001383 //
1384 // Double-register Integer Binary (4 cycle)
Evan Chenge790afc2010-10-11 23:41:41 +00001385 InstrItinData<IIC_VBINi4D, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
1386 InstrStage<1, [A9_MUX0], 0>,
1387 InstrStage<1, [A9_DRegsN], 0, Required>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +00001388 // Extra latency cycles since wbck is 6 cycles
Anton Korobeynikov7d62e332010-04-18 20:31:01 +00001389 InstrStage<7, [A9_DRegsVFP], 0, Reserved>,
Evan Chenga3178152010-10-01 22:52:29 +00001390 InstrStage<1, [A9_NPipe]>],
Evan Cheng89e6f672010-10-01 19:41:46 +00001391 [4, 2, 2]>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +00001392 //
1393 // Quad-register Integer Binary (4 cycle)
Evan Chenge790afc2010-10-11 23:41:41 +00001394 InstrItinData<IIC_VBINi4Q, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
1395 InstrStage<1, [A9_MUX0], 0>,
1396 InstrStage<1, [A9_DRegsN], 0, Required>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +00001397 // Extra latency cycles since wbck is 6 cycles
Anton Korobeynikov7d62e332010-04-18 20:31:01 +00001398 InstrStage<7, [A9_DRegsVFP], 0, Reserved>,
Evan Chenga3178152010-10-01 22:52:29 +00001399 InstrStage<1, [A9_NPipe]>],
Evan Cheng89e6f672010-10-01 19:41:46 +00001400 [4, 2, 2]>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +00001401 //
1402 // Double-register Integer Subtract (4 cycle)
Evan Chenge790afc2010-10-11 23:41:41 +00001403 InstrItinData<IIC_VSUBi4D, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
1404 InstrStage<1, [A9_MUX0], 0>,
1405 InstrStage<1, [A9_DRegsN], 0, Required>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +00001406 // Extra latency cycles since wbck is 6 cycles
Anton Korobeynikov7d62e332010-04-18 20:31:01 +00001407 InstrStage<7, [A9_DRegsVFP], 0, Reserved>,
Evan Chenga3178152010-10-01 22:52:29 +00001408 InstrStage<1, [A9_NPipe]>],
Evan Cheng89e6f672010-10-01 19:41:46 +00001409 [4, 2, 1]>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +00001410 //
1411 // Quad-register Integer Subtract (4 cycle)
Evan Chenge790afc2010-10-11 23:41:41 +00001412 InstrItinData<IIC_VSUBi4Q, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
1413 InstrStage<1, [A9_MUX0], 0>,
1414 InstrStage<1, [A9_DRegsN], 0, Required>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +00001415 // Extra latency cycles since wbck is 6 cycles
Anton Korobeynikov7d62e332010-04-18 20:31:01 +00001416 InstrStage<7, [A9_DRegsVFP], 0, Reserved>,
Evan Chenga3178152010-10-01 22:52:29 +00001417 InstrStage<1, [A9_NPipe]>],
Evan Cheng89e6f672010-10-01 19:41:46 +00001418 [4, 2, 1]>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +00001419
1420 //
1421 // Double-register Integer Count
Evan Chenge790afc2010-10-11 23:41:41 +00001422 InstrItinData<IIC_VCNTiD, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
1423 InstrStage<1, [A9_MUX0], 0>,
1424 InstrStage<1, [A9_DRegsN], 0, Required>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +00001425 // Extra latency cycles since wbck is 6 cycles
Anton Korobeynikov7d62e332010-04-18 20:31:01 +00001426 InstrStage<7, [A9_DRegsVFP], 0, Reserved>,
Evan Chenga3178152010-10-01 22:52:29 +00001427 InstrStage<1, [A9_NPipe]>],
Evan Cheng89e6f672010-10-01 19:41:46 +00001428 [3, 2, 2]>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +00001429 //
1430 // Quad-register Integer Count
1431 // Result written in N3, but that is relative to the last cycle of multicycle,
1432 // so we use 4 for those cases
Evan Chenge790afc2010-10-11 23:41:41 +00001433 InstrItinData<IIC_VCNTiQ, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
1434 InstrStage<1, [A9_MUX0], 0>,
1435 InstrStage<1, [A9_DRegsN], 0, Required>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +00001436 // Extra latency cycles since wbck is 7 cycles
Anton Korobeynikov7d62e332010-04-18 20:31:01 +00001437 InstrStage<8, [A9_DRegsVFP], 0, Reserved>,
Evan Chenga3178152010-10-01 22:52:29 +00001438 InstrStage<2, [A9_NPipe]>],
Evan Cheng89e6f672010-10-01 19:41:46 +00001439 [4, 2, 2]>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +00001440 //
1441 // Double-register Absolute Difference and Accumulate
Evan Cheng7f3e9152010-12-08 23:01:18 +00001442 InstrItinData<IIC_VABAD, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
Evan Chenga3178152010-10-01 22:52:29 +00001443 InstrStage<1, [A9_MUX0], 0>,
Evan Chenge790afc2010-10-11 23:41:41 +00001444 InstrStage<1, [A9_DRegsN], 0, Required>,
1445 // Extra latency cycles since wbck is 6 cycles
Evan Cheng7f3e9152010-12-08 23:01:18 +00001446 InstrStage<7, [A9_DRegsVFP], 0, Reserved>,
Evan Chenga3178152010-10-01 22:52:29 +00001447 InstrStage<1, [A9_NPipe]>],
Evan Cheng89e6f672010-10-01 19:41:46 +00001448 [6, 3, 2, 1]>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +00001449 //
1450 // Quad-register Absolute Difference and Accumulate
Evan Chenge790afc2010-10-11 23:41:41 +00001451 InstrItinData<IIC_VABAQ, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
1452 InstrStage<1, [A9_MUX0], 0>,
1453 InstrStage<1, [A9_DRegsN], 0, Required>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +00001454 // Extra latency cycles since wbck is 6 cycles
Anton Korobeynikov7d62e332010-04-18 20:31:01 +00001455 InstrStage<7, [A9_DRegsVFP], 0, Reserved>,
Evan Chenga3178152010-10-01 22:52:29 +00001456 InstrStage<2, [A9_NPipe]>],
Evan Cheng89e6f672010-10-01 19:41:46 +00001457 [6, 3, 2, 1]>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +00001458 //
1459 // Double-register Integer Pair Add Long
Evan Chenge790afc2010-10-11 23:41:41 +00001460 InstrItinData<IIC_VPALiD, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
1461 InstrStage<1, [A9_MUX0], 0>,
1462 InstrStage<1, [A9_DRegsN], 0, Required>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +00001463 // Extra latency cycles since wbck is 6 cycles
Anton Korobeynikov7d62e332010-04-18 20:31:01 +00001464 InstrStage<7, [A9_DRegsVFP], 0, Reserved>,
Evan Chenga3178152010-10-01 22:52:29 +00001465 InstrStage<1, [A9_NPipe]>],
Evan Cheng89e6f672010-10-01 19:41:46 +00001466 [6, 3, 1]>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +00001467 //
1468 // Quad-register Integer Pair Add Long
Evan Chenge790afc2010-10-11 23:41:41 +00001469 InstrItinData<IIC_VPALiQ, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
1470 InstrStage<1, [A9_MUX0], 0>,
1471 InstrStage<1, [A9_DRegsN], 0, Required>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +00001472 // Extra latency cycles since wbck is 6 cycles
Anton Korobeynikov7d62e332010-04-18 20:31:01 +00001473 InstrStage<7, [A9_DRegsVFP], 0, Reserved>,
Evan Chenga3178152010-10-01 22:52:29 +00001474 InstrStage<2, [A9_NPipe]>],
Evan Cheng89e6f672010-10-01 19:41:46 +00001475 [6, 3, 1]>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +00001476
1477 //
1478 // Double-register Integer Multiply (.8, .16)
Evan Chenge790afc2010-10-11 23:41:41 +00001479 InstrItinData<IIC_VMULi16D, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
1480 InstrStage<1, [A9_MUX0], 0>,
1481 InstrStage<1, [A9_DRegsN], 0, Required>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +00001482 // Extra latency cycles since wbck is 6 cycles
Anton Korobeynikov7d62e332010-04-18 20:31:01 +00001483 InstrStage<7, [A9_DRegsVFP], 0, Reserved>,
Evan Chenga3178152010-10-01 22:52:29 +00001484 InstrStage<1, [A9_NPipe]>],
Evan Cheng89e6f672010-10-01 19:41:46 +00001485 [6, 2, 2]>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +00001486 //
1487 // Quad-register Integer Multiply (.8, .16)
Evan Chenge790afc2010-10-11 23:41:41 +00001488 InstrItinData<IIC_VMULi16Q, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
1489 InstrStage<1, [A9_MUX0], 0>,
1490 InstrStage<1, [A9_DRegsN], 0, Required>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +00001491 // Extra latency cycles since wbck is 7 cycles
Anton Korobeynikov7d62e332010-04-18 20:31:01 +00001492 InstrStage<8, [A9_DRegsVFP], 0, Reserved>,
Evan Chenga3178152010-10-01 22:52:29 +00001493 InstrStage<2, [A9_NPipe]>],
Evan Cheng89e6f672010-10-01 19:41:46 +00001494 [7, 2, 2]>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +00001495
1496 //
1497 // Double-register Integer Multiply (.32)
Evan Chenge790afc2010-10-11 23:41:41 +00001498 InstrItinData<IIC_VMULi32D, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
1499 InstrStage<1, [A9_MUX0], 0>,
1500 InstrStage<1, [A9_DRegsN], 0, Required>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +00001501 // Extra latency cycles since wbck is 7 cycles
Anton Korobeynikov7d62e332010-04-18 20:31:01 +00001502 InstrStage<8, [A9_DRegsVFP], 0, Reserved>,
Evan Chenga3178152010-10-01 22:52:29 +00001503 InstrStage<2, [A9_NPipe]>],
Evan Cheng89e6f672010-10-01 19:41:46 +00001504 [7, 2, 1]>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +00001505 //
1506 // Quad-register Integer Multiply (.32)
Evan Chenge790afc2010-10-11 23:41:41 +00001507 InstrItinData<IIC_VMULi32Q, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
1508 InstrStage<1, [A9_MUX0], 0>,
1509 InstrStage<1, [A9_DRegsN], 0, Required>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +00001510 // Extra latency cycles since wbck is 9 cycles
Anton Korobeynikov7d62e332010-04-18 20:31:01 +00001511 InstrStage<10, [A9_DRegsVFP], 0, Reserved>,
Evan Chenga3178152010-10-01 22:52:29 +00001512 InstrStage<4, [A9_NPipe]>],
Evan Cheng89e6f672010-10-01 19:41:46 +00001513 [9, 2, 1]>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +00001514 //
1515 // Double-register Integer Multiply-Accumulate (.8, .16)
Evan Chenge790afc2010-10-11 23:41:41 +00001516 InstrItinData<IIC_VMACi16D, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
1517 InstrStage<1, [A9_MUX0], 0>,
1518 InstrStage<1, [A9_DRegsN], 0, Required>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +00001519 // Extra latency cycles since wbck is 6 cycles
Anton Korobeynikov7d62e332010-04-18 20:31:01 +00001520 InstrStage<7, [A9_DRegsVFP], 0, Reserved>,
Evan Chenga3178152010-10-01 22:52:29 +00001521 InstrStage<1, [A9_NPipe]>],
Evan Cheng89e6f672010-10-01 19:41:46 +00001522 [6, 3, 2, 2]>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +00001523 //
1524 // Double-register Integer Multiply-Accumulate (.32)
Evan Chenge790afc2010-10-11 23:41:41 +00001525 InstrItinData<IIC_VMACi32D, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
1526 InstrStage<1, [A9_MUX0], 0>,
1527 InstrStage<1, [A9_DRegsN], 0, Required>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +00001528 // Extra latency cycles since wbck is 7 cycles
Anton Korobeynikov7d62e332010-04-18 20:31:01 +00001529 InstrStage<8, [A9_DRegsVFP], 0, Reserved>,
Evan Chenga3178152010-10-01 22:52:29 +00001530 InstrStage<2, [A9_NPipe]>],
Evan Cheng89e6f672010-10-01 19:41:46 +00001531 [7, 3, 2, 1]>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +00001532 //
1533 // Quad-register Integer Multiply-Accumulate (.8, .16)
Evan Chenge790afc2010-10-11 23:41:41 +00001534 InstrItinData<IIC_VMACi16Q, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
1535 InstrStage<1, [A9_MUX0], 0>,
1536 InstrStage<1, [A9_DRegsN], 0, Required>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +00001537 // Extra latency cycles since wbck is 7 cycles
Anton Korobeynikov7d62e332010-04-18 20:31:01 +00001538 InstrStage<8, [A9_DRegsVFP], 0, Reserved>,
Evan Chenga3178152010-10-01 22:52:29 +00001539 InstrStage<2, [A9_NPipe]>],
Evan Cheng89e6f672010-10-01 19:41:46 +00001540 [7, 3, 2, 2]>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +00001541 //
1542 // Quad-register Integer Multiply-Accumulate (.32)
Evan Chenge790afc2010-10-11 23:41:41 +00001543 InstrItinData<IIC_VMACi32Q, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
1544 InstrStage<1, [A9_MUX0], 0>,
1545 InstrStage<1, [A9_DRegsN], 0, Required>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +00001546 // Extra latency cycles since wbck is 9 cycles
Anton Korobeynikov7d62e332010-04-18 20:31:01 +00001547 InstrStage<10, [A9_DRegsVFP], 0, Reserved>,
Evan Chenga3178152010-10-01 22:52:29 +00001548 InstrStage<4, [A9_NPipe]>],
Evan Cheng89e6f672010-10-01 19:41:46 +00001549 [9, 3, 2, 1]>,
Evan Cheng2a5d7642010-10-01 20:50:58 +00001550
1551 //
1552 // Move
Evan Chenge790afc2010-10-11 23:41:41 +00001553 InstrItinData<IIC_VMOV, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
Evan Chenga3178152010-10-01 22:52:29 +00001554 InstrStage<1, [A9_MUX0], 0>,
Evan Chenge790afc2010-10-11 23:41:41 +00001555 InstrStage<1, [A9_DRegsN], 0, Required>,
1556 InstrStage<1, [A9_DRegsVFP], 0, Reserved>,
Evan Chenga3178152010-10-01 22:52:29 +00001557 InstrStage<1, [A9_NPipe]>],
Evan Cheng2a5d7642010-10-01 20:50:58 +00001558 [1,1]>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +00001559 //
1560 // Move Immediate
Evan Chenge790afc2010-10-11 23:41:41 +00001561 InstrItinData<IIC_VMOVImm, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
1562 InstrStage<1, [A9_MUX0], 0>,
1563 InstrStage<1, [A9_DRegsN], 0, Required>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +00001564 // Extra latency cycles since wbck is 6 cycles
Anton Korobeynikov7d62e332010-04-18 20:31:01 +00001565 InstrStage<7, [A9_DRegsVFP], 0, Reserved>,
Evan Chenga3178152010-10-01 22:52:29 +00001566 InstrStage<1, [A9_NPipe]>],
Evan Cheng89e6f672010-10-01 19:41:46 +00001567 [3]>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +00001568 //
1569 // Double-register Permute Move
Evan Chenge790afc2010-10-11 23:41:41 +00001570 InstrItinData<IIC_VMOVD, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
Evan Chenga3178152010-10-01 22:52:29 +00001571 InstrStage<1, [A9_MUX0], 0>,
Evan Chenge790afc2010-10-11 23:41:41 +00001572 InstrStage<1, [A9_DRegsN], 0, Required>,
1573 // Extra latency cycles since wbck is 6 cycles
1574 InstrStage<7, [A9_DRegsVFP], 0, Reserved>,
Evan Chenga3178152010-10-01 22:52:29 +00001575 InstrStage<1, [A9_NPipe]>],
Evan Cheng89e6f672010-10-01 19:41:46 +00001576 [2, 1]>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +00001577 //
1578 // Quad-register Permute Move
Evan Chenge790afc2010-10-11 23:41:41 +00001579 InstrItinData<IIC_VMOVQ, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
Evan Chenga3178152010-10-01 22:52:29 +00001580 InstrStage<1, [A9_MUX0], 0>,
Evan Chenge790afc2010-10-11 23:41:41 +00001581 InstrStage<1, [A9_DRegsN], 0, Required>,
1582 // Extra latency cycles since wbck is 6 cycles
1583 InstrStage<7, [A9_DRegsVFP], 0, Reserved>,
Evan Chenga3178152010-10-01 22:52:29 +00001584 InstrStage<1, [A9_NPipe]>],
Evan Cheng2a5d7642010-10-01 20:50:58 +00001585 [2, 1]>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +00001586 //
1587 // Integer to Single-precision Move
Evan Chenge790afc2010-10-11 23:41:41 +00001588 InstrItinData<IIC_VMOVIS , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
Evan Chenga3178152010-10-01 22:52:29 +00001589 InstrStage<1, [A9_MUX0], 0>,
Evan Chenge790afc2010-10-11 23:41:41 +00001590 InstrStage<1, [A9_DRegsN], 0, Required>,
1591 InstrStage<3, [A9_DRegsVFP], 0, Reserved>,
Evan Chenga3178152010-10-01 22:52:29 +00001592 InstrStage<1, [A9_NPipe]>],
Andrew Trickf4ebec02010-10-21 03:40:16 +00001593 [1, 1]>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +00001594 //
1595 // Integer to Double-precision Move
Evan Chenge790afc2010-10-11 23:41:41 +00001596 InstrItinData<IIC_VMOVID , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
Evan Chenga3178152010-10-01 22:52:29 +00001597 InstrStage<1, [A9_MUX0], 0>,
Evan Chenge790afc2010-10-11 23:41:41 +00001598 InstrStage<1, [A9_DRegsN], 0, Required>,
1599 InstrStage<3, [A9_DRegsVFP], 0, Reserved>,
Evan Chenga3178152010-10-01 22:52:29 +00001600 InstrStage<1, [A9_NPipe]>],
Andrew Trickf4ebec02010-10-21 03:40:16 +00001601 [1, 1, 1]>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +00001602 //
1603 // Single-precision to Integer Move
Evan Chenge790afc2010-10-11 23:41:41 +00001604 InstrItinData<IIC_VMOVSI , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
Evan Chenga3178152010-10-01 22:52:29 +00001605 InstrStage<1, [A9_MUX0], 0>,
Evan Chenge790afc2010-10-11 23:41:41 +00001606 InstrStage<1, [A9_DRegsN], 0, Required>,
1607 InstrStage<3, [A9_DRegsVFP], 0, Reserved>,
Evan Chenga3178152010-10-01 22:52:29 +00001608 InstrStage<1, [A9_NPipe]>],
Evan Cheng89e6f672010-10-01 19:41:46 +00001609 [2, 1]>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +00001610 //
1611 // Double-precision to Integer Move
Evan Chenge790afc2010-10-11 23:41:41 +00001612 InstrItinData<IIC_VMOVDI , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
Evan Chenga3178152010-10-01 22:52:29 +00001613 InstrStage<1, [A9_MUX0], 0>,
Evan Chenge790afc2010-10-11 23:41:41 +00001614 InstrStage<1, [A9_DRegsN], 0, Required>,
1615 InstrStage<3, [A9_DRegsVFP], 0, Reserved>,
Evan Chenga3178152010-10-01 22:52:29 +00001616 InstrStage<1, [A9_NPipe]>],
Evan Cheng89e6f672010-10-01 19:41:46 +00001617 [2, 2, 1]>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +00001618 //
1619 // Integer to Lane Move
Evan Chenge790afc2010-10-11 23:41:41 +00001620 InstrItinData<IIC_VMOVISL , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
Evan Chenga3178152010-10-01 22:52:29 +00001621 InstrStage<1, [A9_MUX0], 0>,
Evan Chenge790afc2010-10-11 23:41:41 +00001622 InstrStage<1, [A9_DRegsN], 0, Required>,
1623 InstrStage<4, [A9_DRegsVFP], 0, Reserved>,
Evan Chenga3178152010-10-01 22:52:29 +00001624 InstrStage<2, [A9_NPipe]>],
Evan Cheng89e6f672010-10-01 19:41:46 +00001625 [3, 1, 1]>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +00001626
1627 //
Evan Cheng2a5d7642010-10-01 20:50:58 +00001628 // Vector narrow move
Evan Chenge790afc2010-10-11 23:41:41 +00001629 InstrItinData<IIC_VMOVN, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
1630 InstrStage<1, [A9_MUX0], 0>,
1631 InstrStage<1, [A9_DRegsN], 0, Required>,
Evan Cheng2a5d7642010-10-01 20:50:58 +00001632 // Extra latency cycles since wbck is 6 cycles
1633 InstrStage<7, [A9_DRegsVFP], 0, Reserved>,
Evan Chenga3178152010-10-01 22:52:29 +00001634 InstrStage<1, [A9_NPipe]>],
Evan Cheng2a5d7642010-10-01 20:50:58 +00001635 [3, 1]>,
1636 //
Anton Korobeynikov090323a2010-04-07 18:22:11 +00001637 // Double-register FP Unary
Evan Chenge790afc2010-10-11 23:41:41 +00001638 InstrItinData<IIC_VUNAD, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
1639 InstrStage<1, [A9_MUX0], 0>,
1640 InstrStage<1, [A9_DRegsN], 0, Required>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +00001641 // Extra latency cycles since wbck is 6 cycles
Anton Korobeynikov7d62e332010-04-18 20:31:01 +00001642 InstrStage<7, [A9_DRegsVFP], 0, Reserved>,
Evan Chenga3178152010-10-01 22:52:29 +00001643 InstrStage<1, [A9_NPipe]>],
Evan Cheng89e6f672010-10-01 19:41:46 +00001644 [5, 2]>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +00001645 //
1646 // Quad-register FP Unary
1647 // Result written in N5, but that is relative to the last cycle of multicycle,
1648 // so we use 6 for those cases
Evan Chenge790afc2010-10-11 23:41:41 +00001649 InstrItinData<IIC_VUNAQ, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
1650 InstrStage<1, [A9_MUX0], 0>,
1651 InstrStage<1, [A9_DRegsN], 0, Required>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +00001652 // Extra latency cycles since wbck is 7 cycles
Anton Korobeynikov7d62e332010-04-18 20:31:01 +00001653 InstrStage<8, [A9_DRegsVFP], 0, Reserved>,
Evan Chenga3178152010-10-01 22:52:29 +00001654 InstrStage<2, [A9_NPipe]>],
Evan Cheng89e6f672010-10-01 19:41:46 +00001655 [6, 2]>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +00001656 //
1657 // Double-register FP Binary
1658 // FIXME: We're using this itin for many instructions and [2, 2] here is too
1659 // optimistic.
Evan Chenge790afc2010-10-11 23:41:41 +00001660 InstrItinData<IIC_VBIND, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
Evan Chenga3178152010-10-01 22:52:29 +00001661 InstrStage<1, [A9_MUX0], 0>,
Evan Chenge790afc2010-10-11 23:41:41 +00001662 InstrStage<1, [A9_DRegsN], 0, Required>,
1663 // Extra latency cycles since wbck is 6 cycles
1664 InstrStage<7, [A9_DRegsVFP], 0, Reserved>,
Evan Chenga3178152010-10-01 22:52:29 +00001665 InstrStage<1, [A9_NPipe]>],
Evan Cheng89e6f672010-10-01 19:41:46 +00001666 [5, 2, 2]>,
Evan Chenge790afc2010-10-11 23:41:41 +00001667
1668 //
1669 // VPADD, etc.
1670 InstrItinData<IIC_VPBIND, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
1671 InstrStage<1, [A9_MUX0], 0>,
1672 InstrStage<1, [A9_DRegsN], 0, Required>,
1673 // Extra latency cycles since wbck is 6 cycles
1674 InstrStage<7, [A9_DRegsVFP], 0, Reserved>,
1675 InstrStage<1, [A9_NPipe]>],
1676 [5, 1, 1]>,
1677 //
1678 // Double-register FP VMUL
1679 InstrItinData<IIC_VFMULD, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
1680 InstrStage<1, [A9_MUX0], 0>,
1681 InstrStage<1, [A9_DRegsN], 0, Required>,
1682 // Extra latency cycles since wbck is 6 cycles
1683 InstrStage<7, [A9_DRegsVFP], 0, Reserved>,
1684 InstrStage<1, [A9_NPipe]>],
1685 [5, 2, 1]>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +00001686 //
1687 // Quad-register FP Binary
1688 // Result written in N5, but that is relative to the last cycle of multicycle,
1689 // so we use 6 for those cases
1690 // FIXME: We're using this itin for many instructions and [2, 2] here is too
1691 // optimistic.
Evan Chenge790afc2010-10-11 23:41:41 +00001692 InstrItinData<IIC_VBINQ, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
Evan Chenga3178152010-10-01 22:52:29 +00001693 InstrStage<1, [A9_MUX0], 0>,
Evan Chenge790afc2010-10-11 23:41:41 +00001694 InstrStage<1, [A9_DRegsN], 0, Required>,
1695 // Extra latency cycles since wbck is 7 cycles
1696 InstrStage<8, [A9_DRegsVFP], 0, Reserved>,
Evan Chenga3178152010-10-01 22:52:29 +00001697 InstrStage<2, [A9_NPipe]>],
Evan Cheng89e6f672010-10-01 19:41:46 +00001698 [6, 2, 2]>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +00001699 //
Evan Chenge790afc2010-10-11 23:41:41 +00001700 // Quad-register FP VMUL
1701 InstrItinData<IIC_VFMULQ, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
1702 InstrStage<1, [A9_MUX0], 0>,
1703 InstrStage<1, [A9_DRegsN], 0, Required>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +00001704 // Extra latency cycles since wbck is 7 cycles
Anton Korobeynikov7d62e332010-04-18 20:31:01 +00001705 InstrStage<8, [A9_DRegsVFP], 0, Reserved>,
Evan Chenge790afc2010-10-11 23:41:41 +00001706 InstrStage<1, [A9_NPipe]>],
1707 [6, 2, 1]>,
1708 //
1709 // Double-register FP Multiple-Accumulate
1710 InstrItinData<IIC_VMACD, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
Evan Chenga3178152010-10-01 22:52:29 +00001711 InstrStage<1, [A9_MUX0], 0>,
Evan Chenge790afc2010-10-11 23:41:41 +00001712 InstrStage<1, [A9_DRegsN], 0, Required>,
1713 // Extra latency cycles since wbck is 7 cycles
1714 InstrStage<8, [A9_DRegsVFP], 0, Reserved>,
Evan Chenga3178152010-10-01 22:52:29 +00001715 InstrStage<2, [A9_NPipe]>],
Evan Cheng89e6f672010-10-01 19:41:46 +00001716 [6, 3, 2, 1]>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +00001717 //
1718 // Quad-register FP Multiple-Accumulate
1719 // Result written in N9, but that is relative to the last cycle of multicycle,
1720 // so we use 10 for those cases
Evan Chenge790afc2010-10-11 23:41:41 +00001721 InstrItinData<IIC_VMACQ, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
1722 InstrStage<1, [A9_MUX0], 0>,
1723 InstrStage<1, [A9_DRegsN], 0, Required>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +00001724 // Extra latency cycles since wbck is 9 cycles
Anton Korobeynikov7d62e332010-04-18 20:31:01 +00001725 InstrStage<10, [A9_DRegsVFP], 0, Reserved>,
Evan Chenga3178152010-10-01 22:52:29 +00001726 InstrStage<4, [A9_NPipe]>],
Evan Cheng89e6f672010-10-01 19:41:46 +00001727 [8, 4, 2, 1]>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +00001728 //
Evan Chengaca6c822012-04-11 00:13:00 +00001729 // Double-register Fused FP Multiple-Accumulate
1730 InstrItinData<IIC_VFMACD, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
1731 InstrStage<1, [A9_MUX0], 0>,
1732 InstrStage<1, [A9_DRegsN], 0, Required>,
1733 // Extra latency cycles since wbck is 7 cycles
1734 InstrStage<8, [A9_DRegsVFP], 0, Reserved>,
1735 InstrStage<2, [A9_NPipe]>],
1736 [6, 3, 2, 1]>,
1737 //
1738 // Quad-register Fused FP Multiple-Accumulate
1739 // Result written in N9, but that is relative to the last cycle of multicycle,
1740 // so we use 10 for those cases
1741 InstrItinData<IIC_VFMACQ, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
1742 InstrStage<1, [A9_MUX0], 0>,
1743 InstrStage<1, [A9_DRegsN], 0, Required>,
1744 // Extra latency cycles since wbck is 9 cycles
1745 InstrStage<10, [A9_DRegsVFP], 0, Reserved>,
1746 InstrStage<4, [A9_NPipe]>],
1747 [8, 4, 2, 1]>,
1748 //
Anton Korobeynikov090323a2010-04-07 18:22:11 +00001749 // Double-register Reciprical Step
Evan Chenge790afc2010-10-11 23:41:41 +00001750 InstrItinData<IIC_VRECSD, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
Evan Chenga3178152010-10-01 22:52:29 +00001751 InstrStage<1, [A9_MUX0], 0>,
Evan Chenge790afc2010-10-11 23:41:41 +00001752 InstrStage<1, [A9_DRegsN], 0, Required>,
1753 // Extra latency cycles since wbck is 10 cycles
1754 InstrStage<11, [A9_DRegsVFP], 0, Reserved>,
1755 InstrStage<1, [A9_NPipe]>],
1756 [9, 2, 2]>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +00001757 //
1758 // Quad-register Reciprical Step
Evan Chenge790afc2010-10-11 23:41:41 +00001759 InstrItinData<IIC_VRECSQ, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
Evan Chenga3178152010-10-01 22:52:29 +00001760 InstrStage<1, [A9_MUX0], 0>,
Evan Chenge790afc2010-10-11 23:41:41 +00001761 InstrStage<1, [A9_DRegsN], 0, Required>,
1762 // Extra latency cycles since wbck is 11 cycles
1763 InstrStage<12, [A9_DRegsVFP], 0, Reserved>,
1764 InstrStage<2, [A9_NPipe]>],
1765 [10, 2, 2]>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +00001766 //
1767 // Double-register Permute
Evan Chenge790afc2010-10-11 23:41:41 +00001768 InstrItinData<IIC_VPERMD, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
1769 InstrStage<1, [A9_MUX0], 0>,
1770 InstrStage<1, [A9_DRegsN], 0, Required>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +00001771 // Extra latency cycles since wbck is 6 cycles
Anton Korobeynikov7d62e332010-04-18 20:31:01 +00001772 InstrStage<7, [A9_DRegsVFP], 0, Reserved>,
Evan Chenga3178152010-10-01 22:52:29 +00001773 InstrStage<1, [A9_NPipe]>],
Evan Cheng89e6f672010-10-01 19:41:46 +00001774 [2, 2, 1, 1]>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +00001775 //
1776 // Quad-register Permute
1777 // Result written in N2, but that is relative to the last cycle of multicycle,
1778 // so we use 3 for those cases
Evan Chenge790afc2010-10-11 23:41:41 +00001779 InstrItinData<IIC_VPERMQ, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
1780 InstrStage<1, [A9_MUX0], 0>,
1781 InstrStage<1, [A9_DRegsN], 0, Required>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +00001782 // Extra latency cycles since wbck is 7 cycles
Anton Korobeynikov7d62e332010-04-18 20:31:01 +00001783 InstrStage<8, [A9_DRegsVFP], 0, Reserved>,
Evan Chenga3178152010-10-01 22:52:29 +00001784 InstrStage<2, [A9_NPipe]>],
Evan Cheng89e6f672010-10-01 19:41:46 +00001785 [3, 3, 1, 1]>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +00001786 //
1787 // Quad-register Permute (3 cycle issue)
1788 // Result written in N2, but that is relative to the last cycle of multicycle,
1789 // so we use 4 for those cases
Evan Chenge790afc2010-10-11 23:41:41 +00001790 InstrItinData<IIC_VPERMQ3, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
1791 InstrStage<1, [A9_MUX0], 0>,
1792 InstrStage<1, [A9_DRegsN], 0, Required>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +00001793 // Extra latency cycles since wbck is 8 cycles
Anton Korobeynikov7d62e332010-04-18 20:31:01 +00001794 InstrStage<9, [A9_DRegsVFP], 0, Reserved>,
Evan Chenga3178152010-10-01 22:52:29 +00001795 InstrStage<3, [A9_NPipe]>],
Evan Cheng89e6f672010-10-01 19:41:46 +00001796 [4, 4, 1, 1]>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +00001797
1798 //
1799 // Double-register VEXT
Evan Chenge790afc2010-10-11 23:41:41 +00001800 InstrItinData<IIC_VEXTD, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
Evan Chenga3178152010-10-01 22:52:29 +00001801 InstrStage<1, [A9_MUX0], 0>,
Evan Chenge790afc2010-10-11 23:41:41 +00001802 InstrStage<1, [A9_DRegsN], 0, Required>,
1803 // Extra latency cycles since wbck is 6 cycles
1804 InstrStage<7, [A9_DRegsVFP], 0, Reserved>,
Evan Chenga3178152010-10-01 22:52:29 +00001805 InstrStage<1, [A9_NPipe]>],
Evan Cheng89e6f672010-10-01 19:41:46 +00001806 [2, 1, 1]>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +00001807 //
1808 // Quad-register VEXT
Evan Chenge790afc2010-10-11 23:41:41 +00001809 InstrItinData<IIC_VEXTQ, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
Evan Chenga3178152010-10-01 22:52:29 +00001810 InstrStage<1, [A9_MUX0], 0>,
Evan Chenge790afc2010-10-11 23:41:41 +00001811 InstrStage<1, [A9_DRegsN], 0, Required>,
1812 // Extra latency cycles since wbck is 7 cycles
1813 InstrStage<8, [A9_DRegsVFP], 0, Reserved>,
Evan Chenga3178152010-10-01 22:52:29 +00001814 InstrStage<2, [A9_NPipe]>],
Evan Chenge790afc2010-10-11 23:41:41 +00001815 [3, 1, 2]>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +00001816 //
1817 // VTB
Evan Chenge790afc2010-10-11 23:41:41 +00001818 InstrItinData<IIC_VTB1, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
1819 InstrStage<1, [A9_MUX0], 0>,
1820 InstrStage<1, [A9_DRegsN], 0, Required>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +00001821 // Extra latency cycles since wbck is 7 cycles
Anton Korobeynikov7d62e332010-04-18 20:31:01 +00001822 InstrStage<8, [A9_DRegsVFP], 0, Reserved>,
Evan Chenga3178152010-10-01 22:52:29 +00001823 InstrStage<2, [A9_NPipe]>],
Evan Cheng89e6f672010-10-01 19:41:46 +00001824 [3, 2, 1]>,
Evan Chenge790afc2010-10-11 23:41:41 +00001825 InstrItinData<IIC_VTB2, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
1826 InstrStage<1, [A9_MUX0], 0>,
1827 InstrStage<2, [A9_DRegsN], 0, Required>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +00001828 // Extra latency cycles since wbck is 7 cycles
Anton Korobeynikov7d62e332010-04-18 20:31:01 +00001829 InstrStage<8, [A9_DRegsVFP], 0, Reserved>,
Evan Chenga3178152010-10-01 22:52:29 +00001830 InstrStage<2, [A9_NPipe]>],
Evan Cheng89e6f672010-10-01 19:41:46 +00001831 [3, 2, 2, 1]>,
Evan Chenge790afc2010-10-11 23:41:41 +00001832 InstrItinData<IIC_VTB3, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
1833 InstrStage<1, [A9_MUX0], 0>,
1834 InstrStage<2, [A9_DRegsN], 0, Required>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +00001835 // Extra latency cycles since wbck is 8 cycles
Anton Korobeynikov7d62e332010-04-18 20:31:01 +00001836 InstrStage<9, [A9_DRegsVFP], 0, Reserved>,
Evan Chenga3178152010-10-01 22:52:29 +00001837 InstrStage<3, [A9_NPipe]>],
Evan Cheng89e6f672010-10-01 19:41:46 +00001838 [4, 2, 2, 3, 1]>,
Evan Chenge790afc2010-10-11 23:41:41 +00001839 InstrItinData<IIC_VTB4, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
1840 InstrStage<1, [A9_MUX0], 0>,
1841 InstrStage<1, [A9_DRegsN], 0, Required>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +00001842 // Extra latency cycles since wbck is 8 cycles
Anton Korobeynikov7d62e332010-04-18 20:31:01 +00001843 InstrStage<9, [A9_DRegsVFP], 0, Reserved>,
Evan Chenga3178152010-10-01 22:52:29 +00001844 InstrStage<3, [A9_NPipe]>],
Evan Cheng89e6f672010-10-01 19:41:46 +00001845 [4, 2, 2, 3, 3, 1]>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +00001846 //
1847 // VTBX
Evan Chenge790afc2010-10-11 23:41:41 +00001848 InstrItinData<IIC_VTBX1, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
1849 InstrStage<1, [A9_MUX0], 0>,
1850 InstrStage<1, [A9_DRegsN], 0, Required>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +00001851 // Extra latency cycles since wbck is 7 cycles
Anton Korobeynikov7d62e332010-04-18 20:31:01 +00001852 InstrStage<8, [A9_DRegsVFP], 0, Reserved>,
Evan Chenga3178152010-10-01 22:52:29 +00001853 InstrStage<2, [A9_NPipe]>],
Evan Cheng89e6f672010-10-01 19:41:46 +00001854 [3, 1, 2, 1]>,
Evan Chenge790afc2010-10-11 23:41:41 +00001855 InstrItinData<IIC_VTBX2, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
1856 InstrStage<1, [A9_MUX0], 0>,
1857 InstrStage<1, [A9_DRegsN], 0, Required>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +00001858 // Extra latency cycles since wbck is 7 cycles
Anton Korobeynikov7d62e332010-04-18 20:31:01 +00001859 InstrStage<8, [A9_DRegsVFP], 0, Reserved>,
Evan Chenga3178152010-10-01 22:52:29 +00001860 InstrStage<2, [A9_NPipe]>],
Evan Cheng89e6f672010-10-01 19:41:46 +00001861 [3, 1, 2, 2, 1]>,
Evan Chenge790afc2010-10-11 23:41:41 +00001862 InstrItinData<IIC_VTBX3, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
1863 InstrStage<1, [A9_MUX0], 0>,
1864 InstrStage<1, [A9_DRegsN], 0, Required>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +00001865 // Extra latency cycles since wbck is 8 cycles
Anton Korobeynikov7d62e332010-04-18 20:31:01 +00001866 InstrStage<9, [A9_DRegsVFP], 0, Reserved>,
Evan Chenga3178152010-10-01 22:52:29 +00001867 InstrStage<3, [A9_NPipe]>],
Evan Cheng89e6f672010-10-01 19:41:46 +00001868 [4, 1, 2, 2, 3, 1]>,
Evan Chenge790afc2010-10-11 23:41:41 +00001869 InstrItinData<IIC_VTBX4, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
1870 InstrStage<1, [A9_MUX0], 0>,
1871 InstrStage<1, [A9_DRegsN], 0, Required>,
Anton Korobeynikov090323a2010-04-07 18:22:11 +00001872 // Extra latency cycles since wbck is 8 cycles
Anton Korobeynikov7d62e332010-04-18 20:31:01 +00001873 InstrStage<9, [A9_DRegsVFP], 0, Reserved>,
Evan Chenga3178152010-10-01 22:52:29 +00001874 InstrStage<2, [A9_NPipe]>],
Evan Cheng89e6f672010-10-01 19:41:46 +00001875 [4, 1, 2, 2, 3, 3, 1]>
Anton Korobeynikov090323a2010-04-07 18:22:11 +00001876]>;