| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 1 | //=- ARMScheduleA9.td - ARM Cortex-A9 Scheduling Definitions -*- tablegen -*-=// |
| Jim Grosbach | 7ea5fc0 | 2010-06-28 04:27:01 +0000 | [diff] [blame] | 2 | // |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| Jim Grosbach | 7ea5fc0 | 2010-06-28 04:27:01 +0000 | [diff] [blame] | 7 | // |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file defines the itinerary class data for the ARM Cortex A9 processors. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
| 14 | // |
| 15 | // Ad-hoc scheduling information derived from pretty vague "Cortex-A9 Technical |
| 16 | // Reference Manual". |
| 17 | // |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 18 | // Functional units |
| Evan Cheng | 73eac2a | 2010-10-03 02:03:59 +0000 | [diff] [blame] | 19 | def A9_Issue0 : FuncUnit; // Issue 0 |
| 20 | def A9_Issue1 : FuncUnit; // Issue 1 |
| 21 | def A9_Branch : FuncUnit; // Branch |
| 22 | def A9_ALU0 : FuncUnit; // ALU / MUL pipeline 0 |
| 23 | def A9_ALU1 : FuncUnit; // ALU pipeline 1 |
| Evan Cheng | 89e6f67 | 2010-10-01 19:41:46 +0000 | [diff] [blame] | 24 | def A9_AGU : FuncUnit; // Address generation unit for ld / st |
| Evan Cheng | 73eac2a | 2010-10-03 02:03:59 +0000 | [diff] [blame] | 25 | def A9_NPipe : FuncUnit; // NEON pipeline |
| 26 | def A9_MUX0 : FuncUnit; // AGU + NEON/FPU multiplexer |
| Evan Cheng | 3912158 | 2010-10-13 01:54:21 +0000 | [diff] [blame] | 27 | def A9_LSUnit : FuncUnit; // L/S Unit |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 28 | def A9_DRegsVFP: FuncUnit; // FP register set, VFP side |
| 29 | def A9_DRegsN : FuncUnit; // FP register set, NEON side |
| 30 | |
| Evan Cheng | 4a010fd | 2010-09-29 22:42:35 +0000 | [diff] [blame] | 31 | // Bypasses |
| 32 | def A9_LdBypass : Bypass; |
| 33 | |
| Andrew Trick | b2680c7 | 2012-06-05 03:44:43 +0000 | [diff] [blame] | 34 | def CortexA9Itineraries : MultiIssueItineraries< |
| 35 | 2, // IssueWidth - FIXME: A9_Issue0, A9_Issue1 are now redundant. |
| 36 | 0, // MinLatency - FIXME: for misched, remove InstrStage for OOO operations. |
| 37 | 2, // LoadLatency - optimistic, assumes bypass, overriden by OperandCycles. |
| 38 | 10, // HighLatency - currently unused. |
| Evan Cheng | 73eac2a | 2010-10-03 02:03:59 +0000 | [diff] [blame] | 39 | [A9_Issue0, A9_Issue1, A9_Branch, A9_ALU0, A9_ALU1, A9_AGU, A9_NPipe, A9_MUX0, |
| Evan Cheng | 3912158 | 2010-10-13 01:54:21 +0000 | [diff] [blame] | 40 | A9_LSUnit, A9_DRegsVFP, A9_DRegsN], |
| Evan Cheng | 4a010fd | 2010-09-29 22:42:35 +0000 | [diff] [blame] | 41 | [A9_LdBypass], [ |
| Anton Korobeynikov | 94d7fd8 | 2010-05-29 19:25:17 +0000 | [diff] [blame] | 42 | // Two fully-pipelined integer ALU pipelines |
| Evan Cheng | 2259d67 | 2010-09-29 00:49:25 +0000 | [diff] [blame] | 43 | |
| Anton Korobeynikov | 94d7fd8 | 2010-05-29 19:25:17 +0000 | [diff] [blame] | 44 | // |
| 45 | // Move instructions, unconditional |
| Evan Cheng | 73eac2a | 2010-10-03 02:03:59 +0000 | [diff] [blame] | 46 | InstrItinData<IIC_iMOVi , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 47 | InstrStage<1, [A9_ALU0, A9_ALU1]>], [1]>, |
| 48 | InstrItinData<IIC_iMOVr , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 49 | InstrStage<1, [A9_ALU0, A9_ALU1]>], [1, 1]>, |
| 50 | InstrItinData<IIC_iMOVsi , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 51 | InstrStage<1, [A9_ALU0, A9_ALU1]>], [1, 1]>, |
| 52 | InstrItinData<IIC_iMOVsr , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 53 | InstrStage<2, [A9_ALU0, A9_ALU1]>], [2, 1, 1]>, |
| 54 | InstrItinData<IIC_iMOVix2 , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 55 | InstrStage<1, [A9_ALU0, A9_ALU1]>, |
| 56 | InstrStage<1, [A9_ALU0, A9_ALU1]>], [2]>, |
| Evan Cheng | b8b0ad8 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 57 | InstrItinData<IIC_iMOVix2addpc,[InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 58 | InstrStage<1, [A9_ALU0, A9_ALU1]>, |
| 59 | InstrStage<1, [A9_ALU0, A9_ALU1]>, |
| 60 | InstrStage<1, [A9_ALU0, A9_ALU1]>], [3]>, |
| 61 | InstrItinData<IIC_iMOVix2ld,[InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 62 | InstrStage<1, [A9_ALU0, A9_ALU1]>, |
| 63 | InstrStage<1, [A9_ALU0, A9_ALU1]>, |
| 64 | InstrStage<1, [A9_MUX0], 0>, |
| 65 | InstrStage<1, [A9_AGU], 0>, |
| 66 | InstrStage<1, [A9_LSUnit]>], [5]>, |
| Evan Cheng | 2259d67 | 2010-09-29 00:49:25 +0000 | [diff] [blame] | 67 | // |
| 68 | // MVN instructions |
| Evan Cheng | 73eac2a | 2010-10-03 02:03:59 +0000 | [diff] [blame] | 69 | InstrItinData<IIC_iMVNi , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 70 | InstrStage<1, [A9_ALU0, A9_ALU1]>], |
| Evan Cheng | 4a010fd | 2010-09-29 22:42:35 +0000 | [diff] [blame] | 71 | [1]>, |
| Evan Cheng | 73eac2a | 2010-10-03 02:03:59 +0000 | [diff] [blame] | 72 | InstrItinData<IIC_iMVNr , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 73 | InstrStage<1, [A9_ALU0, A9_ALU1]>], |
| Evan Cheng | 4a010fd | 2010-09-29 22:42:35 +0000 | [diff] [blame] | 74 | [1, 1], [NoBypass, A9_LdBypass]>, |
| Evan Cheng | 73eac2a | 2010-10-03 02:03:59 +0000 | [diff] [blame] | 75 | InstrItinData<IIC_iMVNsi , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 76 | InstrStage<2, [A9_ALU0, A9_ALU1]>], |
| Evan Cheng | 2fb20b1 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 77 | [2, 1]>, |
| Evan Cheng | 73eac2a | 2010-10-03 02:03:59 +0000 | [diff] [blame] | 78 | InstrItinData<IIC_iMVNsr , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 79 | InstrStage<3, [A9_ALU0, A9_ALU1]>], |
| Evan Cheng | 2fb20b1 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 80 | [3, 1, 1]>, |
| Anton Korobeynikov | 94d7fd8 | 2010-05-29 19:25:17 +0000 | [diff] [blame] | 81 | // |
| 82 | // No operand cycles |
| Evan Cheng | 73eac2a | 2010-10-03 02:03:59 +0000 | [diff] [blame] | 83 | InstrItinData<IIC_iALUx , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 84 | InstrStage<1, [A9_ALU0, A9_ALU1]>]>, |
| Anton Korobeynikov | 94d7fd8 | 2010-05-29 19:25:17 +0000 | [diff] [blame] | 85 | // |
| 86 | // Binary Instructions that produce a result |
| Evan Cheng | 73eac2a | 2010-10-03 02:03:59 +0000 | [diff] [blame] | 87 | InstrItinData<IIC_iALUi , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 88 | InstrStage<1, [A9_ALU0, A9_ALU1]>], |
| Evan Cheng | 2fb20b1 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 89 | [1, 1], [NoBypass, A9_LdBypass]>, |
| Evan Cheng | 73eac2a | 2010-10-03 02:03:59 +0000 | [diff] [blame] | 90 | InstrItinData<IIC_iALUr , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 91 | InstrStage<1, [A9_ALU0, A9_ALU1]>], |
| Evan Cheng | 2fb20b1 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 92 | [1, 1, 1], [NoBypass, A9_LdBypass, A9_LdBypass]>, |
| Evan Cheng | 73eac2a | 2010-10-03 02:03:59 +0000 | [diff] [blame] | 93 | InstrItinData<IIC_iALUsi, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 94 | InstrStage<2, [A9_ALU0, A9_ALU1]>], |
| Evan Cheng | 2fb20b1 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 95 | [2, 1, 1], [NoBypass, A9_LdBypass, NoBypass]>, |
| Evan Cheng | 73eac2a | 2010-10-03 02:03:59 +0000 | [diff] [blame] | 96 | InstrItinData<IIC_iALUsir,[InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 97 | InstrStage<2, [A9_ALU0, A9_ALU1]>], |
| Evan Cheng | 2fb20b1 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 98 | [2, 1, 1], [NoBypass, NoBypass, A9_LdBypass]>, |
| Evan Cheng | 73eac2a | 2010-10-03 02:03:59 +0000 | [diff] [blame] | 99 | InstrItinData<IIC_iALUsr, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 100 | InstrStage<3, [A9_ALU0, A9_ALU1]>], |
| Evan Cheng | 2fb20b1 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 101 | [3, 1, 1, 1], |
| Evan Cheng | 4a010fd | 2010-09-29 22:42:35 +0000 | [diff] [blame] | 102 | [NoBypass, A9_LdBypass, NoBypass, NoBypass]>, |
| Anton Korobeynikov | 94d7fd8 | 2010-05-29 19:25:17 +0000 | [diff] [blame] | 103 | // |
| Evan Cheng | c35d7bb | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 104 | // Bitwise Instructions that produce a result |
| Evan Cheng | 73eac2a | 2010-10-03 02:03:59 +0000 | [diff] [blame] | 105 | InstrItinData<IIC_iBITi , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 106 | InstrStage<1, [A9_ALU0, A9_ALU1]>], [1, 1]>, |
| 107 | InstrItinData<IIC_iBITr , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 108 | InstrStage<1, [A9_ALU0, A9_ALU1]>], [1, 1, 1]>, |
| 109 | InstrItinData<IIC_iBITsi, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 110 | InstrStage<2, [A9_ALU0, A9_ALU1]>], [2, 1, 1]>, |
| 111 | InstrItinData<IIC_iBITsr, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 112 | InstrStage<3, [A9_ALU0, A9_ALU1]>], [3, 1, 1, 1]>, |
| Evan Cheng | c35d7bb | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 113 | // |
| Anton Korobeynikov | 94d7fd8 | 2010-05-29 19:25:17 +0000 | [diff] [blame] | 114 | // Unary Instructions that produce a result |
| Evan Cheng | 2fb20b1 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 115 | |
| 116 | // CLZ, RBIT, etc. |
| Evan Cheng | 73eac2a | 2010-10-03 02:03:59 +0000 | [diff] [blame] | 117 | InstrItinData<IIC_iUNAr , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 118 | InstrStage<1, [A9_ALU0, A9_ALU1]>], [1, 1]>, |
| Evan Cheng | 2fb20b1 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 119 | |
| 120 | // BFC, BFI, UBFX, SBFX |
| Evan Cheng | 73eac2a | 2010-10-03 02:03:59 +0000 | [diff] [blame] | 121 | InstrItinData<IIC_iUNAsi, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 122 | InstrStage<2, [A9_ALU0, A9_ALU1]>], [2, 1]>, |
| Evan Cheng | 2fb20b1 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 123 | |
| Anton Korobeynikov | 94d7fd8 | 2010-05-29 19:25:17 +0000 | [diff] [blame] | 124 | // |
| Evan Cheng | 62d626c | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 125 | // Zero and sign extension instructions |
| Evan Cheng | 73eac2a | 2010-10-03 02:03:59 +0000 | [diff] [blame] | 126 | InstrItinData<IIC_iEXTr , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 127 | InstrStage<1, [A9_ALU0, A9_ALU1]>], [2, 1]>, |
| 128 | InstrItinData<IIC_iEXTAr, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 129 | InstrStage<2, [A9_ALU0, A9_ALU1]>], [3, 1, 1]>, |
| 130 | InstrItinData<IIC_iEXTAsr,[InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 131 | InstrStage<3, [A9_ALU0, A9_ALU1]>], [3, 1, 1, 1]>, |
| Evan Cheng | 62d626c | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 132 | // |
| Anton Korobeynikov | 94d7fd8 | 2010-05-29 19:25:17 +0000 | [diff] [blame] | 133 | // Compare instructions |
| Evan Cheng | 73eac2a | 2010-10-03 02:03:59 +0000 | [diff] [blame] | 134 | InstrItinData<IIC_iCMPi , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 135 | InstrStage<1, [A9_ALU0, A9_ALU1]>], |
| 136 | [1], [A9_LdBypass]>, |
| 137 | InstrItinData<IIC_iCMPr , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 138 | InstrStage<1, [A9_ALU0, A9_ALU1]>], |
| 139 | [1, 1], [A9_LdBypass, A9_LdBypass]>, |
| Andrew Trick | 163a244 | 2011-01-04 00:32:57 +0000 | [diff] [blame] | 140 | InstrItinData<IIC_iCMPsi , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 141 | InstrStage<2, [A9_ALU0, A9_ALU1]>], |
| Evan Cheng | 73eac2a | 2010-10-03 02:03:59 +0000 | [diff] [blame] | 142 | [1, 1], [A9_LdBypass, NoBypass]>, |
| 143 | InstrItinData<IIC_iCMPsr , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 144 | InstrStage<3, [A9_ALU0, A9_ALU1]>], |
| Evan Cheng | 2fb20b1 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 145 | [1, 1, 1], [A9_LdBypass, NoBypass, NoBypass]>, |
| Anton Korobeynikov | 94d7fd8 | 2010-05-29 19:25:17 +0000 | [diff] [blame] | 146 | // |
| Evan Cheng | 2259d67 | 2010-09-29 00:49:25 +0000 | [diff] [blame] | 147 | // Test instructions |
| Evan Cheng | 73eac2a | 2010-10-03 02:03:59 +0000 | [diff] [blame] | 148 | InstrItinData<IIC_iTSTi , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 149 | InstrStage<1, [A9_ALU0, A9_ALU1]>], [1]>, |
| 150 | InstrItinData<IIC_iTSTr , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 151 | InstrStage<1, [A9_ALU0, A9_ALU1]>], [1, 1]>, |
| 152 | InstrItinData<IIC_iTSTsi , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 153 | InstrStage<2, [A9_ALU0, A9_ALU1]>], [1, 1]>, |
| 154 | InstrItinData<IIC_iTSTsr , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 155 | InstrStage<3, [A9_ALU0, A9_ALU1]>], [1, 1, 1]>, |
| Evan Cheng | 2259d67 | 2010-09-29 00:49:25 +0000 | [diff] [blame] | 156 | // |
| Anton Korobeynikov | 94d7fd8 | 2010-05-29 19:25:17 +0000 | [diff] [blame] | 157 | // Move instructions, conditional |
| Evan Cheng | 2fb20b1 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 158 | // FIXME: Correctly model the extra input dep on the destination. |
| Evan Cheng | 73eac2a | 2010-10-03 02:03:59 +0000 | [diff] [blame] | 159 | InstrItinData<IIC_iCMOVi , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 160 | InstrStage<1, [A9_ALU0, A9_ALU1]>], [1]>, |
| 161 | InstrItinData<IIC_iCMOVr , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 162 | InstrStage<1, [A9_ALU0, A9_ALU1]>], [1, 1]>, |
| 163 | InstrItinData<IIC_iCMOVsi , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 164 | InstrStage<1, [A9_ALU0, A9_ALU1]>], [1, 1]>, |
| 165 | InstrItinData<IIC_iCMOVsr , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 166 | InstrStage<2, [A9_ALU0, A9_ALU1]>], [2, 1, 1]>, |
| Evan Cheng | 79ff523 | 2010-11-13 05:14:20 +0000 | [diff] [blame] | 167 | InstrItinData<IIC_iCMOVix2, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 168 | InstrStage<1, [A9_ALU0, A9_ALU1]>, |
| 169 | InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 170 | InstrStage<1, [A9_ALU0, A9_ALU1]>], [2]>, |
| Anton Korobeynikov | 94d7fd8 | 2010-05-29 19:25:17 +0000 | [diff] [blame] | 171 | |
| 172 | // Integer multiply pipeline |
| 173 | // |
| Evan Cheng | 73eac2a | 2010-10-03 02:03:59 +0000 | [diff] [blame] | 174 | InstrItinData<IIC_iMUL16 , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 175 | InstrStage<2, [A9_ALU0]>], [3, 1, 1]>, |
| 176 | InstrItinData<IIC_iMAC16 , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 177 | InstrStage<2, [A9_ALU0]>], |
| 178 | [3, 1, 1, 1]>, |
| 179 | InstrItinData<IIC_iMUL32 , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 180 | InstrStage<2, [A9_ALU0]>], [4, 1, 1]>, |
| 181 | InstrItinData<IIC_iMAC32 , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 182 | InstrStage<2, [A9_ALU0]>], |
| 183 | [4, 1, 1, 1]>, |
| 184 | InstrItinData<IIC_iMUL64 , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 185 | InstrStage<3, [A9_ALU0]>], [4, 5, 1, 1]>, |
| 186 | InstrItinData<IIC_iMAC64 , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 187 | InstrStage<3, [A9_ALU0]>], |
| 188 | [4, 5, 1, 1]>, |
| Anton Korobeynikov | 2a21aef | 2010-05-29 19:25:34 +0000 | [diff] [blame] | 189 | // Integer load pipeline |
| 190 | // FIXME: The timings are some rough approximations |
| 191 | // |
| 192 | // Immediate offset |
| Evan Cheng | 73eac2a | 2010-10-03 02:03:59 +0000 | [diff] [blame] | 193 | InstrItinData<IIC_iLoad_i , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 194 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | 634ab6c | 2010-11-03 00:40:22 +0000 | [diff] [blame] | 195 | InstrStage<1, [A9_AGU], 0>, |
| Evan Cheng | 3912158 | 2010-10-13 01:54:21 +0000 | [diff] [blame] | 196 | InstrStage<1, [A9_LSUnit]>], |
| Evan Cheng | 2fb20b1 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 197 | [3, 1], [A9_LdBypass]>, |
| Evan Cheng | 73eac2a | 2010-10-03 02:03:59 +0000 | [diff] [blame] | 198 | InstrItinData<IIC_iLoad_bh_i, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 199 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | 634ab6c | 2010-11-03 00:40:22 +0000 | [diff] [blame] | 200 | InstrStage<2, [A9_AGU], 0>, |
| Evan Cheng | 3912158 | 2010-10-13 01:54:21 +0000 | [diff] [blame] | 201 | InstrStage<1, [A9_LSUnit]>], |
| Evan Cheng | 2fb20b1 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 202 | [4, 1], [A9_LdBypass]>, |
| 203 | // FIXME: If address is 64-bit aligned, AGU cycles is 1. |
| Evan Cheng | 73eac2a | 2010-10-03 02:03:59 +0000 | [diff] [blame] | 204 | InstrItinData<IIC_iLoad_d_i , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 205 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | 634ab6c | 2010-11-03 00:40:22 +0000 | [diff] [blame] | 206 | InstrStage<2, [A9_AGU], 0>, |
| Evan Cheng | 3912158 | 2010-10-13 01:54:21 +0000 | [diff] [blame] | 207 | InstrStage<1, [A9_LSUnit]>], |
| Evan Cheng | 2fb20b1 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 208 | [3, 3, 1], [A9_LdBypass]>, |
| Anton Korobeynikov | 2a21aef | 2010-05-29 19:25:34 +0000 | [diff] [blame] | 209 | // |
| 210 | // Register offset |
| Evan Cheng | 73eac2a | 2010-10-03 02:03:59 +0000 | [diff] [blame] | 211 | InstrItinData<IIC_iLoad_r , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 212 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | 634ab6c | 2010-11-03 00:40:22 +0000 | [diff] [blame] | 213 | InstrStage<1, [A9_AGU], 0>, |
| Evan Cheng | 3912158 | 2010-10-13 01:54:21 +0000 | [diff] [blame] | 214 | InstrStage<1, [A9_LSUnit]>], |
| Evan Cheng | 2fb20b1 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 215 | [3, 1, 1], [A9_LdBypass]>, |
| Evan Cheng | 73eac2a | 2010-10-03 02:03:59 +0000 | [diff] [blame] | 216 | InstrItinData<IIC_iLoad_bh_r, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 217 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | 634ab6c | 2010-11-03 00:40:22 +0000 | [diff] [blame] | 218 | InstrStage<2, [A9_AGU], 0>, |
| Evan Cheng | 3912158 | 2010-10-13 01:54:21 +0000 | [diff] [blame] | 219 | InstrStage<1, [A9_LSUnit]>], |
| Evan Cheng | 2fb20b1 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 220 | [4, 1, 1], [A9_LdBypass]>, |
| Evan Cheng | 73eac2a | 2010-10-03 02:03:59 +0000 | [diff] [blame] | 221 | InstrItinData<IIC_iLoad_d_r , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 222 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | 634ab6c | 2010-11-03 00:40:22 +0000 | [diff] [blame] | 223 | InstrStage<2, [A9_AGU], 0>, |
| Evan Cheng | 3912158 | 2010-10-13 01:54:21 +0000 | [diff] [blame] | 224 | InstrStage<1, [A9_LSUnit]>], |
| Evan Cheng | 2fb20b1 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 225 | [3, 3, 1, 1], [A9_LdBypass]>, |
| Anton Korobeynikov | 2a21aef | 2010-05-29 19:25:34 +0000 | [diff] [blame] | 226 | // |
| 227 | // Scaled register offset |
| Evan Cheng | 73eac2a | 2010-10-03 02:03:59 +0000 | [diff] [blame] | 228 | InstrItinData<IIC_iLoad_si , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 229 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | 634ab6c | 2010-11-03 00:40:22 +0000 | [diff] [blame] | 230 | InstrStage<1, [A9_AGU], 0>, |
| 231 | InstrStage<1, [A9_LSUnit], 0>], |
| Evan Cheng | 2fb20b1 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 232 | [4, 1, 1], [A9_LdBypass]>, |
| Evan Cheng | 73eac2a | 2010-10-03 02:03:59 +0000 | [diff] [blame] | 233 | InstrItinData<IIC_iLoad_bh_si,[InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 234 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | 634ab6c | 2010-11-03 00:40:22 +0000 | [diff] [blame] | 235 | InstrStage<2, [A9_AGU], 0>, |
| Evan Cheng | 3912158 | 2010-10-13 01:54:21 +0000 | [diff] [blame] | 236 | InstrStage<1, [A9_LSUnit]>], |
| Evan Cheng | 2fb20b1 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 237 | [5, 1, 1], [A9_LdBypass]>, |
| Anton Korobeynikov | 2a21aef | 2010-05-29 19:25:34 +0000 | [diff] [blame] | 238 | // |
| 239 | // Immediate offset with update |
| Evan Cheng | 73eac2a | 2010-10-03 02:03:59 +0000 | [diff] [blame] | 240 | InstrItinData<IIC_iLoad_iu , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 241 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | 634ab6c | 2010-11-03 00:40:22 +0000 | [diff] [blame] | 242 | InstrStage<1, [A9_AGU], 0>, |
| Evan Cheng | 3912158 | 2010-10-13 01:54:21 +0000 | [diff] [blame] | 243 | InstrStage<1, [A9_LSUnit]>], |
| Evan Cheng | 2fb20b1 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 244 | [3, 2, 1], [A9_LdBypass]>, |
| Evan Cheng | 73eac2a | 2010-10-03 02:03:59 +0000 | [diff] [blame] | 245 | InstrItinData<IIC_iLoad_bh_iu,[InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 246 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | 634ab6c | 2010-11-03 00:40:22 +0000 | [diff] [blame] | 247 | InstrStage<2, [A9_AGU], 0>, |
| Evan Cheng | 3912158 | 2010-10-13 01:54:21 +0000 | [diff] [blame] | 248 | InstrStage<1, [A9_LSUnit]>], |
| Evan Cheng | 2fb20b1 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 249 | [4, 3, 1], [A9_LdBypass]>, |
| Anton Korobeynikov | 2a21aef | 2010-05-29 19:25:34 +0000 | [diff] [blame] | 250 | // |
| 251 | // Register offset with update |
| Evan Cheng | 73eac2a | 2010-10-03 02:03:59 +0000 | [diff] [blame] | 252 | InstrItinData<IIC_iLoad_ru , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 253 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | 634ab6c | 2010-11-03 00:40:22 +0000 | [diff] [blame] | 254 | InstrStage<1, [A9_AGU], 0>, |
| Evan Cheng | 3912158 | 2010-10-13 01:54:21 +0000 | [diff] [blame] | 255 | InstrStage<1, [A9_LSUnit]>], |
| Evan Cheng | 2fb20b1 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 256 | [3, 2, 1, 1], [A9_LdBypass]>, |
| Evan Cheng | 73eac2a | 2010-10-03 02:03:59 +0000 | [diff] [blame] | 257 | InstrItinData<IIC_iLoad_bh_ru,[InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 258 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | 634ab6c | 2010-11-03 00:40:22 +0000 | [diff] [blame] | 259 | InstrStage<2, [A9_AGU], 0>, |
| Evan Cheng | 3912158 | 2010-10-13 01:54:21 +0000 | [diff] [blame] | 260 | InstrStage<1, [A9_LSUnit]>], |
| Evan Cheng | 2fb20b1 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 261 | [4, 3, 1, 1], [A9_LdBypass]>, |
| Evan Cheng | 73eac2a | 2010-10-03 02:03:59 +0000 | [diff] [blame] | 262 | InstrItinData<IIC_iLoad_d_ru, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 263 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | 634ab6c | 2010-11-03 00:40:22 +0000 | [diff] [blame] | 264 | InstrStage<2, [A9_AGU], 0>, |
| Evan Cheng | 3912158 | 2010-10-13 01:54:21 +0000 | [diff] [blame] | 265 | InstrStage<1, [A9_LSUnit]>], |
| Evan Cheng | 2fb20b1 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 266 | [3, 3, 1, 1], [A9_LdBypass]>, |
| Anton Korobeynikov | 2a21aef | 2010-05-29 19:25:34 +0000 | [diff] [blame] | 267 | // |
| 268 | // Scaled register offset with update |
| Evan Cheng | 73eac2a | 2010-10-03 02:03:59 +0000 | [diff] [blame] | 269 | InstrItinData<IIC_iLoad_siu , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 270 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | 634ab6c | 2010-11-03 00:40:22 +0000 | [diff] [blame] | 271 | InstrStage<1, [A9_AGU], 0>, |
| Evan Cheng | 3912158 | 2010-10-13 01:54:21 +0000 | [diff] [blame] | 272 | InstrStage<1, [A9_LSUnit]>], |
| Evan Cheng | 2fb20b1 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 273 | [4, 3, 1, 1], [A9_LdBypass]>, |
| Evan Cheng | 73eac2a | 2010-10-03 02:03:59 +0000 | [diff] [blame] | 274 | InstrItinData<IIC_iLoad_bh_siu,[InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 275 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | 634ab6c | 2010-11-03 00:40:22 +0000 | [diff] [blame] | 276 | InstrStage<2, [A9_AGU], 0>, |
| Evan Cheng | 3912158 | 2010-10-13 01:54:21 +0000 | [diff] [blame] | 277 | InstrStage<1, [A9_LSUnit]>], |
| Evan Cheng | 89e6f67 | 2010-10-01 19:41:46 +0000 | [diff] [blame] | 278 | [5, 4, 1, 1], [A9_LdBypass]>, |
| Anton Korobeynikov | 2a21aef | 2010-05-29 19:25:34 +0000 | [diff] [blame] | 279 | // |
| Evan Cheng | 49d4c0b | 2010-10-06 06:27:31 +0000 | [diff] [blame] | 280 | // Load multiple, def is the 5th operand. |
| Evan Cheng | 05f13e9 | 2010-10-09 01:03:04 +0000 | [diff] [blame] | 281 | // FIXME: This assumes 3 to 4 registers. |
| Evan Cheng | 49d4c0b | 2010-10-06 06:27:31 +0000 | [diff] [blame] | 282 | InstrItinData<IIC_iLoad_m , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 283 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | 3912158 | 2010-10-13 01:54:21 +0000 | [diff] [blame] | 284 | InstrStage<2, [A9_AGU], 1>, |
| 285 | InstrStage<2, [A9_LSUnit]>], |
| Evan Cheng | 49d4c0b | 2010-10-06 06:27:31 +0000 | [diff] [blame] | 286 | [1, 1, 1, 1, 3], |
| Andrew Trick | f161e39 | 2012-07-02 18:10:42 +0000 | [diff] [blame^] | 287 | [NoBypass, NoBypass, NoBypass, NoBypass, A9_LdBypass], |
| 288 | -1>, // dynamic uops |
| Evan Cheng | 49d4c0b | 2010-10-06 06:27:31 +0000 | [diff] [blame] | 289 | // |
| 290 | // Load multiple + update, defs are the 1st and 5th operands. |
| 291 | InstrItinData<IIC_iLoad_mu , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 292 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | 3912158 | 2010-10-13 01:54:21 +0000 | [diff] [blame] | 293 | InstrStage<2, [A9_AGU], 1>, |
| 294 | InstrStage<2, [A9_LSUnit]>], |
| Evan Cheng | 49d4c0b | 2010-10-06 06:27:31 +0000 | [diff] [blame] | 295 | [2, 1, 1, 1, 3], |
| Andrew Trick | f161e39 | 2012-07-02 18:10:42 +0000 | [diff] [blame^] | 296 | [NoBypass, NoBypass, NoBypass, NoBypass, A9_LdBypass], |
| 297 | -1>, // dynamic uops |
| Evan Cheng | 722cd12 | 2010-09-08 22:57:08 +0000 | [diff] [blame] | 298 | // |
| 299 | // Load multiple plus branch |
| Evan Cheng | 49d4c0b | 2010-10-06 06:27:31 +0000 | [diff] [blame] | 300 | InstrItinData<IIC_iLoad_mBr, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 301 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | 3912158 | 2010-10-13 01:54:21 +0000 | [diff] [blame] | 302 | InstrStage<1, [A9_AGU], 1>, |
| 303 | InstrStage<2, [A9_LSUnit]>, |
| Evan Cheng | 49d4c0b | 2010-10-06 06:27:31 +0000 | [diff] [blame] | 304 | InstrStage<1, [A9_Branch]>], |
| 305 | [1, 2, 1, 1, 3], |
| Andrew Trick | f161e39 | 2012-07-02 18:10:42 +0000 | [diff] [blame^] | 306 | [NoBypass, NoBypass, NoBypass, NoBypass, A9_LdBypass], |
| 307 | -1>, // dynamic uops |
| Evan Cheng | 49d4c0b | 2010-10-06 06:27:31 +0000 | [diff] [blame] | 308 | // |
| 309 | // Pop, def is the 3rd operand. |
| 310 | InstrItinData<IIC_iPop , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 311 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | 3912158 | 2010-10-13 01:54:21 +0000 | [diff] [blame] | 312 | InstrStage<2, [A9_AGU], 1>, |
| 313 | InstrStage<2, [A9_LSUnit]>], |
| Evan Cheng | 49d4c0b | 2010-10-06 06:27:31 +0000 | [diff] [blame] | 314 | [1, 1, 3], |
| Andrew Trick | f161e39 | 2012-07-02 18:10:42 +0000 | [diff] [blame^] | 315 | [NoBypass, NoBypass, A9_LdBypass], |
| 316 | -1>, // dynamic uops |
| Evan Cheng | 49d4c0b | 2010-10-06 06:27:31 +0000 | [diff] [blame] | 317 | // |
| 318 | // Pop + branch, def is the 3rd operand. |
| 319 | InstrItinData<IIC_iPop_Br, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 320 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | 3912158 | 2010-10-13 01:54:21 +0000 | [diff] [blame] | 321 | InstrStage<2, [A9_AGU], 1>, |
| 322 | InstrStage<2, [A9_LSUnit]>, |
| Evan Cheng | 49d4c0b | 2010-10-06 06:27:31 +0000 | [diff] [blame] | 323 | InstrStage<1, [A9_Branch]>], |
| 324 | [1, 1, 3], |
| Andrew Trick | f161e39 | 2012-07-02 18:10:42 +0000 | [diff] [blame^] | 325 | [NoBypass, NoBypass, A9_LdBypass], |
| 326 | -1>, // dynamic uops |
| Evan Cheng | e37da03 | 2010-09-24 22:41:41 +0000 | [diff] [blame] | 327 | // |
| 328 | // iLoadi + iALUr for t2LDRpci_pic. |
| Evan Cheng | 73eac2a | 2010-10-03 02:03:59 +0000 | [diff] [blame] | 329 | InstrItinData<IIC_iLoadiALU, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 330 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | 634ab6c | 2010-11-03 00:40:22 +0000 | [diff] [blame] | 331 | InstrStage<1, [A9_AGU], 0>, |
| Evan Cheng | 3912158 | 2010-10-13 01:54:21 +0000 | [diff] [blame] | 332 | InstrStage<1, [A9_LSUnit]>, |
| Evan Cheng | 73eac2a | 2010-10-03 02:03:59 +0000 | [diff] [blame] | 333 | InstrStage<1, [A9_ALU0, A9_ALU1]>], |
| Evan Cheng | 4a010fd | 2010-09-29 22:42:35 +0000 | [diff] [blame] | 334 | [2, 1]>, |
| Evan Cheng | e37da03 | 2010-09-24 22:41:41 +0000 | [diff] [blame] | 335 | |
| Anton Korobeynikov | 2a21aef | 2010-05-29 19:25:34 +0000 | [diff] [blame] | 336 | // Integer store pipeline |
| 337 | /// |
| 338 | // Immediate offset |
| Evan Cheng | 73eac2a | 2010-10-03 02:03:59 +0000 | [diff] [blame] | 339 | InstrItinData<IIC_iStore_i , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 340 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | 634ab6c | 2010-11-03 00:40:22 +0000 | [diff] [blame] | 341 | InstrStage<1, [A9_AGU], 0>, |
| Evan Cheng | 3912158 | 2010-10-13 01:54:21 +0000 | [diff] [blame] | 342 | InstrStage<1, [A9_LSUnit]>], [1, 1]>, |
| Evan Cheng | 73eac2a | 2010-10-03 02:03:59 +0000 | [diff] [blame] | 343 | InstrItinData<IIC_iStore_bh_i,[InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 344 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | 3912158 | 2010-10-13 01:54:21 +0000 | [diff] [blame] | 345 | InstrStage<2, [A9_AGU], 1>, |
| 346 | InstrStage<1, [A9_LSUnit]>], [1, 1]>, |
| Evan Cheng | 2fb20b1 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 347 | // FIXME: If address is 64-bit aligned, AGU cycles is 1. |
| Evan Cheng | 73eac2a | 2010-10-03 02:03:59 +0000 | [diff] [blame] | 348 | InstrItinData<IIC_iStore_d_i, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 349 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | 3912158 | 2010-10-13 01:54:21 +0000 | [diff] [blame] | 350 | InstrStage<2, [A9_AGU], 1>, |
| 351 | InstrStage<1, [A9_LSUnit]>], [1, 1]>, |
| Anton Korobeynikov | 2a21aef | 2010-05-29 19:25:34 +0000 | [diff] [blame] | 352 | // |
| 353 | // Register offset |
| Evan Cheng | 73eac2a | 2010-10-03 02:03:59 +0000 | [diff] [blame] | 354 | InstrItinData<IIC_iStore_r , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 355 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | 634ab6c | 2010-11-03 00:40:22 +0000 | [diff] [blame] | 356 | InstrStage<1, [A9_AGU], 0>, |
| Evan Cheng | 3912158 | 2010-10-13 01:54:21 +0000 | [diff] [blame] | 357 | InstrStage<1, [A9_LSUnit]>], [1, 1, 1]>, |
| Evan Cheng | 73eac2a | 2010-10-03 02:03:59 +0000 | [diff] [blame] | 358 | InstrItinData<IIC_iStore_bh_r,[InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 359 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | 3912158 | 2010-10-13 01:54:21 +0000 | [diff] [blame] | 360 | InstrStage<2, [A9_AGU], 1>, |
| 361 | InstrStage<1, [A9_LSUnit]>], [1, 1, 1]>, |
| Evan Cheng | 73eac2a | 2010-10-03 02:03:59 +0000 | [diff] [blame] | 362 | InstrItinData<IIC_iStore_d_r, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 363 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | 3912158 | 2010-10-13 01:54:21 +0000 | [diff] [blame] | 364 | InstrStage<2, [A9_AGU], 1>, |
| 365 | InstrStage<1, [A9_LSUnit]>], [1, 1, 1]>, |
| Anton Korobeynikov | 2a21aef | 2010-05-29 19:25:34 +0000 | [diff] [blame] | 366 | // |
| 367 | // Scaled register offset |
| Evan Cheng | 73eac2a | 2010-10-03 02:03:59 +0000 | [diff] [blame] | 368 | InstrItinData<IIC_iStore_si , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 369 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | 634ab6c | 2010-11-03 00:40:22 +0000 | [diff] [blame] | 370 | InstrStage<1, [A9_AGU], 0>, |
| Evan Cheng | 3912158 | 2010-10-13 01:54:21 +0000 | [diff] [blame] | 371 | InstrStage<1, [A9_LSUnit]>], [1, 1, 1]>, |
| Evan Cheng | 73eac2a | 2010-10-03 02:03:59 +0000 | [diff] [blame] | 372 | InstrItinData<IIC_iStore_bh_si,[InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 373 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | 3912158 | 2010-10-13 01:54:21 +0000 | [diff] [blame] | 374 | InstrStage<2, [A9_AGU], 1>, |
| 375 | InstrStage<1, [A9_LSUnit]>], [1, 1, 1]>, |
| Anton Korobeynikov | 2a21aef | 2010-05-29 19:25:34 +0000 | [diff] [blame] | 376 | // |
| 377 | // Immediate offset with update |
| Evan Cheng | 73eac2a | 2010-10-03 02:03:59 +0000 | [diff] [blame] | 378 | InstrItinData<IIC_iStore_iu , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 379 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | 634ab6c | 2010-11-03 00:40:22 +0000 | [diff] [blame] | 380 | InstrStage<1, [A9_AGU], 0>, |
| Evan Cheng | 3912158 | 2010-10-13 01:54:21 +0000 | [diff] [blame] | 381 | InstrStage<1, [A9_LSUnit]>], [2, 1, 1]>, |
| Evan Cheng | 73eac2a | 2010-10-03 02:03:59 +0000 | [diff] [blame] | 382 | InstrItinData<IIC_iStore_bh_iu,[InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 383 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | 3912158 | 2010-10-13 01:54:21 +0000 | [diff] [blame] | 384 | InstrStage<2, [A9_AGU], 1>, |
| 385 | InstrStage<1, [A9_LSUnit]>], [3, 1, 1]>, |
| Anton Korobeynikov | 2a21aef | 2010-05-29 19:25:34 +0000 | [diff] [blame] | 386 | // |
| 387 | // Register offset with update |
| Evan Cheng | 73eac2a | 2010-10-03 02:03:59 +0000 | [diff] [blame] | 388 | InstrItinData<IIC_iStore_ru , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 389 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | 634ab6c | 2010-11-03 00:40:22 +0000 | [diff] [blame] | 390 | InstrStage<1, [A9_AGU], 0>, |
| Evan Cheng | 3912158 | 2010-10-13 01:54:21 +0000 | [diff] [blame] | 391 | InstrStage<1, [A9_LSUnit]>], |
| Evan Cheng | 73eac2a | 2010-10-03 02:03:59 +0000 | [diff] [blame] | 392 | [2, 1, 1, 1]>, |
| 393 | InstrItinData<IIC_iStore_bh_ru,[InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 394 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | 3912158 | 2010-10-13 01:54:21 +0000 | [diff] [blame] | 395 | InstrStage<2, [A9_AGU], 1>, |
| 396 | InstrStage<1, [A9_LSUnit]>], |
| Evan Cheng | 89e6f67 | 2010-10-01 19:41:46 +0000 | [diff] [blame] | 397 | [3, 1, 1, 1]>, |
| Evan Cheng | 73eac2a | 2010-10-03 02:03:59 +0000 | [diff] [blame] | 398 | InstrItinData<IIC_iStore_d_ru, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 399 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | 3912158 | 2010-10-13 01:54:21 +0000 | [diff] [blame] | 400 | InstrStage<2, [A9_AGU], 1>, |
| 401 | InstrStage<1, [A9_LSUnit]>], |
| Evan Cheng | 73eac2a | 2010-10-03 02:03:59 +0000 | [diff] [blame] | 402 | [3, 1, 1, 1]>, |
| Anton Korobeynikov | 2a21aef | 2010-05-29 19:25:34 +0000 | [diff] [blame] | 403 | // |
| 404 | // Scaled register offset with update |
| Evan Cheng | 73eac2a | 2010-10-03 02:03:59 +0000 | [diff] [blame] | 405 | InstrItinData<IIC_iStore_siu, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 406 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | 634ab6c | 2010-11-03 00:40:22 +0000 | [diff] [blame] | 407 | InstrStage<1, [A9_AGU], 0>, |
| Evan Cheng | 3912158 | 2010-10-13 01:54:21 +0000 | [diff] [blame] | 408 | InstrStage<1, [A9_LSUnit]>], |
| Evan Cheng | 73eac2a | 2010-10-03 02:03:59 +0000 | [diff] [blame] | 409 | [2, 1, 1, 1]>, |
| 410 | InstrItinData<IIC_iStore_bh_siu, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 411 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | 3912158 | 2010-10-13 01:54:21 +0000 | [diff] [blame] | 412 | InstrStage<2, [A9_AGU], 1>, |
| 413 | InstrStage<1, [A9_LSUnit]>], |
| Evan Cheng | 73eac2a | 2010-10-03 02:03:59 +0000 | [diff] [blame] | 414 | [3, 1, 1, 1]>, |
| Anton Korobeynikov | 2a21aef | 2010-05-29 19:25:34 +0000 | [diff] [blame] | 415 | // |
| 416 | // Store multiple |
| Evan Cheng | 49d4c0b | 2010-10-06 06:27:31 +0000 | [diff] [blame] | 417 | InstrItinData<IIC_iStore_m , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 418 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | 634ab6c | 2010-11-03 00:40:22 +0000 | [diff] [blame] | 419 | InstrStage<1, [A9_AGU], 0>, |
| Andrew Trick | f161e39 | 2012-07-02 18:10:42 +0000 | [diff] [blame^] | 420 | InstrStage<2, [A9_LSUnit]>], |
| 421 | [], [], -1>, // dynamic uops |
| Evan Cheng | 49d4c0b | 2010-10-06 06:27:31 +0000 | [diff] [blame] | 422 | // |
| 423 | // Store multiple + update |
| 424 | InstrItinData<IIC_iStore_mu, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 425 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | 634ab6c | 2010-11-03 00:40:22 +0000 | [diff] [blame] | 426 | InstrStage<1, [A9_AGU], 0>, |
| Andrew Trick | f161e39 | 2012-07-02 18:10:42 +0000 | [diff] [blame^] | 427 | InstrStage<2, [A9_LSUnit]>], |
| 428 | [2], [], -1>, // dynamic uops |
| Evan Cheng | 8740ee3 | 2010-11-03 06:34:55 +0000 | [diff] [blame] | 429 | // |
| 430 | // Preload |
| 431 | InstrItinData<IIC_Preload, [InstrStage<1, [A9_Issue0, A9_Issue1]>], [1, 1]>, |
| 432 | |
| Anton Korobeynikov | 94d7fd8 | 2010-05-29 19:25:17 +0000 | [diff] [blame] | 433 | // Branch |
| 434 | // |
| 435 | // no delay slots, so the latency of a branch is unimportant |
| Evan Cheng | 49d4c0b | 2010-10-06 06:27:31 +0000 | [diff] [blame] | 436 | InstrItinData<IIC_Br , [InstrStage<1, [A9_Issue0], 0>, |
| 437 | InstrStage<1, [A9_Issue1], 0>, |
| 438 | InstrStage<1, [A9_Branch]>]>, |
| Anton Korobeynikov | 94d7fd8 | 2010-05-29 19:25:17 +0000 | [diff] [blame] | 439 | |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 440 | // VFP and NEON shares the same register file. This means that every VFP |
| 441 | // instruction should wait for full completion of the consecutive NEON |
| 442 | // instruction and vice-versa. We model this behavior with two artificial FUs: |
| 443 | // DRegsVFP and DRegsVFP. |
| 444 | // |
| 445 | // Every VFP instruction: |
| 446 | // - Acquires DRegsVFP resource for 1 cycle |
| 447 | // - Reserves DRegsN resource for the whole duration (including time to |
| 448 | // register file writeback!). |
| 449 | // Every NEON instruction does the same but with FUs swapped. |
| 450 | // |
| Jim Grosbach | 7ea5fc0 | 2010-06-28 04:27:01 +0000 | [diff] [blame] | 451 | // Since the reserved FU cannot be acquired, this models precisely |
| 452 | // "cross-domain" stalls. |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 453 | |
| 454 | // VFP |
| 455 | // Issue through integer pipeline, and execute in NEON unit. |
| 456 | |
| 457 | // FP Special Register to Integer Register File Move |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 458 | InstrItinData<IIC_fpSTAT , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 459 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 460 | InstrStage<1, [A9_DRegsVFP], 0, Required>, |
| 461 | InstrStage<2, [A9_DRegsN], 0, Reserved>, |
| Evan Cheng | 99cce36 | 2010-10-29 23:16:55 +0000 | [diff] [blame] | 462 | InstrStage<1, [A9_NPipe]>], |
| 463 | [1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 464 | // |
| 465 | // Single-precision FP Unary |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 466 | InstrItinData<IIC_fpUNA32 , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 467 | InstrStage<1, [A9_MUX0], 0>, |
| 468 | InstrStage<1, [A9_DRegsVFP], 0, Required>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 469 | // Extra latency cycles since wbck is 2 cycles |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 470 | InstrStage<3, [A9_DRegsN], 0, Reserved>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 471 | InstrStage<1, [A9_NPipe]>], |
| Evan Cheng | 89e6f67 | 2010-10-01 19:41:46 +0000 | [diff] [blame] | 472 | [1, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 473 | // |
| 474 | // Double-precision FP Unary |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 475 | InstrItinData<IIC_fpUNA64 , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 476 | InstrStage<1, [A9_MUX0], 0>, |
| 477 | InstrStage<1, [A9_DRegsVFP], 0, Required>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 478 | // Extra latency cycles since wbck is 2 cycles |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 479 | InstrStage<3, [A9_DRegsN], 0, Reserved>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 480 | InstrStage<1, [A9_NPipe]>], |
| Evan Cheng | 89e6f67 | 2010-10-01 19:41:46 +0000 | [diff] [blame] | 481 | [1, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 482 | |
| 483 | // |
| 484 | // Single-precision FP Compare |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 485 | InstrItinData<IIC_fpCMP32 , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 486 | InstrStage<1, [A9_MUX0], 0>, |
| 487 | InstrStage<1, [A9_DRegsVFP], 0, Required>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 488 | // Extra latency cycles since wbck is 4 cycles |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 489 | InstrStage<5, [A9_DRegsN], 0, Reserved>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 490 | InstrStage<1, [A9_NPipe]>], |
| Evan Cheng | 89e6f67 | 2010-10-01 19:41:46 +0000 | [diff] [blame] | 491 | [1, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 492 | // |
| 493 | // Double-precision FP Compare |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 494 | InstrItinData<IIC_fpCMP64 , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 495 | InstrStage<1, [A9_MUX0], 0>, |
| 496 | InstrStage<1, [A9_DRegsVFP], 0, Required>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 497 | // Extra latency cycles since wbck is 4 cycles |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 498 | InstrStage<5, [A9_DRegsN], 0, Reserved>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 499 | InstrStage<1, [A9_NPipe]>], |
| Evan Cheng | 89e6f67 | 2010-10-01 19:41:46 +0000 | [diff] [blame] | 500 | [1, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 501 | // |
| 502 | // Single to Double FP Convert |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 503 | InstrItinData<IIC_fpCVTSD , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 504 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 505 | InstrStage<1, [A9_DRegsVFP], 0, Required>, |
| 506 | InstrStage<5, [A9_DRegsN], 0, Reserved>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 507 | InstrStage<1, [A9_NPipe]>], |
| Evan Cheng | 89e6f67 | 2010-10-01 19:41:46 +0000 | [diff] [blame] | 508 | [4, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 509 | // |
| 510 | // Double to Single FP Convert |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 511 | InstrItinData<IIC_fpCVTDS , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 512 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 513 | InstrStage<1, [A9_DRegsVFP], 0, Required>, |
| 514 | InstrStage<5, [A9_DRegsN], 0, Reserved>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 515 | InstrStage<1, [A9_NPipe]>], |
| Evan Cheng | 89e6f67 | 2010-10-01 19:41:46 +0000 | [diff] [blame] | 516 | [4, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 517 | |
| 518 | // |
| 519 | // Single to Half FP Convert |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 520 | InstrItinData<IIC_fpCVTSH , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 521 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 522 | InstrStage<1, [A9_DRegsVFP], 0, Required>, |
| 523 | InstrStage<5, [A9_DRegsN], 0, Reserved>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 524 | InstrStage<1, [A9_NPipe]>], |
| Evan Cheng | 89e6f67 | 2010-10-01 19:41:46 +0000 | [diff] [blame] | 525 | [4, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 526 | // |
| 527 | // Half to Single FP Convert |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 528 | InstrItinData<IIC_fpCVTHS , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 529 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 530 | InstrStage<1, [A9_DRegsVFP], 0, Required>, |
| 531 | InstrStage<3, [A9_DRegsN], 0, Reserved>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 532 | InstrStage<1, [A9_NPipe]>], |
| Evan Cheng | 89e6f67 | 2010-10-01 19:41:46 +0000 | [diff] [blame] | 533 | [2, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 534 | |
| 535 | // |
| 536 | // Single-Precision FP to Integer Convert |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 537 | InstrItinData<IIC_fpCVTSI , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 538 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 539 | InstrStage<1, [A9_DRegsVFP], 0, Required>, |
| 540 | InstrStage<5, [A9_DRegsN], 0, Reserved>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 541 | InstrStage<1, [A9_NPipe]>], |
| Evan Cheng | 89e6f67 | 2010-10-01 19:41:46 +0000 | [diff] [blame] | 542 | [4, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 543 | // |
| 544 | // Double-Precision FP to Integer Convert |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 545 | InstrItinData<IIC_fpCVTDI , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 546 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 547 | InstrStage<1, [A9_DRegsVFP], 0, Required>, |
| 548 | InstrStage<5, [A9_DRegsN], 0, Reserved>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 549 | InstrStage<1, [A9_NPipe]>], |
| Evan Cheng | 89e6f67 | 2010-10-01 19:41:46 +0000 | [diff] [blame] | 550 | [4, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 551 | // |
| 552 | // Integer to Single-Precision FP Convert |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 553 | InstrItinData<IIC_fpCVTIS , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 554 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 555 | InstrStage<1, [A9_DRegsVFP], 0, Required>, |
| 556 | InstrStage<5, [A9_DRegsN], 0, Reserved>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 557 | InstrStage<1, [A9_NPipe]>], |
| Evan Cheng | 89e6f67 | 2010-10-01 19:41:46 +0000 | [diff] [blame] | 558 | [4, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 559 | // |
| 560 | // Integer to Double-Precision FP Convert |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 561 | InstrItinData<IIC_fpCVTID , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 562 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 563 | InstrStage<1, [A9_DRegsVFP], 0, Required>, |
| 564 | InstrStage<5, [A9_DRegsN], 0, Reserved>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 565 | InstrStage<1, [A9_NPipe]>], |
| Evan Cheng | 89e6f67 | 2010-10-01 19:41:46 +0000 | [diff] [blame] | 566 | [4, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 567 | // |
| 568 | // Single-precision FP ALU |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 569 | InstrItinData<IIC_fpALU32 , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 570 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 571 | InstrStage<1, [A9_DRegsVFP], 0, Required>, |
| 572 | InstrStage<5, [A9_DRegsN], 0, Reserved>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 573 | InstrStage<1, [A9_NPipe]>], |
| Evan Cheng | 89e6f67 | 2010-10-01 19:41:46 +0000 | [diff] [blame] | 574 | [4, 1, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 575 | // |
| 576 | // Double-precision FP ALU |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 577 | InstrItinData<IIC_fpALU64 , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 578 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 579 | InstrStage<1, [A9_DRegsVFP], 0, Required>, |
| 580 | InstrStage<5, [A9_DRegsN], 0, Reserved>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 581 | InstrStage<1, [A9_NPipe]>], |
| Evan Cheng | 89e6f67 | 2010-10-01 19:41:46 +0000 | [diff] [blame] | 582 | [4, 1, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 583 | // |
| 584 | // Single-precision FP Multiply |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 585 | InstrItinData<IIC_fpMUL32 , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 586 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 587 | InstrStage<1, [A9_DRegsVFP], 0, Required>, |
| 588 | InstrStage<6, [A9_DRegsN], 0, Reserved>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 589 | InstrStage<1, [A9_NPipe]>], |
| Evan Cheng | 89e6f67 | 2010-10-01 19:41:46 +0000 | [diff] [blame] | 590 | [5, 1, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 591 | // |
| 592 | // Double-precision FP Multiply |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 593 | InstrItinData<IIC_fpMUL64 , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 594 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 595 | InstrStage<1, [A9_DRegsVFP], 0, Required>, |
| 596 | InstrStage<7, [A9_DRegsN], 0, Reserved>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 597 | InstrStage<2, [A9_NPipe]>], |
| Evan Cheng | 89e6f67 | 2010-10-01 19:41:46 +0000 | [diff] [blame] | 598 | [6, 1, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 599 | // |
| 600 | // Single-precision FP MAC |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 601 | InstrItinData<IIC_fpMAC32 , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 602 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 603 | InstrStage<1, [A9_DRegsVFP], 0, Required>, |
| 604 | InstrStage<9, [A9_DRegsN], 0, Reserved>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 605 | InstrStage<1, [A9_NPipe]>], |
| Evan Cheng | ff31073 | 2010-10-28 06:47:08 +0000 | [diff] [blame] | 606 | [8, 1, 1, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 607 | // |
| 608 | // Double-precision FP MAC |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 609 | InstrItinData<IIC_fpMAC64 , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 610 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 611 | InstrStage<1, [A9_DRegsVFP], 0, Required>, |
| 612 | InstrStage<10, [A9_DRegsN], 0, Reserved>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 613 | InstrStage<2, [A9_NPipe]>], |
| Evan Cheng | ff31073 | 2010-10-28 06:47:08 +0000 | [diff] [blame] | 614 | [9, 1, 1, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 615 | // |
| Evan Cheng | aca6c82 | 2012-04-11 00:13:00 +0000 | [diff] [blame] | 616 | // Single-precision Fused FP MAC |
| 617 | InstrItinData<IIC_fpFMAC32, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 618 | InstrStage<1, [A9_MUX0], 0>, |
| 619 | InstrStage<1, [A9_DRegsVFP], 0, Required>, |
| 620 | InstrStage<9, [A9_DRegsN], 0, Reserved>, |
| 621 | InstrStage<1, [A9_NPipe]>], |
| 622 | [8, 1, 1, 1]>, |
| 623 | // |
| 624 | // Double-precision Fused FP MAC |
| 625 | InstrItinData<IIC_fpFMAC64, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 626 | InstrStage<1, [A9_MUX0], 0>, |
| 627 | InstrStage<1, [A9_DRegsVFP], 0, Required>, |
| 628 | InstrStage<10, [A9_DRegsN], 0, Reserved>, |
| 629 | InstrStage<2, [A9_NPipe]>], |
| 630 | [9, 1, 1, 1]>, |
| 631 | // |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 632 | // Single-precision FP DIV |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 633 | InstrItinData<IIC_fpDIV32 , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 634 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 635 | InstrStage<1, [A9_DRegsVFP], 0, Required>, |
| 636 | InstrStage<16, [A9_DRegsN], 0, Reserved>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 637 | InstrStage<10, [A9_NPipe]>], |
| Evan Cheng | 89e6f67 | 2010-10-01 19:41:46 +0000 | [diff] [blame] | 638 | [15, 1, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 639 | // |
| 640 | // Double-precision FP DIV |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 641 | InstrItinData<IIC_fpDIV64 , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 642 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 643 | InstrStage<1, [A9_DRegsVFP], 0, Required>, |
| 644 | InstrStage<26, [A9_DRegsN], 0, Reserved>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 645 | InstrStage<20, [A9_NPipe]>], |
| Evan Cheng | 89e6f67 | 2010-10-01 19:41:46 +0000 | [diff] [blame] | 646 | [25, 1, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 647 | // |
| 648 | // Single-precision FP SQRT |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 649 | InstrItinData<IIC_fpSQRT32, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 650 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 651 | InstrStage<1, [A9_DRegsVFP], 0, Required>, |
| 652 | InstrStage<18, [A9_DRegsN], 0, Reserved>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 653 | InstrStage<13, [A9_NPipe]>], |
| Evan Cheng | 89e6f67 | 2010-10-01 19:41:46 +0000 | [diff] [blame] | 654 | [17, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 655 | // |
| 656 | // Double-precision FP SQRT |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 657 | InstrItinData<IIC_fpSQRT64, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 658 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 659 | InstrStage<1, [A9_DRegsVFP], 0, Required>, |
| 660 | InstrStage<33, [A9_DRegsN], 0, Reserved>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 661 | InstrStage<28, [A9_NPipe]>], |
| Evan Cheng | 89e6f67 | 2010-10-01 19:41:46 +0000 | [diff] [blame] | 662 | [32, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 663 | |
| 664 | // |
| 665 | // Integer to Single-precision Move |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 666 | InstrItinData<IIC_fpMOVIS, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 667 | InstrStage<1, [A9_MUX0], 0>, |
| 668 | InstrStage<1, [A9_DRegsVFP], 0, Required>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 669 | // Extra 1 latency cycle since wbck is 2 cycles |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 670 | InstrStage<3, [A9_DRegsN], 0, Reserved>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 671 | InstrStage<1, [A9_NPipe]>], |
| Evan Cheng | 89e6f67 | 2010-10-01 19:41:46 +0000 | [diff] [blame] | 672 | [1, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 673 | // |
| 674 | // Integer to Double-precision Move |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 675 | InstrItinData<IIC_fpMOVID, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 676 | InstrStage<1, [A9_MUX0], 0>, |
| 677 | InstrStage<1, [A9_DRegsVFP], 0, Required>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 678 | // Extra 1 latency cycle since wbck is 2 cycles |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 679 | InstrStage<3, [A9_DRegsN], 0, Reserved>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 680 | InstrStage<1, [A9_NPipe]>], |
| Evan Cheng | 89e6f67 | 2010-10-01 19:41:46 +0000 | [diff] [blame] | 681 | [1, 1, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 682 | // |
| 683 | // Single-precision to Integer Move |
| Bob Wilson | f33715e | 2011-04-19 18:11:36 +0000 | [diff] [blame] | 684 | // |
| 685 | // On A9 move-from-VFP is free to issue with no stall if other VFP |
| 686 | // operations are in flight. I assume it still can't dual-issue though. |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 687 | InstrItinData<IIC_fpMOVSI, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| Bob Wilson | f33715e | 2011-04-19 18:11:36 +0000 | [diff] [blame] | 688 | InstrStage<1, [A9_MUX0], 0>], |
| Andrew Trick | f4ebec0 | 2010-10-21 03:40:16 +0000 | [diff] [blame] | 689 | [2, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 690 | // |
| 691 | // Double-precision to Integer Move |
| Bob Wilson | f33715e | 2011-04-19 18:11:36 +0000 | [diff] [blame] | 692 | // |
| 693 | // On A9 move-from-VFP is free to issue with no stall if other VFP |
| 694 | // operations are in flight. I assume it still can't dual-issue though. |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 695 | InstrItinData<IIC_fpMOVDI, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| Bob Wilson | f33715e | 2011-04-19 18:11:36 +0000 | [diff] [blame] | 696 | InstrStage<1, [A9_MUX0], 0>], |
| Andrew Trick | f4ebec0 | 2010-10-21 03:40:16 +0000 | [diff] [blame] | 697 | [2, 1, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 698 | // |
| 699 | // Single-precision FP Load |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 700 | InstrItinData<IIC_fpLoad32, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 701 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 702 | InstrStage<1, [A9_DRegsVFP], 0, Required>, |
| 703 | InstrStage<2, [A9_DRegsN], 0, Reserved>, |
| Evan Cheng | 634ab6c | 2010-11-03 00:40:22 +0000 | [diff] [blame] | 704 | InstrStage<1, [A9_NPipe], 0>, |
| Evan Cheng | 3912158 | 2010-10-13 01:54:21 +0000 | [diff] [blame] | 705 | InstrStage<1, [A9_LSUnit]>], |
| Evan Cheng | f317956 | 2010-10-01 21:40:30 +0000 | [diff] [blame] | 706 | [1, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 707 | // |
| 708 | // Double-precision FP Load |
| Evan Cheng | f317956 | 2010-10-01 21:40:30 +0000 | [diff] [blame] | 709 | // FIXME: Result latency is 1 if address is 64-bit aligned. |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 710 | InstrItinData<IIC_fpLoad64, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 711 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 712 | InstrStage<1, [A9_DRegsVFP], 0, Required>, |
| 713 | InstrStage<2, [A9_DRegsN], 0, Reserved>, |
| Evan Cheng | 634ab6c | 2010-11-03 00:40:22 +0000 | [diff] [blame] | 714 | InstrStage<1, [A9_NPipe], 0>, |
| Evan Cheng | 3912158 | 2010-10-13 01:54:21 +0000 | [diff] [blame] | 715 | InstrStage<1, [A9_LSUnit]>], |
| Evan Cheng | f317956 | 2010-10-01 21:40:30 +0000 | [diff] [blame] | 716 | [2, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 717 | // |
| 718 | // FP Load Multiple |
| Bob Wilson | f33715e | 2011-04-19 18:11:36 +0000 | [diff] [blame] | 719 | // FIXME: assumes 2 doubles which requires 2 LS cycles. |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 720 | InstrItinData<IIC_fpLoad_m, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 721 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 722 | InstrStage<1, [A9_DRegsVFP], 0, Required>, |
| 723 | InstrStage<2, [A9_DRegsN], 0, Reserved>, |
| Evan Cheng | 634ab6c | 2010-11-03 00:40:22 +0000 | [diff] [blame] | 724 | InstrStage<1, [A9_NPipe], 0>, |
| Andrew Trick | f161e39 | 2012-07-02 18:10:42 +0000 | [diff] [blame^] | 725 | InstrStage<2, [A9_LSUnit]>], |
| 726 | [1, 1, 1, 1], [], -1>, // dynamic uops |
| Evan Cheng | 1958cef | 2010-10-07 01:50:48 +0000 | [diff] [blame] | 727 | // |
| 728 | // FP Load Multiple + update |
| Bob Wilson | f33715e | 2011-04-19 18:11:36 +0000 | [diff] [blame] | 729 | // FIXME: assumes 2 doubles which requires 2 LS cycles. |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 730 | InstrItinData<IIC_fpLoad_mu,[InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| Evan Cheng | 1958cef | 2010-10-07 01:50:48 +0000 | [diff] [blame] | 731 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 732 | InstrStage<1, [A9_DRegsVFP], 0, Required>, |
| 733 | InstrStage<2, [A9_DRegsN], 0, Reserved>, |
| Evan Cheng | 634ab6c | 2010-11-03 00:40:22 +0000 | [diff] [blame] | 734 | InstrStage<1, [A9_NPipe], 0>, |
| Andrew Trick | f161e39 | 2012-07-02 18:10:42 +0000 | [diff] [blame^] | 735 | InstrStage<2, [A9_LSUnit]>], |
| 736 | [2, 1, 1, 1], [], -1>, // dynamic uops |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 737 | // |
| 738 | // Single-precision FP Store |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 739 | InstrItinData<IIC_fpStore32,[InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 740 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 741 | InstrStage<1, [A9_DRegsVFP], 0, Required>, |
| 742 | InstrStage<2, [A9_DRegsN], 0, Reserved>, |
| Evan Cheng | 634ab6c | 2010-11-03 00:40:22 +0000 | [diff] [blame] | 743 | InstrStage<1, [A9_NPipe], 0>, |
| Evan Cheng | 3912158 | 2010-10-13 01:54:21 +0000 | [diff] [blame] | 744 | InstrStage<1, [A9_LSUnit]>], |
| Evan Cheng | f317956 | 2010-10-01 21:40:30 +0000 | [diff] [blame] | 745 | [1, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 746 | // |
| 747 | // Double-precision FP Store |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 748 | InstrItinData<IIC_fpStore64,[InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 749 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 750 | InstrStage<1, [A9_DRegsVFP], 0, Required>, |
| 751 | InstrStage<2, [A9_DRegsN], 0, Reserved>, |
| Evan Cheng | 634ab6c | 2010-11-03 00:40:22 +0000 | [diff] [blame] | 752 | InstrStage<1, [A9_NPipe], 0>, |
| Evan Cheng | 3912158 | 2010-10-13 01:54:21 +0000 | [diff] [blame] | 753 | InstrStage<1, [A9_LSUnit]>], |
| Evan Cheng | f317956 | 2010-10-01 21:40:30 +0000 | [diff] [blame] | 754 | [1, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 755 | // |
| 756 | // FP Store Multiple |
| Bob Wilson | f33715e | 2011-04-19 18:11:36 +0000 | [diff] [blame] | 757 | // FIXME: assumes 2 doubles which requires 2 LS cycles. |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 758 | InstrItinData<IIC_fpStore_m,[InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 759 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 760 | InstrStage<1, [A9_DRegsVFP], 0, Required>, |
| 761 | InstrStage<2, [A9_DRegsN], 0, Reserved>, |
| Evan Cheng | 634ab6c | 2010-11-03 00:40:22 +0000 | [diff] [blame] | 762 | InstrStage<1, [A9_NPipe], 0>, |
| Andrew Trick | f161e39 | 2012-07-02 18:10:42 +0000 | [diff] [blame^] | 763 | InstrStage<2, [A9_LSUnit]>], |
| 764 | [1, 1, 1, 1], [], -1>, // dynamic uops |
| Evan Cheng | 1958cef | 2010-10-07 01:50:48 +0000 | [diff] [blame] | 765 | // |
| 766 | // FP Store Multiple + update |
| Bob Wilson | f33715e | 2011-04-19 18:11:36 +0000 | [diff] [blame] | 767 | // FIXME: assumes 2 doubles which requires 2 LS cycles. |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 768 | InstrItinData<IIC_fpStore_mu,[InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| Evan Cheng | 1958cef | 2010-10-07 01:50:48 +0000 | [diff] [blame] | 769 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 770 | InstrStage<1, [A9_DRegsVFP], 0, Required>, |
| 771 | InstrStage<2, [A9_DRegsN], 0, Reserved>, |
| Evan Cheng | 634ab6c | 2010-11-03 00:40:22 +0000 | [diff] [blame] | 772 | InstrStage<1, [A9_NPipe], 0>, |
| Andrew Trick | f161e39 | 2012-07-02 18:10:42 +0000 | [diff] [blame^] | 773 | InstrStage<2, [A9_LSUnit]>], |
| 774 | [2, 1, 1, 1], [], -1>, // dynamic uops |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 775 | // NEON |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 776 | // VLD1 |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 777 | InstrItinData<IIC_VLD1, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 778 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 779 | InstrStage<1, [A9_DRegsN], 0, Required>, |
| Evan Cheng | 7d6cd490 | 2011-04-19 01:21:49 +0000 | [diff] [blame] | 780 | InstrStage<7, [A9_DRegsVFP], 0, Reserved>, |
| 781 | InstrStage<1, [A9_NPipe], 0>, |
| 782 | InstrStage<1, [A9_LSUnit]>], |
| 783 | [1, 1]>, |
| Evan Cheng | 05f13e9 | 2010-10-09 01:03:04 +0000 | [diff] [blame] | 784 | // VLD1x2 |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 785 | InstrItinData<IIC_VLD1x2, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| Evan Cheng | 05f13e9 | 2010-10-09 01:03:04 +0000 | [diff] [blame] | 786 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 787 | InstrStage<1, [A9_DRegsN], 0, Required>, |
| Evan Cheng | 7d6cd490 | 2011-04-19 01:21:49 +0000 | [diff] [blame] | 788 | InstrStage<7, [A9_DRegsVFP], 0, Reserved>, |
| 789 | InstrStage<1, [A9_NPipe], 0>, |
| 790 | InstrStage<1, [A9_LSUnit]>], |
| 791 | [1, 1, 1]>, |
| Evan Cheng | 05f13e9 | 2010-10-09 01:03:04 +0000 | [diff] [blame] | 792 | // VLD1x3 |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 793 | InstrItinData<IIC_VLD1x3, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| Evan Cheng | 05f13e9 | 2010-10-09 01:03:04 +0000 | [diff] [blame] | 794 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 795 | InstrStage<1, [A9_DRegsN], 0, Required>, |
| Evan Cheng | 7d6cd490 | 2011-04-19 01:21:49 +0000 | [diff] [blame] | 796 | InstrStage<8, [A9_DRegsVFP], 0, Reserved>, |
| 797 | InstrStage<2, [A9_NPipe], 0>, |
| 798 | InstrStage<2, [A9_LSUnit]>], |
| 799 | [1, 1, 2, 1]>, |
| Evan Cheng | 05f13e9 | 2010-10-09 01:03:04 +0000 | [diff] [blame] | 800 | // VLD1x4 |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 801 | InstrItinData<IIC_VLD1x4, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| Evan Cheng | 05f13e9 | 2010-10-09 01:03:04 +0000 | [diff] [blame] | 802 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 803 | InstrStage<1, [A9_DRegsN], 0, Required>, |
| Evan Cheng | 7d6cd490 | 2011-04-19 01:21:49 +0000 | [diff] [blame] | 804 | InstrStage<8, [A9_DRegsVFP], 0, Reserved>, |
| 805 | InstrStage<2, [A9_NPipe], 0>, |
| 806 | InstrStage<2, [A9_LSUnit]>], |
| 807 | [1, 1, 2, 2, 1]>, |
| Evan Cheng | 05f13e9 | 2010-10-09 01:03:04 +0000 | [diff] [blame] | 808 | // VLD1u |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 809 | InstrItinData<IIC_VLD1u, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| Evan Cheng | 05f13e9 | 2010-10-09 01:03:04 +0000 | [diff] [blame] | 810 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 811 | InstrStage<1, [A9_DRegsN], 0, Required>, |
| Evan Cheng | 7d6cd490 | 2011-04-19 01:21:49 +0000 | [diff] [blame] | 812 | InstrStage<7, [A9_DRegsVFP], 0, Reserved>, |
| 813 | InstrStage<1, [A9_NPipe], 0>, |
| 814 | InstrStage<1, [A9_LSUnit]>], |
| 815 | [1, 2, 1]>, |
| Evan Cheng | 05f13e9 | 2010-10-09 01:03:04 +0000 | [diff] [blame] | 816 | // VLD1x2u |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 817 | InstrItinData<IIC_VLD1x2u, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| Evan Cheng | 05f13e9 | 2010-10-09 01:03:04 +0000 | [diff] [blame] | 818 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 819 | InstrStage<1, [A9_DRegsN], 0, Required>, |
| Evan Cheng | 7d6cd490 | 2011-04-19 01:21:49 +0000 | [diff] [blame] | 820 | InstrStage<7, [A9_DRegsVFP], 0, Reserved>, |
| 821 | InstrStage<1, [A9_NPipe], 0>, |
| 822 | InstrStage<1, [A9_LSUnit]>], |
| 823 | [1, 1, 2, 1]>, |
| Evan Cheng | 05f13e9 | 2010-10-09 01:03:04 +0000 | [diff] [blame] | 824 | // VLD1x3u |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 825 | InstrItinData<IIC_VLD1x3u, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| Evan Cheng | 05f13e9 | 2010-10-09 01:03:04 +0000 | [diff] [blame] | 826 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 827 | InstrStage<1, [A9_DRegsN], 0, Required>, |
| Evan Cheng | 7d6cd490 | 2011-04-19 01:21:49 +0000 | [diff] [blame] | 828 | InstrStage<8, [A9_DRegsVFP], 0, Reserved>, |
| 829 | InstrStage<2, [A9_NPipe], 0>, |
| 830 | InstrStage<2, [A9_LSUnit]>], |
| 831 | [1, 1, 2, 2, 1]>, |
| Evan Cheng | 05f13e9 | 2010-10-09 01:03:04 +0000 | [diff] [blame] | 832 | // VLD1x4u |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 833 | InstrItinData<IIC_VLD1x4u, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| Evan Cheng | 05f13e9 | 2010-10-09 01:03:04 +0000 | [diff] [blame] | 834 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 835 | InstrStage<1, [A9_DRegsN], 0, Required>, |
| Evan Cheng | 7d6cd490 | 2011-04-19 01:21:49 +0000 | [diff] [blame] | 836 | InstrStage<8, [A9_DRegsVFP], 0, Reserved>, |
| 837 | InstrStage<2, [A9_NPipe], 0>, |
| 838 | InstrStage<2, [A9_LSUnit]>], |
| 839 | [1, 1, 2, 2, 2, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 840 | // |
| Bob Wilson | dc44990 | 2010-11-01 22:04:05 +0000 | [diff] [blame] | 841 | // VLD1ln |
| 842 | InstrItinData<IIC_VLD1ln, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 843 | InstrStage<1, [A9_MUX0], 0>, |
| 844 | InstrStage<1, [A9_DRegsN], 0, Required>, |
| Evan Cheng | 7d6cd490 | 2011-04-19 01:21:49 +0000 | [diff] [blame] | 845 | InstrStage<8, [A9_DRegsVFP], 0, Reserved>, |
| 846 | InstrStage<2, [A9_NPipe], 0>, |
| 847 | InstrStage<2, [A9_LSUnit]>], |
| 848 | [3, 1, 1, 1]>, |
| Bob Wilson | dc44990 | 2010-11-01 22:04:05 +0000 | [diff] [blame] | 849 | // |
| 850 | // VLD1lnu |
| 851 | InstrItinData<IIC_VLD1lnu, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 852 | InstrStage<1, [A9_MUX0], 0>, |
| 853 | InstrStage<1, [A9_DRegsN], 0, Required>, |
| Evan Cheng | 7d6cd490 | 2011-04-19 01:21:49 +0000 | [diff] [blame] | 854 | InstrStage<8, [A9_DRegsVFP], 0, Reserved>, |
| 855 | InstrStage<2, [A9_NPipe], 0>, |
| 856 | InstrStage<2, [A9_LSUnit]>], |
| 857 | [3, 2, 1, 1, 1, 1]>, |
| Bob Wilson | dc44990 | 2010-11-01 22:04:05 +0000 | [diff] [blame] | 858 | // |
| Bob Wilson | c92eea0 | 2010-11-27 06:35:16 +0000 | [diff] [blame] | 859 | // VLD1dup |
| 860 | InstrItinData<IIC_VLD1dup, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 861 | InstrStage<1, [A9_MUX0], 0>, |
| 862 | InstrStage<1, [A9_DRegsN], 0, Required>, |
| Evan Cheng | 7d6cd490 | 2011-04-19 01:21:49 +0000 | [diff] [blame] | 863 | InstrStage<7, [A9_DRegsVFP], 0, Reserved>, |
| 864 | InstrStage<1, [A9_NPipe], 0>, |
| 865 | InstrStage<1, [A9_LSUnit]>], |
| 866 | [2, 1]>, |
| Bob Wilson | c92eea0 | 2010-11-27 06:35:16 +0000 | [diff] [blame] | 867 | // |
| 868 | // VLD1dupu |
| 869 | InstrItinData<IIC_VLD1dupu, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 870 | InstrStage<1, [A9_MUX0], 0>, |
| 871 | InstrStage<1, [A9_DRegsN], 0, Required>, |
| Evan Cheng | 7d6cd490 | 2011-04-19 01:21:49 +0000 | [diff] [blame] | 872 | InstrStage<7, [A9_DRegsVFP], 0, Reserved>, |
| 873 | InstrStage<1, [A9_NPipe], 0>, |
| 874 | InstrStage<1, [A9_LSUnit]>], |
| 875 | [2, 2, 1, 1]>, |
| Bob Wilson | c92eea0 | 2010-11-27 06:35:16 +0000 | [diff] [blame] | 876 | // |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 877 | // VLD2 |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 878 | InstrItinData<IIC_VLD2, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 879 | InstrStage<1, [A9_MUX0], 0>, |
| 880 | InstrStage<1, [A9_DRegsN], 0, Required>, |
| Evan Cheng | 05f13e9 | 2010-10-09 01:03:04 +0000 | [diff] [blame] | 881 | // Extra latency cycles since wbck is 7 cycles |
| Evan Cheng | 7d6cd490 | 2011-04-19 01:21:49 +0000 | [diff] [blame] | 882 | InstrStage<7, [A9_DRegsVFP], 0, Reserved>, |
| 883 | InstrStage<1, [A9_NPipe], 0>, |
| 884 | InstrStage<1, [A9_LSUnit]>], |
| 885 | [2, 2, 1]>, |
| Evan Cheng | 05f13e9 | 2010-10-09 01:03:04 +0000 | [diff] [blame] | 886 | // |
| 887 | // VLD2x2 |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 888 | InstrItinData<IIC_VLD2x2, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| Evan Cheng | 05f13e9 | 2010-10-09 01:03:04 +0000 | [diff] [blame] | 889 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 890 | InstrStage<1, [A9_DRegsN], 0, Required>, |
| Evan Cheng | 7d6cd490 | 2011-04-19 01:21:49 +0000 | [diff] [blame] | 891 | InstrStage<8, [A9_DRegsVFP], 0, Reserved>, |
| 892 | InstrStage<2, [A9_NPipe], 0>, |
| 893 | InstrStage<2, [A9_LSUnit]>], |
| 894 | [2, 3, 2, 3, 1]>, |
| Evan Cheng | 05f13e9 | 2010-10-09 01:03:04 +0000 | [diff] [blame] | 895 | // |
| 896 | // VLD2ln |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 897 | InstrItinData<IIC_VLD2ln, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| Evan Cheng | 05f13e9 | 2010-10-09 01:03:04 +0000 | [diff] [blame] | 898 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 899 | InstrStage<1, [A9_DRegsN], 0, Required>, |
| Evan Cheng | 7d6cd490 | 2011-04-19 01:21:49 +0000 | [diff] [blame] | 900 | InstrStage<8, [A9_DRegsVFP], 0, Reserved>, |
| 901 | InstrStage<2, [A9_NPipe], 0>, |
| 902 | InstrStage<2, [A9_LSUnit]>], |
| 903 | [3, 3, 1, 1, 1, 1]>, |
| Evan Cheng | 05f13e9 | 2010-10-09 01:03:04 +0000 | [diff] [blame] | 904 | // |
| 905 | // VLD2u |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 906 | InstrItinData<IIC_VLD2u, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 907 | InstrStage<1, [A9_MUX0], 0>, |
| 908 | InstrStage<1, [A9_DRegsN], 0, Required>, |
| Evan Cheng | 05f13e9 | 2010-10-09 01:03:04 +0000 | [diff] [blame] | 909 | // Extra latency cycles since wbck is 7 cycles |
| Evan Cheng | 7d6cd490 | 2011-04-19 01:21:49 +0000 | [diff] [blame] | 910 | InstrStage<7, [A9_DRegsVFP], 0, Reserved>, |
| 911 | InstrStage<1, [A9_NPipe], 0>, |
| 912 | InstrStage<1, [A9_LSUnit]>], |
| 913 | [2, 2, 2, 1, 1, 1]>, |
| Evan Cheng | 05f13e9 | 2010-10-09 01:03:04 +0000 | [diff] [blame] | 914 | // |
| 915 | // VLD2x2u |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 916 | InstrItinData<IIC_VLD2x2u, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| Evan Cheng | 05f13e9 | 2010-10-09 01:03:04 +0000 | [diff] [blame] | 917 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 918 | InstrStage<1, [A9_DRegsN], 0, Required>, |
| Evan Cheng | 7d6cd490 | 2011-04-19 01:21:49 +0000 | [diff] [blame] | 919 | InstrStage<8, [A9_DRegsVFP], 0, Reserved>, |
| 920 | InstrStage<2, [A9_NPipe], 0>, |
| 921 | InstrStage<2, [A9_LSUnit]>], |
| 922 | [2, 3, 2, 3, 2, 1]>, |
| Evan Cheng | 05f13e9 | 2010-10-09 01:03:04 +0000 | [diff] [blame] | 923 | // |
| 924 | // VLD2lnu |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 925 | InstrItinData<IIC_VLD2lnu, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| Evan Cheng | 05f13e9 | 2010-10-09 01:03:04 +0000 | [diff] [blame] | 926 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 927 | InstrStage<1, [A9_DRegsN], 0, Required>, |
| Evan Cheng | 7d6cd490 | 2011-04-19 01:21:49 +0000 | [diff] [blame] | 928 | InstrStage<8, [A9_DRegsVFP], 0, Reserved>, |
| 929 | InstrStage<2, [A9_NPipe], 0>, |
| 930 | InstrStage<2, [A9_LSUnit]>], |
| 931 | [3, 3, 2, 1, 1, 1, 1, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 932 | // |
| Bob Wilson | 2d790df | 2010-11-28 06:51:26 +0000 | [diff] [blame] | 933 | // VLD2dup |
| 934 | InstrItinData<IIC_VLD2dup, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 935 | InstrStage<1, [A9_MUX0], 0>, |
| 936 | InstrStage<1, [A9_DRegsN], 0, Required>, |
| Evan Cheng | 7d6cd490 | 2011-04-19 01:21:49 +0000 | [diff] [blame] | 937 | InstrStage<7, [A9_DRegsVFP], 0, Reserved>, |
| 938 | InstrStage<1, [A9_NPipe], 0>, |
| 939 | InstrStage<1, [A9_LSUnit]>], |
| 940 | [2, 2, 1]>, |
| Bob Wilson | 2d790df | 2010-11-28 06:51:26 +0000 | [diff] [blame] | 941 | // |
| 942 | // VLD2dupu |
| 943 | InstrItinData<IIC_VLD2dupu, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 944 | InstrStage<1, [A9_MUX0], 0>, |
| 945 | InstrStage<1, [A9_DRegsN], 0, Required>, |
| Evan Cheng | 7d6cd490 | 2011-04-19 01:21:49 +0000 | [diff] [blame] | 946 | InstrStage<7, [A9_DRegsVFP], 0, Reserved>, |
| 947 | InstrStage<1, [A9_NPipe], 0>, |
| 948 | InstrStage<1, [A9_LSUnit]>], |
| 949 | [2, 2, 2, 1, 1]>, |
| Bob Wilson | 2d790df | 2010-11-28 06:51:26 +0000 | [diff] [blame] | 950 | // |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 951 | // VLD3 |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 952 | InstrItinData<IIC_VLD3, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 953 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 954 | InstrStage<1, [A9_DRegsN], 0, Required>, |
| Evan Cheng | 7d6cd490 | 2011-04-19 01:21:49 +0000 | [diff] [blame] | 955 | InstrStage<9,[A9_DRegsVFP], 0, Reserved>, |
| 956 | InstrStage<3, [A9_NPipe], 0>, |
| 957 | InstrStage<3, [A9_LSUnit]>], |
| 958 | [3, 3, 4, 1]>, |
| Evan Cheng | a762400 | 2010-10-09 01:45:34 +0000 | [diff] [blame] | 959 | // |
| 960 | // VLD3ln |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 961 | InstrItinData<IIC_VLD3ln, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| Evan Cheng | a762400 | 2010-10-09 01:45:34 +0000 | [diff] [blame] | 962 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 963 | InstrStage<1, [A9_DRegsN], 0, Required>, |
| 964 | InstrStage<11,[A9_DRegsVFP], 0, Reserved>, |
| Evan Cheng | 634ab6c | 2010-11-03 00:40:22 +0000 | [diff] [blame] | 965 | InstrStage<5, [A9_NPipe], 0>, |
| Evan Cheng | 3912158 | 2010-10-13 01:54:21 +0000 | [diff] [blame] | 966 | InstrStage<5, [A9_LSUnit]>], |
| Evan Cheng | a762400 | 2010-10-09 01:45:34 +0000 | [diff] [blame] | 967 | [5, 5, 6, 1, 1, 1, 1, 2]>, |
| 968 | // |
| 969 | // VLD3u |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 970 | InstrItinData<IIC_VLD3u, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| Evan Cheng | a762400 | 2010-10-09 01:45:34 +0000 | [diff] [blame] | 971 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 972 | InstrStage<1, [A9_DRegsN], 0, Required>, |
| Evan Cheng | 7d6cd490 | 2011-04-19 01:21:49 +0000 | [diff] [blame] | 973 | InstrStage<9,[A9_DRegsVFP], 0, Reserved>, |
| 974 | InstrStage<3, [A9_NPipe], 0>, |
| 975 | InstrStage<3, [A9_LSUnit]>], |
| 976 | [3, 3, 4, 2, 1]>, |
| Evan Cheng | a762400 | 2010-10-09 01:45:34 +0000 | [diff] [blame] | 977 | // |
| 978 | // VLD3lnu |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 979 | InstrItinData<IIC_VLD3lnu, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| Evan Cheng | a762400 | 2010-10-09 01:45:34 +0000 | [diff] [blame] | 980 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 981 | InstrStage<1, [A9_DRegsN], 0, Required>, |
| 982 | InstrStage<11,[A9_DRegsVFP], 0, Reserved>, |
| Evan Cheng | 634ab6c | 2010-11-03 00:40:22 +0000 | [diff] [blame] | 983 | InstrStage<5, [A9_NPipe], 0>, |
| Evan Cheng | 3912158 | 2010-10-13 01:54:21 +0000 | [diff] [blame] | 984 | InstrStage<5, [A9_LSUnit]>], |
| Evan Cheng | a762400 | 2010-10-09 01:45:34 +0000 | [diff] [blame] | 985 | [5, 5, 6, 2, 1, 1, 1, 1, 1, 2]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 986 | // |
| Bob Wilson | 77ab165 | 2010-11-29 19:35:29 +0000 | [diff] [blame] | 987 | // VLD3dup |
| 988 | InstrItinData<IIC_VLD3dup, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 989 | InstrStage<1, [A9_MUX0], 0>, |
| 990 | InstrStage<1, [A9_DRegsN], 0, Required>, |
| 991 | InstrStage<9, [A9_DRegsVFP], 0, Reserved>, |
| 992 | InstrStage<3, [A9_NPipe], 0>, |
| 993 | InstrStage<3, [A9_LSUnit]>], |
| 994 | [3, 3, 4, 1]>, |
| 995 | // |
| 996 | // VLD3dupu |
| 997 | InstrItinData<IIC_VLD3dupu, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 998 | InstrStage<1, [A9_MUX0], 0>, |
| 999 | InstrStage<1, [A9_DRegsN], 0, Required>, |
| 1000 | InstrStage<9, [A9_DRegsVFP], 0, Reserved>, |
| 1001 | InstrStage<3, [A9_NPipe], 0>, |
| 1002 | InstrStage<3, [A9_LSUnit]>], |
| 1003 | [3, 3, 4, 2, 1, 1]>, |
| 1004 | // |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 1005 | // VLD4 |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 1006 | InstrItinData<IIC_VLD4, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 1007 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 1008 | InstrStage<1, [A9_DRegsN], 0, Required>, |
| Evan Cheng | 7d6cd490 | 2011-04-19 01:21:49 +0000 | [diff] [blame] | 1009 | InstrStage<9,[A9_DRegsVFP], 0, Reserved>, |
| 1010 | InstrStage<3, [A9_NPipe], 0>, |
| 1011 | InstrStage<3, [A9_LSUnit]>], |
| 1012 | [3, 3, 4, 4, 1]>, |
| Evan Cheng | d7a404d | 2010-10-09 04:07:58 +0000 | [diff] [blame] | 1013 | // |
| 1014 | // VLD4ln |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 1015 | InstrItinData<IIC_VLD4ln, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| Evan Cheng | d7a404d | 2010-10-09 04:07:58 +0000 | [diff] [blame] | 1016 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 1017 | InstrStage<1, [A9_DRegsN], 0, Required>, |
| Evan Cheng | 7d6cd490 | 2011-04-19 01:21:49 +0000 | [diff] [blame] | 1018 | InstrStage<10,[A9_DRegsVFP], 0, Reserved>, |
| 1019 | InstrStage<4, [A9_NPipe], 0>, |
| 1020 | InstrStage<4, [A9_LSUnit]>], |
| 1021 | [4, 4, 5, 5, 1, 1, 1, 1, 2, 2]>, |
| Evan Cheng | d7a404d | 2010-10-09 04:07:58 +0000 | [diff] [blame] | 1022 | // |
| 1023 | // VLD4u |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 1024 | InstrItinData<IIC_VLD4u, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| Evan Cheng | d7a404d | 2010-10-09 04:07:58 +0000 | [diff] [blame] | 1025 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 1026 | InstrStage<1, [A9_DRegsN], 0, Required>, |
| Evan Cheng | 7d6cd490 | 2011-04-19 01:21:49 +0000 | [diff] [blame] | 1027 | InstrStage<9,[A9_DRegsVFP], 0, Reserved>, |
| 1028 | InstrStage<3, [A9_NPipe], 0>, |
| 1029 | InstrStage<3, [A9_LSUnit]>], |
| 1030 | [3, 3, 4, 4, 2, 1]>, |
| Evan Cheng | d7a404d | 2010-10-09 04:07:58 +0000 | [diff] [blame] | 1031 | // |
| 1032 | // VLD4lnu |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 1033 | InstrItinData<IIC_VLD4lnu, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| Evan Cheng | d7a404d | 2010-10-09 04:07:58 +0000 | [diff] [blame] | 1034 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 1035 | InstrStage<1, [A9_DRegsN], 0, Required>, |
| Evan Cheng | 7d6cd490 | 2011-04-19 01:21:49 +0000 | [diff] [blame] | 1036 | InstrStage<10,[A9_DRegsVFP], 0, Reserved>, |
| 1037 | InstrStage<4, [A9_NPipe], 0>, |
| 1038 | InstrStage<4, [A9_LSUnit]>], |
| 1039 | [4, 4, 5, 5, 2, 1, 1, 1, 1, 1, 2, 2]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 1040 | // |
| Bob Wilson | 431ac4ef | 2010-11-30 00:00:35 +0000 | [diff] [blame] | 1041 | // VLD4dup |
| 1042 | InstrItinData<IIC_VLD4dup, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 1043 | InstrStage<1, [A9_MUX0], 0>, |
| 1044 | InstrStage<1, [A9_DRegsN], 0, Required>, |
| Evan Cheng | 7d6cd490 | 2011-04-19 01:21:49 +0000 | [diff] [blame] | 1045 | InstrStage<8, [A9_DRegsVFP], 0, Reserved>, |
| 1046 | InstrStage<2, [A9_NPipe], 0>, |
| 1047 | InstrStage<2, [A9_LSUnit]>], |
| 1048 | [2, 2, 3, 3, 1]>, |
| Bob Wilson | 431ac4ef | 2010-11-30 00:00:35 +0000 | [diff] [blame] | 1049 | // |
| 1050 | // VLD4dupu |
| 1051 | InstrItinData<IIC_VLD4dupu, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 1052 | InstrStage<1, [A9_MUX0], 0>, |
| 1053 | InstrStage<1, [A9_DRegsN], 0, Required>, |
| Evan Cheng | 7d6cd490 | 2011-04-19 01:21:49 +0000 | [diff] [blame] | 1054 | InstrStage<8, [A9_DRegsVFP], 0, Reserved>, |
| 1055 | InstrStage<2, [A9_NPipe], 0>, |
| 1056 | InstrStage<2, [A9_LSUnit]>], |
| 1057 | [2, 2, 3, 3, 2, 1, 1]>, |
| Bob Wilson | 431ac4ef | 2010-11-30 00:00:35 +0000 | [diff] [blame] | 1058 | // |
| Evan Cheng | 94ad008 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1059 | // VST1 |
| 1060 | InstrItinData<IIC_VST1, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 1061 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 1062 | InstrStage<1, [A9_DRegsN], 0, Required>, |
| Evan Cheng | 7d6cd490 | 2011-04-19 01:21:49 +0000 | [diff] [blame] | 1063 | InstrStage<1, [A9_DRegsVFP], 0, Reserved>, |
| 1064 | InstrStage<1, [A9_NPipe], 0>, |
| 1065 | InstrStage<1, [A9_LSUnit]>], |
| Evan Cheng | 94ad008 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1066 | [1, 1, 1]>, |
| 1067 | // |
| 1068 | // VST1x2 |
| 1069 | InstrItinData<IIC_VST1x2, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 1070 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 1071 | InstrStage<1, [A9_DRegsN], 0, Required>, |
| Evan Cheng | 7d6cd490 | 2011-04-19 01:21:49 +0000 | [diff] [blame] | 1072 | InstrStage<1, [A9_DRegsVFP], 0, Reserved>, |
| 1073 | InstrStage<1, [A9_NPipe], 0>, |
| 1074 | InstrStage<1, [A9_LSUnit]>], |
| Evan Cheng | 94ad008 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1075 | [1, 1, 1, 1]>, |
| 1076 | // |
| 1077 | // VST1x3 |
| 1078 | InstrItinData<IIC_VST1x3, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 1079 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 1080 | InstrStage<1, [A9_DRegsN], 0, Required>, |
| Evan Cheng | 7d6cd490 | 2011-04-19 01:21:49 +0000 | [diff] [blame] | 1081 | InstrStage<2, [A9_DRegsVFP], 0, Reserved>, |
| 1082 | InstrStage<2, [A9_NPipe], 0>, |
| 1083 | InstrStage<2, [A9_LSUnit]>], |
| Evan Cheng | 94ad008 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1084 | [1, 1, 1, 1, 2]>, |
| 1085 | // |
| 1086 | // VST1x4 |
| 1087 | InstrItinData<IIC_VST1x4, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 1088 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 1089 | InstrStage<1, [A9_DRegsN], 0, Required>, |
| Evan Cheng | 7d6cd490 | 2011-04-19 01:21:49 +0000 | [diff] [blame] | 1090 | InstrStage<2, [A9_DRegsVFP], 0, Reserved>, |
| 1091 | InstrStage<2, [A9_NPipe], 0>, |
| 1092 | InstrStage<2, [A9_LSUnit]>], |
| Evan Cheng | 94ad008 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1093 | [1, 1, 1, 1, 2, 2]>, |
| 1094 | // |
| 1095 | // VST1u |
| 1096 | InstrItinData<IIC_VST1u, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 1097 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 1098 | InstrStage<1, [A9_DRegsN], 0, Required>, |
| Evan Cheng | 7d6cd490 | 2011-04-19 01:21:49 +0000 | [diff] [blame] | 1099 | InstrStage<1, [A9_DRegsVFP], 0, Reserved>, |
| 1100 | InstrStage<1, [A9_NPipe], 0>, |
| 1101 | InstrStage<1, [A9_LSUnit]>], |
| Evan Cheng | 94ad008 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1102 | [2, 1, 1, 1, 1]>, |
| 1103 | // |
| 1104 | // VST1x2u |
| 1105 | InstrItinData<IIC_VST1x2u, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 1106 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 1107 | InstrStage<1, [A9_DRegsN], 0, Required>, |
| Evan Cheng | 7d6cd490 | 2011-04-19 01:21:49 +0000 | [diff] [blame] | 1108 | InstrStage<1, [A9_DRegsVFP], 0, Reserved>, |
| 1109 | InstrStage<1, [A9_NPipe], 0>, |
| 1110 | InstrStage<1, [A9_LSUnit]>], |
| Evan Cheng | 94ad008 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1111 | [2, 1, 1, 1, 1, 1]>, |
| 1112 | // |
| 1113 | // VST1x3u |
| 1114 | InstrItinData<IIC_VST1x3u, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 1115 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 1116 | InstrStage<1, [A9_DRegsN], 0, Required>, |
| 1117 | InstrStage<2, [A9_DRegsVFP], 0, Reserved>, |
| Evan Cheng | 7d6cd490 | 2011-04-19 01:21:49 +0000 | [diff] [blame] | 1118 | InstrStage<2, [A9_NPipe], 0>, |
| 1119 | InstrStage<2, [A9_LSUnit]>], |
| Evan Cheng | 94ad008 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1120 | [2, 1, 1, 1, 1, 1, 2]>, |
| 1121 | // |
| 1122 | // VST1x4u |
| 1123 | InstrItinData<IIC_VST1x4u, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 1124 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 1125 | InstrStage<1, [A9_DRegsN], 0, Required>, |
| Evan Cheng | 7d6cd490 | 2011-04-19 01:21:49 +0000 | [diff] [blame] | 1126 | InstrStage<2, [A9_DRegsVFP], 0, Reserved>, |
| 1127 | InstrStage<2, [A9_NPipe], 0>, |
| 1128 | InstrStage<2, [A9_LSUnit]>], |
| Evan Cheng | 94ad008 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1129 | [2, 1, 1, 1, 1, 1, 2, 2]>, |
| 1130 | // |
| Bob Wilson | d80b29d | 2010-11-02 21:18:25 +0000 | [diff] [blame] | 1131 | // VST1ln |
| 1132 | InstrItinData<IIC_VST1ln, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 1133 | InstrStage<1, [A9_MUX0], 0>, |
| 1134 | InstrStage<1, [A9_DRegsN], 0, Required>, |
| Evan Cheng | 7d6cd490 | 2011-04-19 01:21:49 +0000 | [diff] [blame] | 1135 | InstrStage<1, [A9_DRegsVFP], 0, Reserved>, |
| 1136 | InstrStage<1, [A9_NPipe], 0>, |
| 1137 | InstrStage<1, [A9_LSUnit]>], |
| Bob Wilson | d80b29d | 2010-11-02 21:18:25 +0000 | [diff] [blame] | 1138 | [1, 1, 1]>, |
| 1139 | // |
| 1140 | // VST1lnu |
| 1141 | InstrItinData<IIC_VST1lnu, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 1142 | InstrStage<1, [A9_MUX0], 0>, |
| 1143 | InstrStage<1, [A9_DRegsN], 0, Required>, |
| Evan Cheng | 7d6cd490 | 2011-04-19 01:21:49 +0000 | [diff] [blame] | 1144 | InstrStage<1, [A9_DRegsVFP], 0, Reserved>, |
| 1145 | InstrStage<1, [A9_NPipe], 0>, |
| 1146 | InstrStage<1, [A9_LSUnit]>], |
| Bob Wilson | d80b29d | 2010-11-02 21:18:25 +0000 | [diff] [blame] | 1147 | [2, 1, 1, 1, 1]>, |
| 1148 | // |
| Evan Cheng | 94ad008 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1149 | // VST2 |
| 1150 | InstrItinData<IIC_VST2, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 1151 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 1152 | InstrStage<1, [A9_DRegsN], 0, Required>, |
| Evan Cheng | 7d6cd490 | 2011-04-19 01:21:49 +0000 | [diff] [blame] | 1153 | InstrStage<1, [A9_DRegsVFP], 0, Reserved>, |
| 1154 | InstrStage<1, [A9_NPipe], 0>, |
| 1155 | InstrStage<1, [A9_LSUnit]>], |
| Evan Cheng | 94ad008 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1156 | [1, 1, 1, 1]>, |
| 1157 | // |
| 1158 | // VST2x2 |
| 1159 | InstrItinData<IIC_VST2x2, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 1160 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 1161 | InstrStage<1, [A9_DRegsN], 0, Required>, |
| 1162 | InstrStage<3, [A9_DRegsVFP], 0, Reserved>, |
| Evan Cheng | 634ab6c | 2010-11-03 00:40:22 +0000 | [diff] [blame] | 1163 | InstrStage<3, [A9_NPipe], 0>, |
| Evan Cheng | 3912158 | 2010-10-13 01:54:21 +0000 | [diff] [blame] | 1164 | InstrStage<3, [A9_LSUnit]>], |
| Evan Cheng | 94ad008 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1165 | [1, 1, 1, 1, 2, 2]>, |
| 1166 | // |
| 1167 | // VST2u |
| 1168 | InstrItinData<IIC_VST2u, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 1169 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 1170 | InstrStage<1, [A9_DRegsN], 0, Required>, |
| Evan Cheng | 7d6cd490 | 2011-04-19 01:21:49 +0000 | [diff] [blame] | 1171 | InstrStage<1, [A9_DRegsVFP], 0, Reserved>, |
| 1172 | InstrStage<1, [A9_NPipe], 0>, |
| 1173 | InstrStage<1, [A9_LSUnit]>], |
| Evan Cheng | 94ad008 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1174 | [2, 1, 1, 1, 1, 1]>, |
| 1175 | // |
| 1176 | // VST2x2u |
| 1177 | InstrItinData<IIC_VST2x2u, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 1178 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 1179 | InstrStage<1, [A9_DRegsN], 0, Required>, |
| 1180 | InstrStage<3, [A9_DRegsVFP], 0, Reserved>, |
| Evan Cheng | 634ab6c | 2010-11-03 00:40:22 +0000 | [diff] [blame] | 1181 | InstrStage<3, [A9_NPipe], 0>, |
| Evan Cheng | 3912158 | 2010-10-13 01:54:21 +0000 | [diff] [blame] | 1182 | InstrStage<3, [A9_LSUnit]>], |
| Evan Cheng | 94ad008 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1183 | [2, 1, 1, 1, 1, 1, 2, 2]>, |
| 1184 | // |
| 1185 | // VST2ln |
| 1186 | InstrItinData<IIC_VST2ln, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 1187 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 1188 | InstrStage<1, [A9_DRegsN], 0, Required>, |
| Evan Cheng | 7d6cd490 | 2011-04-19 01:21:49 +0000 | [diff] [blame] | 1189 | InstrStage<1, [A9_DRegsVFP], 0, Reserved>, |
| 1190 | InstrStage<1, [A9_NPipe], 0>, |
| 1191 | InstrStage<1, [A9_LSUnit]>], |
| Evan Cheng | 94ad008 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1192 | [1, 1, 1, 1]>, |
| 1193 | // |
| 1194 | // VST2lnu |
| 1195 | InstrItinData<IIC_VST2lnu, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 1196 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 1197 | InstrStage<1, [A9_DRegsN], 0, Required>, |
| Evan Cheng | 7d6cd490 | 2011-04-19 01:21:49 +0000 | [diff] [blame] | 1198 | InstrStage<1, [A9_DRegsVFP], 0, Reserved>, |
| 1199 | InstrStage<1, [A9_NPipe], 0>, |
| 1200 | InstrStage<1, [A9_LSUnit]>], |
| Evan Cheng | 94ad008 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1201 | [2, 1, 1, 1, 1, 1]>, |
| 1202 | // |
| 1203 | // VST3 |
| 1204 | InstrItinData<IIC_VST3, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 1205 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 1206 | InstrStage<1, [A9_DRegsN], 0, Required>, |
| Evan Cheng | 7d6cd490 | 2011-04-19 01:21:49 +0000 | [diff] [blame] | 1207 | InstrStage<2, [A9_DRegsVFP], 0, Reserved>, |
| 1208 | InstrStage<2, [A9_NPipe], 0>, |
| 1209 | InstrStage<2, [A9_LSUnit]>], |
| Evan Cheng | 94ad008 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1210 | [1, 1, 1, 1, 2]>, |
| 1211 | // |
| 1212 | // VST3u |
| 1213 | InstrItinData<IIC_VST3u, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 1214 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 1215 | InstrStage<1, [A9_DRegsN], 0, Required>, |
| Evan Cheng | 7d6cd490 | 2011-04-19 01:21:49 +0000 | [diff] [blame] | 1216 | InstrStage<2, [A9_DRegsVFP], 0, Reserved>, |
| 1217 | InstrStage<2, [A9_NPipe], 0>, |
| 1218 | InstrStage<2, [A9_LSUnit]>], |
| Evan Cheng | 94ad008 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1219 | [2, 1, 1, 1, 1, 1, 2]>, |
| 1220 | // |
| 1221 | // VST3ln |
| 1222 | InstrItinData<IIC_VST3ln, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 1223 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 1224 | InstrStage<1, [A9_DRegsN], 0, Required>, |
| 1225 | InstrStage<3, [A9_DRegsVFP], 0, Reserved>, |
| Evan Cheng | 634ab6c | 2010-11-03 00:40:22 +0000 | [diff] [blame] | 1226 | InstrStage<3, [A9_NPipe], 0>, |
| Evan Cheng | 3912158 | 2010-10-13 01:54:21 +0000 | [diff] [blame] | 1227 | InstrStage<3, [A9_LSUnit]>], |
| Evan Cheng | 94ad008 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1228 | [1, 1, 1, 1, 2]>, |
| 1229 | // |
| 1230 | // VST3lnu |
| 1231 | InstrItinData<IIC_VST3lnu, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 1232 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 1233 | InstrStage<1, [A9_DRegsN], 0, Required>, |
| 1234 | InstrStage<3, [A9_DRegsVFP], 0, Reserved>, |
| Evan Cheng | 634ab6c | 2010-11-03 00:40:22 +0000 | [diff] [blame] | 1235 | InstrStage<3, [A9_NPipe], 0>, |
| Evan Cheng | 3912158 | 2010-10-13 01:54:21 +0000 | [diff] [blame] | 1236 | InstrStage<3, [A9_LSUnit]>], |
| Evan Cheng | 94ad008 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1237 | [2, 1, 1, 1, 1, 1, 2]>, |
| 1238 | // |
| 1239 | // VST4 |
| 1240 | InstrItinData<IIC_VST4, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 1241 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 1242 | InstrStage<1, [A9_DRegsN], 0, Required>, |
| Evan Cheng | 7d6cd490 | 2011-04-19 01:21:49 +0000 | [diff] [blame] | 1243 | InstrStage<2, [A9_DRegsVFP], 0, Reserved>, |
| 1244 | InstrStage<2, [A9_NPipe], 0>, |
| 1245 | InstrStage<2, [A9_LSUnit]>], |
| Evan Cheng | 94ad008 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1246 | [1, 1, 1, 1, 2, 2]>, |
| 1247 | // |
| 1248 | // VST4u |
| 1249 | InstrItinData<IIC_VST4u, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 1250 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 1251 | InstrStage<1, [A9_DRegsN], 0, Required>, |
| Evan Cheng | 7d6cd490 | 2011-04-19 01:21:49 +0000 | [diff] [blame] | 1252 | InstrStage<2, [A9_DRegsVFP], 0, Reserved>, |
| 1253 | InstrStage<2, [A9_NPipe], 0>, |
| 1254 | InstrStage<2, [A9_LSUnit]>], |
| Evan Cheng | 94ad008 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1255 | [2, 1, 1, 1, 1, 1, 2, 2]>, |
| 1256 | // |
| 1257 | // VST4ln |
| 1258 | InstrItinData<IIC_VST4ln, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 1259 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 1260 | InstrStage<1, [A9_DRegsN], 0, Required>, |
| Evan Cheng | 7d6cd490 | 2011-04-19 01:21:49 +0000 | [diff] [blame] | 1261 | InstrStage<2, [A9_DRegsVFP], 0, Reserved>, |
| 1262 | InstrStage<2, [A9_NPipe], 0>, |
| 1263 | InstrStage<2, [A9_LSUnit]>], |
| Evan Cheng | 94ad008 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1264 | [1, 1, 1, 1, 2, 2]>, |
| 1265 | // |
| 1266 | // VST4lnu |
| 1267 | InstrItinData<IIC_VST4lnu, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 1268 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 1269 | InstrStage<1, [A9_DRegsN], 0, Required>, |
| Evan Cheng | 7d6cd490 | 2011-04-19 01:21:49 +0000 | [diff] [blame] | 1270 | InstrStage<2, [A9_DRegsVFP], 0, Reserved>, |
| 1271 | InstrStage<2, [A9_NPipe], 0>, |
| 1272 | InstrStage<2, [A9_LSUnit]>], |
| Evan Cheng | 94ad008 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1273 | [2, 1, 1, 1, 1, 1, 2, 2]>, |
| 1274 | |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 1275 | // |
| 1276 | // Double-register Integer Unary |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 1277 | InstrItinData<IIC_VUNAiD, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 1278 | InstrStage<1, [A9_MUX0], 0>, |
| 1279 | InstrStage<1, [A9_DRegsN], 0, Required>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 1280 | // Extra latency cycles since wbck is 6 cycles |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 1281 | InstrStage<7, [A9_DRegsVFP], 0, Reserved>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 1282 | InstrStage<1, [A9_NPipe]>], |
| Evan Cheng | 89e6f67 | 2010-10-01 19:41:46 +0000 | [diff] [blame] | 1283 | [4, 2]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 1284 | // |
| 1285 | // Quad-register Integer Unary |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 1286 | InstrItinData<IIC_VUNAiQ, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 1287 | InstrStage<1, [A9_MUX0], 0>, |
| 1288 | InstrStage<1, [A9_DRegsN], 0, Required>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 1289 | // Extra latency cycles since wbck is 6 cycles |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 1290 | InstrStage<7, [A9_DRegsVFP], 0, Reserved>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 1291 | InstrStage<1, [A9_NPipe]>], |
| Evan Cheng | 89e6f67 | 2010-10-01 19:41:46 +0000 | [diff] [blame] | 1292 | [4, 2]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 1293 | // |
| 1294 | // Double-register Integer Q-Unary |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 1295 | InstrItinData<IIC_VQUNAiD, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 1296 | InstrStage<1, [A9_MUX0], 0>, |
| 1297 | InstrStage<1, [A9_DRegsN], 0, Required>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 1298 | // Extra latency cycles since wbck is 6 cycles |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 1299 | InstrStage<7, [A9_DRegsVFP], 0, Reserved>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 1300 | InstrStage<1, [A9_NPipe]>], |
| Evan Cheng | 89e6f67 | 2010-10-01 19:41:46 +0000 | [diff] [blame] | 1301 | [4, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 1302 | // |
| 1303 | // Quad-register Integer CountQ-Unary |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 1304 | InstrItinData<IIC_VQUNAiQ, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 1305 | InstrStage<1, [A9_MUX0], 0>, |
| 1306 | InstrStage<1, [A9_DRegsN], 0, Required>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 1307 | // Extra latency cycles since wbck is 6 cycles |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 1308 | InstrStage<7, [A9_DRegsVFP], 0, Reserved>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 1309 | InstrStage<1, [A9_NPipe]>], |
| Evan Cheng | 89e6f67 | 2010-10-01 19:41:46 +0000 | [diff] [blame] | 1310 | [4, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 1311 | // |
| 1312 | // Double-register Integer Binary |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 1313 | InstrItinData<IIC_VBINiD, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 1314 | InstrStage<1, [A9_MUX0], 0>, |
| 1315 | InstrStage<1, [A9_DRegsN], 0, Required>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 1316 | // Extra latency cycles since wbck is 6 cycles |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 1317 | InstrStage<7, [A9_DRegsVFP], 0, Reserved>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 1318 | InstrStage<1, [A9_NPipe]>], |
| Evan Cheng | 89e6f67 | 2010-10-01 19:41:46 +0000 | [diff] [blame] | 1319 | [3, 2, 2]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 1320 | // |
| 1321 | // Quad-register Integer Binary |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 1322 | InstrItinData<IIC_VBINiQ, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 1323 | InstrStage<1, [A9_MUX0], 0>, |
| 1324 | InstrStage<1, [A9_DRegsN], 0, Required>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 1325 | // Extra latency cycles since wbck is 6 cycles |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 1326 | InstrStage<7, [A9_DRegsVFP], 0, Reserved>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 1327 | InstrStage<1, [A9_NPipe]>], |
| Evan Cheng | 89e6f67 | 2010-10-01 19:41:46 +0000 | [diff] [blame] | 1328 | [3, 2, 2]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 1329 | // |
| 1330 | // Double-register Integer Subtract |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 1331 | InstrItinData<IIC_VSUBiD, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 1332 | InstrStage<1, [A9_MUX0], 0>, |
| 1333 | InstrStage<1, [A9_DRegsN], 0, Required>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 1334 | // Extra latency cycles since wbck is 6 cycles |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 1335 | InstrStage<7, [A9_DRegsVFP], 0, Reserved>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 1336 | InstrStage<1, [A9_NPipe]>], |
| Evan Cheng | 89e6f67 | 2010-10-01 19:41:46 +0000 | [diff] [blame] | 1337 | [3, 2, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 1338 | // |
| 1339 | // Quad-register Integer Subtract |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 1340 | InstrItinData<IIC_VSUBiQ, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 1341 | InstrStage<1, [A9_MUX0], 0>, |
| 1342 | InstrStage<1, [A9_DRegsN], 0, Required>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 1343 | // Extra latency cycles since wbck is 6 cycles |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 1344 | InstrStage<7, [A9_DRegsVFP], 0, Reserved>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 1345 | InstrStage<1, [A9_NPipe]>], |
| Evan Cheng | 89e6f67 | 2010-10-01 19:41:46 +0000 | [diff] [blame] | 1346 | [3, 2, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 1347 | // |
| 1348 | // Double-register Integer Shift |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 1349 | InstrItinData<IIC_VSHLiD, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 1350 | InstrStage<1, [A9_MUX0], 0>, |
| 1351 | InstrStage<1, [A9_DRegsN], 0, Required>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 1352 | // Extra latency cycles since wbck is 6 cycles |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 1353 | InstrStage<7, [A9_DRegsVFP], 0, Reserved>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 1354 | InstrStage<1, [A9_NPipe]>], |
| Evan Cheng | 89e6f67 | 2010-10-01 19:41:46 +0000 | [diff] [blame] | 1355 | [3, 1, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 1356 | // |
| 1357 | // Quad-register Integer Shift |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 1358 | InstrItinData<IIC_VSHLiQ, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 1359 | InstrStage<1, [A9_MUX0], 0>, |
| 1360 | InstrStage<1, [A9_DRegsN], 0, Required>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 1361 | // Extra latency cycles since wbck is 6 cycles |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 1362 | InstrStage<7, [A9_DRegsVFP], 0, Reserved>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 1363 | InstrStage<1, [A9_NPipe]>], |
| Evan Cheng | 89e6f67 | 2010-10-01 19:41:46 +0000 | [diff] [blame] | 1364 | [3, 1, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 1365 | // |
| 1366 | // Double-register Integer Shift (4 cycle) |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 1367 | InstrItinData<IIC_VSHLi4D, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 1368 | InstrStage<1, [A9_MUX0], 0>, |
| 1369 | InstrStage<1, [A9_DRegsN], 0, Required>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 1370 | // Extra latency cycles since wbck is 6 cycles |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 1371 | InstrStage<7, [A9_DRegsVFP], 0, Reserved>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 1372 | InstrStage<1, [A9_NPipe]>], |
| Evan Cheng | 89e6f67 | 2010-10-01 19:41:46 +0000 | [diff] [blame] | 1373 | [4, 1, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 1374 | // |
| 1375 | // Quad-register Integer Shift (4 cycle) |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 1376 | InstrItinData<IIC_VSHLi4Q, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 1377 | InstrStage<1, [A9_MUX0], 0>, |
| 1378 | InstrStage<1, [A9_DRegsN], 0, Required>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 1379 | // Extra latency cycles since wbck is 6 cycles |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 1380 | InstrStage<7, [A9_DRegsVFP], 0, Reserved>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 1381 | InstrStage<1, [A9_NPipe]>], |
| Evan Cheng | 89e6f67 | 2010-10-01 19:41:46 +0000 | [diff] [blame] | 1382 | [4, 1, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 1383 | // |
| 1384 | // Double-register Integer Binary (4 cycle) |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 1385 | InstrItinData<IIC_VBINi4D, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 1386 | InstrStage<1, [A9_MUX0], 0>, |
| 1387 | InstrStage<1, [A9_DRegsN], 0, Required>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 1388 | // Extra latency cycles since wbck is 6 cycles |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 1389 | InstrStage<7, [A9_DRegsVFP], 0, Reserved>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 1390 | InstrStage<1, [A9_NPipe]>], |
| Evan Cheng | 89e6f67 | 2010-10-01 19:41:46 +0000 | [diff] [blame] | 1391 | [4, 2, 2]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 1392 | // |
| 1393 | // Quad-register Integer Binary (4 cycle) |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 1394 | InstrItinData<IIC_VBINi4Q, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 1395 | InstrStage<1, [A9_MUX0], 0>, |
| 1396 | InstrStage<1, [A9_DRegsN], 0, Required>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 1397 | // Extra latency cycles since wbck is 6 cycles |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 1398 | InstrStage<7, [A9_DRegsVFP], 0, Reserved>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 1399 | InstrStage<1, [A9_NPipe]>], |
| Evan Cheng | 89e6f67 | 2010-10-01 19:41:46 +0000 | [diff] [blame] | 1400 | [4, 2, 2]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 1401 | // |
| 1402 | // Double-register Integer Subtract (4 cycle) |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 1403 | InstrItinData<IIC_VSUBi4D, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 1404 | InstrStage<1, [A9_MUX0], 0>, |
| 1405 | InstrStage<1, [A9_DRegsN], 0, Required>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 1406 | // Extra latency cycles since wbck is 6 cycles |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 1407 | InstrStage<7, [A9_DRegsVFP], 0, Reserved>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 1408 | InstrStage<1, [A9_NPipe]>], |
| Evan Cheng | 89e6f67 | 2010-10-01 19:41:46 +0000 | [diff] [blame] | 1409 | [4, 2, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 1410 | // |
| 1411 | // Quad-register Integer Subtract (4 cycle) |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 1412 | InstrItinData<IIC_VSUBi4Q, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 1413 | InstrStage<1, [A9_MUX0], 0>, |
| 1414 | InstrStage<1, [A9_DRegsN], 0, Required>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 1415 | // Extra latency cycles since wbck is 6 cycles |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 1416 | InstrStage<7, [A9_DRegsVFP], 0, Reserved>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 1417 | InstrStage<1, [A9_NPipe]>], |
| Evan Cheng | 89e6f67 | 2010-10-01 19:41:46 +0000 | [diff] [blame] | 1418 | [4, 2, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 1419 | |
| 1420 | // |
| 1421 | // Double-register Integer Count |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 1422 | InstrItinData<IIC_VCNTiD, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 1423 | InstrStage<1, [A9_MUX0], 0>, |
| 1424 | InstrStage<1, [A9_DRegsN], 0, Required>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 1425 | // Extra latency cycles since wbck is 6 cycles |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 1426 | InstrStage<7, [A9_DRegsVFP], 0, Reserved>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 1427 | InstrStage<1, [A9_NPipe]>], |
| Evan Cheng | 89e6f67 | 2010-10-01 19:41:46 +0000 | [diff] [blame] | 1428 | [3, 2, 2]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 1429 | // |
| 1430 | // Quad-register Integer Count |
| 1431 | // Result written in N3, but that is relative to the last cycle of multicycle, |
| 1432 | // so we use 4 for those cases |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 1433 | InstrItinData<IIC_VCNTiQ, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 1434 | InstrStage<1, [A9_MUX0], 0>, |
| 1435 | InstrStage<1, [A9_DRegsN], 0, Required>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 1436 | // Extra latency cycles since wbck is 7 cycles |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 1437 | InstrStage<8, [A9_DRegsVFP], 0, Reserved>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 1438 | InstrStage<2, [A9_NPipe]>], |
| Evan Cheng | 89e6f67 | 2010-10-01 19:41:46 +0000 | [diff] [blame] | 1439 | [4, 2, 2]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 1440 | // |
| 1441 | // Double-register Absolute Difference and Accumulate |
| Evan Cheng | 7f3e915 | 2010-12-08 23:01:18 +0000 | [diff] [blame] | 1442 | InstrItinData<IIC_VABAD, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 1443 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 1444 | InstrStage<1, [A9_DRegsN], 0, Required>, |
| 1445 | // Extra latency cycles since wbck is 6 cycles |
| Evan Cheng | 7f3e915 | 2010-12-08 23:01:18 +0000 | [diff] [blame] | 1446 | InstrStage<7, [A9_DRegsVFP], 0, Reserved>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 1447 | InstrStage<1, [A9_NPipe]>], |
| Evan Cheng | 89e6f67 | 2010-10-01 19:41:46 +0000 | [diff] [blame] | 1448 | [6, 3, 2, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 1449 | // |
| 1450 | // Quad-register Absolute Difference and Accumulate |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 1451 | InstrItinData<IIC_VABAQ, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 1452 | InstrStage<1, [A9_MUX0], 0>, |
| 1453 | InstrStage<1, [A9_DRegsN], 0, Required>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 1454 | // Extra latency cycles since wbck is 6 cycles |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 1455 | InstrStage<7, [A9_DRegsVFP], 0, Reserved>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 1456 | InstrStage<2, [A9_NPipe]>], |
| Evan Cheng | 89e6f67 | 2010-10-01 19:41:46 +0000 | [diff] [blame] | 1457 | [6, 3, 2, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 1458 | // |
| 1459 | // Double-register Integer Pair Add Long |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 1460 | InstrItinData<IIC_VPALiD, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 1461 | InstrStage<1, [A9_MUX0], 0>, |
| 1462 | InstrStage<1, [A9_DRegsN], 0, Required>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 1463 | // Extra latency cycles since wbck is 6 cycles |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 1464 | InstrStage<7, [A9_DRegsVFP], 0, Reserved>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 1465 | InstrStage<1, [A9_NPipe]>], |
| Evan Cheng | 89e6f67 | 2010-10-01 19:41:46 +0000 | [diff] [blame] | 1466 | [6, 3, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 1467 | // |
| 1468 | // Quad-register Integer Pair Add Long |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 1469 | InstrItinData<IIC_VPALiQ, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 1470 | InstrStage<1, [A9_MUX0], 0>, |
| 1471 | InstrStage<1, [A9_DRegsN], 0, Required>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 1472 | // Extra latency cycles since wbck is 6 cycles |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 1473 | InstrStage<7, [A9_DRegsVFP], 0, Reserved>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 1474 | InstrStage<2, [A9_NPipe]>], |
| Evan Cheng | 89e6f67 | 2010-10-01 19:41:46 +0000 | [diff] [blame] | 1475 | [6, 3, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 1476 | |
| 1477 | // |
| 1478 | // Double-register Integer Multiply (.8, .16) |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 1479 | InstrItinData<IIC_VMULi16D, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 1480 | InstrStage<1, [A9_MUX0], 0>, |
| 1481 | InstrStage<1, [A9_DRegsN], 0, Required>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 1482 | // Extra latency cycles since wbck is 6 cycles |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 1483 | InstrStage<7, [A9_DRegsVFP], 0, Reserved>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 1484 | InstrStage<1, [A9_NPipe]>], |
| Evan Cheng | 89e6f67 | 2010-10-01 19:41:46 +0000 | [diff] [blame] | 1485 | [6, 2, 2]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 1486 | // |
| 1487 | // Quad-register Integer Multiply (.8, .16) |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 1488 | InstrItinData<IIC_VMULi16Q, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 1489 | InstrStage<1, [A9_MUX0], 0>, |
| 1490 | InstrStage<1, [A9_DRegsN], 0, Required>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 1491 | // Extra latency cycles since wbck is 7 cycles |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 1492 | InstrStage<8, [A9_DRegsVFP], 0, Reserved>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 1493 | InstrStage<2, [A9_NPipe]>], |
| Evan Cheng | 89e6f67 | 2010-10-01 19:41:46 +0000 | [diff] [blame] | 1494 | [7, 2, 2]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 1495 | |
| 1496 | // |
| 1497 | // Double-register Integer Multiply (.32) |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 1498 | InstrItinData<IIC_VMULi32D, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 1499 | InstrStage<1, [A9_MUX0], 0>, |
| 1500 | InstrStage<1, [A9_DRegsN], 0, Required>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 1501 | // Extra latency cycles since wbck is 7 cycles |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 1502 | InstrStage<8, [A9_DRegsVFP], 0, Reserved>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 1503 | InstrStage<2, [A9_NPipe]>], |
| Evan Cheng | 89e6f67 | 2010-10-01 19:41:46 +0000 | [diff] [blame] | 1504 | [7, 2, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 1505 | // |
| 1506 | // Quad-register Integer Multiply (.32) |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 1507 | InstrItinData<IIC_VMULi32Q, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 1508 | InstrStage<1, [A9_MUX0], 0>, |
| 1509 | InstrStage<1, [A9_DRegsN], 0, Required>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 1510 | // Extra latency cycles since wbck is 9 cycles |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 1511 | InstrStage<10, [A9_DRegsVFP], 0, Reserved>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 1512 | InstrStage<4, [A9_NPipe]>], |
| Evan Cheng | 89e6f67 | 2010-10-01 19:41:46 +0000 | [diff] [blame] | 1513 | [9, 2, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 1514 | // |
| 1515 | // Double-register Integer Multiply-Accumulate (.8, .16) |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 1516 | InstrItinData<IIC_VMACi16D, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 1517 | InstrStage<1, [A9_MUX0], 0>, |
| 1518 | InstrStage<1, [A9_DRegsN], 0, Required>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 1519 | // Extra latency cycles since wbck is 6 cycles |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 1520 | InstrStage<7, [A9_DRegsVFP], 0, Reserved>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 1521 | InstrStage<1, [A9_NPipe]>], |
| Evan Cheng | 89e6f67 | 2010-10-01 19:41:46 +0000 | [diff] [blame] | 1522 | [6, 3, 2, 2]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 1523 | // |
| 1524 | // Double-register Integer Multiply-Accumulate (.32) |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 1525 | InstrItinData<IIC_VMACi32D, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 1526 | InstrStage<1, [A9_MUX0], 0>, |
| 1527 | InstrStage<1, [A9_DRegsN], 0, Required>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 1528 | // Extra latency cycles since wbck is 7 cycles |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 1529 | InstrStage<8, [A9_DRegsVFP], 0, Reserved>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 1530 | InstrStage<2, [A9_NPipe]>], |
| Evan Cheng | 89e6f67 | 2010-10-01 19:41:46 +0000 | [diff] [blame] | 1531 | [7, 3, 2, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 1532 | // |
| 1533 | // Quad-register Integer Multiply-Accumulate (.8, .16) |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 1534 | InstrItinData<IIC_VMACi16Q, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 1535 | InstrStage<1, [A9_MUX0], 0>, |
| 1536 | InstrStage<1, [A9_DRegsN], 0, Required>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 1537 | // Extra latency cycles since wbck is 7 cycles |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 1538 | InstrStage<8, [A9_DRegsVFP], 0, Reserved>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 1539 | InstrStage<2, [A9_NPipe]>], |
| Evan Cheng | 89e6f67 | 2010-10-01 19:41:46 +0000 | [diff] [blame] | 1540 | [7, 3, 2, 2]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 1541 | // |
| 1542 | // Quad-register Integer Multiply-Accumulate (.32) |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 1543 | InstrItinData<IIC_VMACi32Q, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 1544 | InstrStage<1, [A9_MUX0], 0>, |
| 1545 | InstrStage<1, [A9_DRegsN], 0, Required>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 1546 | // Extra latency cycles since wbck is 9 cycles |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 1547 | InstrStage<10, [A9_DRegsVFP], 0, Reserved>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 1548 | InstrStage<4, [A9_NPipe]>], |
| Evan Cheng | 89e6f67 | 2010-10-01 19:41:46 +0000 | [diff] [blame] | 1549 | [9, 3, 2, 1]>, |
| Evan Cheng | 2a5d764 | 2010-10-01 20:50:58 +0000 | [diff] [blame] | 1550 | |
| 1551 | // |
| 1552 | // Move |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 1553 | InstrItinData<IIC_VMOV, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 1554 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 1555 | InstrStage<1, [A9_DRegsN], 0, Required>, |
| 1556 | InstrStage<1, [A9_DRegsVFP], 0, Reserved>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 1557 | InstrStage<1, [A9_NPipe]>], |
| Evan Cheng | 2a5d764 | 2010-10-01 20:50:58 +0000 | [diff] [blame] | 1558 | [1,1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 1559 | // |
| 1560 | // Move Immediate |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 1561 | InstrItinData<IIC_VMOVImm, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 1562 | InstrStage<1, [A9_MUX0], 0>, |
| 1563 | InstrStage<1, [A9_DRegsN], 0, Required>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 1564 | // Extra latency cycles since wbck is 6 cycles |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 1565 | InstrStage<7, [A9_DRegsVFP], 0, Reserved>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 1566 | InstrStage<1, [A9_NPipe]>], |
| Evan Cheng | 89e6f67 | 2010-10-01 19:41:46 +0000 | [diff] [blame] | 1567 | [3]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 1568 | // |
| 1569 | // Double-register Permute Move |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 1570 | InstrItinData<IIC_VMOVD, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 1571 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 1572 | InstrStage<1, [A9_DRegsN], 0, Required>, |
| 1573 | // Extra latency cycles since wbck is 6 cycles |
| 1574 | InstrStage<7, [A9_DRegsVFP], 0, Reserved>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 1575 | InstrStage<1, [A9_NPipe]>], |
| Evan Cheng | 89e6f67 | 2010-10-01 19:41:46 +0000 | [diff] [blame] | 1576 | [2, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 1577 | // |
| 1578 | // Quad-register Permute Move |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 1579 | InstrItinData<IIC_VMOVQ, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 1580 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 1581 | InstrStage<1, [A9_DRegsN], 0, Required>, |
| 1582 | // Extra latency cycles since wbck is 6 cycles |
| 1583 | InstrStage<7, [A9_DRegsVFP], 0, Reserved>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 1584 | InstrStage<1, [A9_NPipe]>], |
| Evan Cheng | 2a5d764 | 2010-10-01 20:50:58 +0000 | [diff] [blame] | 1585 | [2, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 1586 | // |
| 1587 | // Integer to Single-precision Move |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 1588 | InstrItinData<IIC_VMOVIS , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 1589 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 1590 | InstrStage<1, [A9_DRegsN], 0, Required>, |
| 1591 | InstrStage<3, [A9_DRegsVFP], 0, Reserved>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 1592 | InstrStage<1, [A9_NPipe]>], |
| Andrew Trick | f4ebec0 | 2010-10-21 03:40:16 +0000 | [diff] [blame] | 1593 | [1, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 1594 | // |
| 1595 | // Integer to Double-precision Move |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 1596 | InstrItinData<IIC_VMOVID , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 1597 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 1598 | InstrStage<1, [A9_DRegsN], 0, Required>, |
| 1599 | InstrStage<3, [A9_DRegsVFP], 0, Reserved>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 1600 | InstrStage<1, [A9_NPipe]>], |
| Andrew Trick | f4ebec0 | 2010-10-21 03:40:16 +0000 | [diff] [blame] | 1601 | [1, 1, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 1602 | // |
| 1603 | // Single-precision to Integer Move |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 1604 | InstrItinData<IIC_VMOVSI , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 1605 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 1606 | InstrStage<1, [A9_DRegsN], 0, Required>, |
| 1607 | InstrStage<3, [A9_DRegsVFP], 0, Reserved>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 1608 | InstrStage<1, [A9_NPipe]>], |
| Evan Cheng | 89e6f67 | 2010-10-01 19:41:46 +0000 | [diff] [blame] | 1609 | [2, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 1610 | // |
| 1611 | // Double-precision to Integer Move |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 1612 | InstrItinData<IIC_VMOVDI , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 1613 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 1614 | InstrStage<1, [A9_DRegsN], 0, Required>, |
| 1615 | InstrStage<3, [A9_DRegsVFP], 0, Reserved>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 1616 | InstrStage<1, [A9_NPipe]>], |
| Evan Cheng | 89e6f67 | 2010-10-01 19:41:46 +0000 | [diff] [blame] | 1617 | [2, 2, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 1618 | // |
| 1619 | // Integer to Lane Move |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 1620 | InstrItinData<IIC_VMOVISL , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 1621 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 1622 | InstrStage<1, [A9_DRegsN], 0, Required>, |
| 1623 | InstrStage<4, [A9_DRegsVFP], 0, Reserved>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 1624 | InstrStage<2, [A9_NPipe]>], |
| Evan Cheng | 89e6f67 | 2010-10-01 19:41:46 +0000 | [diff] [blame] | 1625 | [3, 1, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 1626 | |
| 1627 | // |
| Evan Cheng | 2a5d764 | 2010-10-01 20:50:58 +0000 | [diff] [blame] | 1628 | // Vector narrow move |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 1629 | InstrItinData<IIC_VMOVN, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 1630 | InstrStage<1, [A9_MUX0], 0>, |
| 1631 | InstrStage<1, [A9_DRegsN], 0, Required>, |
| Evan Cheng | 2a5d764 | 2010-10-01 20:50:58 +0000 | [diff] [blame] | 1632 | // Extra latency cycles since wbck is 6 cycles |
| 1633 | InstrStage<7, [A9_DRegsVFP], 0, Reserved>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 1634 | InstrStage<1, [A9_NPipe]>], |
| Evan Cheng | 2a5d764 | 2010-10-01 20:50:58 +0000 | [diff] [blame] | 1635 | [3, 1]>, |
| 1636 | // |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 1637 | // Double-register FP Unary |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 1638 | InstrItinData<IIC_VUNAD, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 1639 | InstrStage<1, [A9_MUX0], 0>, |
| 1640 | InstrStage<1, [A9_DRegsN], 0, Required>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 1641 | // Extra latency cycles since wbck is 6 cycles |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 1642 | InstrStage<7, [A9_DRegsVFP], 0, Reserved>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 1643 | InstrStage<1, [A9_NPipe]>], |
| Evan Cheng | 89e6f67 | 2010-10-01 19:41:46 +0000 | [diff] [blame] | 1644 | [5, 2]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 1645 | // |
| 1646 | // Quad-register FP Unary |
| 1647 | // Result written in N5, but that is relative to the last cycle of multicycle, |
| 1648 | // so we use 6 for those cases |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 1649 | InstrItinData<IIC_VUNAQ, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 1650 | InstrStage<1, [A9_MUX0], 0>, |
| 1651 | InstrStage<1, [A9_DRegsN], 0, Required>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 1652 | // Extra latency cycles since wbck is 7 cycles |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 1653 | InstrStage<8, [A9_DRegsVFP], 0, Reserved>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 1654 | InstrStage<2, [A9_NPipe]>], |
| Evan Cheng | 89e6f67 | 2010-10-01 19:41:46 +0000 | [diff] [blame] | 1655 | [6, 2]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 1656 | // |
| 1657 | // Double-register FP Binary |
| 1658 | // FIXME: We're using this itin for many instructions and [2, 2] here is too |
| 1659 | // optimistic. |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 1660 | InstrItinData<IIC_VBIND, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 1661 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 1662 | InstrStage<1, [A9_DRegsN], 0, Required>, |
| 1663 | // Extra latency cycles since wbck is 6 cycles |
| 1664 | InstrStage<7, [A9_DRegsVFP], 0, Reserved>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 1665 | InstrStage<1, [A9_NPipe]>], |
| Evan Cheng | 89e6f67 | 2010-10-01 19:41:46 +0000 | [diff] [blame] | 1666 | [5, 2, 2]>, |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 1667 | |
| 1668 | // |
| 1669 | // VPADD, etc. |
| 1670 | InstrItinData<IIC_VPBIND, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 1671 | InstrStage<1, [A9_MUX0], 0>, |
| 1672 | InstrStage<1, [A9_DRegsN], 0, Required>, |
| 1673 | // Extra latency cycles since wbck is 6 cycles |
| 1674 | InstrStage<7, [A9_DRegsVFP], 0, Reserved>, |
| 1675 | InstrStage<1, [A9_NPipe]>], |
| 1676 | [5, 1, 1]>, |
| 1677 | // |
| 1678 | // Double-register FP VMUL |
| 1679 | InstrItinData<IIC_VFMULD, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 1680 | InstrStage<1, [A9_MUX0], 0>, |
| 1681 | InstrStage<1, [A9_DRegsN], 0, Required>, |
| 1682 | // Extra latency cycles since wbck is 6 cycles |
| 1683 | InstrStage<7, [A9_DRegsVFP], 0, Reserved>, |
| 1684 | InstrStage<1, [A9_NPipe]>], |
| 1685 | [5, 2, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 1686 | // |
| 1687 | // Quad-register FP Binary |
| 1688 | // Result written in N5, but that is relative to the last cycle of multicycle, |
| 1689 | // so we use 6 for those cases |
| 1690 | // FIXME: We're using this itin for many instructions and [2, 2] here is too |
| 1691 | // optimistic. |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 1692 | InstrItinData<IIC_VBINQ, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 1693 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 1694 | InstrStage<1, [A9_DRegsN], 0, Required>, |
| 1695 | // Extra latency cycles since wbck is 7 cycles |
| 1696 | InstrStage<8, [A9_DRegsVFP], 0, Reserved>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 1697 | InstrStage<2, [A9_NPipe]>], |
| Evan Cheng | 89e6f67 | 2010-10-01 19:41:46 +0000 | [diff] [blame] | 1698 | [6, 2, 2]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 1699 | // |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 1700 | // Quad-register FP VMUL |
| 1701 | InstrItinData<IIC_VFMULQ, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 1702 | InstrStage<1, [A9_MUX0], 0>, |
| 1703 | InstrStage<1, [A9_DRegsN], 0, Required>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 1704 | // Extra latency cycles since wbck is 7 cycles |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 1705 | InstrStage<8, [A9_DRegsVFP], 0, Reserved>, |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 1706 | InstrStage<1, [A9_NPipe]>], |
| 1707 | [6, 2, 1]>, |
| 1708 | // |
| 1709 | // Double-register FP Multiple-Accumulate |
| 1710 | InstrItinData<IIC_VMACD, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 1711 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 1712 | InstrStage<1, [A9_DRegsN], 0, Required>, |
| 1713 | // Extra latency cycles since wbck is 7 cycles |
| 1714 | InstrStage<8, [A9_DRegsVFP], 0, Reserved>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 1715 | InstrStage<2, [A9_NPipe]>], |
| Evan Cheng | 89e6f67 | 2010-10-01 19:41:46 +0000 | [diff] [blame] | 1716 | [6, 3, 2, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 1717 | // |
| 1718 | // Quad-register FP Multiple-Accumulate |
| 1719 | // Result written in N9, but that is relative to the last cycle of multicycle, |
| 1720 | // so we use 10 for those cases |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 1721 | InstrItinData<IIC_VMACQ, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 1722 | InstrStage<1, [A9_MUX0], 0>, |
| 1723 | InstrStage<1, [A9_DRegsN], 0, Required>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 1724 | // Extra latency cycles since wbck is 9 cycles |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 1725 | InstrStage<10, [A9_DRegsVFP], 0, Reserved>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 1726 | InstrStage<4, [A9_NPipe]>], |
| Evan Cheng | 89e6f67 | 2010-10-01 19:41:46 +0000 | [diff] [blame] | 1727 | [8, 4, 2, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 1728 | // |
| Evan Cheng | aca6c82 | 2012-04-11 00:13:00 +0000 | [diff] [blame] | 1729 | // Double-register Fused FP Multiple-Accumulate |
| 1730 | InstrItinData<IIC_VFMACD, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 1731 | InstrStage<1, [A9_MUX0], 0>, |
| 1732 | InstrStage<1, [A9_DRegsN], 0, Required>, |
| 1733 | // Extra latency cycles since wbck is 7 cycles |
| 1734 | InstrStage<8, [A9_DRegsVFP], 0, Reserved>, |
| 1735 | InstrStage<2, [A9_NPipe]>], |
| 1736 | [6, 3, 2, 1]>, |
| 1737 | // |
| 1738 | // Quad-register Fused FP Multiple-Accumulate |
| 1739 | // Result written in N9, but that is relative to the last cycle of multicycle, |
| 1740 | // so we use 10 for those cases |
| 1741 | InstrItinData<IIC_VFMACQ, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 1742 | InstrStage<1, [A9_MUX0], 0>, |
| 1743 | InstrStage<1, [A9_DRegsN], 0, Required>, |
| 1744 | // Extra latency cycles since wbck is 9 cycles |
| 1745 | InstrStage<10, [A9_DRegsVFP], 0, Reserved>, |
| 1746 | InstrStage<4, [A9_NPipe]>], |
| 1747 | [8, 4, 2, 1]>, |
| 1748 | // |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 1749 | // Double-register Reciprical Step |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 1750 | InstrItinData<IIC_VRECSD, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 1751 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 1752 | InstrStage<1, [A9_DRegsN], 0, Required>, |
| 1753 | // Extra latency cycles since wbck is 10 cycles |
| 1754 | InstrStage<11, [A9_DRegsVFP], 0, Reserved>, |
| 1755 | InstrStage<1, [A9_NPipe]>], |
| 1756 | [9, 2, 2]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 1757 | // |
| 1758 | // Quad-register Reciprical Step |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 1759 | InstrItinData<IIC_VRECSQ, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 1760 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 1761 | InstrStage<1, [A9_DRegsN], 0, Required>, |
| 1762 | // Extra latency cycles since wbck is 11 cycles |
| 1763 | InstrStage<12, [A9_DRegsVFP], 0, Reserved>, |
| 1764 | InstrStage<2, [A9_NPipe]>], |
| 1765 | [10, 2, 2]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 1766 | // |
| 1767 | // Double-register Permute |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 1768 | InstrItinData<IIC_VPERMD, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 1769 | InstrStage<1, [A9_MUX0], 0>, |
| 1770 | InstrStage<1, [A9_DRegsN], 0, Required>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 1771 | // Extra latency cycles since wbck is 6 cycles |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 1772 | InstrStage<7, [A9_DRegsVFP], 0, Reserved>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 1773 | InstrStage<1, [A9_NPipe]>], |
| Evan Cheng | 89e6f67 | 2010-10-01 19:41:46 +0000 | [diff] [blame] | 1774 | [2, 2, 1, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 1775 | // |
| 1776 | // Quad-register Permute |
| 1777 | // Result written in N2, but that is relative to the last cycle of multicycle, |
| 1778 | // so we use 3 for those cases |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 1779 | InstrItinData<IIC_VPERMQ, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 1780 | InstrStage<1, [A9_MUX0], 0>, |
| 1781 | InstrStage<1, [A9_DRegsN], 0, Required>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 1782 | // Extra latency cycles since wbck is 7 cycles |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 1783 | InstrStage<8, [A9_DRegsVFP], 0, Reserved>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 1784 | InstrStage<2, [A9_NPipe]>], |
| Evan Cheng | 89e6f67 | 2010-10-01 19:41:46 +0000 | [diff] [blame] | 1785 | [3, 3, 1, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 1786 | // |
| 1787 | // Quad-register Permute (3 cycle issue) |
| 1788 | // Result written in N2, but that is relative to the last cycle of multicycle, |
| 1789 | // so we use 4 for those cases |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 1790 | InstrItinData<IIC_VPERMQ3, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 1791 | InstrStage<1, [A9_MUX0], 0>, |
| 1792 | InstrStage<1, [A9_DRegsN], 0, Required>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 1793 | // Extra latency cycles since wbck is 8 cycles |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 1794 | InstrStage<9, [A9_DRegsVFP], 0, Reserved>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 1795 | InstrStage<3, [A9_NPipe]>], |
| Evan Cheng | 89e6f67 | 2010-10-01 19:41:46 +0000 | [diff] [blame] | 1796 | [4, 4, 1, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 1797 | |
| 1798 | // |
| 1799 | // Double-register VEXT |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 1800 | InstrItinData<IIC_VEXTD, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 1801 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 1802 | InstrStage<1, [A9_DRegsN], 0, Required>, |
| 1803 | // Extra latency cycles since wbck is 6 cycles |
| 1804 | InstrStage<7, [A9_DRegsVFP], 0, Reserved>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 1805 | InstrStage<1, [A9_NPipe]>], |
| Evan Cheng | 89e6f67 | 2010-10-01 19:41:46 +0000 | [diff] [blame] | 1806 | [2, 1, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 1807 | // |
| 1808 | // Quad-register VEXT |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 1809 | InstrItinData<IIC_VEXTQ, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 1810 | InstrStage<1, [A9_MUX0], 0>, |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 1811 | InstrStage<1, [A9_DRegsN], 0, Required>, |
| 1812 | // Extra latency cycles since wbck is 7 cycles |
| 1813 | InstrStage<8, [A9_DRegsVFP], 0, Reserved>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 1814 | InstrStage<2, [A9_NPipe]>], |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 1815 | [3, 1, 2]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 1816 | // |
| 1817 | // VTB |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 1818 | InstrItinData<IIC_VTB1, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 1819 | InstrStage<1, [A9_MUX0], 0>, |
| 1820 | InstrStage<1, [A9_DRegsN], 0, Required>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 1821 | // Extra latency cycles since wbck is 7 cycles |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 1822 | InstrStage<8, [A9_DRegsVFP], 0, Reserved>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 1823 | InstrStage<2, [A9_NPipe]>], |
| Evan Cheng | 89e6f67 | 2010-10-01 19:41:46 +0000 | [diff] [blame] | 1824 | [3, 2, 1]>, |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 1825 | InstrItinData<IIC_VTB2, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 1826 | InstrStage<1, [A9_MUX0], 0>, |
| 1827 | InstrStage<2, [A9_DRegsN], 0, Required>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 1828 | // Extra latency cycles since wbck is 7 cycles |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 1829 | InstrStage<8, [A9_DRegsVFP], 0, Reserved>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 1830 | InstrStage<2, [A9_NPipe]>], |
| Evan Cheng | 89e6f67 | 2010-10-01 19:41:46 +0000 | [diff] [blame] | 1831 | [3, 2, 2, 1]>, |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 1832 | InstrItinData<IIC_VTB3, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 1833 | InstrStage<1, [A9_MUX0], 0>, |
| 1834 | InstrStage<2, [A9_DRegsN], 0, Required>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 1835 | // Extra latency cycles since wbck is 8 cycles |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 1836 | InstrStage<9, [A9_DRegsVFP], 0, Reserved>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 1837 | InstrStage<3, [A9_NPipe]>], |
| Evan Cheng | 89e6f67 | 2010-10-01 19:41:46 +0000 | [diff] [blame] | 1838 | [4, 2, 2, 3, 1]>, |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 1839 | InstrItinData<IIC_VTB4, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 1840 | InstrStage<1, [A9_MUX0], 0>, |
| 1841 | InstrStage<1, [A9_DRegsN], 0, Required>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 1842 | // Extra latency cycles since wbck is 8 cycles |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 1843 | InstrStage<9, [A9_DRegsVFP], 0, Reserved>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 1844 | InstrStage<3, [A9_NPipe]>], |
| Evan Cheng | 89e6f67 | 2010-10-01 19:41:46 +0000 | [diff] [blame] | 1845 | [4, 2, 2, 3, 3, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 1846 | // |
| 1847 | // VTBX |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 1848 | InstrItinData<IIC_VTBX1, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 1849 | InstrStage<1, [A9_MUX0], 0>, |
| 1850 | InstrStage<1, [A9_DRegsN], 0, Required>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 1851 | // Extra latency cycles since wbck is 7 cycles |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 1852 | InstrStage<8, [A9_DRegsVFP], 0, Reserved>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 1853 | InstrStage<2, [A9_NPipe]>], |
| Evan Cheng | 89e6f67 | 2010-10-01 19:41:46 +0000 | [diff] [blame] | 1854 | [3, 1, 2, 1]>, |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 1855 | InstrItinData<IIC_VTBX2, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 1856 | InstrStage<1, [A9_MUX0], 0>, |
| 1857 | InstrStage<1, [A9_DRegsN], 0, Required>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 1858 | // Extra latency cycles since wbck is 7 cycles |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 1859 | InstrStage<8, [A9_DRegsVFP], 0, Reserved>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 1860 | InstrStage<2, [A9_NPipe]>], |
| Evan Cheng | 89e6f67 | 2010-10-01 19:41:46 +0000 | [diff] [blame] | 1861 | [3, 1, 2, 2, 1]>, |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 1862 | InstrItinData<IIC_VTBX3, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 1863 | InstrStage<1, [A9_MUX0], 0>, |
| 1864 | InstrStage<1, [A9_DRegsN], 0, Required>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 1865 | // Extra latency cycles since wbck is 8 cycles |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 1866 | InstrStage<9, [A9_DRegsVFP], 0, Reserved>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 1867 | InstrStage<3, [A9_NPipe]>], |
| Evan Cheng | 89e6f67 | 2010-10-01 19:41:46 +0000 | [diff] [blame] | 1868 | [4, 1, 2, 2, 3, 1]>, |
| Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 1869 | InstrItinData<IIC_VTBX4, [InstrStage<1, [A9_Issue0, A9_Issue1], 0>, |
| 1870 | InstrStage<1, [A9_MUX0], 0>, |
| 1871 | InstrStage<1, [A9_DRegsN], 0, Required>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 1872 | // Extra latency cycles since wbck is 8 cycles |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 1873 | InstrStage<9, [A9_DRegsVFP], 0, Reserved>, |
| Evan Cheng | a317815 | 2010-10-01 22:52:29 +0000 | [diff] [blame] | 1874 | InstrStage<2, [A9_NPipe]>], |
| Evan Cheng | 89e6f67 | 2010-10-01 19:41:46 +0000 | [diff] [blame] | 1875 | [4, 1, 2, 2, 3, 3, 1]> |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 1876 | ]>; |