blob: 375c2d6663833099a83163556a1082cf2beaa61b [file] [log] [blame]
Valery Pykhtina34fb492016-08-30 15:20:31 +00001//===-- SOPInstructions.td - SOP Instruction Defintions -------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Matt Arsenaultcc88ce32016-10-12 18:00:51 +000010def GPRIdxModeMatchClass : AsmOperandClass {
11 let Name = "GPRIdxMode";
12 let PredicateMethod = "isGPRIdxMode";
13 let RenderMethod = "addImmOperands";
14}
15
16def GPRIdxMode : Operand<i32> {
17 let PrintMethod = "printVGPRIndexMode";
18 let ParserMatchClass = GPRIdxModeMatchClass;
19 let OperandType = "OPERAND_IMMEDIATE";
20}
21
Nicolai Haehnle4f850ea2018-03-26 13:56:53 +000022class SOP_Pseudo<string opName, dag outs, dag ins, string asmOps,
23 list<dag> pattern=[]> :
24 InstSI<outs, ins, "", pattern>,
25 SIMCInstr<opName, SIEncodingFamily.NONE> {
26
27 let isPseudo = 1;
28 let isCodeGenOnly = 1;
29 let SubtargetPredicate = isGCN;
30
31 string Mnemonic = opName;
32 string AsmOperands = asmOps;
33
34 bits<1> has_sdst = 0;
35}
36
Valery Pykhtina34fb492016-08-30 15:20:31 +000037//===----------------------------------------------------------------------===//
38// SOP1 Instructions
39//===----------------------------------------------------------------------===//
40
41class SOP1_Pseudo <string opName, dag outs, dag ins,
42 string asmOps, list<dag> pattern=[]> :
Nicolai Haehnle4f850ea2018-03-26 13:56:53 +000043 SOP_Pseudo<opName, outs, ins, asmOps, pattern> {
Valery Pykhtina34fb492016-08-30 15:20:31 +000044
45 let mayLoad = 0;
46 let mayStore = 0;
47 let hasSideEffects = 0;
48 let SALU = 1;
49 let SOP1 = 1;
50 let SchedRW = [WriteSALU];
Matt Arsenault6bc43d82016-10-06 16:20:41 +000051 let Size = 4;
Tom Stellard2add8a12016-09-06 20:00:26 +000052 let UseNamedOperandTable = 1;
Valery Pykhtina34fb492016-08-30 15:20:31 +000053
Valery Pykhtina34fb492016-08-30 15:20:31 +000054 bits<1> has_src0 = 1;
55 bits<1> has_sdst = 1;
56}
57
58class SOP1_Real<bits<8> op, SOP1_Pseudo ps> :
59 InstSI <ps.OutOperandList, ps.InOperandList,
60 ps.Mnemonic # " " # ps.AsmOperands, []>,
61 Enc32 {
62
63 let isPseudo = 0;
64 let isCodeGenOnly = 0;
Matt Arsenault6bc43d82016-10-06 16:20:41 +000065 let Size = 4;
Valery Pykhtina34fb492016-08-30 15:20:31 +000066
67 // copy relevant pseudo op flags
68 let SubtargetPredicate = ps.SubtargetPredicate;
69 let AsmMatchConverter = ps.AsmMatchConverter;
70
71 // encoding
72 bits<7> sdst;
73 bits<8> src0;
74
75 let Inst{7-0} = !if(ps.has_src0, src0, ?);
76 let Inst{15-8} = op;
77 let Inst{22-16} = !if(ps.has_sdst, sdst, ?);
78 let Inst{31-23} = 0x17d; //encoding;
79}
80
81class SOP1_32 <string opName, list<dag> pattern=[]> : SOP1_Pseudo <
Sam Kolton1eeb11b2016-09-09 14:44:04 +000082 opName, (outs SReg_32:$sdst), (ins SSrc_b32:$src0),
Valery Pykhtina34fb492016-08-30 15:20:31 +000083 "$sdst, $src0", pattern
84>;
85
Matt Arsenaultcc88ce32016-10-12 18:00:51 +000086// 32-bit input, no output.
87class SOP1_0_32 <string opName, list<dag> pattern = []> : SOP1_Pseudo <
88 opName, (outs), (ins SSrc_b32:$src0),
89 "$src0", pattern> {
90 let has_sdst = 0;
91}
92
Dmitry Preobrazhensky12194e92017-04-12 12:40:19 +000093class SOP1_0_32R <string opName, list<dag> pattern = []> : SOP1_Pseudo <
94 opName, (outs), (ins SReg_32:$src0),
95 "$src0", pattern> {
96 let has_sdst = 0;
97}
98
Valery Pykhtina34fb492016-08-30 15:20:31 +000099class SOP1_64 <string opName, list<dag> pattern=[]> : SOP1_Pseudo <
Sam Kolton1eeb11b2016-09-09 14:44:04 +0000100 opName, (outs SReg_64:$sdst), (ins SSrc_b64:$src0),
Valery Pykhtina34fb492016-08-30 15:20:31 +0000101 "$sdst, $src0", pattern
102>;
103
104// 64-bit input, 32-bit output.
105class SOP1_32_64 <string opName, list<dag> pattern=[]> : SOP1_Pseudo <
Sam Kolton1eeb11b2016-09-09 14:44:04 +0000106 opName, (outs SReg_32:$sdst), (ins SSrc_b64:$src0),
Valery Pykhtina34fb492016-08-30 15:20:31 +0000107 "$sdst, $src0", pattern
108>;
109
110// 32-bit input, 64-bit output.
111class SOP1_64_32 <string opName, list<dag> pattern=[]> : SOP1_Pseudo <
Sam Kolton1eeb11b2016-09-09 14:44:04 +0000112 opName, (outs SReg_64:$sdst), (ins SSrc_b32:$src0),
Valery Pykhtina34fb492016-08-30 15:20:31 +0000113 "$sdst, $src0", pattern
114>;
115
116// no input, 64-bit output.
117class SOP1_64_0 <string opName, list<dag> pattern=[]> : SOP1_Pseudo <
118 opName, (outs SReg_64:$sdst), (ins), "$sdst", pattern> {
119 let has_src0 = 0;
120}
121
122// 64-bit input, no output
123class SOP1_1 <string opName, list<dag> pattern=[]> : SOP1_Pseudo <
124 opName, (outs), (ins SReg_64:$src0), "$src0", pattern> {
125 let has_sdst = 0;
126}
127
128
129let isMoveImm = 1 in {
130 let isReMaterializable = 1, isAsCheapAsAMove = 1 in {
131 def S_MOV_B32 : SOP1_32 <"s_mov_b32">;
132 def S_MOV_B64 : SOP1_64 <"s_mov_b64">;
133 } // End isRematerializeable = 1
134
135 let Uses = [SCC] in {
136 def S_CMOV_B32 : SOP1_32 <"s_cmov_b32">;
137 def S_CMOV_B64 : SOP1_64 <"s_cmov_b64">;
138 } // End Uses = [SCC]
139} // End isMoveImm = 1
140
141let Defs = [SCC] in {
142 def S_NOT_B32 : SOP1_32 <"s_not_b32",
143 [(set i32:$sdst, (not i32:$src0))]
144 >;
145
146 def S_NOT_B64 : SOP1_64 <"s_not_b64",
147 [(set i64:$sdst, (not i64:$src0))]
148 >;
149 def S_WQM_B32 : SOP1_32 <"s_wqm_b32">;
Marek Olsak2114fc32017-10-24 10:26:59 +0000150 def S_WQM_B64 : SOP1_64 <"s_wqm_b64",
151 [(set i1:$sdst, (int_amdgcn_wqm_vote i1:$src0))]
152 >;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000153} // End Defs = [SCC]
154
155
156def S_BREV_B32 : SOP1_32 <"s_brev_b32",
157 [(set i32:$sdst, (bitreverse i32:$src0))]
158>;
159def S_BREV_B64 : SOP1_64 <"s_brev_b64">;
160
161let Defs = [SCC] in {
162def S_BCNT0_I32_B32 : SOP1_32 <"s_bcnt0_i32_b32">;
163def S_BCNT0_I32_B64 : SOP1_32_64 <"s_bcnt0_i32_b64">;
164def S_BCNT1_I32_B32 : SOP1_32 <"s_bcnt1_i32_b32",
165 [(set i32:$sdst, (ctpop i32:$src0))]
166>;
167def S_BCNT1_I32_B64 : SOP1_32_64 <"s_bcnt1_i32_b64">;
168} // End Defs = [SCC]
169
170def S_FF0_I32_B32 : SOP1_32 <"s_ff0_i32_b32">;
171def S_FF0_I32_B64 : SOP1_32_64 <"s_ff0_i32_b64">;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000172def S_FF1_I32_B64 : SOP1_32_64 <"s_ff1_i32_b64">;
173
Wei Ding5676aca2017-10-12 19:37:14 +0000174def S_FF1_I32_B32 : SOP1_32 <"s_ff1_i32_b32",
175 [(set i32:$sdst, (AMDGPUffbl_b32 i32:$src0))]
176>;
177
Valery Pykhtina34fb492016-08-30 15:20:31 +0000178def S_FLBIT_I32_B32 : SOP1_32 <"s_flbit_i32_b32",
179 [(set i32:$sdst, (AMDGPUffbh_u32 i32:$src0))]
180>;
181
182def S_FLBIT_I32_B64 : SOP1_32_64 <"s_flbit_i32_b64">;
183def S_FLBIT_I32 : SOP1_32 <"s_flbit_i32",
184 [(set i32:$sdst, (AMDGPUffbh_i32 i32:$src0))]
185>;
186def S_FLBIT_I32_I64 : SOP1_32_64 <"s_flbit_i32_i64">;
187def S_SEXT_I32_I8 : SOP1_32 <"s_sext_i32_i8",
188 [(set i32:$sdst, (sext_inreg i32:$src0, i8))]
189>;
190def S_SEXT_I32_I16 : SOP1_32 <"s_sext_i32_i16",
191 [(set i32:$sdst, (sext_inreg i32:$src0, i16))]
192>;
193
194def S_BITSET0_B32 : SOP1_32 <"s_bitset0_b32">;
195def S_BITSET0_B64 : SOP1_64_32 <"s_bitset0_b64">;
196def S_BITSET1_B32 : SOP1_32 <"s_bitset1_b32">;
197def S_BITSET1_B64 : SOP1_64_32 <"s_bitset1_b64">;
Konstantin Zhuravlyovb2ff8df2017-05-26 20:38:26 +0000198def S_GETPC_B64 : SOP1_64_0 <"s_getpc_b64",
199 [(set i64:$sdst, (int_amdgcn_s_getpc))]
200>;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000201
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +0000202let isTerminator = 1, isBarrier = 1, SchedRW = [WriteBranch] in {
203
204let isBranch = 1, isIndirectBranch = 1 in {
Valery Pykhtina34fb492016-08-30 15:20:31 +0000205def S_SETPC_B64 : SOP1_1 <"s_setpc_b64">;
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +0000206} // End isBranch = 1, isIndirectBranch = 1
207
208let isReturn = 1 in {
209// Define variant marked as return rather than branch.
210def S_SETPC_B64_return : SOP1_1<"", [(AMDGPUret_flag i64:$src0)]>;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000211}
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +0000212} // End isTerminator = 1, isBarrier = 1
213
214let isCall = 1 in {
215def S_SWAPPC_B64 : SOP1_64 <"s_swappc_b64"
216>;
217}
218
Valery Pykhtina34fb492016-08-30 15:20:31 +0000219def S_RFE_B64 : SOP1_1 <"s_rfe_b64">;
220
221let hasSideEffects = 1, Uses = [EXEC], Defs = [EXEC, SCC] in {
222
223def S_AND_SAVEEXEC_B64 : SOP1_64 <"s_and_saveexec_b64">;
224def S_OR_SAVEEXEC_B64 : SOP1_64 <"s_or_saveexec_b64">;
225def S_XOR_SAVEEXEC_B64 : SOP1_64 <"s_xor_saveexec_b64">;
226def S_ANDN2_SAVEEXEC_B64 : SOP1_64 <"s_andn2_saveexec_b64">;
227def S_ORN2_SAVEEXEC_B64 : SOP1_64 <"s_orn2_saveexec_b64">;
228def S_NAND_SAVEEXEC_B64 : SOP1_64 <"s_nand_saveexec_b64">;
229def S_NOR_SAVEEXEC_B64 : SOP1_64 <"s_nor_saveexec_b64">;
230def S_XNOR_SAVEEXEC_B64 : SOP1_64 <"s_xnor_saveexec_b64">;
231
232} // End hasSideEffects = 1, Uses = [EXEC], Defs = [EXEC, SCC]
233
234def S_QUADMASK_B32 : SOP1_32 <"s_quadmask_b32">;
235def S_QUADMASK_B64 : SOP1_64 <"s_quadmask_b64">;
236
237let Uses = [M0] in {
238def S_MOVRELS_B32 : SOP1_32 <"s_movrels_b32">;
239def S_MOVRELS_B64 : SOP1_64 <"s_movrels_b64">;
240def S_MOVRELD_B32 : SOP1_32 <"s_movreld_b32">;
241def S_MOVRELD_B64 : SOP1_64 <"s_movreld_b64">;
242} // End Uses = [M0]
243
Dmitry Preobrazhensky12194e92017-04-12 12:40:19 +0000244def S_CBRANCH_JOIN : SOP1_0_32R <"s_cbranch_join">;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000245def S_MOV_REGRD_B32 : SOP1_32 <"s_mov_regrd_b32">;
246let Defs = [SCC] in {
247def S_ABS_I32 : SOP1_32 <"s_abs_i32">;
248} // End Defs = [SCC]
249def S_MOV_FED_B32 : SOP1_32 <"s_mov_fed_b32">;
250
Matt Arsenaultcc88ce32016-10-12 18:00:51 +0000251let SubtargetPredicate = HasVGPRIndexMode in {
252def S_SET_GPR_IDX_IDX : SOP1_0_32<"s_set_gpr_idx_idx"> {
253 let Uses = [M0];
254 let Defs = [M0];
255}
256}
Valery Pykhtina34fb492016-08-30 15:20:31 +0000257
Dmitry Preobrazhenskyf20aff52018-04-06 16:35:11 +0000258let SubtargetPredicate = isGFX9 in {
259 let hasSideEffects = 1, Defs = [EXEC, SCC], Uses = [EXEC] in {
260 def S_ANDN1_SAVEEXEC_B64 : SOP1_64<"s_andn1_saveexec_b64">;
261 def S_ORN1_SAVEEXEC_B64 : SOP1_64<"s_orn1_saveexec_b64">;
262 def S_ANDN1_WREXEC_B64 : SOP1_64<"s_andn1_wrexec_b64">;
263 def S_ANDN2_WREXEC_B64 : SOP1_64<"s_andn2_wrexec_b64">;
264 } // End hasSideEffects = 1, Defs = [EXEC, SCC], Uses = [EXEC]
265
266 def S_BITREPLICATE_B64_B32 : SOP1_64_32<"s_bitreplicate_b64_b32">;
267} // End SubtargetPredicate = isGFX9
268
Valery Pykhtina34fb492016-08-30 15:20:31 +0000269//===----------------------------------------------------------------------===//
270// SOP2 Instructions
271//===----------------------------------------------------------------------===//
272
273class SOP2_Pseudo<string opName, dag outs, dag ins,
274 string asmOps, list<dag> pattern=[]> :
Nicolai Haehnle4f850ea2018-03-26 13:56:53 +0000275 SOP_Pseudo<opName, outs, ins, asmOps, pattern> {
276
Valery Pykhtina34fb492016-08-30 15:20:31 +0000277 let mayLoad = 0;
278 let mayStore = 0;
279 let hasSideEffects = 0;
280 let SALU = 1;
281 let SOP2 = 1;
282 let SchedRW = [WriteSALU];
283 let UseNamedOperandTable = 1;
284
Nicolai Haehnle4f850ea2018-03-26 13:56:53 +0000285 let has_sdst = 1;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000286
287 // Pseudo instructions have no encodings, but adding this field here allows
288 // us to do:
289 // let sdst = xxx in {
290 // for multiclasses that include both real and pseudo instructions.
291 // field bits<7> sdst = 0;
292 // let Size = 4; // Do we need size here?
293}
294
Nicolai Haehnle4f850ea2018-03-26 13:56:53 +0000295class SOP2_Real<bits<7> op, SOP_Pseudo ps> :
Valery Pykhtina34fb492016-08-30 15:20:31 +0000296 InstSI <ps.OutOperandList, ps.InOperandList,
297 ps.Mnemonic # " " # ps.AsmOperands, []>,
298 Enc32 {
299 let isPseudo = 0;
300 let isCodeGenOnly = 0;
301
302 // copy relevant pseudo op flags
303 let SubtargetPredicate = ps.SubtargetPredicate;
304 let AsmMatchConverter = ps.AsmMatchConverter;
305
306 // encoding
307 bits<7> sdst;
308 bits<8> src0;
309 bits<8> src1;
310
311 let Inst{7-0} = src0;
312 let Inst{15-8} = src1;
313 let Inst{22-16} = !if(ps.has_sdst, sdst, ?);
314 let Inst{29-23} = op;
315 let Inst{31-30} = 0x2; // encoding
316}
317
318
319class SOP2_32 <string opName, list<dag> pattern=[]> : SOP2_Pseudo <
Sam Kolton1eeb11b2016-09-09 14:44:04 +0000320 opName, (outs SReg_32:$sdst), (ins SSrc_b32:$src0, SSrc_b32:$src1),
Valery Pykhtina34fb492016-08-30 15:20:31 +0000321 "$sdst, $src0, $src1", pattern
322>;
323
324class SOP2_64 <string opName, list<dag> pattern=[]> : SOP2_Pseudo <
Sam Kolton1eeb11b2016-09-09 14:44:04 +0000325 opName, (outs SReg_64:$sdst), (ins SSrc_b64:$src0, SSrc_b64:$src1),
Valery Pykhtina34fb492016-08-30 15:20:31 +0000326 "$sdst, $src0, $src1", pattern
327>;
328
329class SOP2_64_32 <string opName, list<dag> pattern=[]> : SOP2_Pseudo <
Sam Kolton1eeb11b2016-09-09 14:44:04 +0000330 opName, (outs SReg_64:$sdst), (ins SSrc_b64:$src0, SSrc_b32:$src1),
Valery Pykhtina34fb492016-08-30 15:20:31 +0000331 "$sdst, $src0, $src1", pattern
332>;
333
334class SOP2_64_32_32 <string opName, list<dag> pattern=[]> : SOP2_Pseudo <
Sam Kolton1eeb11b2016-09-09 14:44:04 +0000335 opName, (outs SReg_64:$sdst), (ins SSrc_b32:$src0, SSrc_b32:$src1),
Valery Pykhtina34fb492016-08-30 15:20:31 +0000336 "$sdst, $src0, $src1", pattern
337>;
338
339let Defs = [SCC] in { // Carry out goes to SCC
340let isCommutable = 1 in {
341def S_ADD_U32 : SOP2_32 <"s_add_u32">;
342def S_ADD_I32 : SOP2_32 <"s_add_i32",
Sam Kolton1eeb11b2016-09-09 14:44:04 +0000343 [(set i32:$sdst, (add SSrc_b32:$src0, SSrc_b32:$src1))]
Valery Pykhtina34fb492016-08-30 15:20:31 +0000344>;
345} // End isCommutable = 1
346
347def S_SUB_U32 : SOP2_32 <"s_sub_u32">;
348def S_SUB_I32 : SOP2_32 <"s_sub_i32",
Sam Kolton1eeb11b2016-09-09 14:44:04 +0000349 [(set i32:$sdst, (sub SSrc_b32:$src0, SSrc_b32:$src1))]
Valery Pykhtina34fb492016-08-30 15:20:31 +0000350>;
351
352let Uses = [SCC] in { // Carry in comes from SCC
353let isCommutable = 1 in {
354def S_ADDC_U32 : SOP2_32 <"s_addc_u32",
Sam Kolton1eeb11b2016-09-09 14:44:04 +0000355 [(set i32:$sdst, (adde (i32 SSrc_b32:$src0), (i32 SSrc_b32:$src1)))]>;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000356} // End isCommutable = 1
357
358def S_SUBB_U32 : SOP2_32 <"s_subb_u32",
Sam Kolton1eeb11b2016-09-09 14:44:04 +0000359 [(set i32:$sdst, (sube (i32 SSrc_b32:$src0), (i32 SSrc_b32:$src1)))]>;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000360} // End Uses = [SCC]
361
Matt Arsenault479ba3a2016-09-07 06:25:55 +0000362
363let isCommutable = 1 in {
Valery Pykhtina34fb492016-08-30 15:20:31 +0000364def S_MIN_I32 : SOP2_32 <"s_min_i32",
365 [(set i32:$sdst, (smin i32:$src0, i32:$src1))]
366>;
367def S_MIN_U32 : SOP2_32 <"s_min_u32",
368 [(set i32:$sdst, (umin i32:$src0, i32:$src1))]
369>;
370def S_MAX_I32 : SOP2_32 <"s_max_i32",
371 [(set i32:$sdst, (smax i32:$src0, i32:$src1))]
372>;
373def S_MAX_U32 : SOP2_32 <"s_max_u32",
374 [(set i32:$sdst, (umax i32:$src0, i32:$src1))]
375>;
Matt Arsenault479ba3a2016-09-07 06:25:55 +0000376} // End isCommutable = 1
Valery Pykhtina34fb492016-08-30 15:20:31 +0000377} // End Defs = [SCC]
378
379
380let Uses = [SCC] in {
381 def S_CSELECT_B32 : SOP2_32 <"s_cselect_b32">;
382 def S_CSELECT_B64 : SOP2_64 <"s_cselect_b64">;
383} // End Uses = [SCC]
384
385let Defs = [SCC] in {
Matt Arsenault479ba3a2016-09-07 06:25:55 +0000386let isCommutable = 1 in {
Valery Pykhtina34fb492016-08-30 15:20:31 +0000387def S_AND_B32 : SOP2_32 <"s_and_b32",
388 [(set i32:$sdst, (and i32:$src0, i32:$src1))]
389>;
390
391def S_AND_B64 : SOP2_64 <"s_and_b64",
392 [(set i64:$sdst, (and i64:$src0, i64:$src1))]
393>;
394
395def S_OR_B32 : SOP2_32 <"s_or_b32",
396 [(set i32:$sdst, (or i32:$src0, i32:$src1))]
397>;
398
399def S_OR_B64 : SOP2_64 <"s_or_b64",
400 [(set i64:$sdst, (or i64:$src0, i64:$src1))]
401>;
402
403def S_XOR_B32 : SOP2_32 <"s_xor_b32",
404 [(set i32:$sdst, (xor i32:$src0, i32:$src1))]
405>;
406
407def S_XOR_B64 : SOP2_64 <"s_xor_b64",
408 [(set i64:$sdst, (xor i64:$src0, i64:$src1))]
409>;
Konstantin Zhuravlyovca8946a2017-09-18 21:22:45 +0000410
411def S_XNOR_B32 : SOP2_32 <"s_xnor_b32",
412 [(set i32:$sdst, (not (xor_oneuse i32:$src0, i32:$src1)))]
413>;
414
415def S_XNOR_B64 : SOP2_64 <"s_xnor_b64",
416 [(set i64:$sdst, (not (xor_oneuse i64:$src0, i64:$src1)))]
417>;
Matt Arsenault479ba3a2016-09-07 06:25:55 +0000418} // End isCommutable = 1
419
Valery Pykhtina34fb492016-08-30 15:20:31 +0000420def S_ANDN2_B32 : SOP2_32 <"s_andn2_b32">;
421def S_ANDN2_B64 : SOP2_64 <"s_andn2_b64">;
422def S_ORN2_B32 : SOP2_32 <"s_orn2_b32">;
423def S_ORN2_B64 : SOP2_64 <"s_orn2_b64">;
424def S_NAND_B32 : SOP2_32 <"s_nand_b32">;
425def S_NAND_B64 : SOP2_64 <"s_nand_b64">;
426def S_NOR_B32 : SOP2_32 <"s_nor_b32">;
427def S_NOR_B64 : SOP2_64 <"s_nor_b64">;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000428} // End Defs = [SCC]
429
430// Use added complexity so these patterns are preferred to the VALU patterns.
431let AddedComplexity = 1 in {
432
433let Defs = [SCC] in {
434def S_LSHL_B32 : SOP2_32 <"s_lshl_b32",
435 [(set i32:$sdst, (shl i32:$src0, i32:$src1))]
436>;
437def S_LSHL_B64 : SOP2_64_32 <"s_lshl_b64",
438 [(set i64:$sdst, (shl i64:$src0, i32:$src1))]
439>;
440def S_LSHR_B32 : SOP2_32 <"s_lshr_b32",
441 [(set i32:$sdst, (srl i32:$src0, i32:$src1))]
442>;
443def S_LSHR_B64 : SOP2_64_32 <"s_lshr_b64",
444 [(set i64:$sdst, (srl i64:$src0, i32:$src1))]
445>;
446def S_ASHR_I32 : SOP2_32 <"s_ashr_i32",
447 [(set i32:$sdst, (sra i32:$src0, i32:$src1))]
448>;
449def S_ASHR_I64 : SOP2_64_32 <"s_ashr_i64",
450 [(set i64:$sdst, (sra i64:$src0, i32:$src1))]
451>;
452} // End Defs = [SCC]
453
454def S_BFM_B32 : SOP2_32 <"s_bfm_b32",
455 [(set i32:$sdst, (AMDGPUbfm i32:$src0, i32:$src1))]>;
456def S_BFM_B64 : SOP2_64_32_32 <"s_bfm_b64">;
457def S_MUL_I32 : SOP2_32 <"s_mul_i32",
Matt Arsenault479ba3a2016-09-07 06:25:55 +0000458 [(set i32:$sdst, (mul i32:$src0, i32:$src1))]> {
459 let isCommutable = 1;
460}
Valery Pykhtina34fb492016-08-30 15:20:31 +0000461
462} // End AddedComplexity = 1
463
464let Defs = [SCC] in {
465def S_BFE_U32 : SOP2_32 <"s_bfe_u32">;
466def S_BFE_I32 : SOP2_32 <"s_bfe_i32">;
467def S_BFE_U64 : SOP2_64_32 <"s_bfe_u64">;
468def S_BFE_I64 : SOP2_64_32 <"s_bfe_i64">;
469} // End Defs = [SCC]
470
471def S_CBRANCH_G_FORK : SOP2_Pseudo <
472 "s_cbranch_g_fork", (outs),
Dmitry Preobrazhensky57148602017-04-14 11:52:26 +0000473 (ins SCSrc_b64:$src0, SCSrc_b64:$src1),
Valery Pykhtina34fb492016-08-30 15:20:31 +0000474 "$src0, $src1"
475> {
476 let has_sdst = 0;
477}
478
479let Defs = [SCC] in {
480def S_ABSDIFF_I32 : SOP2_32 <"s_absdiff_i32">;
481} // End Defs = [SCC]
482
Dmitry Preobrazhensky14104e02017-04-12 17:10:07 +0000483let SubtargetPredicate = isVI in {
484 def S_RFE_RESTORE_B64 : SOP2_Pseudo <
485 "s_rfe_restore_b64", (outs),
486 (ins SSrc_b64:$src0, SSrc_b32:$src1),
487 "$src0, $src1"
488 > {
489 let hasSideEffects = 1;
490 let has_sdst = 0;
491 }
492}
493
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000494let SubtargetPredicate = isGFX9 in {
495 def S_PACK_LL_B32_B16 : SOP2_32<"s_pack_ll_b32_b16">;
496 def S_PACK_LH_B32_B16 : SOP2_32<"s_pack_lh_b32_b16">;
497 def S_PACK_HH_B32_B16 : SOP2_32<"s_pack_hh_b32_b16">;
498}
Valery Pykhtina34fb492016-08-30 15:20:31 +0000499
500//===----------------------------------------------------------------------===//
501// SOPK Instructions
502//===----------------------------------------------------------------------===//
503
504class SOPK_Pseudo <string opName, dag outs, dag ins,
505 string asmOps, list<dag> pattern=[]> :
506 InstSI <outs, ins, "", pattern>,
507 SIMCInstr<opName, SIEncodingFamily.NONE> {
508 let isPseudo = 1;
509 let isCodeGenOnly = 1;
510 let SubtargetPredicate = isGCN;
511 let mayLoad = 0;
512 let mayStore = 0;
513 let hasSideEffects = 0;
514 let SALU = 1;
515 let SOPK = 1;
516 let SchedRW = [WriteSALU];
517 let UseNamedOperandTable = 1;
518 string Mnemonic = opName;
519 string AsmOperands = asmOps;
520
521 bits<1> has_sdst = 1;
522}
523
524class SOPK_Real<bits<5> op, SOPK_Pseudo ps> :
525 InstSI <ps.OutOperandList, ps.InOperandList,
526 ps.Mnemonic # " " # ps.AsmOperands, []> {
527 let isPseudo = 0;
528 let isCodeGenOnly = 0;
529
530 // copy relevant pseudo op flags
531 let SubtargetPredicate = ps.SubtargetPredicate;
532 let AsmMatchConverter = ps.AsmMatchConverter;
533 let DisableEncoding = ps.DisableEncoding;
534 let Constraints = ps.Constraints;
535
536 // encoding
537 bits<7> sdst;
538 bits<16> simm16;
539 bits<32> imm;
540}
541
542class SOPK_Real32<bits<5> op, SOPK_Pseudo ps> :
543 SOPK_Real <op, ps>,
544 Enc32 {
545 let Inst{15-0} = simm16;
546 let Inst{22-16} = !if(ps.has_sdst, sdst, ?);
547 let Inst{27-23} = op;
548 let Inst{31-28} = 0xb; //encoding
549}
550
551class SOPK_Real64<bits<5> op, SOPK_Pseudo ps> :
552 SOPK_Real<op, ps>,
553 Enc64 {
554 let Inst{15-0} = simm16;
555 let Inst{22-16} = !if(ps.has_sdst, sdst, ?);
556 let Inst{27-23} = op;
557 let Inst{31-28} = 0xb; //encoding
558 let Inst{63-32} = imm;
559}
560
Matt Arsenault7ccf6cd2016-09-16 21:41:16 +0000561class SOPKInstTable <bit is_sopk, string cmpOp = ""> {
562 bit IsSOPK = is_sopk;
563 string BaseCmpOp = cmpOp;
564}
565
Valery Pykhtina34fb492016-08-30 15:20:31 +0000566class SOPK_32 <string opName, list<dag> pattern=[]> : SOPK_Pseudo <
567 opName,
568 (outs SReg_32:$sdst),
Dmitry Preobrazhenskyc7d35a02017-04-26 15:34:19 +0000569 (ins s16imm:$simm16),
Valery Pykhtina34fb492016-08-30 15:20:31 +0000570 "$sdst, $simm16",
571 pattern>;
572
Dmitry Preobrazhenskyc7d35a02017-04-26 15:34:19 +0000573class SOPK_SCC <string opName, string base_op, bit isSignExt> : SOPK_Pseudo <
Valery Pykhtina34fb492016-08-30 15:20:31 +0000574 opName,
575 (outs),
Dmitry Preobrazhenskyc7d35a02017-04-26 15:34:19 +0000576 !if(isSignExt,
577 (ins SReg_32:$sdst, s16imm:$simm16),
578 (ins SReg_32:$sdst, u16imm:$simm16)),
Matt Arsenault7ccf6cd2016-09-16 21:41:16 +0000579 "$sdst, $simm16", []>,
580 SOPKInstTable<1, base_op>{
Valery Pykhtina34fb492016-08-30 15:20:31 +0000581 let Defs = [SCC];
582}
583
584class SOPK_32TIE <string opName, list<dag> pattern=[]> : SOPK_Pseudo <
585 opName,
586 (outs SReg_32:$sdst),
Dmitry Preobrazhenskyc7d35a02017-04-26 15:34:19 +0000587 (ins SReg_32:$src0, s16imm:$simm16),
Valery Pykhtina34fb492016-08-30 15:20:31 +0000588 "$sdst, $simm16",
589 pattern
590>;
591
592let isReMaterializable = 1, isMoveImm = 1 in {
593def S_MOVK_I32 : SOPK_32 <"s_movk_i32">;
594} // End isReMaterializable = 1
595let Uses = [SCC] in {
596def S_CMOVK_I32 : SOPK_32 <"s_cmovk_i32">;
597}
598
599let isCompare = 1 in {
600
601// This instruction is disabled for now until we can figure out how to teach
602// the instruction selector to correctly use the S_CMP* vs V_CMP*
603// instructions.
604//
605// When this instruction is enabled the code generator sometimes produces this
606// invalid sequence:
607//
608// SCC = S_CMPK_EQ_I32 SGPR0, imm
609// VCC = COPY SCC
610// VGPR0 = V_CNDMASK VCC, VGPR0, VGPR1
611//
612// def S_CMPK_EQ_I32 : SOPK_SCC <"s_cmpk_eq_i32",
613// [(set i1:$dst, (setcc i32:$src0, imm:$src1, SETEQ))]
614// >;
615
Dmitry Preobrazhenskyc7d35a02017-04-26 15:34:19 +0000616def S_CMPK_EQ_I32 : SOPK_SCC <"s_cmpk_eq_i32", "s_cmp_eq_i32", 1>;
617def S_CMPK_LG_I32 : SOPK_SCC <"s_cmpk_lg_i32", "s_cmp_lg_i32", 1>;
618def S_CMPK_GT_I32 : SOPK_SCC <"s_cmpk_gt_i32", "s_cmp_gt_i32", 1>;
619def S_CMPK_GE_I32 : SOPK_SCC <"s_cmpk_ge_i32", "s_cmp_ge_i32", 1>;
620def S_CMPK_LT_I32 : SOPK_SCC <"s_cmpk_lt_i32", "s_cmp_lt_i32", 1>;
621def S_CMPK_LE_I32 : SOPK_SCC <"s_cmpk_le_i32", "s_cmp_le_i32", 1>;
Matt Arsenault7ccf6cd2016-09-16 21:41:16 +0000622
623let SOPKZext = 1 in {
Dmitry Preobrazhenskyc7d35a02017-04-26 15:34:19 +0000624def S_CMPK_EQ_U32 : SOPK_SCC <"s_cmpk_eq_u32", "s_cmp_eq_u32", 0>;
625def S_CMPK_LG_U32 : SOPK_SCC <"s_cmpk_lg_u32", "s_cmp_lg_u32", 0>;
626def S_CMPK_GT_U32 : SOPK_SCC <"s_cmpk_gt_u32", "s_cmp_gt_u32", 0>;
627def S_CMPK_GE_U32 : SOPK_SCC <"s_cmpk_ge_u32", "s_cmp_ge_u32", 0>;
628def S_CMPK_LT_U32 : SOPK_SCC <"s_cmpk_lt_u32", "s_cmp_lt_u32", 0>;
629def S_CMPK_LE_U32 : SOPK_SCC <"s_cmpk_le_u32", "s_cmp_le_u32", 0>;
Matt Arsenault7ccf6cd2016-09-16 21:41:16 +0000630} // End SOPKZext = 1
Valery Pykhtina34fb492016-08-30 15:20:31 +0000631} // End isCompare = 1
632
633let Defs = [SCC], isCommutable = 1, DisableEncoding = "$src0",
634 Constraints = "$sdst = $src0" in {
635 def S_ADDK_I32 : SOPK_32TIE <"s_addk_i32">;
636 def S_MULK_I32 : SOPK_32TIE <"s_mulk_i32">;
637}
638
639def S_CBRANCH_I_FORK : SOPK_Pseudo <
640 "s_cbranch_i_fork",
Dmitry Preobrazhenskyc7d35a02017-04-26 15:34:19 +0000641 (outs), (ins SReg_64:$sdst, s16imm:$simm16),
Valery Pykhtina34fb492016-08-30 15:20:31 +0000642 "$sdst, $simm16"
643>;
644
645let mayLoad = 1 in {
646def S_GETREG_B32 : SOPK_Pseudo <
647 "s_getreg_b32",
648 (outs SReg_32:$sdst), (ins hwreg:$simm16),
649 "$sdst, $simm16"
650>;
651}
652
Tom Stellard8485fa02016-12-07 02:42:15 +0000653let hasSideEffects = 1 in {
654
Valery Pykhtina34fb492016-08-30 15:20:31 +0000655def S_SETREG_B32 : SOPK_Pseudo <
656 "s_setreg_b32",
657 (outs), (ins SReg_32:$sdst, hwreg:$simm16),
Tom Stellard8485fa02016-12-07 02:42:15 +0000658 "$simm16, $sdst",
659 [(AMDGPUsetreg i32:$sdst, (i16 timm:$simm16))]
Valery Pykhtina34fb492016-08-30 15:20:31 +0000660>;
661
662// FIXME: Not on SI?
663//def S_GETREG_REGRD_B32 : SOPK_32 <sopk<0x14, 0x13>, "s_getreg_regrd_b32">;
664
665def S_SETREG_IMM32_B32 : SOPK_Pseudo <
666 "s_setreg_imm32_b32",
667 (outs), (ins i32imm:$imm, hwreg:$simm16),
Matt Arsenault10c17ca2016-10-06 10:13:23 +0000668 "$simm16, $imm"> {
669 let Size = 8; // Unlike every other SOPK instruction.
Valery Pykhtina34fb492016-08-30 15:20:31 +0000670 let has_sdst = 0;
671}
672
Tom Stellard8485fa02016-12-07 02:42:15 +0000673} // End hasSideEffects = 1
Valery Pykhtina34fb492016-08-30 15:20:31 +0000674
675//===----------------------------------------------------------------------===//
676// SOPC Instructions
677//===----------------------------------------------------------------------===//
678
679class SOPCe <bits<7> op> : Enc32 {
680 bits<8> src0;
681 bits<8> src1;
682
683 let Inst{7-0} = src0;
684 let Inst{15-8} = src1;
685 let Inst{22-16} = op;
686 let Inst{31-23} = 0x17e;
687}
688
Matt Arsenaultcc88ce32016-10-12 18:00:51 +0000689class SOPC <bits<7> op, dag outs, dag ins, string asm,
690 list<dag> pattern = []> :
Valery Pykhtina34fb492016-08-30 15:20:31 +0000691 InstSI<outs, ins, asm, pattern>, SOPCe <op> {
692 let mayLoad = 0;
693 let mayStore = 0;
694 let hasSideEffects = 0;
695 let SALU = 1;
696 let SOPC = 1;
697 let isCodeGenOnly = 0;
698 let Defs = [SCC];
699 let SchedRW = [WriteSALU];
700 let UseNamedOperandTable = 1;
701 let SubtargetPredicate = isGCN;
702}
703
704class SOPC_Base <bits<7> op, RegisterOperand rc0, RegisterOperand rc1,
705 string opName, list<dag> pattern = []> : SOPC <
706 op, (outs), (ins rc0:$src0, rc1:$src1),
707 opName#" $src0, $src1", pattern > {
708 let Defs = [SCC];
709}
710class SOPC_Helper <bits<7> op, RegisterOperand rc, ValueType vt,
711 string opName, PatLeaf cond> : SOPC_Base <
712 op, rc, rc, opName,
713 [(set SCC, (si_setcc_uniform vt:$src0, vt:$src1, cond))] > {
714}
715
Matt Arsenault7ccf6cd2016-09-16 21:41:16 +0000716class SOPC_CMP_32<bits<7> op, string opName,
717 PatLeaf cond = COND_NULL, string revOp = opName>
718 : SOPC_Helper<op, SSrc_b32, i32, opName, cond>,
719 Commutable_REV<revOp, !eq(revOp, opName)>,
720 SOPKInstTable<0, opName> {
721 let isCompare = 1;
722 let isCommutable = 1;
723}
Valery Pykhtina34fb492016-08-30 15:20:31 +0000724
Matt Arsenault7b1dc2c2016-09-17 02:02:19 +0000725class SOPC_CMP_64<bits<7> op, string opName,
726 PatLeaf cond = COND_NULL, string revOp = opName>
727 : SOPC_Helper<op, SSrc_b64, i64, opName, cond>,
728 Commutable_REV<revOp, !eq(revOp, opName)> {
729 let isCompare = 1;
730 let isCommutable = 1;
731}
732
Valery Pykhtina34fb492016-08-30 15:20:31 +0000733class SOPC_32<bits<7> op, string opName, list<dag> pattern = []>
Sam Kolton1eeb11b2016-09-09 14:44:04 +0000734 : SOPC_Base<op, SSrc_b32, SSrc_b32, opName, pattern>;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000735
736class SOPC_64_32<bits<7> op, string opName, list<dag> pattern = []>
Sam Kolton1eeb11b2016-09-09 14:44:04 +0000737 : SOPC_Base<op, SSrc_b64, SSrc_b32, opName, pattern>;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000738
Matt Arsenault5d8eb252016-09-30 01:50:20 +0000739def S_CMP_EQ_I32 : SOPC_CMP_32 <0x00, "s_cmp_eq_i32">;
740def S_CMP_LG_I32 : SOPC_CMP_32 <0x01, "s_cmp_lg_i32">;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000741def S_CMP_GT_I32 : SOPC_CMP_32 <0x02, "s_cmp_gt_i32", COND_SGT>;
742def S_CMP_GE_I32 : SOPC_CMP_32 <0x03, "s_cmp_ge_i32", COND_SGE>;
Matt Arsenault7ccf6cd2016-09-16 21:41:16 +0000743def S_CMP_LT_I32 : SOPC_CMP_32 <0x04, "s_cmp_lt_i32", COND_SLT, "s_cmp_gt_i32">;
744def S_CMP_LE_I32 : SOPC_CMP_32 <0x05, "s_cmp_le_i32", COND_SLE, "s_cmp_ge_i32">;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000745def S_CMP_EQ_U32 : SOPC_CMP_32 <0x06, "s_cmp_eq_u32", COND_EQ>;
Matt Arsenault7ccf6cd2016-09-16 21:41:16 +0000746def S_CMP_LG_U32 : SOPC_CMP_32 <0x07, "s_cmp_lg_u32", COND_NE>;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000747def S_CMP_GT_U32 : SOPC_CMP_32 <0x08, "s_cmp_gt_u32", COND_UGT>;
748def S_CMP_GE_U32 : SOPC_CMP_32 <0x09, "s_cmp_ge_u32", COND_UGE>;
Matt Arsenault7ccf6cd2016-09-16 21:41:16 +0000749def S_CMP_LT_U32 : SOPC_CMP_32 <0x0a, "s_cmp_lt_u32", COND_ULT, "s_cmp_gt_u32">;
750def S_CMP_LE_U32 : SOPC_CMP_32 <0x0b, "s_cmp_le_u32", COND_ULE, "s_cmp_ge_u32">;
751
Valery Pykhtina34fb492016-08-30 15:20:31 +0000752def S_BITCMP0_B32 : SOPC_32 <0x0c, "s_bitcmp0_b32">;
753def S_BITCMP1_B32 : SOPC_32 <0x0d, "s_bitcmp1_b32">;
754def S_BITCMP0_B64 : SOPC_64_32 <0x0e, "s_bitcmp0_b64">;
755def S_BITCMP1_B64 : SOPC_64_32 <0x0f, "s_bitcmp1_b64">;
756def S_SETVSKIP : SOPC_32 <0x10, "s_setvskip">;
757
Matt Arsenault7b1dc2c2016-09-17 02:02:19 +0000758let SubtargetPredicate = isVI in {
759def S_CMP_EQ_U64 : SOPC_CMP_64 <0x12, "s_cmp_eq_u64", COND_EQ>;
760def S_CMP_LG_U64 : SOPC_CMP_64 <0x13, "s_cmp_lg_u64", COND_NE>;
761}
Valery Pykhtina34fb492016-08-30 15:20:31 +0000762
Matt Arsenaultcc88ce32016-10-12 18:00:51 +0000763let SubtargetPredicate = HasVGPRIndexMode in {
764def S_SET_GPR_IDX_ON : SOPC <0x11,
765 (outs),
766 (ins SSrc_b32:$src0, GPRIdxMode:$src1),
767 "s_set_gpr_idx_on $src0,$src1"> {
768 let Defs = [M0]; // No scc def
769 let Uses = [M0]; // Other bits of m0 unmodified.
770 let hasSideEffects = 1; // Sets mode.gpr_idx_en
Matt Arsenault2d8c2892016-11-01 20:42:24 +0000771 let FixedSize = 1;
Matt Arsenaultcc88ce32016-10-12 18:00:51 +0000772}
773}
774
Valery Pykhtina34fb492016-08-30 15:20:31 +0000775//===----------------------------------------------------------------------===//
776// SOPP Instructions
777//===----------------------------------------------------------------------===//
778
779class SOPPe <bits<7> op> : Enc32 {
780 bits <16> simm16;
781
782 let Inst{15-0} = simm16;
783 let Inst{22-16} = op;
784 let Inst{31-23} = 0x17f; // encoding
785}
786
787class SOPP <bits<7> op, dag ins, string asm, list<dag> pattern = []> :
788 InstSI <(outs), ins, asm, pattern >, SOPPe <op> {
789
790 let mayLoad = 0;
791 let mayStore = 0;
792 let hasSideEffects = 0;
793 let SALU = 1;
794 let SOPP = 1;
Matt Arsenault10c17ca2016-10-06 10:13:23 +0000795 let Size = 4;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000796 let SchedRW = [WriteSALU];
797
798 let UseNamedOperandTable = 1;
799 let SubtargetPredicate = isGCN;
800}
801
802
803def S_NOP : SOPP <0x00000000, (ins i16imm:$simm16), "s_nop $simm16">;
804
805let isTerminator = 1 in {
806
807def S_ENDPGM : SOPP <0x00000001, (ins), "s_endpgm",
808 [(AMDGPUendpgm)]> {
809 let simm16 = 0;
810 let isBarrier = 1;
Matt Arsenault4e9c1e32016-10-28 23:00:38 +0000811 let isReturn = 1;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000812}
813
Dmitry Preobrazhensky14104e02017-04-12 17:10:07 +0000814let SubtargetPredicate = isVI in {
815def S_ENDPGM_SAVED : SOPP <0x0000001B, (ins), "s_endpgm_saved"> {
816 let simm16 = 0;
817 let isBarrier = 1;
818 let isReturn = 1;
819}
820}
821
Valery Pykhtina34fb492016-08-30 15:20:31 +0000822let isBranch = 1, SchedRW = [WriteBranch] in {
823def S_BRANCH : SOPP <
824 0x00000002, (ins sopp_brtarget:$simm16), "s_branch $simm16",
825 [(br bb:$simm16)]> {
826 let isBarrier = 1;
827}
828
829let Uses = [SCC] in {
830def S_CBRANCH_SCC0 : SOPP <
831 0x00000004, (ins sopp_brtarget:$simm16),
832 "s_cbranch_scc0 $simm16"
833>;
834def S_CBRANCH_SCC1 : SOPP <
835 0x00000005, (ins sopp_brtarget:$simm16),
Matt Arsenaultd674e0a2017-10-10 20:34:49 +0000836 "s_cbranch_scc1 $simm16"
Valery Pykhtina34fb492016-08-30 15:20:31 +0000837>;
838} // End Uses = [SCC]
839
840let Uses = [VCC] in {
841def S_CBRANCH_VCCZ : SOPP <
842 0x00000006, (ins sopp_brtarget:$simm16),
843 "s_cbranch_vccz $simm16"
844>;
845def S_CBRANCH_VCCNZ : SOPP <
846 0x00000007, (ins sopp_brtarget:$simm16),
847 "s_cbranch_vccnz $simm16"
848>;
849} // End Uses = [VCC]
850
851let Uses = [EXEC] in {
852def S_CBRANCH_EXECZ : SOPP <
853 0x00000008, (ins sopp_brtarget:$simm16),
854 "s_cbranch_execz $simm16"
855>;
856def S_CBRANCH_EXECNZ : SOPP <
857 0x00000009, (ins sopp_brtarget:$simm16),
858 "s_cbranch_execnz $simm16"
859>;
860} // End Uses = [EXEC]
861
Dmitry Preobrazhensky3ac63112017-04-05 17:26:45 +0000862def S_CBRANCH_CDBGSYS : SOPP <
863 0x00000017, (ins sopp_brtarget:$simm16),
864 "s_cbranch_cdbgsys $simm16"
865>;
866
867def S_CBRANCH_CDBGSYS_AND_USER : SOPP <
868 0x0000001A, (ins sopp_brtarget:$simm16),
869 "s_cbranch_cdbgsys_and_user $simm16"
870>;
871
872def S_CBRANCH_CDBGSYS_OR_USER : SOPP <
873 0x00000019, (ins sopp_brtarget:$simm16),
874 "s_cbranch_cdbgsys_or_user $simm16"
875>;
876
877def S_CBRANCH_CDBGUSER : SOPP <
878 0x00000018, (ins sopp_brtarget:$simm16),
879 "s_cbranch_cdbguser $simm16"
880>;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000881
882} // End isBranch = 1
883} // End isTerminator = 1
884
885let hasSideEffects = 1 in {
886def S_BARRIER : SOPP <0x0000000a, (ins), "s_barrier",
887 [(int_amdgcn_s_barrier)]> {
888 let SchedRW = [WriteBarrier];
889 let simm16 = 0;
890 let mayLoad = 1;
891 let mayStore = 1;
892 let isConvergent = 1;
893}
894
Dmitry Preobrazhensky14104e02017-04-12 17:10:07 +0000895let SubtargetPredicate = isVI in {
896def S_WAKEUP : SOPP <0x00000003, (ins), "s_wakeup"> {
897 let simm16 = 0;
898 let mayLoad = 1;
899 let mayStore = 1;
900}
901}
902
Valery Pykhtina34fb492016-08-30 15:20:31 +0000903let mayLoad = 1, mayStore = 1, hasSideEffects = 1 in
904def S_WAITCNT : SOPP <0x0000000c, (ins WAIT_FLAG:$simm16), "s_waitcnt $simm16">;
905def S_SETHALT : SOPP <0x0000000d, (ins i16imm:$simm16), "s_sethalt $simm16">;
Dmitry Preobrazhensky3ac63112017-04-05 17:26:45 +0000906def S_SETKILL : SOPP <0x0000000b, (ins i16imm:$simm16), "s_setkill $simm16">;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000907
908// On SI the documentation says sleep for approximately 64 * low 2
909// bits, consistent with the reported maximum of 448. On VI the
910// maximum reported is 960 cycles, so 960 / 64 = 15 max, so is the
911// maximum really 15 on VI?
912def S_SLEEP : SOPP <0x0000000e, (ins i32imm:$simm16),
913 "s_sleep $simm16", [(int_amdgcn_s_sleep SIMM16bit:$simm16)]> {
914 let hasSideEffects = 1;
915 let mayLoad = 1;
916 let mayStore = 1;
917}
918
919def S_SETPRIO : SOPP <0x0000000f, (ins i16imm:$simm16), "s_setprio $simm16">;
920
921let Uses = [EXEC, M0] in {
922// FIXME: Should this be mayLoad+mayStore?
923def S_SENDMSG : SOPP <0x00000010, (ins SendMsgImm:$simm16), "s_sendmsg $simm16",
924 [(AMDGPUsendmsg (i32 imm:$simm16))]
925>;
Jan Veselyd48445d2017-01-04 18:06:55 +0000926
927def S_SENDMSGHALT : SOPP <0x00000011, (ins SendMsgImm:$simm16), "s_sendmsghalt $simm16",
928 [(AMDGPUsendmsghalt (i32 imm:$simm16))]
929>;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000930} // End Uses = [EXEC, M0]
931
Valery Pykhtina34fb492016-08-30 15:20:31 +0000932def S_TRAP : SOPP <0x00000012, (ins i16imm:$simm16), "s_trap $simm16">;
933def S_ICACHE_INV : SOPP <0x00000013, (ins), "s_icache_inv"> {
934 let simm16 = 0;
935}
936def S_INCPERFLEVEL : SOPP <0x00000014, (ins i32imm:$simm16), "s_incperflevel $simm16",
937 [(int_amdgcn_s_incperflevel SIMM16bit:$simm16)]> {
938 let hasSideEffects = 1;
939 let mayLoad = 1;
940 let mayStore = 1;
941}
942def S_DECPERFLEVEL : SOPP <0x00000015, (ins i32imm:$simm16), "s_decperflevel $simm16",
943 [(int_amdgcn_s_decperflevel SIMM16bit:$simm16)]> {
944 let hasSideEffects = 1;
945 let mayLoad = 1;
946 let mayStore = 1;
947}
948def S_TTRACEDATA : SOPP <0x00000016, (ins), "s_ttracedata"> {
949 let simm16 = 0;
950}
Matt Arsenaultcc88ce32016-10-12 18:00:51 +0000951
952let SubtargetPredicate = HasVGPRIndexMode in {
953def S_SET_GPR_IDX_OFF : SOPP<0x1c, (ins), "s_set_gpr_idx_off"> {
954 let simm16 = 0;
955}
956}
Valery Pykhtina34fb492016-08-30 15:20:31 +0000957} // End hasSideEffects
958
Matt Arsenaultcc88ce32016-10-12 18:00:51 +0000959let SubtargetPredicate = HasVGPRIndexMode in {
960def S_SET_GPR_IDX_MODE : SOPP<0x1d, (ins GPRIdxMode:$simm16),
961 "s_set_gpr_idx_mode$simm16"> {
962 let Defs = [M0];
963}
964}
Valery Pykhtina34fb492016-08-30 15:20:31 +0000965
Valery Pykhtina34fb492016-08-30 15:20:31 +0000966//===----------------------------------------------------------------------===//
967// S_GETREG_B32 Intrinsic Pattern.
968//===----------------------------------------------------------------------===//
Matt Arsenault90c75932017-10-03 00:06:41 +0000969def : GCNPat <
Valery Pykhtina34fb492016-08-30 15:20:31 +0000970 (int_amdgcn_s_getreg imm:$simm16),
971 (S_GETREG_B32 (as_i16imm $simm16))
972>;
973
974//===----------------------------------------------------------------------===//
975// SOP1 Patterns
976//===----------------------------------------------------------------------===//
977
Matt Arsenault90c75932017-10-03 00:06:41 +0000978def : GCNPat <
Valery Pykhtina34fb492016-08-30 15:20:31 +0000979 (i64 (ctpop i64:$src)),
980 (i64 (REG_SEQUENCE SReg_64,
981 (i32 (COPY_TO_REGCLASS (S_BCNT1_I32_B64 $src), SReg_32)), sub0,
Tom Stellard115a6152016-11-10 16:02:37 +0000982 (S_MOV_B32 (i32 0)), sub1))
Valery Pykhtina34fb492016-08-30 15:20:31 +0000983>;
984
Matt Arsenault90c75932017-10-03 00:06:41 +0000985def : GCNPat <
Valery Pykhtina34fb492016-08-30 15:20:31 +0000986 (i32 (smax i32:$x, (i32 (ineg i32:$x)))),
987 (S_ABS_I32 $x)
988>;
989
Matt Arsenault90c75932017-10-03 00:06:41 +0000990def : GCNPat <
Tom Stellard115a6152016-11-10 16:02:37 +0000991 (i16 imm:$imm),
992 (S_MOV_B32 imm:$imm)
993>;
994
995// Same as a 32-bit inreg
Matt Arsenault90c75932017-10-03 00:06:41 +0000996def : GCNPat<
Tom Stellard115a6152016-11-10 16:02:37 +0000997 (i32 (sext i16:$src)),
998 (S_SEXT_I32_I16 $src)
999>;
1000
1001
Valery Pykhtina34fb492016-08-30 15:20:31 +00001002//===----------------------------------------------------------------------===//
1003// SOP2 Patterns
1004//===----------------------------------------------------------------------===//
1005
1006// V_ADD_I32_e32/S_ADD_U32 produces carry in VCC/SCC. For the vector
1007// case, the sgpr-copies pass will fix this to use the vector version.
Matt Arsenault90c75932017-10-03 00:06:41 +00001008def : GCNPat <
Valery Pykhtina34fb492016-08-30 15:20:31 +00001009 (i32 (addc i32:$src0, i32:$src1)),
1010 (S_ADD_U32 $src0, $src1)
1011>;
1012
Tom Stellard115a6152016-11-10 16:02:37 +00001013// FIXME: We need to use COPY_TO_REGCLASS to work-around the fact that
1014// REG_SEQUENCE patterns don't support instructions with multiple
1015// outputs.
Matt Arsenault90c75932017-10-03 00:06:41 +00001016def : GCNPat<
Tom Stellard115a6152016-11-10 16:02:37 +00001017 (i64 (zext i16:$src)),
1018 (REG_SEQUENCE SReg_64,
1019 (i32 (COPY_TO_REGCLASS (S_AND_B32 $src, (S_MOV_B32 (i32 0xffff))), SGPR_32)), sub0,
1020 (S_MOV_B32 (i32 0)), sub1)
1021>;
1022
Matt Arsenault90c75932017-10-03 00:06:41 +00001023def : GCNPat <
Tom Stellard115a6152016-11-10 16:02:37 +00001024 (i64 (sext i16:$src)),
1025 (REG_SEQUENCE SReg_64, (i32 (S_SEXT_I32_I16 $src)), sub0,
1026 (i32 (COPY_TO_REGCLASS (S_ASHR_I32 (i32 (S_SEXT_I32_I16 $src)), (S_MOV_B32 (i32 31))), SGPR_32)), sub1)
1027>;
1028
Matt Arsenault90c75932017-10-03 00:06:41 +00001029def : GCNPat<
Tom Stellard115a6152016-11-10 16:02:37 +00001030 (i32 (zext i16:$src)),
1031 (S_AND_B32 (S_MOV_B32 (i32 0xffff)), $src)
1032>;
1033
1034
1035
Valery Pykhtina34fb492016-08-30 15:20:31 +00001036//===----------------------------------------------------------------------===//
1037// SOPP Patterns
1038//===----------------------------------------------------------------------===//
1039
Matt Arsenault90c75932017-10-03 00:06:41 +00001040def : GCNPat <
Valery Pykhtina34fb492016-08-30 15:20:31 +00001041 (int_amdgcn_s_waitcnt i32:$simm16),
1042 (S_WAITCNT (as_i16imm $simm16))
1043>;
1044
Valery Pykhtina34fb492016-08-30 15:20:31 +00001045
1046//===----------------------------------------------------------------------===//
1047// Real target instructions, move this to the appropriate subtarget TD file
1048//===----------------------------------------------------------------------===//
1049
1050class Select_si<string opName> :
1051 SIMCInstr<opName, SIEncodingFamily.SI> {
1052 list<Predicate> AssemblerPredicates = [isSICI];
1053 string DecoderNamespace = "SICI";
1054}
1055
1056class SOP1_Real_si<bits<8> op, SOP1_Pseudo ps> :
1057 SOP1_Real<op, ps>,
1058 Select_si<ps.Mnemonic>;
1059
1060class SOP2_Real_si<bits<7> op, SOP2_Pseudo ps> :
1061 SOP2_Real<op, ps>,
1062 Select_si<ps.Mnemonic>;
1063
1064class SOPK_Real_si<bits<5> op, SOPK_Pseudo ps> :
1065 SOPK_Real32<op, ps>,
1066 Select_si<ps.Mnemonic>;
1067
1068def S_MOV_B32_si : SOP1_Real_si <0x03, S_MOV_B32>;
1069def S_MOV_B64_si : SOP1_Real_si <0x04, S_MOV_B64>;
1070def S_CMOV_B32_si : SOP1_Real_si <0x05, S_CMOV_B32>;
1071def S_CMOV_B64_si : SOP1_Real_si <0x06, S_CMOV_B64>;
1072def S_NOT_B32_si : SOP1_Real_si <0x07, S_NOT_B32>;
1073def S_NOT_B64_si : SOP1_Real_si <0x08, S_NOT_B64>;
1074def S_WQM_B32_si : SOP1_Real_si <0x09, S_WQM_B32>;
1075def S_WQM_B64_si : SOP1_Real_si <0x0a, S_WQM_B64>;
1076def S_BREV_B32_si : SOP1_Real_si <0x0b, S_BREV_B32>;
1077def S_BREV_B64_si : SOP1_Real_si <0x0c, S_BREV_B64>;
1078def S_BCNT0_I32_B32_si : SOP1_Real_si <0x0d, S_BCNT0_I32_B32>;
1079def S_BCNT0_I32_B64_si : SOP1_Real_si <0x0e, S_BCNT0_I32_B64>;
1080def S_BCNT1_I32_B32_si : SOP1_Real_si <0x0f, S_BCNT1_I32_B32>;
1081def S_BCNT1_I32_B64_si : SOP1_Real_si <0x10, S_BCNT1_I32_B64>;
1082def S_FF0_I32_B32_si : SOP1_Real_si <0x11, S_FF0_I32_B32>;
1083def S_FF0_I32_B64_si : SOP1_Real_si <0x12, S_FF0_I32_B64>;
1084def S_FF1_I32_B32_si : SOP1_Real_si <0x13, S_FF1_I32_B32>;
1085def S_FF1_I32_B64_si : SOP1_Real_si <0x14, S_FF1_I32_B64>;
1086def S_FLBIT_I32_B32_si : SOP1_Real_si <0x15, S_FLBIT_I32_B32>;
1087def S_FLBIT_I32_B64_si : SOP1_Real_si <0x16, S_FLBIT_I32_B64>;
1088def S_FLBIT_I32_si : SOP1_Real_si <0x17, S_FLBIT_I32>;
1089def S_FLBIT_I32_I64_si : SOP1_Real_si <0x18, S_FLBIT_I32_I64>;
1090def S_SEXT_I32_I8_si : SOP1_Real_si <0x19, S_SEXT_I32_I8>;
1091def S_SEXT_I32_I16_si : SOP1_Real_si <0x1a, S_SEXT_I32_I16>;
1092def S_BITSET0_B32_si : SOP1_Real_si <0x1b, S_BITSET0_B32>;
1093def S_BITSET0_B64_si : SOP1_Real_si <0x1c, S_BITSET0_B64>;
1094def S_BITSET1_B32_si : SOP1_Real_si <0x1d, S_BITSET1_B32>;
1095def S_BITSET1_B64_si : SOP1_Real_si <0x1e, S_BITSET1_B64>;
1096def S_GETPC_B64_si : SOP1_Real_si <0x1f, S_GETPC_B64>;
1097def S_SETPC_B64_si : SOP1_Real_si <0x20, S_SETPC_B64>;
1098def S_SWAPPC_B64_si : SOP1_Real_si <0x21, S_SWAPPC_B64>;
1099def S_RFE_B64_si : SOP1_Real_si <0x22, S_RFE_B64>;
1100def S_AND_SAVEEXEC_B64_si : SOP1_Real_si <0x24, S_AND_SAVEEXEC_B64>;
1101def S_OR_SAVEEXEC_B64_si : SOP1_Real_si <0x25, S_OR_SAVEEXEC_B64>;
1102def S_XOR_SAVEEXEC_B64_si : SOP1_Real_si <0x26, S_XOR_SAVEEXEC_B64>;
1103def S_ANDN2_SAVEEXEC_B64_si: SOP1_Real_si <0x27, S_ANDN2_SAVEEXEC_B64>;
1104def S_ORN2_SAVEEXEC_B64_si : SOP1_Real_si <0x28, S_ORN2_SAVEEXEC_B64>;
1105def S_NAND_SAVEEXEC_B64_si : SOP1_Real_si <0x29, S_NAND_SAVEEXEC_B64>;
1106def S_NOR_SAVEEXEC_B64_si : SOP1_Real_si <0x2a, S_NOR_SAVEEXEC_B64>;
1107def S_XNOR_SAVEEXEC_B64_si : SOP1_Real_si <0x2b, S_XNOR_SAVEEXEC_B64>;
1108def S_QUADMASK_B32_si : SOP1_Real_si <0x2c, S_QUADMASK_B32>;
1109def S_QUADMASK_B64_si : SOP1_Real_si <0x2d, S_QUADMASK_B64>;
1110def S_MOVRELS_B32_si : SOP1_Real_si <0x2e, S_MOVRELS_B32>;
1111def S_MOVRELS_B64_si : SOP1_Real_si <0x2f, S_MOVRELS_B64>;
1112def S_MOVRELD_B32_si : SOP1_Real_si <0x30, S_MOVRELD_B32>;
1113def S_MOVRELD_B64_si : SOP1_Real_si <0x31, S_MOVRELD_B64>;
1114def S_CBRANCH_JOIN_si : SOP1_Real_si <0x32, S_CBRANCH_JOIN>;
1115def S_MOV_REGRD_B32_si : SOP1_Real_si <0x33, S_MOV_REGRD_B32>;
1116def S_ABS_I32_si : SOP1_Real_si <0x34, S_ABS_I32>;
1117def S_MOV_FED_B32_si : SOP1_Real_si <0x35, S_MOV_FED_B32>;
1118
1119def S_ADD_U32_si : SOP2_Real_si <0x00, S_ADD_U32>;
1120def S_ADD_I32_si : SOP2_Real_si <0x02, S_ADD_I32>;
1121def S_SUB_U32_si : SOP2_Real_si <0x01, S_SUB_U32>;
1122def S_SUB_I32_si : SOP2_Real_si <0x03, S_SUB_I32>;
1123def S_ADDC_U32_si : SOP2_Real_si <0x04, S_ADDC_U32>;
1124def S_SUBB_U32_si : SOP2_Real_si <0x05, S_SUBB_U32>;
1125def S_MIN_I32_si : SOP2_Real_si <0x06, S_MIN_I32>;
1126def S_MIN_U32_si : SOP2_Real_si <0x07, S_MIN_U32>;
1127def S_MAX_I32_si : SOP2_Real_si <0x08, S_MAX_I32>;
1128def S_MAX_U32_si : SOP2_Real_si <0x09, S_MAX_U32>;
1129def S_CSELECT_B32_si : SOP2_Real_si <0x0a, S_CSELECT_B32>;
1130def S_CSELECT_B64_si : SOP2_Real_si <0x0b, S_CSELECT_B64>;
1131def S_AND_B32_si : SOP2_Real_si <0x0e, S_AND_B32>;
1132def S_AND_B64_si : SOP2_Real_si <0x0f, S_AND_B64>;
1133def S_OR_B32_si : SOP2_Real_si <0x10, S_OR_B32>;
1134def S_OR_B64_si : SOP2_Real_si <0x11, S_OR_B64>;
1135def S_XOR_B32_si : SOP2_Real_si <0x12, S_XOR_B32>;
1136def S_XOR_B64_si : SOP2_Real_si <0x13, S_XOR_B64>;
1137def S_ANDN2_B32_si : SOP2_Real_si <0x14, S_ANDN2_B32>;
1138def S_ANDN2_B64_si : SOP2_Real_si <0x15, S_ANDN2_B64>;
1139def S_ORN2_B32_si : SOP2_Real_si <0x16, S_ORN2_B32>;
1140def S_ORN2_B64_si : SOP2_Real_si <0x17, S_ORN2_B64>;
1141def S_NAND_B32_si : SOP2_Real_si <0x18, S_NAND_B32>;
1142def S_NAND_B64_si : SOP2_Real_si <0x19, S_NAND_B64>;
1143def S_NOR_B32_si : SOP2_Real_si <0x1a, S_NOR_B32>;
1144def S_NOR_B64_si : SOP2_Real_si <0x1b, S_NOR_B64>;
1145def S_XNOR_B32_si : SOP2_Real_si <0x1c, S_XNOR_B32>;
1146def S_XNOR_B64_si : SOP2_Real_si <0x1d, S_XNOR_B64>;
1147def S_LSHL_B32_si : SOP2_Real_si <0x1e, S_LSHL_B32>;
1148def S_LSHL_B64_si : SOP2_Real_si <0x1f, S_LSHL_B64>;
1149def S_LSHR_B32_si : SOP2_Real_si <0x20, S_LSHR_B32>;
1150def S_LSHR_B64_si : SOP2_Real_si <0x21, S_LSHR_B64>;
1151def S_ASHR_I32_si : SOP2_Real_si <0x22, S_ASHR_I32>;
1152def S_ASHR_I64_si : SOP2_Real_si <0x23, S_ASHR_I64>;
1153def S_BFM_B32_si : SOP2_Real_si <0x24, S_BFM_B32>;
1154def S_BFM_B64_si : SOP2_Real_si <0x25, S_BFM_B64>;
1155def S_MUL_I32_si : SOP2_Real_si <0x26, S_MUL_I32>;
1156def S_BFE_U32_si : SOP2_Real_si <0x27, S_BFE_U32>;
1157def S_BFE_I32_si : SOP2_Real_si <0x28, S_BFE_I32>;
1158def S_BFE_U64_si : SOP2_Real_si <0x29, S_BFE_U64>;
1159def S_BFE_I64_si : SOP2_Real_si <0x2a, S_BFE_I64>;
1160def S_CBRANCH_G_FORK_si : SOP2_Real_si <0x2b, S_CBRANCH_G_FORK>;
1161def S_ABSDIFF_I32_si : SOP2_Real_si <0x2c, S_ABSDIFF_I32>;
1162
1163def S_MOVK_I32_si : SOPK_Real_si <0x00, S_MOVK_I32>;
1164def S_CMOVK_I32_si : SOPK_Real_si <0x02, S_CMOVK_I32>;
1165def S_CMPK_EQ_I32_si : SOPK_Real_si <0x03, S_CMPK_EQ_I32>;
1166def S_CMPK_LG_I32_si : SOPK_Real_si <0x04, S_CMPK_LG_I32>;
1167def S_CMPK_GT_I32_si : SOPK_Real_si <0x05, S_CMPK_GT_I32>;
1168def S_CMPK_GE_I32_si : SOPK_Real_si <0x06, S_CMPK_GE_I32>;
1169def S_CMPK_LT_I32_si : SOPK_Real_si <0x07, S_CMPK_LT_I32>;
1170def S_CMPK_LE_I32_si : SOPK_Real_si <0x08, S_CMPK_LE_I32>;
1171def S_CMPK_EQ_U32_si : SOPK_Real_si <0x09, S_CMPK_EQ_U32>;
1172def S_CMPK_LG_U32_si : SOPK_Real_si <0x0a, S_CMPK_LG_U32>;
1173def S_CMPK_GT_U32_si : SOPK_Real_si <0x0b, S_CMPK_GT_U32>;
1174def S_CMPK_GE_U32_si : SOPK_Real_si <0x0c, S_CMPK_GE_U32>;
1175def S_CMPK_LT_U32_si : SOPK_Real_si <0x0d, S_CMPK_LT_U32>;
1176def S_CMPK_LE_U32_si : SOPK_Real_si <0x0e, S_CMPK_LE_U32>;
1177def S_ADDK_I32_si : SOPK_Real_si <0x0f, S_ADDK_I32>;
1178def S_MULK_I32_si : SOPK_Real_si <0x10, S_MULK_I32>;
1179def S_CBRANCH_I_FORK_si : SOPK_Real_si <0x11, S_CBRANCH_I_FORK>;
1180def S_GETREG_B32_si : SOPK_Real_si <0x12, S_GETREG_B32>;
1181def S_SETREG_B32_si : SOPK_Real_si <0x13, S_SETREG_B32>;
1182//def S_GETREG_REGRD_B32_si : SOPK_Real_si <0x14, S_GETREG_REGRD_B32>; // see pseudo for comments
1183def S_SETREG_IMM32_B32_si : SOPK_Real64<0x15, S_SETREG_IMM32_B32>,
1184 Select_si<S_SETREG_IMM32_B32.Mnemonic>;
1185
1186
1187class Select_vi<string opName> :
1188 SIMCInstr<opName, SIEncodingFamily.VI> {
1189 list<Predicate> AssemblerPredicates = [isVI];
1190 string DecoderNamespace = "VI";
1191}
1192
1193class SOP1_Real_vi<bits<8> op, SOP1_Pseudo ps> :
1194 SOP1_Real<op, ps>,
1195 Select_vi<ps.Mnemonic>;
1196
1197
1198class SOP2_Real_vi<bits<7> op, SOP2_Pseudo ps> :
1199 SOP2_Real<op, ps>,
1200 Select_vi<ps.Mnemonic>;
1201
1202class SOPK_Real_vi<bits<5> op, SOPK_Pseudo ps> :
1203 SOPK_Real32<op, ps>,
1204 Select_vi<ps.Mnemonic>;
1205
1206def S_MOV_B32_vi : SOP1_Real_vi <0x00, S_MOV_B32>;
1207def S_MOV_B64_vi : SOP1_Real_vi <0x01, S_MOV_B64>;
1208def S_CMOV_B32_vi : SOP1_Real_vi <0x02, S_CMOV_B32>;
1209def S_CMOV_B64_vi : SOP1_Real_vi <0x03, S_CMOV_B64>;
1210def S_NOT_B32_vi : SOP1_Real_vi <0x04, S_NOT_B32>;
1211def S_NOT_B64_vi : SOP1_Real_vi <0x05, S_NOT_B64>;
1212def S_WQM_B32_vi : SOP1_Real_vi <0x06, S_WQM_B32>;
1213def S_WQM_B64_vi : SOP1_Real_vi <0x07, S_WQM_B64>;
1214def S_BREV_B32_vi : SOP1_Real_vi <0x08, S_BREV_B32>;
1215def S_BREV_B64_vi : SOP1_Real_vi <0x09, S_BREV_B64>;
1216def S_BCNT0_I32_B32_vi : SOP1_Real_vi <0x0a, S_BCNT0_I32_B32>;
1217def S_BCNT0_I32_B64_vi : SOP1_Real_vi <0x0b, S_BCNT0_I32_B64>;
1218def S_BCNT1_I32_B32_vi : SOP1_Real_vi <0x0c, S_BCNT1_I32_B32>;
1219def S_BCNT1_I32_B64_vi : SOP1_Real_vi <0x0d, S_BCNT1_I32_B64>;
1220def S_FF0_I32_B32_vi : SOP1_Real_vi <0x0e, S_FF0_I32_B32>;
1221def S_FF0_I32_B64_vi : SOP1_Real_vi <0x0f, S_FF0_I32_B64>;
1222def S_FF1_I32_B32_vi : SOP1_Real_vi <0x10, S_FF1_I32_B32>;
1223def S_FF1_I32_B64_vi : SOP1_Real_vi <0x11, S_FF1_I32_B64>;
1224def S_FLBIT_I32_B32_vi : SOP1_Real_vi <0x12, S_FLBIT_I32_B32>;
1225def S_FLBIT_I32_B64_vi : SOP1_Real_vi <0x13, S_FLBIT_I32_B64>;
1226def S_FLBIT_I32_vi : SOP1_Real_vi <0x14, S_FLBIT_I32>;
1227def S_FLBIT_I32_I64_vi : SOP1_Real_vi <0x15, S_FLBIT_I32_I64>;
1228def S_SEXT_I32_I8_vi : SOP1_Real_vi <0x16, S_SEXT_I32_I8>;
1229def S_SEXT_I32_I16_vi : SOP1_Real_vi <0x17, S_SEXT_I32_I16>;
1230def S_BITSET0_B32_vi : SOP1_Real_vi <0x18, S_BITSET0_B32>;
1231def S_BITSET0_B64_vi : SOP1_Real_vi <0x19, S_BITSET0_B64>;
1232def S_BITSET1_B32_vi : SOP1_Real_vi <0x1a, S_BITSET1_B32>;
1233def S_BITSET1_B64_vi : SOP1_Real_vi <0x1b, S_BITSET1_B64>;
1234def S_GETPC_B64_vi : SOP1_Real_vi <0x1c, S_GETPC_B64>;
1235def S_SETPC_B64_vi : SOP1_Real_vi <0x1d, S_SETPC_B64>;
1236def S_SWAPPC_B64_vi : SOP1_Real_vi <0x1e, S_SWAPPC_B64>;
1237def S_RFE_B64_vi : SOP1_Real_vi <0x1f, S_RFE_B64>;
1238def S_AND_SAVEEXEC_B64_vi : SOP1_Real_vi <0x20, S_AND_SAVEEXEC_B64>;
1239def S_OR_SAVEEXEC_B64_vi : SOP1_Real_vi <0x21, S_OR_SAVEEXEC_B64>;
1240def S_XOR_SAVEEXEC_B64_vi : SOP1_Real_vi <0x22, S_XOR_SAVEEXEC_B64>;
1241def S_ANDN2_SAVEEXEC_B64_vi: SOP1_Real_vi <0x23, S_ANDN2_SAVEEXEC_B64>;
1242def S_ORN2_SAVEEXEC_B64_vi : SOP1_Real_vi <0x24, S_ORN2_SAVEEXEC_B64>;
1243def S_NAND_SAVEEXEC_B64_vi : SOP1_Real_vi <0x25, S_NAND_SAVEEXEC_B64>;
1244def S_NOR_SAVEEXEC_B64_vi : SOP1_Real_vi <0x26, S_NOR_SAVEEXEC_B64>;
1245def S_XNOR_SAVEEXEC_B64_vi : SOP1_Real_vi <0x27, S_XNOR_SAVEEXEC_B64>;
1246def S_QUADMASK_B32_vi : SOP1_Real_vi <0x28, S_QUADMASK_B32>;
1247def S_QUADMASK_B64_vi : SOP1_Real_vi <0x29, S_QUADMASK_B64>;
1248def S_MOVRELS_B32_vi : SOP1_Real_vi <0x2a, S_MOVRELS_B32>;
1249def S_MOVRELS_B64_vi : SOP1_Real_vi <0x2b, S_MOVRELS_B64>;
1250def S_MOVRELD_B32_vi : SOP1_Real_vi <0x2c, S_MOVRELD_B32>;
1251def S_MOVRELD_B64_vi : SOP1_Real_vi <0x2d, S_MOVRELD_B64>;
1252def S_CBRANCH_JOIN_vi : SOP1_Real_vi <0x2e, S_CBRANCH_JOIN>;
1253def S_MOV_REGRD_B32_vi : SOP1_Real_vi <0x2f, S_MOV_REGRD_B32>;
1254def S_ABS_I32_vi : SOP1_Real_vi <0x30, S_ABS_I32>;
1255def S_MOV_FED_B32_vi : SOP1_Real_vi <0x31, S_MOV_FED_B32>;
Matt Arsenaultcc88ce32016-10-12 18:00:51 +00001256def S_SET_GPR_IDX_IDX_vi : SOP1_Real_vi <0x32, S_SET_GPR_IDX_IDX>;
Valery Pykhtina34fb492016-08-30 15:20:31 +00001257
1258def S_ADD_U32_vi : SOP2_Real_vi <0x00, S_ADD_U32>;
1259def S_ADD_I32_vi : SOP2_Real_vi <0x02, S_ADD_I32>;
1260def S_SUB_U32_vi : SOP2_Real_vi <0x01, S_SUB_U32>;
1261def S_SUB_I32_vi : SOP2_Real_vi <0x03, S_SUB_I32>;
1262def S_ADDC_U32_vi : SOP2_Real_vi <0x04, S_ADDC_U32>;
1263def S_SUBB_U32_vi : SOP2_Real_vi <0x05, S_SUBB_U32>;
1264def S_MIN_I32_vi : SOP2_Real_vi <0x06, S_MIN_I32>;
1265def S_MIN_U32_vi : SOP2_Real_vi <0x07, S_MIN_U32>;
1266def S_MAX_I32_vi : SOP2_Real_vi <0x08, S_MAX_I32>;
1267def S_MAX_U32_vi : SOP2_Real_vi <0x09, S_MAX_U32>;
1268def S_CSELECT_B32_vi : SOP2_Real_vi <0x0a, S_CSELECT_B32>;
1269def S_CSELECT_B64_vi : SOP2_Real_vi <0x0b, S_CSELECT_B64>;
1270def S_AND_B32_vi : SOP2_Real_vi <0x0c, S_AND_B32>;
1271def S_AND_B64_vi : SOP2_Real_vi <0x0d, S_AND_B64>;
1272def S_OR_B32_vi : SOP2_Real_vi <0x0e, S_OR_B32>;
1273def S_OR_B64_vi : SOP2_Real_vi <0x0f, S_OR_B64>;
1274def S_XOR_B32_vi : SOP2_Real_vi <0x10, S_XOR_B32>;
1275def S_XOR_B64_vi : SOP2_Real_vi <0x11, S_XOR_B64>;
1276def S_ANDN2_B32_vi : SOP2_Real_vi <0x12, S_ANDN2_B32>;
1277def S_ANDN2_B64_vi : SOP2_Real_vi <0x13, S_ANDN2_B64>;
1278def S_ORN2_B32_vi : SOP2_Real_vi <0x14, S_ORN2_B32>;
1279def S_ORN2_B64_vi : SOP2_Real_vi <0x15, S_ORN2_B64>;
1280def S_NAND_B32_vi : SOP2_Real_vi <0x16, S_NAND_B32>;
1281def S_NAND_B64_vi : SOP2_Real_vi <0x17, S_NAND_B64>;
1282def S_NOR_B32_vi : SOP2_Real_vi <0x18, S_NOR_B32>;
1283def S_NOR_B64_vi : SOP2_Real_vi <0x19, S_NOR_B64>;
1284def S_XNOR_B32_vi : SOP2_Real_vi <0x1a, S_XNOR_B32>;
1285def S_XNOR_B64_vi : SOP2_Real_vi <0x1b, S_XNOR_B64>;
1286def S_LSHL_B32_vi : SOP2_Real_vi <0x1c, S_LSHL_B32>;
1287def S_LSHL_B64_vi : SOP2_Real_vi <0x1d, S_LSHL_B64>;
1288def S_LSHR_B32_vi : SOP2_Real_vi <0x1e, S_LSHR_B32>;
1289def S_LSHR_B64_vi : SOP2_Real_vi <0x1f, S_LSHR_B64>;
1290def S_ASHR_I32_vi : SOP2_Real_vi <0x20, S_ASHR_I32>;
1291def S_ASHR_I64_vi : SOP2_Real_vi <0x21, S_ASHR_I64>;
1292def S_BFM_B32_vi : SOP2_Real_vi <0x22, S_BFM_B32>;
1293def S_BFM_B64_vi : SOP2_Real_vi <0x23, S_BFM_B64>;
1294def S_MUL_I32_vi : SOP2_Real_vi <0x24, S_MUL_I32>;
1295def S_BFE_U32_vi : SOP2_Real_vi <0x25, S_BFE_U32>;
1296def S_BFE_I32_vi : SOP2_Real_vi <0x26, S_BFE_I32>;
1297def S_BFE_U64_vi : SOP2_Real_vi <0x27, S_BFE_U64>;
1298def S_BFE_I64_vi : SOP2_Real_vi <0x28, S_BFE_I64>;
1299def S_CBRANCH_G_FORK_vi : SOP2_Real_vi <0x29, S_CBRANCH_G_FORK>;
1300def S_ABSDIFF_I32_vi : SOP2_Real_vi <0x2a, S_ABSDIFF_I32>;
Matt Arsenault9be7b0d2017-02-27 18:49:11 +00001301def S_PACK_LL_B32_B16_vi : SOP2_Real_vi <0x32, S_PACK_LL_B32_B16>;
1302def S_PACK_LH_B32_B16_vi : SOP2_Real_vi <0x33, S_PACK_LH_B32_B16>;
1303def S_PACK_HH_B32_B16_vi : SOP2_Real_vi <0x34, S_PACK_HH_B32_B16>;
Dmitry Preobrazhensky14104e02017-04-12 17:10:07 +00001304def S_RFE_RESTORE_B64_vi : SOP2_Real_vi <0x2b, S_RFE_RESTORE_B64>;
Valery Pykhtina34fb492016-08-30 15:20:31 +00001305
1306def S_MOVK_I32_vi : SOPK_Real_vi <0x00, S_MOVK_I32>;
1307def S_CMOVK_I32_vi : SOPK_Real_vi <0x01, S_CMOVK_I32>;
1308def S_CMPK_EQ_I32_vi : SOPK_Real_vi <0x02, S_CMPK_EQ_I32>;
1309def S_CMPK_LG_I32_vi : SOPK_Real_vi <0x03, S_CMPK_LG_I32>;
1310def S_CMPK_GT_I32_vi : SOPK_Real_vi <0x04, S_CMPK_GT_I32>;
1311def S_CMPK_GE_I32_vi : SOPK_Real_vi <0x05, S_CMPK_GE_I32>;
1312def S_CMPK_LT_I32_vi : SOPK_Real_vi <0x06, S_CMPK_LT_I32>;
1313def S_CMPK_LE_I32_vi : SOPK_Real_vi <0x07, S_CMPK_LE_I32>;
1314def S_CMPK_EQ_U32_vi : SOPK_Real_vi <0x08, S_CMPK_EQ_U32>;
1315def S_CMPK_LG_U32_vi : SOPK_Real_vi <0x09, S_CMPK_LG_U32>;
1316def S_CMPK_GT_U32_vi : SOPK_Real_vi <0x0A, S_CMPK_GT_U32>;
1317def S_CMPK_GE_U32_vi : SOPK_Real_vi <0x0B, S_CMPK_GE_U32>;
1318def S_CMPK_LT_U32_vi : SOPK_Real_vi <0x0C, S_CMPK_LT_U32>;
1319def S_CMPK_LE_U32_vi : SOPK_Real_vi <0x0D, S_CMPK_LE_U32>;
1320def S_ADDK_I32_vi : SOPK_Real_vi <0x0E, S_ADDK_I32>;
1321def S_MULK_I32_vi : SOPK_Real_vi <0x0F, S_MULK_I32>;
1322def S_CBRANCH_I_FORK_vi : SOPK_Real_vi <0x10, S_CBRANCH_I_FORK>;
1323def S_GETREG_B32_vi : SOPK_Real_vi <0x11, S_GETREG_B32>;
1324def S_SETREG_B32_vi : SOPK_Real_vi <0x12, S_SETREG_B32>;
1325//def S_GETREG_REGRD_B32_vi : SOPK_Real_vi <0x13, S_GETREG_REGRD_B32>; // see pseudo for comments
1326def S_SETREG_IMM32_B32_vi : SOPK_Real64<0x14, S_SETREG_IMM32_B32>,
Tom Stellard2add8a12016-09-06 20:00:26 +00001327 Select_vi<S_SETREG_IMM32_B32.Mnemonic>;
Dmitry Preobrazhenskyf20aff52018-04-06 16:35:11 +00001328
1329//===----------------------------------------------------------------------===//
1330// SOP1 - GFX9.
1331//===----------------------------------------------------------------------===//
1332
1333def S_ANDN1_SAVEEXEC_B64_vi : SOP1_Real_vi<0x33, S_ANDN1_SAVEEXEC_B64>;
1334def S_ORN1_SAVEEXEC_B64_vi : SOP1_Real_vi<0x34, S_ORN1_SAVEEXEC_B64>;
1335def S_ANDN1_WREXEC_B64_vi : SOP1_Real_vi<0x35, S_ANDN1_WREXEC_B64>;
1336def S_ANDN2_WREXEC_B64_vi : SOP1_Real_vi<0x36, S_ANDN2_WREXEC_B64>;
1337def S_BITREPLICATE_B64_B32_vi : SOP1_Real_vi<0x37, S_BITREPLICATE_B64_B32>;