blob: 561c2008354742624ce0fa1dacd3e021e1dfd858 [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- X86.td - Target definition file for the Intel X86 --*- tablegen -*-===//
Michael J. Spencerb88784c2011-04-14 14:33:36 +00002//
John Criswell29265fe2003-10-21 15:17:13 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Michael J. Spencerb88784c2011-04-14 14:33:36 +00007//
John Criswell29265fe2003-10-21 15:17:13 +00008//===----------------------------------------------------------------------===//
Chris Lattner5da8e802003-08-03 15:47:49 +00009//
Craig Topper271064e2011-10-11 06:44:02 +000010// This is a target description file for the Intel i386 architecture, referred
11// to here as the "X86" architecture.
Chris Lattner5da8e802003-08-03 15:47:49 +000012//
13//===----------------------------------------------------------------------===//
14
Chris Lattner25510802003-08-04 04:59:56 +000015// Get the target-independent interfaces which we are implementing...
Chris Lattner5da8e802003-08-03 15:47:49 +000016//
Evan Cheng977e7be2008-11-24 07:34:46 +000017include "llvm/Target/Target.td"
Chris Lattner5da8e802003-08-03 15:47:49 +000018
19//===----------------------------------------------------------------------===//
Anitha Boyapati426feb62012-08-16 03:50:04 +000020// X86 Subtarget state
Evan Cheng13bcc6c2011-07-07 21:06:52 +000021//
22
23def Mode64Bit : SubtargetFeature<"64bit-mode", "In64BitMode", "true",
24 "64-bit mode (x86_64)">;
Craig Topper3c80d622014-01-06 04:55:54 +000025def Mode32Bit : SubtargetFeature<"32bit-mode", "In32BitMode", "true",
26 "32-bit mode (80386)">;
27def Mode16Bit : SubtargetFeature<"16bit-mode", "In16BitMode", "true",
28 "16-bit mode (i8086)">;
Evan Cheng13bcc6c2011-07-07 21:06:52 +000029
30//===----------------------------------------------------------------------===//
Anitha Boyapati426feb62012-08-16 03:50:04 +000031// X86 Subtarget features
Bill Wendlinge6182262007-05-04 20:38:40 +000032//===----------------------------------------------------------------------===//
Chris Lattnercc8c5812009-09-02 05:53:04 +000033
34def FeatureCMOV : SubtargetFeature<"cmov","HasCMov", "true",
35 "Enable conditional move instructions">;
36
Benjamin Kramer2f489232010-12-04 20:32:23 +000037def FeaturePOPCNT : SubtargetFeature<"popcnt", "HasPOPCNT", "true",
38 "Support POPCNT instruction">;
39
David Greene206351a2010-01-11 16:29:42 +000040
Bill Wendlinge6182262007-05-04 20:38:40 +000041def FeatureMMX : SubtargetFeature<"mmx","X86SSELevel", "MMX",
42 "Enable MMX instructions">;
43def FeatureSSE1 : SubtargetFeature<"sse", "X86SSELevel", "SSE1",
44 "Enable SSE instructions",
Chris Lattnercc8c5812009-09-02 05:53:04 +000045 // SSE codegen depends on cmovs, and all
Michael J. Spencerb88784c2011-04-14 14:33:36 +000046 // SSE1+ processors support them.
Chris Lattnercc8c5812009-09-02 05:53:04 +000047 [FeatureMMX, FeatureCMOV]>;
Bill Wendlinge6182262007-05-04 20:38:40 +000048def FeatureSSE2 : SubtargetFeature<"sse2", "X86SSELevel", "SSE2",
49 "Enable SSE2 instructions",
50 [FeatureSSE1]>;
51def FeatureSSE3 : SubtargetFeature<"sse3", "X86SSELevel", "SSE3",
52 "Enable SSE3 instructions",
53 [FeatureSSE2]>;
54def FeatureSSSE3 : SubtargetFeature<"ssse3", "X86SSELevel", "SSSE3",
55 "Enable SSSE3 instructions",
56 [FeatureSSE3]>;
Rafael Espindola94a2c562013-08-23 20:21:34 +000057def FeatureSSE41 : SubtargetFeature<"sse4.1", "X86SSELevel", "SSE41",
Nate Begemane14fdfa2008-02-03 07:18:54 +000058 "Enable SSE 4.1 instructions",
59 [FeatureSSSE3]>;
Rafael Espindola94a2c562013-08-23 20:21:34 +000060def FeatureSSE42 : SubtargetFeature<"sse4.2", "X86SSELevel", "SSE42",
Nate Begemane14fdfa2008-02-03 07:18:54 +000061 "Enable SSE 4.2 instructions",
Craig Topper7bd33052011-12-29 15:51:45 +000062 [FeatureSSE41]>;
Bill Wendlinge6182262007-05-04 20:38:40 +000063def Feature3DNow : SubtargetFeature<"3dnow", "X863DNowLevel", "ThreeDNow",
Michael J. Spencer30088ba2011-04-15 00:32:41 +000064 "Enable 3DNow! instructions",
65 [FeatureMMX]>;
Bill Wendlinge6182262007-05-04 20:38:40 +000066def Feature3DNowA : SubtargetFeature<"3dnowa", "X863DNowLevel", "ThreeDNowA",
Bill Wendlingf985c492007-05-06 07:56:19 +000067 "Enable 3DNow! Athlon instructions",
68 [Feature3DNow]>;
Dan Gohman74037512009-02-03 00:04:43 +000069// All x86-64 hardware has SSE2, but we don't mark SSE2 as an implied
70// feature, because SSE2 can be disabled (e.g. for compiling OS kernels)
71// without disabling 64-bit mode.
Bill Wendlingf985c492007-05-06 07:56:19 +000072def Feature64Bit : SubtargetFeature<"64bit", "HasX86_64", "true",
Chris Lattner77f7dba2010-03-14 22:24:34 +000073 "Support 64-bit instructions",
74 [FeatureCMOV]>;
Nick Lewycky3be42b82013-10-05 20:11:44 +000075def FeatureCMPXCHG16B : SubtargetFeature<"cx16", "HasCmpxchg16b", "true",
Eli Friedman5e570422011-08-26 21:21:21 +000076 "64-bit with cmpxchg16b",
77 [Feature64Bit]>;
Evan Cheng4c91aa32009-01-02 05:35:45 +000078def FeatureSlowBTMem : SubtargetFeature<"slow-bt-mem", "IsBTMemSlow", "true",
79 "Bit testing of memory is slow">;
Ekaterina Romanovad5fa5542013-11-21 23:21:26 +000080def FeatureSlowSHLD : SubtargetFeature<"slow-shld", "IsSHLDSlow", "true",
81 "SHLD instruction is slow">;
Evan Cheng738b0f92010-04-01 05:58:17 +000082def FeatureFastUAMem : SubtargetFeature<"fast-unaligned-mem",
83 "IsUAMemFast", "true",
84 "Fast unaligned memory access">;
Stefanus Du Toit96180b52009-05-26 21:04:35 +000085def FeatureSSE4A : SubtargetFeature<"sse4a", "HasSSE4A", "true",
Craig Toppera5d1fc22011-12-30 07:16:00 +000086 "Support SSE 4a instructions",
87 [FeatureSSE3]>;
Evan Chengff1beda2006-10-06 09:17:41 +000088
Craig Topperf287a452012-01-09 09:02:13 +000089def FeatureAVX : SubtargetFeature<"avx", "X86SSELevel", "AVX",
90 "Enable AVX instructions",
91 [FeatureSSE42]>;
92def FeatureAVX2 : SubtargetFeature<"avx2", "X86SSELevel", "AVX2",
Craig Topper228d9132011-10-30 19:57:21 +000093 "Enable AVX2 instructions",
94 [FeatureAVX]>;
Craig Topper5c94bb82013-08-21 03:57:57 +000095def FeatureAVX512 : SubtargetFeature<"avx512f", "X86SSELevel", "AVX512F",
Elena Demikhovsky8cfb43f2013-07-24 11:02:47 +000096 "Enable AVX-512 instructions",
97 [FeatureAVX2]>;
Craig Topper5c94bb82013-08-21 03:57:57 +000098def FeatureERI : SubtargetFeature<"avx512er", "HasERI", "true",
Elena Demikhovsky003e7d72013-07-28 08:28:38 +000099 "Enable AVX-512 Exponential and Reciprocal Instructions",
100 [FeatureAVX512]>;
Craig Topper5c94bb82013-08-21 03:57:57 +0000101def FeatureCDI : SubtargetFeature<"avx512cd", "HasCDI", "true",
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000102 "Enable AVX-512 Conflict Detection Instructions",
103 [FeatureAVX512]>;
Craig Topper5c94bb82013-08-21 03:57:57 +0000104def FeaturePFI : SubtargetFeature<"avx512pf", "HasPFI", "true",
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000105 "Enable AVX-512 PreFetch Instructions",
106 [FeatureAVX512]>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000107def FeatureDQI : SubtargetFeature<"avx512dq", "HasDQI", "true",
108 "Enable AVX-512 Doubleword and Quadword Instructions",
109 [FeatureAVX512]>;
110def FeatureBWI : SubtargetFeature<"avx512bw", "HasBWI", "true",
111 "Enable AVX-512 Byte and Word Instructions",
112 [FeatureAVX512]>;
113def FeatureVLX : SubtargetFeature<"avx512vl", "HasVLX", "true",
114 "Enable AVX-512 Vector Length eXtensions",
115 [FeatureAVX512]>;
Benjamin Kramera0396e42012-05-31 14:34:17 +0000116def FeaturePCLMUL : SubtargetFeature<"pclmul", "HasPCLMUL", "true",
117 "Enable packed carry-less multiplication instructions",
Craig Topper29dd1482012-05-01 05:28:32 +0000118 [FeatureSSE2]>;
Craig Topper79dbb0c2012-06-03 18:58:46 +0000119def FeatureFMA : SubtargetFeature<"fma", "HasFMA", "true",
Craig Toppere1bd0512011-12-29 19:46:19 +0000120 "Enable three-operand fused multiple-add",
121 [FeatureAVX]>;
David Greene8f6f72c2009-06-26 22:46:54 +0000122def FeatureFMA4 : SubtargetFeature<"fma4", "HasFMA4", "true",
Craig Toppera5d1fc22011-12-30 07:16:00 +0000123 "Enable four-operand fused multiple-add",
Craig Topperbae0e9e2012-05-01 06:54:48 +0000124 [FeatureAVX, FeatureSSE4A]>;
Craig Toppera5d1fc22011-12-30 07:16:00 +0000125def FeatureXOP : SubtargetFeature<"xop", "HasXOP", "true",
Craig Topper43518cc2012-05-01 05:41:41 +0000126 "Enable XOP instructions",
Anitha Boyapatiaf3e9832012-08-16 04:04:02 +0000127 [FeatureFMA4]>;
David Greene206351a2010-01-11 16:29:42 +0000128def FeatureVectorUAMem : SubtargetFeature<"vector-unaligned-mem",
129 "HasVectorUAMem", "true",
130 "Allow unaligned memory operands on vector/SIMD instructions">;
Eric Christopher2ef63182010-04-02 21:54:27 +0000131def FeatureAES : SubtargetFeature<"aes", "HasAES", "true",
Craig Topper29dd1482012-05-01 05:28:32 +0000132 "Enable AES instructions",
133 [FeatureSSE2]>;
Yunzhong Gaodd36e932013-09-24 18:21:52 +0000134def FeatureTBM : SubtargetFeature<"tbm", "HasTBM", "true",
135 "Enable TBM instructions">;
Craig Topper786bdb92011-10-03 17:28:23 +0000136def FeatureMOVBE : SubtargetFeature<"movbe", "HasMOVBE", "true",
137 "Support MOVBE instruction">;
Rafael Espindola94a2c562013-08-23 20:21:34 +0000138def FeatureRDRAND : SubtargetFeature<"rdrnd", "HasRDRAND", "true",
Craig Topper786bdb92011-10-03 17:28:23 +0000139 "Support RDRAND instruction">;
Craig Topperfe9179f2011-10-09 07:31:39 +0000140def FeatureF16C : SubtargetFeature<"f16c", "HasF16C", "true",
Craig Toppera6d204e2013-09-16 04:29:58 +0000141 "Support 16-bit floating point conversion instructions",
142 [FeatureAVX]>;
Craig Topper228d9132011-10-30 19:57:21 +0000143def FeatureFSGSBase : SubtargetFeature<"fsgsbase", "HasFSGSBase", "true",
144 "Support FS/GS Base instructions">;
Craig Topper271064e2011-10-11 06:44:02 +0000145def FeatureLZCNT : SubtargetFeature<"lzcnt", "HasLZCNT", "true",
146 "Support LZCNT instruction">;
Craig Topper3657fe42011-10-14 03:21:46 +0000147def FeatureBMI : SubtargetFeature<"bmi", "HasBMI", "true",
148 "Support BMI instructions">;
Craig Topperaea148c2011-10-16 07:55:05 +0000149def FeatureBMI2 : SubtargetFeature<"bmi2", "HasBMI2", "true",
150 "Support BMI2 instructions">;
Michael Liao73cffdd2012-11-08 07:28:54 +0000151def FeatureRTM : SubtargetFeature<"rtm", "HasRTM", "true",
152 "Support RTM instructions">;
Michael Liaoe344ec92013-03-26 22:46:02 +0000153def FeatureHLE : SubtargetFeature<"hle", "HasHLE", "true",
154 "Support HLE">;
Kay Tiong Khoof809c642013-02-14 19:08:21 +0000155def FeatureADX : SubtargetFeature<"adx", "HasADX", "true",
156 "Support ADX instructions">;
Ben Langmuir16501752013-09-12 15:51:31 +0000157def FeatureSHA : SubtargetFeature<"sha", "HasSHA", "true",
158 "Enable SHA instructions",
159 [FeatureSSE2]>;
Kevin Enderby0d928a12014-07-31 23:57:38 +0000160def FeatureSGX : SubtargetFeature<"sgx", "HasSGX", "true",
161 "Support SGX instructions">;
Michael Liao5173ee02013-03-26 17:47:11 +0000162def FeaturePRFCHW : SubtargetFeature<"prfchw", "HasPRFCHW", "true",
163 "Support PRFCHW instructions">;
Michael Liaoa486a112013-03-28 23:41:26 +0000164def FeatureRDSEED : SubtargetFeature<"rdseed", "HasRDSEED", "true",
165 "Support RDSEED instruction">;
Robert Khasanov98441b62014-08-21 09:16:12 +0000166def FeatureSMAP : SubtargetFeature<"smap", "HasSMAP", "true",
167 "Support SMAP instructions">;
Evan Cheng1b81fdd2012-02-07 22:50:41 +0000168def FeatureLeaForSP : SubtargetFeature<"lea-sp", "UseLeaForSP", "true",
169 "Use LEA for adjusting the stack pointer">;
Preston Gurdcdf540d2012-09-04 18:22:17 +0000170def FeatureSlowDivide : SubtargetFeature<"idiv-to-divb",
Preston Gurda01daac2013-01-08 18:27:24 +0000171 "HasSlowDivide", "true",
172 "Use small divide for positive values less than 256">;
173def FeaturePadShortFunctions : SubtargetFeature<"pad-short-functions",
174 "PadShortFunctions", "true",
175 "Pad short functions">;
Preston Gurd663e6f92013-03-27 19:14:02 +0000176def FeatureCallRegIndirect : SubtargetFeature<"call-reg-indirect",
177 "CallRegIndirect", "true",
178 "Call register indirect">;
Preston Gurd8b7ab4b2013-04-25 20:29:37 +0000179def FeatureLEAUsesAG : SubtargetFeature<"lea-uses-ag", "LEAUsesAG", "true",
180 "LEA instruction needs inputs at AG stage">;
Alexey Volkov6226de62014-05-20 08:55:50 +0000181def FeatureSlowLEA : SubtargetFeature<"slow-lea", "SlowLEA", "true",
182 "LEA instruction with certain arguments is slow">;
Alexey Volkov5260dba2014-06-09 11:40:41 +0000183def FeatureSlowIncDec : SubtargetFeature<"slow-incdec", "SlowIncDec", "true",
184 "INC and DEC instructions are slower than ADD and SUB">;
Sanjay Patel957efc232014-10-24 17:02:16 +0000185def FeatureUseSqrtEst : SubtargetFeature<"use-sqrt-est", "UseSqrtEst", "true",
186 "Use RSQRT* to optimize square root calculations">;
David Greene8f6f72c2009-06-26 22:46:54 +0000187
Evan Chengff1beda2006-10-06 09:17:41 +0000188//===----------------------------------------------------------------------===//
189// X86 processors supported.
190//===----------------------------------------------------------------------===//
191
Andrew Trick8523b162012-02-01 23:20:51 +0000192include "X86Schedule.td"
193
194def ProcIntelAtom : SubtargetFeature<"atom", "X86ProcFamily", "IntelAtom",
195 "Intel Atom processors">;
Preston Gurd3fe264d2013-09-13 19:23:28 +0000196def ProcIntelSLM : SubtargetFeature<"slm", "X86ProcFamily", "IntelSLM",
197 "Intel Silvermont processors">;
Andrew Trick8523b162012-02-01 23:20:51 +0000198
Evan Chengff1beda2006-10-06 09:17:41 +0000199class Proc<string Name, list<SubtargetFeature> Features>
Andrew Trick87255e32012-07-07 04:00:00 +0000200 : ProcessorModel<Name, GenericModel, Features>;
Andrew Trick8523b162012-02-01 23:20:51 +0000201
Evan Chengff1beda2006-10-06 09:17:41 +0000202def : Proc<"generic", []>;
203def : Proc<"i386", []>;
204def : Proc<"i486", []>;
Dale Johannesen28106752008-10-14 22:06:33 +0000205def : Proc<"i586", []>;
Evan Chengff1beda2006-10-06 09:17:41 +0000206def : Proc<"pentium", []>;
207def : Proc<"pentium-mmx", [FeatureMMX]>;
208def : Proc<"i686", []>;
Chris Lattnercc8c5812009-09-02 05:53:04 +0000209def : Proc<"pentiumpro", [FeatureCMOV]>;
210def : Proc<"pentium2", [FeatureMMX, FeatureCMOV]>;
Bill Wendling3fb7fdf2007-05-22 05:15:37 +0000211def : Proc<"pentium3", [FeatureSSE1]>;
Michael J. Spencer99737382011-05-03 03:42:50 +0000212def : Proc<"pentium3m", [FeatureSSE1, FeatureSlowBTMem]>;
Evan Cheng4c91aa32009-01-02 05:35:45 +0000213def : Proc<"pentium-m", [FeatureSSE2, FeatureSlowBTMem]>;
Bill Wendling3fb7fdf2007-05-22 05:15:37 +0000214def : Proc<"pentium4", [FeatureSSE2]>;
Michael J. Spencer99737382011-05-03 03:42:50 +0000215def : Proc<"pentium4m", [FeatureSSE2, FeatureSlowBTMem]>;
Chandler Carruth32908d72014-05-07 17:37:03 +0000216
Jakob Stoklund Olesen1ac7e662013-03-26 22:19:12 +0000217// Intel Core Duo.
218def : ProcessorModel<"yonah", SandyBridgeModel,
219 [FeatureSSE3, FeatureSlowBTMem]>;
220
221// NetBurst.
222def : Proc<"prescott", [FeatureSSE3, FeatureSlowBTMem]>;
223def : Proc<"nocona", [FeatureSSE3, FeatureCMPXCHG16B, FeatureSlowBTMem]>;
224
225// Intel Core 2 Solo/Duo.
226def : ProcessorModel<"core2", SandyBridgeModel,
227 [FeatureSSSE3, FeatureCMPXCHG16B, FeatureSlowBTMem]>;
228def : ProcessorModel<"penryn", SandyBridgeModel,
229 [FeatureSSE41, FeatureCMPXCHG16B, FeatureSlowBTMem]>;
230
231// Atom.
232def : ProcessorModel<"atom", AtomModel,
233 [ProcIntelAtom, FeatureSSSE3, FeatureCMPXCHG16B,
234 FeatureMOVBE, FeatureSlowBTMem, FeatureLeaForSP,
Preston Gurd663e6f92013-03-27 19:14:02 +0000235 FeatureSlowDivide,
236 FeatureCallRegIndirect,
Preston Gurd8b7ab4b2013-04-25 20:29:37 +0000237 FeatureLEAUsesAG,
Preston Gurd663e6f92013-03-27 19:14:02 +0000238 FeaturePadShortFunctions]>;
Jakob Stoklund Olesen1ac7e662013-03-26 22:19:12 +0000239
Preston Gurd3fe264d2013-09-13 19:23:28 +0000240// Atom Silvermont.
241def : ProcessorModel<"slm", SLMModel, [ProcIntelSLM,
242 FeatureSSE42, FeatureCMPXCHG16B,
243 FeatureMOVBE, FeaturePOPCNT,
244 FeaturePCLMUL, FeatureAES,
245 FeatureCallRegIndirect,
246 FeaturePRFCHW,
Alexey Volkov5260dba2014-06-09 11:40:41 +0000247 FeatureSlowLEA, FeatureSlowIncDec,
Alexey Volkov1051f042014-03-07 09:03:49 +0000248 FeatureSlowBTMem, FeatureFastUAMem]>;
Eric Christopher2ef63182010-04-02 21:54:27 +0000249// "Arrandale" along with corei3 and corei5
Jakob Stoklund Olesen1ac7e662013-03-26 22:19:12 +0000250def : ProcessorModel<"corei7", SandyBridgeModel,
251 [FeatureSSE42, FeatureCMPXCHG16B, FeatureSlowBTMem,
252 FeatureFastUAMem, FeaturePOPCNT, FeatureAES]>;
253
254def : ProcessorModel<"nehalem", SandyBridgeModel,
255 [FeatureSSE42, FeatureCMPXCHG16B, FeatureSlowBTMem,
256 FeatureFastUAMem, FeaturePOPCNT]>;
Eric Christopher2ef63182010-04-02 21:54:27 +0000257// Westmere is a similar machine to nehalem with some additional features.
258// Westmere is the corei3/i5/i7 path from nehalem to sandybridge
Jakob Stoklund Olesen1ac7e662013-03-26 22:19:12 +0000259def : ProcessorModel<"westmere", SandyBridgeModel,
260 [FeatureSSE42, FeatureCMPXCHG16B, FeatureSlowBTMem,
261 FeatureFastUAMem, FeaturePOPCNT, FeatureAES,
262 FeaturePCLMUL]>;
Benjamin Kramer874c5192011-10-10 19:35:07 +0000263// Sandy Bridge
Nate Begeman8b08f522010-12-10 00:26:57 +0000264// SSE is not listed here since llvm treats AVX as a reimplementation of SSE,
265// rather than a superset.
Jakob Stoklund Olesen1ac7e662013-03-26 22:19:12 +0000266def : ProcessorModel<"corei7-avx", SandyBridgeModel,
267 [FeatureAVX, FeatureCMPXCHG16B, FeatureFastUAMem,
268 FeaturePOPCNT, FeatureAES, FeaturePCLMUL]>;
Benjamin Kramer874c5192011-10-10 19:35:07 +0000269// Ivy Bridge
Jakob Stoklund Olesen1ac7e662013-03-26 22:19:12 +0000270def : ProcessorModel<"core-avx-i", SandyBridgeModel,
271 [FeatureAVX, FeatureCMPXCHG16B, FeatureFastUAMem,
272 FeaturePOPCNT, FeatureAES, FeaturePCLMUL, FeatureRDRAND,
273 FeatureF16C, FeatureFSGSBase]>;
Evan Chengff1beda2006-10-06 09:17:41 +0000274
Craig Topper3657fe42011-10-14 03:21:46 +0000275// Haswell
Nadav Roteme7b6a8a2013-03-28 22:34:46 +0000276def : ProcessorModel<"core-avx2", HaswellModel,
Jakob Stoklund Olesen1ac7e662013-03-26 22:19:12 +0000277 [FeatureAVX2, FeatureCMPXCHG16B, FeatureFastUAMem,
278 FeaturePOPCNT, FeatureAES, FeaturePCLMUL, FeatureRDRAND,
279 FeatureF16C, FeatureFSGSBase, FeatureMOVBE, FeatureLZCNT,
Michael Liaoe344ec92013-03-26 22:46:02 +0000280 FeatureBMI, FeatureBMI2, FeatureFMA, FeatureRTM,
281 FeatureHLE]>;
Craig Topper3657fe42011-10-14 03:21:46 +0000282
Robert Khasanov98441b62014-08-21 09:16:12 +0000283// Broadwell
284def : ProcessorModel<"broadwell", HaswellModel,
285 [FeatureAVX2, FeatureCMPXCHG16B, FeatureFastUAMem,
286 FeaturePOPCNT, FeatureAES, FeaturePCLMUL, FeatureRDRAND,
287 FeatureF16C, FeatureFSGSBase, FeatureMOVBE, FeatureLZCNT,
288 FeatureBMI, FeatureBMI2, FeatureFMA, FeatureRTM,
289 FeatureHLE, FeatureADX, FeatureRDSEED, FeatureSMAP]>;
Elena Demikhovsky8cfb43f2013-07-24 11:02:47 +0000290// KNL
291// FIXME: define KNL model
292def : ProcessorModel<"knl", HaswellModel,
293 [FeatureAVX512, FeatureERI, FeatureCDI, FeaturePFI,
294 FeatureCMPXCHG16B, FeatureFastUAMem, FeaturePOPCNT,
295 FeatureAES, FeaturePCLMUL, FeatureRDRAND, FeatureF16C,
296 FeatureFSGSBase, FeatureMOVBE, FeatureLZCNT, FeatureBMI,
Elena Demikhovsky678bd5b2014-07-02 14:11:05 +0000297 FeatureBMI2, FeatureFMA, FeatureRTM, FeatureHLE,
298 FeatureSlowIncDec]>;
Elena Demikhovsky8cfb43f2013-07-24 11:02:47 +0000299
Robert Khasanovbfa01312014-07-21 14:54:21 +0000300// SKX
301// FIXME: define SKX model
302def : ProcessorModel<"skx", HaswellModel,
303 [FeatureAVX512, FeatureCDI,
304 FeatureDQI, FeatureBWI, FeatureVLX,
305 FeatureCMPXCHG16B, FeatureFastUAMem, FeaturePOPCNT,
306 FeatureAES, FeaturePCLMUL, FeatureRDRAND, FeatureF16C,
307 FeatureFSGSBase, FeatureMOVBE, FeatureLZCNT, FeatureBMI,
308 FeatureBMI2, FeatureFMA, FeatureRTM, FeatureHLE,
Kevin Enderby0d928a12014-07-31 23:57:38 +0000309 FeatureSlowIncDec, FeatureSGX]>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000310
Evan Chengff1beda2006-10-06 09:17:41 +0000311def : Proc<"k6", [FeatureMMX]>;
Michael J. Spencer30088ba2011-04-15 00:32:41 +0000312def : Proc<"k6-2", [Feature3DNow]>;
313def : Proc<"k6-3", [Feature3DNow]>;
Alexey Volkovbb2f0472014-03-07 08:28:44 +0000314def : Proc<"athlon", [Feature3DNowA, FeatureSlowBTMem,
Ekaterina Romanovad5fa5542013-11-21 23:21:26 +0000315 FeatureSlowSHLD]>;
316def : Proc<"athlon-tbird", [Feature3DNowA, FeatureSlowBTMem,
317 FeatureSlowSHLD]>;
318def : Proc<"athlon-4", [FeatureSSE1, Feature3DNowA, FeatureSlowBTMem,
319 FeatureSlowSHLD]>;
320def : Proc<"athlon-xp", [FeatureSSE1, Feature3DNowA, FeatureSlowBTMem,
321 FeatureSlowSHLD]>;
322def : Proc<"athlon-mp", [FeatureSSE1, Feature3DNowA, FeatureSlowBTMem,
323 FeatureSlowSHLD]>;
Dan Gohman74037512009-02-03 00:04:43 +0000324def : Proc<"k8", [FeatureSSE2, Feature3DNowA, Feature64Bit,
Ekaterina Romanovad5fa5542013-11-21 23:21:26 +0000325 FeatureSlowBTMem, FeatureSlowSHLD]>;
Dan Gohman74037512009-02-03 00:04:43 +0000326def : Proc<"opteron", [FeatureSSE2, Feature3DNowA, Feature64Bit,
Ekaterina Romanovad5fa5542013-11-21 23:21:26 +0000327 FeatureSlowBTMem, FeatureSlowSHLD]>;
Dan Gohman74037512009-02-03 00:04:43 +0000328def : Proc<"athlon64", [FeatureSSE2, Feature3DNowA, Feature64Bit,
Ekaterina Romanovad5fa5542013-11-21 23:21:26 +0000329 FeatureSlowBTMem, FeatureSlowSHLD]>;
Dan Gohman74037512009-02-03 00:04:43 +0000330def : Proc<"athlon-fx", [FeatureSSE2, Feature3DNowA, Feature64Bit,
Ekaterina Romanovad5fa5542013-11-21 23:21:26 +0000331 FeatureSlowBTMem, FeatureSlowSHLD]>;
Eli Friedman5e570422011-08-26 21:21:21 +0000332def : Proc<"k8-sse3", [FeatureSSE3, Feature3DNowA, FeatureCMPXCHG16B,
Ekaterina Romanovad5fa5542013-11-21 23:21:26 +0000333 FeatureSlowBTMem, FeatureSlowSHLD]>;
Eli Friedman5e570422011-08-26 21:21:21 +0000334def : Proc<"opteron-sse3", [FeatureSSE3, Feature3DNowA, FeatureCMPXCHG16B,
Ekaterina Romanovad5fa5542013-11-21 23:21:26 +0000335 FeatureSlowBTMem, FeatureSlowSHLD]>;
Eli Friedman5e570422011-08-26 21:21:21 +0000336def : Proc<"athlon64-sse3", [FeatureSSE3, Feature3DNowA, FeatureCMPXCHG16B,
Ekaterina Romanovad5fa5542013-11-21 23:21:26 +0000337 FeatureSlowBTMem, FeatureSlowSHLD]>;
Craig Topperbae0e9e2012-05-01 06:54:48 +0000338def : Proc<"amdfam10", [FeatureSSE4A,
Benjamin Kramer5feb3da2011-11-30 15:48:16 +0000339 Feature3DNowA, FeatureCMPXCHG16B, FeatureLZCNT,
Ekaterina Romanovad5fa5542013-11-21 23:21:26 +0000340 FeaturePOPCNT, FeatureSlowBTMem,
341 FeatureSlowSHLD]>;
Benjamin Kramer077ae1d2012-01-10 11:50:02 +0000342// Bobcat
343def : Proc<"btver1", [FeatureSSSE3, FeatureSSE4A, FeatureCMPXCHG16B,
Ekaterina Romanovad5fa5542013-11-21 23:21:26 +0000344 FeaturePRFCHW, FeatureLZCNT, FeaturePOPCNT,
345 FeatureSlowSHLD]>;
Sanjay Patel1191adf2014-09-09 20:07:07 +0000346
Benjamin Kramerb44c4272013-05-03 10:20:08 +0000347// Jaguar
Sanjay Patel1191adf2014-09-09 20:07:07 +0000348def : ProcessorModel<"btver2", BtVer2Model,
349 [FeatureAVX, FeatureSSE4A, FeatureCMPXCHG16B,
350 FeaturePRFCHW, FeatureAES, FeaturePCLMUL,
351 FeatureBMI, FeatureF16C, FeatureMOVBE,
Sanjay Patel957efc232014-10-24 17:02:16 +0000352 FeatureLZCNT, FeaturePOPCNT, FeatureSlowSHLD,
353 FeatureUseSqrtEst]>;
Sanjay Patel1191adf2014-09-09 20:07:07 +0000354
Benjamin Kramer077ae1d2012-01-10 11:50:02 +0000355// Bulldozer
Craig Topperbae0e9e2012-05-01 06:54:48 +0000356def : Proc<"bdver1", [FeatureXOP, FeatureFMA4, FeatureCMPXCHG16B,
Yunzhong Gaodfc277f2013-10-16 19:04:11 +0000357 FeatureAES, FeaturePRFCHW, FeaturePCLMUL,
Andrea Di Biagiof5b34e52014-11-04 21:18:09 +0000358 FeatureAVX, FeatureSSE4A, FeatureLZCNT,
359 FeaturePOPCNT, FeatureSlowSHLD]>;
Benjamin Kramerb44c4272013-05-03 10:20:08 +0000360// Piledriver
Craig Topperbae0e9e2012-05-01 06:54:48 +0000361def : Proc<"bdver2", [FeatureXOP, FeatureFMA4, FeatureCMPXCHG16B,
Yunzhong Gaodfc277f2013-10-16 19:04:11 +0000362 FeatureAES, FeaturePRFCHW, FeaturePCLMUL,
Andrea Di Biagiof5b34e52014-11-04 21:18:09 +0000363 FeatureAVX, FeatureSSE4A, FeatureF16C,
364 FeatureLZCNT, FeaturePOPCNT, FeatureBMI,
365 FeatureTBM, FeatureFMA, FeatureSlowSHLD]>;
Benjamin Kramerd114def2013-11-04 10:29:20 +0000366
367// Steamroller
368def : Proc<"bdver3", [FeatureXOP, FeatureFMA4, FeatureCMPXCHG16B,
369 FeatureAES, FeaturePRFCHW, FeaturePCLMUL,
Andrea Di Biagiof5b34e52014-11-04 21:18:09 +0000370 FeatureAVX, FeatureSSE4A, FeatureF16C,
371 FeatureLZCNT, FeaturePOPCNT, FeatureBMI,
372 FeatureTBM, FeatureFMA, FeatureSlowSHLD,
373 FeatureFSGSBase]>;
Benjamin Kramerd114def2013-11-04 10:29:20 +0000374
Benjamin Kramer60045732014-05-02 15:47:07 +0000375// Excavator
376def : Proc<"bdver4", [FeatureAVX2, FeatureXOP, FeatureFMA4,
377 FeatureCMPXCHG16B, FeatureAES, FeaturePRFCHW,
378 FeaturePCLMUL, FeatureF16C, FeatureLZCNT,
379 FeaturePOPCNT, FeatureBMI, FeatureBMI2,
Andrea Di Biagiof5b34e52014-11-04 21:18:09 +0000380 FeatureTBM, FeatureFMA, FeatureSSE4A,
381 FeatureFSGSBase]>;
Benjamin Kramer60045732014-05-02 15:47:07 +0000382
Roman Divackyfd690092012-09-12 14:36:02 +0000383def : Proc<"geode", [Feature3DNowA]>;
Evan Chengff1beda2006-10-06 09:17:41 +0000384
385def : Proc<"winchip-c6", [FeatureMMX]>;
Michael J. Spencer30088ba2011-04-15 00:32:41 +0000386def : Proc<"winchip2", [Feature3DNow]>;
387def : Proc<"c3", [Feature3DNow]>;
Bill Wendling3fb7fdf2007-05-22 05:15:37 +0000388def : Proc<"c3-2", [FeatureSSE1]>;
Evan Chengff1beda2006-10-06 09:17:41 +0000389
Chandler Carruth32908d72014-05-07 17:37:03 +0000390// We also provide a generic 64-bit specific x86 processor model which tries to
391// be good for modern chips without enabling instruction set encodings past the
392// basic SSE2 and 64-bit ones. It disables slow things from any mainstream and
393// modern 64-bit x86 chip, and enables features that are generally beneficial.
394//
395// We currently use the Sandy Bridge model as the default scheduling model as
396// we use it across Nehalem, Westmere, Sandy Bridge, and Ivy Bridge which
397// covers a huge swath of x86 processors. If there are specific scheduling
398// knobs which need to be tuned differently for AMD chips, we might consider
399// forming a common base for them.
400def : ProcessorModel<"x86-64", SandyBridgeModel,
401 [FeatureSSE2, Feature64Bit, FeatureSlowBTMem,
402 FeatureFastUAMem]>;
403
Evan Chengff1beda2006-10-06 09:17:41 +0000404//===----------------------------------------------------------------------===//
Chris Lattner5da8e802003-08-03 15:47:49 +0000405// Register File Description
406//===----------------------------------------------------------------------===//
407
408include "X86RegisterInfo.td"
409
Chris Lattnera8c3cff2003-08-03 18:19:37 +0000410//===----------------------------------------------------------------------===//
411// Instruction Descriptions
412//===----------------------------------------------------------------------===//
413
Chris Lattner59a4a912003-08-03 21:54:21 +0000414include "X86InstrInfo.td"
415
Jakob Stoklund Olesenb93331f2010-04-05 03:10:20 +0000416def X86InstrInfo : InstrInfo;
Chris Lattnera8c3cff2003-08-03 18:19:37 +0000417
Chris Lattner5d00a0b2007-02-26 18:17:14 +0000418//===----------------------------------------------------------------------===//
419// Calling Conventions
420//===----------------------------------------------------------------------===//
421
422include "X86CallingConv.td"
423
424
425//===----------------------------------------------------------------------===//
Jim Grosbach4cf25f52010-10-30 13:48:28 +0000426// Assembly Parser
Chris Lattner5d00a0b2007-02-26 18:17:14 +0000427//===----------------------------------------------------------------------===//
428
Daniel Dunbar00331992009-07-29 00:02:19 +0000429def ATTAsmParser : AsmParser {
Devang Patel4a6e7782012-01-12 18:03:40 +0000430 string AsmParserClassName = "AsmParser";
Devang Patel85d684a2012-01-09 19:13:28 +0000431}
432
433def ATTAsmParserVariant : AsmParserVariant {
Daniel Dunbar00331992009-07-29 00:02:19 +0000434 int Variant = 0;
Daniel Dunbare4318712009-08-11 20:59:47 +0000435
Chad Rosier9f7a2212013-04-18 22:35:36 +0000436 // Variant name.
437 string Name = "att";
438
Daniel Dunbare4318712009-08-11 20:59:47 +0000439 // Discard comments in assembly strings.
440 string CommentDelimiter = "#";
441
442 // Recognize hard coded registers.
443 string RegisterPrefix = "%";
Daniel Dunbar00331992009-07-29 00:02:19 +0000444}
445
Devang Patel67bf992a2012-01-10 17:51:54 +0000446def IntelAsmParserVariant : AsmParserVariant {
447 int Variant = 1;
448
Chad Rosier9f7a2212013-04-18 22:35:36 +0000449 // Variant name.
450 string Name = "intel";
451
Devang Patel67bf992a2012-01-10 17:51:54 +0000452 // Discard comments in assembly strings.
453 string CommentDelimiter = ";";
454
455 // Recognize hard coded registers.
456 string RegisterPrefix = "";
457}
458
Jim Grosbach4cf25f52010-10-30 13:48:28 +0000459//===----------------------------------------------------------------------===//
460// Assembly Printers
461//===----------------------------------------------------------------------===//
462
Chris Lattner56832602004-10-03 20:36:57 +0000463// The X86 target supports two different syntaxes for emitting machine code.
464// This is controlled by the -x86-asm-syntax={att|intel}
465def ATTAsmWriter : AsmWriter {
Chris Lattner1cbd3de2009-09-13 19:30:11 +0000466 string AsmWriterClassName = "ATTInstPrinter";
Chris Lattner56832602004-10-03 20:36:57 +0000467 int Variant = 0;
468}
469def IntelAsmWriter : AsmWriter {
Chris Lattner13306a12009-09-20 07:47:59 +0000470 string AsmWriterClassName = "IntelInstPrinter";
Chris Lattner56832602004-10-03 20:36:57 +0000471 int Variant = 1;
472}
473
Chris Lattnera8c3cff2003-08-03 18:19:37 +0000474def X86 : Target {
Chris Lattnera8c3cff2003-08-03 18:19:37 +0000475 // Information about the instructions...
Chris Lattner25510802003-08-04 04:59:56 +0000476 let InstructionSet = X86InstrInfo;
Daniel Dunbar00331992009-07-29 00:02:19 +0000477 let AssemblyParsers = [ATTAsmParser];
Devang Patel67bf992a2012-01-10 17:51:54 +0000478 let AssemblyParserVariants = [ATTAsmParserVariant, IntelAsmParserVariant];
Chris Lattner56832602004-10-03 20:36:57 +0000479 let AssemblyWriters = [ATTAsmWriter, IntelAsmWriter];
Chris Lattnera8c3cff2003-08-03 18:19:37 +0000480}