Chris Lattner | 8563833 | 2004-07-23 17:56:30 +0000 | [diff] [blame] | 1 | //===-- LiveIntervalAnalysis.cpp - Live Interval Analysis -----------------===// |
Alkis Evlogimenos | 0e9ded7 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | f3ebc3f | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Alkis Evlogimenos | 0e9ded7 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file implements the LiveInterval analysis pass which is used |
| 11 | // by the Linear Scan Register allocator. This pass linearizes the |
| 12 | // basic blocks of the function in DFS order and uses the |
| 13 | // LiveVariables pass to conservatively compute live intervals for |
| 14 | // each virtual and physical register. |
| 15 | // |
| 16 | //===----------------------------------------------------------------------===// |
| 17 | |
Chris Lattner | b1f8982 | 2005-09-21 04:19:09 +0000 | [diff] [blame] | 18 | #include "llvm/CodeGen/LiveIntervalAnalysis.h" |
Chandler Carruth | ed0881b | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 19 | #include "LiveRangeCalc.h" |
| 20 | #include "llvm/ADT/DenseSet.h" |
| 21 | #include "llvm/ADT/STLExtras.h" |
Dan Gohman | 09b0448 | 2008-07-25 00:02:30 +0000 | [diff] [blame] | 22 | #include "llvm/Analysis/AliasAnalysis.h" |
Alkis Evlogimenos | 0e9ded7 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 23 | #include "llvm/CodeGen/LiveVariables.h" |
Michael Gottesman | 9f49d74 | 2013-12-14 00:53:32 +0000 | [diff] [blame] | 24 | #include "llvm/CodeGen/MachineBlockFrequencyInfo.h" |
Jakob Stoklund Olesen | 12e03da | 2012-06-05 22:02:15 +0000 | [diff] [blame] | 25 | #include "llvm/CodeGen/MachineDominators.h" |
Alkis Evlogimenos | 0e9ded7 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 26 | #include "llvm/CodeGen/MachineInstr.h" |
Chris Lattner | a10fff5 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 27 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
Alkis Evlogimenos | 0e9ded7 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 28 | #include "llvm/CodeGen/Passes.h" |
Jakob Stoklund Olesen | 26c9d70 | 2012-11-28 19:13:06 +0000 | [diff] [blame] | 29 | #include "llvm/CodeGen/VirtRegMap.h" |
Chandler Carruth | 9fb823b | 2013-01-02 11:36:10 +0000 | [diff] [blame] | 30 | #include "llvm/IR/Value.h" |
Benjamin Kramer | e2a1d89 | 2013-06-17 19:00:36 +0000 | [diff] [blame] | 31 | #include "llvm/Support/BlockFrequency.h" |
Jakob Stoklund Olesen | 4021a7b | 2012-07-27 20:58:46 +0000 | [diff] [blame] | 32 | #include "llvm/Support/CommandLine.h" |
Reid Spencer | 7c16caa | 2004-09-01 22:55:40 +0000 | [diff] [blame] | 33 | #include "llvm/Support/Debug.h" |
Torok Edwin | ccb29cd | 2009-07-11 13:10:19 +0000 | [diff] [blame] | 34 | #include "llvm/Support/ErrorHandling.h" |
Matthias Braun | 7044d69 | 2014-12-10 01:12:20 +0000 | [diff] [blame] | 35 | #include "llvm/Support/Format.h" |
Torok Edwin | ccb29cd | 2009-07-11 13:10:19 +0000 | [diff] [blame] | 36 | #include "llvm/Support/raw_ostream.h" |
Chandler Carruth | ed0881b | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 37 | #include "llvm/Target/TargetInstrInfo.h" |
Chandler Carruth | ed0881b | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 38 | #include "llvm/Target/TargetRegisterInfo.h" |
Eric Christopher | d913448 | 2014-08-04 21:25:23 +0000 | [diff] [blame] | 39 | #include "llvm/Target/TargetSubtargetInfo.h" |
Alkis Evlogimenos | a5c04ee | 2004-09-03 18:19:51 +0000 | [diff] [blame] | 40 | #include <algorithm> |
Jeff Cohen | cc08c83 | 2006-12-02 02:22:01 +0000 | [diff] [blame] | 41 | #include <cmath> |
Chandler Carruth | ed0881b | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 42 | #include <limits> |
Alkis Evlogimenos | 0e9ded7 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 43 | using namespace llvm; |
| 44 | |
Chandler Carruth | 1b9dde0 | 2014-04-22 02:02:50 +0000 | [diff] [blame] | 45 | #define DEBUG_TYPE "regalloc" |
| 46 | |
Devang Patel | 8c78a0b | 2007-05-03 01:11:54 +0000 | [diff] [blame] | 47 | char LiveIntervals::ID = 0; |
Jakob Stoklund Olesen | 1c46589 | 2012-08-03 22:12:54 +0000 | [diff] [blame] | 48 | char &llvm::LiveIntervalsID = LiveIntervals::ID; |
Owen Anderson | 8ac477f | 2010-10-12 19:48:12 +0000 | [diff] [blame] | 49 | INITIALIZE_PASS_BEGIN(LiveIntervals, "liveintervals", |
| 50 | "Live Interval Analysis", false, false) |
Andrew Trick | d3f8fe8 | 2012-02-10 04:10:36 +0000 | [diff] [blame] | 51 | INITIALIZE_AG_DEPENDENCY(AliasAnalysis) |
Owen Anderson | 8ac477f | 2010-10-12 19:48:12 +0000 | [diff] [blame] | 52 | INITIALIZE_PASS_DEPENDENCY(LiveVariables) |
Andrew Trick | d3f8fe8 | 2012-02-10 04:10:36 +0000 | [diff] [blame] | 53 | INITIALIZE_PASS_DEPENDENCY(MachineDominatorTree) |
Owen Anderson | 8ac477f | 2010-10-12 19:48:12 +0000 | [diff] [blame] | 54 | INITIALIZE_PASS_DEPENDENCY(SlotIndexes) |
Owen Anderson | 8ac477f | 2010-10-12 19:48:12 +0000 | [diff] [blame] | 55 | INITIALIZE_PASS_END(LiveIntervals, "liveintervals", |
Owen Anderson | df7a4f2 | 2010-10-07 22:25:06 +0000 | [diff] [blame] | 56 | "Live Interval Analysis", false, false) |
Alkis Evlogimenos | 0e9ded7 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 57 | |
Andrew Trick | 8d02e91 | 2013-06-21 18:33:23 +0000 | [diff] [blame] | 58 | #ifndef NDEBUG |
| 59 | static cl::opt<bool> EnablePrecomputePhysRegs( |
| 60 | "precompute-phys-liveness", cl::Hidden, |
| 61 | cl::desc("Eagerly compute live intervals for all physreg units.")); |
| 62 | #else |
| 63 | static bool EnablePrecomputePhysRegs = false; |
| 64 | #endif // NDEBUG |
| 65 | |
Matthias Braun | e3d3b88 | 2014-12-10 01:12:30 +0000 | [diff] [blame] | 66 | static cl::opt<bool> EnableSubRegLiveness( |
| 67 | "enable-subreg-liveness", cl::Hidden, cl::init(true), |
| 68 | cl::desc("Enable subregister liveness tracking.")); |
| 69 | |
Chris Lattner | bdf1210 | 2006-08-24 22:43:55 +0000 | [diff] [blame] | 70 | void LiveIntervals::getAnalysisUsage(AnalysisUsage &AU) const { |
Dan Gohman | 0402315 | 2009-07-31 23:37:33 +0000 | [diff] [blame] | 71 | AU.setPreservesCFG(); |
Dan Gohman | 09b0448 | 2008-07-25 00:02:30 +0000 | [diff] [blame] | 72 | AU.addRequired<AliasAnalysis>(); |
| 73 | AU.addPreserved<AliasAnalysis>(); |
Jakob Stoklund Olesen | fac770b | 2013-02-09 00:04:07 +0000 | [diff] [blame] | 74 | // LiveVariables isn't really required by this analysis, it is only required |
| 75 | // here to make sure it is live during TwoAddressInstructionPass and |
| 76 | // PHIElimination. This is temporary. |
Alkis Evlogimenos | a698308 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 77 | AU.addRequired<LiveVariables>(); |
Evan Cheng | 16bfe5b | 2010-08-17 21:00:37 +0000 | [diff] [blame] | 78 | AU.addPreserved<LiveVariables>(); |
Andrew Trick | 5188c00 | 2012-02-13 20:44:42 +0000 | [diff] [blame] | 79 | AU.addPreservedID(MachineLoopInfoID); |
Jakob Stoklund Olesen | 51c63e6 | 2012-06-20 23:31:34 +0000 | [diff] [blame] | 80 | AU.addRequiredTransitiveID(MachineDominatorsID); |
Bill Wendling | 0c20943 | 2008-01-04 20:54:55 +0000 | [diff] [blame] | 81 | AU.addPreservedID(MachineDominatorsID); |
Lang Hames | 05fb963 | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 82 | AU.addPreserved<SlotIndexes>(); |
| 83 | AU.addRequiredTransitive<SlotIndexes>(); |
Alkis Evlogimenos | a698308 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 84 | MachineFunctionPass::getAnalysisUsage(AU); |
Alkis Evlogimenos | 0e9ded7 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 85 | } |
| 86 | |
Jakob Stoklund Olesen | 12e03da | 2012-06-05 22:02:15 +0000 | [diff] [blame] | 87 | LiveIntervals::LiveIntervals() : MachineFunctionPass(ID), |
Craig Topper | c0196b1 | 2014-04-14 00:51:57 +0000 | [diff] [blame] | 88 | DomTree(nullptr), LRCalc(nullptr) { |
Jakob Stoklund Olesen | 12e03da | 2012-06-05 22:02:15 +0000 | [diff] [blame] | 89 | initializeLiveIntervalsPass(*PassRegistry::getPassRegistry()); |
| 90 | } |
| 91 | |
| 92 | LiveIntervals::~LiveIntervals() { |
| 93 | delete LRCalc; |
| 94 | } |
| 95 | |
Chris Lattner | bdf1210 | 2006-08-24 22:43:55 +0000 | [diff] [blame] | 96 | void LiveIntervals::releaseMemory() { |
Owen Anderson | 51f689a | 2008-08-13 21:49:13 +0000 | [diff] [blame] | 97 | // Free the live intervals themselves. |
Jakob Stoklund Olesen | c61edda | 2012-06-22 20:37:52 +0000 | [diff] [blame] | 98 | for (unsigned i = 0, e = VirtRegIntervals.size(); i != e; ++i) |
| 99 | delete VirtRegIntervals[TargetRegisterInfo::index2VirtReg(i)]; |
| 100 | VirtRegIntervals.clear(); |
Jakob Stoklund Olesen | 3ff74d8 | 2012-02-08 17:33:45 +0000 | [diff] [blame] | 101 | RegMaskSlots.clear(); |
| 102 | RegMaskBits.clear(); |
Jakob Stoklund Olesen | 25c4195 | 2012-02-10 01:26:29 +0000 | [diff] [blame] | 103 | RegMaskBlocks.clear(); |
Lang Hames | dab7b06 | 2009-07-09 03:57:02 +0000 | [diff] [blame] | 104 | |
Matthias Braun | 34e1be9 | 2013-10-10 21:29:02 +0000 | [diff] [blame] | 105 | for (unsigned i = 0, e = RegUnitRanges.size(); i != e; ++i) |
| 106 | delete RegUnitRanges[i]; |
| 107 | RegUnitRanges.clear(); |
Jakob Stoklund Olesen | 12e03da | 2012-06-05 22:02:15 +0000 | [diff] [blame] | 108 | |
Benjamin Kramer | a000002 | 2010-06-26 11:30:59 +0000 | [diff] [blame] | 109 | // Release VNInfo memory regions, VNInfo objects don't need to be dtor'd. |
| 110 | VNInfoAllocator.Reset(); |
Alkis Evlogimenos | 50d97e3 | 2004-01-31 19:59:32 +0000 | [diff] [blame] | 111 | } |
| 112 | |
Jakob Stoklund Olesen | 6d13b8f | 2013-08-14 17:28:46 +0000 | [diff] [blame] | 113 | /// runOnMachineFunction - calculates LiveIntervals |
Owen Anderson | 4f8e1ad | 2008-05-28 20:54:50 +0000 | [diff] [blame] | 114 | /// |
| 115 | bool LiveIntervals::runOnMachineFunction(MachineFunction &fn) { |
Jakob Stoklund Olesen | 11fb248 | 2012-06-04 22:39:14 +0000 | [diff] [blame] | 116 | MF = &fn; |
| 117 | MRI = &MF->getRegInfo(); |
Eric Christopher | d3fa440 | 2014-10-14 06:26:53 +0000 | [diff] [blame] | 118 | TRI = MF->getSubtarget().getRegisterInfo(); |
| 119 | TII = MF->getSubtarget().getInstrInfo(); |
Jakob Stoklund Olesen | 11fb248 | 2012-06-04 22:39:14 +0000 | [diff] [blame] | 120 | AA = &getAnalysis<AliasAnalysis>(); |
Jakob Stoklund Olesen | 11fb248 | 2012-06-04 22:39:14 +0000 | [diff] [blame] | 121 | Indexes = &getAnalysis<SlotIndexes>(); |
Jakob Stoklund Olesen | 51c63e6 | 2012-06-20 23:31:34 +0000 | [diff] [blame] | 122 | DomTree = &getAnalysis<MachineDominatorTree>(); |
Matthias Braun | e3d3b88 | 2014-12-10 01:12:30 +0000 | [diff] [blame] | 123 | |
| 124 | if (EnableSubRegLiveness && MF->getSubtarget().enableSubRegLiveness()) |
| 125 | MRI->enableSubRegLiveness(true); |
| 126 | |
Jakob Stoklund Olesen | 51c63e6 | 2012-06-20 23:31:34 +0000 | [diff] [blame] | 127 | if (!LRCalc) |
Jakob Stoklund Olesen | 12e03da | 2012-06-05 22:02:15 +0000 | [diff] [blame] | 128 | LRCalc = new LiveRangeCalc(); |
Owen Anderson | 4f8e1ad | 2008-05-28 20:54:50 +0000 | [diff] [blame] | 129 | |
Jakob Stoklund Olesen | 4021a7b | 2012-07-27 20:58:46 +0000 | [diff] [blame] | 130 | // Allocate space for all virtual registers. |
| 131 | VirtRegIntervals.resize(MRI->getNumVirtRegs()); |
| 132 | |
Jakob Stoklund Olesen | fac770b | 2013-02-09 00:04:07 +0000 | [diff] [blame] | 133 | computeVirtRegs(); |
| 134 | computeRegMasks(); |
Jakob Stoklund Olesen | 51c63e6 | 2012-06-20 23:31:34 +0000 | [diff] [blame] | 135 | computeLiveInRegUnits(); |
Jakob Stoklund Olesen | 12e03da | 2012-06-05 22:02:15 +0000 | [diff] [blame] | 136 | |
Andrew Trick | 8d02e91 | 2013-06-21 18:33:23 +0000 | [diff] [blame] | 137 | if (EnablePrecomputePhysRegs) { |
| 138 | // For stress testing, precompute live ranges of all physical register |
| 139 | // units, including reserved registers. |
| 140 | for (unsigned i = 0, e = TRI->getNumRegUnits(); i != e; ++i) |
| 141 | getRegUnit(i); |
| 142 | } |
Chris Lattner | b0b707f | 2004-09-30 15:59:17 +0000 | [diff] [blame] | 143 | DEBUG(dump()); |
Alkis Evlogimenos | a698308 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 144 | return true; |
Alkis Evlogimenos | 0e9ded7 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 145 | } |
| 146 | |
Chris Lattner | b0b707f | 2004-09-30 15:59:17 +0000 | [diff] [blame] | 147 | /// print - Implement the dump method. |
Chris Lattner | 1362602 | 2009-08-23 06:03:38 +0000 | [diff] [blame] | 148 | void LiveIntervals::print(raw_ostream &OS, const Module* ) const { |
Chris Lattner | a6f074f | 2009-08-23 03:41:05 +0000 | [diff] [blame] | 149 | OS << "********** INTERVALS **********\n"; |
Jakob Stoklund Olesen | 20d25a7 | 2012-02-14 23:46:21 +0000 | [diff] [blame] | 150 | |
Jakob Stoklund Olesen | 12e03da | 2012-06-05 22:02:15 +0000 | [diff] [blame] | 151 | // Dump the regunits. |
Matthias Braun | 34e1be9 | 2013-10-10 21:29:02 +0000 | [diff] [blame] | 152 | for (unsigned i = 0, e = RegUnitRanges.size(); i != e; ++i) |
| 153 | if (LiveRange *LR = RegUnitRanges[i]) |
Matthias Braun | f6fe6bf | 2013-10-10 21:29:05 +0000 | [diff] [blame] | 154 | OS << PrintRegUnit(i, TRI) << ' ' << *LR << '\n'; |
Jakob Stoklund Olesen | 12e03da | 2012-06-05 22:02:15 +0000 | [diff] [blame] | 155 | |
Jakob Stoklund Olesen | 20d25a7 | 2012-02-14 23:46:21 +0000 | [diff] [blame] | 156 | // Dump the virtregs. |
Jakob Stoklund Olesen | c61edda | 2012-06-22 20:37:52 +0000 | [diff] [blame] | 157 | for (unsigned i = 0, e = MRI->getNumVirtRegs(); i != e; ++i) { |
| 158 | unsigned Reg = TargetRegisterInfo::index2VirtReg(i); |
| 159 | if (hasInterval(Reg)) |
Matthias Braun | f6fe6bf | 2013-10-10 21:29:05 +0000 | [diff] [blame] | 160 | OS << getInterval(Reg) << '\n'; |
Jakob Stoklund Olesen | c61edda | 2012-06-22 20:37:52 +0000 | [diff] [blame] | 161 | } |
Chris Lattner | b0b707f | 2004-09-30 15:59:17 +0000 | [diff] [blame] | 162 | |
Jakob Stoklund Olesen | 13d5562 | 2012-11-09 19:18:49 +0000 | [diff] [blame] | 163 | OS << "RegMasks:"; |
| 164 | for (unsigned i = 0, e = RegMaskSlots.size(); i != e; ++i) |
| 165 | OS << ' ' << RegMaskSlots[i]; |
| 166 | OS << '\n'; |
| 167 | |
Evan Cheng | 7f78959 | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 168 | printInstrs(OS); |
| 169 | } |
| 170 | |
| 171 | void LiveIntervals::printInstrs(raw_ostream &OS) const { |
Chris Lattner | a6f074f | 2009-08-23 03:41:05 +0000 | [diff] [blame] | 172 | OS << "********** MACHINEINSTRS **********\n"; |
Jakob Stoklund Olesen | 11fb248 | 2012-06-04 22:39:14 +0000 | [diff] [blame] | 173 | MF->print(OS, Indexes); |
Chris Lattner | b0b707f | 2004-09-30 15:59:17 +0000 | [diff] [blame] | 174 | } |
| 175 | |
Manman Ren | 19f49ac | 2012-09-11 22:23:19 +0000 | [diff] [blame] | 176 | #if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP) |
Evan Cheng | 7f78959 | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 177 | void LiveIntervals::dumpInstrs() const { |
David Greene | 1a51a21 | 2010-01-04 22:49:02 +0000 | [diff] [blame] | 178 | printInstrs(dbgs()); |
Evan Cheng | 7f78959 | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 179 | } |
Manman Ren | 742534c | 2012-09-06 19:06:06 +0000 | [diff] [blame] | 180 | #endif |
Evan Cheng | 7f78959 | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 181 | |
Owen Anderson | 51f689a | 2008-08-13 21:49:13 +0000 | [diff] [blame] | 182 | LiveInterval* LiveIntervals::createInterval(unsigned reg) { |
Aaron Ballman | 0499904 | 2013-11-13 00:15:44 +0000 | [diff] [blame] | 183 | float Weight = TargetRegisterInfo::isPhysicalRegister(reg) ? |
| 184 | llvm::huge_valf : 0.0F; |
Owen Anderson | 51f689a | 2008-08-13 21:49:13 +0000 | [diff] [blame] | 185 | return new LiveInterval(reg, Weight); |
Alkis Evlogimenos | 237f203 | 2004-04-09 18:07:57 +0000 | [diff] [blame] | 186 | } |
Evan Cheng | be51f28 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 187 | |
Jakob Stoklund Olesen | 12e03da | 2012-06-05 22:02:15 +0000 | [diff] [blame] | 188 | |
Jakob Stoklund Olesen | 4021a7b | 2012-07-27 20:58:46 +0000 | [diff] [blame] | 189 | /// computeVirtRegInterval - Compute the live interval of a virtual register, |
| 190 | /// based on defs and uses. |
Matthias Braun | 2d5c32b | 2013-10-10 21:28:57 +0000 | [diff] [blame] | 191 | void LiveIntervals::computeVirtRegInterval(LiveInterval &LI) { |
Jakob Stoklund Olesen | 4021a7b | 2012-07-27 20:58:46 +0000 | [diff] [blame] | 192 | assert(LRCalc && "LRCalc not initialized."); |
Matthias Braun | 2d5c32b | 2013-10-10 21:28:57 +0000 | [diff] [blame] | 193 | assert(LI.empty() && "Should only compute empty intervals."); |
Jakob Stoklund Olesen | 4021a7b | 2012-07-27 20:58:46 +0000 | [diff] [blame] | 194 | LRCalc->reset(MF, getSlotIndexes(), DomTree, &getVNInfoAllocator()); |
Matthias Braun | 1aed6ff | 2014-12-16 04:03:38 +0000 | [diff] [blame] | 195 | LRCalc->calculate(LI); |
Matthias Braun | 15abf37 | 2014-12-18 19:58:52 +0000 | [diff] [blame] | 196 | computeDeadValues(LI, nullptr); |
Jakob Stoklund Olesen | 4021a7b | 2012-07-27 20:58:46 +0000 | [diff] [blame] | 197 | } |
| 198 | |
Jakob Stoklund Olesen | 7dfe7ab | 2012-07-27 21:56:39 +0000 | [diff] [blame] | 199 | void LiveIntervals::computeVirtRegs() { |
| 200 | for (unsigned i = 0, e = MRI->getNumVirtRegs(); i != e; ++i) { |
| 201 | unsigned Reg = TargetRegisterInfo::index2VirtReg(i); |
| 202 | if (MRI->reg_nodbg_empty(Reg)) |
| 203 | continue; |
Mark Lacey | 9d8103d | 2013-08-14 23:50:16 +0000 | [diff] [blame] | 204 | createAndComputeVirtRegInterval(Reg); |
Jakob Stoklund Olesen | 7dfe7ab | 2012-07-27 21:56:39 +0000 | [diff] [blame] | 205 | } |
| 206 | } |
| 207 | |
| 208 | void LiveIntervals::computeRegMasks() { |
| 209 | RegMaskBlocks.resize(MF->getNumBlockIDs()); |
| 210 | |
| 211 | // Find all instructions with regmask operands. |
| 212 | for (MachineFunction::iterator MBBI = MF->begin(), E = MF->end(); |
| 213 | MBBI != E; ++MBBI) { |
| 214 | MachineBasicBlock *MBB = MBBI; |
| 215 | std::pair<unsigned, unsigned> &RMB = RegMaskBlocks[MBB->getNumber()]; |
| 216 | RMB.first = RegMaskSlots.size(); |
| 217 | for (MachineBasicBlock::iterator MI = MBB->begin(), ME = MBB->end(); |
| 218 | MI != ME; ++MI) |
| 219 | for (MIOperands MO(MI); MO.isValid(); ++MO) { |
| 220 | if (!MO->isRegMask()) |
| 221 | continue; |
| 222 | RegMaskSlots.push_back(Indexes->getInstructionIndex(MI).getRegSlot()); |
| 223 | RegMaskBits.push_back(MO->getRegMask()); |
| 224 | } |
| 225 | // Compute the number of register mask instructions in this block. |
Dmitri Gribenko | ca1e27b | 2012-09-10 21:26:47 +0000 | [diff] [blame] | 226 | RMB.second = RegMaskSlots.size() - RMB.first; |
Jakob Stoklund Olesen | 7dfe7ab | 2012-07-27 21:56:39 +0000 | [diff] [blame] | 227 | } |
| 228 | } |
Jakob Stoklund Olesen | 4021a7b | 2012-07-27 20:58:46 +0000 | [diff] [blame] | 229 | |
Jakob Stoklund Olesen | 12e03da | 2012-06-05 22:02:15 +0000 | [diff] [blame] | 230 | //===----------------------------------------------------------------------===// |
| 231 | // Register Unit Liveness |
| 232 | //===----------------------------------------------------------------------===// |
| 233 | // |
| 234 | // Fixed interference typically comes from ABI boundaries: Function arguments |
| 235 | // and return values are passed in fixed registers, and so are exception |
| 236 | // pointers entering landing pads. Certain instructions require values to be |
| 237 | // present in specific registers. That is also represented through fixed |
| 238 | // interference. |
| 239 | // |
| 240 | |
Matthias Braun | 34e1be9 | 2013-10-10 21:29:02 +0000 | [diff] [blame] | 241 | /// computeRegUnitInterval - Compute the live range of a register unit, based |
| 242 | /// on the uses and defs of aliasing registers. The range should be empty, |
Jakob Stoklund Olesen | 12e03da | 2012-06-05 22:02:15 +0000 | [diff] [blame] | 243 | /// or contain only dead phi-defs from ABI blocks. |
Matthias Braun | 34e1be9 | 2013-10-10 21:29:02 +0000 | [diff] [blame] | 244 | void LiveIntervals::computeRegUnitRange(LiveRange &LR, unsigned Unit) { |
Jakob Stoklund Olesen | 12e03da | 2012-06-05 22:02:15 +0000 | [diff] [blame] | 245 | assert(LRCalc && "LRCalc not initialized."); |
| 246 | LRCalc->reset(MF, getSlotIndexes(), DomTree, &getVNInfoAllocator()); |
| 247 | |
| 248 | // The physregs aliasing Unit are the roots and their super-registers. |
| 249 | // Create all values as dead defs before extending to uses. Note that roots |
| 250 | // may share super-registers. That's OK because createDeadDefs() is |
| 251 | // idempotent. It is very rare for a register unit to have multiple roots, so |
| 252 | // uniquing super-registers is probably not worthwhile. |
| 253 | for (MCRegUnitRootIterator Roots(Unit, TRI); Roots.isValid(); ++Roots) { |
Chad Rosier | 682ae15 | 2013-05-22 22:36:55 +0000 | [diff] [blame] | 254 | for (MCSuperRegIterator Supers(*Roots, TRI, /*IncludeSelf=*/true); |
| 255 | Supers.isValid(); ++Supers) { |
Matthias Braun | c3a72c2 | 2014-12-15 21:36:35 +0000 | [diff] [blame] | 256 | if (!MRI->reg_empty(*Supers)) |
| 257 | LRCalc->createDeadDefs(LR, *Supers); |
| 258 | } |
| 259 | } |
| 260 | |
| 261 | // Now extend LR to reach all uses. |
| 262 | // Ignore uses of reserved registers. We only track defs of those. |
| 263 | for (MCRegUnitRootIterator Roots(Unit, TRI); Roots.isValid(); ++Roots) { |
| 264 | for (MCSuperRegIterator Supers(*Roots, TRI, /*IncludeSelf=*/true); |
| 265 | Supers.isValid(); ++Supers) { |
Jakob Stoklund Olesen | 12e03da | 2012-06-05 22:02:15 +0000 | [diff] [blame] | 266 | unsigned Reg = *Supers; |
Matthias Braun | c3a72c2 | 2014-12-15 21:36:35 +0000 | [diff] [blame] | 267 | if (!MRI->isReserved(Reg) && !MRI->reg_empty(Reg)) |
| 268 | LRCalc->extendToUses(LR, Reg); |
Jakob Stoklund Olesen | 12e03da | 2012-06-05 22:02:15 +0000 | [diff] [blame] | 269 | } |
| 270 | } |
| 271 | } |
| 272 | |
| 273 | |
| 274 | /// computeLiveInRegUnits - Precompute the live ranges of any register units |
| 275 | /// that are live-in to an ABI block somewhere. Register values can appear |
| 276 | /// without a corresponding def when entering the entry block or a landing pad. |
| 277 | /// |
| 278 | void LiveIntervals::computeLiveInRegUnits() { |
Matthias Braun | 34e1be9 | 2013-10-10 21:29:02 +0000 | [diff] [blame] | 279 | RegUnitRanges.resize(TRI->getNumRegUnits()); |
Jakob Stoklund Olesen | 12e03da | 2012-06-05 22:02:15 +0000 | [diff] [blame] | 280 | DEBUG(dbgs() << "Computing live-in reg-units in ABI blocks.\n"); |
| 281 | |
Matthias Braun | 34e1be9 | 2013-10-10 21:29:02 +0000 | [diff] [blame] | 282 | // Keep track of the live range sets allocated. |
| 283 | SmallVector<unsigned, 8> NewRanges; |
Jakob Stoklund Olesen | 12e03da | 2012-06-05 22:02:15 +0000 | [diff] [blame] | 284 | |
| 285 | // Check all basic blocks for live-ins. |
| 286 | for (MachineFunction::const_iterator MFI = MF->begin(), MFE = MF->end(); |
| 287 | MFI != MFE; ++MFI) { |
| 288 | const MachineBasicBlock *MBB = MFI; |
| 289 | |
| 290 | // We only care about ABI blocks: Entry + landing pads. |
| 291 | if ((MFI != MF->begin() && !MBB->isLandingPad()) || MBB->livein_empty()) |
| 292 | continue; |
| 293 | |
| 294 | // Create phi-defs at Begin for all live-in registers. |
| 295 | SlotIndex Begin = Indexes->getMBBStartIdx(MBB); |
| 296 | DEBUG(dbgs() << Begin << "\tBB#" << MBB->getNumber()); |
| 297 | for (MachineBasicBlock::livein_iterator LII = MBB->livein_begin(), |
| 298 | LIE = MBB->livein_end(); LII != LIE; ++LII) { |
| 299 | for (MCRegUnitIterator Units(*LII, TRI); Units.isValid(); ++Units) { |
| 300 | unsigned Unit = *Units; |
Matthias Braun | 34e1be9 | 2013-10-10 21:29:02 +0000 | [diff] [blame] | 301 | LiveRange *LR = RegUnitRanges[Unit]; |
| 302 | if (!LR) { |
| 303 | LR = RegUnitRanges[Unit] = new LiveRange(); |
| 304 | NewRanges.push_back(Unit); |
Jakob Stoklund Olesen | 12e03da | 2012-06-05 22:02:15 +0000 | [diff] [blame] | 305 | } |
Matthias Braun | 34e1be9 | 2013-10-10 21:29:02 +0000 | [diff] [blame] | 306 | VNInfo *VNI = LR->createDeadDef(Begin, getVNInfoAllocator()); |
Matt Beaumont-Gay | 7ba769b | 2012-06-05 23:00:03 +0000 | [diff] [blame] | 307 | (void)VNI; |
Jakob Stoklund Olesen | 12e03da | 2012-06-05 22:02:15 +0000 | [diff] [blame] | 308 | DEBUG(dbgs() << ' ' << PrintRegUnit(Unit, TRI) << '#' << VNI->id); |
| 309 | } |
| 310 | } |
| 311 | DEBUG(dbgs() << '\n'); |
| 312 | } |
Matthias Braun | 34e1be9 | 2013-10-10 21:29:02 +0000 | [diff] [blame] | 313 | DEBUG(dbgs() << "Created " << NewRanges.size() << " new intervals.\n"); |
Jakob Stoklund Olesen | 12e03da | 2012-06-05 22:02:15 +0000 | [diff] [blame] | 314 | |
Matthias Braun | 34e1be9 | 2013-10-10 21:29:02 +0000 | [diff] [blame] | 315 | // Compute the 'normal' part of the ranges. |
| 316 | for (unsigned i = 0, e = NewRanges.size(); i != e; ++i) { |
| 317 | unsigned Unit = NewRanges[i]; |
| 318 | computeRegUnitRange(*RegUnitRanges[Unit], Unit); |
| 319 | } |
Jakob Stoklund Olesen | 12e03da | 2012-06-05 22:02:15 +0000 | [diff] [blame] | 320 | } |
| 321 | |
| 322 | |
Matthias Braun | 20e1f38 | 2014-12-10 01:12:18 +0000 | [diff] [blame] | 323 | static void createSegmentsForValues(LiveRange &LR, |
| 324 | iterator_range<LiveInterval::vni_iterator> VNIs) { |
| 325 | for (auto VNI : VNIs) { |
| 326 | if (VNI->isUnused()) |
| 327 | continue; |
| 328 | SlotIndex Def = VNI->def; |
| 329 | LR.addSegment(LiveRange::Segment(Def, Def.getDeadSlot(), VNI)); |
| 330 | } |
| 331 | } |
| 332 | |
| 333 | typedef SmallVector<std::pair<SlotIndex, VNInfo*>, 16> ShrinkToUsesWorkList; |
| 334 | |
| 335 | static void extendSegmentsToUses(LiveRange &LR, const SlotIndexes &Indexes, |
| 336 | ShrinkToUsesWorkList &WorkList, |
| 337 | const LiveRange &OldRange) { |
| 338 | // Keep track of the PHIs that are in use. |
| 339 | SmallPtrSet<VNInfo*, 8> UsedPHIs; |
| 340 | // Blocks that have already been added to WorkList as live-out. |
| 341 | SmallPtrSet<MachineBasicBlock*, 16> LiveOut; |
| 342 | |
| 343 | // Extend intervals to reach all uses in WorkList. |
| 344 | while (!WorkList.empty()) { |
| 345 | SlotIndex Idx = WorkList.back().first; |
| 346 | VNInfo *VNI = WorkList.back().second; |
| 347 | WorkList.pop_back(); |
| 348 | const MachineBasicBlock *MBB = Indexes.getMBBFromIndex(Idx.getPrevSlot()); |
| 349 | SlotIndex BlockStart = Indexes.getMBBStartIdx(MBB); |
| 350 | |
| 351 | // Extend the live range for VNI to be live at Idx. |
| 352 | if (VNInfo *ExtVNI = LR.extendInBlock(BlockStart, Idx)) { |
| 353 | assert(ExtVNI == VNI && "Unexpected existing value number"); |
| 354 | (void)ExtVNI; |
| 355 | // Is this a PHIDef we haven't seen before? |
| 356 | if (!VNI->isPHIDef() || VNI->def != BlockStart || |
| 357 | !UsedPHIs.insert(VNI).second) |
| 358 | continue; |
| 359 | // The PHI is live, make sure the predecessors are live-out. |
| 360 | for (auto &Pred : MBB->predecessors()) { |
| 361 | if (!LiveOut.insert(Pred).second) |
| 362 | continue; |
| 363 | SlotIndex Stop = Indexes.getMBBEndIdx(Pred); |
| 364 | // A predecessor is not required to have a live-out value for a PHI. |
| 365 | if (VNInfo *PVNI = OldRange.getVNInfoBefore(Stop)) |
| 366 | WorkList.push_back(std::make_pair(Stop, PVNI)); |
| 367 | } |
| 368 | continue; |
| 369 | } |
| 370 | |
| 371 | // VNI is live-in to MBB. |
| 372 | DEBUG(dbgs() << " live-in at " << BlockStart << '\n'); |
| 373 | LR.addSegment(LiveRange::Segment(BlockStart, Idx, VNI)); |
| 374 | |
| 375 | // Make sure VNI is live-out from the predecessors. |
| 376 | for (auto &Pred : MBB->predecessors()) { |
| 377 | if (!LiveOut.insert(Pred).second) |
| 378 | continue; |
| 379 | SlotIndex Stop = Indexes.getMBBEndIdx(Pred); |
| 380 | assert(OldRange.getVNInfoBefore(Stop) == VNI && |
| 381 | "Wrong value out of predecessor"); |
| 382 | WorkList.push_back(std::make_pair(Stop, VNI)); |
| 383 | } |
| 384 | } |
| 385 | } |
| 386 | |
Jakob Stoklund Olesen | 55fc1d0 | 2011-02-08 00:03:05 +0000 | [diff] [blame] | 387 | /// shrinkToUses - After removing some uses of a register, shrink its live |
| 388 | /// range to just the remaining uses. This method does not compute reaching |
| 389 | /// defs for new uses, and it doesn't remove dead defs. |
Jakob Stoklund Olesen | 8630840 | 2011-03-17 20:37:07 +0000 | [diff] [blame] | 390 | bool LiveIntervals::shrinkToUses(LiveInterval *li, |
Jakob Stoklund Olesen | 71c380f | 2011-03-07 23:29:10 +0000 | [diff] [blame] | 391 | SmallVectorImpl<MachineInstr*> *dead) { |
Jakob Stoklund Olesen | 55fc1d0 | 2011-02-08 00:03:05 +0000 | [diff] [blame] | 392 | DEBUG(dbgs() << "Shrink: " << *li << '\n'); |
| 393 | assert(TargetRegisterInfo::isVirtualRegister(li->reg) |
Lang Hames | c405ac4 | 2012-01-03 20:05:57 +0000 | [diff] [blame] | 394 | && "Can only shrink virtual registers"); |
Jakob Stoklund Olesen | 55fc1d0 | 2011-02-08 00:03:05 +0000 | [diff] [blame] | 395 | |
Matthias Braun | 20e1f38 | 2014-12-10 01:12:18 +0000 | [diff] [blame] | 396 | // Shrink subregister live ranges. |
Matthias Braun | 09afa1e | 2014-12-11 00:59:06 +0000 | [diff] [blame] | 397 | for (LiveInterval::SubRange &S : li->subranges()) { |
| 398 | shrinkToUses(S, li->reg); |
Matthias Braun | 20e1f38 | 2014-12-10 01:12:18 +0000 | [diff] [blame] | 399 | } |
| 400 | |
| 401 | // Find all the values used, including PHI kills. |
| 402 | ShrinkToUsesWorkList WorkList; |
Jakob Stoklund Olesen | b8b1d4c | 2011-09-15 15:24:16 +0000 | [diff] [blame] | 403 | |
Jakob Stoklund Olesen | 55fc1d0 | 2011-02-08 00:03:05 +0000 | [diff] [blame] | 404 | // Visit all instructions reading li->reg. |
Owen Anderson | abb90c9 | 2014-03-13 06:02:25 +0000 | [diff] [blame] | 405 | for (MachineRegisterInfo::reg_instr_iterator |
| 406 | I = MRI->reg_instr_begin(li->reg), E = MRI->reg_instr_end(); |
| 407 | I != E; ) { |
| 408 | MachineInstr *UseMI = &*(I++); |
Jakob Stoklund Olesen | 55fc1d0 | 2011-02-08 00:03:05 +0000 | [diff] [blame] | 409 | if (UseMI->isDebugValue() || !UseMI->readsVirtualRegister(li->reg)) |
| 410 | continue; |
Jakob Stoklund Olesen | 6979790 | 2011-11-13 23:53:25 +0000 | [diff] [blame] | 411 | SlotIndex Idx = getInstructionIndex(UseMI).getRegSlot(); |
Matthias Braun | 88dd0ab | 2013-10-10 21:28:52 +0000 | [diff] [blame] | 412 | LiveQueryResult LRQ = li->Query(Idx); |
Jakob Stoklund Olesen | 02d83e3 | 2012-05-20 02:54:52 +0000 | [diff] [blame] | 413 | VNInfo *VNI = LRQ.valueIn(); |
Jakob Stoklund Olesen | fdc0994 | 2011-03-18 03:06:04 +0000 | [diff] [blame] | 414 | if (!VNI) { |
| 415 | // This shouldn't happen: readsVirtualRegister returns true, but there is |
| 416 | // no live value. It is likely caused by a target getting <undef> flags |
| 417 | // wrong. |
| 418 | DEBUG(dbgs() << Idx << '\t' << *UseMI |
| 419 | << "Warning: Instr claims to read non-existent value in " |
| 420 | << *li << '\n'); |
| 421 | continue; |
| 422 | } |
Jakob Stoklund Olesen | 7e6004a | 2011-11-14 18:45:38 +0000 | [diff] [blame] | 423 | // Special case: An early-clobber tied operand reads and writes the |
Jakob Stoklund Olesen | 02d83e3 | 2012-05-20 02:54:52 +0000 | [diff] [blame] | 424 | // register one slot early. |
| 425 | if (VNInfo *DefVNI = LRQ.valueDefined()) |
| 426 | Idx = DefVNI->def; |
| 427 | |
Jakob Stoklund Olesen | 55fc1d0 | 2011-02-08 00:03:05 +0000 | [diff] [blame] | 428 | WorkList.push_back(std::make_pair(Idx, VNI)); |
| 429 | } |
| 430 | |
Matthias Braun | d7df935 | 2013-10-10 21:28:47 +0000 | [diff] [blame] | 431 | // Create new live ranges with only minimal live segments per def. |
| 432 | LiveRange NewLR; |
Matthias Braun | 20e1f38 | 2014-12-10 01:12:18 +0000 | [diff] [blame] | 433 | createSegmentsForValues(NewLR, make_range(li->vni_begin(), li->vni_end())); |
| 434 | extendSegmentsToUses(NewLR, *Indexes, WorkList, *li); |
Jakob Stoklund Olesen | 55fc1d0 | 2011-02-08 00:03:05 +0000 | [diff] [blame] | 435 | |
Pete Cooper | 7223557 | 2014-06-03 22:42:10 +0000 | [diff] [blame] | 436 | // Move the trimmed segments back. |
| 437 | li->segments.swap(NewLR.segments); |
Matthias Braun | 15abf37 | 2014-12-18 19:58:52 +0000 | [diff] [blame] | 438 | |
| 439 | // Handle dead values. |
| 440 | bool CanSeparate = computeDeadValues(*li, dead); |
Pete Cooper | 7223557 | 2014-06-03 22:42:10 +0000 | [diff] [blame] | 441 | DEBUG(dbgs() << "Shrunk: " << *li << '\n'); |
| 442 | return CanSeparate; |
| 443 | } |
| 444 | |
Matthias Braun | 15abf37 | 2014-12-18 19:58:52 +0000 | [diff] [blame] | 445 | bool LiveIntervals::computeDeadValues(LiveInterval &LI, |
Pete Cooper | 7223557 | 2014-06-03 22:42:10 +0000 | [diff] [blame] | 446 | SmallVectorImpl<MachineInstr*> *dead) { |
Matthias Braun | 15abf37 | 2014-12-18 19:58:52 +0000 | [diff] [blame] | 447 | bool PHIRemoved = false; |
| 448 | for (auto VNI : LI.valnos) { |
Jakob Stoklund Olesen | 55fc1d0 | 2011-02-08 00:03:05 +0000 | [diff] [blame] | 449 | if (VNI->isUnused()) |
| 450 | continue; |
Matthias Braun | 15abf37 | 2014-12-18 19:58:52 +0000 | [diff] [blame] | 451 | LiveRange::iterator I = LI.FindSegmentContaining(VNI->def); |
| 452 | assert(I != LI.end() && "Missing segment for VNI"); |
| 453 | if (I->end != VNI->def.getDeadSlot()) |
Jakob Stoklund Olesen | 55fc1d0 | 2011-02-08 00:03:05 +0000 | [diff] [blame] | 454 | continue; |
Jakob Stoklund Olesen | 81eb18d | 2011-03-02 00:33:01 +0000 | [diff] [blame] | 455 | if (VNI->isPHIDef()) { |
Jakob Stoklund Olesen | 55fc1d0 | 2011-02-08 00:03:05 +0000 | [diff] [blame] | 456 | // This is a dead PHI. Remove it. |
Jakob Stoklund Olesen | daae19f | 2012-08-03 20:59:32 +0000 | [diff] [blame] | 457 | VNI->markUnused(); |
Matthias Braun | 15abf37 | 2014-12-18 19:58:52 +0000 | [diff] [blame] | 458 | LI.removeSegment(I); |
Jakob Stoklund Olesen | 8630840 | 2011-03-17 20:37:07 +0000 | [diff] [blame] | 459 | DEBUG(dbgs() << "Dead PHI at " << VNI->def << " may separate interval\n"); |
Matthias Braun | 15abf37 | 2014-12-18 19:58:52 +0000 | [diff] [blame] | 460 | PHIRemoved = true; |
| 461 | } else { |
Jakob Stoklund Olesen | 55fc1d0 | 2011-02-08 00:03:05 +0000 | [diff] [blame] | 462 | // This is a dead def. Make sure the instruction knows. |
| 463 | MachineInstr *MI = getInstructionFromIndex(VNI->def); |
| 464 | assert(MI && "No instruction defining live value"); |
Matthias Braun | 15abf37 | 2014-12-18 19:58:52 +0000 | [diff] [blame] | 465 | MI->addRegisterDead(LI.reg, TRI); |
Jakob Stoklund Olesen | 71c380f | 2011-03-07 23:29:10 +0000 | [diff] [blame] | 466 | if (dead && MI->allDefsAreDead()) { |
Jakob Stoklund Olesen | 557a82c | 2011-03-16 22:56:08 +0000 | [diff] [blame] | 467 | DEBUG(dbgs() << "All defs dead: " << VNI->def << '\t' << *MI); |
Jakob Stoklund Olesen | 71c380f | 2011-03-07 23:29:10 +0000 | [diff] [blame] | 468 | dead->push_back(MI); |
| 469 | } |
Jakob Stoklund Olesen | 55fc1d0 | 2011-02-08 00:03:05 +0000 | [diff] [blame] | 470 | } |
| 471 | } |
Matthias Braun | 15abf37 | 2014-12-18 19:58:52 +0000 | [diff] [blame] | 472 | return PHIRemoved; |
Matthias Braun | 20e1f38 | 2014-12-10 01:12:18 +0000 | [diff] [blame] | 473 | } |
| 474 | |
Matthias Braun | 15abf37 | 2014-12-18 19:58:52 +0000 | [diff] [blame] | 475 | void LiveIntervals::shrinkToUses(LiveInterval::SubRange &SR, unsigned Reg) |
Matthias Braun | 20e1f38 | 2014-12-10 01:12:18 +0000 | [diff] [blame] | 476 | { |
| 477 | DEBUG(dbgs() << "Shrink: " << SR << '\n'); |
| 478 | assert(TargetRegisterInfo::isVirtualRegister(Reg) |
| 479 | && "Can only shrink virtual registers"); |
| 480 | // Find all the values used, including PHI kills. |
| 481 | ShrinkToUsesWorkList WorkList; |
| 482 | |
| 483 | // Visit all instructions reading Reg. |
| 484 | SlotIndex LastIdx; |
| 485 | for (MachineOperand &MO : MRI->reg_operands(Reg)) { |
| 486 | MachineInstr *UseMI = MO.getParent(); |
| 487 | if (UseMI->isDebugValue()) |
| 488 | continue; |
| 489 | // Maybe the operand is for a subregister we don't care about. |
| 490 | unsigned SubReg = MO.getSubReg(); |
| 491 | if (SubReg != 0) { |
| 492 | unsigned SubRegMask = TRI->getSubRegIndexLaneMask(SubReg); |
| 493 | if ((SubRegMask & SR.LaneMask) == 0) |
| 494 | continue; |
| 495 | } |
| 496 | // We only need to visit each instruction once. |
| 497 | SlotIndex Idx = getInstructionIndex(UseMI).getRegSlot(); |
| 498 | if (Idx == LastIdx) |
| 499 | continue; |
| 500 | LastIdx = Idx; |
| 501 | |
| 502 | LiveQueryResult LRQ = SR.Query(Idx); |
| 503 | VNInfo *VNI = LRQ.valueIn(); |
| 504 | // For Subranges it is possible that only undef values are left in that |
| 505 | // part of the subregister, so there is no real liverange at the use |
| 506 | if (!VNI) |
| 507 | continue; |
| 508 | |
| 509 | // Special case: An early-clobber tied operand reads and writes the |
| 510 | // register one slot early. |
| 511 | if (VNInfo *DefVNI = LRQ.valueDefined()) |
| 512 | Idx = DefVNI->def; |
| 513 | |
| 514 | WorkList.push_back(std::make_pair(Idx, VNI)); |
| 515 | } |
| 516 | |
| 517 | // Create a new live ranges with only minimal live segments per def. |
| 518 | LiveRange NewLR; |
| 519 | createSegmentsForValues(NewLR, make_range(SR.vni_begin(), SR.vni_end())); |
| 520 | extendSegmentsToUses(NewLR, *Indexes, WorkList, SR); |
| 521 | |
Matthias Braun | 20e1f38 | 2014-12-10 01:12:18 +0000 | [diff] [blame] | 522 | // Move the trimmed ranges back. |
| 523 | SR.segments.swap(NewLR.segments); |
Matthias Braun | 15abf37 | 2014-12-18 19:58:52 +0000 | [diff] [blame] | 524 | |
| 525 | // Remove dead PHI value numbers |
| 526 | for (auto VNI : SR.valnos) { |
| 527 | if (VNI->isUnused()) |
| 528 | continue; |
| 529 | const LiveRange::Segment *Segment = SR.getSegmentContaining(VNI->def); |
| 530 | assert(Segment != nullptr && "Missing segment for VNI"); |
| 531 | if (Segment->end != VNI->def.getDeadSlot()) |
| 532 | continue; |
| 533 | if (VNI->isPHIDef()) { |
| 534 | // This is a dead PHI. Remove it. |
| 535 | VNI->markUnused(); |
| 536 | SR.removeSegment(*Segment); |
| 537 | DEBUG(dbgs() << "Dead PHI at " << VNI->def << " may separate interval\n"); |
| 538 | } |
| 539 | } |
| 540 | |
Matthias Braun | 20e1f38 | 2014-12-10 01:12:18 +0000 | [diff] [blame] | 541 | DEBUG(dbgs() << "Shrunk: " << SR << '\n'); |
Jakob Stoklund Olesen | 55fc1d0 | 2011-02-08 00:03:05 +0000 | [diff] [blame] | 542 | } |
| 543 | |
Matthias Braun | 2d5c32b | 2013-10-10 21:28:57 +0000 | [diff] [blame] | 544 | void LiveIntervals::extendToIndices(LiveRange &LR, |
Jakob Stoklund Olesen | 0bb3dd7 | 2012-09-17 23:03:25 +0000 | [diff] [blame] | 545 | ArrayRef<SlotIndex> Indices) { |
| 546 | assert(LRCalc && "LRCalc not initialized."); |
| 547 | LRCalc->reset(MF, getSlotIndexes(), DomTree, &getVNInfoAllocator()); |
| 548 | for (unsigned i = 0, e = Indices.size(); i != e; ++i) |
Matthias Braun | 2d5c32b | 2013-10-10 21:28:57 +0000 | [diff] [blame] | 549 | LRCalc->extend(LR, Indices[i]); |
Jakob Stoklund Olesen | 0bb3dd7 | 2012-09-17 23:03:25 +0000 | [diff] [blame] | 550 | } |
| 551 | |
Matthias Braun | 8970d84 | 2014-12-10 01:12:36 +0000 | [diff] [blame] | 552 | void LiveIntervals::pruneValue(LiveRange &LR, SlotIndex Kill, |
Jakob Stoklund Olesen | 0bb3dd7 | 2012-09-17 23:03:25 +0000 | [diff] [blame] | 553 | SmallVectorImpl<SlotIndex> *EndPoints) { |
Matthias Braun | 8970d84 | 2014-12-10 01:12:36 +0000 | [diff] [blame] | 554 | LiveQueryResult LRQ = LR.Query(Kill); |
| 555 | VNInfo *VNI = LRQ.valueOutOrDead(); |
Jakob Stoklund Olesen | 0bb3dd7 | 2012-09-17 23:03:25 +0000 | [diff] [blame] | 556 | if (!VNI) |
| 557 | return; |
| 558 | |
| 559 | MachineBasicBlock *KillMBB = Indexes->getMBBFromIndex(Kill); |
Matthias Braun | 8970d84 | 2014-12-10 01:12:36 +0000 | [diff] [blame] | 560 | SlotIndex MBBEnd = Indexes->getMBBEndIdx(KillMBB); |
Jakob Stoklund Olesen | 0bb3dd7 | 2012-09-17 23:03:25 +0000 | [diff] [blame] | 561 | |
| 562 | // If VNI isn't live out from KillMBB, the value is trivially pruned. |
| 563 | if (LRQ.endPoint() < MBBEnd) { |
Matthias Braun | 8970d84 | 2014-12-10 01:12:36 +0000 | [diff] [blame] | 564 | LR.removeSegment(Kill, LRQ.endPoint()); |
Jakob Stoklund Olesen | 0bb3dd7 | 2012-09-17 23:03:25 +0000 | [diff] [blame] | 565 | if (EndPoints) EndPoints->push_back(LRQ.endPoint()); |
| 566 | return; |
| 567 | } |
| 568 | |
| 569 | // VNI is live out of KillMBB. |
Matthias Braun | 8970d84 | 2014-12-10 01:12:36 +0000 | [diff] [blame] | 570 | LR.removeSegment(Kill, MBBEnd); |
Jakob Stoklund Olesen | 0bb3dd7 | 2012-09-17 23:03:25 +0000 | [diff] [blame] | 571 | if (EndPoints) EndPoints->push_back(MBBEnd); |
| 572 | |
Jakob Stoklund Olesen | 2f6dfc7 | 2012-10-13 16:15:31 +0000 | [diff] [blame] | 573 | // Find all blocks that are reachable from KillMBB without leaving VNI's live |
| 574 | // range. It is possible that KillMBB itself is reachable, so start a DFS |
| 575 | // from each successor. |
| 576 | typedef SmallPtrSet<MachineBasicBlock*, 9> VisitedTy; |
| 577 | VisitedTy Visited; |
| 578 | for (MachineBasicBlock::succ_iterator |
| 579 | SuccI = KillMBB->succ_begin(), SuccE = KillMBB->succ_end(); |
| 580 | SuccI != SuccE; ++SuccI) { |
| 581 | for (df_ext_iterator<MachineBasicBlock*, VisitedTy> |
| 582 | I = df_ext_begin(*SuccI, Visited), E = df_ext_end(*SuccI, Visited); |
| 583 | I != E;) { |
| 584 | MachineBasicBlock *MBB = *I; |
| 585 | |
| 586 | // Check if VNI is live in to MBB. |
Matthias Braun | 8970d84 | 2014-12-10 01:12:36 +0000 | [diff] [blame] | 587 | SlotIndex MBBStart, MBBEnd; |
Benjamin Kramer | d6f1f84 | 2014-03-02 13:30:33 +0000 | [diff] [blame] | 588 | std::tie(MBBStart, MBBEnd) = Indexes->getMBBRange(MBB); |
Matthias Braun | 8970d84 | 2014-12-10 01:12:36 +0000 | [diff] [blame] | 589 | LiveQueryResult LRQ = LR.Query(MBBStart); |
Jakob Stoklund Olesen | 2f6dfc7 | 2012-10-13 16:15:31 +0000 | [diff] [blame] | 590 | if (LRQ.valueIn() != VNI) { |
Matthias Braun | 13ddb7c | 2013-10-10 21:28:43 +0000 | [diff] [blame] | 591 | // This block isn't part of the VNI segment. Prune the search. |
Jakob Stoklund Olesen | 2f6dfc7 | 2012-10-13 16:15:31 +0000 | [diff] [blame] | 592 | I.skipChildren(); |
| 593 | continue; |
| 594 | } |
| 595 | |
| 596 | // Prune the search if VNI is killed in MBB. |
| 597 | if (LRQ.endPoint() < MBBEnd) { |
Matthias Braun | 8970d84 | 2014-12-10 01:12:36 +0000 | [diff] [blame] | 598 | LR.removeSegment(MBBStart, LRQ.endPoint()); |
Jakob Stoklund Olesen | 2f6dfc7 | 2012-10-13 16:15:31 +0000 | [diff] [blame] | 599 | if (EndPoints) EndPoints->push_back(LRQ.endPoint()); |
| 600 | I.skipChildren(); |
| 601 | continue; |
| 602 | } |
| 603 | |
| 604 | // VNI is live through MBB. |
Matthias Braun | 8970d84 | 2014-12-10 01:12:36 +0000 | [diff] [blame] | 605 | LR.removeSegment(MBBStart, MBBEnd); |
Jakob Stoklund Olesen | 2f6dfc7 | 2012-10-13 16:15:31 +0000 | [diff] [blame] | 606 | if (EndPoints) EndPoints->push_back(MBBEnd); |
Jakob Stoklund Olesen | 0bb3dd7 | 2012-09-17 23:03:25 +0000 | [diff] [blame] | 607 | ++I; |
Jakob Stoklund Olesen | 0bb3dd7 | 2012-09-17 23:03:25 +0000 | [diff] [blame] | 608 | } |
Jakob Stoklund Olesen | 0bb3dd7 | 2012-09-17 23:03:25 +0000 | [diff] [blame] | 609 | } |
| 610 | } |
Jakob Stoklund Olesen | 55fc1d0 | 2011-02-08 00:03:05 +0000 | [diff] [blame] | 611 | |
Matthias Braun | 8970d84 | 2014-12-10 01:12:36 +0000 | [diff] [blame] | 612 | void LiveIntervals::pruneValue(LiveInterval &LI, SlotIndex Kill, |
| 613 | SmallVectorImpl<SlotIndex> *EndPoints) { |
| 614 | pruneValue((LiveRange&)LI, Kill, EndPoints); |
| 615 | |
Matthias Braun | 09afa1e | 2014-12-11 00:59:06 +0000 | [diff] [blame] | 616 | for (LiveInterval::SubRange &SR : LI.subranges()) { |
| 617 | pruneValue(SR, Kill, nullptr); |
Matthias Braun | 8970d84 | 2014-12-10 01:12:36 +0000 | [diff] [blame] | 618 | } |
| 619 | } |
| 620 | |
Evan Cheng | be51f28 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 621 | //===----------------------------------------------------------------------===// |
| 622 | // Register allocator hooks. |
| 623 | // |
| 624 | |
Jakob Stoklund Olesen | bb4bdd8 | 2012-09-06 18:15:18 +0000 | [diff] [blame] | 625 | void LiveIntervals::addKillFlags(const VirtRegMap *VRM) { |
| 626 | // Keep track of regunit ranges. |
Matthias Braun | 7f8dece | 2014-12-20 01:54:48 +0000 | [diff] [blame] | 627 | SmallVector<std::pair<const LiveRange*, LiveRange::const_iterator>, 8> RU; |
Matthias Braun | 714c494 | 2014-12-20 01:54:50 +0000 | [diff] [blame] | 628 | // Keep track of subregister ranges. |
| 629 | SmallVector<std::pair<const LiveInterval::SubRange*, |
| 630 | LiveRange::const_iterator>, 4> SRs; |
Jakob Stoklund Olesen | bb4bdd8 | 2012-09-06 18:15:18 +0000 | [diff] [blame] | 631 | |
Jakob Stoklund Olesen | 781e0b9 | 2012-06-20 23:23:59 +0000 | [diff] [blame] | 632 | for (unsigned i = 0, e = MRI->getNumVirtRegs(); i != e; ++i) { |
| 633 | unsigned Reg = TargetRegisterInfo::index2VirtReg(i); |
Jakob Stoklund Olesen | 11fb248 | 2012-06-04 22:39:14 +0000 | [diff] [blame] | 634 | if (MRI->reg_nodbg_empty(Reg)) |
Jakob Stoklund Olesen | f2b16dc | 2011-02-08 21:13:03 +0000 | [diff] [blame] | 635 | continue; |
Matthias Braun | 7f8dece | 2014-12-20 01:54:48 +0000 | [diff] [blame] | 636 | const LiveInterval &LI = getInterval(Reg); |
| 637 | if (LI.empty()) |
Jakob Stoklund Olesen | bb4bdd8 | 2012-09-06 18:15:18 +0000 | [diff] [blame] | 638 | continue; |
| 639 | |
| 640 | // Find the regunit intervals for the assigned register. They may overlap |
| 641 | // the virtual register live range, cancelling any kills. |
| 642 | RU.clear(); |
| 643 | for (MCRegUnitIterator Units(VRM->getPhys(Reg), TRI); Units.isValid(); |
| 644 | ++Units) { |
Matthias Braun | 7f8dece | 2014-12-20 01:54:48 +0000 | [diff] [blame] | 645 | const LiveRange &RURange = getRegUnit(*Units); |
| 646 | if (RURange.empty()) |
Jakob Stoklund Olesen | bb4bdd8 | 2012-09-06 18:15:18 +0000 | [diff] [blame] | 647 | continue; |
Matthias Braun | 7f8dece | 2014-12-20 01:54:48 +0000 | [diff] [blame] | 648 | RU.push_back(std::make_pair(&RURange, RURange.find(LI.begin()->end))); |
Jakob Stoklund Olesen | bb4bdd8 | 2012-09-06 18:15:18 +0000 | [diff] [blame] | 649 | } |
Jakob Stoklund Olesen | f2b16dc | 2011-02-08 21:13:03 +0000 | [diff] [blame] | 650 | |
Matthias Braun | 714c494 | 2014-12-20 01:54:50 +0000 | [diff] [blame] | 651 | if (MRI->tracksSubRegLiveness()) { |
| 652 | SRs.clear(); |
| 653 | for (const LiveInterval::SubRange &SR : LI.subranges()) { |
| 654 | SRs.push_back(std::make_pair(&SR, SR.find(LI.begin()->end))); |
| 655 | } |
| 656 | } |
| 657 | |
Matthias Braun | 13ddb7c | 2013-10-10 21:28:43 +0000 | [diff] [blame] | 658 | // Every instruction that kills Reg corresponds to a segment range end |
| 659 | // point. |
Matthias Braun | 7f8dece | 2014-12-20 01:54:48 +0000 | [diff] [blame] | 660 | for (LiveInterval::const_iterator RI = LI.begin(), RE = LI.end(); RI != RE; |
Jakob Stoklund Olesen | f2b16dc | 2011-02-08 21:13:03 +0000 | [diff] [blame] | 661 | ++RI) { |
Jakob Stoklund Olesen | 90b5e56 | 2011-11-13 20:45:27 +0000 | [diff] [blame] | 662 | // A block index indicates an MBB edge. |
| 663 | if (RI->end.isBlock()) |
Jakob Stoklund Olesen | f2b16dc | 2011-02-08 21:13:03 +0000 | [diff] [blame] | 664 | continue; |
| 665 | MachineInstr *MI = getInstructionFromIndex(RI->end); |
| 666 | if (!MI) |
| 667 | continue; |
Jakob Stoklund Olesen | bb4bdd8 | 2012-09-06 18:15:18 +0000 | [diff] [blame] | 668 | |
Matthias Braun | c9d5c0f | 2013-10-04 16:52:58 +0000 | [diff] [blame] | 669 | // Check if any of the regunits are live beyond the end of RI. That could |
Jakob Stoklund Olesen | bb4bdd8 | 2012-09-06 18:15:18 +0000 | [diff] [blame] | 670 | // happen when a physreg is defined as a copy of a virtreg: |
| 671 | // |
| 672 | // %EAX = COPY %vreg5 |
| 673 | // FOO %vreg5 <--- MI, cancel kill because %EAX is live. |
| 674 | // BAR %EAX<kill> |
| 675 | // |
| 676 | // There should be no kill flag on FOO when %vreg5 is rewritten as %EAX. |
Matthias Braun | 7f8dece | 2014-12-20 01:54:48 +0000 | [diff] [blame] | 677 | for (auto &RUP : RU) { |
| 678 | const LiveRange &RURange = *RUP.first; |
| 679 | LiveRange::const_iterator I = RUP.second; |
| 680 | if (I == RURange.end()) |
Jakob Stoklund Olesen | bb4bdd8 | 2012-09-06 18:15:18 +0000 | [diff] [blame] | 681 | continue; |
Matthias Braun | 7f8dece | 2014-12-20 01:54:48 +0000 | [diff] [blame] | 682 | I = RURange.advanceTo(I, RI->end); |
| 683 | if (I == RURange.end() || I->start >= RI->end) |
Jakob Stoklund Olesen | bb4bdd8 | 2012-09-06 18:15:18 +0000 | [diff] [blame] | 684 | continue; |
| 685 | // I is overlapping RI. |
Matthias Braun | 714c494 | 2014-12-20 01:54:50 +0000 | [diff] [blame] | 686 | goto CancelKill; |
Jakob Stoklund Olesen | bb4bdd8 | 2012-09-06 18:15:18 +0000 | [diff] [blame] | 687 | } |
Matthias Braun | d70caaf | 2014-12-10 01:13:04 +0000 | [diff] [blame] | 688 | |
Matthias Braun | d70caaf | 2014-12-10 01:13:04 +0000 | [diff] [blame] | 689 | if (MRI->tracksSubRegLiveness()) { |
Matthias Braun | 714c494 | 2014-12-20 01:54:50 +0000 | [diff] [blame] | 690 | // When reading a partial undefined value we must not add a kill flag. |
| 691 | // The regalloc might have used the undef lane for something else. |
| 692 | // Example: |
| 693 | // %vreg1 = ... ; R32: %vreg1 |
| 694 | // %vreg2:high16 = ... ; R64: %vreg2 |
| 695 | // = read %vreg2<kill> ; R64: %vreg2 |
| 696 | // = read %vreg1 ; R32: %vreg1 |
| 697 | // The <kill> flag is correct for %vreg2, but the register allocator may |
| 698 | // assign R0L to %vreg1, and R0 to %vreg2 because the low 32bits of R0 |
| 699 | // are actually never written by %vreg2. After assignment the <kill> |
| 700 | // flag at the read instruction is invalid. |
| 701 | unsigned DefinedLanesMask; |
| 702 | if (!SRs.empty()) { |
| 703 | // Compute a mask of lanes that are defined. |
| 704 | DefinedLanesMask = 0; |
| 705 | for (auto &SRP : SRs) { |
| 706 | const LiveInterval::SubRange &SR = *SRP.first; |
| 707 | LiveRange::const_iterator I = SRP.second; |
| 708 | if (I == SR.end()) |
| 709 | continue; |
| 710 | I = SR.advanceTo(I, RI->end); |
| 711 | if (I == SR.end() || I->start >= RI->end) |
| 712 | continue; |
| 713 | // I is overlapping RI |
| 714 | DefinedLanesMask |= SR.LaneMask; |
Matthias Braun | d70caaf | 2014-12-10 01:13:04 +0000 | [diff] [blame] | 715 | } |
Matthias Braun | 714c494 | 2014-12-20 01:54:50 +0000 | [diff] [blame] | 716 | } else |
| 717 | DefinedLanesMask = ~0u; |
| 718 | |
| 719 | bool IsFullWrite = false; |
| 720 | for (const MachineOperand &MO : MI->operands()) { |
| 721 | if (!MO.isReg() || MO.getReg() != Reg) |
| 722 | continue; |
| 723 | if (MO.isUse()) { |
| 724 | // Reading any undefined lanes? |
| 725 | unsigned UseMask = TRI->getSubRegIndexLaneMask(MO.getSubReg()); |
| 726 | if ((UseMask & ~DefinedLanesMask) != 0) |
| 727 | goto CancelKill; |
| 728 | } else if (MO.getSubReg() == 0) { |
| 729 | // Writing to the full register? |
| 730 | assert(MO.isDef()); |
| 731 | IsFullWrite = true; |
| 732 | } |
| 733 | } |
| 734 | |
| 735 | // If an instruction writes to a subregister, a new segment starts in |
| 736 | // the LiveInterval. But as this is only overriding part of the register |
| 737 | // adding kill-flags is not correct here after registers have been |
| 738 | // assigned. |
| 739 | if (!IsFullWrite) { |
| 740 | // Next segment has to be adjacent in the subregister write case. |
| 741 | LiveRange::const_iterator N = std::next(RI); |
| 742 | if (N != LI.end() && N->start == RI->end) |
| 743 | goto CancelKill; |
Matthias Braun | d70caaf | 2014-12-10 01:13:04 +0000 | [diff] [blame] | 744 | } |
| 745 | } |
| 746 | |
Matthias Braun | 714c494 | 2014-12-20 01:54:50 +0000 | [diff] [blame] | 747 | MI->addRegisterKilled(Reg, nullptr); |
| 748 | continue; |
| 749 | CancelKill: |
| 750 | MI->clearRegisterKills(Reg, nullptr); |
Jakob Stoklund Olesen | f2b16dc | 2011-02-08 21:13:03 +0000 | [diff] [blame] | 751 | } |
| 752 | } |
| 753 | } |
| 754 | |
Jakob Stoklund Olesen | aa06de2 | 2012-02-10 01:23:55 +0000 | [diff] [blame] | 755 | MachineBasicBlock* |
| 756 | LiveIntervals::intervalIsInOneMBB(const LiveInterval &LI) const { |
| 757 | // A local live range must be fully contained inside the block, meaning it is |
| 758 | // defined and killed at instructions, not at block boundaries. It is not |
| 759 | // live in or or out of any block. |
| 760 | // |
| 761 | // It is technically possible to have a PHI-defined live range identical to a |
| 762 | // single block, but we are going to return false in that case. |
Lang Hames | 05fb963 | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 763 | |
Jakob Stoklund Olesen | aa06de2 | 2012-02-10 01:23:55 +0000 | [diff] [blame] | 764 | SlotIndex Start = LI.beginIndex(); |
| 765 | if (Start.isBlock()) |
Craig Topper | c0196b1 | 2014-04-14 00:51:57 +0000 | [diff] [blame] | 766 | return nullptr; |
Lang Hames | 05fb963 | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 767 | |
Jakob Stoklund Olesen | aa06de2 | 2012-02-10 01:23:55 +0000 | [diff] [blame] | 768 | SlotIndex Stop = LI.endIndex(); |
| 769 | if (Stop.isBlock()) |
Craig Topper | c0196b1 | 2014-04-14 00:51:57 +0000 | [diff] [blame] | 770 | return nullptr; |
Lang Hames | 05fb963 | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 771 | |
Jakob Stoklund Olesen | aa06de2 | 2012-02-10 01:23:55 +0000 | [diff] [blame] | 772 | // getMBBFromIndex doesn't need to search the MBB table when both indexes |
| 773 | // belong to proper instructions. |
Jakob Stoklund Olesen | 11fb248 | 2012-06-04 22:39:14 +0000 | [diff] [blame] | 774 | MachineBasicBlock *MBB1 = Indexes->getMBBFromIndex(Start); |
| 775 | MachineBasicBlock *MBB2 = Indexes->getMBBFromIndex(Stop); |
Craig Topper | c0196b1 | 2014-04-14 00:51:57 +0000 | [diff] [blame] | 776 | return MBB1 == MBB2 ? MBB1 : nullptr; |
Evan Cheng | 8e22379 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 777 | } |
| 778 | |
Jakob Stoklund Olesen | 06d6a53 | 2012-08-03 20:10:24 +0000 | [diff] [blame] | 779 | bool |
| 780 | LiveIntervals::hasPHIKill(const LiveInterval &LI, const VNInfo *VNI) const { |
Matthias Braun | 9676195 | 2014-12-10 23:07:54 +0000 | [diff] [blame] | 781 | for (const VNInfo *PHI : LI.valnos) { |
Jakob Stoklund Olesen | 06d6a53 | 2012-08-03 20:10:24 +0000 | [diff] [blame] | 782 | if (PHI->isUnused() || !PHI->isPHIDef()) |
| 783 | continue; |
| 784 | const MachineBasicBlock *PHIMBB = getMBBFromIndex(PHI->def); |
| 785 | // Conservatively return true instead of scanning huge predecessor lists. |
| 786 | if (PHIMBB->pred_size() > 100) |
| 787 | return true; |
| 788 | for (MachineBasicBlock::const_pred_iterator |
| 789 | PI = PHIMBB->pred_begin(), PE = PHIMBB->pred_end(); PI != PE; ++PI) |
| 790 | if (VNI == LI.getVNInfoBefore(Indexes->getMBBEndIdx(*PI))) |
| 791 | return true; |
| 792 | } |
| 793 | return false; |
| 794 | } |
| 795 | |
Jakob Stoklund Olesen | 115da88 | 2010-03-01 20:59:38 +0000 | [diff] [blame] | 796 | float |
Michael Gottesman | 9f49d74 | 2013-12-14 00:53:32 +0000 | [diff] [blame] | 797 | LiveIntervals::getSpillWeight(bool isDef, bool isUse, |
| 798 | const MachineBlockFrequencyInfo *MBFI, |
| 799 | const MachineInstr *MI) { |
| 800 | BlockFrequency Freq = MBFI->getBlockFreq(MI->getParent()); |
Michael Gottesman | 5e985ee | 2013-12-14 02:37:38 +0000 | [diff] [blame] | 801 | const float Scale = 1.0f / MBFI->getEntryFreq(); |
Michael Gottesman | 9f49d74 | 2013-12-14 00:53:32 +0000 | [diff] [blame] | 802 | return (isDef + isUse) * (Freq.getFrequency() * Scale); |
Jakob Stoklund Olesen | 115da88 | 2010-03-01 20:59:38 +0000 | [diff] [blame] | 803 | } |
| 804 | |
Matthias Braun | d7df935 | 2013-10-10 21:28:47 +0000 | [diff] [blame] | 805 | LiveRange::Segment |
Matthias Braun | 13ddb7c | 2013-10-10 21:28:43 +0000 | [diff] [blame] | 806 | LiveIntervals::addSegmentToEndOfBlock(unsigned reg, MachineInstr* startInst) { |
Mark Lacey | 9d8103d | 2013-08-14 23:50:16 +0000 | [diff] [blame] | 807 | LiveInterval& Interval = createEmptyInterval(reg); |
Owen Anderson | 35e2dfe | 2008-06-05 17:15:43 +0000 | [diff] [blame] | 808 | VNInfo* VN = Interval.getNextValue( |
Jakob Stoklund Olesen | 90b5e56 | 2011-11-13 20:45:27 +0000 | [diff] [blame] | 809 | SlotIndex(getInstructionIndex(startInst).getRegSlot()), |
Jakob Stoklund Olesen | ad6b22e | 2012-02-04 05:20:49 +0000 | [diff] [blame] | 810 | getVNInfoAllocator()); |
Matthias Braun | d7df935 | 2013-10-10 21:28:47 +0000 | [diff] [blame] | 811 | LiveRange::Segment S( |
Jakob Stoklund Olesen | 90b5e56 | 2011-11-13 20:45:27 +0000 | [diff] [blame] | 812 | SlotIndex(getInstructionIndex(startInst).getRegSlot()), |
Lang Hames | 4c05226 | 2009-12-22 00:11:50 +0000 | [diff] [blame] | 813 | getMBBEndIdx(startInst->getParent()), VN); |
Matthias Braun | 13ddb7c | 2013-10-10 21:28:43 +0000 | [diff] [blame] | 814 | Interval.addSegment(S); |
Jakob Stoklund Olesen | 073cd80 | 2010-08-12 20:01:23 +0000 | [diff] [blame] | 815 | |
Matthias Braun | 13ddb7c | 2013-10-10 21:28:43 +0000 | [diff] [blame] | 816 | return S; |
Owen Anderson | 35e2dfe | 2008-06-05 17:15:43 +0000 | [diff] [blame] | 817 | } |
Jakob Stoklund Olesen | 3ff74d8 | 2012-02-08 17:33:45 +0000 | [diff] [blame] | 818 | |
| 819 | |
| 820 | //===----------------------------------------------------------------------===// |
| 821 | // Register mask functions |
| 822 | //===----------------------------------------------------------------------===// |
| 823 | |
| 824 | bool LiveIntervals::checkRegMaskInterference(LiveInterval &LI, |
| 825 | BitVector &UsableRegs) { |
| 826 | if (LI.empty()) |
| 827 | return false; |
Jakob Stoklund Olesen | 9ef50bd | 2012-02-10 01:31:31 +0000 | [diff] [blame] | 828 | LiveInterval::iterator LiveI = LI.begin(), LiveE = LI.end(); |
| 829 | |
| 830 | // Use a smaller arrays for local live ranges. |
| 831 | ArrayRef<SlotIndex> Slots; |
| 832 | ArrayRef<const uint32_t*> Bits; |
| 833 | if (MachineBasicBlock *MBB = intervalIsInOneMBB(LI)) { |
| 834 | Slots = getRegMaskSlotsInBlock(MBB->getNumber()); |
| 835 | Bits = getRegMaskBitsInBlock(MBB->getNumber()); |
| 836 | } else { |
| 837 | Slots = getRegMaskSlots(); |
| 838 | Bits = getRegMaskBits(); |
| 839 | } |
Jakob Stoklund Olesen | 3ff74d8 | 2012-02-08 17:33:45 +0000 | [diff] [blame] | 840 | |
| 841 | // We are going to enumerate all the register mask slots contained in LI. |
| 842 | // Start with a binary search of RegMaskSlots to find a starting point. |
Jakob Stoklund Olesen | 3ff74d8 | 2012-02-08 17:33:45 +0000 | [diff] [blame] | 843 | ArrayRef<SlotIndex>::iterator SlotI = |
| 844 | std::lower_bound(Slots.begin(), Slots.end(), LiveI->start); |
| 845 | ArrayRef<SlotIndex>::iterator SlotE = Slots.end(); |
| 846 | |
| 847 | // No slots in range, LI begins after the last call. |
| 848 | if (SlotI == SlotE) |
| 849 | return false; |
| 850 | |
| 851 | bool Found = false; |
| 852 | for (;;) { |
| 853 | assert(*SlotI >= LiveI->start); |
| 854 | // Loop over all slots overlapping this segment. |
| 855 | while (*SlotI < LiveI->end) { |
| 856 | // *SlotI overlaps LI. Collect mask bits. |
| 857 | if (!Found) { |
| 858 | // This is the first overlap. Initialize UsableRegs to all ones. |
| 859 | UsableRegs.clear(); |
Jakob Stoklund Olesen | 11fb248 | 2012-06-04 22:39:14 +0000 | [diff] [blame] | 860 | UsableRegs.resize(TRI->getNumRegs(), true); |
Jakob Stoklund Olesen | 3ff74d8 | 2012-02-08 17:33:45 +0000 | [diff] [blame] | 861 | Found = true; |
| 862 | } |
| 863 | // Remove usable registers clobbered by this mask. |
Jakob Stoklund Olesen | 9ef50bd | 2012-02-10 01:31:31 +0000 | [diff] [blame] | 864 | UsableRegs.clearBitsNotInMask(Bits[SlotI-Slots.begin()]); |
Jakob Stoklund Olesen | 3ff74d8 | 2012-02-08 17:33:45 +0000 | [diff] [blame] | 865 | if (++SlotI == SlotE) |
| 866 | return Found; |
| 867 | } |
| 868 | // *SlotI is beyond the current LI segment. |
| 869 | LiveI = LI.advanceTo(LiveI, *SlotI); |
| 870 | if (LiveI == LiveE) |
| 871 | return Found; |
| 872 | // Advance SlotI until it overlaps. |
| 873 | while (*SlotI < LiveI->start) |
| 874 | if (++SlotI == SlotE) |
| 875 | return Found; |
| 876 | } |
| 877 | } |
Lang Hames | b9057d5 | 2012-02-17 18:44:18 +0000 | [diff] [blame] | 878 | |
| 879 | //===----------------------------------------------------------------------===// |
| 880 | // IntervalUpdate class. |
| 881 | //===----------------------------------------------------------------------===// |
| 882 | |
Lang Hames | 7e2ce88 | 2012-02-21 00:00:36 +0000 | [diff] [blame] | 883 | // HMEditor is a toolkit used by handleMove to trim or extend live intervals. |
Lang Hames | b9057d5 | 2012-02-17 18:44:18 +0000 | [diff] [blame] | 884 | class LiveIntervals::HMEditor { |
| 885 | private: |
Lang Hames | 5976198 | 2012-02-17 23:43:40 +0000 | [diff] [blame] | 886 | LiveIntervals& LIS; |
| 887 | const MachineRegisterInfo& MRI; |
| 888 | const TargetRegisterInfo& TRI; |
Jakob Stoklund Olesen | 1a87a29 | 2012-10-12 21:31:57 +0000 | [diff] [blame] | 889 | SlotIndex OldIdx; |
Lang Hames | 5976198 | 2012-02-17 23:43:40 +0000 | [diff] [blame] | 890 | SlotIndex NewIdx; |
Matthias Braun | 34e1be9 | 2013-10-10 21:29:02 +0000 | [diff] [blame] | 891 | SmallPtrSet<LiveRange*, 8> Updated; |
Andrew Trick | d9d4be0 | 2012-10-16 00:22:51 +0000 | [diff] [blame] | 892 | bool UpdateFlags; |
Lang Hames | 13b1152 | 2012-02-19 07:13:05 +0000 | [diff] [blame] | 893 | |
Lang Hames | b9057d5 | 2012-02-17 18:44:18 +0000 | [diff] [blame] | 894 | public: |
Lang Hames | 5976198 | 2012-02-17 23:43:40 +0000 | [diff] [blame] | 895 | HMEditor(LiveIntervals& LIS, const MachineRegisterInfo& MRI, |
Jakob Stoklund Olesen | 1a87a29 | 2012-10-12 21:31:57 +0000 | [diff] [blame] | 896 | const TargetRegisterInfo& TRI, |
Andrew Trick | d9d4be0 | 2012-10-16 00:22:51 +0000 | [diff] [blame] | 897 | SlotIndex OldIdx, SlotIndex NewIdx, bool UpdateFlags) |
| 898 | : LIS(LIS), MRI(MRI), TRI(TRI), OldIdx(OldIdx), NewIdx(NewIdx), |
| 899 | UpdateFlags(UpdateFlags) {} |
| 900 | |
| 901 | // FIXME: UpdateFlags is a workaround that creates live intervals for all |
| 902 | // physregs, even those that aren't needed for regalloc, in order to update |
| 903 | // kill flags. This is wasteful. Eventually, LiveVariables will strip all kill |
| 904 | // flags, and postRA passes will use a live register utility instead. |
Matthias Braun | 34e1be9 | 2013-10-10 21:29:02 +0000 | [diff] [blame] | 905 | LiveRange *getRegUnitLI(unsigned Unit) { |
Andrew Trick | d9d4be0 | 2012-10-16 00:22:51 +0000 | [diff] [blame] | 906 | if (UpdateFlags) |
| 907 | return &LIS.getRegUnit(Unit); |
| 908 | return LIS.getCachedRegUnit(Unit); |
| 909 | } |
Lang Hames | b9057d5 | 2012-02-17 18:44:18 +0000 | [diff] [blame] | 910 | |
Jakob Stoklund Olesen | 1a87a29 | 2012-10-12 21:31:57 +0000 | [diff] [blame] | 911 | /// Update all live ranges touched by MI, assuming a move from OldIdx to |
| 912 | /// NewIdx. |
| 913 | void updateAllRanges(MachineInstr *MI) { |
| 914 | DEBUG(dbgs() << "handleMove " << OldIdx << " -> " << NewIdx << ": " << *MI); |
| 915 | bool hasRegMask = false; |
| 916 | for (MIOperands MO(MI); MO.isValid(); ++MO) { |
| 917 | if (MO->isRegMask()) |
| 918 | hasRegMask = true; |
| 919 | if (!MO->isReg()) |
Lang Hames | d6e765c | 2012-02-21 22:29:38 +0000 | [diff] [blame] | 920 | continue; |
Jakob Stoklund Olesen | 1a87a29 | 2012-10-12 21:31:57 +0000 | [diff] [blame] | 921 | // Aggressively clear all kill flags. |
| 922 | // They are reinserted by VirtRegRewriter. |
| 923 | if (MO->isUse()) |
| 924 | MO->setIsKill(false); |
| 925 | |
| 926 | unsigned Reg = MO->getReg(); |
| 927 | if (!Reg) |
| 928 | continue; |
| 929 | if (TargetRegisterInfo::isVirtualRegister(Reg)) { |
Matthias Braun | 34e1be9 | 2013-10-10 21:29:02 +0000 | [diff] [blame] | 930 | LiveInterval &LI = LIS.getInterval(Reg); |
Matthias Braun | 7044d69 | 2014-12-10 01:12:20 +0000 | [diff] [blame] | 931 | if (LI.hasSubRanges()) { |
| 932 | unsigned SubReg = MO->getSubReg(); |
| 933 | unsigned LaneMask = TRI.getSubRegIndexLaneMask(SubReg); |
Matthias Braun | 09afa1e | 2014-12-11 00:59:06 +0000 | [diff] [blame] | 934 | for (LiveInterval::SubRange &S : LI.subranges()) { |
| 935 | if ((S.LaneMask & LaneMask) == 0) |
Matthias Braun | 7044d69 | 2014-12-10 01:12:20 +0000 | [diff] [blame] | 936 | continue; |
Matthias Braun | 09afa1e | 2014-12-11 00:59:06 +0000 | [diff] [blame] | 937 | updateRange(S, Reg, S.LaneMask); |
Matthias Braun | 7044d69 | 2014-12-10 01:12:20 +0000 | [diff] [blame] | 938 | } |
| 939 | } |
| 940 | updateRange(LI, Reg, 0); |
Jakob Stoklund Olesen | 1a87a29 | 2012-10-12 21:31:57 +0000 | [diff] [blame] | 941 | continue; |
| 942 | } |
| 943 | |
| 944 | // For physregs, only update the regunits that actually have a |
| 945 | // precomputed live range. |
| 946 | for (MCRegUnitIterator Units(Reg, &TRI); Units.isValid(); ++Units) |
Matthias Braun | 34e1be9 | 2013-10-10 21:29:02 +0000 | [diff] [blame] | 947 | if (LiveRange *LR = getRegUnitLI(*Units)) |
Matthias Braun | 7044d69 | 2014-12-10 01:12:20 +0000 | [diff] [blame] | 948 | updateRange(*LR, *Units, 0); |
Lang Hames | d6e765c | 2012-02-21 22:29:38 +0000 | [diff] [blame] | 949 | } |
Jakob Stoklund Olesen | 1a87a29 | 2012-10-12 21:31:57 +0000 | [diff] [blame] | 950 | if (hasRegMask) |
| 951 | updateRegMaskSlots(); |
Lang Hames | 13b1152 | 2012-02-19 07:13:05 +0000 | [diff] [blame] | 952 | } |
| 953 | |
Lang Hames | 4645a72 | 2012-02-19 03:00:30 +0000 | [diff] [blame] | 954 | private: |
Jakob Stoklund Olesen | 1a87a29 | 2012-10-12 21:31:57 +0000 | [diff] [blame] | 955 | /// Update a single live range, assuming an instruction has been moved from |
| 956 | /// OldIdx to NewIdx. |
Matthias Braun | 7044d69 | 2014-12-10 01:12:20 +0000 | [diff] [blame] | 957 | void updateRange(LiveRange &LR, unsigned Reg, unsigned LaneMask) { |
David Blaikie | 70573dc | 2014-11-19 07:49:26 +0000 | [diff] [blame] | 958 | if (!Updated.insert(&LR).second) |
Jakob Stoklund Olesen | 1a87a29 | 2012-10-12 21:31:57 +0000 | [diff] [blame] | 959 | return; |
| 960 | DEBUG({ |
| 961 | dbgs() << " "; |
Matthias Braun | 7044d69 | 2014-12-10 01:12:20 +0000 | [diff] [blame] | 962 | if (TargetRegisterInfo::isVirtualRegister(Reg)) { |
Matthias Braun | 34e1be9 | 2013-10-10 21:29:02 +0000 | [diff] [blame] | 963 | dbgs() << PrintReg(Reg); |
Matthias Braun | 7044d69 | 2014-12-10 01:12:20 +0000 | [diff] [blame] | 964 | if (LaneMask != 0) |
| 965 | dbgs() << format(" L%04X", LaneMask); |
| 966 | } else { |
Matthias Braun | 34e1be9 | 2013-10-10 21:29:02 +0000 | [diff] [blame] | 967 | dbgs() << PrintRegUnit(Reg, &TRI); |
Matthias Braun | 7044d69 | 2014-12-10 01:12:20 +0000 | [diff] [blame] | 968 | } |
Matthias Braun | 34e1be9 | 2013-10-10 21:29:02 +0000 | [diff] [blame] | 969 | dbgs() << ":\t" << LR << '\n'; |
Jakob Stoklund Olesen | 1a87a29 | 2012-10-12 21:31:57 +0000 | [diff] [blame] | 970 | }); |
| 971 | if (SlotIndex::isEarlierInstr(OldIdx, NewIdx)) |
Matthias Braun | 34e1be9 | 2013-10-10 21:29:02 +0000 | [diff] [blame] | 972 | handleMoveDown(LR); |
Jakob Stoklund Olesen | 1a87a29 | 2012-10-12 21:31:57 +0000 | [diff] [blame] | 973 | else |
Matthias Braun | 7044d69 | 2014-12-10 01:12:20 +0000 | [diff] [blame] | 974 | handleMoveUp(LR, Reg, LaneMask); |
Matthias Braun | 34e1be9 | 2013-10-10 21:29:02 +0000 | [diff] [blame] | 975 | DEBUG(dbgs() << " -->\t" << LR << '\n'); |
| 976 | LR.verify(); |
Lang Hames | b9057d5 | 2012-02-17 18:44:18 +0000 | [diff] [blame] | 977 | } |
| 978 | |
Matthias Braun | 34e1be9 | 2013-10-10 21:29:02 +0000 | [diff] [blame] | 979 | /// Update LR to reflect an instruction has been moved downwards from OldIdx |
Jakob Stoklund Olesen | 1a87a29 | 2012-10-12 21:31:57 +0000 | [diff] [blame] | 980 | /// to NewIdx. |
| 981 | /// |
| 982 | /// 1. Live def at OldIdx: |
| 983 | /// Move def to NewIdx, assert endpoint after NewIdx. |
| 984 | /// |
| 985 | /// 2. Live def at OldIdx, killed at NewIdx: |
| 986 | /// Change to dead def at NewIdx. |
| 987 | /// (Happens when bundling def+kill together). |
| 988 | /// |
| 989 | /// 3. Dead def at OldIdx: |
| 990 | /// Move def to NewIdx, possibly across another live value. |
| 991 | /// |
| 992 | /// 4. Def at OldIdx AND at NewIdx: |
Matthias Braun | 13ddb7c | 2013-10-10 21:28:43 +0000 | [diff] [blame] | 993 | /// Remove segment [OldIdx;NewIdx) and value defined at OldIdx. |
Jakob Stoklund Olesen | 1a87a29 | 2012-10-12 21:31:57 +0000 | [diff] [blame] | 994 | /// (Happens when bundling multiple defs together). |
| 995 | /// |
| 996 | /// 5. Value read at OldIdx, killed before NewIdx: |
| 997 | /// Extend kill to NewIdx. |
| 998 | /// |
Matthias Braun | 34e1be9 | 2013-10-10 21:29:02 +0000 | [diff] [blame] | 999 | void handleMoveDown(LiveRange &LR) { |
Jakob Stoklund Olesen | 1a87a29 | 2012-10-12 21:31:57 +0000 | [diff] [blame] | 1000 | // First look for a kill at OldIdx. |
Matthias Braun | 34e1be9 | 2013-10-10 21:29:02 +0000 | [diff] [blame] | 1001 | LiveRange::iterator I = LR.find(OldIdx.getBaseIndex()); |
| 1002 | LiveRange::iterator E = LR.end(); |
| 1003 | // Is LR even live at OldIdx? |
Jakob Stoklund Olesen | 1a87a29 | 2012-10-12 21:31:57 +0000 | [diff] [blame] | 1004 | if (I == E || SlotIndex::isEarlierInstr(OldIdx, I->start)) |
| 1005 | return; |
Lang Hames | 13b1152 | 2012-02-19 07:13:05 +0000 | [diff] [blame] | 1006 | |
Jakob Stoklund Olesen | 1a87a29 | 2012-10-12 21:31:57 +0000 | [diff] [blame] | 1007 | // Handle a live-in value. |
| 1008 | if (!SlotIndex::isSameInstr(I->start, OldIdx)) { |
| 1009 | bool isKill = SlotIndex::isSameInstr(OldIdx, I->end); |
| 1010 | // If the live-in value already extends to NewIdx, there is nothing to do. |
| 1011 | if (!SlotIndex::isEarlierInstr(I->end, NewIdx)) |
| 1012 | return; |
| 1013 | // Aggressively remove all kill flags from the old kill point. |
| 1014 | // Kill flags shouldn't be used while live intervals exist, they will be |
| 1015 | // reinserted by VirtRegRewriter. |
| 1016 | if (MachineInstr *KillMI = LIS.getInstructionFromIndex(I->end)) |
| 1017 | for (MIBundleOperands MO(KillMI); MO.isValid(); ++MO) |
| 1018 | if (MO->isReg() && MO->isUse()) |
| 1019 | MO->setIsKill(false); |
Matthias Braun | 34e1be9 | 2013-10-10 21:29:02 +0000 | [diff] [blame] | 1020 | // Adjust I->end to reach NewIdx. This may temporarily make LR invalid by |
Jakob Stoklund Olesen | 1a87a29 | 2012-10-12 21:31:57 +0000 | [diff] [blame] | 1021 | // overlapping ranges. Case 5 above. |
| 1022 | I->end = NewIdx.getRegSlot(I->end.isEarlyClobber()); |
| 1023 | // If this was a kill, there may also be a def. Otherwise we're done. |
| 1024 | if (!isKill) |
| 1025 | return; |
| 1026 | ++I; |
Lang Hames | 13b1152 | 2012-02-19 07:13:05 +0000 | [diff] [blame] | 1027 | } |
| 1028 | |
Jakob Stoklund Olesen | 1a87a29 | 2012-10-12 21:31:57 +0000 | [diff] [blame] | 1029 | // Check for a def at OldIdx. |
| 1030 | if (I == E || !SlotIndex::isSameInstr(OldIdx, I->start)) |
| 1031 | return; |
| 1032 | // We have a def at OldIdx. |
| 1033 | VNInfo *DefVNI = I->valno; |
| 1034 | assert(DefVNI->def == I->start && "Inconsistent def"); |
| 1035 | DefVNI->def = NewIdx.getRegSlot(I->start.isEarlyClobber()); |
| 1036 | // If the defined value extends beyond NewIdx, just move the def down. |
| 1037 | // This is case 1 above. |
| 1038 | if (SlotIndex::isEarlierInstr(NewIdx, I->end)) { |
| 1039 | I->start = DefVNI->def; |
| 1040 | return; |
| 1041 | } |
| 1042 | // The remaining possibilities are now: |
| 1043 | // 2. Live def at OldIdx, killed at NewIdx: isSameInstr(I->end, NewIdx). |
| 1044 | // 3. Dead def at OldIdx: I->end = OldIdx.getDeadSlot(). |
| 1045 | // In either case, it is possible that there is an existing def at NewIdx. |
| 1046 | assert((I->end == OldIdx.getDeadSlot() || |
| 1047 | SlotIndex::isSameInstr(I->end, NewIdx)) && |
| 1048 | "Cannot move def below kill"); |
Matthias Braun | 34e1be9 | 2013-10-10 21:29:02 +0000 | [diff] [blame] | 1049 | LiveRange::iterator NewI = LR.advanceTo(I, NewIdx.getRegSlot()); |
Jakob Stoklund Olesen | 1a87a29 | 2012-10-12 21:31:57 +0000 | [diff] [blame] | 1050 | if (NewI != E && SlotIndex::isSameInstr(NewI->start, NewIdx)) { |
| 1051 | // There is an existing def at NewIdx, case 4 above. The def at OldIdx is |
| 1052 | // coalesced into that value. |
| 1053 | assert(NewI->valno != DefVNI && "Multiple defs of value?"); |
Matthias Braun | 34e1be9 | 2013-10-10 21:29:02 +0000 | [diff] [blame] | 1054 | LR.removeValNo(DefVNI); |
Jakob Stoklund Olesen | 1a87a29 | 2012-10-12 21:31:57 +0000 | [diff] [blame] | 1055 | return; |
| 1056 | } |
| 1057 | // There was no existing def at NewIdx. Turn *I into a dead def at NewIdx. |
Matthias Braun | 34e1be9 | 2013-10-10 21:29:02 +0000 | [diff] [blame] | 1058 | // If the def at OldIdx was dead, we allow it to be moved across other LR |
Jakob Stoklund Olesen | 1a87a29 | 2012-10-12 21:31:57 +0000 | [diff] [blame] | 1059 | // values. The new range should be placed immediately before NewI, move any |
| 1060 | // intermediate ranges up. |
| 1061 | assert(NewI != I && "Inconsistent iterators"); |
Benjamin Kramer | b6d0bd4 | 2014-03-02 12:27:27 +0000 | [diff] [blame] | 1062 | std::copy(std::next(I), NewI, I); |
| 1063 | *std::prev(NewI) |
Matthias Braun | d7df935 | 2013-10-10 21:28:47 +0000 | [diff] [blame] | 1064 | = LiveRange::Segment(DefVNI->def, NewIdx.getDeadSlot(), DefVNI); |
Jakob Stoklund Olesen | 1a87a29 | 2012-10-12 21:31:57 +0000 | [diff] [blame] | 1065 | } |
| 1066 | |
Matthias Braun | 34e1be9 | 2013-10-10 21:29:02 +0000 | [diff] [blame] | 1067 | /// Update LR to reflect an instruction has been moved upwards from OldIdx |
Jakob Stoklund Olesen | 1a87a29 | 2012-10-12 21:31:57 +0000 | [diff] [blame] | 1068 | /// to NewIdx. |
| 1069 | /// |
| 1070 | /// 1. Live def at OldIdx: |
| 1071 | /// Hoist def to NewIdx. |
| 1072 | /// |
| 1073 | /// 2. Dead def at OldIdx: |
| 1074 | /// Hoist def+end to NewIdx, possibly move across other values. |
| 1075 | /// |
| 1076 | /// 3. Dead def at OldIdx AND existing def at NewIdx: |
| 1077 | /// Remove value defined at OldIdx, coalescing it with existing value. |
| 1078 | /// |
| 1079 | /// 4. Live def at OldIdx AND existing def at NewIdx: |
| 1080 | /// Remove value defined at NewIdx, hoist OldIdx def to NewIdx. |
| 1081 | /// (Happens when bundling multiple defs together). |
| 1082 | /// |
| 1083 | /// 5. Value killed at OldIdx: |
| 1084 | /// Hoist kill to NewIdx, then scan for last kill between NewIdx and |
| 1085 | /// OldIdx. |
| 1086 | /// |
Matthias Braun | 7044d69 | 2014-12-10 01:12:20 +0000 | [diff] [blame] | 1087 | void handleMoveUp(LiveRange &LR, unsigned Reg, unsigned LaneMask) { |
Jakob Stoklund Olesen | 1a87a29 | 2012-10-12 21:31:57 +0000 | [diff] [blame] | 1088 | // First look for a kill at OldIdx. |
Matthias Braun | 34e1be9 | 2013-10-10 21:29:02 +0000 | [diff] [blame] | 1089 | LiveRange::iterator I = LR.find(OldIdx.getBaseIndex()); |
| 1090 | LiveRange::iterator E = LR.end(); |
| 1091 | // Is LR even live at OldIdx? |
Jakob Stoklund Olesen | 1a87a29 | 2012-10-12 21:31:57 +0000 | [diff] [blame] | 1092 | if (I == E || SlotIndex::isEarlierInstr(OldIdx, I->start)) |
| 1093 | return; |
| 1094 | |
| 1095 | // Handle a live-in value. |
| 1096 | if (!SlotIndex::isSameInstr(I->start, OldIdx)) { |
| 1097 | // If the live-in value isn't killed here, there is nothing to do. |
| 1098 | if (!SlotIndex::isSameInstr(OldIdx, I->end)) |
| 1099 | return; |
| 1100 | // Adjust I->end to end at NewIdx. If we are hoisting a kill above |
| 1101 | // another use, we need to search for that use. Case 5 above. |
| 1102 | I->end = NewIdx.getRegSlot(I->end.isEarlyClobber()); |
| 1103 | ++I; |
| 1104 | // If OldIdx also defines a value, there couldn't have been another use. |
| 1105 | if (I == E || !SlotIndex::isSameInstr(I->start, OldIdx)) { |
| 1106 | // No def, search for the new kill. |
| 1107 | // This can never be an early clobber kill since there is no def. |
Matthias Braun | 7044d69 | 2014-12-10 01:12:20 +0000 | [diff] [blame] | 1108 | std::prev(I)->end = findLastUseBefore(Reg, LaneMask).getRegSlot(); |
Jakob Stoklund Olesen | 1a87a29 | 2012-10-12 21:31:57 +0000 | [diff] [blame] | 1109 | return; |
Lang Hames | 13b1152 | 2012-02-19 07:13:05 +0000 | [diff] [blame] | 1110 | } |
| 1111 | } |
| 1112 | |
Jakob Stoklund Olesen | 1a87a29 | 2012-10-12 21:31:57 +0000 | [diff] [blame] | 1113 | // Now deal with the def at OldIdx. |
| 1114 | assert(I != E && SlotIndex::isSameInstr(I->start, OldIdx) && "No def?"); |
| 1115 | VNInfo *DefVNI = I->valno; |
| 1116 | assert(DefVNI->def == I->start && "Inconsistent def"); |
| 1117 | DefVNI->def = NewIdx.getRegSlot(I->start.isEarlyClobber()); |
| 1118 | |
| 1119 | // Check for an existing def at NewIdx. |
Matthias Braun | 34e1be9 | 2013-10-10 21:29:02 +0000 | [diff] [blame] | 1120 | LiveRange::iterator NewI = LR.find(NewIdx.getRegSlot()); |
Jakob Stoklund Olesen | 1a87a29 | 2012-10-12 21:31:57 +0000 | [diff] [blame] | 1121 | if (SlotIndex::isSameInstr(NewI->start, NewIdx)) { |
| 1122 | assert(NewI->valno != DefVNI && "Same value defined more than once?"); |
| 1123 | // There is an existing def at NewIdx. |
| 1124 | if (I->end.isDead()) { |
| 1125 | // Case 3: Remove the dead def at OldIdx. |
Matthias Braun | 34e1be9 | 2013-10-10 21:29:02 +0000 | [diff] [blame] | 1126 | LR.removeValNo(DefVNI); |
Jakob Stoklund Olesen | 1a87a29 | 2012-10-12 21:31:57 +0000 | [diff] [blame] | 1127 | return; |
| 1128 | } |
| 1129 | // Case 4: Replace def at NewIdx with live def at OldIdx. |
| 1130 | I->start = DefVNI->def; |
Matthias Braun | 34e1be9 | 2013-10-10 21:29:02 +0000 | [diff] [blame] | 1131 | LR.removeValNo(NewI->valno); |
Jakob Stoklund Olesen | 1a87a29 | 2012-10-12 21:31:57 +0000 | [diff] [blame] | 1132 | return; |
Lang Hames | 13b1152 | 2012-02-19 07:13:05 +0000 | [diff] [blame] | 1133 | } |
| 1134 | |
Jakob Stoklund Olesen | 1a87a29 | 2012-10-12 21:31:57 +0000 | [diff] [blame] | 1135 | // There is no existing def at NewIdx. Hoist DefVNI. |
| 1136 | if (!I->end.isDead()) { |
| 1137 | // Leave the end point of a live def. |
| 1138 | I->start = DefVNI->def; |
| 1139 | return; |
| 1140 | } |
| 1141 | |
Matthias Braun | 34e1be9 | 2013-10-10 21:29:02 +0000 | [diff] [blame] | 1142 | // DefVNI is a dead def. It may have been moved across other values in LR, |
Jakob Stoklund Olesen | 1a87a29 | 2012-10-12 21:31:57 +0000 | [diff] [blame] | 1143 | // so move I up to NewI. Slide [NewI;I) down one position. |
Benjamin Kramer | b6d0bd4 | 2014-03-02 12:27:27 +0000 | [diff] [blame] | 1144 | std::copy_backward(NewI, I, std::next(I)); |
Matthias Braun | d7df935 | 2013-10-10 21:28:47 +0000 | [diff] [blame] | 1145 | *NewI = LiveRange::Segment(DefVNI->def, NewIdx.getDeadSlot(), DefVNI); |
Lang Hames | 13b1152 | 2012-02-19 07:13:05 +0000 | [diff] [blame] | 1146 | } |
| 1147 | |
Jakob Stoklund Olesen | 1a87a29 | 2012-10-12 21:31:57 +0000 | [diff] [blame] | 1148 | void updateRegMaskSlots() { |
Lang Hames | 5976198 | 2012-02-17 23:43:40 +0000 | [diff] [blame] | 1149 | SmallVectorImpl<SlotIndex>::iterator RI = |
| 1150 | std::lower_bound(LIS.RegMaskSlots.begin(), LIS.RegMaskSlots.end(), |
| 1151 | OldIdx); |
Jakob Stoklund Olesen | 13d5562 | 2012-11-09 19:18:49 +0000 | [diff] [blame] | 1152 | assert(RI != LIS.RegMaskSlots.end() && *RI == OldIdx.getRegSlot() && |
| 1153 | "No RegMask at OldIdx."); |
| 1154 | *RI = NewIdx.getRegSlot(); |
| 1155 | assert((RI == LIS.RegMaskSlots.begin() || |
Benjamin Kramer | b6d0bd4 | 2014-03-02 12:27:27 +0000 | [diff] [blame] | 1156 | SlotIndex::isEarlierInstr(*std::prev(RI), *RI)) && |
| 1157 | "Cannot move regmask instruction above another call"); |
| 1158 | assert((std::next(RI) == LIS.RegMaskSlots.end() || |
| 1159 | SlotIndex::isEarlierInstr(*RI, *std::next(RI))) && |
| 1160 | "Cannot move regmask instruction below another call"); |
Lang Hames | a9afc6a | 2012-02-17 21:29:41 +0000 | [diff] [blame] | 1161 | } |
Lang Hames | 4645a72 | 2012-02-19 03:00:30 +0000 | [diff] [blame] | 1162 | |
| 1163 | // Return the last use of reg between NewIdx and OldIdx. |
Matthias Braun | 7044d69 | 2014-12-10 01:12:20 +0000 | [diff] [blame] | 1164 | SlotIndex findLastUseBefore(unsigned Reg, unsigned LaneMask) { |
Lang Hames | c3d9a3d | 2012-09-12 06:56:16 +0000 | [diff] [blame] | 1165 | |
| 1166 | if (TargetRegisterInfo::isVirtualRegister(Reg)) { |
Jakob Stoklund Olesen | 8d1aaf2 | 2013-03-08 18:08:57 +0000 | [diff] [blame] | 1167 | SlotIndex LastUse = NewIdx; |
Matthias Braun | 7044d69 | 2014-12-10 01:12:20 +0000 | [diff] [blame] | 1168 | for (MachineOperand &MO : MRI.use_nodbg_operands(Reg)) { |
| 1169 | unsigned SubReg = MO.getSubReg(); |
| 1170 | if (SubReg != 0 && LaneMask != 0 |
| 1171 | && (TRI.getSubRegIndexLaneMask(SubReg) & LaneMask) == 0) |
| 1172 | continue; |
| 1173 | |
| 1174 | const MachineInstr *MI = MO.getParent(); |
Lang Hames | c3d9a3d | 2012-09-12 06:56:16 +0000 | [diff] [blame] | 1175 | SlotIndex InstSlot = LIS.getSlotIndexes()->getInstructionIndex(MI); |
| 1176 | if (InstSlot > LastUse && InstSlot < OldIdx) |
| 1177 | LastUse = InstSlot; |
| 1178 | } |
Jakob Stoklund Olesen | 8d1aaf2 | 2013-03-08 18:08:57 +0000 | [diff] [blame] | 1179 | return LastUse; |
Lang Hames | 4645a72 | 2012-02-19 03:00:30 +0000 | [diff] [blame] | 1180 | } |
Jakob Stoklund Olesen | 8d1aaf2 | 2013-03-08 18:08:57 +0000 | [diff] [blame] | 1181 | |
| 1182 | // This is a regunit interval, so scanning the use list could be very |
| 1183 | // expensive. Scan upwards from OldIdx instead. |
| 1184 | assert(NewIdx < OldIdx && "Expected upwards move"); |
| 1185 | SlotIndexes *Indexes = LIS.getSlotIndexes(); |
| 1186 | MachineBasicBlock *MBB = Indexes->getMBBFromIndex(NewIdx); |
| 1187 | |
| 1188 | // OldIdx may not correspond to an instruction any longer, so set MII to |
| 1189 | // point to the next instruction after OldIdx, or MBB->end(). |
| 1190 | MachineBasicBlock::iterator MII = MBB->end(); |
| 1191 | if (MachineInstr *MI = Indexes->getInstructionFromIndex( |
| 1192 | Indexes->getNextNonNullIndex(OldIdx))) |
| 1193 | if (MI->getParent() == MBB) |
| 1194 | MII = MI; |
| 1195 | |
| 1196 | MachineBasicBlock::iterator Begin = MBB->begin(); |
| 1197 | while (MII != Begin) { |
| 1198 | if ((--MII)->isDebugValue()) |
| 1199 | continue; |
| 1200 | SlotIndex Idx = Indexes->getInstructionIndex(MII); |
| 1201 | |
| 1202 | // Stop searching when NewIdx is reached. |
| 1203 | if (!SlotIndex::isEarlierInstr(NewIdx, Idx)) |
| 1204 | return NewIdx; |
| 1205 | |
| 1206 | // Check if MII uses Reg. |
| 1207 | for (MIBundleOperands MO(MII); MO.isValid(); ++MO) |
| 1208 | if (MO->isReg() && |
| 1209 | TargetRegisterInfo::isPhysicalRegister(MO->getReg()) && |
| 1210 | TRI.hasRegUnit(MO->getReg(), Reg)) |
| 1211 | return Idx; |
| 1212 | } |
| 1213 | // Didn't reach NewIdx. It must be the first instruction in the block. |
| 1214 | return NewIdx; |
Lang Hames | 4645a72 | 2012-02-19 03:00:30 +0000 | [diff] [blame] | 1215 | } |
Lang Hames | b9057d5 | 2012-02-17 18:44:18 +0000 | [diff] [blame] | 1216 | }; |
| 1217 | |
Andrew Trick | d9d4be0 | 2012-10-16 00:22:51 +0000 | [diff] [blame] | 1218 | void LiveIntervals::handleMove(MachineInstr* MI, bool UpdateFlags) { |
Jakob Stoklund Olesen | 1a87a29 | 2012-10-12 21:31:57 +0000 | [diff] [blame] | 1219 | assert(!MI->isBundled() && "Can't handle bundled instructions yet."); |
Jakob Stoklund Olesen | 11fb248 | 2012-06-04 22:39:14 +0000 | [diff] [blame] | 1220 | SlotIndex OldIndex = Indexes->getInstructionIndex(MI); |
| 1221 | Indexes->removeMachineInstrFromMaps(MI); |
Jakob Stoklund Olesen | 1a87a29 | 2012-10-12 21:31:57 +0000 | [diff] [blame] | 1222 | SlotIndex NewIndex = Indexes->insertMachineInstrInMaps(MI); |
Lang Hames | 5976198 | 2012-02-17 23:43:40 +0000 | [diff] [blame] | 1223 | assert(getMBBStartIdx(MI->getParent()) <= OldIndex && |
| 1224 | OldIndex < getMBBEndIdx(MI->getParent()) && |
Lang Hames | b9057d5 | 2012-02-17 18:44:18 +0000 | [diff] [blame] | 1225 | "Cannot handle moves across basic block boundaries."); |
Lang Hames | b9057d5 | 2012-02-17 18:44:18 +0000 | [diff] [blame] | 1226 | |
Andrew Trick | d9d4be0 | 2012-10-16 00:22:51 +0000 | [diff] [blame] | 1227 | HMEditor HME(*this, *MRI, *TRI, OldIndex, NewIndex, UpdateFlags); |
Jakob Stoklund Olesen | 1a87a29 | 2012-10-12 21:31:57 +0000 | [diff] [blame] | 1228 | HME.updateAllRanges(MI); |
Lang Hames | d6e765c | 2012-02-21 22:29:38 +0000 | [diff] [blame] | 1229 | } |
| 1230 | |
Jakob Stoklund Olesen | 2db1125 | 2012-06-19 22:50:53 +0000 | [diff] [blame] | 1231 | void LiveIntervals::handleMoveIntoBundle(MachineInstr* MI, |
Andrew Trick | d9d4be0 | 2012-10-16 00:22:51 +0000 | [diff] [blame] | 1232 | MachineInstr* BundleStart, |
| 1233 | bool UpdateFlags) { |
Jakob Stoklund Olesen | 1a87a29 | 2012-10-12 21:31:57 +0000 | [diff] [blame] | 1234 | SlotIndex OldIndex = Indexes->getInstructionIndex(MI); |
Jakob Stoklund Olesen | 11fb248 | 2012-06-04 22:39:14 +0000 | [diff] [blame] | 1235 | SlotIndex NewIndex = Indexes->getInstructionIndex(BundleStart); |
Andrew Trick | d9d4be0 | 2012-10-16 00:22:51 +0000 | [diff] [blame] | 1236 | HMEditor HME(*this, *MRI, *TRI, OldIndex, NewIndex, UpdateFlags); |
Jakob Stoklund Olesen | 1a87a29 | 2012-10-12 21:31:57 +0000 | [diff] [blame] | 1237 | HME.updateAllRanges(MI); |
Lang Hames | b9057d5 | 2012-02-17 18:44:18 +0000 | [diff] [blame] | 1238 | } |
Cameron Zwarich | bfebb41 | 2013-02-17 00:10:44 +0000 | [diff] [blame] | 1239 | |
Matthias Braun | e5f861b | 2014-12-10 01:12:26 +0000 | [diff] [blame] | 1240 | void LiveIntervals::repairOldRegInRange(const MachineBasicBlock::iterator Begin, |
| 1241 | const MachineBasicBlock::iterator End, |
| 1242 | const SlotIndex endIdx, |
| 1243 | LiveRange &LR, const unsigned Reg, |
| 1244 | const unsigned LaneMask) { |
| 1245 | LiveInterval::iterator LII = LR.find(endIdx); |
| 1246 | SlotIndex lastUseIdx; |
| 1247 | if (LII != LR.end() && LII->start < endIdx) |
| 1248 | lastUseIdx = LII->end; |
| 1249 | else |
| 1250 | --LII; |
| 1251 | |
| 1252 | for (MachineBasicBlock::iterator I = End; I != Begin;) { |
| 1253 | --I; |
| 1254 | MachineInstr *MI = I; |
| 1255 | if (MI->isDebugValue()) |
| 1256 | continue; |
| 1257 | |
| 1258 | SlotIndex instrIdx = getInstructionIndex(MI); |
| 1259 | bool isStartValid = getInstructionFromIndex(LII->start); |
| 1260 | bool isEndValid = getInstructionFromIndex(LII->end); |
| 1261 | |
| 1262 | // FIXME: This doesn't currently handle early-clobber or multiple removed |
| 1263 | // defs inside of the region to repair. |
| 1264 | for (MachineInstr::mop_iterator OI = MI->operands_begin(), |
| 1265 | OE = MI->operands_end(); OI != OE; ++OI) { |
| 1266 | const MachineOperand &MO = *OI; |
| 1267 | if (!MO.isReg() || MO.getReg() != Reg) |
| 1268 | continue; |
| 1269 | |
| 1270 | unsigned SubReg = MO.getSubReg(); |
| 1271 | unsigned Mask = TRI->getSubRegIndexLaneMask(SubReg); |
| 1272 | if ((Mask & LaneMask) == 0) |
| 1273 | continue; |
| 1274 | |
| 1275 | if (MO.isDef()) { |
| 1276 | if (!isStartValid) { |
| 1277 | if (LII->end.isDead()) { |
| 1278 | SlotIndex prevStart; |
| 1279 | if (LII != LR.begin()) |
| 1280 | prevStart = std::prev(LII)->start; |
| 1281 | |
| 1282 | // FIXME: This could be more efficient if there was a |
| 1283 | // removeSegment method that returned an iterator. |
| 1284 | LR.removeSegment(*LII, true); |
| 1285 | if (prevStart.isValid()) |
| 1286 | LII = LR.find(prevStart); |
| 1287 | else |
| 1288 | LII = LR.begin(); |
| 1289 | } else { |
| 1290 | LII->start = instrIdx.getRegSlot(); |
| 1291 | LII->valno->def = instrIdx.getRegSlot(); |
| 1292 | if (MO.getSubReg() && !MO.isUndef()) |
| 1293 | lastUseIdx = instrIdx.getRegSlot(); |
| 1294 | else |
| 1295 | lastUseIdx = SlotIndex(); |
| 1296 | continue; |
| 1297 | } |
| 1298 | } |
| 1299 | |
| 1300 | if (!lastUseIdx.isValid()) { |
| 1301 | VNInfo *VNI = LR.getNextValue(instrIdx.getRegSlot(), VNInfoAllocator); |
| 1302 | LiveRange::Segment S(instrIdx.getRegSlot(), |
| 1303 | instrIdx.getDeadSlot(), VNI); |
| 1304 | LII = LR.addSegment(S); |
| 1305 | } else if (LII->start != instrIdx.getRegSlot()) { |
| 1306 | VNInfo *VNI = LR.getNextValue(instrIdx.getRegSlot(), VNInfoAllocator); |
| 1307 | LiveRange::Segment S(instrIdx.getRegSlot(), lastUseIdx, VNI); |
| 1308 | LII = LR.addSegment(S); |
| 1309 | } |
| 1310 | |
| 1311 | if (MO.getSubReg() && !MO.isUndef()) |
| 1312 | lastUseIdx = instrIdx.getRegSlot(); |
| 1313 | else |
| 1314 | lastUseIdx = SlotIndex(); |
| 1315 | } else if (MO.isUse()) { |
| 1316 | // FIXME: This should probably be handled outside of this branch, |
| 1317 | // either as part of the def case (for defs inside of the region) or |
| 1318 | // after the loop over the region. |
| 1319 | if (!isEndValid && !LII->end.isBlock()) |
| 1320 | LII->end = instrIdx.getRegSlot(); |
| 1321 | if (!lastUseIdx.isValid()) |
| 1322 | lastUseIdx = instrIdx.getRegSlot(); |
| 1323 | } |
| 1324 | } |
| 1325 | } |
| 1326 | } |
| 1327 | |
Cameron Zwarich | bfebb41 | 2013-02-17 00:10:44 +0000 | [diff] [blame] | 1328 | void |
| 1329 | LiveIntervals::repairIntervalsInRange(MachineBasicBlock *MBB, |
Cameron Zwarich | 2495596 | 2013-02-17 11:09:00 +0000 | [diff] [blame] | 1330 | MachineBasicBlock::iterator Begin, |
| 1331 | MachineBasicBlock::iterator End, |
Cameron Zwarich | 1286ef9 | 2013-02-17 03:48:23 +0000 | [diff] [blame] | 1332 | ArrayRef<unsigned> OrigRegs) { |
Cameron Zwarich | caad7e1 | 2013-02-20 22:10:00 +0000 | [diff] [blame] | 1333 | // Find anchor points, which are at the beginning/end of blocks or at |
| 1334 | // instructions that already have indexes. |
| 1335 | while (Begin != MBB->begin() && !Indexes->hasIndex(Begin)) |
| 1336 | --Begin; |
| 1337 | while (End != MBB->end() && !Indexes->hasIndex(End)) |
| 1338 | ++End; |
| 1339 | |
Cameron Zwarich | 8e60d4d | 2013-02-20 06:46:48 +0000 | [diff] [blame] | 1340 | SlotIndex endIdx; |
| 1341 | if (End == MBB->end()) |
| 1342 | endIdx = getMBBEndIdx(MBB).getPrevSlot(); |
Cameron Zwarich | 2495596 | 2013-02-17 11:09:00 +0000 | [diff] [blame] | 1343 | else |
Cameron Zwarich | 8e60d4d | 2013-02-20 06:46:48 +0000 | [diff] [blame] | 1344 | endIdx = getInstructionIndex(End); |
Cameron Zwarich | 2495596 | 2013-02-17 11:09:00 +0000 | [diff] [blame] | 1345 | |
Cameron Zwarich | 2941482 | 2013-02-20 06:46:41 +0000 | [diff] [blame] | 1346 | Indexes->repairIndexesInRange(MBB, Begin, End); |
| 1347 | |
Cameron Zwarich | 8e60d4d | 2013-02-20 06:46:48 +0000 | [diff] [blame] | 1348 | for (MachineBasicBlock::iterator I = End; I != Begin;) { |
| 1349 | --I; |
| 1350 | MachineInstr *MI = I; |
Cameron Zwarich | 63acc73 | 2013-02-23 10:25:25 +0000 | [diff] [blame] | 1351 | if (MI->isDebugValue()) |
| 1352 | continue; |
Cameron Zwarich | 8e60d4d | 2013-02-20 06:46:48 +0000 | [diff] [blame] | 1353 | for (MachineInstr::const_mop_iterator MOI = MI->operands_begin(), |
| 1354 | MOE = MI->operands_end(); MOI != MOE; ++MOI) { |
| 1355 | if (MOI->isReg() && |
| 1356 | TargetRegisterInfo::isVirtualRegister(MOI->getReg()) && |
| 1357 | !hasInterval(MOI->getReg())) { |
Mark Lacey | 9d8103d | 2013-08-14 23:50:16 +0000 | [diff] [blame] | 1358 | createAndComputeVirtRegInterval(MOI->getReg()); |
Cameron Zwarich | 8e60d4d | 2013-02-20 06:46:48 +0000 | [diff] [blame] | 1359 | } |
| 1360 | } |
| 1361 | } |
| 1362 | |
Cameron Zwarich | bfebb41 | 2013-02-17 00:10:44 +0000 | [diff] [blame] | 1363 | for (unsigned i = 0, e = OrigRegs.size(); i != e; ++i) { |
| 1364 | unsigned Reg = OrigRegs[i]; |
| 1365 | if (!TargetRegisterInfo::isVirtualRegister(Reg)) |
| 1366 | continue; |
| 1367 | |
| 1368 | LiveInterval &LI = getInterval(Reg); |
Cameron Zwarich | 8e7dc06 | 2013-02-20 22:09:57 +0000 | [diff] [blame] | 1369 | // FIXME: Should we support undefs that gain defs? |
| 1370 | if (!LI.hasAtLeastOneValue()) |
| 1371 | continue; |
| 1372 | |
Matthias Braun | 09afa1e | 2014-12-11 00:59:06 +0000 | [diff] [blame] | 1373 | for (LiveInterval::SubRange &S : LI.subranges()) { |
| 1374 | repairOldRegInRange(Begin, End, endIdx, S, Reg, S.LaneMask); |
Cameron Zwarich | bfebb41 | 2013-02-17 00:10:44 +0000 | [diff] [blame] | 1375 | } |
Matthias Braun | e5f861b | 2014-12-10 01:12:26 +0000 | [diff] [blame] | 1376 | repairOldRegInRange(Begin, End, endIdx, LI, Reg); |
Cameron Zwarich | bfebb41 | 2013-02-17 00:10:44 +0000 | [diff] [blame] | 1377 | } |
| 1378 | } |