blob: 4a11d9471f1d640123fb5266335969a28e1038b0 [file] [log] [blame]
Valery Pykhtin355103f2016-09-23 09:08:07 +00001//===-- VOP2Instructions.td - Vector Instruction Defintions ---------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
10//===----------------------------------------------------------------------===//
11// VOP2 Classes
12//===----------------------------------------------------------------------===//
13
14class VOP2e <bits<6> op, VOPProfile P> : Enc32 {
15 bits<8> vdst;
16 bits<9> src0;
17 bits<8> src1;
18
19 let Inst{8-0} = !if(P.HasSrc0, src0, 0);
20 let Inst{16-9} = !if(P.HasSrc1, src1, 0);
21 let Inst{24-17} = !if(P.EmitDst, vdst, 0);
22 let Inst{30-25} = op;
23 let Inst{31} = 0x0; //encoding
24}
25
26class VOP2_MADKe <bits<6> op, VOPProfile P> : Enc64 {
27 bits<8> vdst;
28 bits<9> src0;
29 bits<8> src1;
30 bits<32> imm;
31
32 let Inst{8-0} = !if(P.HasSrc0, src0, 0);
33 let Inst{16-9} = !if(P.HasSrc1, src1, 0);
34 let Inst{24-17} = !if(P.EmitDst, vdst, 0);
35 let Inst{30-25} = op;
36 let Inst{31} = 0x0; // encoding
37 let Inst{63-32} = imm;
38}
39
Sam Koltona568e3d2016-12-22 12:57:41 +000040class VOP2_SDWAe <bits<6> op, VOPProfile P> : VOP_SDWAe <P> {
41 bits<8> vdst;
42 bits<8> src1;
Matt Arsenaultb4493e92017-02-10 02:42:31 +000043
Sam Koltona568e3d2016-12-22 12:57:41 +000044 let Inst{8-0} = 0xf9; // sdwa
45 let Inst{16-9} = !if(P.HasSrc1, src1{7-0}, 0);
46 let Inst{24-17} = !if(P.EmitDst, vdst{7-0}, 0);
47 let Inst{30-25} = op;
48 let Inst{31} = 0x0; // encoding
49}
50
Valery Pykhtin355103f2016-09-23 09:08:07 +000051class VOP2_Pseudo <string opName, VOPProfile P, list<dag> pattern=[], string suffix = "_e32"> :
52 InstSI <P.Outs32, P.Ins32, "", pattern>,
53 VOP <opName>,
54 SIMCInstr <opName#suffix, SIEncodingFamily.NONE>,
55 MnemonicAlias<opName#suffix, opName> {
56
57 let isPseudo = 1;
58 let isCodeGenOnly = 1;
59 let UseNamedOperandTable = 1;
60
61 string Mnemonic = opName;
62 string AsmOperands = P.Asm32;
63
64 let Size = 4;
65 let mayLoad = 0;
66 let mayStore = 0;
67 let hasSideEffects = 0;
68 let SubtargetPredicate = isGCN;
69
70 let VOP2 = 1;
71 let VALU = 1;
72 let Uses = [EXEC];
73
74 let AsmVariantName = AMDGPUAsmVariants.Default;
75
76 VOPProfile Pfl = P;
77}
78
79class VOP2_Real <VOP2_Pseudo ps, int EncodingFamily> :
80 InstSI <ps.OutOperandList, ps.InOperandList, ps.Mnemonic # ps.AsmOperands, []>,
81 SIMCInstr <ps.PseudoInstr, EncodingFamily> {
82
83 let isPseudo = 0;
84 let isCodeGenOnly = 0;
85
Sam Koltona6792a32016-12-22 11:30:48 +000086 let Constraints = ps.Constraints;
87 let DisableEncoding = ps.DisableEncoding;
88
Valery Pykhtin355103f2016-09-23 09:08:07 +000089 // copy relevant pseudo op flags
90 let SubtargetPredicate = ps.SubtargetPredicate;
91 let AsmMatchConverter = ps.AsmMatchConverter;
92 let AsmVariantName = ps.AsmVariantName;
93 let Constraints = ps.Constraints;
94 let DisableEncoding = ps.DisableEncoding;
95 let TSFlags = ps.TSFlags;
Dmitry Preobrazhensky03880f82017-03-03 14:31:06 +000096 let UseNamedOperandTable = ps.UseNamedOperandTable;
97 let Uses = ps.Uses;
Valery Pykhtin355103f2016-09-23 09:08:07 +000098}
99
Sam Koltona568e3d2016-12-22 12:57:41 +0000100class VOP2_SDWA_Pseudo <string OpName, VOPProfile P, list<dag> pattern=[]> :
101 VOP_SDWA_Pseudo <OpName, P, pattern> {
102 let AsmMatchConverter = "cvtSdwaVOP2";
103}
104
Valery Pykhtin355103f2016-09-23 09:08:07 +0000105class getVOP2Pat64 <SDPatternOperator node, VOPProfile P> : LetDummies {
106 list<dag> ret = !if(P.HasModifiers,
107 [(set P.DstVT:$vdst,
108 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers, i1:$clamp, i32:$omod)),
109 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))],
110 [(set P.DstVT:$vdst, (node P.Src0VT:$src0, P.Src1VT:$src1))]);
111}
112
113multiclass VOP2Inst <string opName,
114 VOPProfile P,
115 SDPatternOperator node = null_frag,
116 string revOp = opName> {
117
118 def _e32 : VOP2_Pseudo <opName, P>,
119 Commutable_REV<revOp#"_e32", !eq(revOp, opName)>;
120
121 def _e64 : VOP3_Pseudo <opName, P, getVOP2Pat64<node, P>.ret>,
122 Commutable_REV<revOp#"_e64", !eq(revOp, opName)>;
Sam Koltona568e3d2016-12-22 12:57:41 +0000123
Sam Kolton07dbde22017-01-20 10:01:25 +0000124 def _sdwa : VOP2_SDWA_Pseudo <opName, P>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000125}
126
Sam Koltona568e3d2016-12-22 12:57:41 +0000127// TODO: add SDWA pseudo instructions for VOP2bInst and VOP2eInst
Valery Pykhtin355103f2016-09-23 09:08:07 +0000128multiclass VOP2bInst <string opName,
129 VOPProfile P,
130 SDPatternOperator node = null_frag,
131 string revOp = opName,
132 bit useSGPRInput = !eq(P.NumSrcArgs, 3)> {
133
134 let SchedRW = [Write32Bit, WriteSALU] in {
135 let Uses = !if(useSGPRInput, [VCC, EXEC], [EXEC]), Defs = [VCC] in {
136 def _e32 : VOP2_Pseudo <opName, P>,
137 Commutable_REV<revOp#"_e32", !eq(revOp, opName)>;
Matt Arsenaultb4493e92017-02-10 02:42:31 +0000138
Sam Kolton07dbde22017-01-20 10:01:25 +0000139 def _sdwa : VOP2_SDWA_Pseudo <opName, P>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000140 }
Sam Kolton07dbde22017-01-20 10:01:25 +0000141
Valery Pykhtin355103f2016-09-23 09:08:07 +0000142 def _e64 : VOP3_Pseudo <opName, P, getVOP2Pat64<node, P>.ret>,
143 Commutable_REV<revOp#"_e64", !eq(revOp, opName)>;
144 }
145}
146
147multiclass VOP2eInst <string opName,
148 VOPProfile P,
149 SDPatternOperator node = null_frag,
150 string revOp = opName,
151 bit useSGPRInput = !eq(P.NumSrcArgs, 3)> {
152
153 let SchedRW = [Write32Bit] in {
154 let Uses = !if(useSGPRInput, [VCC, EXEC], [EXEC]) in {
155 def _e32 : VOP2_Pseudo <opName, P>,
156 Commutable_REV<revOp#"_e32", !eq(revOp, opName)>;
157 }
Sam Kolton07dbde22017-01-20 10:01:25 +0000158
Valery Pykhtin355103f2016-09-23 09:08:07 +0000159 def _e64 : VOP3_Pseudo <opName, P, getVOP2Pat64<node, P>.ret>,
160 Commutable_REV<revOp#"_e64", !eq(revOp, opName)>;
161 }
162}
163
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000164class VOP_MADAK <ValueType vt> : VOPProfile <[vt, vt, vt, vt]> {
Matt Arsenault4bd72362016-12-10 00:39:12 +0000165 field Operand ImmOpType = !if(!eq(vt.Size, 32), f32kimm, f16kimm);
166 field dag Ins32 = (ins VCSrc_f32:$src0, VGPR_32:$src1, ImmOpType:$imm);
Valery Pykhtin355103f2016-09-23 09:08:07 +0000167 field bit HasExt = 0;
Dmitry Preobrazhenskyda61a7f2017-05-10 13:00:28 +0000168
169 // Hack to stop printing _e64
170 let DstRC = RegisterOperand<VGPR_32>;
171 field string Asm32 = " $vdst, $src0, $src1, $imm";
Valery Pykhtin355103f2016-09-23 09:08:07 +0000172}
173
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000174def VOP_MADAK_F16 : VOP_MADAK <f16>;
175def VOP_MADAK_F32 : VOP_MADAK <f32>;
176
177class VOP_MADMK <ValueType vt> : VOPProfile <[vt, vt, vt, vt]> {
Matt Arsenault4bd72362016-12-10 00:39:12 +0000178 field Operand ImmOpType = !if(!eq(vt.Size, 32), f32kimm, f16kimm);
179 field dag Ins32 = (ins VCSrc_f32:$src0, ImmOpType:$imm, VGPR_32:$src1);
Valery Pykhtin355103f2016-09-23 09:08:07 +0000180 field bit HasExt = 0;
Dmitry Preobrazhenskyda61a7f2017-05-10 13:00:28 +0000181
182 // Hack to stop printing _e64
183 let DstRC = RegisterOperand<VGPR_32>;
184 field string Asm32 = " $vdst, $src0, $imm, $src1";
Valery Pykhtin355103f2016-09-23 09:08:07 +0000185}
186
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000187def VOP_MADMK_F16 : VOP_MADMK <f16>;
188def VOP_MADMK_F32 : VOP_MADMK <f32>;
189
Matt Arsenault678e1112017-04-10 17:58:06 +0000190// FIXME: Remove src2_modifiers. It isn't used, so is wasting memory
191// and processing time but it makes it easier to convert to mad.
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000192class VOP_MAC <ValueType vt> : VOPProfile <[vt, vt, vt, vt]> {
Valery Pykhtin355103f2016-09-23 09:08:07 +0000193 let Ins32 = (ins Src0RC32:$src0, Src1RC32:$src1, VGPR_32:$src2);
194 let Ins64 = getIns64<Src0RC64, Src1RC64, RegisterOperand<VGPR_32>, 3,
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000195 HasModifiers, HasOMod, Src0Mod, Src1Mod, Src2Mod>.ret;
Sam Kolton9772eb32017-01-11 11:46:30 +0000196 let InsDPP = (ins Src0ModDPP:$src0_modifiers, Src0DPP:$src0,
197 Src1ModDPP:$src1_modifiers, Src1DPP:$src1,
Valery Pykhtin355103f2016-09-23 09:08:07 +0000198 VGPR_32:$src2, // stub argument
199 dpp_ctrl:$dpp_ctrl, row_mask:$row_mask,
200 bank_mask:$bank_mask, bound_ctrl:$bound_ctrl);
Sam Kolton9772eb32017-01-11 11:46:30 +0000201 let InsSDWA = (ins Src0ModSDWA:$src0_modifiers, Src0SDWA:$src0,
202 Src1ModSDWA:$src1_modifiers, Src1SDWA:$src1,
Valery Pykhtin355103f2016-09-23 09:08:07 +0000203 VGPR_32:$src2, // stub argument
204 clampmod:$clamp, dst_sel:$dst_sel, dst_unused:$dst_unused,
205 src0_sel:$src0_sel, src1_sel:$src1_sel);
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000206 let Asm32 = getAsm32<1, 2, vt>.ret;
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000207 let Asm64 = getAsm64<1, 2, HasModifiers, HasOMod, vt>.ret;
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000208 let AsmDPP = getAsmDPP<1, 2, HasModifiers, vt>.ret;
209 let AsmSDWA = getAsmSDWA<1, 2, HasModifiers, vt>.ret;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000210 let HasSrc2 = 0;
211 let HasSrc2Mods = 0;
Sam Koltona3ec5c12016-10-07 14:46:06 +0000212 let HasExt = 1;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000213}
214
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000215def VOP_MAC_F16 : VOP_MAC <f16> {
216 // FIXME: Move 'Asm64' definition to VOP_MAC, and use 'vt'. Currently it gives
217 // 'not a string initializer' error.
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000218 let Asm64 = getAsm64<1, 2, HasModifiers, HasOMod, f16>.ret;
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000219}
220
221def VOP_MAC_F32 : VOP_MAC <f32> {
222 // FIXME: Move 'Asm64' definition to VOP_MAC, and use 'vt'. Currently it gives
223 // 'not a string initializer' error.
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000224 let Asm64 = getAsm64<1, 2, HasModifiers, HasOMod, f32>.ret;
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000225}
226
Valery Pykhtin355103f2016-09-23 09:08:07 +0000227// Write out to vcc or arbitrary SGPR.
228def VOP2b_I32_I1_I32_I32 : VOPProfile<[i32, i32, i32, untyped]> {
229 let Asm32 = "$vdst, vcc, $src0, $src1";
230 let Asm64 = "$vdst, $sdst, $src0, $src1";
Sam Koltone66365e2016-12-27 10:06:42 +0000231 let AsmSDWA = "$vdst, vcc, $src0_modifiers, $src1_modifiers$clamp $dst_sel $dst_unused $src0_sel $src1_sel";
232 let AsmDPP = "$vdst, vcc, $src0, $src1 $dpp_ctrl$row_mask$bank_mask$bound_ctrl";
Valery Pykhtin355103f2016-09-23 09:08:07 +0000233 let Outs32 = (outs DstRC:$vdst);
234 let Outs64 = (outs DstRC:$vdst, SReg_64:$sdst);
235}
236
237// Write out to vcc or arbitrary SGPR and read in from vcc or
238// arbitrary SGPR.
239def VOP2b_I32_I1_I32_I32_I1 : VOPProfile<[i32, i32, i32, i1]> {
240 // We use VCSrc_b32 to exclude literal constants, even though the
241 // encoding normally allows them since the implicit VCC use means
242 // using one would always violate the constant bus
243 // restriction. SGPRs are still allowed because it should
244 // technically be possible to use VCC again as src0.
245 let Src0RC32 = VCSrc_b32;
246 let Asm32 = "$vdst, vcc, $src0, $src1, vcc";
247 let Asm64 = "$vdst, $sdst, $src0, $src1, $src2";
Sam Koltone66365e2016-12-27 10:06:42 +0000248 let AsmSDWA = "$vdst, vcc, $src0_modifiers, $src1_modifiers, vcc $clamp $dst_sel $dst_unused $src0_sel $src1_sel";
249 let AsmDPP = "$vdst, vcc, $src0, $src1, vcc $dpp_ctrl$row_mask$bank_mask$bound_ctrl";
Valery Pykhtin355103f2016-09-23 09:08:07 +0000250 let Outs32 = (outs DstRC:$vdst);
251 let Outs64 = (outs DstRC:$vdst, SReg_64:$sdst);
252
253 // Suppress src2 implied by type since the 32-bit encoding uses an
254 // implicit VCC use.
255 let Ins32 = (ins Src0RC32:$src0, Src1RC32:$src1);
Sam Koltone66365e2016-12-27 10:06:42 +0000256
257 let InsSDWA = (ins Src0Mod:$src0_modifiers, Src0SDWA:$src0,
258 Src1Mod:$src1_modifiers, Src1SDWA:$src1,
259 clampmod:$clamp, dst_sel:$dst_sel, dst_unused:$dst_unused,
260 src0_sel:$src0_sel, src1_sel:$src1_sel);
261
262 let InsDPP = (ins Src0Mod:$src0_modifiers, Src0DPP:$src0,
263 Src1Mod:$src1_modifiers, Src1DPP:$src1,
264 dpp_ctrl:$dpp_ctrl, row_mask:$row_mask,
265 bank_mask:$bank_mask, bound_ctrl:$bound_ctrl);
266 let HasExt = 1;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000267}
268
269// Read in from vcc or arbitrary SGPR
270def VOP2e_I32_I32_I32_I1 : VOPProfile<[i32, i32, i32, i1]> {
271 let Src0RC32 = VCSrc_b32; // See comment in def VOP2b_I32_I1_I32_I32_I1 above.
272 let Asm32 = "$vdst, $src0, $src1, vcc";
273 let Asm64 = "$vdst, $src0, $src1, $src2";
274 let Outs32 = (outs DstRC:$vdst);
275 let Outs64 = (outs DstRC:$vdst);
276
277 // Suppress src2 implied by type since the 32-bit encoding uses an
278 // implicit VCC use.
279 let Ins32 = (ins Src0RC32:$src0, Src1RC32:$src1);
280}
281
282def VOP_READLANE : VOPProfile<[i32, i32, i32]> {
283 let Outs32 = (outs SReg_32:$vdst);
284 let Outs64 = Outs32;
285 let Ins32 = (ins VGPR_32:$src0, SCSrc_b32:$src1);
286 let Ins64 = Ins32;
287 let Asm32 = " $vdst, $src0, $src1";
288 let Asm64 = Asm32;
289}
290
291def VOP_WRITELANE : VOPProfile<[i32, i32, i32]> {
292 let Outs32 = (outs VGPR_32:$vdst);
293 let Outs64 = Outs32;
Dmitry Preobrazhensky45db65032017-04-05 16:08:21 +0000294 let Ins32 = (ins SCSrc_b32:$src0, SCSrc_b32:$src1);
Valery Pykhtin355103f2016-09-23 09:08:07 +0000295 let Ins64 = Ins32;
296 let Asm32 = " $vdst, $src0, $src1";
297 let Asm64 = Asm32;
298}
299
300//===----------------------------------------------------------------------===//
301// VOP2 Instructions
302//===----------------------------------------------------------------------===//
303
304let SubtargetPredicate = isGCN in {
305
306defm V_CNDMASK_B32 : VOP2eInst <"v_cndmask_b32", VOP2e_I32_I32_I32_I1>;
Dmitry Preobrazhenskyda61a7f2017-05-10 13:00:28 +0000307def V_MADMK_F32 : VOP2_Pseudo <"v_madmk_f32", VOP_MADMK_F32, [], "">;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000308
309let isCommutable = 1 in {
310defm V_ADD_F32 : VOP2Inst <"v_add_f32", VOP_F32_F32_F32, fadd>;
311defm V_SUB_F32 : VOP2Inst <"v_sub_f32", VOP_F32_F32_F32, fsub>;
312defm V_SUBREV_F32 : VOP2Inst <"v_subrev_f32", VOP_F32_F32_F32, null_frag, "v_sub_f32">;
313defm V_MUL_LEGACY_F32 : VOP2Inst <"v_mul_legacy_f32", VOP_F32_F32_F32, AMDGPUfmul_legacy>;
314defm V_MUL_F32 : VOP2Inst <"v_mul_f32", VOP_F32_F32_F32, fmul>;
315defm V_MUL_I32_I24 : VOP2Inst <"v_mul_i32_i24", VOP_I32_I32_I32, AMDGPUmul_i24>;
316defm V_MUL_HI_I32_I24 : VOP2Inst <"v_mul_hi_i32_i24", VOP_I32_I32_I32, AMDGPUmulhi_i24>;
317defm V_MUL_U32_U24 : VOP2Inst <"v_mul_u32_u24", VOP_I32_I32_I32, AMDGPUmul_u24>;
318defm V_MUL_HI_U32_U24 : VOP2Inst <"v_mul_hi_u32_u24", VOP_I32_I32_I32, AMDGPUmulhi_u24>;
319defm V_MIN_F32 : VOP2Inst <"v_min_f32", VOP_F32_F32_F32, fminnum>;
320defm V_MAX_F32 : VOP2Inst <"v_max_f32", VOP_F32_F32_F32, fmaxnum>;
321defm V_MIN_I32 : VOP2Inst <"v_min_i32", VOP_I32_I32_I32>;
322defm V_MAX_I32 : VOP2Inst <"v_max_i32", VOP_I32_I32_I32>;
323defm V_MIN_U32 : VOP2Inst <"v_min_u32", VOP_I32_I32_I32>;
324defm V_MAX_U32 : VOP2Inst <"v_max_u32", VOP_I32_I32_I32>;
325defm V_LSHRREV_B32 : VOP2Inst <"v_lshrrev_b32", VOP_I32_I32_I32, null_frag, "v_lshr_b32">;
326defm V_ASHRREV_I32 : VOP2Inst <"v_ashrrev_i32", VOP_I32_I32_I32, null_frag, "v_ashr_i32">;
327defm V_LSHLREV_B32 : VOP2Inst <"v_lshlrev_b32", VOP_I32_I32_I32, null_frag, "v_lshl_b32">;
328defm V_AND_B32 : VOP2Inst <"v_and_b32", VOP_I32_I32_I32>;
329defm V_OR_B32 : VOP2Inst <"v_or_b32", VOP_I32_I32_I32>;
330defm V_XOR_B32 : VOP2Inst <"v_xor_b32", VOP_I32_I32_I32>;
331
332let Constraints = "$vdst = $src2", DisableEncoding="$src2",
333 isConvertibleToThreeAddress = 1 in {
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000334defm V_MAC_F32 : VOP2Inst <"v_mac_f32", VOP_MAC_F32>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000335}
336
Dmitry Preobrazhenskyda61a7f2017-05-10 13:00:28 +0000337def V_MADAK_F32 : VOP2_Pseudo <"v_madak_f32", VOP_MADAK_F32, [], "">;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000338
339// No patterns so that the scalar instructions are always selected.
340// The scalar versions will be replaced with vector when needed later.
341
342// V_ADD_I32, V_SUB_I32, and V_SUBREV_I32 where renamed to *_U32 in VI,
343// but the VI instructions behave the same as the SI versions.
344defm V_ADD_I32 : VOP2bInst <"v_add_i32", VOP2b_I32_I1_I32_I32>;
345defm V_SUB_I32 : VOP2bInst <"v_sub_i32", VOP2b_I32_I1_I32_I32>;
346defm V_SUBREV_I32 : VOP2bInst <"v_subrev_i32", VOP2b_I32_I1_I32_I32, null_frag, "v_sub_i32">;
347defm V_ADDC_U32 : VOP2bInst <"v_addc_u32", VOP2b_I32_I1_I32_I32_I1>;
348defm V_SUBB_U32 : VOP2bInst <"v_subb_u32", VOP2b_I32_I1_I32_I32_I1>;
349defm V_SUBBREV_U32 : VOP2bInst <"v_subbrev_u32", VOP2b_I32_I1_I32_I32_I1, null_frag, "v_subb_u32">;
350} // End isCommutable = 1
351
352// These are special and do not read the exec mask.
353let isConvergent = 1, Uses = []<Register> in {
354def V_READLANE_B32 : VOP2_Pseudo<"v_readlane_b32", VOP_READLANE,
355 [(set i32:$vdst, (int_amdgcn_readlane i32:$src0, i32:$src1))], "">;
356
357def V_WRITELANE_B32 : VOP2_Pseudo<"v_writelane_b32", VOP_WRITELANE, [], "">;
358} // End isConvergent = 1
359
360defm V_BFM_B32 : VOP2Inst <"v_bfm_b32", VOP_I32_I32_I32>;
361defm V_BCNT_U32_B32 : VOP2Inst <"v_bcnt_u32_b32", VOP_I32_I32_I32>;
362defm V_MBCNT_LO_U32_B32 : VOP2Inst <"v_mbcnt_lo_u32_b32", VOP_I32_I32_I32, int_amdgcn_mbcnt_lo>;
363defm V_MBCNT_HI_U32_B32 : VOP2Inst <"v_mbcnt_hi_u32_b32", VOP_I32_I32_I32, int_amdgcn_mbcnt_hi>;
364defm V_LDEXP_F32 : VOP2Inst <"v_ldexp_f32", VOP_F32_F32_I32, AMDGPUldexp>;
365defm V_CVT_PKACCUM_U8_F32 : VOP2Inst <"v_cvt_pkaccum_u8_f32", VOP_I32_F32_I32>; // TODO: set "Uses = dst"
366defm V_CVT_PKNORM_I16_F32 : VOP2Inst <"v_cvt_pknorm_i16_f32", VOP_I32_F32_F32>;
367defm V_CVT_PKNORM_U16_F32 : VOP2Inst <"v_cvt_pknorm_u16_f32", VOP_I32_F32_F32>;
Matt Arsenault1f17c662017-02-22 00:27:34 +0000368defm V_CVT_PKRTZ_F16_F32 : VOP2Inst <"v_cvt_pkrtz_f16_f32", VOP_I32_F32_F32, AMDGPUpkrtz_f16_f32>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000369defm V_CVT_PK_U16_U32 : VOP2Inst <"v_cvt_pk_u16_u32", VOP_I32_I32_I32>;
370defm V_CVT_PK_I16_I32 : VOP2Inst <"v_cvt_pk_i16_i32", VOP_I32_I32_I32>;
371
372} // End SubtargetPredicate = isGCN
373
374
375// These instructions only exist on SI and CI
376let SubtargetPredicate = isSICI in {
377
378defm V_MIN_LEGACY_F32 : VOP2Inst <"v_min_legacy_f32", VOP_F32_F32_F32, AMDGPUfmin_legacy>;
379defm V_MAX_LEGACY_F32 : VOP2Inst <"v_max_legacy_f32", VOP_F32_F32_F32, AMDGPUfmax_legacy>;
380
381let isCommutable = 1 in {
382defm V_MAC_LEGACY_F32 : VOP2Inst <"v_mac_legacy_f32", VOP_F32_F32_F32>;
383defm V_LSHR_B32 : VOP2Inst <"v_lshr_b32", VOP_I32_I32_I32>;
384defm V_ASHR_I32 : VOP2Inst <"v_ashr_i32", VOP_I32_I32_I32>;
385defm V_LSHL_B32 : VOP2Inst <"v_lshl_b32", VOP_I32_I32_I32>;
386} // End isCommutable = 1
387
388} // End let SubtargetPredicate = SICI
389
390let SubtargetPredicate = isVI in {
391
Dmitry Preobrazhenskyda61a7f2017-05-10 13:00:28 +0000392def V_MADMK_F16 : VOP2_Pseudo <"v_madmk_f16", VOP_MADMK_F16, [], "">;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000393defm V_LSHLREV_B16 : VOP2Inst <"v_lshlrev_b16", VOP_I16_I16_I16>;
394defm V_LSHRREV_B16 : VOP2Inst <"v_lshrrev_b16", VOP_I16_I16_I16>;
Matt Arsenault55e7d652016-12-16 17:40:11 +0000395defm V_ASHRREV_I16 : VOP2Inst <"v_ashrrev_i16", VOP_I16_I16_I16>;
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000396defm V_LDEXP_F16 : VOP2Inst <"v_ldexp_f16", VOP_F16_F16_I32, AMDGPUldexp>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000397
398let isCommutable = 1 in {
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000399defm V_ADD_F16 : VOP2Inst <"v_add_f16", VOP_F16_F16_F16, fadd>;
400defm V_SUB_F16 : VOP2Inst <"v_sub_f16", VOP_F16_F16_F16, fsub>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000401defm V_SUBREV_F16 : VOP2Inst <"v_subrev_f16", VOP_F16_F16_F16, null_frag, "v_sub_f16">;
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000402defm V_MUL_F16 : VOP2Inst <"v_mul_f16", VOP_F16_F16_F16, fmul>;
Dmitry Preobrazhenskyda61a7f2017-05-10 13:00:28 +0000403def V_MADAK_F16 : VOP2_Pseudo <"v_madak_f16", VOP_MADAK_F16, [], "">;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000404defm V_ADD_U16 : VOP2Inst <"v_add_u16", VOP_I16_I16_I16>;
405defm V_SUB_U16 : VOP2Inst <"v_sub_u16" , VOP_I16_I16_I16>;
Matt Arsenault6c06a6f2016-12-08 19:52:38 +0000406defm V_SUBREV_U16 : VOP2Inst <"v_subrev_u16", VOP_I16_I16_I16, null_frag, "v_sub_u16">;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000407defm V_MUL_LO_U16 : VOP2Inst <"v_mul_lo_u16", VOP_I16_I16_I16>;
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000408defm V_MAX_F16 : VOP2Inst <"v_max_f16", VOP_F16_F16_F16, fmaxnum>;
409defm V_MIN_F16 : VOP2Inst <"v_min_f16", VOP_F16_F16_F16, fminnum>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000410defm V_MAX_U16 : VOP2Inst <"v_max_u16", VOP_I16_I16_I16>;
411defm V_MAX_I16 : VOP2Inst <"v_max_i16", VOP_I16_I16_I16>;
412defm V_MIN_U16 : VOP2Inst <"v_min_u16", VOP_I16_I16_I16>;
413defm V_MIN_I16 : VOP2Inst <"v_min_i16", VOP_I16_I16_I16>;
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000414
415let Constraints = "$vdst = $src2", DisableEncoding="$src2",
416 isConvertibleToThreeAddress = 1 in {
417defm V_MAC_F16 : VOP2Inst <"v_mac_f16", VOP_MAC_F16>;
418}
Valery Pykhtin355103f2016-09-23 09:08:07 +0000419} // End isCommutable = 1
420
421} // End SubtargetPredicate = isVI
422
Tom Stellard115a6152016-11-10 16:02:37 +0000423// Note: 16-bit instructions produce a 0 result in the high 16-bits.
424multiclass Arithmetic_i16_Pats <SDPatternOperator op, Instruction inst> {
425
426def : Pat<
427 (op i16:$src0, i16:$src1),
428 (inst $src0, $src1)
429>;
430
431def : Pat<
432 (i32 (zext (op i16:$src0, i16:$src1))),
433 (inst $src0, $src1)
434>;
435
436def : Pat<
437 (i64 (zext (op i16:$src0, i16:$src1))),
438 (REG_SEQUENCE VReg_64,
439 (inst $src0, $src1), sub0,
440 (V_MOV_B32_e32 (i32 0)), sub1)
441>;
442
443}
444
445multiclass Bits_OpsRev_i16_Pats <SDPatternOperator op, Instruction inst> {
446
447def : Pat<
Matt Arsenault94163282016-12-22 16:36:25 +0000448 (op i16:$src0, i16:$src1),
Tom Stellard115a6152016-11-10 16:02:37 +0000449 (inst $src1, $src0)
450>;
451
452def : Pat<
Matt Arsenault94163282016-12-22 16:36:25 +0000453 (i32 (zext (op i16:$src0, i16:$src1))),
Tom Stellard115a6152016-11-10 16:02:37 +0000454 (inst $src1, $src0)
455>;
456
457
458def : Pat<
Matt Arsenault94163282016-12-22 16:36:25 +0000459 (i64 (zext (op i16:$src0, i16:$src1))),
Tom Stellard115a6152016-11-10 16:02:37 +0000460 (REG_SEQUENCE VReg_64,
461 (inst $src1, $src0), sub0,
462 (V_MOV_B32_e32 (i32 0)), sub1)
463>;
464}
465
466class ZExt_i16_i1_Pat <SDNode ext> : Pat <
467 (i16 (ext i1:$src)),
468 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src)
469>;
470
471let Predicates = [isVI] in {
472
Matt Arsenault27c06292016-12-09 06:19:12 +0000473defm : Arithmetic_i16_Pats<add, V_ADD_U16_e64>;
474defm : Arithmetic_i16_Pats<mul, V_MUL_LO_U16_e64>;
475defm : Arithmetic_i16_Pats<sub, V_SUB_U16_e64>;
476defm : Arithmetic_i16_Pats<smin, V_MIN_I16_e64>;
477defm : Arithmetic_i16_Pats<smax, V_MAX_I16_e64>;
478defm : Arithmetic_i16_Pats<umin, V_MIN_U16_e64>;
479defm : Arithmetic_i16_Pats<umax, V_MAX_U16_e64>;
Tom Stellard115a6152016-11-10 16:02:37 +0000480
Tom Stellard01e65d22016-11-18 13:53:34 +0000481def : Pat <
482 (and i16:$src0, i16:$src1),
Matt Arsenault27c06292016-12-09 06:19:12 +0000483 (V_AND_B32_e64 $src0, $src1)
Tom Stellard01e65d22016-11-18 13:53:34 +0000484>;
485
486def : Pat <
487 (or i16:$src0, i16:$src1),
Matt Arsenault27c06292016-12-09 06:19:12 +0000488 (V_OR_B32_e64 $src0, $src1)
Tom Stellard01e65d22016-11-18 13:53:34 +0000489>;
490
491def : Pat <
492 (xor i16:$src0, i16:$src1),
Matt Arsenault27c06292016-12-09 06:19:12 +0000493 (V_XOR_B32_e64 $src0, $src1)
Tom Stellard01e65d22016-11-18 13:53:34 +0000494>;
Tom Stellard115a6152016-11-10 16:02:37 +0000495
Matt Arsenault94163282016-12-22 16:36:25 +0000496defm : Bits_OpsRev_i16_Pats<shl, V_LSHLREV_B16_e64>;
497defm : Bits_OpsRev_i16_Pats<srl, V_LSHRREV_B16_e64>;
498defm : Bits_OpsRev_i16_Pats<sra, V_ASHRREV_I16_e64>;
Tom Stellard115a6152016-11-10 16:02:37 +0000499
500def : ZExt_i16_i1_Pat<zext>;
Tom Stellard115a6152016-11-10 16:02:37 +0000501def : ZExt_i16_i1_Pat<anyext>;
502
Tom Stellardd23de362016-11-15 21:25:56 +0000503def : Pat <
504 (i16 (sext i1:$src)),
505 (V_CNDMASK_B32_e64 (i32 0), (i32 -1), $src)
506>;
507
Matt Arsenaultaf635242017-01-30 19:30:24 +0000508// Undo sub x, c -> add x, -c canonicalization since c is more likely
509// an inline immediate than -c.
510// TODO: Also do for 64-bit.
511def : Pat<
512 (add i16:$src0, (i16 NegSubInlineConst16:$src1)),
513 (V_SUB_U16_e64 $src0, NegSubInlineConst16:$src1)
514>;
515
Tom Stellard115a6152016-11-10 16:02:37 +0000516} // End Predicates = [isVI]
517
Valery Pykhtin355103f2016-09-23 09:08:07 +0000518//===----------------------------------------------------------------------===//
519// SI
520//===----------------------------------------------------------------------===//
521
522let AssemblerPredicates = [isSICI], DecoderNamespace = "SICI" in {
523
524multiclass VOP2_Real_si <bits<6> op> {
525 def _si :
526 VOP2_Real<!cast<VOP2_Pseudo>(NAME), SIEncodingFamily.SI>,
527 VOP2e<op{5-0}, !cast<VOP2_Pseudo>(NAME).Pfl>;
528}
529
530multiclass VOP2_Real_MADK_si <bits<6> op> {
531 def _si : VOP2_Real<!cast<VOP2_Pseudo>(NAME), SIEncodingFamily.SI>,
532 VOP2_MADKe<op{5-0}, !cast<VOP2_Pseudo>(NAME).Pfl>;
533}
534
535multiclass VOP2_Real_e32_si <bits<6> op> {
536 def _e32_si :
537 VOP2_Real<!cast<VOP2_Pseudo>(NAME#"_e32"), SIEncodingFamily.SI>,
538 VOP2e<op{5-0}, !cast<VOP2_Pseudo>(NAME#"_e32").Pfl>;
539}
540
541multiclass VOP2_Real_e32e64_si <bits<6> op> : VOP2_Real_e32_si<op> {
542 def _e64_si :
543 VOP3_Real<!cast<VOP3_Pseudo>(NAME#"_e64"), SIEncodingFamily.SI>,
544 VOP3e_si <{1, 0, 0, op{5-0}}, !cast<VOP3_Pseudo>(NAME#"_e64").Pfl>;
545}
546
547multiclass VOP2be_Real_e32e64_si <bits<6> op> : VOP2_Real_e32_si<op> {
548 def _e64_si :
549 VOP3_Real<!cast<VOP3_Pseudo>(NAME#"_e64"), SIEncodingFamily.SI>,
550 VOP3be_si <{1, 0, 0, op{5-0}}, !cast<VOP3_Pseudo>(NAME#"_e64").Pfl>;
551}
552
553} // End AssemblerPredicates = [isSICI], DecoderNamespace = "SICI"
554
555defm V_CNDMASK_B32 : VOP2_Real_e32e64_si <0x0>;
556defm V_ADD_F32 : VOP2_Real_e32e64_si <0x3>;
557defm V_SUB_F32 : VOP2_Real_e32e64_si <0x4>;
558defm V_SUBREV_F32 : VOP2_Real_e32e64_si <0x5>;
559defm V_MUL_LEGACY_F32 : VOP2_Real_e32e64_si <0x7>;
560defm V_MUL_F32 : VOP2_Real_e32e64_si <0x8>;
561defm V_MUL_I32_I24 : VOP2_Real_e32e64_si <0x9>;
562defm V_MUL_HI_I32_I24 : VOP2_Real_e32e64_si <0xa>;
563defm V_MUL_U32_U24 : VOP2_Real_e32e64_si <0xb>;
564defm V_MUL_HI_U32_U24 : VOP2_Real_e32e64_si <0xc>;
565defm V_MIN_F32 : VOP2_Real_e32e64_si <0xf>;
566defm V_MAX_F32 : VOP2_Real_e32e64_si <0x10>;
567defm V_MIN_I32 : VOP2_Real_e32e64_si <0x11>;
568defm V_MAX_I32 : VOP2_Real_e32e64_si <0x12>;
569defm V_MIN_U32 : VOP2_Real_e32e64_si <0x13>;
570defm V_MAX_U32 : VOP2_Real_e32e64_si <0x14>;
571defm V_LSHRREV_B32 : VOP2_Real_e32e64_si <0x16>;
572defm V_ASHRREV_I32 : VOP2_Real_e32e64_si <0x18>;
573defm V_LSHLREV_B32 : VOP2_Real_e32e64_si <0x1a>;
574defm V_AND_B32 : VOP2_Real_e32e64_si <0x1b>;
575defm V_OR_B32 : VOP2_Real_e32e64_si <0x1c>;
576defm V_XOR_B32 : VOP2_Real_e32e64_si <0x1d>;
577defm V_MAC_F32 : VOP2_Real_e32e64_si <0x1f>;
578defm V_MADMK_F32 : VOP2_Real_MADK_si <0x20>;
579defm V_MADAK_F32 : VOP2_Real_MADK_si <0x21>;
580defm V_ADD_I32 : VOP2be_Real_e32e64_si <0x25>;
581defm V_SUB_I32 : VOP2be_Real_e32e64_si <0x26>;
582defm V_SUBREV_I32 : VOP2be_Real_e32e64_si <0x27>;
583defm V_ADDC_U32 : VOP2be_Real_e32e64_si <0x28>;
584defm V_SUBB_U32 : VOP2be_Real_e32e64_si <0x29>;
585defm V_SUBBREV_U32 : VOP2be_Real_e32e64_si <0x2a>;
586
587defm V_READLANE_B32 : VOP2_Real_si <0x01>;
Dmitry Preobrazhensky45db65032017-04-05 16:08:21 +0000588
589let InOperandList = (ins SSrc_b32:$src0, SCSrc_b32:$src1) in {
Valery Pykhtin355103f2016-09-23 09:08:07 +0000590defm V_WRITELANE_B32 : VOP2_Real_si <0x02>;
Dmitry Preobrazhensky45db65032017-04-05 16:08:21 +0000591}
Valery Pykhtin355103f2016-09-23 09:08:07 +0000592
593defm V_MAC_LEGACY_F32 : VOP2_Real_e32e64_si <0x6>;
594defm V_MIN_LEGACY_F32 : VOP2_Real_e32e64_si <0xd>;
595defm V_MAX_LEGACY_F32 : VOP2_Real_e32e64_si <0xe>;
596defm V_LSHR_B32 : VOP2_Real_e32e64_si <0x15>;
597defm V_ASHR_I32 : VOP2_Real_e32e64_si <0x17>;
598defm V_LSHL_B32 : VOP2_Real_e32e64_si <0x19>;
599
600defm V_BFM_B32 : VOP2_Real_e32e64_si <0x1e>;
601defm V_BCNT_U32_B32 : VOP2_Real_e32e64_si <0x22>;
602defm V_MBCNT_LO_U32_B32 : VOP2_Real_e32e64_si <0x23>;
603defm V_MBCNT_HI_U32_B32 : VOP2_Real_e32e64_si <0x24>;
604defm V_LDEXP_F32 : VOP2_Real_e32e64_si <0x2b>;
605defm V_CVT_PKACCUM_U8_F32 : VOP2_Real_e32e64_si <0x2c>;
606defm V_CVT_PKNORM_I16_F32 : VOP2_Real_e32e64_si <0x2d>;
607defm V_CVT_PKNORM_U16_F32 : VOP2_Real_e32e64_si <0x2e>;
608defm V_CVT_PKRTZ_F16_F32 : VOP2_Real_e32e64_si <0x2f>;
609defm V_CVT_PK_U16_U32 : VOP2_Real_e32e64_si <0x30>;
610defm V_CVT_PK_I16_I32 : VOP2_Real_e32e64_si <0x31>;
611
612
613//===----------------------------------------------------------------------===//
614// VI
615//===----------------------------------------------------------------------===//
616
Valery Pykhtin355103f2016-09-23 09:08:07 +0000617class VOP2_DPP <bits<6> op, VOP2_Pseudo ps, VOPProfile P = ps.Pfl> :
618 VOP_DPP <ps.OpName, P> {
619 let Defs = ps.Defs;
620 let Uses = ps.Uses;
621 let SchedRW = ps.SchedRW;
622 let hasSideEffects = ps.hasSideEffects;
Sam Koltona6792a32016-12-22 11:30:48 +0000623 let Constraints = ps.Constraints;
624 let DisableEncoding = ps.DisableEncoding;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000625
626 bits<8> vdst;
627 bits<8> src1;
628 let Inst{8-0} = 0xfa; //dpp
629 let Inst{16-9} = !if(P.HasSrc1, src1{7-0}, 0);
630 let Inst{24-17} = !if(P.EmitDst, vdst{7-0}, 0);
631 let Inst{30-25} = op;
632 let Inst{31} = 0x0; //encoding
633}
634
635let AssemblerPredicates = [isVI], DecoderNamespace = "VI" in {
636
637multiclass VOP32_Real_vi <bits<10> op> {
638 def _vi :
639 VOP2_Real<!cast<VOP2_Pseudo>(NAME), SIEncodingFamily.VI>,
640 VOP3e_vi<op, !cast<VOP2_Pseudo>(NAME).Pfl>;
641}
642
643multiclass VOP2_Real_MADK_vi <bits<6> op> {
644 def _vi : VOP2_Real<!cast<VOP2_Pseudo>(NAME), SIEncodingFamily.VI>,
645 VOP2_MADKe<op{5-0}, !cast<VOP2_Pseudo>(NAME).Pfl>;
646}
647
648multiclass VOP2_Real_e32_vi <bits<6> op> {
649 def _e32_vi :
650 VOP2_Real<!cast<VOP2_Pseudo>(NAME#"_e32"), SIEncodingFamily.VI>,
651 VOP2e<op{5-0}, !cast<VOP2_Pseudo>(NAME#"_e32").Pfl>;
652}
653
654multiclass VOP2_Real_e64_vi <bits<10> op> {
655 def _e64_vi :
656 VOP3_Real<!cast<VOP3_Pseudo>(NAME#"_e64"), SIEncodingFamily.VI>,
657 VOP3e_vi <op, !cast<VOP3_Pseudo>(NAME#"_e64").Pfl>;
658}
659
Dmitry Preobrazhensky167f8b62017-05-15 14:28:23 +0000660multiclass VOP2_Real_e64only_vi <bits<10> op> {
661 def _e64_vi :
662 VOP3_Real<!cast<VOP3_Pseudo>(NAME#"_e64"), SIEncodingFamily.VI>,
663 VOP3e_vi <op, !cast<VOP3_Pseudo>(NAME#"_e64").Pfl> {
664 // Hack to stop printing _e64
665 VOP3_Pseudo ps = !cast<VOP3_Pseudo>(NAME#"_e64");
666 let OutOperandList = (outs VGPR_32:$vdst);
667 let AsmString = ps.Mnemonic # " " # ps.AsmOperands;
668 }
669}
670
Sam Koltone66365e2016-12-27 10:06:42 +0000671multiclass Base_VOP2be_Real_e32e64_vi <bits<6> op> : VOP2_Real_e32_vi<op> {
Valery Pykhtin355103f2016-09-23 09:08:07 +0000672 def _e64_vi :
673 VOP3_Real<!cast<VOP3_Pseudo>(NAME#"_e64"), SIEncodingFamily.VI>,
674 VOP3be_vi <{0, 1, 0, 0, op{5-0}}, !cast<VOP3_Pseudo>(NAME#"_e64").Pfl>;
675}
676
677multiclass Base_VOP2_Real_e32e64_vi <bits<6> op> :
678 VOP2_Real_e32_vi<op>,
679 VOP2_Real_e64_vi<{0, 1, 0, 0, op{5-0}}>;
680
681} // End AssemblerPredicates = [isVI], DecoderNamespace = "VI"
Matt Arsenaultb4493e92017-02-10 02:42:31 +0000682
Sam Koltona568e3d2016-12-22 12:57:41 +0000683multiclass VOP2_SDWA_Real <bits<6> op> {
684 def _sdwa_vi :
685 VOP_SDWA_Real <!cast<VOP2_SDWA_Pseudo>(NAME#"_sdwa")>,
686 VOP2_SDWAe <op{5-0}, !cast<VOP2_SDWA_Pseudo>(NAME#"_sdwa").Pfl>;
687}
Valery Pykhtin355103f2016-09-23 09:08:07 +0000688
Sam Koltone66365e2016-12-27 10:06:42 +0000689multiclass VOP2be_Real_e32e64_vi <bits<6> op> :
690 Base_VOP2be_Real_e32e64_vi<op>, VOP2_SDWA_Real<op> {
691 // For now left dpp only for asm/dasm
692 // TODO: add corresponding pseudo
693 def _dpp : VOP2_DPP<op, !cast<VOP2_Pseudo>(NAME#"_e32")>;
694}
695
Valery Pykhtin355103f2016-09-23 09:08:07 +0000696multiclass VOP2_Real_e32e64_vi <bits<6> op> :
Sam Koltona568e3d2016-12-22 12:57:41 +0000697 Base_VOP2_Real_e32e64_vi<op>, VOP2_SDWA_Real<op> {
698 // For now left dpp only for asm/dasm
Valery Pykhtin355103f2016-09-23 09:08:07 +0000699 // TODO: add corresponding pseudo
Valery Pykhtin355103f2016-09-23 09:08:07 +0000700 def _dpp : VOP2_DPP<op, !cast<VOP2_Pseudo>(NAME#"_e32")>;
701}
702
703defm V_CNDMASK_B32 : Base_VOP2_Real_e32e64_vi <0x0>;
704defm V_ADD_F32 : VOP2_Real_e32e64_vi <0x1>;
705defm V_SUB_F32 : VOP2_Real_e32e64_vi <0x2>;
706defm V_SUBREV_F32 : VOP2_Real_e32e64_vi <0x3>;
707defm V_MUL_LEGACY_F32 : VOP2_Real_e32e64_vi <0x4>;
708defm V_MUL_F32 : VOP2_Real_e32e64_vi <0x5>;
709defm V_MUL_I32_I24 : VOP2_Real_e32e64_vi <0x6>;
710defm V_MUL_HI_I32_I24 : VOP2_Real_e32e64_vi <0x7>;
711defm V_MUL_U32_U24 : VOP2_Real_e32e64_vi <0x8>;
712defm V_MUL_HI_U32_U24 : VOP2_Real_e32e64_vi <0x9>;
713defm V_MIN_F32 : VOP2_Real_e32e64_vi <0xa>;
714defm V_MAX_F32 : VOP2_Real_e32e64_vi <0xb>;
715defm V_MIN_I32 : VOP2_Real_e32e64_vi <0xc>;
716defm V_MAX_I32 : VOP2_Real_e32e64_vi <0xd>;
717defm V_MIN_U32 : VOP2_Real_e32e64_vi <0xe>;
718defm V_MAX_U32 : VOP2_Real_e32e64_vi <0xf>;
719defm V_LSHRREV_B32 : VOP2_Real_e32e64_vi <0x10>;
720defm V_ASHRREV_I32 : VOP2_Real_e32e64_vi <0x11>;
721defm V_LSHLREV_B32 : VOP2_Real_e32e64_vi <0x12>;
722defm V_AND_B32 : VOP2_Real_e32e64_vi <0x13>;
723defm V_OR_B32 : VOP2_Real_e32e64_vi <0x14>;
724defm V_XOR_B32 : VOP2_Real_e32e64_vi <0x15>;
725defm V_MAC_F32 : VOP2_Real_e32e64_vi <0x16>;
726defm V_MADMK_F32 : VOP2_Real_MADK_vi <0x17>;
727defm V_MADAK_F32 : VOP2_Real_MADK_vi <0x18>;
728defm V_ADD_I32 : VOP2be_Real_e32e64_vi <0x19>;
729defm V_SUB_I32 : VOP2be_Real_e32e64_vi <0x1a>;
730defm V_SUBREV_I32 : VOP2be_Real_e32e64_vi <0x1b>;
731defm V_ADDC_U32 : VOP2be_Real_e32e64_vi <0x1c>;
732defm V_SUBB_U32 : VOP2be_Real_e32e64_vi <0x1d>;
733defm V_SUBBREV_U32 : VOP2be_Real_e32e64_vi <0x1e>;
734
735defm V_READLANE_B32 : VOP32_Real_vi <0x289>;
736defm V_WRITELANE_B32 : VOP32_Real_vi <0x28a>;
737
Dmitry Preobrazhensky167f8b62017-05-15 14:28:23 +0000738defm V_BFM_B32 : VOP2_Real_e64only_vi <0x293>;
739defm V_BCNT_U32_B32 : VOP2_Real_e64only_vi <0x28b>;
740defm V_MBCNT_LO_U32_B32 : VOP2_Real_e64only_vi <0x28c>;
741defm V_MBCNT_HI_U32_B32 : VOP2_Real_e64only_vi <0x28d>;
742defm V_LDEXP_F32 : VOP2_Real_e64only_vi <0x288>;
743defm V_CVT_PKACCUM_U8_F32 : VOP2_Real_e64only_vi <0x1f0>;
744defm V_CVT_PKNORM_I16_F32 : VOP2_Real_e64only_vi <0x294>;
745defm V_CVT_PKNORM_U16_F32 : VOP2_Real_e64only_vi <0x295>;
746defm V_CVT_PKRTZ_F16_F32 : VOP2_Real_e64only_vi <0x296>;
747defm V_CVT_PK_U16_U32 : VOP2_Real_e64only_vi <0x297>;
748defm V_CVT_PK_I16_I32 : VOP2_Real_e64only_vi <0x298>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000749
750defm V_ADD_F16 : VOP2_Real_e32e64_vi <0x1f>;
751defm V_SUB_F16 : VOP2_Real_e32e64_vi <0x20>;
752defm V_SUBREV_F16 : VOP2_Real_e32e64_vi <0x21>;
753defm V_MUL_F16 : VOP2_Real_e32e64_vi <0x22>;
754defm V_MAC_F16 : VOP2_Real_e32e64_vi <0x23>;
755defm V_MADMK_F16 : VOP2_Real_MADK_vi <0x24>;
756defm V_MADAK_F16 : VOP2_Real_MADK_vi <0x25>;
757defm V_ADD_U16 : VOP2_Real_e32e64_vi <0x26>;
758defm V_SUB_U16 : VOP2_Real_e32e64_vi <0x27>;
759defm V_SUBREV_U16 : VOP2_Real_e32e64_vi <0x28>;
760defm V_MUL_LO_U16 : VOP2_Real_e32e64_vi <0x29>;
761defm V_LSHLREV_B16 : VOP2_Real_e32e64_vi <0x2a>;
762defm V_LSHRREV_B16 : VOP2_Real_e32e64_vi <0x2b>;
Matt Arsenault55e7d652016-12-16 17:40:11 +0000763defm V_ASHRREV_I16 : VOP2_Real_e32e64_vi <0x2c>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000764defm V_MAX_F16 : VOP2_Real_e32e64_vi <0x2d>;
765defm V_MIN_F16 : VOP2_Real_e32e64_vi <0x2e>;
766defm V_MAX_U16 : VOP2_Real_e32e64_vi <0x2f>;
767defm V_MAX_I16 : VOP2_Real_e32e64_vi <0x30>;
768defm V_MIN_U16 : VOP2_Real_e32e64_vi <0x31>;
769defm V_MIN_I16 : VOP2_Real_e32e64_vi <0x32>;
770defm V_LDEXP_F16 : VOP2_Real_e32e64_vi <0x33>;
771
772let SubtargetPredicate = isVI in {
773
774// Aliases to simplify matching of floating-point instructions that
775// are VOP2 on SI and VOP3 on VI.
776class SI2_VI3Alias <string name, Instruction inst> : InstAlias <
777 name#" $dst, $src0, $src1",
778 (inst VGPR_32:$dst, 0, VCSrc_f32:$src0, 0, VCSrc_f32:$src1, 0, 0)
779>, PredicateControl {
780 let UseInstAsmMatchConverter = 0;
781 let AsmVariantName = AMDGPUAsmVariants.VOP3;
782}
783
784def : SI2_VI3Alias <"v_ldexp_f32", V_LDEXP_F32_e64_vi>;
785def : SI2_VI3Alias <"v_cvt_pkaccum_u8_f32", V_CVT_PKACCUM_U8_F32_e64_vi>;
786def : SI2_VI3Alias <"v_cvt_pknorm_i16_f32", V_CVT_PKNORM_I16_F32_e64_vi>;
787def : SI2_VI3Alias <"v_cvt_pknorm_u16_f32", V_CVT_PKNORM_U16_F32_e64_vi>;
788def : SI2_VI3Alias <"v_cvt_pkrtz_f16_f32", V_CVT_PKRTZ_F16_F32_e64_vi>;
789
790} // End SubtargetPredicate = isVI