blob: 001fc960b228c6b304ecd9c77e31e5b7378bb6ae [file] [log] [blame]
Valery Pykhtine330cfa2016-09-20 10:41:16 +00001//===-- VOP3Instructions.td - Vector Instruction Defintions ---------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
10//===----------------------------------------------------------------------===//
11// VOP3 Classes
12//===----------------------------------------------------------------------===//
13
14class getVOP3ModPat<VOPProfile P, SDPatternOperator node> {
15 list<dag> ret3 = [(set P.DstVT:$vdst,
16 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers, i1:$clamp, i32:$omod)),
17 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers)),
18 (P.Src2VT (VOP3Mods P.Src2VT:$src2, i32:$src2_modifiers))))];
19
20 list<dag> ret2 = [(set P.DstVT:$vdst,
21 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers, i1:$clamp, i32:$omod)),
22 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))];
23
24 list<dag> ret1 = [(set P.DstVT:$vdst,
25 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers, i1:$clamp, i32:$omod))))];
26
27 list<dag> ret = !if(!eq(P.NumSrcArgs, 3), ret3,
28 !if(!eq(P.NumSrcArgs, 2), ret2,
29 ret1));
30}
31
Matt Arsenault9be7b0d2017-02-27 18:49:11 +000032class getVOP3PModPat<VOPProfile P, SDPatternOperator node> {
33 list<dag> ret3 = [(set P.DstVT:$vdst,
34 (node (P.Src0VT !if(P.HasClamp, (VOP3PMods0 P.Src0VT:$src0, i32:$src0_modifiers, i1:$clamp),
35 (VOP3PMods P.Src0VT:$src0, i32:$src0_modifiers))),
36 (P.Src1VT (VOP3PMods P.Src1VT:$src1, i32:$src1_modifiers)),
37 (P.Src2VT (VOP3PMods P.Src2VT:$src2, i32:$src2_modifiers))))];
38
39 list<dag> ret2 = [(set P.DstVT:$vdst,
40 (node !if(P.HasClamp, (P.Src0VT (VOP3PMods0 P.Src0VT:$src0, i32:$src0_modifiers, i1:$clamp)),
41 (P.Src0VT (VOP3PMods P.Src0VT:$src0, i32:$src0_modifiers))),
42 (P.Src1VT (VOP3PMods P.Src1VT:$src1, i32:$src1_modifiers))))];
43
44 list<dag> ret1 = [(set P.DstVT:$vdst,
45 (node (P.Src0VT (VOP3PMods0 P.Src0VT:$src0, i32:$src0_modifiers, i1:$clamp))))];
46
47 list<dag> ret = !if(!eq(P.NumSrcArgs, 3), ret3,
48 !if(!eq(P.NumSrcArgs, 2), ret2,
49 ret1));
50}
51
Valery Pykhtine330cfa2016-09-20 10:41:16 +000052class getVOP3Pat<VOPProfile P, SDPatternOperator node> {
53 list<dag> ret3 = [(set P.DstVT:$vdst, (node P.Src0VT:$src0, P.Src1VT:$src1, P.Src2VT:$src2))];
54 list<dag> ret2 = [(set P.DstVT:$vdst, (node P.Src0VT:$src0, P.Src1VT:$src1))];
55 list<dag> ret1 = [(set P.DstVT:$vdst, (node P.Src0VT:$src0))];
56 list<dag> ret = !if(!eq(P.NumSrcArgs, 3), ret3,
57 !if(!eq(P.NumSrcArgs, 2), ret2,
58 ret1));
59}
60
61class VOP3Inst<string OpName, VOPProfile P, SDPatternOperator node = null_frag, bit VOP3Only = 0> :
Valery Pykhtin355103f2016-09-23 09:08:07 +000062 VOP3_Pseudo<OpName, P,
Valery Pykhtine330cfa2016-09-20 10:41:16 +000063 !if(P.HasModifiers, getVOP3ModPat<P, node>.ret, getVOP3Pat<P, node>.ret),
64 VOP3Only>;
65
66// Special case for v_div_fmas_{f32|f64}, since it seems to be the
67// only VOP instruction that implicitly reads VCC.
68let Asm64 = " $vdst, $src0_modifiers, $src1_modifiers, $src2_modifiers$clamp$omod" in {
69def VOP_F32_F32_F32_F32_VCC : VOPProfile<[f32, f32, f32, f32]> {
70 let Outs64 = (outs DstRC.RegClass:$vdst);
71}
72def VOP_F64_F64_F64_F64_VCC : VOPProfile<[f64, f64, f64, f64]> {
73 let Outs64 = (outs DstRC.RegClass:$vdst);
74}
75}
76
77class getVOP3VCC<VOPProfile P, SDPatternOperator node> {
78 list<dag> ret =
79 [(set P.DstVT:$vdst,
80 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers, i1:$clamp, i32:$omod)),
81 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers)),
82 (P.Src2VT (VOP3Mods P.Src2VT:$src2, i32:$src2_modifiers)),
83 (i1 VCC)))];
84}
85
86class VOP3_Profile<VOPProfile P> : VOPProfile<P.ArgVT> {
87 // FIXME: Hack to stop printing _e64
88 let Outs64 = (outs DstRC.RegClass:$vdst);
89 let Asm64 = " " # P.Asm64;
90}
91
92class VOP3b_Profile<ValueType vt> : VOPProfile<[vt, vt, vt, vt]> {
Matt Arsenault3b99f122017-01-19 06:04:12 +000093 // v_div_scale_{f32|f64} do not support input modifiers.
94 let HasModifiers = 0;
Valery Pykhtine330cfa2016-09-20 10:41:16 +000095 let Outs64 = (outs DstRC:$vdst, SReg_64:$sdst);
Matt Arsenault3b99f122017-01-19 06:04:12 +000096 let Asm64 = " $vdst, $sdst, $src0, $src1, $src2";
Valery Pykhtine330cfa2016-09-20 10:41:16 +000097}
98
99def VOP3b_F32_I1_F32_F32_F32 : VOP3b_Profile<f32> {
100 // FIXME: Hack to stop printing _e64
101 let DstRC = RegisterOperand<VGPR_32>;
102}
103
104def VOP3b_F64_I1_F64_F64_F64 : VOP3b_Profile<f64> {
105 // FIXME: Hack to stop printing _e64
106 let DstRC = RegisterOperand<VReg_64>;
107}
108
Dmitry Preobrazhensky895d3772017-03-22 13:31:01 +0000109def VOP3b_I64_I1_I32_I32_I64 : VOPProfile<[i64, i32, i32, i64]> {
110 // FIXME: Hack to stop printing _e64
111 let DstRC = RegisterOperand<VReg_64>;
112
113 let Outs64 = (outs DstRC:$vdst, SReg_64:$sdst);
114 let Asm64 = " $vdst, $sdst, $src0, $src1, $src2";
115}
116
Valery Pykhtine330cfa2016-09-20 10:41:16 +0000117//===----------------------------------------------------------------------===//
118// VOP3 Instructions
119//===----------------------------------------------------------------------===//
120
121let isCommutable = 1 in {
122
123def V_MAD_LEGACY_F32 : VOP3Inst <"v_mad_legacy_f32", VOP3_Profile<VOP_F32_F32_F32_F32>>;
124def V_MAD_F32 : VOP3Inst <"v_mad_f32", VOP3_Profile<VOP_F32_F32_F32_F32>, fmad>;
125def V_MAD_I32_I24 : VOP3Inst <"v_mad_i32_i24", VOP3_Profile<VOP_I32_I32_I32_I32>, AMDGPUmad_i24>;
126def V_MAD_U32_U24 : VOP3Inst <"v_mad_u32_u24", VOP3_Profile<VOP_I32_I32_I32_I32>, AMDGPUmad_u24>;
127def V_FMA_F32 : VOP3Inst <"v_fma_f32", VOP3_Profile<VOP_F32_F32_F32_F32>, fma>;
128def V_FMA_F64 : VOP3Inst <"v_fma_f64", VOP3_Profile<VOP_F64_F64_F64_F64>, fma>;
129def V_LERP_U8 : VOP3Inst <"v_lerp_u8", VOP3_Profile<VOP_I32_I32_I32_I32>, int_amdgcn_lerp>;
130
131let SchedRW = [WriteDoubleAdd] in {
132def V_ADD_F64 : VOP3Inst <"v_add_f64", VOP3_Profile<VOP_F64_F64_F64>, fadd, 1>;
133def V_MUL_F64 : VOP3Inst <"v_mul_f64", VOP3_Profile<VOP_F64_F64_F64>, fmul, 1>;
134def V_MIN_F64 : VOP3Inst <"v_min_f64", VOP3_Profile<VOP_F64_F64_F64>, fminnum, 1>;
135def V_MAX_F64 : VOP3Inst <"v_max_f64", VOP3_Profile<VOP_F64_F64_F64>, fmaxnum, 1>;
136} // End SchedRW = [WriteDoubleAdd]
137
138let SchedRW = [WriteQuarterRate32] in {
139def V_MUL_LO_U32 : VOP3Inst <"v_mul_lo_u32", VOP3_Profile<VOP_I32_I32_I32>>;
140def V_MUL_HI_U32 : VOP3Inst <"v_mul_hi_u32", VOP3_Profile<VOP_I32_I32_I32>, mulhu>;
141def V_MUL_LO_I32 : VOP3Inst <"v_mul_lo_i32", VOP3_Profile<VOP_I32_I32_I32>>;
142def V_MUL_HI_I32 : VOP3Inst <"v_mul_hi_i32", VOP3_Profile<VOP_I32_I32_I32>, mulhs>;
143} // End SchedRW = [WriteQuarterRate32]
144
145let Uses = [VCC, EXEC] in {
146// v_div_fmas_f32:
147// result = src0 * src1 + src2
148// if (vcc)
149// result *= 2^32
150//
Valery Pykhtin355103f2016-09-23 09:08:07 +0000151def V_DIV_FMAS_F32 : VOP3_Pseudo <"v_div_fmas_f32", VOP_F32_F32_F32_F32_VCC,
Valery Pykhtine330cfa2016-09-20 10:41:16 +0000152 getVOP3VCC<VOP_F32_F32_F32_F32_VCC, AMDGPUdiv_fmas>.ret> {
153 let SchedRW = [WriteFloatFMA];
154}
155// v_div_fmas_f64:
156// result = src0 * src1 + src2
157// if (vcc)
158// result *= 2^64
159//
Valery Pykhtin355103f2016-09-23 09:08:07 +0000160def V_DIV_FMAS_F64 : VOP3_Pseudo <"v_div_fmas_f64", VOP_F64_F64_F64_F64_VCC,
Valery Pykhtine330cfa2016-09-20 10:41:16 +0000161 getVOP3VCC<VOP_F64_F64_F64_F64_VCC, AMDGPUdiv_fmas>.ret> {
162 let SchedRW = [WriteDouble];
163}
164} // End Uses = [VCC, EXEC]
165
166} // End isCommutable = 1
167
168def V_CUBEID_F32 : VOP3Inst <"v_cubeid_f32", VOP3_Profile<VOP_F32_F32_F32_F32>, int_amdgcn_cubeid>;
169def V_CUBESC_F32 : VOP3Inst <"v_cubesc_f32", VOP3_Profile<VOP_F32_F32_F32_F32>, int_amdgcn_cubesc>;
170def V_CUBETC_F32 : VOP3Inst <"v_cubetc_f32", VOP3_Profile<VOP_F32_F32_F32_F32>, int_amdgcn_cubetc>;
171def V_CUBEMA_F32 : VOP3Inst <"v_cubema_f32", VOP3_Profile<VOP_F32_F32_F32_F32>, int_amdgcn_cubema>;
172def V_BFE_U32 : VOP3Inst <"v_bfe_u32", VOP3_Profile<VOP_I32_I32_I32_I32>, AMDGPUbfe_u32>;
173def V_BFE_I32 : VOP3Inst <"v_bfe_i32", VOP3_Profile<VOP_I32_I32_I32_I32>, AMDGPUbfe_i32>;
174def V_BFI_B32 : VOP3Inst <"v_bfi_b32", VOP3_Profile<VOP_I32_I32_I32_I32>, AMDGPUbfi>;
175def V_ALIGNBIT_B32 : VOP3Inst <"v_alignbit_b32", VOP3_Profile<VOP_I32_I32_I32_I32>>;
176def V_ALIGNBYTE_B32 : VOP3Inst <"v_alignbyte_b32", VOP3_Profile<VOP_I32_I32_I32_I32>>;
177def V_MIN3_F32 : VOP3Inst <"v_min3_f32", VOP3_Profile<VOP_F32_F32_F32_F32>, AMDGPUfmin3>;
178def V_MIN3_I32 : VOP3Inst <"v_min3_i32", VOP3_Profile<VOP_I32_I32_I32_I32>, AMDGPUsmin3>;
179def V_MIN3_U32 : VOP3Inst <"v_min3_u32", VOP3_Profile<VOP_I32_I32_I32_I32>, AMDGPUumin3>;
180def V_MAX3_F32 : VOP3Inst <"v_max3_f32", VOP3_Profile<VOP_F32_F32_F32_F32>, AMDGPUfmax3>;
181def V_MAX3_I32 : VOP3Inst <"v_max3_i32", VOP3_Profile<VOP_I32_I32_I32_I32>, AMDGPUsmax3>;
182def V_MAX3_U32 : VOP3Inst <"v_max3_u32", VOP3_Profile<VOP_I32_I32_I32_I32>, AMDGPUumax3>;
183def V_MED3_F32 : VOP3Inst <"v_med3_f32", VOP3_Profile<VOP_F32_F32_F32_F32>, AMDGPUfmed3>;
184def V_MED3_I32 : VOP3Inst <"v_med3_i32", VOP3_Profile<VOP_I32_I32_I32_I32>, AMDGPUsmed3>;
185def V_MED3_U32 : VOP3Inst <"v_med3_u32", VOP3_Profile<VOP_I32_I32_I32_I32>, AMDGPUumed3>;
186def V_SAD_U8 : VOP3Inst <"v_sad_u8", VOP3_Profile<VOP_I32_I32_I32_I32>, int_amdgcn_sad_u8>;
187def V_SAD_HI_U8 : VOP3Inst <"v_sad_hi_u8", VOP3_Profile<VOP_I32_I32_I32_I32>, int_amdgcn_sad_hi_u8>;
188def V_SAD_U16 : VOP3Inst <"v_sad_u16", VOP3_Profile<VOP_I32_I32_I32_I32>, int_amdgcn_sad_u16>;
189def V_SAD_U32 : VOP3Inst <"v_sad_u32", VOP3_Profile<VOP_I32_I32_I32_I32>>;
190def V_CVT_PK_U8_F32 : VOP3Inst<"v_cvt_pk_u8_f32", VOP3_Profile<VOP_I32_F32_I32_I32>, int_amdgcn_cvt_pk_u8_f32>;
191def V_DIV_FIXUP_F32 : VOP3Inst <"v_div_fixup_f32", VOP3_Profile<VOP_F32_F32_F32_F32>, AMDGPUdiv_fixup>;
192
193let SchedRW = [WriteDoubleAdd] in {
194def V_DIV_FIXUP_F64 : VOP3Inst <"v_div_fixup_f64", VOP3_Profile<VOP_F64_F64_F64_F64>, AMDGPUdiv_fixup>;
195def V_LDEXP_F64 : VOP3Inst <"v_ldexp_f64", VOP3_Profile<VOP_F64_F64_I32>, AMDGPUldexp, 1>;
196} // End SchedRW = [WriteDoubleAdd]
197
Valery Pykhtin355103f2016-09-23 09:08:07 +0000198def V_DIV_SCALE_F32 : VOP3_Pseudo <"v_div_scale_f32", VOP3b_F32_I1_F32_F32_F32, [], 1> {
Valery Pykhtine330cfa2016-09-20 10:41:16 +0000199 let SchedRW = [WriteFloatFMA, WriteSALU];
Matt Arsenault81da1142016-11-15 00:05:42 +0000200 let hasExtraSrcRegAllocReq = 1;
Matt Arsenault3b99f122017-01-19 06:04:12 +0000201 let AsmMatchConverter = "";
Valery Pykhtine330cfa2016-09-20 10:41:16 +0000202}
203
204// Double precision division pre-scale.
Valery Pykhtin355103f2016-09-23 09:08:07 +0000205def V_DIV_SCALE_F64 : VOP3_Pseudo <"v_div_scale_f64", VOP3b_F64_I1_F64_F64_F64, [], 1> {
Valery Pykhtine330cfa2016-09-20 10:41:16 +0000206 let SchedRW = [WriteDouble, WriteSALU];
Matt Arsenault81da1142016-11-15 00:05:42 +0000207 let hasExtraSrcRegAllocReq = 1;
Matt Arsenault3b99f122017-01-19 06:04:12 +0000208 let AsmMatchConverter = "";
Valery Pykhtine330cfa2016-09-20 10:41:16 +0000209}
210
211def V_MSAD_U8 : VOP3Inst <"v_msad_u8", VOP3_Profile<VOP_I32_I32_I32_I32>, int_amdgcn_msad_u8>;
212def V_MQSAD_PK_U16_U8 : VOP3Inst <"v_mqsad_pk_u16_u8", VOP3_Profile<VOP_I64_I64_I32_I64>, int_amdgcn_mqsad_pk_u16_u8>;
213
214def V_TRIG_PREOP_F64 : VOP3Inst <"v_trig_preop_f64", VOP3_Profile<VOP_F64_F64_I32>, AMDGPUtrig_preop> {
215 let SchedRW = [WriteDouble];
216}
217
218// These instructions only exist on SI and CI
219let SubtargetPredicate = isSICI in {
220def V_LSHL_B64 : VOP3Inst <"v_lshl_b64", VOP3_Profile<VOP_I64_I64_I32>>;
221def V_LSHR_B64 : VOP3Inst <"v_lshr_b64", VOP3_Profile<VOP_I64_I64_I32>>;
222def V_ASHR_I64 : VOP3Inst <"v_ashr_i64", VOP3_Profile<VOP_I64_I64_I32>>;
223def V_MULLIT_F32 : VOP3Inst <"v_mullit_f32", VOP3_Profile<VOP_F32_F32_F32_F32>>;
224} // End SubtargetPredicate = isSICI
225
226let SubtargetPredicate = isVI in {
227def V_LSHLREV_B64 : VOP3Inst <"v_lshlrev_b64", VOP3_Profile<VOP_I64_I32_I64>>;
228def V_LSHRREV_B64 : VOP3Inst <"v_lshrrev_b64", VOP3_Profile<VOP_I64_I32_I64>>;
229def V_ASHRREV_I64 : VOP3Inst <"v_ashrrev_i64", VOP3_Profile<VOP_I64_I32_I64>>;
230} // End SubtargetPredicate = isVI
231
232
233let SubtargetPredicate = isCIVI in {
234
Valery Pykhtine330cfa2016-09-20 10:41:16 +0000235def V_QSAD_PK_U16_U8 : VOP3Inst <"v_qsad_pk_u16_u8", VOP3_Profile<VOP_I64_I64_I32_I64>, int_amdgcn_qsad_pk_u16_u8>;
236def V_MQSAD_U32_U8 : VOP3Inst <"v_mqsad_u32_u8", VOP3_Profile<VOP_V4I32_I64_I32_V4I32>, int_amdgcn_mqsad_u32_u8>;
237
238let isCommutable = 1 in {
Dmitry Preobrazhensky895d3772017-03-22 13:31:01 +0000239def V_MAD_U64_U32 : VOP3Inst <"v_mad_u64_u32", VOP3b_I64_I1_I32_I32_I64>;
240def V_MAD_I64_I32 : VOP3Inst <"v_mad_i64_i32", VOP3b_I64_I1_I32_I32_I64>;
Valery Pykhtine330cfa2016-09-20 10:41:16 +0000241} // End isCommutable = 1
242
243} // End SubtargetPredicate = isCIVI
244
245
Sam Koltonf7659d712017-05-23 10:08:55 +0000246let SubtargetPredicate = Has16BitInsts in {
Valery Pykhtine330cfa2016-09-20 10:41:16 +0000247
248let isCommutable = 1 in {
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000249
250def V_DIV_FIXUP_F16 : VOP3Inst <"v_div_fixup_f16", VOP3_Profile<VOP_F16_F16_F16_F16>, AMDGPUdiv_fixup>;
251def V_FMA_F16 : VOP3Inst <"v_fma_f16", VOP3_Profile<VOP_F16_F16_F16_F16>, fma>;
252def V_INTERP_P1LL_F16 : VOP3Inst <"v_interp_p1ll_f16", VOP3_Profile<VOP_F32_F32_F16>>;
253def V_INTERP_P1LV_F16 : VOP3Inst <"v_interp_p1lv_f16", VOP3_Profile<VOP_F32_F32_F16_F16>>;
254def V_INTERP_P2_F16 : VOP3Inst <"v_interp_p2_f16", VOP3_Profile<VOP_F16_F32_F16_F32>>;
255def V_MAD_F16 : VOP3Inst <"v_mad_f16", VOP3_Profile<VOP_F16_F16_F16_F16>, fmad>;
256
257def V_MAD_U16 : VOP3Inst <"v_mad_u16", VOP3_Profile<VOP_I16_I16_I16_I16>>;
258def V_MAD_I16 : VOP3Inst <"v_mad_i16", VOP3_Profile<VOP_I16_I16_I16_I16>>;
259
260} // End isCommutable = 1
Sam Koltonf7659d712017-05-23 10:08:55 +0000261} // End SubtargetPredicate = Has16BitInsts
Valery Pykhtine330cfa2016-09-20 10:41:16 +0000262
Sam Koltonf7659d712017-05-23 10:08:55 +0000263let SubtargetPredicate = isVI in {
Dmitry Preobrazhensky14104e02017-04-12 17:10:07 +0000264def V_PERM_B32 : VOP3Inst <"v_perm_b32", VOP3_Profile<VOP_I32_I32_I32_I32>>;
Valery Pykhtine330cfa2016-09-20 10:41:16 +0000265} // End SubtargetPredicate = isVI
266
Sam Koltonf7659d712017-05-23 10:08:55 +0000267let Predicates = [Has16BitInsts] in {
Tom Stellard115a6152016-11-10 16:02:37 +0000268
Matt Arsenault10268f92017-02-27 22:40:39 +0000269multiclass Ternary_i16_Pats <SDPatternOperator op1, SDPatternOperator op2,
270 Instruction inst, SDPatternOperator op3> {
Tom Stellard115a6152016-11-10 16:02:37 +0000271def : Pat<
272 (op2 (op1 i16:$src0, i16:$src1), i16:$src2),
273 (inst i16:$src0, i16:$src1, i16:$src2)
274>;
275
276def : Pat<
277 (i32 (op3 (op2 (op1 i16:$src0, i16:$src1), i16:$src2))),
278 (inst i16:$src0, i16:$src1, i16:$src2)
279>;
280
281def : Pat<
282 (i64 (op3 (op2 (op1 i16:$src0, i16:$src1), i16:$src2))),
283 (REG_SEQUENCE VReg_64,
284 (inst i16:$src0, i16:$src1, i16:$src2), sub0,
285 (V_MOV_B32_e32 (i32 0)), sub1)
286>;
287}
288
Matt Arsenault10268f92017-02-27 22:40:39 +0000289defm: Ternary_i16_Pats<mul, add, V_MAD_U16, zext>;
290defm: Ternary_i16_Pats<mul, add, V_MAD_I16, sext>;
Tom Stellard115a6152016-11-10 16:02:37 +0000291
Sam Koltonf7659d712017-05-23 10:08:55 +0000292} // End Predicates = [Has16BitInsts]
Tom Stellard115a6152016-11-10 16:02:37 +0000293
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000294let SubtargetPredicate = isGFX9 in {
295def V_PACK_B32_F16 : VOP3Inst <"v_pack_b32_f16", VOP3_Profile<VOP_B32_F16_F16>>;
Matt Arsenaultc9f25172017-02-27 21:04:41 +0000296def V_LSHL_ADD_U32 : VOP3Inst <"v_lshl_add_u32", VOP3_Profile<VOP_I32_I32_I32_I32>>;
297def V_ADD_LSHL_U32 : VOP3Inst <"v_add_lshl_u32", VOP3_Profile<VOP_I32_I32_I32_I32>>;
298def V_ADD3_U32 : VOP3Inst <"v_add3_u32", VOP3_Profile<VOP_I32_I32_I32_I32>>;
299def V_LSHL_OR_B32 : VOP3Inst <"v_lshl_or_b32", VOP3_Profile<VOP_I32_I32_I32_I32>>;
300def V_AND_OR_B32 : VOP3Inst <"v_and_or_b32", VOP3_Profile<VOP_I32_I32_I32_I32>>;
301def V_OR3_B32 : VOP3Inst <"v_or3_b32", VOP3_Profile<VOP_I32_I32_I32_I32>>;
Matt Arsenault10268f92017-02-27 22:40:39 +0000302
Matt Arsenault03612632017-02-28 20:27:30 +0000303def V_XAD_U32 : VOP3Inst <"v_xad_u32", VOP3_Profile<VOP_I32_I32_I32_I32>>;
Matt Arsenaultee324ff2017-05-17 19:25:06 +0000304
Matt Arsenault10268f92017-02-27 22:40:39 +0000305def V_MED3_F16 : VOP3Inst <"v_med3_f16", VOP3_Profile<VOP_F16_F16_F16_F16>, AMDGPUfmed3>;
306def V_MED3_I16 : VOP3Inst <"v_med3_i16", VOP3_Profile<VOP_I16_I16_I16_I16>, AMDGPUsmed3>;
307def V_MED3_U16 : VOP3Inst <"v_med3_u16", VOP3_Profile<VOP_I16_I16_I16_I16>, AMDGPUumed3>;
Matt Arsenaultee324ff2017-05-17 19:25:06 +0000308
309def V_MIN3_F16 : VOP3Inst <"v_min3_f16", VOP3_Profile<VOP_F16_F16_F16_F16>, AMDGPUfmin3>;
310def V_MIN3_I16 : VOP3Inst <"v_min3_i16", VOP3_Profile<VOP_I16_I16_I16_I16>, AMDGPUsmin3>;
311def V_MIN3_U16 : VOP3Inst <"v_min3_u16", VOP3_Profile<VOP_I16_I16_I16_I16>, AMDGPUumin3>;
312
313def V_MAX3_F16 : VOP3Inst <"v_max3_f16", VOP3_Profile<VOP_F16_F16_F16_F16>, AMDGPUfmax3>;
314def V_MAX3_I16 : VOP3Inst <"v_max3_i16", VOP3_Profile<VOP_I16_I16_I16_I16>, AMDGPUsmax3>;
315def V_MAX3_U16 : VOP3Inst <"v_max3_u16", VOP3_Profile<VOP_I16_I16_I16_I16>, AMDGPUumax3>;
316} // End SubtargetPredicate = isGFX9
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000317
Valery Pykhtine330cfa2016-09-20 10:41:16 +0000318
319//===----------------------------------------------------------------------===//
320// Target
321//===----------------------------------------------------------------------===//
322
323//===----------------------------------------------------------------------===//
324// SI
325//===----------------------------------------------------------------------===//
326
327let AssemblerPredicates = [isSICI], DecoderNamespace = "SICI" in {
328
329multiclass VOP3_Real_si<bits<9> op> {
Valery Pykhtin355103f2016-09-23 09:08:07 +0000330 def _si : VOP3_Real<!cast<VOP3_Pseudo>(NAME), SIEncodingFamily.SI>,
331 VOP3e_si <op, !cast<VOP3_Pseudo>(NAME).Pfl>;
Valery Pykhtine330cfa2016-09-20 10:41:16 +0000332}
333
334multiclass VOP3be_Real_si<bits<9> op> {
Valery Pykhtin355103f2016-09-23 09:08:07 +0000335 def _si : VOP3_Real<!cast<VOP3_Pseudo>(NAME), SIEncodingFamily.SI>,
336 VOP3be_si <op, !cast<VOP3_Pseudo>(NAME).Pfl>;
Valery Pykhtine330cfa2016-09-20 10:41:16 +0000337}
338
339} // End AssemblerPredicates = [isSICI], DecoderNamespace = "SICI"
340
341defm V_MAD_LEGACY_F32 : VOP3_Real_si <0x140>;
342defm V_MAD_F32 : VOP3_Real_si <0x141>;
343defm V_MAD_I32_I24 : VOP3_Real_si <0x142>;
344defm V_MAD_U32_U24 : VOP3_Real_si <0x143>;
345defm V_CUBEID_F32 : VOP3_Real_si <0x144>;
346defm V_CUBESC_F32 : VOP3_Real_si <0x145>;
347defm V_CUBETC_F32 : VOP3_Real_si <0x146>;
348defm V_CUBEMA_F32 : VOP3_Real_si <0x147>;
349defm V_BFE_U32 : VOP3_Real_si <0x148>;
350defm V_BFE_I32 : VOP3_Real_si <0x149>;
351defm V_BFI_B32 : VOP3_Real_si <0x14a>;
352defm V_FMA_F32 : VOP3_Real_si <0x14b>;
353defm V_FMA_F64 : VOP3_Real_si <0x14c>;
354defm V_LERP_U8 : VOP3_Real_si <0x14d>;
355defm V_ALIGNBIT_B32 : VOP3_Real_si <0x14e>;
356defm V_ALIGNBYTE_B32 : VOP3_Real_si <0x14f>;
357defm V_MULLIT_F32 : VOP3_Real_si <0x150>;
358defm V_MIN3_F32 : VOP3_Real_si <0x151>;
359defm V_MIN3_I32 : VOP3_Real_si <0x152>;
360defm V_MIN3_U32 : VOP3_Real_si <0x153>;
361defm V_MAX3_F32 : VOP3_Real_si <0x154>;
362defm V_MAX3_I32 : VOP3_Real_si <0x155>;
363defm V_MAX3_U32 : VOP3_Real_si <0x156>;
364defm V_MED3_F32 : VOP3_Real_si <0x157>;
365defm V_MED3_I32 : VOP3_Real_si <0x158>;
366defm V_MED3_U32 : VOP3_Real_si <0x159>;
367defm V_SAD_U8 : VOP3_Real_si <0x15a>;
368defm V_SAD_HI_U8 : VOP3_Real_si <0x15b>;
369defm V_SAD_U16 : VOP3_Real_si <0x15c>;
370defm V_SAD_U32 : VOP3_Real_si <0x15d>;
371defm V_CVT_PK_U8_F32 : VOP3_Real_si <0x15e>;
372defm V_DIV_FIXUP_F32 : VOP3_Real_si <0x15f>;
373defm V_DIV_FIXUP_F64 : VOP3_Real_si <0x160>;
374defm V_LSHL_B64 : VOP3_Real_si <0x161>;
375defm V_LSHR_B64 : VOP3_Real_si <0x162>;
376defm V_ASHR_I64 : VOP3_Real_si <0x163>;
377defm V_ADD_F64 : VOP3_Real_si <0x164>;
378defm V_MUL_F64 : VOP3_Real_si <0x165>;
379defm V_MIN_F64 : VOP3_Real_si <0x166>;
380defm V_MAX_F64 : VOP3_Real_si <0x167>;
381defm V_LDEXP_F64 : VOP3_Real_si <0x168>;
382defm V_MUL_LO_U32 : VOP3_Real_si <0x169>;
383defm V_MUL_HI_U32 : VOP3_Real_si <0x16a>;
384defm V_MUL_LO_I32 : VOP3_Real_si <0x16b>;
385defm V_MUL_HI_I32 : VOP3_Real_si <0x16c>;
386defm V_DIV_SCALE_F32 : VOP3be_Real_si <0x16d>;
387defm V_DIV_SCALE_F64 : VOP3be_Real_si <0x16e>;
388defm V_DIV_FMAS_F32 : VOP3_Real_si <0x16f>;
389defm V_DIV_FMAS_F64 : VOP3_Real_si <0x170>;
390defm V_MSAD_U8 : VOP3_Real_si <0x171>;
391defm V_MQSAD_PK_U16_U8 : VOP3_Real_si <0x173>;
392defm V_TRIG_PREOP_F64 : VOP3_Real_si <0x174>;
393
394//===----------------------------------------------------------------------===//
395// CI
396//===----------------------------------------------------------------------===//
397
398multiclass VOP3_Real_ci<bits<9> op> {
Valery Pykhtin355103f2016-09-23 09:08:07 +0000399 def _ci : VOP3_Real<!cast<VOP3_Pseudo>(NAME), SIEncodingFamily.SI>,
400 VOP3e_si <op, !cast<VOP3_Pseudo>(NAME).Pfl> {
Valery Pykhtine330cfa2016-09-20 10:41:16 +0000401 let AssemblerPredicates = [isCIOnly];
402 let DecoderNamespace = "CI";
403 }
404}
405
Dmitry Preobrazhensky895d3772017-03-22 13:31:01 +0000406multiclass VOP3be_Real_ci<bits<9> op> {
407 def _ci : VOP3_Real<!cast<VOP3_Pseudo>(NAME), SIEncodingFamily.SI>,
408 VOP3be_si <op, !cast<VOP3_Pseudo>(NAME).Pfl> {
409 let AssemblerPredicates = [isCIOnly];
410 let DecoderNamespace = "CI";
411 }
412}
413
Valery Pykhtine330cfa2016-09-20 10:41:16 +0000414defm V_QSAD_PK_U16_U8 : VOP3_Real_ci <0x172>;
Dmitry Preobrazhensky3bff0c82017-04-12 15:36:09 +0000415defm V_MQSAD_U32_U8 : VOP3_Real_ci <0x175>;
Dmitry Preobrazhensky895d3772017-03-22 13:31:01 +0000416defm V_MAD_U64_U32 : VOP3be_Real_ci <0x176>;
417defm V_MAD_I64_I32 : VOP3be_Real_ci <0x177>;
Valery Pykhtine330cfa2016-09-20 10:41:16 +0000418
419//===----------------------------------------------------------------------===//
420// VI
421//===----------------------------------------------------------------------===//
422
423let AssemblerPredicates = [isVI], DecoderNamespace = "VI" in {
424
425multiclass VOP3_Real_vi<bits<10> op> {
Valery Pykhtin355103f2016-09-23 09:08:07 +0000426 def _vi : VOP3_Real<!cast<VOP3_Pseudo>(NAME), SIEncodingFamily.VI>,
427 VOP3e_vi <op, !cast<VOP3_Pseudo>(NAME).Pfl>;
Valery Pykhtine330cfa2016-09-20 10:41:16 +0000428}
429
430multiclass VOP3be_Real_vi<bits<10> op> {
Valery Pykhtin355103f2016-09-23 09:08:07 +0000431 def _vi : VOP3_Real<!cast<VOP3_Pseudo>(NAME), SIEncodingFamily.VI>,
432 VOP3be_vi <op, !cast<VOP3_Pseudo>(NAME).Pfl>;
Valery Pykhtine330cfa2016-09-20 10:41:16 +0000433}
434
435} // End AssemblerPredicates = [isVI], DecoderNamespace = "VI"
436
Dmitry Preobrazhensky895d3772017-03-22 13:31:01 +0000437defm V_MAD_U64_U32 : VOP3be_Real_vi <0x1E8>;
438defm V_MAD_I64_I32 : VOP3be_Real_vi <0x1E9>;
Valery Pykhtine330cfa2016-09-20 10:41:16 +0000439
440defm V_MAD_LEGACY_F32 : VOP3_Real_vi <0x1c0>;
441defm V_MAD_F32 : VOP3_Real_vi <0x1c1>;
442defm V_MAD_I32_I24 : VOP3_Real_vi <0x1c2>;
443defm V_MAD_U32_U24 : VOP3_Real_vi <0x1c3>;
444defm V_CUBEID_F32 : VOP3_Real_vi <0x1c4>;
445defm V_CUBESC_F32 : VOP3_Real_vi <0x1c5>;
446defm V_CUBETC_F32 : VOP3_Real_vi <0x1c6>;
447defm V_CUBEMA_F32 : VOP3_Real_vi <0x1c7>;
448defm V_BFE_U32 : VOP3_Real_vi <0x1c8>;
449defm V_BFE_I32 : VOP3_Real_vi <0x1c9>;
450defm V_BFI_B32 : VOP3_Real_vi <0x1ca>;
451defm V_FMA_F32 : VOP3_Real_vi <0x1cb>;
452defm V_FMA_F64 : VOP3_Real_vi <0x1cc>;
453defm V_LERP_U8 : VOP3_Real_vi <0x1cd>;
454defm V_ALIGNBIT_B32 : VOP3_Real_vi <0x1ce>;
455defm V_ALIGNBYTE_B32 : VOP3_Real_vi <0x1cf>;
456defm V_MIN3_F32 : VOP3_Real_vi <0x1d0>;
457defm V_MIN3_I32 : VOP3_Real_vi <0x1d1>;
458defm V_MIN3_U32 : VOP3_Real_vi <0x1d2>;
459defm V_MAX3_F32 : VOP3_Real_vi <0x1d3>;
460defm V_MAX3_I32 : VOP3_Real_vi <0x1d4>;
461defm V_MAX3_U32 : VOP3_Real_vi <0x1d5>;
462defm V_MED3_F32 : VOP3_Real_vi <0x1d6>;
463defm V_MED3_I32 : VOP3_Real_vi <0x1d7>;
464defm V_MED3_U32 : VOP3_Real_vi <0x1d8>;
465defm V_SAD_U8 : VOP3_Real_vi <0x1d9>;
466defm V_SAD_HI_U8 : VOP3_Real_vi <0x1da>;
467defm V_SAD_U16 : VOP3_Real_vi <0x1db>;
468defm V_SAD_U32 : VOP3_Real_vi <0x1dc>;
469defm V_CVT_PK_U8_F32 : VOP3_Real_vi <0x1dd>;
470defm V_DIV_FIXUP_F32 : VOP3_Real_vi <0x1de>;
471defm V_DIV_FIXUP_F64 : VOP3_Real_vi <0x1df>;
472defm V_DIV_SCALE_F32 : VOP3be_Real_vi <0x1e0>;
473defm V_DIV_SCALE_F64 : VOP3be_Real_vi <0x1e1>;
474defm V_DIV_FMAS_F32 : VOP3_Real_vi <0x1e2>;
475defm V_DIV_FMAS_F64 : VOP3_Real_vi <0x1e3>;
476defm V_MSAD_U8 : VOP3_Real_vi <0x1e4>;
477defm V_QSAD_PK_U16_U8 : VOP3_Real_vi <0x1e5>;
478defm V_MQSAD_PK_U16_U8 : VOP3_Real_vi <0x1e6>;
479defm V_MQSAD_U32_U8 : VOP3_Real_vi <0x1e7>;
480
481defm V_MAD_F16 : VOP3_Real_vi <0x1ea>;
482defm V_MAD_U16 : VOP3_Real_vi <0x1eb>;
483defm V_MAD_I16 : VOP3_Real_vi <0x1ec>;
484
Dmitry Preobrazhensky14104e02017-04-12 17:10:07 +0000485defm V_PERM_B32 : VOP3_Real_vi <0x1ed>;
486
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000487defm V_FMA_F16 : VOP3_Real_vi <0x1ee>;
488defm V_DIV_FIXUP_F16 : VOP3_Real_vi <0x1ef>;
489
490defm V_INTERP_P1LL_F16 : VOP3_Real_vi <0x274>;
491defm V_INTERP_P1LV_F16 : VOP3_Real_vi <0x275>;
492defm V_INTERP_P2_F16 : VOP3_Real_vi <0x276>;
Valery Pykhtine330cfa2016-09-20 10:41:16 +0000493defm V_ADD_F64 : VOP3_Real_vi <0x280>;
494defm V_MUL_F64 : VOP3_Real_vi <0x281>;
495defm V_MIN_F64 : VOP3_Real_vi <0x282>;
496defm V_MAX_F64 : VOP3_Real_vi <0x283>;
497defm V_LDEXP_F64 : VOP3_Real_vi <0x284>;
498defm V_MUL_LO_U32 : VOP3_Real_vi <0x285>;
499
500// removed from VI as identical to V_MUL_LO_U32
501let isAsmParserOnly = 1 in {
502defm V_MUL_LO_I32 : VOP3_Real_vi <0x285>;
503}
504
505defm V_MUL_HI_U32 : VOP3_Real_vi <0x286>;
506defm V_MUL_HI_I32 : VOP3_Real_vi <0x287>;
507
508defm V_LSHLREV_B64 : VOP3_Real_vi <0x28f>;
509defm V_LSHRREV_B64 : VOP3_Real_vi <0x290>;
510defm V_ASHRREV_I64 : VOP3_Real_vi <0x291>;
511defm V_TRIG_PREOP_F64 : VOP3_Real_vi <0x292>;
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000512
Matt Arsenaultc9f25172017-02-27 21:04:41 +0000513defm V_LSHL_ADD_U32 : VOP3_Real_vi <0x1fd>;
514defm V_ADD_LSHL_U32 : VOP3_Real_vi <0x1fe>;
515defm V_ADD3_U32 : VOP3_Real_vi <0x1ff>;
516defm V_LSHL_OR_B32 : VOP3_Real_vi <0x200>;
517defm V_AND_OR_B32 : VOP3_Real_vi <0x201>;
518defm V_OR3_B32 : VOP3_Real_vi <0x202>;
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000519defm V_PACK_B32_F16 : VOP3_Real_vi <0x2a0>;
Matt Arsenault10268f92017-02-27 22:40:39 +0000520
Matt Arsenault03612632017-02-28 20:27:30 +0000521defm V_XAD_U32 : VOP3_Real_vi <0x1f3>;
Matt Arsenaultee324ff2017-05-17 19:25:06 +0000522
523defm V_MIN3_F16 : VOP3_Real_vi <0x1f4>;
524defm V_MIN3_I16 : VOP3_Real_vi <0x1f5>;
525defm V_MIN3_U16 : VOP3_Real_vi <0x1f6>;
526
527defm V_MAX3_F16 : VOP3_Real_vi <0x1f7>;
528defm V_MAX3_I16 : VOP3_Real_vi <0x1f8>;
529defm V_MAX3_U16 : VOP3_Real_vi <0x1f9>;
530
Matt Arsenault10268f92017-02-27 22:40:39 +0000531defm V_MED3_F16 : VOP3_Real_vi <0x1fa>;
532defm V_MED3_I16 : VOP3_Real_vi <0x1fb>;
533defm V_MED3_U16 : VOP3_Real_vi <0x1fc>;