blob: 0a1f180b56167bbc245194a7c5d37db4a72cbd86 [file] [log] [blame]
Renato Golinf5f373f2015-05-08 21:04:27 +00001//===-- TargetParser - Parser for target features ---------------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file implements a target parser to recognise hardware features such as
11// FPU/CPU/ARCH names as well as specific support such as HDIV, etc.
12//
13//===----------------------------------------------------------------------===//
14
15#include "llvm/Support/ARMBuildAttributes.h"
16#include "llvm/Support/TargetParser.h"
17#include "llvm/ADT/StringExtras.h"
18#include "llvm/ADT/StringSwitch.h"
Renato Golinebdd12c2015-05-22 20:43:30 +000019#include <cctype>
Renato Golinf5f373f2015-05-08 21:04:27 +000020
21using namespace llvm;
22
23namespace {
24
25// List of canonical FPU names (use getFPUSynonym)
26// FIXME: TableGen this.
27struct {
28 const char * Name;
29 ARM::FPUKind ID;
30} FPUNames[] = {
Renato Golin35de35d2015-05-12 10:33:58 +000031 { "invalid", ARM::FK_INVALID },
32 { "vfp", ARM::FK_VFP },
33 { "vfpv2", ARM::FK_VFPV2 },
34 { "vfpv3", ARM::FK_VFPV3 },
35 { "vfpv3-d16", ARM::FK_VFPV3_D16 },
36 { "vfpv4", ARM::FK_VFPV4 },
37 { "vfpv4-d16", ARM::FK_VFPV4_D16 },
38 { "fpv5-d16", ARM::FK_FPV5_D16 },
39 { "fp-armv8", ARM::FK_FP_ARMV8 },
40 { "neon", ARM::FK_NEON },
41 { "neon-vfpv4", ARM::FK_NEON_VFPV4 },
42 { "neon-fp-armv8", ARM::FK_NEON_FP_ARMV8 },
43 { "crypto-neon-fp-armv8", ARM::FK_CRYPTO_NEON_FP_ARMV8 },
44 { "softvfp", ARM::FK_SOFTVFP }
Renato Golinf5f373f2015-05-08 21:04:27 +000045};
Renato Golinf7c0d5f2015-05-27 18:15:37 +000046// List of canonical arch names (use getArchSynonym).
47// This table also provides the build attribute fields for CPU arch
48// and Arch ID, according to the Addenda to the ARM ABI, chapters
49// 2.4 and 2.3.5.2 respectively.
Renato Golinf5f373f2015-05-08 21:04:27 +000050// FIXME: TableGen this.
51struct {
52 const char *Name;
53 ARM::ArchKind ID;
Renato Golinf7c0d5f2015-05-27 18:15:37 +000054 const char *CPUAttr; // CPU class in build attributes.
55 ARMBuildAttrs::CPUArch ArchAttr; // Arch ID in build attributes.
Renato Golinf5f373f2015-05-08 21:04:27 +000056} ARCHNames[] = {
Renato Golin35de35d2015-05-12 10:33:58 +000057 { "invalid", ARM::AK_INVALID, nullptr, ARMBuildAttrs::CPUArch::Pre_v4 },
Renato Golinf7c0d5f2015-05-27 18:15:37 +000058 { "armv2", ARM::AK_ARMV2, "2", ARMBuildAttrs::CPUArch::Pre_v4 },
59 { "armv2a", ARM::AK_ARMV2A, "2A", ARMBuildAttrs::CPUArch::Pre_v4 },
60 { "armv3", ARM::AK_ARMV3, "3", ARMBuildAttrs::CPUArch::Pre_v4 },
61 { "armv3m", ARM::AK_ARMV3M, "3M", ARMBuildAttrs::CPUArch::Pre_v4 },
Renato Golin35de35d2015-05-12 10:33:58 +000062 { "armv4", ARM::AK_ARMV4, "4", ARMBuildAttrs::CPUArch::v4 },
63 { "armv4t", ARM::AK_ARMV4T, "4T", ARMBuildAttrs::CPUArch::v4T },
Renato Golinf7c0d5f2015-05-27 18:15:37 +000064 { "armv5", ARM::AK_ARMV5, "5T", ARMBuildAttrs::CPUArch::v5T },
Renato Golin35de35d2015-05-12 10:33:58 +000065 { "armv5t", ARM::AK_ARMV5T, "5T", ARMBuildAttrs::CPUArch::v5T },
66 { "armv5te", ARM::AK_ARMV5TE, "5TE", ARMBuildAttrs::CPUArch::v5TE },
Renato Golinf7c0d5f2015-05-27 18:15:37 +000067 { "armv5tej", ARM::AK_ARMV5TEJ, "5TEJ", ARMBuildAttrs::CPUArch::v5TEJ },
Renato Golin35de35d2015-05-12 10:33:58 +000068 { "armv6", ARM::AK_ARMV6, "6", ARMBuildAttrs::CPUArch::v6 },
Renato Golin35de35d2015-05-12 10:33:58 +000069 { "armv6k", ARM::AK_ARMV6K, "6K", ARMBuildAttrs::CPUArch::v6K },
70 { "armv6t2", ARM::AK_ARMV6T2, "6T2", ARMBuildAttrs::CPUArch::v6T2 },
71 { "armv6z", ARM::AK_ARMV6Z, "6Z", ARMBuildAttrs::CPUArch::v6KZ },
72 { "armv6zk", ARM::AK_ARMV6ZK, "6ZK", ARMBuildAttrs::CPUArch::v6KZ },
73 { "armv6-m", ARM::AK_ARMV6M, "6-M", ARMBuildAttrs::CPUArch::v6_M },
Renato Golinf7c0d5f2015-05-27 18:15:37 +000074 { "armv6s-m", ARM::AK_ARMV6SM, "6S-M", ARMBuildAttrs::CPUArch::v6S_M },
Renato Golin35de35d2015-05-12 10:33:58 +000075 { "armv7", ARM::AK_ARMV7, "7", ARMBuildAttrs::CPUArch::v7 },
76 { "armv7-a", ARM::AK_ARMV7A, "7-A", ARMBuildAttrs::CPUArch::v7 },
77 { "armv7-r", ARM::AK_ARMV7R, "7-R", ARMBuildAttrs::CPUArch::v7 },
78 { "armv7-m", ARM::AK_ARMV7M, "7-M", ARMBuildAttrs::CPUArch::v7 },
Renato Golinf7c0d5f2015-05-27 18:15:37 +000079 { "armv7e-m", ARM::AK_ARMV7EM, "7E-M", ARMBuildAttrs::CPUArch::v7E_M },
Renato Golin35de35d2015-05-12 10:33:58 +000080 { "armv8-a", ARM::AK_ARMV8A, "8-A", ARMBuildAttrs::CPUArch::v8 },
81 { "armv8.1-a", ARM::AK_ARMV8_1A, "8.1-A", ARMBuildAttrs::CPUArch::v8 },
Renato Goline8048f02015-05-20 15:05:07 +000082 // Non-standard Arch names.
Renato Golin35de35d2015-05-12 10:33:58 +000083 { "iwmmxt", ARM::AK_IWMMXT, "iwmmxt", ARMBuildAttrs::CPUArch::v5TE },
Renato Goline8048f02015-05-20 15:05:07 +000084 { "iwmmxt2", ARM::AK_IWMMXT2, "iwmmxt2", ARMBuildAttrs::CPUArch::v5TE },
85 { "xscale", ARM::AK_XSCALE, "xscale", ARMBuildAttrs::CPUArch::v5TE },
Renato Golinf7c0d5f2015-05-27 18:15:37 +000086 { "armv5e", ARM::AK_ARMV5E, "5TE", ARMBuildAttrs::CPUArch::v5TE },
87 { "armv6j", ARM::AK_ARMV6J, "6J", ARMBuildAttrs::CPUArch::v6 },
Renato Golinb6b9e052015-05-21 13:52:20 +000088 { "armv6hl", ARM::AK_ARMV6HL, "6-M", ARMBuildAttrs::CPUArch::v6_M },
Renato Goline8048f02015-05-20 15:05:07 +000089 { "armv7l", ARM::AK_ARMV7L, "7-L", ARMBuildAttrs::CPUArch::v7 },
Renato Golinf7c0d5f2015-05-27 18:15:37 +000090 { "armv7hl", ARM::AK_ARMV7HL, "7-L", ARMBuildAttrs::CPUArch::v7 },
Renato Goline8048f02015-05-20 15:05:07 +000091 { "armv7s", ARM::AK_ARMV7S, "7-S", ARMBuildAttrs::CPUArch::v7 }
Renato Golinf5f373f2015-05-08 21:04:27 +000092};
93// List of canonical ARCH names (use getARCHSynonym)
94// FIXME: TableGen this.
95struct {
96 const char *Name;
97 ARM::ArchExtKind ID;
98} ARCHExtNames[] = {
Renato Golin35de35d2015-05-12 10:33:58 +000099 { "invalid", ARM::AEK_INVALID },
100 { "crc", ARM::AEK_CRC },
101 { "crypto", ARM::AEK_CRYPTO },
102 { "fp", ARM::AEK_FP },
103 { "idiv", ARM::AEK_HWDIV },
104 { "mp", ARM::AEK_MP },
105 { "sec", ARM::AEK_SEC },
106 { "virt", ARM::AEK_VIRT }
Renato Golinf5f373f2015-05-08 21:04:27 +0000107};
Renato Goline8048f02015-05-20 15:05:07 +0000108// List of CPU names and their arches.
109// The same CPU can have multiple arches and can be default on multiple arches.
110// When finding the Arch for a CPU, first-found prevails. Sort them accordingly.
111// FIXME: TableGen this.
112struct {
113 const char *Name;
114 ARM::ArchKind ArchID;
115 bool Default;
116} CPUNames[] = {
117 { "arm2", ARM::AK_ARMV2, true },
118 { "arm6", ARM::AK_ARMV3, true },
119 { "arm7m", ARM::AK_ARMV3M, true },
120 { "strongarm", ARM::AK_ARMV4, true },
121 { "arm7tdmi", ARM::AK_ARMV4T, true },
122 { "arm7tdmi-s", ARM::AK_ARMV4T, false },
123 { "arm710t", ARM::AK_ARMV4T, false },
124 { "arm720t", ARM::AK_ARMV4T, false },
125 { "arm9", ARM::AK_ARMV4T, false },
126 { "arm9tdmi", ARM::AK_ARMV4T, false },
127 { "arm920", ARM::AK_ARMV4T, false },
128 { "arm920t", ARM::AK_ARMV4T, false },
129 { "arm922t", ARM::AK_ARMV4T, false },
130 { "arm9312", ARM::AK_ARMV4T, false },
131 { "arm940t", ARM::AK_ARMV4T, false },
132 { "ep9312", ARM::AK_ARMV4T, false },
133 { "arm10tdmi", ARM::AK_ARMV5, true },
134 { "arm10tdmi", ARM::AK_ARMV5T, true },
135 { "arm1020t", ARM::AK_ARMV5T, false },
136 { "xscale", ARM::AK_XSCALE, true },
137 { "xscale", ARM::AK_ARMV5TE, false },
138 { "arm9e", ARM::AK_ARMV5TE, false },
139 { "arm926ej-s", ARM::AK_ARMV5TE, false },
140 { "arm946ej-s", ARM::AK_ARMV5TE, false },
141 { "arm966e-s", ARM::AK_ARMV5TE, false },
142 { "arm968e-s", ARM::AK_ARMV5TE, false },
143 { "arm1020e", ARM::AK_ARMV5TE, false },
144 { "arm1022e", ARM::AK_ARMV5TE, true },
145 { "iwmmxt", ARM::AK_ARMV5TE, false },
146 { "iwmmxt", ARM::AK_IWMMXT, true },
147 { "arm1136jf-s", ARM::AK_ARMV6, true },
148 { "arm1136j-s", ARM::AK_ARMV6J, true },
149 { "arm1136jz-s", ARM::AK_ARMV6J, false },
150 { "arm1176j-s", ARM::AK_ARMV6K, false },
151 { "mpcore", ARM::AK_ARMV6K, false },
152 { "mpcorenovfp", ARM::AK_ARMV6K, false },
153 { "arm1176jzf-s", ARM::AK_ARMV6K, true },
154 { "arm1176jzf-s", ARM::AK_ARMV6Z, true },
155 { "arm1176jzf-s", ARM::AK_ARMV6ZK, true },
156 { "arm1156t2-s", ARM::AK_ARMV6T2, true },
157 { "arm1156t2f-s", ARM::AK_ARMV6T2, false },
158 { "cortex-m0", ARM::AK_ARMV6M, true },
159 { "cortex-m0plus", ARM::AK_ARMV6M, false },
160 { "cortex-m1", ARM::AK_ARMV6M, false },
161 { "sc000", ARM::AK_ARMV6M, false },
162 { "cortex-a8", ARM::AK_ARMV7, true },
163 { "cortex-a5", ARM::AK_ARMV7A, false },
164 { "cortex-a7", ARM::AK_ARMV7A, false },
165 { "cortex-a8", ARM::AK_ARMV7A, true },
166 { "cortex-a9", ARM::AK_ARMV7A, false },
167 { "cortex-a12", ARM::AK_ARMV7A, false },
168 { "cortex-a15", ARM::AK_ARMV7A, false },
169 { "cortex-a17", ARM::AK_ARMV7A, false },
170 { "krait", ARM::AK_ARMV7A, false },
171 { "cortex-r4", ARM::AK_ARMV7R, true },
172 { "cortex-r4f", ARM::AK_ARMV7R, false },
173 { "cortex-r5", ARM::AK_ARMV7R, false },
174 { "cortex-r7", ARM::AK_ARMV7R, false },
175 { "sc300", ARM::AK_ARMV7M, false },
176 { "cortex-m3", ARM::AK_ARMV7M, true },
177 { "cortex-m4", ARM::AK_ARMV7M, false },
178 { "cortex-m7", ARM::AK_ARMV7M, false },
179 { "cortex-a53", ARM::AK_ARMV8A, true },
180 { "cortex-a57", ARM::AK_ARMV8A, false },
181 { "cortex-a72", ARM::AK_ARMV8A, false },
182 { "cyclone", ARM::AK_ARMV8A, false },
183 { "generic", ARM::AK_ARMV8_1A, true },
184 // Non-standard Arch names.
185 { "arm1022e", ARM::AK_ARMV5E, true },
186 { "arm926ej-s", ARM::AK_ARMV5TEJ, true },
187 { "cortex-m0", ARM::AK_ARMV6SM, true },
Renato Golinb6b9e052015-05-21 13:52:20 +0000188 { "arm1176jzf-s", ARM::AK_ARMV6HL, true },
Renato Goline8048f02015-05-20 15:05:07 +0000189 { "cortex-a8", ARM::AK_ARMV7L, true },
Renato Golinb6b9e052015-05-21 13:52:20 +0000190 { "cortex-a8", ARM::AK_ARMV7HL, true },
Renato Goline8048f02015-05-20 15:05:07 +0000191 { "cortex-m4", ARM::AK_ARMV7EM, true },
192 { "swift", ARM::AK_ARMV7S, true },
193 // Invalid CPU
194 { "invalid", ARM::AK_INVALID, true }
195};
Renato Golinf5f373f2015-05-08 21:04:27 +0000196
197} // namespace
198
199namespace llvm {
200
201// ======================================================= //
202// Information by ID
203// ======================================================= //
204
Renato Goline8048f02015-05-20 15:05:07 +0000205const char *ARMTargetParser::getFPUName(unsigned FPUKind) {
206 if (FPUKind >= ARM::FK_LAST)
Renato Golinf5f373f2015-05-08 21:04:27 +0000207 return nullptr;
Renato Goline8048f02015-05-20 15:05:07 +0000208 return FPUNames[FPUKind].Name;
Renato Golinf5f373f2015-05-08 21:04:27 +0000209}
210
Renato Goline8048f02015-05-20 15:05:07 +0000211const char *ARMTargetParser::getArchName(unsigned ArchKind) {
212 if (ArchKind >= ARM::AK_LAST)
Renato Golinf5f373f2015-05-08 21:04:27 +0000213 return nullptr;
Renato Goline8048f02015-05-20 15:05:07 +0000214 return ARCHNames[ArchKind].Name;
Renato Golinf5f373f2015-05-08 21:04:27 +0000215}
216
Renato Golinf7c0d5f2015-05-27 18:15:37 +0000217const char *ARMTargetParser::getCPUAttr(unsigned ArchKind) {
Renato Goline8048f02015-05-20 15:05:07 +0000218 if (ArchKind >= ARM::AK_LAST)
Renato Golinf5f373f2015-05-08 21:04:27 +0000219 return nullptr;
Renato Golinf7c0d5f2015-05-27 18:15:37 +0000220 return ARCHNames[ArchKind].CPUAttr;
Renato Golinf5f373f2015-05-08 21:04:27 +0000221}
222
Renato Golinf7c0d5f2015-05-27 18:15:37 +0000223unsigned ARMTargetParser::getArchAttr(unsigned ArchKind) {
Renato Goline8048f02015-05-20 15:05:07 +0000224 if (ArchKind >= ARM::AK_LAST)
225 return ARMBuildAttrs::CPUArch::Pre_v4;
Renato Golinf7c0d5f2015-05-27 18:15:37 +0000226 return ARCHNames[ArchKind].ArchAttr;
Renato Golinf5f373f2015-05-08 21:04:27 +0000227}
228
Renato Goline8048f02015-05-20 15:05:07 +0000229const char *ARMTargetParser::getArchExtName(unsigned ArchExtKind) {
230 if (ArchExtKind >= ARM::AEK_LAST)
Renato Golinf5f373f2015-05-08 21:04:27 +0000231 return nullptr;
Renato Goline8048f02015-05-20 15:05:07 +0000232 return ARCHExtNames[ArchExtKind].Name;
233}
234
235const char *ARMTargetParser::getDefaultCPU(StringRef Arch) {
236 unsigned AK = parseArch(Arch);
237 if (AK == ARM::AK_INVALID)
238 return nullptr;
239
240 // Look for multiple AKs to find the default for pair AK+Name.
241 for (const auto CPU : CPUNames) {
242 if (CPU.ArchID == AK && CPU.Default)
243 return CPU.Name;
244 }
245 return nullptr;
Renato Golinf5f373f2015-05-08 21:04:27 +0000246}
247
248// ======================================================= //
249// Parsers
250// ======================================================= //
251
252StringRef ARMTargetParser::getFPUSynonym(StringRef FPU) {
253 return StringSwitch<StringRef>(FPU)
254 .Cases("fpa", "fpe2", "fpe3", "maverick", "invalid") // Unsupported
255 .Case("vfp2", "vfpv2")
256 .Case("vfp3", "vfpv3")
257 .Case("vfp4", "vfpv4")
258 .Case("vfp3-d16", "vfpv3-d16")
259 .Case("vfp4-d16", "vfpv4-d16")
260 // FIXME: sp-16 is NOT the same as d16
261 .Cases("fp4-sp-d16", "fpv4-sp-d16", "vfpv4-d16")
262 .Cases("fp4-dp-d16", "fpv4-dp-d16", "vfpv4-d16")
263 .Cases("fp5-sp-d16", "fpv5-sp-d16", "fpv5-d16")
264 .Cases("fp5-dp-d16", "fpv5-dp-d16", "fpv5-d16")
265 // FIXME: Clang uses it, but it's bogus, since neon defaults to vfpv3.
266 .Case("neon-vfpv3", "neon")
267 .Default(FPU);
268}
269
270StringRef ARMTargetParser::getArchSynonym(StringRef Arch) {
271 return StringSwitch<StringRef>(Arch)
Renato Golinf7c0d5f2015-05-27 18:15:37 +0000272 .Cases("armv6sm", "v6sm", "armv6s-m")
Renato Goline8048f02015-05-20 15:05:07 +0000273 .Cases("armv6m", "v6m", "armv6-m")
274 .Cases("armv7a", "v7a", "armv7-a")
275 .Cases("armv7r", "v7r", "armv7-r")
276 .Cases("armv7m", "v7m", "armv7-m")
277 .Cases("armv7em", "v7em", "armv7e-m")
278 .Cases("armv8", "v8", "armv8-a")
279 .Cases("armv8a", "v8a", "armv8-a")
280 .Cases("armv8.1a", "v8.1a", "armv8.1-a")
Renato Golinb6b9e052015-05-21 13:52:20 +0000281 .Cases("aarch64", "arm64", "armv8-a")
Renato Golinf5f373f2015-05-08 21:04:27 +0000282 .Default(Arch);
283}
284
Renato Goline8048f02015-05-20 15:05:07 +0000285// MArch is expected to be of the form (arm|thumb)?(eb)?(v.+)?(eb)?, but
286// (iwmmxt|xscale)(eb)? is also permitted. If the former, return
Renato Golinebdd12c2015-05-22 20:43:30 +0000287// "v.+", if the latter, return unmodified string, minus 'eb'.
288// If invalid, return empty string.
Renato Goline8048f02015-05-20 15:05:07 +0000289StringRef ARMTargetParser::getCanonicalArchName(StringRef Arch) {
290 size_t offset = StringRef::npos;
291 StringRef A = Arch;
Renato Golinb6b9e052015-05-21 13:52:20 +0000292 StringRef Error = "";
Renato Goline8048f02015-05-20 15:05:07 +0000293
294 // Begins with "arm" / "thumb", move past it.
Renato Golinebdd12c2015-05-22 20:43:30 +0000295 if (A.startswith("arm64"))
296 offset = 5;
297 else if (A.startswith("arm"))
Renato Goline8048f02015-05-20 15:05:07 +0000298 offset = 3;
299 else if (A.startswith("thumb"))
300 offset = 5;
Renato Golinb6b9e052015-05-21 13:52:20 +0000301 else if (A.startswith("aarch64")) {
302 offset = 7;
303 // AArch64 uses "_be", not "eb" suffix.
304 if (A.find("eb") != StringRef::npos)
305 return Error;
306 if (A.substr(offset,3) == "_be")
307 offset += 3;
308 }
309
Renato Goline8048f02015-05-20 15:05:07 +0000310 // Ex. "armebv7", move past the "eb".
311 if (offset != StringRef::npos && A.substr(offset, 2) == "eb")
312 offset += 2;
313 // Or, if it ends with eb ("armv7eb"), chop it off.
314 else if (A.endswith("eb"))
315 A = A.substr(0, A.size() - 2);
Renato Golinebdd12c2015-05-22 20:43:30 +0000316 // Trim the head
317 if (offset != StringRef::npos)
Renato Goline8048f02015-05-20 15:05:07 +0000318 A = A.substr(offset);
319
Renato Golinebdd12c2015-05-22 20:43:30 +0000320 // Empty string means offset reached the end, which means it's valid.
Renato Goline8048f02015-05-20 15:05:07 +0000321 if (A.empty())
322 return Arch;
323
Renato Golinebdd12c2015-05-22 20:43:30 +0000324 // Only match non-marketing names
325 if (offset != StringRef::npos) {
326 // Must start with 'vN'.
327 if (A[0] != 'v' || !std::isdigit(A[1]))
328 return Error;
329 // Can't have an extra 'eb'.
330 if (A.find("eb") != StringRef::npos)
331 return Error;
332 }
Renato Goline8048f02015-05-20 15:05:07 +0000333
Renato Golinebdd12c2015-05-22 20:43:30 +0000334 // Arch will either be a 'v' name (v7a) or a marketing name (xscale).
Renato Goline8048f02015-05-20 15:05:07 +0000335 return A;
336}
337
Renato Golinf5f373f2015-05-08 21:04:27 +0000338unsigned ARMTargetParser::parseFPU(StringRef FPU) {
339 StringRef Syn = getFPUSynonym(FPU);
340 for (const auto F : FPUNames) {
341 if (Syn == F.Name)
342 return F.ID;
343 }
Renato Golin35de35d2015-05-12 10:33:58 +0000344 return ARM::FK_INVALID;
Renato Golinf5f373f2015-05-08 21:04:27 +0000345}
346
Renato Goline8048f02015-05-20 15:05:07 +0000347// Allows partial match, ex. "v7a" matches "armv7a".
Renato Golinf5f373f2015-05-08 21:04:27 +0000348unsigned ARMTargetParser::parseArch(StringRef Arch) {
349 StringRef Syn = getArchSynonym(Arch);
350 for (const auto A : ARCHNames) {
Renato Goline8048f02015-05-20 15:05:07 +0000351 if (StringRef(A.Name).endswith(Syn))
Renato Golinf5f373f2015-05-08 21:04:27 +0000352 return A.ID;
353 }
Renato Golin35de35d2015-05-12 10:33:58 +0000354 return ARM::AK_INVALID;
Renato Golinf5f373f2015-05-08 21:04:27 +0000355}
356
357unsigned ARMTargetParser::parseArchExt(StringRef ArchExt) {
358 for (const auto A : ARCHExtNames) {
359 if (ArchExt == A.Name)
360 return A.ID;
361 }
Renato Golin35de35d2015-05-12 10:33:58 +0000362 return ARM::AEK_INVALID;
Renato Golinf5f373f2015-05-08 21:04:27 +0000363}
364
Renato Goline8048f02015-05-20 15:05:07 +0000365unsigned ARMTargetParser::parseCPUArch(StringRef CPU) {
366 for (const auto C : CPUNames) {
367 if (CPU == C.Name)
368 return C.ArchID;
369 }
370 return ARM::AK_INVALID;
371}
372
Renato Golinb6b9e052015-05-21 13:52:20 +0000373// ARM, Thumb, AArch64
374unsigned ARMTargetParser::parseArchISA(StringRef Arch) {
375 return StringSwitch<unsigned>(Arch)
376 .StartsWith("aarch64", ARM::IK_AARCH64)
377 .StartsWith("arm64", ARM::IK_AARCH64)
378 .StartsWith("thumb", ARM::IK_THUMB)
379 .StartsWith("arm", ARM::IK_ARM)
380 .Default(ARM::EK_INVALID);
381}
382
383// Little/Big endian
384unsigned ARMTargetParser::parseArchEndian(StringRef Arch) {
385 if (Arch.startswith("armeb") ||
386 Arch.startswith("thumbeb") ||
387 Arch.startswith("aarch64_be"))
388 return ARM::EK_BIG;
389
390 if (Arch.startswith("arm") || Arch.startswith("thumb")) {
391 if (Arch.endswith("eb"))
392 return ARM::EK_BIG;
393 else
394 return ARM::EK_LITTLE;
395 }
396
397 if (Arch.startswith("aarch64"))
398 return ARM::EK_LITTLE;
399
400 return ARM::EK_INVALID;
401}
402
Renato Golinfadc2102015-05-22 18:17:55 +0000403// Profile A/R/M
404unsigned ARMTargetParser::parseArchProfile(StringRef Arch) {
Renato Golinfadc2102015-05-22 18:17:55 +0000405 Arch = getCanonicalArchName(Arch);
406 switch(parseArch(Arch)) {
407 case ARM::AK_ARMV6M:
408 case ARM::AK_ARMV7M:
409 case ARM::AK_ARMV6SM:
410 case ARM::AK_ARMV7EM:
411 return ARM::PK_M;
412 case ARM::AK_ARMV7R:
413 return ARM::PK_R;
414 case ARM::AK_ARMV7:
415 case ARM::AK_ARMV7A:
416 case ARM::AK_ARMV8A:
417 case ARM::AK_ARMV8_1A:
418 return ARM::PK_A;
419 }
420 return ARM::PK_INVALID;
421}
422
Renato Golinebdd12c2015-05-22 20:43:30 +0000423// Version number (ex. v7 = 7).
Renato Golinfadc2102015-05-22 18:17:55 +0000424unsigned ARMTargetParser::parseArchVersion(StringRef Arch) {
Renato Golinfadc2102015-05-22 18:17:55 +0000425 Arch = getCanonicalArchName(Arch);
426 switch(parseArch(Arch)) {
427 case ARM::AK_ARMV2:
428 case ARM::AK_ARMV2A:
429 return 2;
430 case ARM::AK_ARMV3:
431 case ARM::AK_ARMV3M:
432 return 3;
433 case ARM::AK_ARMV4:
434 case ARM::AK_ARMV4T:
435 return 4;
436 case ARM::AK_ARMV5:
437 case ARM::AK_ARMV5T:
438 case ARM::AK_ARMV5TE:
439 case ARM::AK_IWMMXT:
440 case ARM::AK_IWMMXT2:
441 case ARM::AK_XSCALE:
442 case ARM::AK_ARMV5E:
443 case ARM::AK_ARMV5TEJ:
444 return 5;
445 case ARM::AK_ARMV6:
446 case ARM::AK_ARMV6J:
447 case ARM::AK_ARMV6K:
448 case ARM::AK_ARMV6T2:
449 case ARM::AK_ARMV6Z:
450 case ARM::AK_ARMV6ZK:
451 case ARM::AK_ARMV6M:
452 case ARM::AK_ARMV6SM:
453 case ARM::AK_ARMV6HL:
454 return 6;
455 case ARM::AK_ARMV7:
456 case ARM::AK_ARMV7A:
457 case ARM::AK_ARMV7R:
458 case ARM::AK_ARMV7M:
459 case ARM::AK_ARMV7L:
460 case ARM::AK_ARMV7HL:
461 case ARM::AK_ARMV7S:
462 case ARM::AK_ARMV7EM:
463 return 7;
464 case ARM::AK_ARMV8A:
465 case ARM::AK_ARMV8_1A:
466 return 8;
467 }
468 return 0;
469}
470
Renato Golinf5f373f2015-05-08 21:04:27 +0000471} // namespace llvm