blob: fccaa4c9cc8adc648785b87fad25ca42bccfc200 [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- Thumb1InstrInfo.cpp - Thumb-1 Instruction Information -------------===//
Anton Korobeynikov99152f32009-06-26 21:28:53 +00002//
Chandler Carruth2946cd72019-01-19 08:50:56 +00003// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
Anton Korobeynikov99152f32009-06-26 21:28:53 +00006//
7//===----------------------------------------------------------------------===//
8//
David Goodwinade05a32009-07-02 22:18:33 +00009// This file contains the Thumb-1 implementation of the TargetInstrInfo class.
Anton Korobeynikov99152f32009-06-26 21:28:53 +000010//
11//===----------------------------------------------------------------------===//
12
Evan Cheng207b2462009-11-06 23:52:48 +000013#include "Thumb1InstrInfo.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000014#include "ARMSubtarget.h"
Anton Korobeynikov99152f32009-06-26 21:28:53 +000015#include "llvm/CodeGen/MachineFrameInfo.h"
16#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Cheng1a4492b2009-11-01 22:04:35 +000017#include "llvm/CodeGen/MachineMemOperand.h"
Jim Grosbach617f84dd2012-02-28 23:53:30 +000018#include "llvm/MC/MCInst.h"
Anton Korobeynikov99152f32009-06-26 21:28:53 +000019
20using namespace llvm;
21
Anton Korobeynikov14635da2009-11-02 00:10:38 +000022Thumb1InstrInfo::Thumb1InstrInfo(const ARMSubtarget &STI)
Eric Christopher34085832015-03-12 05:12:31 +000023 : ARMBaseInstrInfo(STI), RI() {}
Anton Korobeynikov99152f32009-06-26 21:28:53 +000024
Hans Wennborg9b9a5352017-04-21 21:48:41 +000025/// Return the noop instruction to use for a noop.
26void Thumb1InstrInfo::getNoop(MCInst &NopInst) const {
Jim Grosbach617f84dd2012-02-28 23:53:30 +000027 NopInst.setOpcode(ARM::tMOVr);
Jim Grosbache9119e42015-05-13 18:37:00 +000028 NopInst.addOperand(MCOperand::createReg(ARM::R8));
29 NopInst.addOperand(MCOperand::createReg(ARM::R8));
30 NopInst.addOperand(MCOperand::createImm(ARMCC::AL));
31 NopInst.addOperand(MCOperand::createReg(0));
Jim Grosbach617f84dd2012-02-28 23:53:30 +000032}
33
Evan Chengcd4cdd12009-07-11 06:43:01 +000034unsigned Thumb1InstrInfo::getUnindexedOpcode(unsigned Opc) const {
David Goodwinaf7451b2009-07-08 16:09:28 +000035 return 0;
36}
37
Jakob Stoklund Olesend7b33002010-07-11 06:33:54 +000038void Thumb1InstrInfo::copyPhysReg(MachineBasicBlock &MBB,
Benjamin Kramerbdc49562016-06-12 15:39:02 +000039 MachineBasicBlock::iterator I,
40 const DebugLoc &DL, unsigned DestReg,
41 unsigned SrcReg, bool KillSrc) const {
Jonathan Roelofs44937d92014-08-20 23:38:50 +000042 // Need to check the arch.
43 MachineFunction &MF = *MBB.getParent();
Eric Christopher22b2ad22015-02-20 08:24:37 +000044 const ARMSubtarget &st = MF.getSubtarget<ARMSubtarget>();
Jonathan Roelofs44937d92014-08-20 23:38:50 +000045
Jakob Stoklund Olesend7b33002010-07-11 06:33:54 +000046 assert(ARM::GPRRegClass.contains(DestReg, SrcReg) &&
47 "Thumb1 can only copy GPR registers");
Jonathan Roelofs44937d92014-08-20 23:38:50 +000048
49 if (st.hasV6Ops() || ARM::hGPRRegClass.contains(SrcReg)
50 || !ARM::tGPRRegClass.contains(DestReg))
Diana Picus4f8c3e12017-01-13 09:37:56 +000051 BuildMI(MBB, I, DL, get(ARM::tMOVr), DestReg)
52 .addReg(SrcReg, getKillRegState(KillSrc))
53 .add(predOps(ARMCC::AL));
Jonathan Roelofs44937d92014-08-20 23:38:50 +000054 else {
Artyom Skrobov1388e2f2017-03-07 09:38:16 +000055 // FIXME: Can also use 'mov hi, $src; mov $dst, hi',
56 // with hi as either r10 or r11.
57
58 const TargetRegisterInfo *RegInfo = st.getRegisterInfo();
59 if (MBB.computeRegisterLiveness(RegInfo, ARM::CPSR, I)
60 == MachineBasicBlock::LQR_Dead) {
61 BuildMI(MBB, I, DL, get(ARM::tMOVSr), DestReg)
62 .addReg(SrcReg, getKillRegState(KillSrc))
63 ->addRegisterDead(ARM::CPSR, RegInfo);
64 return;
65 }
Jonathan Roelofs44937d92014-08-20 23:38:50 +000066
67 // 'MOV lo, lo' is unpredictable on < v6, so use the stack to do it
Diana Picus4f8c3e12017-01-13 09:37:56 +000068 BuildMI(MBB, I, DL, get(ARM::tPUSH))
69 .add(predOps(ARMCC::AL))
70 .addReg(SrcReg, getKillRegState(KillSrc));
71 BuildMI(MBB, I, DL, get(ARM::tPOP))
72 .add(predOps(ARMCC::AL))
73 .addReg(DestReg, getDefRegState(true));
Jonathan Roelofs44937d92014-08-20 23:38:50 +000074 }
Anton Korobeynikov99152f32009-06-26 21:28:53 +000075}
76
David Goodwinade05a32009-07-02 22:18:33 +000077void Thumb1InstrInfo::
Anton Korobeynikov99152f32009-06-26 21:28:53 +000078storeRegToStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
79 unsigned SrcReg, bool isKill, int FI,
Evan Chengefb126a2010-05-06 19:06:44 +000080 const TargetRegisterClass *RC,
81 const TargetRegisterInfo *TRI) const {
Craig Topperc7242e02012-04-20 07:30:17 +000082 assert((RC == &ARM::tGPRRegClass ||
Daniel Sanders2bea69b2019-08-01 23:27:28 +000083 (Register::isPhysicalRegister(SrcReg) && isARMLowRegister(SrcReg))) &&
84 "Unknown regclass!");
Anton Korobeynikov99152f32009-06-26 21:28:53 +000085
Craig Topperc7242e02012-04-20 07:30:17 +000086 if (RC == &ARM::tGPRRegClass ||
Daniel Sanders2bea69b2019-08-01 23:27:28 +000087 (Register::isPhysicalRegister(SrcReg) && isARMLowRegister(SrcReg))) {
Evan Chengefb126a2010-05-06 19:06:44 +000088 DebugLoc DL;
89 if (I != MBB.end()) DL = I->getDebugLoc();
90
Evan Cheng1a4492b2009-11-01 22:04:35 +000091 MachineFunction &MF = *MBB.getParent();
Matthias Braun941a7052016-07-28 18:40:00 +000092 MachineFrameInfo &MFI = MF.getFrameInfo();
Alex Lorenze40c8a22015-08-11 23:09:45 +000093 MachineMemOperand *MMO = MF.getMachineMemOperand(
94 MachinePointerInfo::getFixedStack(MF, FI), MachineMemOperand::MOStore,
95 MFI.getObjectSize(FI), MFI.getObjectAlignment(FI));
Diana Picus4f8c3e12017-01-13 09:37:56 +000096 BuildMI(MBB, I, DL, get(ARM::tSTRspi))
97 .addReg(SrcReg, getKillRegState(isKill))
98 .addFrameIndex(FI)
99 .addImm(0)
100 .addMemOperand(MMO)
101 .add(predOps(ARMCC::AL));
Anton Korobeynikov99152f32009-06-26 21:28:53 +0000102 }
103}
104
David Goodwinade05a32009-07-02 22:18:33 +0000105void Thumb1InstrInfo::
Anton Korobeynikov99152f32009-06-26 21:28:53 +0000106loadRegFromStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
107 unsigned DestReg, int FI,
Evan Chengefb126a2010-05-06 19:06:44 +0000108 const TargetRegisterClass *RC,
109 const TargetRegisterInfo *TRI) const {
Daniel Sanders2bea69b2019-08-01 23:27:28 +0000110 assert(
111 (RC->hasSuperClassEq(&ARM::tGPRRegClass) ||
112 (Register::isPhysicalRegister(DestReg) && isARMLowRegister(DestReg))) &&
113 "Unknown regclass!");
Anton Korobeynikov99152f32009-06-26 21:28:53 +0000114
Momchil Velikovd2cc6fd2018-01-26 10:20:58 +0000115 if (RC->hasSuperClassEq(&ARM::tGPRRegClass) ||
Daniel Sanders2bea69b2019-08-01 23:27:28 +0000116 (Register::isPhysicalRegister(DestReg) && isARMLowRegister(DestReg))) {
Evan Chengefb126a2010-05-06 19:06:44 +0000117 DebugLoc DL;
118 if (I != MBB.end()) DL = I->getDebugLoc();
119
Evan Cheng1a4492b2009-11-01 22:04:35 +0000120 MachineFunction &MF = *MBB.getParent();
Matthias Braun941a7052016-07-28 18:40:00 +0000121 MachineFrameInfo &MFI = MF.getFrameInfo();
Alex Lorenze40c8a22015-08-11 23:09:45 +0000122 MachineMemOperand *MMO = MF.getMachineMemOperand(
123 MachinePointerInfo::getFixedStack(MF, FI), MachineMemOperand::MOLoad,
124 MFI.getObjectSize(FI), MFI.getObjectAlignment(FI));
Diana Picus4f8c3e12017-01-13 09:37:56 +0000125 BuildMI(MBB, I, DL, get(ARM::tLDRspi), DestReg)
126 .addFrameIndex(FI)
127 .addImm(0)
128 .addMemOperand(MMO)
129 .add(predOps(ARMCC::AL));
Anton Korobeynikov99152f32009-06-26 21:28:53 +0000130 }
131}
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +0000132
Rafael Espindola82f46312016-06-28 15:18:26 +0000133void Thumb1InstrInfo::expandLoadStackGuard(
134 MachineBasicBlock::iterator MI) const {
135 MachineFunction &MF = *MI->getParent()->getParent();
136 const TargetMachine &TM = MF.getTarget();
137 if (TM.isPositionIndependent())
138 expandLoadStackGuardBase(MI, ARM::tLDRLIT_ga_pcrel, ARM::tLDRi);
Akira Hatanakadc08c302014-08-02 05:40:40 +0000139 else
Rafael Espindola82f46312016-06-28 15:18:26 +0000140 expandLoadStackGuardBase(MI, ARM::tLDRLIT_ga_abs, ARM::tLDRi);
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +0000141}
Roger Ferrer Ibanezaea42082018-01-31 09:23:43 +0000142
143bool Thumb1InstrInfo::canCopyGluedNodeDuringSchedule(SDNode *N) const {
144 // In Thumb1 the scheduler may need to schedule a cross-copy between GPRS and CPSR
145 // but this is not always possible there, so allow the Scheduler to clone tADCS and tSBCS
146 // even if they have glue.
147 // FIXME. Actually implement the cross-copy where it is possible (post v6)
148 // because these copies entail more spilling.
149 unsigned Opcode = N->getMachineOpcode();
150 if (Opcode == ARM::tADCS || Opcode == ARM::tSBCS)
151 return true;
152
153 return false;
154}