Jia Liu | b22310f | 2012-02-18 12:03:15 +0000 | [diff] [blame] | 1 | //===-- Thumb1InstrInfo.cpp - Thumb-1 Instruction Information -------------===// |
Anton Korobeynikov | 99152f3 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 2 | // |
Chandler Carruth | 2946cd7 | 2019-01-19 08:50:56 +0000 | [diff] [blame] | 3 | // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. |
| 4 | // See https://llvm.org/LICENSE.txt for license information. |
| 5 | // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception |
Anton Korobeynikov | 99152f3 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 6 | // |
| 7 | //===----------------------------------------------------------------------===// |
| 8 | // |
David Goodwin | ade05a3 | 2009-07-02 22:18:33 +0000 | [diff] [blame] | 9 | // This file contains the Thumb-1 implementation of the TargetInstrInfo class. |
Anton Korobeynikov | 99152f3 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 10 | // |
| 11 | //===----------------------------------------------------------------------===// |
| 12 | |
Evan Cheng | 207b246 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 13 | #include "Thumb1InstrInfo.h" |
Chandler Carruth | 6bda14b | 2017-06-06 11:49:48 +0000 | [diff] [blame] | 14 | #include "ARMSubtarget.h" |
Anton Korobeynikov | 99152f3 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 15 | #include "llvm/CodeGen/MachineFrameInfo.h" |
| 16 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
Evan Cheng | 1a4492b | 2009-11-01 22:04:35 +0000 | [diff] [blame] | 17 | #include "llvm/CodeGen/MachineMemOperand.h" |
Jim Grosbach | 617f84dd | 2012-02-28 23:53:30 +0000 | [diff] [blame] | 18 | #include "llvm/MC/MCInst.h" |
Anton Korobeynikov | 99152f3 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 19 | |
| 20 | using namespace llvm; |
| 21 | |
Anton Korobeynikov | 14635da | 2009-11-02 00:10:38 +0000 | [diff] [blame] | 22 | Thumb1InstrInfo::Thumb1InstrInfo(const ARMSubtarget &STI) |
Eric Christopher | 3408583 | 2015-03-12 05:12:31 +0000 | [diff] [blame] | 23 | : ARMBaseInstrInfo(STI), RI() {} |
Anton Korobeynikov | 99152f3 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 24 | |
Hans Wennborg | 9b9a535 | 2017-04-21 21:48:41 +0000 | [diff] [blame] | 25 | /// Return the noop instruction to use for a noop. |
| 26 | void Thumb1InstrInfo::getNoop(MCInst &NopInst) const { |
Jim Grosbach | 617f84dd | 2012-02-28 23:53:30 +0000 | [diff] [blame] | 27 | NopInst.setOpcode(ARM::tMOVr); |
Jim Grosbach | e9119e4 | 2015-05-13 18:37:00 +0000 | [diff] [blame] | 28 | NopInst.addOperand(MCOperand::createReg(ARM::R8)); |
| 29 | NopInst.addOperand(MCOperand::createReg(ARM::R8)); |
| 30 | NopInst.addOperand(MCOperand::createImm(ARMCC::AL)); |
| 31 | NopInst.addOperand(MCOperand::createReg(0)); |
Jim Grosbach | 617f84dd | 2012-02-28 23:53:30 +0000 | [diff] [blame] | 32 | } |
| 33 | |
Evan Cheng | cd4cdd1 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 34 | unsigned Thumb1InstrInfo::getUnindexedOpcode(unsigned Opc) const { |
David Goodwin | af7451b | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 35 | return 0; |
| 36 | } |
| 37 | |
Jakob Stoklund Olesen | d7b3300 | 2010-07-11 06:33:54 +0000 | [diff] [blame] | 38 | void Thumb1InstrInfo::copyPhysReg(MachineBasicBlock &MBB, |
Benjamin Kramer | bdc4956 | 2016-06-12 15:39:02 +0000 | [diff] [blame] | 39 | MachineBasicBlock::iterator I, |
| 40 | const DebugLoc &DL, unsigned DestReg, |
| 41 | unsigned SrcReg, bool KillSrc) const { |
Jonathan Roelofs | 44937d9 | 2014-08-20 23:38:50 +0000 | [diff] [blame] | 42 | // Need to check the arch. |
| 43 | MachineFunction &MF = *MBB.getParent(); |
Eric Christopher | 22b2ad2 | 2015-02-20 08:24:37 +0000 | [diff] [blame] | 44 | const ARMSubtarget &st = MF.getSubtarget<ARMSubtarget>(); |
Jonathan Roelofs | 44937d9 | 2014-08-20 23:38:50 +0000 | [diff] [blame] | 45 | |
Jakob Stoklund Olesen | d7b3300 | 2010-07-11 06:33:54 +0000 | [diff] [blame] | 46 | assert(ARM::GPRRegClass.contains(DestReg, SrcReg) && |
| 47 | "Thumb1 can only copy GPR registers"); |
Jonathan Roelofs | 44937d9 | 2014-08-20 23:38:50 +0000 | [diff] [blame] | 48 | |
| 49 | if (st.hasV6Ops() || ARM::hGPRRegClass.contains(SrcReg) |
| 50 | || !ARM::tGPRRegClass.contains(DestReg)) |
Diana Picus | 4f8c3e1 | 2017-01-13 09:37:56 +0000 | [diff] [blame] | 51 | BuildMI(MBB, I, DL, get(ARM::tMOVr), DestReg) |
| 52 | .addReg(SrcReg, getKillRegState(KillSrc)) |
| 53 | .add(predOps(ARMCC::AL)); |
Jonathan Roelofs | 44937d9 | 2014-08-20 23:38:50 +0000 | [diff] [blame] | 54 | else { |
Artyom Skrobov | 1388e2f | 2017-03-07 09:38:16 +0000 | [diff] [blame] | 55 | // FIXME: Can also use 'mov hi, $src; mov $dst, hi', |
| 56 | // with hi as either r10 or r11. |
| 57 | |
| 58 | const TargetRegisterInfo *RegInfo = st.getRegisterInfo(); |
| 59 | if (MBB.computeRegisterLiveness(RegInfo, ARM::CPSR, I) |
| 60 | == MachineBasicBlock::LQR_Dead) { |
| 61 | BuildMI(MBB, I, DL, get(ARM::tMOVSr), DestReg) |
| 62 | .addReg(SrcReg, getKillRegState(KillSrc)) |
| 63 | ->addRegisterDead(ARM::CPSR, RegInfo); |
| 64 | return; |
| 65 | } |
Jonathan Roelofs | 44937d9 | 2014-08-20 23:38:50 +0000 | [diff] [blame] | 66 | |
| 67 | // 'MOV lo, lo' is unpredictable on < v6, so use the stack to do it |
Diana Picus | 4f8c3e1 | 2017-01-13 09:37:56 +0000 | [diff] [blame] | 68 | BuildMI(MBB, I, DL, get(ARM::tPUSH)) |
| 69 | .add(predOps(ARMCC::AL)) |
| 70 | .addReg(SrcReg, getKillRegState(KillSrc)); |
| 71 | BuildMI(MBB, I, DL, get(ARM::tPOP)) |
| 72 | .add(predOps(ARMCC::AL)) |
| 73 | .addReg(DestReg, getDefRegState(true)); |
Jonathan Roelofs | 44937d9 | 2014-08-20 23:38:50 +0000 | [diff] [blame] | 74 | } |
Anton Korobeynikov | 99152f3 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 75 | } |
| 76 | |
David Goodwin | ade05a3 | 2009-07-02 22:18:33 +0000 | [diff] [blame] | 77 | void Thumb1InstrInfo:: |
Anton Korobeynikov | 99152f3 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 78 | storeRegToStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I, |
| 79 | unsigned SrcReg, bool isKill, int FI, |
Evan Cheng | efb126a | 2010-05-06 19:06:44 +0000 | [diff] [blame] | 80 | const TargetRegisterClass *RC, |
| 81 | const TargetRegisterInfo *TRI) const { |
Craig Topper | c7242e0 | 2012-04-20 07:30:17 +0000 | [diff] [blame] | 82 | assert((RC == &ARM::tGPRRegClass || |
Daniel Sanders | 2bea69b | 2019-08-01 23:27:28 +0000 | [diff] [blame] | 83 | (Register::isPhysicalRegister(SrcReg) && isARMLowRegister(SrcReg))) && |
| 84 | "Unknown regclass!"); |
Anton Korobeynikov | 99152f3 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 85 | |
Craig Topper | c7242e0 | 2012-04-20 07:30:17 +0000 | [diff] [blame] | 86 | if (RC == &ARM::tGPRRegClass || |
Daniel Sanders | 2bea69b | 2019-08-01 23:27:28 +0000 | [diff] [blame] | 87 | (Register::isPhysicalRegister(SrcReg) && isARMLowRegister(SrcReg))) { |
Evan Cheng | efb126a | 2010-05-06 19:06:44 +0000 | [diff] [blame] | 88 | DebugLoc DL; |
| 89 | if (I != MBB.end()) DL = I->getDebugLoc(); |
| 90 | |
Evan Cheng | 1a4492b | 2009-11-01 22:04:35 +0000 | [diff] [blame] | 91 | MachineFunction &MF = *MBB.getParent(); |
Matthias Braun | 941a705 | 2016-07-28 18:40:00 +0000 | [diff] [blame] | 92 | MachineFrameInfo &MFI = MF.getFrameInfo(); |
Alex Lorenz | e40c8a2 | 2015-08-11 23:09:45 +0000 | [diff] [blame] | 93 | MachineMemOperand *MMO = MF.getMachineMemOperand( |
| 94 | MachinePointerInfo::getFixedStack(MF, FI), MachineMemOperand::MOStore, |
| 95 | MFI.getObjectSize(FI), MFI.getObjectAlignment(FI)); |
Diana Picus | 4f8c3e1 | 2017-01-13 09:37:56 +0000 | [diff] [blame] | 96 | BuildMI(MBB, I, DL, get(ARM::tSTRspi)) |
| 97 | .addReg(SrcReg, getKillRegState(isKill)) |
| 98 | .addFrameIndex(FI) |
| 99 | .addImm(0) |
| 100 | .addMemOperand(MMO) |
| 101 | .add(predOps(ARMCC::AL)); |
Anton Korobeynikov | 99152f3 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 102 | } |
| 103 | } |
| 104 | |
David Goodwin | ade05a3 | 2009-07-02 22:18:33 +0000 | [diff] [blame] | 105 | void Thumb1InstrInfo:: |
Anton Korobeynikov | 99152f3 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 106 | loadRegFromStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I, |
| 107 | unsigned DestReg, int FI, |
Evan Cheng | efb126a | 2010-05-06 19:06:44 +0000 | [diff] [blame] | 108 | const TargetRegisterClass *RC, |
| 109 | const TargetRegisterInfo *TRI) const { |
Daniel Sanders | 2bea69b | 2019-08-01 23:27:28 +0000 | [diff] [blame] | 110 | assert( |
| 111 | (RC->hasSuperClassEq(&ARM::tGPRRegClass) || |
| 112 | (Register::isPhysicalRegister(DestReg) && isARMLowRegister(DestReg))) && |
| 113 | "Unknown regclass!"); |
Anton Korobeynikov | 99152f3 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 114 | |
Momchil Velikov | d2cc6fd | 2018-01-26 10:20:58 +0000 | [diff] [blame] | 115 | if (RC->hasSuperClassEq(&ARM::tGPRRegClass) || |
Daniel Sanders | 2bea69b | 2019-08-01 23:27:28 +0000 | [diff] [blame] | 116 | (Register::isPhysicalRegister(DestReg) && isARMLowRegister(DestReg))) { |
Evan Cheng | efb126a | 2010-05-06 19:06:44 +0000 | [diff] [blame] | 117 | DebugLoc DL; |
| 118 | if (I != MBB.end()) DL = I->getDebugLoc(); |
| 119 | |
Evan Cheng | 1a4492b | 2009-11-01 22:04:35 +0000 | [diff] [blame] | 120 | MachineFunction &MF = *MBB.getParent(); |
Matthias Braun | 941a705 | 2016-07-28 18:40:00 +0000 | [diff] [blame] | 121 | MachineFrameInfo &MFI = MF.getFrameInfo(); |
Alex Lorenz | e40c8a2 | 2015-08-11 23:09:45 +0000 | [diff] [blame] | 122 | MachineMemOperand *MMO = MF.getMachineMemOperand( |
| 123 | MachinePointerInfo::getFixedStack(MF, FI), MachineMemOperand::MOLoad, |
| 124 | MFI.getObjectSize(FI), MFI.getObjectAlignment(FI)); |
Diana Picus | 4f8c3e1 | 2017-01-13 09:37:56 +0000 | [diff] [blame] | 125 | BuildMI(MBB, I, DL, get(ARM::tLDRspi), DestReg) |
| 126 | .addFrameIndex(FI) |
| 127 | .addImm(0) |
| 128 | .addMemOperand(MMO) |
| 129 | .add(predOps(ARMCC::AL)); |
Anton Korobeynikov | 99152f3 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 130 | } |
| 131 | } |
Akira Hatanaka | e5b6e0d | 2014-07-25 19:31:34 +0000 | [diff] [blame] | 132 | |
Rafael Espindola | 82f4631 | 2016-06-28 15:18:26 +0000 | [diff] [blame] | 133 | void Thumb1InstrInfo::expandLoadStackGuard( |
| 134 | MachineBasicBlock::iterator MI) const { |
| 135 | MachineFunction &MF = *MI->getParent()->getParent(); |
| 136 | const TargetMachine &TM = MF.getTarget(); |
| 137 | if (TM.isPositionIndependent()) |
| 138 | expandLoadStackGuardBase(MI, ARM::tLDRLIT_ga_pcrel, ARM::tLDRi); |
Akira Hatanaka | dc08c30 | 2014-08-02 05:40:40 +0000 | [diff] [blame] | 139 | else |
Rafael Espindola | 82f4631 | 2016-06-28 15:18:26 +0000 | [diff] [blame] | 140 | expandLoadStackGuardBase(MI, ARM::tLDRLIT_ga_abs, ARM::tLDRi); |
Akira Hatanaka | e5b6e0d | 2014-07-25 19:31:34 +0000 | [diff] [blame] | 141 | } |
Roger Ferrer Ibanez | aea4208 | 2018-01-31 09:23:43 +0000 | [diff] [blame] | 142 | |
| 143 | bool Thumb1InstrInfo::canCopyGluedNodeDuringSchedule(SDNode *N) const { |
| 144 | // In Thumb1 the scheduler may need to schedule a cross-copy between GPRS and CPSR |
| 145 | // but this is not always possible there, so allow the Scheduler to clone tADCS and tSBCS |
| 146 | // even if they have glue. |
| 147 | // FIXME. Actually implement the cross-copy where it is possible (post v6) |
| 148 | // because these copies entail more spilling. |
| 149 | unsigned Opcode = N->getMachineOpcode(); |
| 150 | if (Opcode == ARM::tADCS || Opcode == ARM::tSBCS) |
| 151 | return true; |
| 152 | |
| 153 | return false; |
| 154 | } |