blob: 06e7da63a8fad17d3662655eec7742a008b53d11 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- SIISelLowering.h - SI DAG Lowering Interface ------------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief SI DAG Lowering interface definition
12//
13//===----------------------------------------------------------------------===//
14
Matt Arsenault6b6a2c32016-03-11 08:00:27 +000015#ifndef LLVM_LIB_TARGET_AMDGPU_SIISELLOWERING_H
16#define LLVM_LIB_TARGET_AMDGPU_SIISELLOWERING_H
Tom Stellard75aadc22012-12-11 21:25:42 +000017
18#include "AMDGPUISelLowering.h"
19#include "SIInstrInfo.h"
20
21namespace llvm {
22
Matt Arsenault6b6a2c32016-03-11 08:00:27 +000023class SITargetLowering final : public AMDGPUTargetLowering {
Jan Veselyfea814d2016-06-21 20:46:20 +000024 SDValue LowerParameterPtr(SelectionDAG &DAG, const SDLoc &SL, SDValue Chain,
25 unsigned Offset) const;
26 SDValue LowerParameter(SelectionDAG &DAG, EVT VT, EVT MemVT, const SDLoc &SL,
Matt Arsenaulte1f030c2014-04-11 20:59:54 +000027 SDValue Chain, unsigned Offset, bool Signed) const;
Tom Stellardbf3e6e52016-06-14 20:29:59 +000028 SDValue LowerGlobalAddress(AMDGPUMachineFunction *MFI, SDValue Op,
29 SelectionDAG &DAG) const override;
Matt Arsenaultff6da2f2015-11-30 21:15:45 +000030 SDValue lowerImplicitZextParam(SelectionDAG &DAG, SDValue Op,
31 MVT VT, unsigned Offset) const;
32
Matt Arsenaulta5789bb2014-07-26 06:23:37 +000033 SDValue LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +000034 SDValue LowerINTRINSIC_W_CHAIN(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenaulta5789bb2014-07-26 06:23:37 +000035 SDValue LowerINTRINSIC_VOID(SDValue Op, SelectionDAG &DAG) const;
Tom Stellardb02094e2014-07-21 15:45:01 +000036 SDValue LowerFrameIndex(SDValue Op, SelectionDAG &DAG) const;
Tom Stellard81d871d2013-11-13 23:36:50 +000037 SDValue LowerLOAD(SDValue Op, SelectionDAG &DAG) const;
Tom Stellard0ec134f2014-02-04 17:18:40 +000038 SDValue LowerSELECT(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenaulta1fe17c2016-07-19 23:16:53 +000039 SDValue lowerFastUnsafeFDIV(SDValue Op, SelectionDAG &DAG) const;
40 SDValue lowerFDIV_FAST(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenaulte9fa3b82014-07-15 20:18:31 +000041 SDValue LowerFDIV32(SDValue Op, SelectionDAG &DAG) const;
42 SDValue LowerFDIV64(SDValue Op, SelectionDAG &DAG) const;
43 SDValue LowerFDIV(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenaultf7c95e32014-10-03 23:54:41 +000044 SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG, bool Signed) const;
Tom Stellard81d871d2013-11-13 23:36:50 +000045 SDValue LowerSTORE(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenaultad14ce82014-07-19 18:44:39 +000046 SDValue LowerTrig(SDValue Op, SelectionDAG &DAG) const;
Tom Stellard354a43c2016-04-01 18:27:37 +000047 SDValue LowerATOMIC_CMP_SWAP(SDValue Op, SelectionDAG &DAG) const;
Tom Stellardf8794352012-12-19 22:10:31 +000048 SDValue LowerBRCOND(SDValue Op, SelectionDAG &DAG) const;
Tom Stellard75aadc22012-12-11 21:25:42 +000049
Matt Arsenault99c14522016-04-25 19:27:24 +000050 SDValue getSegmentAperture(unsigned AS, SelectionDAG &DAG) const;
51 SDValue lowerADDRSPACECAST(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenault0bb294b2016-06-17 22:27:03 +000052 SDValue lowerTRAP(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenault99c14522016-04-25 19:27:24 +000053
Christian Konig8e06e2a2013-04-10 08:39:08 +000054 void adjustWritemask(MachineSDNode *&N, SelectionDAG &DAG) const;
55
Matt Arsenaulte6986632015-01-14 01:35:22 +000056 SDValue performUCharToFloatCombine(SDNode *N,
57 DAGCombinerInfo &DCI) const;
Matt Arsenaultb2baffa2014-08-15 17:49:05 +000058 SDValue performSHLPtrCombine(SDNode *N,
59 unsigned AS,
60 DAGCombinerInfo &DCI) const;
Matt Arsenaultfa5f7672016-09-14 15:19:03 +000061
62 SDValue splitBinaryBitConstantOp(DAGCombinerInfo &DCI, const SDLoc &SL,
63 unsigned Opc, SDValue LHS,
64 const ConstantSDNode *CRHS) const;
65
Matt Arsenaultd0101a22015-01-06 23:00:46 +000066 SDValue performAndCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenaultf2290332015-01-06 23:00:39 +000067 SDValue performOrCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenaultfa5f7672016-09-14 15:19:03 +000068 SDValue performXorCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenaultf2290332015-01-06 23:00:39 +000069 SDValue performClassCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenault9cd90712016-04-14 01:42:16 +000070 SDValue performFCanonicalizeCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenault364a6742014-06-11 17:50:44 +000071
Matt Arsenaultf639c322016-01-28 20:53:42 +000072 SDValue performMinMaxCombine(SDNode *N, DAGCombinerInfo &DCI) const;
73
Matt Arsenault6f6233d2015-01-06 23:00:41 +000074 SDValue performSetCCCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +000075
Tom Stellard70580f82015-07-20 14:28:41 +000076 bool isLegalFlatAddressingMode(const AddrMode &AM) const;
Matt Arsenault711b3902015-08-07 20:18:34 +000077 bool isLegalMUBUFAddressingMode(const AddrMode &AM) const;
Tom Stellardbc4497b2016-02-12 23:45:29 +000078
79 bool isCFIntrinsic(const SDNode *Intr) const;
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +000080
81 void createDebuggerPrologueStackObjects(MachineFunction &MF) const;
Tom Stellard75aadc22012-12-11 21:25:42 +000082public:
Matt Arsenault43e92fe2016-06-24 06:30:11 +000083 SITargetLowering(const TargetMachine &tm, const SISubtarget &STI);
84
85 const SISubtarget *getSubtarget() const;
Matt Arsenault5015a892014-08-15 17:17:07 +000086
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +000087 bool getTgtMemIntrinsic(IntrinsicInfo &, const CallInst &,
88 unsigned IntrinsicID) const override;
89
Matt Arsenaulte306a322014-10-21 16:25:08 +000090 bool isShuffleMaskLegal(const SmallVectorImpl<int> &/*Mask*/,
91 EVT /*VT*/) const override;
92
Mehdi Amini0cdec1e2015-07-09 02:09:40 +000093 bool isLegalAddressingMode(const DataLayout &DL, const AddrMode &AM, Type *Ty,
94 unsigned AS) const override;
Matt Arsenault5015a892014-08-15 17:17:07 +000095
Matt Arsenault6f2a5262014-07-27 17:46:40 +000096 bool allowsMisalignedMemoryAccesses(EVT VT, unsigned AS,
97 unsigned Align,
98 bool *IsFast) const override;
Chandler Carruth9d010ff2014-07-03 00:23:43 +000099
Matt Arsenault46645fa2014-07-28 17:49:26 +0000100 EVT getOptimalMemOpType(uint64_t Size, unsigned DstAlign,
101 unsigned SrcAlign, bool IsMemset,
102 bool ZeroMemset,
103 bool MemcpyStrSrc,
104 MachineFunction &MF) const override;
105
Tom Stellarda6f24c62015-12-15 20:55:55 +0000106 bool isMemOpUniform(const SDNode *N) const;
Matt Arsenaultf9bfeaf2015-12-01 23:04:00 +0000107 bool isNoopAddrSpaceCast(unsigned SrcAS, unsigned DestAS) const override;
108
Chandler Carruth9d010ff2014-07-03 00:23:43 +0000109 TargetLoweringBase::LegalizeTypeAction
110 getPreferredVectorAction(EVT VT) const override;
Christian Konig2c8f6d52013-03-07 09:03:52 +0000111
Craig Topper5656db42014-04-29 07:57:24 +0000112 bool shouldConvertConstantLoadToIntImm(const APInt &Imm,
113 Type *Ty) const override;
Matt Arsenaultd7bdcc42014-03-31 19:54:27 +0000114
Tom Stellard2e045bb2016-01-20 00:13:22 +0000115 bool isTypeDesirableForOp(unsigned Op, EVT VT) const override;
116
Tom Stellardb164a982016-06-25 01:59:16 +0000117 bool isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const override;
118
Christian Konig2c8f6d52013-03-07 09:03:52 +0000119 SDValue LowerFormalArguments(SDValue Chain, CallingConv::ID CallConv,
120 bool isVarArg,
121 const SmallVectorImpl<ISD::InputArg> &Ins,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000122 const SDLoc &DL, SelectionDAG &DAG,
Craig Topper5656db42014-04-29 07:57:24 +0000123 SmallVectorImpl<SDValue> &InVals) const override;
Christian Konig2c8f6d52013-03-07 09:03:52 +0000124
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000125 SDValue LowerReturn(SDValue Chain, CallingConv::ID CallConv, bool isVarArg,
Marek Olsak8a0f3352016-01-13 17:23:04 +0000126 const SmallVectorImpl<ISD::OutputArg> &Outs,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000127 const SmallVectorImpl<SDValue> &OutVals, const SDLoc &DL,
128 SelectionDAG &DAG) const override;
Marek Olsak8a0f3352016-01-13 17:23:04 +0000129
Matt Arsenault9a10cea2016-01-26 04:29:24 +0000130 unsigned getRegisterByName(const char* RegName, EVT VT,
131 SelectionDAG &DAG) const override;
132
Matt Arsenault786724a2016-07-12 21:41:32 +0000133 MachineBasicBlock *splitKillBlock(MachineInstr &MI,
134 MachineBasicBlock *BB) const;
135
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +0000136 MachineBasicBlock *
137 EmitInstrWithCustomInserter(MachineInstr &MI,
138 MachineBasicBlock *BB) const override;
Matt Arsenault423bf3f2015-01-29 19:34:32 +0000139 bool enableAggressiveFMAFusion(EVT VT) const override;
Mehdi Amini44ede332015-07-09 02:09:04 +0000140 EVT getSetCCResultType(const DataLayout &DL, LLVMContext &Context,
141 EVT VT) const override;
Mehdi Aminieaabc512015-07-09 15:12:23 +0000142 MVT getScalarShiftAmountTy(const DataLayout &, EVT) const override;
Craig Topper5656db42014-04-29 07:57:24 +0000143 bool isFMAFasterThanFMulAndFAdd(EVT VT) const override;
144 SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const override;
145 SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const override;
146 SDNode *PostISelFolding(MachineSDNode *N, SelectionDAG &DAG) const override;
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +0000147 void AdjustInstrPostInstrSelection(MachineInstr &MI,
Craig Topper5656db42014-04-29 07:57:24 +0000148 SDNode *Node) const override;
Christian Konigf82901a2013-02-26 17:52:23 +0000149
Tom Stellard94593ee2013-06-03 17:40:18 +0000150 SDValue CreateLiveInRegister(SelectionDAG &DAG, const TargetRegisterClass *RC,
Craig Topper5656db42014-04-29 07:57:24 +0000151 unsigned Reg, EVT VT) const override;
Tom Stellard3457a842014-10-09 19:06:00 +0000152 void legalizeTargetIndependentNode(SDNode *Node, SelectionDAG &DAG) const;
Matt Arsenault485defe2014-11-05 19:01:17 +0000153
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000154 MachineSDNode *wrapAddr64Rsrc(SelectionDAG &DAG, const SDLoc &DL,
155 SDValue Ptr) const;
156 MachineSDNode *buildRSRC(SelectionDAG &DAG, const SDLoc &DL, SDValue Ptr,
157 uint32_t RsrcDword1, uint64_t RsrcDword2And3) const;
Benjamin Kramer9bfb6272015-07-05 19:29:18 +0000158 std::pair<unsigned, const TargetRegisterClass *>
159 getRegForInlineAsmConstraint(const TargetRegisterInfo *TRI,
160 StringRef Constraint, MVT VT) const override;
Tom Stellardb3c3bda2015-12-10 02:12:53 +0000161 ConstraintType getConstraintType(StringRef Constraint) const override;
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000162 SDValue copyToM0(SelectionDAG &DAG, SDValue Chain, const SDLoc &DL,
163 SDValue V) const;
Tom Stellard75aadc22012-12-11 21:25:42 +0000164};
165
166} // End namespace llvm
167
Benjamin Kramera7c40ef2014-08-13 16:26:38 +0000168#endif