blob: f01b2c0d09f36e685a58f835816860f5eab3d422 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- SIISelLowering.h - SI DAG Lowering Interface ------------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief SI DAG Lowering interface definition
12//
13//===----------------------------------------------------------------------===//
14
Benjamin Kramera7c40ef2014-08-13 16:26:38 +000015#ifndef LLVM_LIB_TARGET_R600_SIISELLOWERING_H
16#define LLVM_LIB_TARGET_R600_SIISELLOWERING_H
Tom Stellard75aadc22012-12-11 21:25:42 +000017
18#include "AMDGPUISelLowering.h"
19#include "SIInstrInfo.h"
20
21namespace llvm {
22
23class SITargetLowering : public AMDGPUTargetLowering {
Tom Stellardaf775432013-10-23 00:44:32 +000024 SDValue LowerParameter(SelectionDAG &DAG, EVT VT, EVT MemVT, SDLoc DL,
Matt Arsenaulte1f030c2014-04-11 20:59:54 +000025 SDValue Chain, unsigned Offset, bool Signed) const;
Tom Stellard9fa17912013-08-14 23:24:45 +000026 SDValue LowerSampleIntrinsic(unsigned Opcode, const SDValue &Op,
27 SelectionDAG &DAG) const;
Tom Stellard067c8152014-07-21 14:01:14 +000028 SDValue LowerGlobalAddress(AMDGPUMachineFunction *MFI, SDValue Op,
29 SelectionDAG &DAG) const override;
Matt Arsenaulta5789bb2014-07-26 06:23:37 +000030
Matt Arsenaultff6da2f2015-11-30 21:15:45 +000031 SDValue lowerImplicitZextParam(SelectionDAG &DAG, SDValue Op,
32 MVT VT, unsigned Offset) const;
33
Matt Arsenaulta5789bb2014-07-26 06:23:37 +000034 SDValue LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const;
35 SDValue LowerINTRINSIC_VOID(SDValue Op, SelectionDAG &DAG) const;
Tom Stellardb02094e2014-07-21 15:45:01 +000036 SDValue LowerFrameIndex(SDValue Op, SelectionDAG &DAG) const;
Tom Stellard81d871d2013-11-13 23:36:50 +000037 SDValue LowerLOAD(SDValue Op, SelectionDAG &DAG) const;
Tom Stellard0ec134f2014-02-04 17:18:40 +000038 SDValue LowerSELECT(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenault22ca3f82014-07-15 23:50:10 +000039 SDValue LowerFastFDIV(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenaulte9fa3b82014-07-15 20:18:31 +000040 SDValue LowerFDIV32(SDValue Op, SelectionDAG &DAG) const;
41 SDValue LowerFDIV64(SDValue Op, SelectionDAG &DAG) const;
42 SDValue LowerFDIV(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenaultf7c95e32014-10-03 23:54:41 +000043 SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG, bool Signed) const;
Tom Stellard81d871d2013-11-13 23:36:50 +000044 SDValue LowerSTORE(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenaultad14ce82014-07-19 18:44:39 +000045 SDValue LowerTrig(SDValue Op, SelectionDAG &DAG) const;
Tom Stellardf8794352012-12-19 22:10:31 +000046 SDValue LowerBRCOND(SDValue Op, SelectionDAG &DAG) const;
Tom Stellard75aadc22012-12-11 21:25:42 +000047
Christian Konig8e06e2a2013-04-10 08:39:08 +000048 void adjustWritemask(MachineSDNode *&N, SelectionDAG &DAG) const;
49
Matt Arsenaulte6986632015-01-14 01:35:22 +000050 SDValue performUCharToFloatCombine(SDNode *N,
51 DAGCombinerInfo &DCI) const;
Matt Arsenaultb2baffa2014-08-15 17:49:05 +000052 SDValue performSHLPtrCombine(SDNode *N,
53 unsigned AS,
54 DAGCombinerInfo &DCI) const;
Matt Arsenaultd0101a22015-01-06 23:00:46 +000055 SDValue performAndCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenaultf2290332015-01-06 23:00:39 +000056 SDValue performOrCombine(SDNode *N, DAGCombinerInfo &DCI) const;
57 SDValue performClassCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenault364a6742014-06-11 17:50:44 +000058
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +000059 SDValue performMin3Max3Combine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenault6f6233d2015-01-06 23:00:41 +000060 SDValue performSetCCCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +000061
Tom Stellard70580f82015-07-20 14:28:41 +000062 bool isLegalFlatAddressingMode(const AddrMode &AM) const;
Matt Arsenault711b3902015-08-07 20:18:34 +000063 bool isLegalMUBUFAddressingMode(const AddrMode &AM) const;
Tom Stellard75aadc22012-12-11 21:25:42 +000064public:
Eric Christopher7792e322015-01-30 23:24:40 +000065 SITargetLowering(TargetMachine &tm, const AMDGPUSubtarget &STI);
Matt Arsenault5015a892014-08-15 17:17:07 +000066
Matt Arsenaulte306a322014-10-21 16:25:08 +000067 bool isShuffleMaskLegal(const SmallVectorImpl<int> &/*Mask*/,
68 EVT /*VT*/) const override;
69
Mehdi Amini0cdec1e2015-07-09 02:09:40 +000070 bool isLegalAddressingMode(const DataLayout &DL, const AddrMode &AM, Type *Ty,
71 unsigned AS) const override;
Matt Arsenault5015a892014-08-15 17:17:07 +000072
Matt Arsenault6f2a5262014-07-27 17:46:40 +000073 bool allowsMisalignedMemoryAccesses(EVT VT, unsigned AS,
74 unsigned Align,
75 bool *IsFast) const override;
Chandler Carruth9d010ff2014-07-03 00:23:43 +000076
Matt Arsenault46645fa2014-07-28 17:49:26 +000077 EVT getOptimalMemOpType(uint64_t Size, unsigned DstAlign,
78 unsigned SrcAlign, bool IsMemset,
79 bool ZeroMemset,
80 bool MemcpyStrSrc,
81 MachineFunction &MF) const override;
82
Tom Stellarda6f24c62015-12-15 20:55:55 +000083 bool isMemOpUniform(const SDNode *N) const;
Matt Arsenaultf9bfeaf2015-12-01 23:04:00 +000084 bool isNoopAddrSpaceCast(unsigned SrcAS, unsigned DestAS) const override;
85
Chandler Carruth9d010ff2014-07-03 00:23:43 +000086 TargetLoweringBase::LegalizeTypeAction
87 getPreferredVectorAction(EVT VT) const override;
Christian Konig2c8f6d52013-03-07 09:03:52 +000088
Craig Topper5656db42014-04-29 07:57:24 +000089 bool shouldConvertConstantLoadToIntImm(const APInt &Imm,
90 Type *Ty) const override;
Matt Arsenaultd7bdcc42014-03-31 19:54:27 +000091
Christian Konig2c8f6d52013-03-07 09:03:52 +000092 SDValue LowerFormalArguments(SDValue Chain, CallingConv::ID CallConv,
93 bool isVarArg,
94 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +000095 SDLoc DL, SelectionDAG &DAG,
Craig Topper5656db42014-04-29 07:57:24 +000096 SmallVectorImpl<SDValue> &InVals) const override;
Christian Konig2c8f6d52013-03-07 09:03:52 +000097
Marek Olsak8a0f3352016-01-13 17:23:04 +000098 SDValue LowerReturn(SDValue Chain,
99 CallingConv::ID CallConv,
100 bool isVarArg,
101 const SmallVectorImpl<ISD::OutputArg> &Outs,
102 const SmallVectorImpl<SDValue> &OutVals,
103 SDLoc DL, SelectionDAG &DAG) const override;
104
Craig Topper5656db42014-04-29 07:57:24 +0000105 MachineBasicBlock * EmitInstrWithCustomInserter(MachineInstr * MI,
106 MachineBasicBlock * BB) const override;
Matt Arsenault423bf3f2015-01-29 19:34:32 +0000107 bool enableAggressiveFMAFusion(EVT VT) const override;
Mehdi Amini44ede332015-07-09 02:09:04 +0000108 EVT getSetCCResultType(const DataLayout &DL, LLVMContext &Context,
109 EVT VT) const override;
Mehdi Aminieaabc512015-07-09 15:12:23 +0000110 MVT getScalarShiftAmountTy(const DataLayout &, EVT) const override;
Craig Topper5656db42014-04-29 07:57:24 +0000111 bool isFMAFasterThanFMulAndFAdd(EVT VT) const override;
112 SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const override;
113 SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const override;
114 SDNode *PostISelFolding(MachineSDNode *N, SelectionDAG &DAG) const override;
115 void AdjustInstrPostInstrSelection(MachineInstr *MI,
116 SDNode *Node) const override;
Christian Konigf82901a2013-02-26 17:52:23 +0000117
118 int32_t analyzeImmediate(const SDNode *N) const;
Tom Stellard94593ee2013-06-03 17:40:18 +0000119 SDValue CreateLiveInRegister(SelectionDAG &DAG, const TargetRegisterClass *RC,
Craig Topper5656db42014-04-29 07:57:24 +0000120 unsigned Reg, EVT VT) const override;
Tom Stellard3457a842014-10-09 19:06:00 +0000121 void legalizeTargetIndependentNode(SDNode *Node, SelectionDAG &DAG) const;
Matt Arsenault485defe2014-11-05 19:01:17 +0000122
123 MachineSDNode *wrapAddr64Rsrc(SelectionDAG &DAG, SDLoc DL, SDValue Ptr) const;
Matt Arsenaultf3cd4512014-11-05 19:01:19 +0000124 MachineSDNode *buildRSRC(SelectionDAG &DAG,
125 SDLoc DL,
126 SDValue Ptr,
127 uint32_t RsrcDword1,
128 uint64_t RsrcDword2And3) const;
Benjamin Kramer9bfb6272015-07-05 19:29:18 +0000129 std::pair<unsigned, const TargetRegisterClass *>
130 getRegForInlineAsmConstraint(const TargetRegisterInfo *TRI,
131 StringRef Constraint, MVT VT) const override;
Tom Stellardb3c3bda2015-12-10 02:12:53 +0000132 ConstraintType getConstraintType(StringRef Constraint) const override;
Tom Stellardfc92e772015-05-12 14:18:14 +0000133 SDValue copyToM0(SelectionDAG &DAG, SDValue Chain, SDLoc DL, SDValue V) const;
Tom Stellard75aadc22012-12-11 21:25:42 +0000134};
135
136} // End namespace llvm
137
Benjamin Kramera7c40ef2014-08-13 16:26:38 +0000138#endif