blob: b636d47df485cdb84fe8a29034de8f3f12433137 [file] [log] [blame]
Chris Lattner71eb0772009-10-19 20:20:46 +00001//===-- ARMAsmPrinter.cpp - Print machine code to an ARM .s file ----------===//
2//
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a printer that converts from our internal representation
11// of machine-dependent LLVM code to GAS-format ARM assembly language.
12//
13//===----------------------------------------------------------------------===//
14
Jim Grosbachd0d13292010-12-01 03:45:07 +000015#include "ARMAsmPrinter.h"
Craig Topper188ed9d2012-03-17 07:33:42 +000016#include "ARM.h"
Evan Chenge45d6852011-01-11 21:46:47 +000017#include "ARMConstantPoolValue.h"
Logan Chien8cbb80d2013-10-28 17:51:12 +000018#include "ARMFPUName.h"
Chris Lattner71eb0772009-10-19 20:20:46 +000019#include "ARMMachineFunctionInfo.h"
Chris Lattner71eb0772009-10-19 20:20:46 +000020#include "ARMTargetMachine.h"
Jason W Kim109ff292010-10-11 23:01:44 +000021#include "ARMTargetObjectFile.h"
Evan Chenge45d6852011-01-11 21:46:47 +000022#include "InstPrinter/ARMInstPrinter.h"
Evan Chenga20cde32011-07-20 23:34:39 +000023#include "MCTargetDesc/ARMAddressingModes.h"
24#include "MCTargetDesc/ARMMCExpr.h"
Jim Grosbach330840f2012-10-04 21:33:24 +000025#include "llvm/ADT/SetVector.h"
26#include "llvm/ADT/SmallString.h"
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000027#include "llvm/CodeGen/MachineFunctionPass.h"
Evan Cheng10043e22007-01-19 07:51:42 +000028#include "llvm/CodeGen/MachineJumpTableInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000029#include "llvm/CodeGen/MachineModuleInfoImpls.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000030#include "llvm/IR/Constants.h"
31#include "llvm/IR/DataLayout.h"
Chandler Carruth9a4c9e52014-03-06 00:46:21 +000032#include "llvm/IR/DebugInfo.h"
Rafael Espindola894843c2014-01-07 21:19:40 +000033#include "llvm/IR/Mangler.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000034#include "llvm/IR/Module.h"
35#include "llvm/IR/Type.h"
Chris Lattner6462adc2009-10-19 18:38:33 +000036#include "llvm/MC/MCAsmInfo.h"
Rafael Espindola0ed15432010-10-25 17:50:35 +000037#include "llvm/MC/MCAssembler.h"
Chris Lattner6462adc2009-10-19 18:38:33 +000038#include "llvm/MC/MCContext.h"
Jack Carter718da0b2013-01-30 02:24:33 +000039#include "llvm/MC/MCELFStreamer.h"
Chris Lattner71eb0772009-10-19 20:20:46 +000040#include "llvm/MC/MCInst.h"
Benjamin Kramer4e629f72012-11-26 13:34:22 +000041#include "llvm/MC/MCInstBuilder.h"
Rafael Espindola0ed15432010-10-25 17:50:35 +000042#include "llvm/MC/MCObjectStreamer.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000043#include "llvm/MC/MCSectionMachO.h"
Chris Lattner4b7dadb2009-08-19 05:49:37 +000044#include "llvm/MC/MCStreamer.h"
Chris Lattner4cd44982009-09-13 17:14:04 +000045#include "llvm/MC/MCSymbol.h"
Saleem Abdulrasool278a9f42014-01-19 08:25:27 +000046#include "llvm/Support/ARMBuildAttributes.h"
Saleem Abdulrasool0aca1c32014-04-30 06:14:25 +000047#include "llvm/Support/COFF.h"
Chris Lattner71eb0772009-10-19 20:20:46 +000048#include "llvm/Support/CommandLine.h"
Devang Patela52ddc42010-08-04 22:39:39 +000049#include "llvm/Support/Debug.h"
Jack Carter718da0b2013-01-30 02:24:33 +000050#include "llvm/Support/ELF.h"
Torok Edwinf8d479c2009-07-08 20:55:50 +000051#include "llvm/Support/ErrorHandling.h"
Evan Cheng2bb40352011-08-24 18:08:43 +000052#include "llvm/Support/TargetRegistry.h"
Chris Lattnerd20699b2010-04-04 08:18:47 +000053#include "llvm/Support/raw_ostream.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000054#include "llvm/Target/TargetMachine.h"
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000055#include <cctype>
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000056using namespace llvm;
57
Chandler Carruth84e68b22014-04-22 02:41:26 +000058#define DEBUG_TYPE "asm-printer"
59
Jim Grosbach4b63d2a2012-05-18 19:12:01 +000060void ARMAsmPrinter::EmitFunctionBodyEnd() {
61 // Make sure to terminate any constant pools that were at the end
62 // of the function.
63 if (!InConstantPool)
64 return;
65 InConstantPool = false;
66 OutStreamer.EmitDataRegion(MCDR_DataRegionEnd);
67}
Owen Anderson0ca562e2011-10-04 23:26:17 +000068
Jim Grosbach4b63d2a2012-05-18 19:12:01 +000069void ARMAsmPrinter::EmitFunctionEntryLabel() {
Chris Lattner56db8c32010-01-27 23:58:11 +000070 if (AFI->isThumbFunction()) {
Jim Grosbach5a2c68d2010-11-05 22:08:08 +000071 OutStreamer.EmitAssemblerFlag(MCAF_Code16);
Rafael Espindolae90c1cb2011-05-16 16:17:21 +000072 OutStreamer.EmitThumbFunc(CurrentFnSym);
Chris Lattner56db8c32010-01-27 23:58:11 +000073 }
Jim Grosbach8ee5cd92010-09-02 01:02:06 +000074
Chris Lattner56db8c32010-01-27 23:58:11 +000075 OutStreamer.EmitLabel(CurrentFnSym);
76}
77
James Molloy6685c082012-01-26 09:25:43 +000078void ARMAsmPrinter::EmitXXStructor(const Constant *CV) {
Eric Christopherd9134482014-08-04 21:25:23 +000079 uint64_t Size =
80 TM.getSubtargetImpl()->getDataLayout()->getTypeAllocSize(CV->getType());
James Molloy6685c082012-01-26 09:25:43 +000081 assert(Size && "C++ constructor pointer had zero size!");
82
Bill Wendlingdfb45f42012-02-15 09:14:08 +000083 const GlobalValue *GV = dyn_cast<GlobalValue>(CV->stripPointerCasts());
James Molloy6685c082012-01-26 09:25:43 +000084 assert(GV && "C++ constructor pointer was not a GlobalValue!");
85
Saleem Abdulrasool1eb4a282014-07-07 05:18:22 +000086 const MCExpr *E = MCSymbolRefExpr::Create(GetARMGVSymbol(GV,
87 ARMII::MO_NO_FLAG),
Tim Northoverd6a729b2014-01-06 14:28:05 +000088 (Subtarget->isTargetELF()
89 ? MCSymbolRefExpr::VK_ARM_TARGET1
90 : MCSymbolRefExpr::VK_None),
James Molloy6685c082012-01-26 09:25:43 +000091 OutContext);
Jim Grosbach1a597112014-04-03 23:43:18 +000092
James Molloy6685c082012-01-26 09:25:43 +000093 OutStreamer.EmitValue(E, Size);
94}
95
Jim Grosbach080fdf42010-09-30 01:57:53 +000096/// runOnMachineFunction - This uses the EmitInstruction()
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000097/// method to print assembly for each instruction.
98///
99bool ARMAsmPrinter::runOnMachineFunction(MachineFunction &MF) {
Evan Cheng10043e22007-01-19 07:51:42 +0000100 AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng5e3ac182008-09-18 07:27:23 +0000101 MCP = MF.getConstantPool();
Rafael Espindola27f8bdc2006-05-23 02:48:20 +0000102
Saleem Abdulrasool0aca1c32014-04-30 06:14:25 +0000103 SetupMachineFunction(MF);
104
105 if (Subtarget->isTargetCOFF()) {
106 bool Internal = MF.getFunction()->hasInternalLinkage();
107 COFF::SymbolStorageClass Scl = Internal ? COFF::IMAGE_SYM_CLASS_STATIC
108 : COFF::IMAGE_SYM_CLASS_EXTERNAL;
109 int Type = COFF::IMAGE_SYM_DTYPE_FUNCTION << COFF::SCT_COMPLEX_TYPE_SHIFT;
110
111 OutStreamer.BeginCOFFSymbolDef(CurrentFnSym);
112 OutStreamer.EmitCOFFSymbolStorageClass(Scl);
113 OutStreamer.EmitCOFFSymbolType(Type);
114 OutStreamer.EndCOFFSymbolDef();
115 }
116
117 // Have common code print out the function header with linkage info etc.
118 EmitFunctionHeader();
119
120 // Emit the rest of the function body.
121 EmitFunctionBody();
122
123 // We didn't modify anything.
124 return false;
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000125}
126
Evan Chengb23b50d2009-06-29 07:51:04 +0000127void ARMAsmPrinter::printOperand(const MachineInstr *MI, int OpNum,
Chris Lattner76c564b2010-04-04 04:47:45 +0000128 raw_ostream &O, const char *Modifier) {
Evan Chengb23b50d2009-06-29 07:51:04 +0000129 const MachineOperand &MO = MI->getOperand(OpNum);
Anton Korobeynikov25229082009-11-24 00:44:37 +0000130 unsigned TF = MO.getTargetFlags();
131
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000132 switch (MO.getType()) {
Craig Toppere55c5562012-02-07 02:50:20 +0000133 default: llvm_unreachable("<unknown operand type>");
Bob Wilson2e076c42009-06-22 23:27:02 +0000134 case MachineOperand::MO_Register: {
135 unsigned Reg = MO.getReg();
Chris Lattner93e3ef62009-10-19 20:59:55 +0000136 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
Jim Grosbach2c950272010-10-06 21:22:32 +0000137 assert(!MO.getSubReg() && "Subregs should be eliminated!");
Weiming Zhaoc5987002013-02-14 18:10:21 +0000138 if(ARM::GPRPairRegClass.contains(Reg)) {
139 const MachineFunction &MF = *MI->getParent()->getParent();
Eric Christopherd9134482014-08-04 21:25:23 +0000140 const TargetRegisterInfo *TRI =
141 MF.getTarget().getSubtargetImpl()->getRegisterInfo();
Weiming Zhaoc5987002013-02-14 18:10:21 +0000142 Reg = TRI->getSubReg(Reg, ARM::gsub_0);
143 }
Jim Grosbach2c950272010-10-06 21:22:32 +0000144 O << ARMInstPrinter::getRegisterName(Reg);
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000145 break;
Bob Wilson2e076c42009-06-22 23:27:02 +0000146 }
Evan Cheng10043e22007-01-19 07:51:42 +0000147 case MachineOperand::MO_Immediate: {
Evan Cheng83e0d482009-09-28 09:14:39 +0000148 int64_t Imm = MO.getImm();
Anton Korobeynikov222b86c2009-10-08 20:43:22 +0000149 O << '#';
Anton Korobeynikov25229082009-11-24 00:44:37 +0000150 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
Jason W Kime9eae0f2011-01-12 23:21:49 +0000151 (TF == ARMII::MO_LO16))
Anton Korobeynikov25229082009-11-24 00:44:37 +0000152 O << ":lower16:";
153 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
Jason W Kime9eae0f2011-01-12 23:21:49 +0000154 (TF == ARMII::MO_HI16))
Anton Korobeynikov25229082009-11-24 00:44:37 +0000155 O << ":upper16:";
Anton Korobeynikov222b86c2009-10-08 20:43:22 +0000156 O << Imm;
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000157 break;
Evan Cheng10043e22007-01-19 07:51:42 +0000158 }
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000159 case MachineOperand::MO_MachineBasicBlock:
Chris Lattner29bdac42010-03-13 21:04:28 +0000160 O << *MO.getMBB()->getSymbol();
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000161 return;
Rafael Espindola75269be2006-07-16 01:02:57 +0000162 case MachineOperand::MO_GlobalAddress: {
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000163 const GlobalValue *GV = MO.getGlobal();
Anton Korobeynikov25229082009-11-24 00:44:37 +0000164 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
165 (TF & ARMII::MO_LO16))
166 O << ":lower16:";
167 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
168 (TF & ARMII::MO_HI16))
169 O << ":upper16:";
Saleem Abdulrasool1eb4a282014-07-07 05:18:22 +0000170 O << *GetARMGVSymbol(GV, TF);
Anton Korobeynikovbff4b372008-11-22 16:15:34 +0000171
Chris Lattnerf33c7fc2010-04-03 22:28:33 +0000172 printOffset(MO.getOffset(), O);
Jim Grosbachf49540c2010-10-06 21:36:43 +0000173 if (TF == ARMII::MO_PLT)
Lauro Ramos Venancioee2d1642007-04-22 00:04:12 +0000174 O << "(PLT)";
Evan Cheng10043e22007-01-19 07:51:42 +0000175 break;
Rafael Espindola75269be2006-07-16 01:02:57 +0000176 }
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000177 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattnerc55ea3f2010-01-23 07:00:21 +0000178 O << *GetCPISymbol(MO.getIndex());
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000179 break;
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000180 }
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000181}
182
Evan Chengb23b50d2009-06-29 07:51:04 +0000183//===--------------------------------------------------------------------===//
184
Chris Lattner68d64aa2010-01-25 19:51:38 +0000185MCSymbol *ARMAsmPrinter::
Chris Lattner68d64aa2010-01-25 19:51:38 +0000186GetARMJTIPICJumpTableLabel2(unsigned uid, unsigned uid2) const {
Eric Christopherd9134482014-08-04 21:25:23 +0000187 const DataLayout *DL = TM.getSubtargetImpl()->getDataLayout();
Chris Lattner68d64aa2010-01-25 19:51:38 +0000188 SmallString<60> Name;
Rafael Espindola58873562014-01-03 19:21:54 +0000189 raw_svector_ostream(Name) << DL->getPrivateGlobalPrefix() << "JTI"
Chris Lattner8186eec2010-01-25 23:28:03 +0000190 << getFunctionNumber() << '_' << uid << '_' << uid2;
Chris Lattner98970432010-03-30 18:10:53 +0000191 return OutContext.GetOrCreateSymbol(Name.str());
Chris Lattner6330d532010-01-25 19:39:52 +0000192}
193
Jim Grosbach4a6ab132010-09-24 20:47:58 +0000194
Dmitri Gribenko0011bbf2012-11-15 16:51:49 +0000195MCSymbol *ARMAsmPrinter::GetARMSJLJEHLabel() const {
Eric Christopherd9134482014-08-04 21:25:23 +0000196 const DataLayout *DL = TM.getSubtargetImpl()->getDataLayout();
Jim Grosbach4a6ab132010-09-24 20:47:58 +0000197 SmallString<60> Name;
Rafael Espindola58873562014-01-03 19:21:54 +0000198 raw_svector_ostream(Name) << DL->getPrivateGlobalPrefix() << "SJLJEH"
Jim Grosbach4a6ab132010-09-24 20:47:58 +0000199 << getFunctionNumber();
200 return OutContext.GetOrCreateSymbol(Name.str());
201}
202
Evan Chengb23b50d2009-06-29 07:51:04 +0000203bool ARMAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNum,
Chris Lattner3bb09762010-04-04 05:29:35 +0000204 unsigned AsmVariant, const char *ExtraCode,
205 raw_ostream &O) {
Evan Cheng10043e22007-01-19 07:51:42 +0000206 // Does this asm operand have a single letter operand modifier?
207 if (ExtraCode && ExtraCode[0]) {
208 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Anton Korobeynikovcfed3002009-08-08 23:10:41 +0000209
Evan Cheng10043e22007-01-19 07:51:42 +0000210 switch (ExtraCode[0]) {
Jack Carter5e69cff2012-06-26 13:49:27 +0000211 default:
212 // See if this is a generic print operand
213 return AsmPrinter::PrintAsmOperand(MI, OpNum, AsmVariant, ExtraCode, O);
Bob Wilson9ce44e22009-07-09 23:54:51 +0000214 case 'a': // Print as a memory address.
215 if (MI->getOperand(OpNum).isReg()) {
Jim Grosbach136ed512010-09-30 15:25:22 +0000216 O << "["
217 << ARMInstPrinter::getRegisterName(MI->getOperand(OpNum).getReg())
218 << "]";
Bob Wilson9ce44e22009-07-09 23:54:51 +0000219 return false;
220 }
221 // Fallthrough
222 case 'c': // Don't print "#" before an immediate operand.
Bob Wilsonceffeb62009-08-21 21:58:55 +0000223 if (!MI->getOperand(OpNum).isImm())
224 return true;
Jim Grosbach080fdf42010-09-30 01:57:53 +0000225 O << MI->getOperand(OpNum).getImm();
Bob Wilson0669f6d2009-04-06 21:46:51 +0000226 return false;
Evan Cheng1e150de2007-04-04 00:13:29 +0000227 case 'P': // Print a VFP double precision register.
Evan Cheng0c2544f2009-12-08 23:06:22 +0000228 case 'q': // Print a NEON quad precision register.
Chris Lattner76c564b2010-04-04 04:47:45 +0000229 printOperand(MI, OpNum, O);
Evan Chengea28fc52007-03-08 22:42:46 +0000230 return false;
Eric Christopher76178832011-05-24 22:10:34 +0000231 case 'y': // Print a VFP single precision register as indexed double.
Eric Christopher76178832011-05-24 22:10:34 +0000232 if (MI->getOperand(OpNum).isReg()) {
233 unsigned Reg = MI->getOperand(OpNum).getReg();
Eric Christopherd9134482014-08-04 21:25:23 +0000234 const TargetRegisterInfo *TRI =
235 MF->getTarget().getSubtargetImpl()->getRegisterInfo();
Jakob Stoklund Olesen5541f602012-05-30 23:00:43 +0000236 // Find the 'd' register that has this 's' register as a sub-register,
237 // and determine the lane number.
238 for (MCSuperRegIterator SR(Reg, TRI); SR.isValid(); ++SR) {
239 if (!ARM::DPRRegClass.contains(*SR))
240 continue;
241 bool Lane0 = TRI->getSubReg(*SR, ARM::ssub_0) == Reg;
242 O << ARMInstPrinter::getRegisterName(*SR) << (Lane0 ? "[0]" : "[1]");
243 return false;
244 }
Eric Christopher76178832011-05-24 22:10:34 +0000245 }
Eric Christopher1b724942011-05-24 23:27:13 +0000246 return true;
Eric Christopherd4562562011-05-24 22:27:43 +0000247 case 'B': // Bitwise inverse of integer or symbol without a preceding #.
Eric Christopherb1dda562011-05-24 23:15:43 +0000248 if (!MI->getOperand(OpNum).isImm())
249 return true;
250 O << ~(MI->getOperand(OpNum).getImm());
251 return false;
Eric Christopherd4562562011-05-24 22:27:43 +0000252 case 'L': // The low 16 bits of an immediate constant.
Eric Christopher1b724942011-05-24 23:27:13 +0000253 if (!MI->getOperand(OpNum).isImm())
254 return true;
255 O << (MI->getOperand(OpNum).getImm() & 0xffff);
256 return false;
Eric Christopherd00e8ad2011-05-28 01:40:44 +0000257 case 'M': { // A register range suitable for LDM/STM.
258 if (!MI->getOperand(OpNum).isReg())
259 return true;
260 const MachineOperand &MO = MI->getOperand(OpNum);
261 unsigned RegBegin = MO.getReg();
262 // This takes advantage of the 2 operand-ness of ldm/stm and that we've
263 // already got the operands in registers that are operands to the
264 // inline asm statement.
Weiming Zhaoa3d87a12013-06-28 17:26:02 +0000265 O << "{";
266 if (ARM::GPRPairRegClass.contains(RegBegin)) {
Eric Christopherd9134482014-08-04 21:25:23 +0000267 const TargetRegisterInfo *TRI =
268 MF->getTarget().getSubtargetImpl()->getRegisterInfo();
Weiming Zhaoa3d87a12013-06-28 17:26:02 +0000269 unsigned Reg0 = TRI->getSubReg(RegBegin, ARM::gsub_0);
Alp Toker98444342014-04-19 23:56:35 +0000270 O << ARMInstPrinter::getRegisterName(Reg0) << ", ";
Weiming Zhaoa3d87a12013-06-28 17:26:02 +0000271 RegBegin = TRI->getSubReg(RegBegin, ARM::gsub_1);
272 }
273 O << ARMInstPrinter::getRegisterName(RegBegin);
Jim Grosbach05dec8b12011-09-02 18:46:15 +0000274
Eric Christopherd00e8ad2011-05-28 01:40:44 +0000275 // FIXME: The register allocator not only may not have given us the
276 // registers in sequence, but may not be in ascending registers. This
277 // will require changes in the register allocator that'll need to be
278 // propagated down here if the operands change.
279 unsigned RegOps = OpNum + 1;
280 while (MI->getOperand(RegOps).isReg()) {
Jim Grosbach05dec8b12011-09-02 18:46:15 +0000281 O << ", "
Eric Christopherd00e8ad2011-05-28 01:40:44 +0000282 << ARMInstPrinter::getRegisterName(MI->getOperand(RegOps).getReg());
283 RegOps++;
284 }
285
286 O << "}";
287
288 return false;
289 }
Rafael Espindola36a3abc2011-08-10 16:26:42 +0000290 case 'R': // The most significant register of a pair.
291 case 'Q': { // The least significant register of a pair.
292 if (OpNum == 0)
293 return true;
294 const MachineOperand &FlagsOP = MI->getOperand(OpNum - 1);
295 if (!FlagsOP.isImm())
296 return true;
297 unsigned Flags = FlagsOP.getImm();
Tim Northover2ddeeed2013-08-22 06:51:04 +0000298
299 // This operand may not be the one that actually provides the register. If
300 // it's tied to a previous one then we should refer instead to that one
301 // for registers and their classes.
302 unsigned TiedIdx;
303 if (InlineAsm::isUseOperandTiedToDef(Flags, TiedIdx)) {
304 for (OpNum = InlineAsm::MIOp_FirstOperand; TiedIdx; --TiedIdx) {
305 unsigned OpFlags = MI->getOperand(OpNum).getImm();
306 OpNum += InlineAsm::getNumOperandRegisters(OpFlags) + 1;
307 }
308 Flags = MI->getOperand(OpNum).getImm();
309
310 // Later code expects OpNum to be pointing at the register rather than
311 // the flags.
312 OpNum += 1;
313 }
314
Rafael Espindola36a3abc2011-08-10 16:26:42 +0000315 unsigned NumVals = InlineAsm::getNumOperandRegisters(Flags);
Weiming Zhaoa3d87a12013-06-28 17:26:02 +0000316 unsigned RC;
317 InlineAsm::hasRegClassConstraint(Flags, RC);
318 if (RC == ARM::GPRPairRegClassID) {
319 if (NumVals != 1)
320 return true;
321 const MachineOperand &MO = MI->getOperand(OpNum);
322 if (!MO.isReg())
323 return true;
Eric Christopherd9134482014-08-04 21:25:23 +0000324 const TargetRegisterInfo *TRI =
325 MF->getTarget().getSubtargetImpl()->getRegisterInfo();
Weiming Zhaoa3d87a12013-06-28 17:26:02 +0000326 unsigned Reg = TRI->getSubReg(MO.getReg(), ExtraCode[0] == 'Q' ?
327 ARM::gsub_0 : ARM::gsub_1);
328 O << ARMInstPrinter::getRegisterName(Reg);
329 return false;
330 }
Rafael Espindola36a3abc2011-08-10 16:26:42 +0000331 if (NumVals != 2)
332 return true;
333 unsigned RegOp = ExtraCode[0] == 'Q' ? OpNum : OpNum + 1;
334 if (RegOp >= MI->getNumOperands())
335 return true;
336 const MachineOperand &MO = MI->getOperand(RegOp);
337 if (!MO.isReg())
338 return true;
339 unsigned Reg = MO.getReg();
340 O << ARMInstPrinter::getRegisterName(Reg);
341 return false;
342 }
343
Eric Christopherd4562562011-05-24 22:27:43 +0000344 case 'e': // The low doubleword register of a NEON quad register.
Bob Wilsonfadc2c82011-12-12 21:45:15 +0000345 case 'f': { // The high doubleword register of a NEON quad register.
346 if (!MI->getOperand(OpNum).isReg())
347 return true;
348 unsigned Reg = MI->getOperand(OpNum).getReg();
349 if (!ARM::QPRRegClass.contains(Reg))
350 return true;
Eric Christopherd9134482014-08-04 21:25:23 +0000351 const TargetRegisterInfo *TRI =
352 MF->getTarget().getSubtargetImpl()->getRegisterInfo();
Bob Wilsonfadc2c82011-12-12 21:45:15 +0000353 unsigned SubReg = TRI->getSubReg(Reg, ExtraCode[0] == 'e' ?
354 ARM::dsub_0 : ARM::dsub_1);
355 O << ARMInstPrinter::getRegisterName(SubReg);
356 return false;
357 }
358
Eric Christopher7d8b53c2012-08-13 18:18:52 +0000359 // This modifier is not yet supported.
Eric Christopherd4562562011-05-24 22:27:43 +0000360 case 'h': // A range of VFP/NEON registers suitable for VLD1/VST1.
Bob Wilson40e62df2010-05-27 20:23:42 +0000361 return true;
Eric Christopher5f61a742012-08-14 23:32:15 +0000362 case 'H': { // The highest-numbered register of a pair.
Eric Christopher7d8b53c2012-08-13 18:18:52 +0000363 const MachineOperand &MO = MI->getOperand(OpNum);
364 if (!MO.isReg())
365 return true;
Eric Christopher7d8b53c2012-08-13 18:18:52 +0000366 const MachineFunction &MF = *MI->getParent()->getParent();
Eric Christopherd9134482014-08-04 21:25:23 +0000367 const TargetRegisterInfo *TRI =
368 MF.getTarget().getSubtargetImpl()->getRegisterInfo();
Weiming Zhaoc5987002013-02-14 18:10:21 +0000369 unsigned Reg = MO.getReg();
370 if(!ARM::GPRPairRegClass.contains(Reg))
371 return false;
372 Reg = TRI->getSubReg(Reg, ARM::gsub_1);
Eric Christopher7d8b53c2012-08-13 18:18:52 +0000373 O << ARMInstPrinter::getRegisterName(Reg);
374 return false;
Evan Cheng3d3ee872010-05-27 22:08:38 +0000375 }
Eric Christopher5f61a742012-08-14 23:32:15 +0000376 }
Evan Cheng10043e22007-01-19 07:51:42 +0000377 }
Jim Grosbach1eaa90b2009-09-04 01:38:51 +0000378
Chris Lattner76c564b2010-04-04 04:47:45 +0000379 printOperand(MI, OpNum, O);
Evan Cheng10043e22007-01-19 07:51:42 +0000380 return false;
381}
382
Bob Wilsona2c462b2009-05-19 05:53:42 +0000383bool ARMAsmPrinter::PrintAsmMemoryOperand(const MachineInstr *MI,
Evan Chengb23b50d2009-06-29 07:51:04 +0000384 unsigned OpNum, unsigned AsmVariant,
Chris Lattner3bb09762010-04-04 05:29:35 +0000385 const char *ExtraCode,
386 raw_ostream &O) {
Eric Christopher8c5e4192011-05-25 20:51:58 +0000387 // Does this asm operand have a single letter operand modifier?
388 if (ExtraCode && ExtraCode[0]) {
389 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Jim Grosbach05dec8b12011-09-02 18:46:15 +0000390
Eric Christopher8c5e4192011-05-25 20:51:58 +0000391 switch (ExtraCode[0]) {
Eric Christopher33a73c72011-05-26 18:22:26 +0000392 case 'A': // A memory operand for a VLD1/VST1 instruction.
Eric Christopher8c5e4192011-05-25 20:51:58 +0000393 default: return true; // Unknown modifier.
394 case 'm': // The base register of a memory operand.
395 if (!MI->getOperand(OpNum).isReg())
396 return true;
397 O << ARMInstPrinter::getRegisterName(MI->getOperand(OpNum).getReg());
398 return false;
399 }
400 }
Jim Grosbach05dec8b12011-09-02 18:46:15 +0000401
Bob Wilson3b515602009-10-13 20:50:28 +0000402 const MachineOperand &MO = MI->getOperand(OpNum);
403 assert(MO.isReg() && "unexpected inline asm memory operand");
Jim Grosbach080fdf42010-09-30 01:57:53 +0000404 O << "[" << ARMInstPrinter::getRegisterName(MO.getReg()) << "]";
Bob Wilsona2c462b2009-05-19 05:53:42 +0000405 return false;
406}
407
Rafael Espindola65fd0a82014-01-24 15:47:54 +0000408static bool isThumb(const MCSubtargetInfo& STI) {
409 return (STI.getFeatureBits() & ARM::ModeThumb) != 0;
410}
411
412void ARMAsmPrinter::emitInlineAsmEnd(const MCSubtargetInfo &StartInfo,
David Peixottoea2bcb92014-02-06 18:19:40 +0000413 const MCSubtargetInfo *EndInfo) const {
Rafael Espindola65fd0a82014-01-24 15:47:54 +0000414 // If either end mode is unknown (EndInfo == NULL) or different than
415 // the start mode, then restore the start mode.
416 const bool WasThumb = isThumb(StartInfo);
Craig Topper062a2ba2014-04-25 05:30:21 +0000417 if (!EndInfo || WasThumb != isThumb(*EndInfo)) {
Rafael Espindola65fd0a82014-01-24 15:47:54 +0000418 OutStreamer.EmitAssemblerFlag(WasThumb ? MCAF_Code16 : MCAF_Code32);
Rafael Espindola65fd0a82014-01-24 15:47:54 +0000419 }
420}
421
Bob Wilsonb633d7a2009-09-30 22:06:26 +0000422void ARMAsmPrinter::EmitStartOfAsmFile(Module &M) {
Tim Northoverd6a729b2014-01-06 14:28:05 +0000423 if (Subtarget->isTargetMachO()) {
Bob Wilson20e5f5e2009-09-30 00:23:42 +0000424 Reloc::Model RelocM = TM.getRelocationModel();
425 if (RelocM == Reloc::PIC_ || RelocM == Reloc::DynamicNoPIC) {
426 // Declare all the text sections up front (before the DWARF sections
427 // emitted by AsmPrinter::doInitialization) so the assembler will keep
428 // them together at the beginning of the object file. This helps
429 // avoid out-of-range branches that are due a fundamental limitation of
430 // the way symbol offsets are encoded with the current Darwin ARM
431 // relocations.
Jim Grosbach8ee5cd92010-09-02 01:02:06 +0000432 const TargetLoweringObjectFileMachO &TLOFMacho =
Dan Gohman53d4a082010-04-17 16:44:48 +0000433 static_cast<const TargetLoweringObjectFileMachO &>(
434 getObjFileLowering());
Jim Grosbach330840f2012-10-04 21:33:24 +0000435
436 // Collect the set of sections our functions will go into.
437 SetVector<const MCSection *, SmallVector<const MCSection *, 8>,
438 SmallPtrSet<const MCSection *, 8> > TextSections;
439 // Default text section comes first.
440 TextSections.insert(TLOFMacho.getTextSection());
441 // Now any user defined text sections from function attributes.
442 for (Module::iterator F = M.begin(), e = M.end(); F != e; ++F)
443 if (!F->isDeclaration() && !F->hasAvailableExternallyLinkage())
Rafael Espindolafa0f7282014-02-08 14:53:28 +0000444 TextSections.insert(TLOFMacho.SectionForGlobal(F, *Mang, TM));
Jim Grosbach330840f2012-10-04 21:33:24 +0000445 // Now the coalescable sections.
446 TextSections.insert(TLOFMacho.getTextCoalSection());
447 TextSections.insert(TLOFMacho.getConstTextCoalSection());
448
449 // Emit the sections in the .s file header to fix the order.
450 for (unsigned i = 0, e = TextSections.size(); i != e; ++i)
451 OutStreamer.SwitchSection(TextSections[i]);
452
Bob Wilsonb2120755a2009-09-30 22:25:37 +0000453 if (RelocM == Reloc::DynamicNoPIC) {
454 const MCSection *sect =
Chris Lattner433d4062010-04-08 20:40:11 +0000455 OutContext.getMachOSection("__TEXT", "__symbol_stub4",
David Majnemer7b583052014-03-07 07:36:05 +0000456 MachO::S_SYMBOL_STUBS,
Chris Lattner433d4062010-04-08 20:40:11 +0000457 12, SectionKind::getText());
Bob Wilsonb2120755a2009-09-30 22:25:37 +0000458 OutStreamer.SwitchSection(sect);
459 } else {
460 const MCSection *sect =
Chris Lattner433d4062010-04-08 20:40:11 +0000461 OutContext.getMachOSection("__TEXT", "__picsymbolstub4",
David Majnemer7b583052014-03-07 07:36:05 +0000462 MachO::S_SYMBOL_STUBS,
Chris Lattner433d4062010-04-08 20:40:11 +0000463 16, SectionKind::getText());
Bob Wilsonb2120755a2009-09-30 22:25:37 +0000464 OutStreamer.SwitchSection(sect);
465 }
Bob Wilson4320e2d2010-07-30 19:55:47 +0000466 const MCSection *StaticInitSect =
467 OutContext.getMachOSection("__TEXT", "__StaticInit",
David Majnemer7b583052014-03-07 07:36:05 +0000468 MachO::S_REGULAR |
469 MachO::S_ATTR_PURE_INSTRUCTIONS,
Bob Wilson4320e2d2010-07-30 19:55:47 +0000470 SectionKind::getText());
471 OutStreamer.SwitchSection(StaticInitSect);
Bob Wilson20e5f5e2009-09-30 00:23:42 +0000472 }
Adrian Prantl671af5c2014-01-20 19:15:59 +0000473
474 // Compiling with debug info should not affect the code
475 // generation. Ensure the cstring section comes before the
476 // optional __DWARF secion. Otherwise, PC-relative loads would
477 // have to use different instruction sequences at "-g" in order to
478 // reach global data in the same object file.
479 OutStreamer.SwitchSection(getObjFileLowering().getCStringSection());
Bob Wilson20e5f5e2009-09-30 00:23:42 +0000480 }
481
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000482 // Use unified assembler syntax.
Jason W Kim645f6c22010-09-30 02:45:56 +0000483 OutStreamer.EmitAssemblerFlag(MCAF_SyntaxUnified);
Anton Korobeynikovf687a822009-06-17 23:43:18 +0000484
Anton Korobeynikovfa6f1ee2009-05-23 19:51:20 +0000485 // Emit ARM Build Attributes
Evan Cheng0460ae82012-02-21 20:46:00 +0000486 if (Subtarget->isTargetELF())
Jason W Kimbff84d42010-10-06 22:36:46 +0000487 emitAttributes();
Akira Hatanaka16e47ff2014-07-25 05:12:49 +0000488
489 if (!M.getModuleInlineAsm().empty() && Subtarget->isThumb())
490 OutStreamer.EmitAssemblerFlag(MCAF_Code16);
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000491}
492
Tim Northover23723012014-04-29 10:06:05 +0000493static void
494emitNonLazySymbolPointer(MCStreamer &OutStreamer, MCSymbol *StubLabel,
495 MachineModuleInfoImpl::StubValueTy &MCSym) {
496 // L_foo$stub:
497 OutStreamer.EmitLabel(StubLabel);
498 // .indirect_symbol _foo
499 OutStreamer.EmitSymbolAttribute(MCSym.getPointer(), MCSA_IndirectSymbol);
500
501 if (MCSym.getInt())
502 // External to current translation unit.
503 OutStreamer.EmitIntValue(0, 4/*size*/);
504 else
505 // Internal to current translation unit.
506 //
507 // When we place the LSDA into the TEXT section, the type info
508 // pointers need to be indirect and pc-rel. We accomplish this by
509 // using NLPs; however, sometimes the types are local to the file.
510 // We need to fill in the value for the NLP in those cases.
511 OutStreamer.EmitValue(
512 MCSymbolRefExpr::Create(MCSym.getPointer(), OutStreamer.getContext()),
513 4 /*size*/);
514}
515
Anton Korobeynikov04083522008-08-07 09:54:23 +0000516
Chris Lattneree9399a2009-10-19 17:59:19 +0000517void ARMAsmPrinter::EmitEndOfAsmFile(Module &M) {
Tim Northoverd6a729b2014-01-06 14:28:05 +0000518 if (Subtarget->isTargetMachO()) {
Chris Lattner73ebe432009-08-03 22:18:15 +0000519 // All darwin targets use mach-o.
Dan Gohman53d4a082010-04-17 16:44:48 +0000520 const TargetLoweringObjectFileMachO &TLOFMacho =
521 static_cast<const TargetLoweringObjectFileMachO &>(getObjFileLowering());
Chris Lattner6462adc2009-10-19 18:38:33 +0000522 MachineModuleInfoMachO &MMIMacho =
523 MMI->getObjFileInfo<MachineModuleInfoMachO>();
Jim Grosbach1eaa90b2009-09-04 01:38:51 +0000524
Evan Cheng10043e22007-01-19 07:51:42 +0000525 // Output non-lazy-pointers for external and common global variables.
Chris Lattner6462adc2009-10-19 18:38:33 +0000526 MachineModuleInfoMachO::SymbolListTy Stubs = MMIMacho.GetGVStubList();
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000527
Chris Lattner6462adc2009-10-19 18:38:33 +0000528 if (!Stubs.empty()) {
Chris Lattnercb307a272009-08-10 01:39:42 +0000529 // Switch with ".non_lazy_symbol_pointer" directive.
Chris Lattner4b7dadb2009-08-19 05:49:37 +0000530 OutStreamer.SwitchSection(TLOFMacho.getNonLazySymbolPointerSection());
Chris Lattner292472d2009-08-10 18:01:34 +0000531 EmitAlignment(2);
Bill Wendlingffba5fa2010-03-09 00:43:34 +0000532
Tim Northover23723012014-04-29 10:06:05 +0000533 for (auto &Stub : Stubs)
534 emitNonLazySymbolPointer(OutStreamer, Stub.first, Stub.second);
Bill Wendlingf1eae222010-03-09 00:40:17 +0000535
536 Stubs.clear();
537 OutStreamer.AddBlankLine();
Evan Cheng10043e22007-01-19 07:51:42 +0000538 }
539
Chris Lattner3334deb2009-10-19 18:44:38 +0000540 Stubs = MMIMacho.GetHiddenGVStubList();
541 if (!Stubs.empty()) {
Tim Northover23723012014-04-29 10:06:05 +0000542 OutStreamer.SwitchSection(TLOFMacho.getNonLazySymbolPointerSection());
Chris Lattnerfbcafd42009-08-10 18:02:16 +0000543 EmitAlignment(2);
Tim Northover23723012014-04-29 10:06:05 +0000544
545 for (auto &Stub : Stubs)
546 emitNonLazySymbolPointer(OutStreamer, Stub.first, Stub.second);
Bill Wendlingffba5fa2010-03-09 00:43:34 +0000547
548 Stubs.clear();
549 OutStreamer.AddBlankLine();
Evan Cheng2a03c7e2008-12-05 01:06:39 +0000550 }
551
Evan Cheng10043e22007-01-19 07:51:42 +0000552 // Funny Darwin hack: This flag tells the linker that no global symbols
553 // contain code that falls through to other global symbols (e.g. the obvious
554 // implementation of multiple entry points). If this doesn't occur, the
555 // linker can safely perform dead code stripping. Since LLVM never
556 // generates code that does this, it is always safe to set.
Chris Lattner685508c2010-01-23 06:39:22 +0000557 OutStreamer.EmitAssemblerFlag(MCAF_SubsectionsViaSymbols);
Rafael Espindola89e5cbd2006-07-27 11:38:51 +0000558 }
Joerg Sonnenberger0f90c952014-05-01 00:25:15 +0000559
560 // Emit a .data.rel section containing any stubs that were created.
561 if (Subtarget->isTargetELF()) {
562 const TargetLoweringObjectFileELF &TLOFELF =
563 static_cast<const TargetLoweringObjectFileELF &>(getObjFileLowering());
564
565 MachineModuleInfoELF &MMIELF = MMI->getObjFileInfo<MachineModuleInfoELF>();
566
567 // Output stubs for external and common global variables.
568 MachineModuleInfoELF::SymbolListTy Stubs = MMIELF.GetGVStubList();
569 if (!Stubs.empty()) {
570 OutStreamer.SwitchSection(TLOFELF.getDataRelSection());
Eric Christopherd9134482014-08-04 21:25:23 +0000571 const DataLayout *TD = TM.getSubtargetImpl()->getDataLayout();
Joerg Sonnenberger0f90c952014-05-01 00:25:15 +0000572
573 for (auto &stub: Stubs) {
574 OutStreamer.EmitLabel(stub.first);
575 OutStreamer.EmitSymbolValue(stub.second.getPointer(),
576 TD->getPointerSize(0));
577 }
578 Stubs.clear();
579 }
580 }
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000581}
Anton Korobeynikov17d28de2008-08-17 13:55:10 +0000582
Chris Lattner71eb0772009-10-19 20:20:46 +0000583//===----------------------------------------------------------------------===//
Jason W Kimbff84d42010-10-06 22:36:46 +0000584// Helper routines for EmitStartOfAsmFile() and EmitEndOfAsmFile()
585// FIXME:
586// The following seem like one-off assembler flags, but they actually need
Jim Grosbach25cd3bf2010-10-06 22:46:47 +0000587// to appear in the .ARM.attributes section in ELF.
Jason W Kimbff84d42010-10-06 22:36:46 +0000588// Instead of subclassing the MCELFStreamer, we do the work here.
589
Amara Emerson5035ee02013-10-07 16:55:23 +0000590static ARMBuildAttrs::CPUArch getArchForCPU(StringRef CPU,
591 const ARMSubtarget *Subtarget) {
592 if (CPU == "xscale")
593 return ARMBuildAttrs::v5TEJ;
594
595 if (Subtarget->hasV8Ops())
596 return ARMBuildAttrs::v8;
597 else if (Subtarget->hasV7Ops()) {
598 if (Subtarget->isMClass() && Subtarget->hasThumb2DSP())
599 return ARMBuildAttrs::v7E_M;
600 return ARMBuildAttrs::v7;
601 } else if (Subtarget->hasV6T2Ops())
602 return ARMBuildAttrs::v6T2;
603 else if (Subtarget->hasV6MOps())
604 return ARMBuildAttrs::v6S_M;
605 else if (Subtarget->hasV6Ops())
606 return ARMBuildAttrs::v6;
607 else if (Subtarget->hasV5TEOps())
608 return ARMBuildAttrs::v5TE;
609 else if (Subtarget->hasV5TOps())
610 return ARMBuildAttrs::v5T;
611 else if (Subtarget->hasV4TOps())
612 return ARMBuildAttrs::v4T;
613 else
614 return ARMBuildAttrs::v4;
615}
616
Jason W Kimbff84d42010-10-06 22:36:46 +0000617void ARMAsmPrinter::emitAttributes() {
Rafael Espindola4a1a3602014-01-14 01:21:46 +0000618 MCTargetStreamer &TS = *OutStreamer.getTargetStreamer();
Logan Chien8cbb80d2013-10-28 17:51:12 +0000619 ARMTargetStreamer &ATS = static_cast<ARMTargetStreamer &>(TS);
Jim Grosbach25cd3bf2010-10-06 22:46:47 +0000620
Logan Chien8cbb80d2013-10-28 17:51:12 +0000621 ATS.switchVendor("aeabi");
Rafael Espindola0ed15432010-10-25 17:50:35 +0000622
Jason W Kimbff84d42010-10-06 22:36:46 +0000623 std::string CPUString = Subtarget->getCPUString();
Jason W Kim85b0af12011-02-07 00:49:53 +0000624
Ana Pazos93a07c22013-12-06 22:48:17 +0000625 // FIXME: remove krait check when GNU tools support krait cpu
626 if (CPUString != "generic" && CPUString != "krait")
Logan Chien8cbb80d2013-10-28 17:51:12 +0000627 ATS.emitTextAttribute(ARMBuildAttrs::CPU_name, CPUString);
Amara Emerson5035ee02013-10-07 16:55:23 +0000628
Logan Chien8cbb80d2013-10-28 17:51:12 +0000629 ATS.emitAttribute(ARMBuildAttrs::CPU_arch,
630 getArchForCPU(CPUString, Subtarget));
Amara Emerson5035ee02013-10-07 16:55:23 +0000631
Artyom Skrobov4d91d942014-01-10 16:42:55 +0000632 // Tag_CPU_arch_profile must have the default value of 0 when "Architecture
Jim Grosbach1a597112014-04-03 23:43:18 +0000633 // profile is not applicable (e.g. pre v7, or cross-profile code)".
Artyom Skrobov4d91d942014-01-10 16:42:55 +0000634 if (Subtarget->hasV7Ops()) {
635 if (Subtarget->isAClass()) {
636 ATS.emitAttribute(ARMBuildAttrs::CPU_arch_profile,
637 ARMBuildAttrs::ApplicationProfile);
638 } else if (Subtarget->isRClass()) {
639 ATS.emitAttribute(ARMBuildAttrs::CPU_arch_profile,
640 ARMBuildAttrs::RealTimeProfile);
641 } else if (Subtarget->isMClass()) {
642 ATS.emitAttribute(ARMBuildAttrs::CPU_arch_profile,
643 ARMBuildAttrs::MicroControllerProfile);
644 }
Amara Emerson5035ee02013-10-07 16:55:23 +0000645 }
Jason W Kim85b0af12011-02-07 00:49:53 +0000646
Logan Chien8cbb80d2013-10-28 17:51:12 +0000647 ATS.emitAttribute(ARMBuildAttrs::ARM_ISA_use, Subtarget->hasARMOps() ?
648 ARMBuildAttrs::Allowed : ARMBuildAttrs::Not_Allowed);
Amara Emerson5035ee02013-10-07 16:55:23 +0000649 if (Subtarget->isThumb1Only()) {
Logan Chien8cbb80d2013-10-28 17:51:12 +0000650 ATS.emitAttribute(ARMBuildAttrs::THUMB_ISA_use,
651 ARMBuildAttrs::Allowed);
Amara Emerson5035ee02013-10-07 16:55:23 +0000652 } else if (Subtarget->hasThumb2()) {
Logan Chien8cbb80d2013-10-28 17:51:12 +0000653 ATS.emitAttribute(ARMBuildAttrs::THUMB_ISA_use,
654 ARMBuildAttrs::AllowThumb32);
Amara Emerson5035ee02013-10-07 16:55:23 +0000655 }
Jason W Kimbff84d42010-10-06 22:36:46 +0000656
Logan Chien8cbb80d2013-10-28 17:51:12 +0000657 if (Subtarget->hasNEON()) {
Renato Golinec0fc7d2011-02-28 22:04:27 +0000658 /* NEON is not exactly a VFP architecture, but GAS emit one of
Joey Gouly3c0e5562013-09-13 11:51:52 +0000659 * neon/neon-fp-armv8/neon-vfpv4/vfpv3/vfpv2 for .fpu parameters */
Amara Emerson5035ee02013-10-07 16:55:23 +0000660 if (Subtarget->hasFPARMv8()) {
661 if (Subtarget->hasCrypto())
Logan Chien8cbb80d2013-10-28 17:51:12 +0000662 ATS.emitFPU(ARM::CRYPTO_NEON_FP_ARMV8);
Amara Emerson5035ee02013-10-07 16:55:23 +0000663 else
Logan Chien8cbb80d2013-10-28 17:51:12 +0000664 ATS.emitFPU(ARM::NEON_FP_ARMV8);
Amara Emerson5035ee02013-10-07 16:55:23 +0000665 }
Joey Gouly3c0e5562013-09-13 11:51:52 +0000666 else if (Subtarget->hasVFP4())
Logan Chien8cbb80d2013-10-28 17:51:12 +0000667 ATS.emitFPU(ARM::NEON_VFPV4);
Anton Korobeynikov5482b9f2012-01-22 12:07:33 +0000668 else
Logan Chien8cbb80d2013-10-28 17:51:12 +0000669 ATS.emitFPU(ARM::NEON);
670 // Emit Tag_Advanced_SIMD_arch for ARMv8 architecture
Joey Goulyb1b0dd82013-06-27 11:49:26 +0000671 if (Subtarget->hasV8Ops())
Logan Chien8cbb80d2013-10-28 17:51:12 +0000672 ATS.emitAttribute(ARMBuildAttrs::Advanced_SIMD_arch,
673 ARMBuildAttrs::AllowNeonARMv8);
674 } else {
675 if (Subtarget->hasFPARMv8())
676 ATS.emitFPU(ARM::FP_ARMV8);
677 else if (Subtarget->hasVFP4())
678 ATS.emitFPU(Subtarget->hasD16() ? ARM::VFPV4_D16 : ARM::VFPV4);
679 else if (Subtarget->hasVFP3())
680 ATS.emitFPU(Subtarget->hasD16() ? ARM::VFPV3_D16 : ARM::VFPV3);
681 else if (Subtarget->hasVFP2())
682 ATS.emitFPU(ARM::VFPV2);
Renato Golinec0fc7d2011-02-28 22:04:27 +0000683 }
Jason W Kimbff84d42010-10-06 22:36:46 +0000684
Amara Emersonceeb1c42014-05-27 13:30:21 +0000685 if (TM.getRelocationModel() == Reloc::PIC_) {
686 // PIC specific attributes.
687 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_RW_data,
688 ARMBuildAttrs::AddressRWPCRel);
689 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_RO_data,
690 ARMBuildAttrs::AddressROPCRel);
691 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_GOT_use,
692 ARMBuildAttrs::AddressGOT);
693 } else {
694 // Allow direct addressing of imported data for all other relocation models.
695 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_GOT_use,
696 ARMBuildAttrs::AddressDirect);
697 }
698
Jason W Kimbff84d42010-10-06 22:36:46 +0000699 // Signal various FP modes.
Amara Emersonac695082013-10-11 16:03:43 +0000700 if (!TM.Options.UnsafeFPMath) {
Logan Chien8cbb80d2013-10-28 17:51:12 +0000701 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_denormal, ARMBuildAttrs::Allowed);
702 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_exceptions,
703 ARMBuildAttrs::Allowed);
Amara Emerson5035ee02013-10-07 16:55:23 +0000704 }
Jason W Kimbff84d42010-10-06 22:36:46 +0000705
Amara Emersonac695082013-10-11 16:03:43 +0000706 if (TM.Options.NoInfsFPMath && TM.Options.NoNaNsFPMath)
Logan Chien8cbb80d2013-10-28 17:51:12 +0000707 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_number_model,
708 ARMBuildAttrs::Allowed);
Amara Emersonac695082013-10-11 16:03:43 +0000709 else
Logan Chien8cbb80d2013-10-28 17:51:12 +0000710 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_number_model,
711 ARMBuildAttrs::AllowIEE754);
Amara Emersonac695082013-10-11 16:03:43 +0000712
Saleem Abdulrasool278a9f42014-01-19 08:25:27 +0000713 // FIXME: add more flags to ARMBuildAttributes.h
Jason W Kimbff84d42010-10-06 22:36:46 +0000714 // 8-bytes alignment stuff.
Saleem Abdulrasool196c3212014-01-19 08:25:35 +0000715 ATS.emitAttribute(ARMBuildAttrs::ABI_align_needed, 1);
716 ATS.emitAttribute(ARMBuildAttrs::ABI_align_preserved, 1);
Jason W Kimbff84d42010-10-06 22:36:46 +0000717
Bradley Smithc848beb2013-11-01 11:21:16 +0000718 // ABI_HardFP_use attribute to indicate single precision FP.
719 if (Subtarget->isFPOnlySP())
720 ATS.emitAttribute(ARMBuildAttrs::ABI_HardFP_use,
721 ARMBuildAttrs::HardFPSinglePrecision);
722
Jason W Kimbff84d42010-10-06 22:36:46 +0000723 // Hard float. Use both S and D registers and conform to AAPCS-VFP.
Bradley Smithc848beb2013-11-01 11:21:16 +0000724 if (Subtarget->isAAPCS_ABI() && TM.Options.FloatABIType == FloatABI::Hard)
725 ATS.emitAttribute(ARMBuildAttrs::ABI_VFP_args, ARMBuildAttrs::HardFPAAPCS);
726
Jason W Kimbff84d42010-10-06 22:36:46 +0000727 // FIXME: Should we signal R9 usage?
Rafael Espindola0ed15432010-10-25 17:50:35 +0000728
Bradley Smith9aa8ac92013-11-12 10:38:05 +0000729 if (Subtarget->hasFP16())
730 ATS.emitAttribute(ARMBuildAttrs::FP_HP_extension, ARMBuildAttrs::AllowHPFP);
731
Bradley Smith25219752013-11-01 13:27:35 +0000732 if (Subtarget->hasMPExtension())
733 ATS.emitAttribute(ARMBuildAttrs::MPextension_use, ARMBuildAttrs::AllowMP);
734
Artyom Skrobov10e76a42014-01-20 10:18:42 +0000735 // Hardware divide in ARM mode is part of base arch, starting from ARMv8.
736 // If only Thumb hwdiv is present, it must also be in base arch (ARMv7-R/M).
737 // It is not possible to produce DisallowDIV: if hwdiv is present in the base
738 // arch, supplying -hwdiv downgrades the effective arch, via ClearImpliedBits.
739 // AllowDIVExt is only emitted if hwdiv isn't available in the base arch;
740 // otherwise, the default value (AllowDIVIfExists) applies.
741 if (Subtarget->hasDivideInARMMode() && !Subtarget->hasV8Ops())
742 ATS.emitAttribute(ARMBuildAttrs::DIV_use, ARMBuildAttrs::AllowDIVExt);
Rafael Espindola0ed15432010-10-25 17:50:35 +0000743
Oliver Stannard5dc29342014-06-20 10:08:11 +0000744 if (MMI) {
745 if (const Module *SourceModule = MMI->getModule()) {
746 // ABI_PCS_wchar_t to indicate wchar_t width
747 // FIXME: There is no way to emit value 0 (wchar_t prohibited).
748 if (auto WCharWidthValue = cast_or_null<ConstantInt>(
749 SourceModule->getModuleFlag("wchar_size"))) {
750 int WCharWidth = WCharWidthValue->getZExtValue();
751 assert((WCharWidth == 2 || WCharWidth == 4) &&
752 "wchar_t width must be 2 or 4 bytes");
753 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_wchar_t, WCharWidth);
754 }
755
756 // ABI_enum_size to indicate enum width
757 // FIXME: There is no way to emit value 0 (enums prohibited) or value 3
758 // (all enums contain a value needing 32 bits to encode).
759 if (auto EnumWidthValue = cast_or_null<ConstantInt>(
760 SourceModule->getModuleFlag("min_enum_size"))) {
761 int EnumWidth = EnumWidthValue->getZExtValue();
762 assert((EnumWidth == 1 || EnumWidth == 4) &&
763 "Minimum enum width must be 1 or 4 bytes");
764 int EnumBuildAttr = EnumWidth == 1 ? 1 : 2;
765 ATS.emitAttribute(ARMBuildAttrs::ABI_enum_size, EnumBuildAttr);
766 }
767 }
768 }
769
Amara Emerson115d2df2014-07-25 14:03:14 +0000770 // TODO: We currently only support either reserving the register, or treating
771 // it as another callee-saved register, but not as SB or a TLS pointer; It
772 // would instead be nicer to push this from the frontend as metadata, as we do
773 // for the wchar and enum size tags
774 if (Subtarget->isR9Reserved())
775 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_R9_use,
776 ARMBuildAttrs::R9Reserved);
777 else
778 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_R9_use,
779 ARMBuildAttrs::R9IsGPR);
780
Bradley Smith25219752013-11-01 13:27:35 +0000781 if (Subtarget->hasTrustZone() && Subtarget->hasVirtualization())
782 ATS.emitAttribute(ARMBuildAttrs::Virtualization_use,
783 ARMBuildAttrs::AllowTZVirtualization);
784 else if (Subtarget->hasTrustZone())
785 ATS.emitAttribute(ARMBuildAttrs::Virtualization_use,
786 ARMBuildAttrs::AllowTZ);
787 else if (Subtarget->hasVirtualization())
788 ATS.emitAttribute(ARMBuildAttrs::Virtualization_use,
789 ARMBuildAttrs::AllowVirtualization);
790
Logan Chien8cbb80d2013-10-28 17:51:12 +0000791 ATS.finishAttributeSection();
Jason W Kimbff84d42010-10-06 22:36:46 +0000792}
793
Jason W Kimbff84d42010-10-06 22:36:46 +0000794//===----------------------------------------------------------------------===//
Chris Lattner71eb0772009-10-19 20:20:46 +0000795
Jim Grosbachaf5d6352010-09-18 00:05:05 +0000796static MCSymbol *getPICLabel(const char *Prefix, unsigned FunctionNumber,
797 unsigned LabelId, MCContext &Ctx) {
798
799 MCSymbol *Label = Ctx.GetOrCreateSymbol(Twine(Prefix)
800 + "PC" + Twine(FunctionNumber) + "_" + Twine(LabelId));
801 return Label;
802}
803
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000804static MCSymbolRefExpr::VariantKind
805getModifierVariantKind(ARMCP::ARMCPModifier Modifier) {
806 switch (Modifier) {
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000807 case ARMCP::no_modifier: return MCSymbolRefExpr::VK_None;
David Peixotto8ad70b32013-12-04 22:43:20 +0000808 case ARMCP::TLSGD: return MCSymbolRefExpr::VK_TLSGD;
809 case ARMCP::TPOFF: return MCSymbolRefExpr::VK_TPOFF;
810 case ARMCP::GOTTPOFF: return MCSymbolRefExpr::VK_GOTTPOFF;
811 case ARMCP::GOT: return MCSymbolRefExpr::VK_GOT;
812 case ARMCP::GOTOFF: return MCSymbolRefExpr::VK_GOTOFF;
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000813 }
David Blaikie46a9f012012-01-20 21:51:11 +0000814 llvm_unreachable("Invalid ARMCPModifier!");
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000815}
816
Tim Northoverdb962e2c2013-11-25 16:24:52 +0000817MCSymbol *ARMAsmPrinter::GetARMGVSymbol(const GlobalValue *GV,
818 unsigned char TargetFlags) {
Saleem Abdulrasool220a0442014-07-07 05:18:30 +0000819 if (Subtarget->isTargetMachO()) {
820 bool IsIndirect = (TargetFlags & ARMII::MO_NONLAZY) &&
821 Subtarget->GVIsIndirectSymbol(GV, TM.getRelocationModel());
Evan Chengdfce83c2011-01-17 08:03:18 +0000822
Saleem Abdulrasool220a0442014-07-07 05:18:30 +0000823 if (!IsIndirect)
824 return getSymbol(GV);
825
826 // FIXME: Remove this when Darwin transition to @GOT like syntax.
827 MCSymbol *MCSym = getSymbolWithGlobalValueBase(GV, "$non_lazy_ptr");
828 MachineModuleInfoMachO &MMIMachO =
829 MMI->getObjFileInfo<MachineModuleInfoMachO>();
830 MachineModuleInfoImpl::StubValueTy &StubSym =
831 GV->hasHiddenVisibility() ? MMIMachO.getHiddenGVStubEntry(MCSym)
832 : MMIMachO.getGVStubEntry(MCSym);
833 if (!StubSym.getPointer())
834 StubSym = MachineModuleInfoImpl::StubValueTy(getSymbol(GV),
835 !GV->hasInternalLinkage());
836 return MCSym;
837 } else if (Subtarget->isTargetCOFF()) {
838 assert(Subtarget->isTargetWindows() &&
839 "Windows is the only supported COFF target");
840
841 bool IsIndirect = (TargetFlags & ARMII::MO_DLLIMPORT);
842 if (!IsIndirect)
843 return getSymbol(GV);
844
845 SmallString<128> Name;
846 Name = "__imp_";
847 getNameWithPrefix(Name, GV);
848
849 return OutContext.GetOrCreateSymbol(Name);
850 } else if (Subtarget->isTargetELF()) {
851 return getSymbol(GV);
852 }
853 llvm_unreachable("unexpected target");
Evan Chengdfce83c2011-01-17 08:03:18 +0000854}
855
Jim Grosbach38f8e762010-11-09 18:45:04 +0000856void ARMAsmPrinter::
857EmitMachineConstantPoolValue(MachineConstantPoolValue *MCPV) {
Eric Christopherd9134482014-08-04 21:25:23 +0000858 const DataLayout *DL = TM.getSubtargetImpl()->getDataLayout();
859 int Size =
860 TM.getSubtargetImpl()->getDataLayout()->getTypeAllocSize(MCPV->getType());
Jim Grosbach38f8e762010-11-09 18:45:04 +0000861
862 ARMConstantPoolValue *ACPV = static_cast<ARMConstantPoolValue*>(MCPV);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000863
Jim Grosbachca21cd72010-11-10 17:59:10 +0000864 MCSymbol *MCSym;
Jim Grosbach38f8e762010-11-09 18:45:04 +0000865 if (ACPV->isLSDA()) {
Jim Grosbachca21cd72010-11-10 17:59:10 +0000866 SmallString<128> Str;
867 raw_svector_ostream OS(Str);
Rafael Espindola58873562014-01-03 19:21:54 +0000868 OS << DL->getPrivateGlobalPrefix() << "_LSDA_" << getFunctionNumber();
Jim Grosbachca21cd72010-11-10 17:59:10 +0000869 MCSym = OutContext.GetOrCreateSymbol(OS.str());
Jim Grosbach38f8e762010-11-09 18:45:04 +0000870 } else if (ACPV->isBlockAddress()) {
Bill Wendling7753d662011-10-01 08:00:54 +0000871 const BlockAddress *BA =
872 cast<ARMConstantPoolConstant>(ACPV)->getBlockAddress();
873 MCSym = GetBlockAddressSymbol(BA);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000874 } else if (ACPV->isGlobalValue()) {
Bill Wendling7753d662011-10-01 08:00:54 +0000875 const GlobalValue *GV = cast<ARMConstantPoolConstant>(ACPV)->getGV();
Tim Northoverdb962e2c2013-11-25 16:24:52 +0000876
877 // On Darwin, const-pool entries may get the "FOO$non_lazy_ptr" mangling, so
878 // flag the global as MO_NONLAZY.
Tim Northoverd6a729b2014-01-06 14:28:05 +0000879 unsigned char TF = Subtarget->isTargetMachO() ? ARMII::MO_NONLAZY : 0;
Tim Northoverd34094e2013-11-25 17:04:35 +0000880 MCSym = GetARMGVSymbol(GV, TF);
Bill Wendling69bc3de2011-09-29 23:50:42 +0000881 } else if (ACPV->isMachineBasicBlock()) {
Bill Wendling4a4772f2011-10-01 09:30:42 +0000882 const MachineBasicBlock *MBB = cast<ARMConstantPoolMBB>(ACPV)->getMBB();
Bill Wendling69bc3de2011-09-29 23:50:42 +0000883 MCSym = MBB->getSymbol();
Jim Grosbach38f8e762010-11-09 18:45:04 +0000884 } else {
885 assert(ACPV->isExtSymbol() && "unrecognized constant pool value");
Bill Wendlingc214cb02011-10-01 08:58:29 +0000886 const char *Sym = cast<ARMConstantPoolSymbol>(ACPV)->getSymbol();
887 MCSym = GetExternalSymbolSymbol(Sym);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000888 }
889
890 // Create an MCSymbol for the reference.
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000891 const MCExpr *Expr =
892 MCSymbolRefExpr::Create(MCSym, getModifierVariantKind(ACPV->getModifier()),
893 OutContext);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000894
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000895 if (ACPV->getPCAdjustment()) {
Rafael Espindola58873562014-01-03 19:21:54 +0000896 MCSymbol *PCLabel = getPICLabel(DL->getPrivateGlobalPrefix(),
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000897 getFunctionNumber(),
898 ACPV->getLabelId(),
899 OutContext);
900 const MCExpr *PCRelExpr = MCSymbolRefExpr::Create(PCLabel, OutContext);
901 PCRelExpr =
902 MCBinaryExpr::CreateAdd(PCRelExpr,
903 MCConstantExpr::Create(ACPV->getPCAdjustment(),
904 OutContext),
905 OutContext);
906 if (ACPV->mustAddCurrentAddress()) {
907 // We want "(<expr> - .)", but MC doesn't have a concept of the '.'
908 // label, so just emit a local label end reference that instead.
909 MCSymbol *DotSym = OutContext.CreateTempSymbol();
910 OutStreamer.EmitLabel(DotSym);
911 const MCExpr *DotExpr = MCSymbolRefExpr::Create(DotSym, OutContext);
912 PCRelExpr = MCBinaryExpr::CreateSub(PCRelExpr, DotExpr, OutContext);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000913 }
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000914 Expr = MCBinaryExpr::CreateSub(Expr, PCRelExpr, OutContext);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000915 }
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000916 OutStreamer.EmitValue(Expr, Size);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000917}
918
Jim Grosbach284eebc2010-09-22 17:39:48 +0000919void ARMAsmPrinter::EmitJumpTable(const MachineInstr *MI) {
920 unsigned Opcode = MI->getOpcode();
921 int OpNum = 1;
922 if (Opcode == ARM::BR_JTadd)
923 OpNum = 2;
924 else if (Opcode == ARM::BR_JTm)
925 OpNum = 3;
926
927 const MachineOperand &MO1 = MI->getOperand(OpNum);
928 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
929 unsigned JTI = MO1.getIndex();
930
931 // Emit a label for the jump table.
932 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
933 OutStreamer.EmitLabel(JTISymbol);
934
Jim Grosbach4b63d2a2012-05-18 19:12:01 +0000935 // Mark the jump table as data-in-code.
936 OutStreamer.EmitDataRegion(MCDR_DataRegionJT32);
937
Jim Grosbach284eebc2010-09-22 17:39:48 +0000938 // Emit each entry of the table.
939 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
940 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
941 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
942
943 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
944 MachineBasicBlock *MBB = JTBBs[i];
945 // Construct an MCExpr for the entry. We want a value of the form:
946 // (BasicBlockAddr - TableBeginAddr)
947 //
948 // For example, a table with entries jumping to basic blocks BB0 and BB1
949 // would look like:
950 // LJTI_0_0:
951 // .word (LBB0 - LJTI_0_0)
952 // .word (LBB1 - LJTI_0_0)
953 const MCExpr *Expr = MCSymbolRefExpr::Create(MBB->getSymbol(), OutContext);
954
955 if (TM.getRelocationModel() == Reloc::PIC_)
956 Expr = MCBinaryExpr::CreateSub(Expr, MCSymbolRefExpr::Create(JTISymbol,
957 OutContext),
958 OutContext);
Jim Grosbache1995f22011-08-31 22:23:09 +0000959 // If we're generating a table of Thumb addresses in static relocation
960 // model, we need to add one to keep interworking correctly.
961 else if (AFI->isThumbFunction())
962 Expr = MCBinaryExpr::CreateAdd(Expr, MCConstantExpr::Create(1,OutContext),
963 OutContext);
Jim Grosbach284eebc2010-09-22 17:39:48 +0000964 OutStreamer.EmitValue(Expr, 4);
965 }
Jim Grosbach4b63d2a2012-05-18 19:12:01 +0000966 // Mark the end of jump table data-in-code region.
967 OutStreamer.EmitDataRegion(MCDR_DataRegionEnd);
Jim Grosbach284eebc2010-09-22 17:39:48 +0000968}
969
Jim Grosbachd64f9b82010-09-21 23:28:16 +0000970void ARMAsmPrinter::EmitJump2Table(const MachineInstr *MI) {
971 unsigned Opcode = MI->getOpcode();
972 int OpNum = (Opcode == ARM::t2BR_JT) ? 2 : 1;
973 const MachineOperand &MO1 = MI->getOperand(OpNum);
974 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
975 unsigned JTI = MO1.getIndex();
976
Jim Grosbachd64f9b82010-09-21 23:28:16 +0000977 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
978 OutStreamer.EmitLabel(JTISymbol);
979
980 // Emit each entry of the table.
981 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
982 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
983 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
Jim Grosbach1573b292010-09-22 17:15:35 +0000984 unsigned OffsetWidth = 4;
Jim Grosbach4b63d2a2012-05-18 19:12:01 +0000985 if (MI->getOpcode() == ARM::t2TBB_JT) {
Jim Grosbach1573b292010-09-22 17:15:35 +0000986 OffsetWidth = 1;
Jim Grosbach4b63d2a2012-05-18 19:12:01 +0000987 // Mark the jump table as data-in-code.
988 OutStreamer.EmitDataRegion(MCDR_DataRegionJT8);
989 } else if (MI->getOpcode() == ARM::t2TBH_JT) {
Jim Grosbach1573b292010-09-22 17:15:35 +0000990 OffsetWidth = 2;
Jim Grosbach4b63d2a2012-05-18 19:12:01 +0000991 // Mark the jump table as data-in-code.
992 OutStreamer.EmitDataRegion(MCDR_DataRegionJT16);
993 }
Jim Grosbachd64f9b82010-09-21 23:28:16 +0000994
995 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
996 MachineBasicBlock *MBB = JTBBs[i];
Jim Grosbach1573b292010-09-22 17:15:35 +0000997 const MCExpr *MBBSymbolExpr = MCSymbolRefExpr::Create(MBB->getSymbol(),
Saleem Abdulrasool1eb4a282014-07-07 05:18:22 +0000998 OutContext);
Jim Grosbachd64f9b82010-09-21 23:28:16 +0000999 // If this isn't a TBB or TBH, the entries are direct branch instructions.
Jim Grosbach1573b292010-09-22 17:15:35 +00001000 if (OffsetWidth == 4) {
David Woodhousee6c13e42014-01-28 23:12:42 +00001001 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::t2B)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001002 .addExpr(MBBSymbolExpr)
1003 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001004 .addReg(0));
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001005 continue;
1006 }
1007 // Otherwise it's an offset from the dispatch instruction. Construct an
Jim Grosbach1573b292010-09-22 17:15:35 +00001008 // MCExpr for the entry. We want a value of the form:
1009 // (BasicBlockAddr - TableBeginAddr) / 2
1010 //
1011 // For example, a TBB table with entries jumping to basic blocks BB0 and BB1
1012 // would look like:
1013 // LJTI_0_0:
1014 // .byte (LBB0 - LJTI_0_0) / 2
1015 // .byte (LBB1 - LJTI_0_0) / 2
1016 const MCExpr *Expr =
1017 MCBinaryExpr::CreateSub(MBBSymbolExpr,
1018 MCSymbolRefExpr::Create(JTISymbol, OutContext),
1019 OutContext);
1020 Expr = MCBinaryExpr::CreateDiv(Expr, MCConstantExpr::Create(2, OutContext),
1021 OutContext);
1022 OutStreamer.EmitValue(Expr, OffsetWidth);
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001023 }
Jim Grosbach2597f832012-05-21 23:34:42 +00001024 // Mark the end of jump table data-in-code region. 32-bit offsets use
1025 // actual branch instructions here, so we don't mark those as a data-region
1026 // at all.
1027 if (OffsetWidth != 4)
1028 OutStreamer.EmitDataRegion(MCDR_DataRegionEnd);
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001029}
1030
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001031void ARMAsmPrinter::EmitUnwindingInstruction(const MachineInstr *MI) {
1032 assert(MI->getFlag(MachineInstr::FrameSetup) &&
1033 "Only instruction which are involved into frame setup code are allowed");
1034
Rafael Espindola4a1a3602014-01-14 01:21:46 +00001035 MCTargetStreamer &TS = *OutStreamer.getTargetStreamer();
Rafael Espindolaa17151a2013-10-08 13:08:17 +00001036 ARMTargetStreamer &ATS = static_cast<ARMTargetStreamer &>(TS);
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001037 const MachineFunction &MF = *MI->getParent()->getParent();
Eric Christopherd9134482014-08-04 21:25:23 +00001038 const TargetRegisterInfo *RegInfo =
1039 MF.getTarget().getSubtargetImpl()->getRegisterInfo();
Anton Korobeynikov9e66cbb2011-03-05 18:43:55 +00001040 const ARMFunctionInfo &AFI = *MF.getInfo<ARMFunctionInfo>();
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001041
1042 unsigned FramePtr = RegInfo->getFrameRegister(MF);
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001043 unsigned Opc = MI->getOpcode();
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001044 unsigned SrcReg, DstReg;
1045
Anton Korobeynikova8d177b2011-03-05 18:43:50 +00001046 if (Opc == ARM::tPUSH || Opc == ARM::tLDRpci) {
1047 // Two special cases:
1048 // 1) tPUSH does not have src/dst regs.
1049 // 2) for Thumb1 code we sometimes materialize the constant via constpool
1050 // load. Yes, this is pretty fragile, but for now I don't see better
1051 // way... :(
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001052 SrcReg = DstReg = ARM::SP;
1053 } else {
Anton Korobeynikova8d177b2011-03-05 18:43:50 +00001054 SrcReg = MI->getOperand(1).getReg();
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001055 DstReg = MI->getOperand(0).getReg();
1056 }
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001057
1058 // Try to figure out the unwinding opcode out of src / dst regs.
Evan Cheng7f8e5632011-12-07 07:15:52 +00001059 if (MI->mayStore()) {
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001060 // Register saves.
1061 assert(DstReg == ARM::SP &&
1062 "Only stack pointer as a destination reg is supported");
1063
1064 SmallVector<unsigned, 4> RegList;
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001065 // Skip src & dst reg, and pred ops.
1066 unsigned StartOp = 2 + 2;
1067 // Use all the operands.
1068 unsigned NumOffset = 0;
1069
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001070 switch (Opc) {
1071 default:
1072 MI->dump();
Craig Toppere55c5562012-02-07 02:50:20 +00001073 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001074 case ARM::tPUSH:
1075 // Special case here: no src & dst reg, but two extra imp ops.
1076 StartOp = 2; NumOffset = 2;
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001077 case ARM::STMDB_UPD:
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001078 case ARM::t2STMDB_UPD:
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001079 case ARM::VSTMDDB_UPD:
1080 assert(SrcReg == ARM::SP &&
1081 "Only stack pointer as a source reg is supported");
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001082 for (unsigned i = StartOp, NumOps = MI->getNumOperands() - NumOffset;
Anton Korobeynikovef731ed2012-08-04 13:25:58 +00001083 i != NumOps; ++i) {
1084 const MachineOperand &MO = MI->getOperand(i);
1085 // Actually, there should never be any impdef stuff here. Skip it
1086 // temporary to workaround PR11902.
1087 if (MO.isImplicit())
1088 continue;
1089 RegList.push_back(MO.getReg());
1090 }
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001091 break;
Owen Anderson2aedba62011-07-26 20:54:26 +00001092 case ARM::STR_PRE_IMM:
1093 case ARM::STR_PRE_REG:
Evgeniy Stepanov4c7eb472012-01-19 12:53:06 +00001094 case ARM::t2STR_PRE:
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001095 assert(MI->getOperand(2).getReg() == ARM::SP &&
1096 "Only stack pointer as a source reg is supported");
1097 RegList.push_back(SrcReg);
1098 break;
1099 }
Joerg Sonnenberger3c108172014-04-30 22:43:13 +00001100 if (MAI->getExceptionHandlingType() == ExceptionHandling::ARM)
1101 ATS.emitRegSave(RegList, Opc == ARM::VSTMDDB_UPD);
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001102 } else {
1103 // Changes of stack / frame pointer.
1104 if (SrcReg == ARM::SP) {
1105 int64_t Offset = 0;
1106 switch (Opc) {
1107 default:
1108 MI->dump();
Craig Toppere55c5562012-02-07 02:50:20 +00001109 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001110 case ARM::MOVr:
Evgeniy Stepanov4c7eb472012-01-19 12:53:06 +00001111 case ARM::tMOVr:
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001112 Offset = 0;
1113 break;
1114 case ARM::ADDri:
1115 Offset = -MI->getOperand(2).getImm();
1116 break;
1117 case ARM::SUBri:
Evgeniy Stepanov4c7eb472012-01-19 12:53:06 +00001118 case ARM::t2SUBri:
Jim Grosbacha8a80672011-06-29 23:25:04 +00001119 Offset = MI->getOperand(2).getImm();
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001120 break;
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001121 case ARM::tSUBspi:
Jim Grosbacha8a80672011-06-29 23:25:04 +00001122 Offset = MI->getOperand(2).getImm()*4;
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001123 break;
1124 case ARM::tADDspi:
1125 case ARM::tADDrSPi:
1126 Offset = -MI->getOperand(2).getImm()*4;
1127 break;
Anton Korobeynikov9e66cbb2011-03-05 18:43:55 +00001128 case ARM::tLDRpci: {
1129 // Grab the constpool index and check, whether it corresponds to
1130 // original or cloned constpool entry.
1131 unsigned CPI = MI->getOperand(1).getIndex();
1132 const MachineConstantPool *MCP = MF.getConstantPool();
1133 if (CPI >= MCP->getConstants().size())
1134 CPI = AFI.getOriginalCPIdx(CPI);
1135 assert(CPI != -1U && "Invalid constpool index");
1136
1137 // Derive the actual offset.
1138 const MachineConstantPoolEntry &CPE = MCP->getConstants()[CPI];
1139 assert(!CPE.isMachineConstantPoolEntry() && "Invalid constpool entry");
1140 // FIXME: Check for user, it should be "add" instruction!
1141 Offset = -cast<ConstantInt>(CPE.Val.ConstVal)->getSExtValue();
Anton Korobeynikova8d177b2011-03-05 18:43:50 +00001142 break;
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001143 }
Anton Korobeynikov9e66cbb2011-03-05 18:43:55 +00001144 }
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001145
Joerg Sonnenberger3c108172014-04-30 22:43:13 +00001146 if (MAI->getExceptionHandlingType() == ExceptionHandling::ARM) {
1147 if (DstReg == FramePtr && FramePtr != ARM::SP)
1148 // Set-up of the frame pointer. Positive values correspond to "add"
1149 // instruction.
1150 ATS.emitSetFP(FramePtr, ARM::SP, -Offset);
1151 else if (DstReg == ARM::SP) {
1152 // Change of SP by an offset. Positive values correspond to "sub"
1153 // instruction.
1154 ATS.emitPad(Offset);
1155 } else {
1156 // Move of SP to a register. Positive values correspond to an "add"
1157 // instruction.
1158 ATS.emitMovSP(DstReg, -Offset);
1159 }
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001160 }
1161 } else if (DstReg == ARM::SP) {
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001162 MI->dump();
Craig Toppere55c5562012-02-07 02:50:20 +00001163 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001164 }
1165 else {
1166 MI->dump();
Craig Toppere55c5562012-02-07 02:50:20 +00001167 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001168 }
1169 }
1170}
1171
Jim Grosbach95dee402011-07-08 17:40:42 +00001172// Simple pseudo-instructions have their lowering (with expansion to real
1173// instructions) auto-generated.
1174#include "ARMGenMCPseudoLowering.inc"
1175
Jim Grosbach05eccf02010-09-29 15:23:40 +00001176void ARMAsmPrinter::EmitInstruction(const MachineInstr *MI) {
Eric Christopherd9134482014-08-04 21:25:23 +00001177 const DataLayout *DL = TM.getSubtargetImpl()->getDataLayout();
Rafael Espindola58873562014-01-03 19:21:54 +00001178
Jim Grosbach4b63d2a2012-05-18 19:12:01 +00001179 // If we just ended a constant pool, mark it as such.
1180 if (InConstantPool && MI->getOpcode() != ARM::CONSTPOOL_ENTRY) {
1181 OutStreamer.EmitDataRegion(MCDR_DataRegionEnd);
1182 InConstantPool = false;
1183 }
Owen Anderson0ca562e2011-10-04 23:26:17 +00001184
Jim Grosbach51b55422011-08-23 21:32:34 +00001185 // Emit unwinding stuff for frame-related instructions
Renato Golin78a6eba2014-02-07 20:12:49 +00001186 if (Subtarget->isTargetEHABICompatible() &&
Renato Golin8cea6e82014-01-29 11:50:56 +00001187 MI->getFlag(MachineInstr::FrameSetup))
Jim Grosbach51b55422011-08-23 21:32:34 +00001188 EmitUnwindingInstruction(MI);
1189
Jim Grosbach95dee402011-07-08 17:40:42 +00001190 // Do any auto-generated pseudo lowerings.
1191 if (emitPseudoExpansionLowering(OutStreamer, MI))
1192 return;
1193
Andrew Trick924123a2011-09-21 02:20:46 +00001194 assert(!convertAddSubFlagsOpcode(MI->getOpcode()) &&
1195 "Pseudo flag setting opcode should be expanded early");
1196
Jim Grosbach95dee402011-07-08 17:40:42 +00001197 // Check for manual lowerings.
Evan Chengdfce83c2011-01-17 08:03:18 +00001198 unsigned Opc = MI->getOpcode();
1199 switch (Opc) {
Craig Toppere55c5562012-02-07 02:50:20 +00001200 case ARM::t2MOVi32imm: llvm_unreachable("Should be lowered by thumb2it pass");
David Blaikieb735b4d2013-06-16 20:34:27 +00001201 case ARM::DBG_VALUE: llvm_unreachable("Should be handled by generic printing");
Jim Grosbach8c1fabe2010-12-14 21:10:47 +00001202 case ARM::LEApcrel:
Jim Grosbach509dc2a2010-12-14 22:28:03 +00001203 case ARM::tLEApcrel:
Jim Grosbach8c1fabe2010-12-14 21:10:47 +00001204 case ARM::t2LEApcrel: {
Jim Grosbachce2bd8d2010-12-02 00:28:45 +00001205 // FIXME: Need to also handle globals and externals
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001206 MCSymbol *CPISymbol = GetCPISymbol(MI->getOperand(1).getIndex());
David Woodhousee6c13e42014-01-28 23:12:42 +00001207 EmitToStreamer(OutStreamer, MCInstBuilder(MI->getOpcode() ==
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001208 ARM::t2LEApcrel ? ARM::t2ADR
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001209 : (MI->getOpcode() == ARM::tLEApcrel ? ARM::tADR
1210 : ARM::ADR))
1211 .addReg(MI->getOperand(0).getReg())
1212 .addExpr(MCSymbolRefExpr::Create(CPISymbol, OutContext))
1213 // Add predicate operands.
1214 .addImm(MI->getOperand(2).getImm())
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001215 .addReg(MI->getOperand(3).getReg()));
Jim Grosbachce2bd8d2010-12-02 00:28:45 +00001216 return;
1217 }
Jim Grosbach509dc2a2010-12-14 22:28:03 +00001218 case ARM::LEApcrelJT:
1219 case ARM::tLEApcrelJT:
1220 case ARM::t2LEApcrelJT: {
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001221 MCSymbol *JTIPICSymbol =
1222 GetARMJTIPICJumpTableLabel2(MI->getOperand(1).getIndex(),
1223 MI->getOperand(2).getImm());
David Woodhousee6c13e42014-01-28 23:12:42 +00001224 EmitToStreamer(OutStreamer, MCInstBuilder(MI->getOpcode() ==
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001225 ARM::t2LEApcrelJT ? ARM::t2ADR
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001226 : (MI->getOpcode() == ARM::tLEApcrelJT ? ARM::tADR
1227 : ARM::ADR))
1228 .addReg(MI->getOperand(0).getReg())
1229 .addExpr(MCSymbolRefExpr::Create(JTIPICSymbol, OutContext))
1230 // Add predicate operands.
1231 .addImm(MI->getOperand(3).getImm())
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001232 .addReg(MI->getOperand(4).getReg()));
Jim Grosbachdc35e062010-12-01 19:47:31 +00001233 return;
1234 }
Jim Grosbach3f2096e2011-03-12 00:45:26 +00001235 // Darwin call instructions are just normal call instructions with different
1236 // clobber semantics (they clobber R9).
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001237 case ARM::BX_CALL: {
David Woodhousee6c13e42014-01-28 23:12:42 +00001238 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::MOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001239 .addReg(ARM::LR)
1240 .addReg(ARM::PC)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001241 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001242 .addImm(ARMCC::AL)
1243 .addReg(0)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001244 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001245 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001246
David Woodhousee6c13e42014-01-28 23:12:42 +00001247 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::BX)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001248 .addReg(MI->getOperand(0).getReg()));
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001249 return;
1250 }
Cameron Zwaricha946f472011-05-25 21:53:50 +00001251 case ARM::tBX_CALL: {
David Woodhousee6c13e42014-01-28 23:12:42 +00001252 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tMOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001253 .addReg(ARM::LR)
1254 .addReg(ARM::PC)
Jim Grosbachb98ab912011-06-30 22:10:46 +00001255 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001256 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001257 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001258
David Woodhousee6c13e42014-01-28 23:12:42 +00001259 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tBX)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001260 .addReg(MI->getOperand(0).getReg())
Cameron Zwaricha946f472011-05-25 21:53:50 +00001261 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001262 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001263 .addReg(0));
Cameron Zwaricha946f472011-05-25 21:53:50 +00001264 return;
1265 }
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001266 case ARM::BMOVPCRX_CALL: {
David Woodhousee6c13e42014-01-28 23:12:42 +00001267 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::MOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001268 .addReg(ARM::LR)
1269 .addReg(ARM::PC)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001270 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001271 .addImm(ARMCC::AL)
1272 .addReg(0)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001273 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001274 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001275
David Woodhousee6c13e42014-01-28 23:12:42 +00001276 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::MOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001277 .addReg(ARM::PC)
Benjamin Kramer2f545712013-03-15 17:27:39 +00001278 .addReg(MI->getOperand(0).getReg())
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001279 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001280 .addImm(ARMCC::AL)
1281 .addReg(0)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001282 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001283 .addReg(0));
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001284 return;
1285 }
Evan Cheng65f9d192012-02-28 18:51:51 +00001286 case ARM::BMOVPCB_CALL: {
David Woodhousee6c13e42014-01-28 23:12:42 +00001287 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::MOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001288 .addReg(ARM::LR)
1289 .addReg(ARM::PC)
Evan Cheng65f9d192012-02-28 18:51:51 +00001290 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001291 .addImm(ARMCC::AL)
1292 .addReg(0)
Evan Cheng65f9d192012-02-28 18:51:51 +00001293 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001294 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001295
Saleem Abdulrasool1eb4a282014-07-07 05:18:22 +00001296 const MachineOperand &Op = MI->getOperand(0);
1297 const GlobalValue *GV = Op.getGlobal();
1298 const unsigned TF = Op.getTargetFlags();
1299 MCSymbol *GVSym = GetARMGVSymbol(GV, TF);
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001300 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext);
David Woodhousee6c13e42014-01-28 23:12:42 +00001301 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::Bcc)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001302 .addExpr(GVSymExpr)
Evan Cheng65f9d192012-02-28 18:51:51 +00001303 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001304 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001305 .addReg(0));
Evan Cheng65f9d192012-02-28 18:51:51 +00001306 return;
1307 }
Evan Cheng2f2435d2011-01-21 18:55:51 +00001308 case ARM::MOVi16_ga_pcrel:
1309 case ARM::t2MOVi16_ga_pcrel: {
Evan Chengdfce83c2011-01-17 08:03:18 +00001310 MCInst TmpInst;
Evan Cheng2f2435d2011-01-21 18:55:51 +00001311 TmpInst.setOpcode(Opc == ARM::MOVi16_ga_pcrel? ARM::MOVi16 : ARM::t2MOVi16);
Evan Chengdfce83c2011-01-17 08:03:18 +00001312 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1313
Evan Cheng2f2435d2011-01-21 18:55:51 +00001314 unsigned TF = MI->getOperand(1).getTargetFlags();
Evan Chengdfce83c2011-01-17 08:03:18 +00001315 const GlobalValue *GV = MI->getOperand(1).getGlobal();
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001316 MCSymbol *GVSym = GetARMGVSymbol(GV, TF);
Evan Chengdfce83c2011-01-17 08:03:18 +00001317 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext);
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001318
Rafael Espindola58873562014-01-03 19:21:54 +00001319 MCSymbol *LabelSym = getPICLabel(DL->getPrivateGlobalPrefix(),
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001320 getFunctionNumber(),
1321 MI->getOperand(2).getImm(), OutContext);
1322 const MCExpr *LabelSymExpr= MCSymbolRefExpr::Create(LabelSym, OutContext);
1323 unsigned PCAdj = (Opc == ARM::MOVi16_ga_pcrel) ? 8 : 4;
1324 const MCExpr *PCRelExpr =
1325 ARMMCExpr::CreateLower16(MCBinaryExpr::CreateSub(GVSymExpr,
1326 MCBinaryExpr::CreateAdd(LabelSymExpr,
Evan Cheng2f2435d2011-01-21 18:55:51 +00001327 MCConstantExpr::Create(PCAdj, OutContext),
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001328 OutContext), OutContext), OutContext);
Evan Cheng2f2435d2011-01-21 18:55:51 +00001329 TmpInst.addOperand(MCOperand::CreateExpr(PCRelExpr));
Evan Cheng2f2435d2011-01-21 18:55:51 +00001330
Evan Chengdfce83c2011-01-17 08:03:18 +00001331 // Add predicate operands.
1332 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1333 TmpInst.addOperand(MCOperand::CreateReg(0));
1334 // Add 's' bit operand (always reg0 for this)
1335 TmpInst.addOperand(MCOperand::CreateReg(0));
David Woodhousee6c13e42014-01-28 23:12:42 +00001336 EmitToStreamer(OutStreamer, TmpInst);
Evan Chengdfce83c2011-01-17 08:03:18 +00001337 return;
1338 }
Evan Cheng2f2435d2011-01-21 18:55:51 +00001339 case ARM::MOVTi16_ga_pcrel:
1340 case ARM::t2MOVTi16_ga_pcrel: {
Evan Chengdfce83c2011-01-17 08:03:18 +00001341 MCInst TmpInst;
Evan Cheng2f2435d2011-01-21 18:55:51 +00001342 TmpInst.setOpcode(Opc == ARM::MOVTi16_ga_pcrel
1343 ? ARM::MOVTi16 : ARM::t2MOVTi16);
Evan Chengdfce83c2011-01-17 08:03:18 +00001344 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1345 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
1346
Evan Cheng2f2435d2011-01-21 18:55:51 +00001347 unsigned TF = MI->getOperand(2).getTargetFlags();
Evan Chengdfce83c2011-01-17 08:03:18 +00001348 const GlobalValue *GV = MI->getOperand(2).getGlobal();
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001349 MCSymbol *GVSym = GetARMGVSymbol(GV, TF);
Evan Chengdfce83c2011-01-17 08:03:18 +00001350 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext);
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001351
Rafael Espindola58873562014-01-03 19:21:54 +00001352 MCSymbol *LabelSym = getPICLabel(DL->getPrivateGlobalPrefix(),
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001353 getFunctionNumber(),
1354 MI->getOperand(3).getImm(), OutContext);
1355 const MCExpr *LabelSymExpr= MCSymbolRefExpr::Create(LabelSym, OutContext);
1356 unsigned PCAdj = (Opc == ARM::MOVTi16_ga_pcrel) ? 8 : 4;
1357 const MCExpr *PCRelExpr =
Evan Cheng2f2435d2011-01-21 18:55:51 +00001358 ARMMCExpr::CreateUpper16(MCBinaryExpr::CreateSub(GVSymExpr,
1359 MCBinaryExpr::CreateAdd(LabelSymExpr,
1360 MCConstantExpr::Create(PCAdj, OutContext),
Evan Chengdfce83c2011-01-17 08:03:18 +00001361 OutContext), OutContext), OutContext);
Evan Cheng2f2435d2011-01-21 18:55:51 +00001362 TmpInst.addOperand(MCOperand::CreateExpr(PCRelExpr));
Evan Chengdfce83c2011-01-17 08:03:18 +00001363 // Add predicate operands.
1364 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1365 TmpInst.addOperand(MCOperand::CreateReg(0));
1366 // Add 's' bit operand (always reg0 for this)
1367 TmpInst.addOperand(MCOperand::CreateReg(0));
David Woodhousee6c13e42014-01-28 23:12:42 +00001368 EmitToStreamer(OutStreamer, TmpInst);
Evan Chengdfce83c2011-01-17 08:03:18 +00001369 return;
1370 }
Jim Grosbach3d979202010-09-17 23:41:53 +00001371 case ARM::tPICADD: {
1372 // This is a pseudo op for a label + instruction sequence, which looks like:
1373 // LPC0:
1374 // add r0, pc
1375 // This adds the address of LPC0 to r0.
1376
1377 // Emit the label.
Rafael Espindola58873562014-01-03 19:21:54 +00001378 OutStreamer.EmitLabel(getPICLabel(DL->getPrivateGlobalPrefix(),
Jim Grosbachaf5d6352010-09-18 00:05:05 +00001379 getFunctionNumber(), MI->getOperand(2).getImm(),
1380 OutContext));
Jim Grosbach3d979202010-09-17 23:41:53 +00001381
1382 // Form and emit the add.
David Woodhousee6c13e42014-01-28 23:12:42 +00001383 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tADDhirr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001384 .addReg(MI->getOperand(0).getReg())
1385 .addReg(MI->getOperand(0).getReg())
1386 .addReg(ARM::PC)
1387 // Add predicate operands.
1388 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001389 .addReg(0));
Jim Grosbach3d979202010-09-17 23:41:53 +00001390 return;
1391 }
Jim Grosbachc8e2e9d2010-09-30 19:53:58 +00001392 case ARM::PICADD: {
Chris Lattneradd57492009-10-19 22:23:04 +00001393 // This is a pseudo op for a label + instruction sequence, which looks like:
1394 // LPC0:
1395 // add r0, pc, r0
1396 // This adds the address of LPC0 to r0.
Jim Grosbach8ee5cd92010-09-02 01:02:06 +00001397
Chris Lattneradd57492009-10-19 22:23:04 +00001398 // Emit the label.
Rafael Espindola58873562014-01-03 19:21:54 +00001399 OutStreamer.EmitLabel(getPICLabel(DL->getPrivateGlobalPrefix(),
Jim Grosbachaf5d6352010-09-18 00:05:05 +00001400 getFunctionNumber(), MI->getOperand(2).getImm(),
1401 OutContext));
Jim Grosbach8ee5cd92010-09-02 01:02:06 +00001402
Jim Grosbach7ae94222010-09-14 21:05:34 +00001403 // Form and emit the add.
David Woodhousee6c13e42014-01-28 23:12:42 +00001404 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::ADDrr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001405 .addReg(MI->getOperand(0).getReg())
1406 .addReg(ARM::PC)
1407 .addReg(MI->getOperand(1).getReg())
1408 // Add predicate operands.
1409 .addImm(MI->getOperand(3).getImm())
1410 .addReg(MI->getOperand(4).getReg())
1411 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001412 .addReg(0));
Chris Lattneradd57492009-10-19 22:23:04 +00001413 return;
1414 }
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001415 case ARM::PICSTR:
1416 case ARM::PICSTRB:
1417 case ARM::PICSTRH:
1418 case ARM::PICLDR:
1419 case ARM::PICLDRB:
1420 case ARM::PICLDRH:
1421 case ARM::PICLDRSB:
1422 case ARM::PICLDRSH: {
Jim Grosbach218e22d2010-09-16 17:43:25 +00001423 // This is a pseudo op for a label + instruction sequence, which looks like:
1424 // LPC0:
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001425 // OP r0, [pc, r0]
Jim Grosbach218e22d2010-09-16 17:43:25 +00001426 // The LCP0 label is referenced by a constant pool entry in order to get
1427 // a PC-relative address at the ldr instruction.
1428
1429 // Emit the label.
Rafael Espindola58873562014-01-03 19:21:54 +00001430 OutStreamer.EmitLabel(getPICLabel(DL->getPrivateGlobalPrefix(),
Jim Grosbachaf5d6352010-09-18 00:05:05 +00001431 getFunctionNumber(), MI->getOperand(2).getImm(),
1432 OutContext));
Jim Grosbach218e22d2010-09-16 17:43:25 +00001433
1434 // Form and emit the load
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001435 unsigned Opcode;
1436 switch (MI->getOpcode()) {
1437 default:
1438 llvm_unreachable("Unexpected opcode!");
Jim Grosbach338de3e2010-10-27 23:12:14 +00001439 case ARM::PICSTR: Opcode = ARM::STRrs; break;
1440 case ARM::PICSTRB: Opcode = ARM::STRBrs; break;
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001441 case ARM::PICSTRH: Opcode = ARM::STRH; break;
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00001442 case ARM::PICLDR: Opcode = ARM::LDRrs; break;
Jim Grosbach5a7c7152010-10-27 00:19:44 +00001443 case ARM::PICLDRB: Opcode = ARM::LDRBrs; break;
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001444 case ARM::PICLDRH: Opcode = ARM::LDRH; break;
1445 case ARM::PICLDRSB: Opcode = ARM::LDRSB; break;
1446 case ARM::PICLDRSH: Opcode = ARM::LDRSH; break;
1447 }
David Woodhousee6c13e42014-01-28 23:12:42 +00001448 EmitToStreamer(OutStreamer, MCInstBuilder(Opcode)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001449 .addReg(MI->getOperand(0).getReg())
1450 .addReg(ARM::PC)
1451 .addReg(MI->getOperand(1).getReg())
1452 .addImm(0)
1453 // Add predicate operands.
1454 .addImm(MI->getOperand(3).getImm())
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001455 .addReg(MI->getOperand(4).getReg()));
Jim Grosbach218e22d2010-09-16 17:43:25 +00001456
1457 return;
1458 }
Jim Grosbachc8e2e9d2010-09-30 19:53:58 +00001459 case ARM::CONSTPOOL_ENTRY: {
Chris Lattner186c6b02009-10-19 22:33:05 +00001460 /// CONSTPOOL_ENTRY - This instruction represents a floating constant pool
1461 /// in the function. The first operand is the ID# for this instruction, the
1462 /// second is the index into the MachineConstantPool that this is, the third
1463 /// is the size in bytes of this constant pool entry.
Jakob Stoklund Olesen2e05db22011-12-06 01:43:02 +00001464 /// The required alignment is specified on the basic block holding this MI.
Chris Lattner186c6b02009-10-19 22:33:05 +00001465 unsigned LabelId = (unsigned)MI->getOperand(0).getImm();
1466 unsigned CPIdx = (unsigned)MI->getOperand(1).getIndex();
1467
Jim Grosbach4b63d2a2012-05-18 19:12:01 +00001468 // If this is the first entry of the pool, mark it.
1469 if (!InConstantPool) {
1470 OutStreamer.EmitDataRegion(MCDR_DataRegion);
1471 InConstantPool = true;
1472 }
1473
Chris Lattnerc55ea3f2010-01-23 07:00:21 +00001474 OutStreamer.EmitLabel(GetCPISymbol(LabelId));
Chris Lattner186c6b02009-10-19 22:33:05 +00001475
1476 const MachineConstantPoolEntry &MCPE = MCP->getConstants()[CPIdx];
1477 if (MCPE.isMachineConstantPoolEntry())
1478 EmitMachineConstantPoolValue(MCPE.Val.MachineCPVal);
1479 else
1480 EmitGlobalConstant(MCPE.Val.ConstVal);
Chris Lattner186c6b02009-10-19 22:33:05 +00001481 return;
1482 }
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001483 case ARM::t2BR_JT: {
1484 // Lower and emit the instruction itself, then the jump table following it.
David Woodhousee6c13e42014-01-28 23:12:42 +00001485 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tMOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001486 .addReg(ARM::PC)
1487 .addReg(MI->getOperand(0).getReg())
1488 // Add predicate operands.
1489 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001490 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001491
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001492 // Output the data for the jump table itself
1493 EmitJump2Table(MI);
1494 return;
1495 }
1496 case ARM::t2TBB_JT: {
1497 // Lower and emit the instruction itself, then the jump table following it.
David Woodhousee6c13e42014-01-28 23:12:42 +00001498 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::t2TBB)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001499 .addReg(ARM::PC)
1500 .addReg(MI->getOperand(0).getReg())
1501 // Add predicate operands.
1502 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001503 .addReg(0));
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001504
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001505 // Output the data for the jump table itself
1506 EmitJump2Table(MI);
1507 // Make sure the next instruction is 2-byte aligned.
1508 EmitAlignment(1);
1509 return;
1510 }
1511 case ARM::t2TBH_JT: {
1512 // Lower and emit the instruction itself, then the jump table following it.
David Woodhousee6c13e42014-01-28 23:12:42 +00001513 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::t2TBH)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001514 .addReg(ARM::PC)
1515 .addReg(MI->getOperand(0).getReg())
1516 // Add predicate operands.
1517 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001518 .addReg(0));
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001519
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001520 // Output the data for the jump table itself
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001521 EmitJump2Table(MI);
1522 return;
1523 }
Jim Grosbach58bc36a2010-11-29 19:32:47 +00001524 case ARM::tBR_JTr:
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001525 case ARM::BR_JTr: {
1526 // Lower and emit the instruction itself, then the jump table following it.
1527 // mov pc, target
1528 MCInst TmpInst;
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001529 unsigned Opc = MI->getOpcode() == ARM::BR_JTr ?
Jim Grosbache9cc9012011-06-30 23:38:17 +00001530 ARM::MOVr : ARM::tMOVr;
Jim Grosbach58bc36a2010-11-29 19:32:47 +00001531 TmpInst.setOpcode(Opc);
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001532 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1533 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1534 // Add predicate operands.
1535 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1536 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001537 // Add 's' bit operand (always reg0 for this)
1538 if (Opc == ARM::MOVr)
1539 TmpInst.addOperand(MCOperand::CreateReg(0));
David Woodhousee6c13e42014-01-28 23:12:42 +00001540 EmitToStreamer(OutStreamer, TmpInst);
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001541
Jim Grosbach58bc36a2010-11-29 19:32:47 +00001542 // Make sure the Thumb jump table is 4-byte aligned.
Jim Grosbache9cc9012011-06-30 23:38:17 +00001543 if (Opc == ARM::tMOVr)
Jim Grosbach58bc36a2010-11-29 19:32:47 +00001544 EmitAlignment(2);
1545
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001546 // Output the data for the jump table itself
1547 EmitJumpTable(MI);
1548 return;
1549 }
1550 case ARM::BR_JTm: {
1551 // Lower and emit the instruction itself, then the jump table following it.
1552 // ldr pc, target
1553 MCInst TmpInst;
1554 if (MI->getOperand(1).getReg() == 0) {
1555 // literal offset
1556 TmpInst.setOpcode(ARM::LDRi12);
1557 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1558 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1559 TmpInst.addOperand(MCOperand::CreateImm(MI->getOperand(2).getImm()));
1560 } else {
1561 TmpInst.setOpcode(ARM::LDRrs);
1562 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1563 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1564 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
1565 TmpInst.addOperand(MCOperand::CreateImm(0));
1566 }
1567 // Add predicate operands.
1568 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1569 TmpInst.addOperand(MCOperand::CreateReg(0));
David Woodhousee6c13e42014-01-28 23:12:42 +00001570 EmitToStreamer(OutStreamer, TmpInst);
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001571
1572 // Output the data for the jump table itself
Jim Grosbach284eebc2010-09-22 17:39:48 +00001573 EmitJumpTable(MI);
1574 return;
1575 }
Jim Grosbach08c562b2010-11-17 21:05:55 +00001576 case ARM::BR_JTadd: {
1577 // Lower and emit the instruction itself, then the jump table following it.
1578 // add pc, target, idx
David Woodhousee6c13e42014-01-28 23:12:42 +00001579 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::ADDrr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001580 .addReg(ARM::PC)
1581 .addReg(MI->getOperand(0).getReg())
1582 .addReg(MI->getOperand(1).getReg())
1583 // Add predicate operands.
1584 .addImm(ARMCC::AL)
1585 .addReg(0)
1586 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001587 .addReg(0));
Jim Grosbach08c562b2010-11-17 21:05:55 +00001588
1589 // Output the data for the jump table itself
1590 EmitJumpTable(MI);
1591 return;
1592 }
Jim Grosbach85030542010-09-23 18:05:37 +00001593 case ARM::TRAP: {
1594 // Non-Darwin binutils don't yet support the "trap" mnemonic.
1595 // FIXME: Remove this special case when they do.
Tim Northoverd6a729b2014-01-06 14:28:05 +00001596 if (!Subtarget->isTargetMachO()) {
Jim Grosbachfae83052010-10-01 23:21:38 +00001597 //.long 0xe7ffdefe @ trap
Jim Grosbach7d348372010-09-23 19:42:17 +00001598 uint32_t Val = 0xe7ffdefeUL;
Jim Grosbach85030542010-09-23 18:05:37 +00001599 OutStreamer.AddComment("trap");
1600 OutStreamer.EmitIntValue(Val, 4);
1601 return;
1602 }
1603 break;
1604 }
Eli Bendersky2e2ce492013-01-30 16:30:19 +00001605 case ARM::TRAPNaCl: {
1606 //.long 0xe7fedef0 @ trap
1607 uint32_t Val = 0xe7fedef0UL;
1608 OutStreamer.AddComment("trap");
1609 OutStreamer.EmitIntValue(Val, 4);
1610 return;
1611 }
Jim Grosbach85030542010-09-23 18:05:37 +00001612 case ARM::tTRAP: {
1613 // Non-Darwin binutils don't yet support the "trap" mnemonic.
1614 // FIXME: Remove this special case when they do.
Tim Northoverd6a729b2014-01-06 14:28:05 +00001615 if (!Subtarget->isTargetMachO()) {
Jim Grosbachfae83052010-10-01 23:21:38 +00001616 //.short 57086 @ trap
Benjamin Kramere38495d2010-09-23 18:57:26 +00001617 uint16_t Val = 0xdefe;
Jim Grosbach85030542010-09-23 18:05:37 +00001618 OutStreamer.AddComment("trap");
1619 OutStreamer.EmitIntValue(Val, 2);
1620 return;
1621 }
1622 break;
1623 }
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001624 case ARM::t2Int_eh_sjlj_setjmp:
1625 case ARM::t2Int_eh_sjlj_setjmp_nofp:
Jim Grosbachc8e2e9d2010-09-30 19:53:58 +00001626 case ARM::tInt_eh_sjlj_setjmp: {
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001627 // Two incoming args: GPR:$src, GPR:$val
1628 // mov $val, pc
1629 // adds $val, #7
1630 // str $val, [$src, #4]
1631 // movs r0, #0
1632 // b 1f
1633 // movs r0, #1
1634 // 1:
1635 unsigned SrcReg = MI->getOperand(0).getReg();
1636 unsigned ValReg = MI->getOperand(1).getReg();
1637 MCSymbol *Label = GetARMSJLJEHLabel();
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001638 OutStreamer.AddComment("eh_setjmp begin");
David Woodhousee6c13e42014-01-28 23:12:42 +00001639 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tMOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001640 .addReg(ValReg)
1641 .addReg(ARM::PC)
Jim Grosbachb98ab912011-06-30 22:10:46 +00001642 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001643 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001644 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001645
David Woodhousee6c13e42014-01-28 23:12:42 +00001646 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tADDi3)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001647 .addReg(ValReg)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001648 // 's' bit operand
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001649 .addReg(ARM::CPSR)
1650 .addReg(ValReg)
1651 .addImm(7)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001652 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001653 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001654 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001655
David Woodhousee6c13e42014-01-28 23:12:42 +00001656 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tSTRi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001657 .addReg(ValReg)
1658 .addReg(SrcReg)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001659 // The offset immediate is #4. The operand value is scaled by 4 for the
1660 // tSTR instruction.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001661 .addImm(1)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001662 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001663 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001664 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001665
David Woodhousee6c13e42014-01-28 23:12:42 +00001666 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tMOVi8)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001667 .addReg(ARM::R0)
1668 .addReg(ARM::CPSR)
1669 .addImm(0)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001670 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001671 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001672 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001673
1674 const MCExpr *SymbolExpr = MCSymbolRefExpr::Create(Label, OutContext);
David Woodhousee6c13e42014-01-28 23:12:42 +00001675 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tB)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001676 .addExpr(SymbolExpr)
1677 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001678 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001679
1680 OutStreamer.AddComment("eh_setjmp end");
David Woodhousee6c13e42014-01-28 23:12:42 +00001681 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tMOVi8)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001682 .addReg(ARM::R0)
1683 .addReg(ARM::CPSR)
1684 .addImm(1)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001685 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001686 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001687 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001688
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001689 OutStreamer.EmitLabel(Label);
1690 return;
1691 }
1692
Jim Grosbachc0aed712010-09-23 23:33:56 +00001693 case ARM::Int_eh_sjlj_setjmp_nofp:
Jim Grosbachc8e2e9d2010-09-30 19:53:58 +00001694 case ARM::Int_eh_sjlj_setjmp: {
Jim Grosbachc0aed712010-09-23 23:33:56 +00001695 // Two incoming args: GPR:$src, GPR:$val
1696 // add $val, pc, #8
1697 // str $val, [$src, #+4]
1698 // mov r0, #0
1699 // add pc, pc, #0
1700 // mov r0, #1
1701 unsigned SrcReg = MI->getOperand(0).getReg();
1702 unsigned ValReg = MI->getOperand(1).getReg();
1703
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001704 OutStreamer.AddComment("eh_setjmp begin");
David Woodhousee6c13e42014-01-28 23:12:42 +00001705 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::ADDri)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001706 .addReg(ValReg)
1707 .addReg(ARM::PC)
1708 .addImm(8)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001709 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001710 .addImm(ARMCC::AL)
1711 .addReg(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001712 // 's' bit operand (always reg0 for this).
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001713 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001714
David Woodhousee6c13e42014-01-28 23:12:42 +00001715 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::STRi12)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001716 .addReg(ValReg)
1717 .addReg(SrcReg)
1718 .addImm(4)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001719 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001720 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001721 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001722
David Woodhousee6c13e42014-01-28 23:12:42 +00001723 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::MOVi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001724 .addReg(ARM::R0)
1725 .addImm(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001726 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001727 .addImm(ARMCC::AL)
1728 .addReg(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001729 // 's' bit operand (always reg0 for this).
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001730 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001731
David Woodhousee6c13e42014-01-28 23:12:42 +00001732 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::ADDri)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001733 .addReg(ARM::PC)
1734 .addReg(ARM::PC)
1735 .addImm(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001736 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001737 .addImm(ARMCC::AL)
1738 .addReg(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001739 // 's' bit operand (always reg0 for this).
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001740 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001741
1742 OutStreamer.AddComment("eh_setjmp end");
David Woodhousee6c13e42014-01-28 23:12:42 +00001743 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::MOVi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001744 .addReg(ARM::R0)
1745 .addImm(1)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001746 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001747 .addImm(ARMCC::AL)
1748 .addReg(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001749 // 's' bit operand (always reg0 for this).
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001750 .addReg(0));
Jim Grosbachc0aed712010-09-23 23:33:56 +00001751 return;
1752 }
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001753 case ARM::Int_eh_sjlj_longjmp: {
1754 // ldr sp, [$src, #8]
1755 // ldr $scratch, [$src, #4]
1756 // ldr r7, [$src]
1757 // bx $scratch
1758 unsigned SrcReg = MI->getOperand(0).getReg();
1759 unsigned ScratchReg = MI->getOperand(1).getReg();
David Woodhousee6c13e42014-01-28 23:12:42 +00001760 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::LDRi12)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001761 .addReg(ARM::SP)
1762 .addReg(SrcReg)
1763 .addImm(8)
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001764 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001765 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001766 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001767
David Woodhousee6c13e42014-01-28 23:12:42 +00001768 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::LDRi12)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001769 .addReg(ScratchReg)
1770 .addReg(SrcReg)
1771 .addImm(4)
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001772 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001773 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001774 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001775
David Woodhousee6c13e42014-01-28 23:12:42 +00001776 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::LDRi12)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001777 .addReg(ARM::R7)
1778 .addReg(SrcReg)
1779 .addImm(0)
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001780 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001781 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001782 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001783
David Woodhousee6c13e42014-01-28 23:12:42 +00001784 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::BX)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001785 .addReg(ScratchReg)
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001786 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001787 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001788 .addReg(0));
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001789 return;
1790 }
Jim Grosbach175d6412010-09-27 22:28:11 +00001791 case ARM::tInt_eh_sjlj_longjmp: {
1792 // ldr $scratch, [$src, #8]
1793 // mov sp, $scratch
1794 // ldr $scratch, [$src, #4]
1795 // ldr r7, [$src]
1796 // bx $scratch
1797 unsigned SrcReg = MI->getOperand(0).getReg();
1798 unsigned ScratchReg = MI->getOperand(1).getReg();
David Woodhousee6c13e42014-01-28 23:12:42 +00001799 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tLDRi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001800 .addReg(ScratchReg)
1801 .addReg(SrcReg)
Jim Grosbach175d6412010-09-27 22:28:11 +00001802 // The offset immediate is #8. The operand value is scaled by 4 for the
Bill Wendling092a7bd2010-12-14 03:36:38 +00001803 // tLDR instruction.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001804 .addImm(2)
Jim Grosbach175d6412010-09-27 22:28:11 +00001805 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001806 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001807 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001808
David Woodhousee6c13e42014-01-28 23:12:42 +00001809 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tMOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001810 .addReg(ARM::SP)
1811 .addReg(ScratchReg)
Jim Grosbach175d6412010-09-27 22:28:11 +00001812 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001813 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001814 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001815
David Woodhousee6c13e42014-01-28 23:12:42 +00001816 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tLDRi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001817 .addReg(ScratchReg)
1818 .addReg(SrcReg)
1819 .addImm(1)
Jim Grosbach175d6412010-09-27 22:28:11 +00001820 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001821 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001822 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001823
David Woodhousee6c13e42014-01-28 23:12:42 +00001824 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tLDRi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001825 .addReg(ARM::R7)
1826 .addReg(SrcReg)
1827 .addImm(0)
Jim Grosbach175d6412010-09-27 22:28:11 +00001828 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001829 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001830 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001831
David Woodhousee6c13e42014-01-28 23:12:42 +00001832 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tBX)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001833 .addReg(ScratchReg)
Jim Grosbach175d6412010-09-27 22:28:11 +00001834 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001835 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001836 .addReg(0));
Jim Grosbach175d6412010-09-27 22:28:11 +00001837 return;
1838 }
Chris Lattner71eb0772009-10-19 20:20:46 +00001839 }
Jim Grosbach8ee5cd92010-09-02 01:02:06 +00001840
Chris Lattner71eb0772009-10-19 20:20:46 +00001841 MCInst TmpInst;
Chris Lattnerde16ca82010-11-14 21:00:02 +00001842 LowerARMMachineInstrToMCInst(MI, TmpInst, *this);
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001843
David Woodhousee6c13e42014-01-28 23:12:42 +00001844 EmitToStreamer(OutStreamer, TmpInst);
Chris Lattner71eb0772009-10-19 20:20:46 +00001845}
Daniel Dunbarf0b3d152009-10-20 05:15:36 +00001846
1847//===----------------------------------------------------------------------===//
1848// Target Registry Stuff
1849//===----------------------------------------------------------------------===//
1850
Daniel Dunbarf0b3d152009-10-20 05:15:36 +00001851// Force static initialization.
1852extern "C" void LLVMInitializeARMAsmPrinter() {
Christian Pirkerdc9ff752014-04-01 15:19:30 +00001853 RegisterAsmPrinter<ARMAsmPrinter> X(TheARMLETarget);
1854 RegisterAsmPrinter<ARMAsmPrinter> Y(TheARMBETarget);
1855 RegisterAsmPrinter<ARMAsmPrinter> A(TheThumbLETarget);
1856 RegisterAsmPrinter<ARMAsmPrinter> B(TheThumbBETarget);
Daniel Dunbarf0b3d152009-10-20 05:15:36 +00001857}