blob: e81e656da6c637c3f381b4a746ebbb315af4ab2b [file] [log] [blame]
Valery Pykhtine330cfa2016-09-20 10:41:16 +00001//===-- VOP3Instructions.td - Vector Instruction Defintions ---------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
10//===----------------------------------------------------------------------===//
11// VOP3 Classes
12//===----------------------------------------------------------------------===//
13
14class getVOP3ModPat<VOPProfile P, SDPatternOperator node> {
Sam Kolton4685b70a2017-07-18 14:23:26 +000015 dag src0 = !if(P.HasOMod,
16 (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers, i1:$clamp, i32:$omod),
17 (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers, i1:$clamp));
18
Valery Pykhtine330cfa2016-09-20 10:41:16 +000019 list<dag> ret3 = [(set P.DstVT:$vdst,
Sam Kolton4685b70a2017-07-18 14:23:26 +000020 (node (P.Src0VT src0),
Valery Pykhtine330cfa2016-09-20 10:41:16 +000021 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers)),
22 (P.Src2VT (VOP3Mods P.Src2VT:$src2, i32:$src2_modifiers))))];
23
24 list<dag> ret2 = [(set P.DstVT:$vdst,
Sam Kolton4685b70a2017-07-18 14:23:26 +000025 (node (P.Src0VT src0),
Valery Pykhtine330cfa2016-09-20 10:41:16 +000026 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))];
27
28 list<dag> ret1 = [(set P.DstVT:$vdst,
Sam Kolton4685b70a2017-07-18 14:23:26 +000029 (node (P.Src0VT src0)))];
Valery Pykhtine330cfa2016-09-20 10:41:16 +000030
31 list<dag> ret = !if(!eq(P.NumSrcArgs, 3), ret3,
32 !if(!eq(P.NumSrcArgs, 2), ret2,
33 ret1));
34}
35
Matt Arsenault9be7b0d2017-02-27 18:49:11 +000036class getVOP3PModPat<VOPProfile P, SDPatternOperator node> {
37 list<dag> ret3 = [(set P.DstVT:$vdst,
38 (node (P.Src0VT !if(P.HasClamp, (VOP3PMods0 P.Src0VT:$src0, i32:$src0_modifiers, i1:$clamp),
39 (VOP3PMods P.Src0VT:$src0, i32:$src0_modifiers))),
40 (P.Src1VT (VOP3PMods P.Src1VT:$src1, i32:$src1_modifiers)),
41 (P.Src2VT (VOP3PMods P.Src2VT:$src2, i32:$src2_modifiers))))];
42
43 list<dag> ret2 = [(set P.DstVT:$vdst,
44 (node !if(P.HasClamp, (P.Src0VT (VOP3PMods0 P.Src0VT:$src0, i32:$src0_modifiers, i1:$clamp)),
45 (P.Src0VT (VOP3PMods P.Src0VT:$src0, i32:$src0_modifiers))),
46 (P.Src1VT (VOP3PMods P.Src1VT:$src1, i32:$src1_modifiers))))];
47
48 list<dag> ret1 = [(set P.DstVT:$vdst,
49 (node (P.Src0VT (VOP3PMods0 P.Src0VT:$src0, i32:$src0_modifiers, i1:$clamp))))];
50
51 list<dag> ret = !if(!eq(P.NumSrcArgs, 3), ret3,
52 !if(!eq(P.NumSrcArgs, 2), ret2,
53 ret1));
54}
55
Dmitry Preobrazhenskyabf28392017-07-21 13:54:11 +000056class getVOP3OpSelPat<VOPProfile P, SDPatternOperator node> {
57 list<dag> ret3 = [(set P.DstVT:$vdst,
58 (node (P.Src0VT !if(P.HasClamp, (VOP3OpSel0 P.Src0VT:$src0, i32:$src0_modifiers, i1:$clamp),
59 (VOP3OpSel P.Src0VT:$src0, i32:$src0_modifiers))),
60 (P.Src1VT (VOP3OpSel P.Src1VT:$src1, i32:$src1_modifiers)),
61 (P.Src2VT (VOP3OpSel P.Src2VT:$src2, i32:$src2_modifiers))))];
62
63 list<dag> ret2 = [(set P.DstVT:$vdst,
64 (node !if(P.HasClamp, (P.Src0VT (VOP3OpSel0 P.Src0VT:$src0, i32:$src0_modifiers, i1:$clamp)),
65 (P.Src0VT (VOP3OpSel P.Src0VT:$src0, i32:$src0_modifiers))),
66 (P.Src1VT (VOP3OpSel P.Src1VT:$src1, i32:$src1_modifiers))))];
67
68 list<dag> ret1 = [(set P.DstVT:$vdst,
69 (node (P.Src0VT (VOP3OpSel0 P.Src0VT:$src0, i32:$src0_modifiers, i1:$clamp))))];
70
71 list<dag> ret = !if(!eq(P.NumSrcArgs, 3), ret3,
72 !if(!eq(P.NumSrcArgs, 2), ret2,
73 ret1));
74}
75
76class getVOP3OpSelModPat<VOPProfile P, SDPatternOperator node> {
77 list<dag> ret3 = [(set P.DstVT:$vdst,
78 (node (P.Src0VT !if(P.HasClamp, (VOP3OpSelMods0 P.Src0VT:$src0, i32:$src0_modifiers, i1:$clamp),
79 (VOP3OpSelMods P.Src0VT:$src0, i32:$src0_modifiers))),
80 (P.Src1VT (VOP3OpSelMods P.Src1VT:$src1, i32:$src1_modifiers)),
81 (P.Src2VT (VOP3OpSelMods P.Src2VT:$src2, i32:$src2_modifiers))))];
82
83 list<dag> ret2 = [(set P.DstVT:$vdst,
84 (node !if(P.HasClamp, (P.Src0VT (VOP3OpSelMods0 P.Src0VT:$src0, i32:$src0_modifiers, i1:$clamp)),
85 (P.Src0VT (VOP3OpSelMods P.Src0VT:$src0, i32:$src0_modifiers))),
86 (P.Src1VT (VOP3OpSelMods P.Src1VT:$src1, i32:$src1_modifiers))))];
87
88 list<dag> ret1 = [(set P.DstVT:$vdst,
89 (node (P.Src0VT (VOP3OpSelMods0 P.Src0VT:$src0, i32:$src0_modifiers, i1:$clamp))))];
90
91 list<dag> ret = !if(!eq(P.NumSrcArgs, 3), ret3,
92 !if(!eq(P.NumSrcArgs, 2), ret2,
93 ret1));
94}
95
Valery Pykhtine330cfa2016-09-20 10:41:16 +000096class getVOP3Pat<VOPProfile P, SDPatternOperator node> {
97 list<dag> ret3 = [(set P.DstVT:$vdst, (node P.Src0VT:$src0, P.Src1VT:$src1, P.Src2VT:$src2))];
98 list<dag> ret2 = [(set P.DstVT:$vdst, (node P.Src0VT:$src0, P.Src1VT:$src1))];
99 list<dag> ret1 = [(set P.DstVT:$vdst, (node P.Src0VT:$src0))];
100 list<dag> ret = !if(!eq(P.NumSrcArgs, 3), ret3,
101 !if(!eq(P.NumSrcArgs, 2), ret2,
102 ret1));
103}
104
105class VOP3Inst<string OpName, VOPProfile P, SDPatternOperator node = null_frag, bit VOP3Only = 0> :
Valery Pykhtin355103f2016-09-23 09:08:07 +0000106 VOP3_Pseudo<OpName, P,
Valery Pykhtine330cfa2016-09-20 10:41:16 +0000107 !if(P.HasModifiers, getVOP3ModPat<P, node>.ret, getVOP3Pat<P, node>.ret),
108 VOP3Only>;
109
Dmitry Preobrazhenskyabf28392017-07-21 13:54:11 +0000110class VOP3OpSelInst<string OpName, VOPProfile P, SDPatternOperator node = null_frag> :
111 VOP3_Pseudo<OpName, P,
112 !if(isFloatType<P.Src0VT>.ret,
113 getVOP3OpSelModPat<P, node>.ret,
114 getVOP3OpSelPat<P, node>.ret),
115 1, 0, 1> {
116
117 let AsmMatchConverter = "cvtVOP3OpSel";
118}
119
Valery Pykhtine330cfa2016-09-20 10:41:16 +0000120// Special case for v_div_fmas_{f32|f64}, since it seems to be the
121// only VOP instruction that implicitly reads VCC.
122let Asm64 = " $vdst, $src0_modifiers, $src1_modifiers, $src2_modifiers$clamp$omod" in {
123def VOP_F32_F32_F32_F32_VCC : VOPProfile<[f32, f32, f32, f32]> {
124 let Outs64 = (outs DstRC.RegClass:$vdst);
125}
126def VOP_F64_F64_F64_F64_VCC : VOPProfile<[f64, f64, f64, f64]> {
127 let Outs64 = (outs DstRC.RegClass:$vdst);
128}
129}
130
131class getVOP3VCC<VOPProfile P, SDPatternOperator node> {
132 list<dag> ret =
133 [(set P.DstVT:$vdst,
134 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers, i1:$clamp, i32:$omod)),
135 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers)),
136 (P.Src2VT (VOP3Mods P.Src2VT:$src2, i32:$src2_modifiers)),
137 (i1 VCC)))];
138}
139
140class VOP3_Profile<VOPProfile P> : VOPProfile<P.ArgVT> {
141 // FIXME: Hack to stop printing _e64
142 let Outs64 = (outs DstRC.RegClass:$vdst);
143 let Asm64 = " " # P.Asm64;
144}
145
Dmitry Preobrazhenskyabf28392017-07-21 13:54:11 +0000146class VOP3OpSel_Profile<VOPProfile P> : VOP3_Profile<P> {
147 let HasClamp = 1;
148 let HasOpSel = 1;
149}
150
Valery Pykhtine330cfa2016-09-20 10:41:16 +0000151class VOP3b_Profile<ValueType vt> : VOPProfile<[vt, vt, vt, vt]> {
Matt Arsenault3b99f122017-01-19 06:04:12 +0000152 // v_div_scale_{f32|f64} do not support input modifiers.
153 let HasModifiers = 0;
Sam Kolton4685b70a2017-07-18 14:23:26 +0000154 let HasOMod = 0;
Valery Pykhtine330cfa2016-09-20 10:41:16 +0000155 let Outs64 = (outs DstRC:$vdst, SReg_64:$sdst);
Matt Arsenault3b99f122017-01-19 06:04:12 +0000156 let Asm64 = " $vdst, $sdst, $src0, $src1, $src2";
Valery Pykhtine330cfa2016-09-20 10:41:16 +0000157}
158
159def VOP3b_F32_I1_F32_F32_F32 : VOP3b_Profile<f32> {
160 // FIXME: Hack to stop printing _e64
161 let DstRC = RegisterOperand<VGPR_32>;
162}
163
164def VOP3b_F64_I1_F64_F64_F64 : VOP3b_Profile<f64> {
165 // FIXME: Hack to stop printing _e64
166 let DstRC = RegisterOperand<VReg_64>;
167}
168
Dmitry Preobrazhensky895d3772017-03-22 13:31:01 +0000169def VOP3b_I64_I1_I32_I32_I64 : VOPProfile<[i64, i32, i32, i64]> {
170 // FIXME: Hack to stop printing _e64
171 let DstRC = RegisterOperand<VReg_64>;
172
173 let Outs64 = (outs DstRC:$vdst, SReg_64:$sdst);
174 let Asm64 = " $vdst, $sdst, $src0, $src1, $src2";
175}
176
Valery Pykhtine330cfa2016-09-20 10:41:16 +0000177//===----------------------------------------------------------------------===//
Dmitry Preobrazhensky50805a02017-08-07 13:14:12 +0000178// VOP3 INTERP
179//===----------------------------------------------------------------------===//
180
181class VOP3Interp<string OpName, VOPProfile P> : VOP3_Pseudo<OpName, P> {
182 let AsmMatchConverter = "cvtVOP3Interp";
183}
184
185def VOP3_INTERP : VOPProfile<[f32, f32, i32, untyped]> {
186 let Ins64 = (ins Src0Mod:$src0_modifiers, VRegSrc_32:$src0,
187 Attr:$attr, AttrChan:$attrchan,
188 clampmod:$clamp, omod:$omod);
189
190 let Asm64 = "$vdst, $src0_modifiers, $attr$attrchan$clamp$omod";
191}
192
193def VOP3_INTERP_MOV : VOPProfile<[f32, i32, i32, untyped]> {
194 let Ins64 = (ins InterpSlot:$src0,
195 Attr:$attr, AttrChan:$attrchan,
196 clampmod:$clamp, omod:$omod);
197
198 let Asm64 = "$vdst, $src0, $attr$attrchan$clamp$omod";
199
200 let HasClamp = 1;
201}
202
203class getInterp16Asm <bit HasSrc2, bit HasOMod> {
204 string src2 = !if(HasSrc2, ", $src2_modifiers", "");
205 string omod = !if(HasOMod, "$omod", "");
206 string ret =
207 " $vdst, $src0_modifiers, $attr$attrchan"#src2#"$high$clamp"#omod;
208}
209
210class getInterp16Ins <bit HasSrc2, bit HasOMod,
211 Operand Src0Mod, Operand Src2Mod> {
212 dag ret = !if(HasSrc2,
213 !if(HasOMod,
214 (ins Src0Mod:$src0_modifiers, VRegSrc_32:$src0,
215 Attr:$attr, AttrChan:$attrchan,
216 Src2Mod:$src2_modifiers, VRegSrc_32:$src2,
217 highmod:$high, clampmod:$clamp, omod:$omod),
218 (ins Src0Mod:$src0_modifiers, VRegSrc_32:$src0,
219 Attr:$attr, AttrChan:$attrchan,
220 Src2Mod:$src2_modifiers, VRegSrc_32:$src2,
221 highmod:$high, clampmod:$clamp)
222 ),
223 (ins Src0Mod:$src0_modifiers, VRegSrc_32:$src0,
224 Attr:$attr, AttrChan:$attrchan,
225 highmod:$high, clampmod:$clamp, omod:$omod)
226 );
227}
228
229class VOP3_INTERP16 <list<ValueType> ArgVT> : VOPProfile<ArgVT> {
230
231 let HasOMod = !if(!eq(DstVT.Value, f16.Value), 0, 1);
232 let HasHigh = 1;
233
234 let Outs64 = (outs VGPR_32:$vdst);
235 let Ins64 = getInterp16Ins<HasSrc2, HasOMod, Src0Mod, Src2Mod>.ret;
236 let Asm64 = getInterp16Asm<HasSrc2, HasOMod>.ret;
237}
238
239//===----------------------------------------------------------------------===//
Valery Pykhtine330cfa2016-09-20 10:41:16 +0000240// VOP3 Instructions
241//===----------------------------------------------------------------------===//
242
243let isCommutable = 1 in {
244
245def V_MAD_LEGACY_F32 : VOP3Inst <"v_mad_legacy_f32", VOP3_Profile<VOP_F32_F32_F32_F32>>;
246def V_MAD_F32 : VOP3Inst <"v_mad_f32", VOP3_Profile<VOP_F32_F32_F32_F32>, fmad>;
247def V_MAD_I32_I24 : VOP3Inst <"v_mad_i32_i24", VOP3_Profile<VOP_I32_I32_I32_I32>, AMDGPUmad_i24>;
248def V_MAD_U32_U24 : VOP3Inst <"v_mad_u32_u24", VOP3_Profile<VOP_I32_I32_I32_I32>, AMDGPUmad_u24>;
249def V_FMA_F32 : VOP3Inst <"v_fma_f32", VOP3_Profile<VOP_F32_F32_F32_F32>, fma>;
250def V_FMA_F64 : VOP3Inst <"v_fma_f64", VOP3_Profile<VOP_F64_F64_F64_F64>, fma>;
251def V_LERP_U8 : VOP3Inst <"v_lerp_u8", VOP3_Profile<VOP_I32_I32_I32_I32>, int_amdgcn_lerp>;
252
253let SchedRW = [WriteDoubleAdd] in {
254def V_ADD_F64 : VOP3Inst <"v_add_f64", VOP3_Profile<VOP_F64_F64_F64>, fadd, 1>;
255def V_MUL_F64 : VOP3Inst <"v_mul_f64", VOP3_Profile<VOP_F64_F64_F64>, fmul, 1>;
256def V_MIN_F64 : VOP3Inst <"v_min_f64", VOP3_Profile<VOP_F64_F64_F64>, fminnum, 1>;
257def V_MAX_F64 : VOP3Inst <"v_max_f64", VOP3_Profile<VOP_F64_F64_F64>, fmaxnum, 1>;
258} // End SchedRW = [WriteDoubleAdd]
259
260let SchedRW = [WriteQuarterRate32] in {
261def V_MUL_LO_U32 : VOP3Inst <"v_mul_lo_u32", VOP3_Profile<VOP_I32_I32_I32>>;
262def V_MUL_HI_U32 : VOP3Inst <"v_mul_hi_u32", VOP3_Profile<VOP_I32_I32_I32>, mulhu>;
263def V_MUL_LO_I32 : VOP3Inst <"v_mul_lo_i32", VOP3_Profile<VOP_I32_I32_I32>>;
264def V_MUL_HI_I32 : VOP3Inst <"v_mul_hi_i32", VOP3_Profile<VOP_I32_I32_I32>, mulhs>;
265} // End SchedRW = [WriteQuarterRate32]
266
267let Uses = [VCC, EXEC] in {
268// v_div_fmas_f32:
269// result = src0 * src1 + src2
270// if (vcc)
271// result *= 2^32
272//
Valery Pykhtin355103f2016-09-23 09:08:07 +0000273def V_DIV_FMAS_F32 : VOP3_Pseudo <"v_div_fmas_f32", VOP_F32_F32_F32_F32_VCC,
Valery Pykhtine330cfa2016-09-20 10:41:16 +0000274 getVOP3VCC<VOP_F32_F32_F32_F32_VCC, AMDGPUdiv_fmas>.ret> {
275 let SchedRW = [WriteFloatFMA];
276}
277// v_div_fmas_f64:
278// result = src0 * src1 + src2
279// if (vcc)
280// result *= 2^64
281//
Valery Pykhtin355103f2016-09-23 09:08:07 +0000282def V_DIV_FMAS_F64 : VOP3_Pseudo <"v_div_fmas_f64", VOP_F64_F64_F64_F64_VCC,
Valery Pykhtine330cfa2016-09-20 10:41:16 +0000283 getVOP3VCC<VOP_F64_F64_F64_F64_VCC, AMDGPUdiv_fmas>.ret> {
284 let SchedRW = [WriteDouble];
285}
286} // End Uses = [VCC, EXEC]
287
288} // End isCommutable = 1
289
290def V_CUBEID_F32 : VOP3Inst <"v_cubeid_f32", VOP3_Profile<VOP_F32_F32_F32_F32>, int_amdgcn_cubeid>;
291def V_CUBESC_F32 : VOP3Inst <"v_cubesc_f32", VOP3_Profile<VOP_F32_F32_F32_F32>, int_amdgcn_cubesc>;
292def V_CUBETC_F32 : VOP3Inst <"v_cubetc_f32", VOP3_Profile<VOP_F32_F32_F32_F32>, int_amdgcn_cubetc>;
293def V_CUBEMA_F32 : VOP3Inst <"v_cubema_f32", VOP3_Profile<VOP_F32_F32_F32_F32>, int_amdgcn_cubema>;
294def V_BFE_U32 : VOP3Inst <"v_bfe_u32", VOP3_Profile<VOP_I32_I32_I32_I32>, AMDGPUbfe_u32>;
295def V_BFE_I32 : VOP3Inst <"v_bfe_i32", VOP3_Profile<VOP_I32_I32_I32_I32>, AMDGPUbfe_i32>;
296def V_BFI_B32 : VOP3Inst <"v_bfi_b32", VOP3_Profile<VOP_I32_I32_I32_I32>, AMDGPUbfi>;
Stanislav Mekhanoshin1a61ab812017-06-09 19:03:00 +0000297def V_ALIGNBIT_B32 : VOP3Inst <"v_alignbit_b32", VOP3_Profile<VOP_I32_I32_I32_I32>, int_amdgcn_alignbit>;
298def V_ALIGNBYTE_B32 : VOP3Inst <"v_alignbyte_b32", VOP3_Profile<VOP_I32_I32_I32_I32>, int_amdgcn_alignbyte>;
Valery Pykhtine330cfa2016-09-20 10:41:16 +0000299def V_MIN3_F32 : VOP3Inst <"v_min3_f32", VOP3_Profile<VOP_F32_F32_F32_F32>, AMDGPUfmin3>;
300def V_MIN3_I32 : VOP3Inst <"v_min3_i32", VOP3_Profile<VOP_I32_I32_I32_I32>, AMDGPUsmin3>;
301def V_MIN3_U32 : VOP3Inst <"v_min3_u32", VOP3_Profile<VOP_I32_I32_I32_I32>, AMDGPUumin3>;
302def V_MAX3_F32 : VOP3Inst <"v_max3_f32", VOP3_Profile<VOP_F32_F32_F32_F32>, AMDGPUfmax3>;
303def V_MAX3_I32 : VOP3Inst <"v_max3_i32", VOP3_Profile<VOP_I32_I32_I32_I32>, AMDGPUsmax3>;
304def V_MAX3_U32 : VOP3Inst <"v_max3_u32", VOP3_Profile<VOP_I32_I32_I32_I32>, AMDGPUumax3>;
305def V_MED3_F32 : VOP3Inst <"v_med3_f32", VOP3_Profile<VOP_F32_F32_F32_F32>, AMDGPUfmed3>;
306def V_MED3_I32 : VOP3Inst <"v_med3_i32", VOP3_Profile<VOP_I32_I32_I32_I32>, AMDGPUsmed3>;
307def V_MED3_U32 : VOP3Inst <"v_med3_u32", VOP3_Profile<VOP_I32_I32_I32_I32>, AMDGPUumed3>;
308def V_SAD_U8 : VOP3Inst <"v_sad_u8", VOP3_Profile<VOP_I32_I32_I32_I32>, int_amdgcn_sad_u8>;
309def V_SAD_HI_U8 : VOP3Inst <"v_sad_hi_u8", VOP3_Profile<VOP_I32_I32_I32_I32>, int_amdgcn_sad_hi_u8>;
310def V_SAD_U16 : VOP3Inst <"v_sad_u16", VOP3_Profile<VOP_I32_I32_I32_I32>, int_amdgcn_sad_u16>;
311def V_SAD_U32 : VOP3Inst <"v_sad_u32", VOP3_Profile<VOP_I32_I32_I32_I32>>;
312def V_CVT_PK_U8_F32 : VOP3Inst<"v_cvt_pk_u8_f32", VOP3_Profile<VOP_I32_F32_I32_I32>, int_amdgcn_cvt_pk_u8_f32>;
313def V_DIV_FIXUP_F32 : VOP3Inst <"v_div_fixup_f32", VOP3_Profile<VOP_F32_F32_F32_F32>, AMDGPUdiv_fixup>;
314
315let SchedRW = [WriteDoubleAdd] in {
316def V_DIV_FIXUP_F64 : VOP3Inst <"v_div_fixup_f64", VOP3_Profile<VOP_F64_F64_F64_F64>, AMDGPUdiv_fixup>;
317def V_LDEXP_F64 : VOP3Inst <"v_ldexp_f64", VOP3_Profile<VOP_F64_F64_I32>, AMDGPUldexp, 1>;
318} // End SchedRW = [WriteDoubleAdd]
319
Valery Pykhtin355103f2016-09-23 09:08:07 +0000320def V_DIV_SCALE_F32 : VOP3_Pseudo <"v_div_scale_f32", VOP3b_F32_I1_F32_F32_F32, [], 1> {
Valery Pykhtine330cfa2016-09-20 10:41:16 +0000321 let SchedRW = [WriteFloatFMA, WriteSALU];
Matt Arsenault81da1142016-11-15 00:05:42 +0000322 let hasExtraSrcRegAllocReq = 1;
Matt Arsenault3b99f122017-01-19 06:04:12 +0000323 let AsmMatchConverter = "";
Valery Pykhtine330cfa2016-09-20 10:41:16 +0000324}
325
326// Double precision division pre-scale.
Valery Pykhtin355103f2016-09-23 09:08:07 +0000327def V_DIV_SCALE_F64 : VOP3_Pseudo <"v_div_scale_f64", VOP3b_F64_I1_F64_F64_F64, [], 1> {
Valery Pykhtine330cfa2016-09-20 10:41:16 +0000328 let SchedRW = [WriteDouble, WriteSALU];
Matt Arsenault81da1142016-11-15 00:05:42 +0000329 let hasExtraSrcRegAllocReq = 1;
Matt Arsenault3b99f122017-01-19 06:04:12 +0000330 let AsmMatchConverter = "";
Valery Pykhtine330cfa2016-09-20 10:41:16 +0000331}
332
333def V_MSAD_U8 : VOP3Inst <"v_msad_u8", VOP3_Profile<VOP_I32_I32_I32_I32>, int_amdgcn_msad_u8>;
Mark Searlese5c78322017-06-08 18:21:19 +0000334
335let Constraints = "@earlyclobber $vdst" in {
Valery Pykhtine330cfa2016-09-20 10:41:16 +0000336def V_MQSAD_PK_U16_U8 : VOP3Inst <"v_mqsad_pk_u16_u8", VOP3_Profile<VOP_I64_I64_I32_I64>, int_amdgcn_mqsad_pk_u16_u8>;
Mark Searlese5c78322017-06-08 18:21:19 +0000337} // End Constraints = "@earlyclobber $vdst"
Valery Pykhtine330cfa2016-09-20 10:41:16 +0000338
339def V_TRIG_PREOP_F64 : VOP3Inst <"v_trig_preop_f64", VOP3_Profile<VOP_F64_F64_I32>, AMDGPUtrig_preop> {
340 let SchedRW = [WriteDouble];
341}
342
343// These instructions only exist on SI and CI
344let SubtargetPredicate = isSICI in {
345def V_LSHL_B64 : VOP3Inst <"v_lshl_b64", VOP3_Profile<VOP_I64_I64_I32>>;
346def V_LSHR_B64 : VOP3Inst <"v_lshr_b64", VOP3_Profile<VOP_I64_I64_I32>>;
347def V_ASHR_I64 : VOP3Inst <"v_ashr_i64", VOP3_Profile<VOP_I64_I64_I32>>;
348def V_MULLIT_F32 : VOP3Inst <"v_mullit_f32", VOP3_Profile<VOP_F32_F32_F32_F32>>;
349} // End SubtargetPredicate = isSICI
350
351let SubtargetPredicate = isVI in {
352def V_LSHLREV_B64 : VOP3Inst <"v_lshlrev_b64", VOP3_Profile<VOP_I64_I32_I64>>;
353def V_LSHRREV_B64 : VOP3Inst <"v_lshrrev_b64", VOP3_Profile<VOP_I64_I32_I64>>;
354def V_ASHRREV_I64 : VOP3Inst <"v_ashrrev_i64", VOP3_Profile<VOP_I64_I32_I64>>;
355} // End SubtargetPredicate = isVI
356
357
358let SubtargetPredicate = isCIVI in {
359
Mark Searlese5c78322017-06-08 18:21:19 +0000360let Constraints = "@earlyclobber $vdst" in {
Valery Pykhtine330cfa2016-09-20 10:41:16 +0000361def V_QSAD_PK_U16_U8 : VOP3Inst <"v_qsad_pk_u16_u8", VOP3_Profile<VOP_I64_I64_I32_I64>, int_amdgcn_qsad_pk_u16_u8>;
362def V_MQSAD_U32_U8 : VOP3Inst <"v_mqsad_u32_u8", VOP3_Profile<VOP_V4I32_I64_I32_V4I32>, int_amdgcn_mqsad_u32_u8>;
Mark Searlese5c78322017-06-08 18:21:19 +0000363} // End Constraints = "@earlyclobber $vdst"
Valery Pykhtine330cfa2016-09-20 10:41:16 +0000364
365let isCommutable = 1 in {
Dmitry Preobrazhensky895d3772017-03-22 13:31:01 +0000366def V_MAD_U64_U32 : VOP3Inst <"v_mad_u64_u32", VOP3b_I64_I1_I32_I32_I64>;
367def V_MAD_I64_I32 : VOP3Inst <"v_mad_i64_i32", VOP3b_I64_I1_I32_I32_I64>;
Valery Pykhtine330cfa2016-09-20 10:41:16 +0000368} // End isCommutable = 1
369
370} // End SubtargetPredicate = isCIVI
371
372
Sam Koltonf7659d712017-05-23 10:08:55 +0000373let SubtargetPredicate = Has16BitInsts in {
Valery Pykhtine330cfa2016-09-20 10:41:16 +0000374
Dmitry Preobrazhensky1e325502017-08-09 17:10:47 +0000375let F16_ZFILL = 1 in {
376def V_DIV_FIXUP_F16 : VOP3Inst <"v_div_fixup_f16", VOP3_Profile<VOP_F16_F16_F16_F16>, AMDGPUdiv_fixup>;
377}
378let SubtargetPredicate = isGFX9 in {
379def V_DIV_FIXUP_F16_gfx9 : VOP3Inst <"v_div_fixup_f16_gfx9", VOP3_Profile<VOP_F16_F16_F16_F16>>;
380}
Stanislav Mekhanoshinca5d2ef2017-06-03 00:16:44 +0000381
Valery Pykhtine330cfa2016-09-20 10:41:16 +0000382let isCommutable = 1 in {
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000383
Dmitry Preobrazhensky1e325502017-08-09 17:10:47 +0000384let F16_ZFILL = 1 in {
385def V_MAD_F16 : VOP3Inst <"v_mad_f16", VOP3_Profile<VOP_F16_F16_F16_F16>, fmad>;
386def V_MAD_U16 : VOP3Inst <"v_mad_u16", VOP3_Profile<VOP_I16_I16_I16_I16>>;
387def V_MAD_I16 : VOP3Inst <"v_mad_i16", VOP3_Profile<VOP_I16_I16_I16_I16>>;
388def V_FMA_F16 : VOP3Inst <"v_fma_f16", VOP3_Profile<VOP_F16_F16_F16_F16>, fma>;
389}
390
391let SubtargetPredicate = isGFX9 in {
392def V_MAD_F16_gfx9 : VOP3Inst <"v_mad_f16_gfx9", VOP3_Profile<VOP_F16_F16_F16_F16>>;
393def V_MAD_U16_gfx9 : VOP3Inst <"v_mad_u16_gfx9", VOP3_Profile<VOP_I16_I16_I16_I16>>;
394def V_MAD_I16_gfx9 : VOP3Inst <"v_mad_i16_gfx9", VOP3_Profile<VOP_I16_I16_I16_I16>>;
395def V_FMA_F16_gfx9 : VOP3Inst <"v_fma_f16_gfx9", VOP3_Profile<VOP_F16_F16_F16_F16>>;
396} // End SubtargetPredicate = isGFX9
Dmitry Preobrazhensky50805a02017-08-07 13:14:12 +0000397
398def V_INTERP_P1LL_F16 : VOP3Interp <"v_interp_p1ll_f16", VOP3_INTERP16<[f32, f32, i32, untyped]>>;
399def V_INTERP_P1LV_F16 : VOP3Interp <"v_interp_p1lv_f16", VOP3_INTERP16<[f32, f32, i32, f16]>>;
400def V_INTERP_P2_F16 : VOP3Interp <"v_interp_p2_f16", VOP3_INTERP16<[f16, f32, i32, f32]>>;
401
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000402} // End isCommutable = 1
Sam Koltonf7659d712017-05-23 10:08:55 +0000403} // End SubtargetPredicate = Has16BitInsts
Valery Pykhtine330cfa2016-09-20 10:41:16 +0000404
Sam Koltonf7659d712017-05-23 10:08:55 +0000405let SubtargetPredicate = isVI in {
Dmitry Preobrazhensky50805a02017-08-07 13:14:12 +0000406def V_INTERP_P1_F32_e64 : VOP3Interp <"v_interp_p1_f32", VOP3_INTERP>;
407def V_INTERP_P2_F32_e64 : VOP3Interp <"v_interp_p2_f32", VOP3_INTERP>;
408def V_INTERP_MOV_F32_e64 : VOP3Interp <"v_interp_mov_f32", VOP3_INTERP_MOV>;
409
Dmitry Preobrazhensky14104e02017-04-12 17:10:07 +0000410def V_PERM_B32 : VOP3Inst <"v_perm_b32", VOP3_Profile<VOP_I32_I32_I32_I32>>;
Valery Pykhtine330cfa2016-09-20 10:41:16 +0000411} // End SubtargetPredicate = isVI
412
Sam Koltonf7659d712017-05-23 10:08:55 +0000413let Predicates = [Has16BitInsts] in {
Tom Stellard115a6152016-11-10 16:02:37 +0000414
Matt Arsenault10268f92017-02-27 22:40:39 +0000415multiclass Ternary_i16_Pats <SDPatternOperator op1, SDPatternOperator op2,
416 Instruction inst, SDPatternOperator op3> {
Tom Stellard115a6152016-11-10 16:02:37 +0000417def : Pat<
418 (op2 (op1 i16:$src0, i16:$src1), i16:$src2),
419 (inst i16:$src0, i16:$src1, i16:$src2)
420>;
421
422def : Pat<
423 (i32 (op3 (op2 (op1 i16:$src0, i16:$src1), i16:$src2))),
424 (inst i16:$src0, i16:$src1, i16:$src2)
425>;
426
427def : Pat<
428 (i64 (op3 (op2 (op1 i16:$src0, i16:$src1), i16:$src2))),
429 (REG_SEQUENCE VReg_64,
430 (inst i16:$src0, i16:$src1, i16:$src2), sub0,
431 (V_MOV_B32_e32 (i32 0)), sub1)
432>;
433}
434
Matt Arsenault10268f92017-02-27 22:40:39 +0000435defm: Ternary_i16_Pats<mul, add, V_MAD_U16, zext>;
436defm: Ternary_i16_Pats<mul, add, V_MAD_I16, sext>;
Tom Stellard115a6152016-11-10 16:02:37 +0000437
Sam Koltonf7659d712017-05-23 10:08:55 +0000438} // End Predicates = [Has16BitInsts]
Tom Stellard115a6152016-11-10 16:02:37 +0000439
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000440let SubtargetPredicate = isGFX9 in {
Dmitry Preobrazhenskyabf28392017-07-21 13:54:11 +0000441def V_PACK_B32_F16 : VOP3OpSelInst <"v_pack_b32_f16", VOP3OpSel_Profile<VOP_B32_F16_F16>>;
Matt Arsenaultc9f25172017-02-27 21:04:41 +0000442def V_LSHL_ADD_U32 : VOP3Inst <"v_lshl_add_u32", VOP3_Profile<VOP_I32_I32_I32_I32>>;
443def V_ADD_LSHL_U32 : VOP3Inst <"v_add_lshl_u32", VOP3_Profile<VOP_I32_I32_I32_I32>>;
444def V_ADD3_U32 : VOP3Inst <"v_add3_u32", VOP3_Profile<VOP_I32_I32_I32_I32>>;
445def V_LSHL_OR_B32 : VOP3Inst <"v_lshl_or_b32", VOP3_Profile<VOP_I32_I32_I32_I32>>;
446def V_AND_OR_B32 : VOP3Inst <"v_and_or_b32", VOP3_Profile<VOP_I32_I32_I32_I32>>;
447def V_OR3_B32 : VOP3Inst <"v_or3_b32", VOP3_Profile<VOP_I32_I32_I32_I32>>;
Matt Arsenault10268f92017-02-27 22:40:39 +0000448
Matt Arsenault03612632017-02-28 20:27:30 +0000449def V_XAD_U32 : VOP3Inst <"v_xad_u32", VOP3_Profile<VOP_I32_I32_I32_I32>>;
Matt Arsenaultee324ff2017-05-17 19:25:06 +0000450
Dmitry Preobrazhenskyabf28392017-07-21 13:54:11 +0000451def V_MED3_F16 : VOP3OpSelInst <"v_med3_f16", VOP3OpSel_Profile<VOP_F16_F16_F16_F16>, AMDGPUfmed3>;
452def V_MED3_I16 : VOP3OpSelInst <"v_med3_i16", VOP3OpSel_Profile<VOP_I16_I16_I16_I16>, AMDGPUsmed3>;
453def V_MED3_U16 : VOP3OpSelInst <"v_med3_u16", VOP3OpSel_Profile<VOP_I16_I16_I16_I16>, AMDGPUumed3>;
Matt Arsenaultee324ff2017-05-17 19:25:06 +0000454
Dmitry Preobrazhenskyabf28392017-07-21 13:54:11 +0000455def V_MIN3_F16 : VOP3OpSelInst <"v_min3_f16", VOP3OpSel_Profile<VOP_F16_F16_F16_F16>, AMDGPUfmin3>;
456def V_MIN3_I16 : VOP3OpSelInst <"v_min3_i16", VOP3OpSel_Profile<VOP_I16_I16_I16_I16>, AMDGPUsmin3>;
457def V_MIN3_U16 : VOP3OpSelInst <"v_min3_u16", VOP3OpSel_Profile<VOP_I16_I16_I16_I16>, AMDGPUumin3>;
Matt Arsenaultee324ff2017-05-17 19:25:06 +0000458
Dmitry Preobrazhenskyabf28392017-07-21 13:54:11 +0000459def V_MAX3_F16 : VOP3OpSelInst <"v_max3_f16", VOP3OpSel_Profile<VOP_F16_F16_F16_F16>, AMDGPUfmax3>;
460def V_MAX3_I16 : VOP3OpSelInst <"v_max3_i16", VOP3OpSel_Profile<VOP_I16_I16_I16_I16>, AMDGPUsmax3>;
461def V_MAX3_U16 : VOP3OpSelInst <"v_max3_u16", VOP3OpSel_Profile<VOP_I16_I16_I16_I16>, AMDGPUumax3>;
462
463def V_ADD_I16 : VOP3OpSelInst <"v_add_i16", VOP3OpSel_Profile<VOP_I16_I16_I16>>;
464def V_SUB_I16 : VOP3OpSelInst <"v_sub_i16", VOP3OpSel_Profile<VOP_I16_I16_I16>>;
465
466def V_MAD_U32_U16 : VOP3OpSelInst <"v_mad_u32_u16", VOP3OpSel_Profile<VOP_I32_I16_I16_I32>>;
467def V_MAD_I32_I16 : VOP3OpSelInst <"v_mad_i32_i16", VOP3OpSel_Profile<VOP_I32_I16_I16_I32>>;
468
469def V_CVT_PKNORM_I16_F16 : VOP3OpSelInst <"v_cvt_pknorm_i16_f16", VOP3OpSel_Profile<VOP_B32_F16_F16>>;
470def V_CVT_PKNORM_U16_F16 : VOP3OpSelInst <"v_cvt_pknorm_u16_f16", VOP3OpSel_Profile<VOP_B32_F16_F16>>;
Matt Arsenaultee324ff2017-05-17 19:25:06 +0000471} // End SubtargetPredicate = isGFX9
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000472
Valery Pykhtine330cfa2016-09-20 10:41:16 +0000473
474//===----------------------------------------------------------------------===//
475// Target
476//===----------------------------------------------------------------------===//
477
478//===----------------------------------------------------------------------===//
479// SI
480//===----------------------------------------------------------------------===//
481
482let AssemblerPredicates = [isSICI], DecoderNamespace = "SICI" in {
483
484multiclass VOP3_Real_si<bits<9> op> {
Valery Pykhtin355103f2016-09-23 09:08:07 +0000485 def _si : VOP3_Real<!cast<VOP3_Pseudo>(NAME), SIEncodingFamily.SI>,
486 VOP3e_si <op, !cast<VOP3_Pseudo>(NAME).Pfl>;
Valery Pykhtine330cfa2016-09-20 10:41:16 +0000487}
488
489multiclass VOP3be_Real_si<bits<9> op> {
Valery Pykhtin355103f2016-09-23 09:08:07 +0000490 def _si : VOP3_Real<!cast<VOP3_Pseudo>(NAME), SIEncodingFamily.SI>,
491 VOP3be_si <op, !cast<VOP3_Pseudo>(NAME).Pfl>;
Valery Pykhtine330cfa2016-09-20 10:41:16 +0000492}
493
494} // End AssemblerPredicates = [isSICI], DecoderNamespace = "SICI"
495
496defm V_MAD_LEGACY_F32 : VOP3_Real_si <0x140>;
497defm V_MAD_F32 : VOP3_Real_si <0x141>;
498defm V_MAD_I32_I24 : VOP3_Real_si <0x142>;
499defm V_MAD_U32_U24 : VOP3_Real_si <0x143>;
500defm V_CUBEID_F32 : VOP3_Real_si <0x144>;
501defm V_CUBESC_F32 : VOP3_Real_si <0x145>;
502defm V_CUBETC_F32 : VOP3_Real_si <0x146>;
503defm V_CUBEMA_F32 : VOP3_Real_si <0x147>;
504defm V_BFE_U32 : VOP3_Real_si <0x148>;
505defm V_BFE_I32 : VOP3_Real_si <0x149>;
506defm V_BFI_B32 : VOP3_Real_si <0x14a>;
507defm V_FMA_F32 : VOP3_Real_si <0x14b>;
508defm V_FMA_F64 : VOP3_Real_si <0x14c>;
509defm V_LERP_U8 : VOP3_Real_si <0x14d>;
510defm V_ALIGNBIT_B32 : VOP3_Real_si <0x14e>;
511defm V_ALIGNBYTE_B32 : VOP3_Real_si <0x14f>;
512defm V_MULLIT_F32 : VOP3_Real_si <0x150>;
513defm V_MIN3_F32 : VOP3_Real_si <0x151>;
514defm V_MIN3_I32 : VOP3_Real_si <0x152>;
515defm V_MIN3_U32 : VOP3_Real_si <0x153>;
516defm V_MAX3_F32 : VOP3_Real_si <0x154>;
517defm V_MAX3_I32 : VOP3_Real_si <0x155>;
518defm V_MAX3_U32 : VOP3_Real_si <0x156>;
519defm V_MED3_F32 : VOP3_Real_si <0x157>;
520defm V_MED3_I32 : VOP3_Real_si <0x158>;
521defm V_MED3_U32 : VOP3_Real_si <0x159>;
522defm V_SAD_U8 : VOP3_Real_si <0x15a>;
523defm V_SAD_HI_U8 : VOP3_Real_si <0x15b>;
524defm V_SAD_U16 : VOP3_Real_si <0x15c>;
525defm V_SAD_U32 : VOP3_Real_si <0x15d>;
526defm V_CVT_PK_U8_F32 : VOP3_Real_si <0x15e>;
527defm V_DIV_FIXUP_F32 : VOP3_Real_si <0x15f>;
528defm V_DIV_FIXUP_F64 : VOP3_Real_si <0x160>;
529defm V_LSHL_B64 : VOP3_Real_si <0x161>;
530defm V_LSHR_B64 : VOP3_Real_si <0x162>;
531defm V_ASHR_I64 : VOP3_Real_si <0x163>;
532defm V_ADD_F64 : VOP3_Real_si <0x164>;
533defm V_MUL_F64 : VOP3_Real_si <0x165>;
534defm V_MIN_F64 : VOP3_Real_si <0x166>;
535defm V_MAX_F64 : VOP3_Real_si <0x167>;
536defm V_LDEXP_F64 : VOP3_Real_si <0x168>;
537defm V_MUL_LO_U32 : VOP3_Real_si <0x169>;
538defm V_MUL_HI_U32 : VOP3_Real_si <0x16a>;
539defm V_MUL_LO_I32 : VOP3_Real_si <0x16b>;
540defm V_MUL_HI_I32 : VOP3_Real_si <0x16c>;
541defm V_DIV_SCALE_F32 : VOP3be_Real_si <0x16d>;
542defm V_DIV_SCALE_F64 : VOP3be_Real_si <0x16e>;
543defm V_DIV_FMAS_F32 : VOP3_Real_si <0x16f>;
544defm V_DIV_FMAS_F64 : VOP3_Real_si <0x170>;
545defm V_MSAD_U8 : VOP3_Real_si <0x171>;
546defm V_MQSAD_PK_U16_U8 : VOP3_Real_si <0x173>;
547defm V_TRIG_PREOP_F64 : VOP3_Real_si <0x174>;
548
549//===----------------------------------------------------------------------===//
550// CI
551//===----------------------------------------------------------------------===//
552
553multiclass VOP3_Real_ci<bits<9> op> {
Valery Pykhtin355103f2016-09-23 09:08:07 +0000554 def _ci : VOP3_Real<!cast<VOP3_Pseudo>(NAME), SIEncodingFamily.SI>,
555 VOP3e_si <op, !cast<VOP3_Pseudo>(NAME).Pfl> {
Valery Pykhtine330cfa2016-09-20 10:41:16 +0000556 let AssemblerPredicates = [isCIOnly];
557 let DecoderNamespace = "CI";
558 }
559}
560
Dmitry Preobrazhensky895d3772017-03-22 13:31:01 +0000561multiclass VOP3be_Real_ci<bits<9> op> {
562 def _ci : VOP3_Real<!cast<VOP3_Pseudo>(NAME), SIEncodingFamily.SI>,
563 VOP3be_si <op, !cast<VOP3_Pseudo>(NAME).Pfl> {
564 let AssemblerPredicates = [isCIOnly];
565 let DecoderNamespace = "CI";
566 }
567}
568
Valery Pykhtine330cfa2016-09-20 10:41:16 +0000569defm V_QSAD_PK_U16_U8 : VOP3_Real_ci <0x172>;
Dmitry Preobrazhensky3bff0c82017-04-12 15:36:09 +0000570defm V_MQSAD_U32_U8 : VOP3_Real_ci <0x175>;
Dmitry Preobrazhensky895d3772017-03-22 13:31:01 +0000571defm V_MAD_U64_U32 : VOP3be_Real_ci <0x176>;
572defm V_MAD_I64_I32 : VOP3be_Real_ci <0x177>;
Valery Pykhtine330cfa2016-09-20 10:41:16 +0000573
574//===----------------------------------------------------------------------===//
575// VI
576//===----------------------------------------------------------------------===//
577
578let AssemblerPredicates = [isVI], DecoderNamespace = "VI" in {
579
580multiclass VOP3_Real_vi<bits<10> op> {
Valery Pykhtin355103f2016-09-23 09:08:07 +0000581 def _vi : VOP3_Real<!cast<VOP3_Pseudo>(NAME), SIEncodingFamily.VI>,
582 VOP3e_vi <op, !cast<VOP3_Pseudo>(NAME).Pfl>;
Valery Pykhtine330cfa2016-09-20 10:41:16 +0000583}
584
585multiclass VOP3be_Real_vi<bits<10> op> {
Valery Pykhtin355103f2016-09-23 09:08:07 +0000586 def _vi : VOP3_Real<!cast<VOP3_Pseudo>(NAME), SIEncodingFamily.VI>,
587 VOP3be_vi <op, !cast<VOP3_Pseudo>(NAME).Pfl>;
Valery Pykhtine330cfa2016-09-20 10:41:16 +0000588}
589
Dmitry Preobrazhenskyabf28392017-07-21 13:54:11 +0000590multiclass VOP3OpSel_Real_gfx9<bits<10> op> {
591 def _vi : VOP3_Real<!cast<VOP3_Pseudo>(NAME), SIEncodingFamily.VI>,
592 VOP3OpSel_gfx9 <op, !cast<VOP3_Pseudo>(NAME).Pfl>;
593}
594
Dmitry Preobrazhensky50805a02017-08-07 13:14:12 +0000595multiclass VOP3Interp_Real_vi<bits<10> op> {
596 def _vi : VOP3_Real<!cast<VOP3_Pseudo>(NAME), SIEncodingFamily.VI>,
597 VOP3Interp_vi <op, !cast<VOP3_Pseudo>(NAME).Pfl>;
598}
599
Valery Pykhtine330cfa2016-09-20 10:41:16 +0000600} // End AssemblerPredicates = [isVI], DecoderNamespace = "VI"
601
Dmitry Preobrazhensky1e325502017-08-09 17:10:47 +0000602let AssemblerPredicates = [isVIOnly], DecoderNamespace = "VI" in {
603
604multiclass VOP3_F16_Real_vi<bits<10> op> {
605 def _vi : VOP3_Real<!cast<VOP3_Pseudo>(NAME), SIEncodingFamily.VI>,
606 VOP3e_vi <op, !cast<VOP3_Pseudo>(NAME).Pfl>;
607}
608
609} // End AssemblerPredicates = [isVIOnly], DecoderNamespace = "VI"
610
611let AssemblerPredicates = [isGFX9], DecoderNamespace = "GFX9" in {
612
613multiclass VOP3_F16_Real_gfx9<bits<10> op, string OpName, string AsmName> {
614 def _vi : VOP3_Real<!cast<VOP3_Pseudo>(OpName), SIEncodingFamily.GFX9>,
615 VOP3e_vi <op, !cast<VOP3_Pseudo>(OpName).Pfl> {
616 VOP3_Pseudo ps = !cast<VOP3_Pseudo>(OpName);
617 let AsmString = AsmName # ps.AsmOperands;
618 }
619}
620
621} // End AssemblerPredicates = [isGFX9], DecoderNamespace = "GFX9"
622
Dmitry Preobrazhensky895d3772017-03-22 13:31:01 +0000623defm V_MAD_U64_U32 : VOP3be_Real_vi <0x1E8>;
624defm V_MAD_I64_I32 : VOP3be_Real_vi <0x1E9>;
Valery Pykhtine330cfa2016-09-20 10:41:16 +0000625
626defm V_MAD_LEGACY_F32 : VOP3_Real_vi <0x1c0>;
627defm V_MAD_F32 : VOP3_Real_vi <0x1c1>;
628defm V_MAD_I32_I24 : VOP3_Real_vi <0x1c2>;
629defm V_MAD_U32_U24 : VOP3_Real_vi <0x1c3>;
630defm V_CUBEID_F32 : VOP3_Real_vi <0x1c4>;
631defm V_CUBESC_F32 : VOP3_Real_vi <0x1c5>;
632defm V_CUBETC_F32 : VOP3_Real_vi <0x1c6>;
633defm V_CUBEMA_F32 : VOP3_Real_vi <0x1c7>;
634defm V_BFE_U32 : VOP3_Real_vi <0x1c8>;
635defm V_BFE_I32 : VOP3_Real_vi <0x1c9>;
636defm V_BFI_B32 : VOP3_Real_vi <0x1ca>;
637defm V_FMA_F32 : VOP3_Real_vi <0x1cb>;
638defm V_FMA_F64 : VOP3_Real_vi <0x1cc>;
639defm V_LERP_U8 : VOP3_Real_vi <0x1cd>;
640defm V_ALIGNBIT_B32 : VOP3_Real_vi <0x1ce>;
641defm V_ALIGNBYTE_B32 : VOP3_Real_vi <0x1cf>;
642defm V_MIN3_F32 : VOP3_Real_vi <0x1d0>;
643defm V_MIN3_I32 : VOP3_Real_vi <0x1d1>;
644defm V_MIN3_U32 : VOP3_Real_vi <0x1d2>;
645defm V_MAX3_F32 : VOP3_Real_vi <0x1d3>;
646defm V_MAX3_I32 : VOP3_Real_vi <0x1d4>;
647defm V_MAX3_U32 : VOP3_Real_vi <0x1d5>;
648defm V_MED3_F32 : VOP3_Real_vi <0x1d6>;
649defm V_MED3_I32 : VOP3_Real_vi <0x1d7>;
650defm V_MED3_U32 : VOP3_Real_vi <0x1d8>;
651defm V_SAD_U8 : VOP3_Real_vi <0x1d9>;
652defm V_SAD_HI_U8 : VOP3_Real_vi <0x1da>;
653defm V_SAD_U16 : VOP3_Real_vi <0x1db>;
654defm V_SAD_U32 : VOP3_Real_vi <0x1dc>;
655defm V_CVT_PK_U8_F32 : VOP3_Real_vi <0x1dd>;
656defm V_DIV_FIXUP_F32 : VOP3_Real_vi <0x1de>;
657defm V_DIV_FIXUP_F64 : VOP3_Real_vi <0x1df>;
658defm V_DIV_SCALE_F32 : VOP3be_Real_vi <0x1e0>;
659defm V_DIV_SCALE_F64 : VOP3be_Real_vi <0x1e1>;
660defm V_DIV_FMAS_F32 : VOP3_Real_vi <0x1e2>;
661defm V_DIV_FMAS_F64 : VOP3_Real_vi <0x1e3>;
662defm V_MSAD_U8 : VOP3_Real_vi <0x1e4>;
663defm V_QSAD_PK_U16_U8 : VOP3_Real_vi <0x1e5>;
664defm V_MQSAD_PK_U16_U8 : VOP3_Real_vi <0x1e6>;
665defm V_MQSAD_U32_U8 : VOP3_Real_vi <0x1e7>;
666
Dmitry Preobrazhensky14104e02017-04-12 17:10:07 +0000667defm V_PERM_B32 : VOP3_Real_vi <0x1ed>;
668
Dmitry Preobrazhensky1e325502017-08-09 17:10:47 +0000669defm V_MAD_F16 : VOP3_F16_Real_vi <0x1ea>;
670defm V_MAD_U16 : VOP3_F16_Real_vi <0x1eb>;
671defm V_MAD_I16 : VOP3_F16_Real_vi <0x1ec>;
672defm V_FMA_F16 : VOP3_F16_Real_vi <0x1ee>;
673defm V_DIV_FIXUP_F16 : VOP3_F16_Real_vi <0x1ef>;
674
675defm V_MAD_LEGACY_F16 : VOP3_F16_Real_gfx9 <0x1ea, "V_MAD_F16", "v_mad_legacy_f16">;
676defm V_MAD_LEGACY_U16 : VOP3_F16_Real_gfx9 <0x1eb, "V_MAD_U16", "v_mad_legacy_u16">;
677defm V_MAD_LEGACY_I16 : VOP3_F16_Real_gfx9 <0x1ec, "V_MAD_I16", "v_mad_legacy_i16">;
678defm V_FMA_LEGACY_F16 : VOP3_F16_Real_gfx9 <0x1ee, "V_FMA_F16", "v_fma_legacy_f16">;
679defm V_DIV_FIXUP_LEGACY_F16 : VOP3_F16_Real_gfx9 <0x1ef, "V_DIV_FIXUP_F16", "v_div_fixup_legacy_f16">;
680
681defm V_MAD_F16_gfx9 : VOP3_F16_Real_gfx9 <0x203, "V_MAD_F16_gfx9", "v_mad_f16">;
682defm V_MAD_U16_gfx9 : VOP3_F16_Real_gfx9 <0x204, "V_MAD_U16_gfx9", "v_mad_u16">;
683defm V_MAD_I16_gfx9 : VOP3_F16_Real_gfx9 <0x205, "V_MAD_I16_gfx9", "v_mad_i16">;
684defm V_FMA_F16_gfx9 : VOP3_F16_Real_gfx9 <0x206, "V_FMA_F16_gfx9", "v_fma_f16">;
685defm V_DIV_FIXUP_F16_gfx9 : VOP3_F16_Real_gfx9 <0x207, "V_DIV_FIXUP_F16_gfx9", "v_div_fixup_f16">;
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000686
Dmitry Preobrazhensky50805a02017-08-07 13:14:12 +0000687defm V_INTERP_P1_F32_e64 : VOP3Interp_Real_vi <0x270>;
688defm V_INTERP_P2_F32_e64 : VOP3Interp_Real_vi <0x271>;
689defm V_INTERP_MOV_F32_e64 : VOP3Interp_Real_vi <0x272>;
690
691defm V_INTERP_P1LL_F16 : VOP3Interp_Real_vi <0x274>;
692defm V_INTERP_P1LV_F16 : VOP3Interp_Real_vi <0x275>;
693defm V_INTERP_P2_F16 : VOP3Interp_Real_vi <0x276>;
Valery Pykhtine330cfa2016-09-20 10:41:16 +0000694defm V_ADD_F64 : VOP3_Real_vi <0x280>;
695defm V_MUL_F64 : VOP3_Real_vi <0x281>;
696defm V_MIN_F64 : VOP3_Real_vi <0x282>;
697defm V_MAX_F64 : VOP3_Real_vi <0x283>;
698defm V_LDEXP_F64 : VOP3_Real_vi <0x284>;
699defm V_MUL_LO_U32 : VOP3_Real_vi <0x285>;
700
701// removed from VI as identical to V_MUL_LO_U32
702let isAsmParserOnly = 1 in {
703defm V_MUL_LO_I32 : VOP3_Real_vi <0x285>;
704}
705
706defm V_MUL_HI_U32 : VOP3_Real_vi <0x286>;
707defm V_MUL_HI_I32 : VOP3_Real_vi <0x287>;
708
709defm V_LSHLREV_B64 : VOP3_Real_vi <0x28f>;
710defm V_LSHRREV_B64 : VOP3_Real_vi <0x290>;
711defm V_ASHRREV_I64 : VOP3_Real_vi <0x291>;
712defm V_TRIG_PREOP_F64 : VOP3_Real_vi <0x292>;
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000713
Matt Arsenaultc9f25172017-02-27 21:04:41 +0000714defm V_LSHL_ADD_U32 : VOP3_Real_vi <0x1fd>;
715defm V_ADD_LSHL_U32 : VOP3_Real_vi <0x1fe>;
716defm V_ADD3_U32 : VOP3_Real_vi <0x1ff>;
717defm V_LSHL_OR_B32 : VOP3_Real_vi <0x200>;
718defm V_AND_OR_B32 : VOP3_Real_vi <0x201>;
719defm V_OR3_B32 : VOP3_Real_vi <0x202>;
Dmitry Preobrazhenskyabf28392017-07-21 13:54:11 +0000720defm V_PACK_B32_F16 : VOP3OpSel_Real_gfx9 <0x2a0>;
Matt Arsenault10268f92017-02-27 22:40:39 +0000721
Matt Arsenault03612632017-02-28 20:27:30 +0000722defm V_XAD_U32 : VOP3_Real_vi <0x1f3>;
Matt Arsenaultee324ff2017-05-17 19:25:06 +0000723
Dmitry Preobrazhenskyabf28392017-07-21 13:54:11 +0000724defm V_MIN3_F16 : VOP3OpSel_Real_gfx9 <0x1f4>;
725defm V_MIN3_I16 : VOP3OpSel_Real_gfx9 <0x1f5>;
726defm V_MIN3_U16 : VOP3OpSel_Real_gfx9 <0x1f6>;
Matt Arsenaultee324ff2017-05-17 19:25:06 +0000727
Dmitry Preobrazhenskyabf28392017-07-21 13:54:11 +0000728defm V_MAX3_F16 : VOP3OpSel_Real_gfx9 <0x1f7>;
729defm V_MAX3_I16 : VOP3OpSel_Real_gfx9 <0x1f8>;
730defm V_MAX3_U16 : VOP3OpSel_Real_gfx9 <0x1f9>;
Matt Arsenaultee324ff2017-05-17 19:25:06 +0000731
Dmitry Preobrazhenskyabf28392017-07-21 13:54:11 +0000732defm V_MED3_F16 : VOP3OpSel_Real_gfx9 <0x1fa>;
733defm V_MED3_I16 : VOP3OpSel_Real_gfx9 <0x1fb>;
734defm V_MED3_U16 : VOP3OpSel_Real_gfx9 <0x1fc>;
735
736defm V_ADD_I16 : VOP3OpSel_Real_gfx9 <0x29e>;
737defm V_SUB_I16 : VOP3OpSel_Real_gfx9 <0x29f>;
738
739defm V_MAD_U32_U16 : VOP3OpSel_Real_gfx9 <0x1f1>;
740defm V_MAD_I32_I16 : VOP3OpSel_Real_gfx9 <0x1f2>;
741
742defm V_CVT_PKNORM_I16_F16 : VOP3OpSel_Real_gfx9 <0x299>;
743defm V_CVT_PKNORM_U16_F16 : VOP3OpSel_Real_gfx9 <0x29a>;