blob: 21e217dd48efdc0af6c2ec136dbd2b3ac7763780 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Jesse Barnes585fb112008-07-29 11:54:06 -070033#include "i915_reg.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080034#include "intel_bios.h"
Zou Nan hai8187a2b2010-05-21 09:08:55 +080035#include "intel_ringbuffer.h"
Keith Packard0839ccb2008-10-30 19:38:48 -070036#include <linux/io-mapping.h>
Jesse Barnes585fb112008-07-29 11:54:06 -070037
Linus Torvalds1da177e2005-04-16 15:20:36 -070038/* General customization:
39 */
40
41#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
42
43#define DRIVER_NAME "i915"
44#define DRIVER_DESC "Intel Graphics"
Eric Anholt673a3942008-07-30 12:06:12 -070045#define DRIVER_DATE "20080730"
Linus Torvalds1da177e2005-04-16 15:20:36 -070046
Jesse Barnes317c35d2008-08-25 15:11:06 -070047enum pipe {
48 PIPE_A = 0,
49 PIPE_B,
50};
51
Jesse Barnes80824002009-09-10 15:28:06 -070052enum plane {
53 PLANE_A = 0,
54 PLANE_B,
55};
56
Keith Packard52440212008-11-18 09:30:25 -080057#define I915_NUM_PIPE 2
58
Eric Anholt62fdfea2010-05-21 13:26:39 -070059#define I915_GEM_GPU_DOMAINS (~(I915_GEM_DOMAIN_CPU | I915_GEM_DOMAIN_GTT))
60
Linus Torvalds1da177e2005-04-16 15:20:36 -070061/* Interface history:
62 *
63 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +110064 * 1.2: Add Power Management
65 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +110066 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +100067 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +100068 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
69 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -070070 */
71#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +100072#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -070073#define DRIVER_PATCHLEVEL 0
74
Eric Anholt673a3942008-07-30 12:06:12 -070075#define WATCH_COHERENCY 0
76#define WATCH_BUF 0
77#define WATCH_EXEC 0
78#define WATCH_LRU 0
79#define WATCH_RELOC 0
80#define WATCH_INACTIVE 0
81#define WATCH_PWRITE 0
82
Dave Airlie71acb5e2008-12-30 20:31:46 +100083#define I915_GEM_PHYS_CURSOR_0 1
84#define I915_GEM_PHYS_CURSOR_1 2
85#define I915_GEM_PHYS_OVERLAY_REGS 3
86#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
87
88struct drm_i915_gem_phys_object {
89 int id;
90 struct page **page_list;
91 drm_dma_handle_t *handle;
92 struct drm_gem_object *cur_obj;
93};
94
Linus Torvalds1da177e2005-04-16 15:20:36 -070095struct mem_block {
96 struct mem_block *next;
97 struct mem_block *prev;
98 int start;
99 int size;
Eric Anholt6c340ea2007-08-25 20:23:09 +1000100 struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101};
102
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700103struct opregion_header;
104struct opregion_acpi;
105struct opregion_swsci;
106struct opregion_asle;
107
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100108struct intel_opregion {
109 struct opregion_header *header;
110 struct opregion_acpi *acpi;
111 struct opregion_swsci *swsci;
112 struct opregion_asle *asle;
113 int enabled;
114};
115
Dave Airlie7c1c2872008-11-28 14:22:24 +1000116struct drm_i915_master_private {
117 drm_local_map_t *sarea;
118 struct _drm_i915_sarea *sarea_priv;
119};
Jesse Barnesde151cf2008-11-12 10:03:55 -0800120#define I915_FENCE_REG_NONE -1
121
122struct drm_i915_fence_reg {
123 struct drm_gem_object *obj;
Daniel Vetter007cc8a2010-04-28 11:02:31 +0200124 struct list_head lru_list;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800125};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000126
yakui_zhao9b9d1722009-05-31 17:17:17 +0800127struct sdvo_device_mapping {
128 u8 dvo_port;
129 u8 slave_addr;
130 u8 dvo_wiring;
131 u8 initialized;
Adam Jacksonb1083332010-04-23 16:07:40 -0400132 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800133};
134
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700135struct drm_i915_error_state {
136 u32 eir;
137 u32 pgtbl_er;
138 u32 pipeastat;
139 u32 pipebstat;
140 u32 ipeir;
141 u32 ipehr;
142 u32 instdone;
143 u32 acthd;
144 u32 instpm;
145 u32 instps;
146 u32 instdone1;
147 u32 seqno;
Chris Wilson9df30792010-02-18 10:24:56 +0000148 u64 bbaddr;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700149 struct timeval time;
Chris Wilson9df30792010-02-18 10:24:56 +0000150 struct drm_i915_error_object {
151 int page_count;
152 u32 gtt_offset;
153 u32 *pages[0];
154 } *ringbuffer, *batchbuffer[2];
155 struct drm_i915_error_buffer {
156 size_t size;
157 u32 name;
158 u32 seqno;
159 u32 gtt_offset;
160 u32 read_domains;
161 u32 write_domain;
162 u32 fence_reg;
163 s32 pinned:2;
164 u32 tiling:2;
165 u32 dirty:1;
166 u32 purgeable:1;
167 } *active_bo;
168 u32 active_bo_count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700169};
170
Jesse Barnese70236a2009-09-21 10:42:27 -0700171struct drm_i915_display_funcs {
172 void (*dpms)(struct drm_crtc *crtc, int mode);
Adam Jacksonee5382a2010-04-23 11:17:39 -0400173 bool (*fbc_enabled)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700174 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
175 void (*disable_fbc)(struct drm_device *dev);
176 int (*get_display_clock_speed)(struct drm_device *dev);
177 int (*get_fifo_size)(struct drm_device *dev, int plane);
178 void (*update_wm)(struct drm_device *dev, int planea_clock,
179 int planeb_clock, int sr_hdisplay, int pixel_size);
180 /* clock updates for mode set */
181 /* cursor updates */
182 /* render clock increase/decrease */
183 /* display clock increase/decrease */
184 /* pll clock increase/decrease */
185 /* clock gating init */
186};
187
Daniel Vetter02e792f2009-09-15 22:57:34 +0200188struct intel_overlay;
189
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500190struct intel_device_info {
191 u8 is_mobile : 1;
192 u8 is_i8xx : 1;
Adam Jackson5ce8ba72010-04-15 14:03:30 -0400193 u8 is_i85x : 1;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500194 u8 is_i915g : 1;
195 u8 is_i9xx : 1;
196 u8 is_i945gm : 1;
197 u8 is_i965g : 1;
198 u8 is_i965gm : 1;
199 u8 is_g33 : 1;
200 u8 need_gfx_hws : 1;
201 u8 is_g4x : 1;
202 u8 is_pineview : 1;
203 u8 is_ironlake : 1;
Zhenyu Wang59f2d0f2010-03-09 23:37:07 +0800204 u8 is_gen6 : 1;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500205 u8 has_fbc : 1;
206 u8 has_rc6 : 1;
207 u8 has_pipe_cxsr : 1;
208 u8 has_hotplug : 1;
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -0500209 u8 cursor_needs_physical : 1;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500210};
211
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800212enum no_fbc_reason {
213 FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
214 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
215 FBC_MODE_TOO_LARGE, /* mode too large for compression */
216 FBC_BAD_PLANE, /* fbc not supported on plane */
217 FBC_NOT_TILED, /* buffer not tiled */
218};
219
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800220enum intel_pch {
221 PCH_IBX, /* Ibexpeak PCH */
222 PCH_CPT, /* Cougarpoint PCH */
223};
224
Dave Airlie8be48d92010-03-30 05:34:14 +0000225struct intel_fbdev;
Dave Airlie38651672010-03-30 05:34:13 +0000226
Linus Torvalds1da177e2005-04-16 15:20:36 -0700227typedef struct drm_i915_private {
Eric Anholt673a3942008-07-30 12:06:12 -0700228 struct drm_device *dev;
229
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500230 const struct intel_device_info *info;
231
Dave Airlieac5c4e72008-12-19 15:38:34 +1000232 int has_gem;
233
Eric Anholt3043c602008-10-02 12:24:47 -0700234 void __iomem *regs;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700235
Dave Airlieec2a4c32009-08-04 11:43:41 +1000236 struct pci_dev *bridge_dev;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800237 struct intel_ring_buffer render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +0800238 struct intel_ring_buffer bsd_ring;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700239
Dave Airlie9c8da5e2005-07-10 15:38:56 +1000240 drm_dma_handle_t *status_page_dmah;
Jesse Barnese552eb72010-04-21 11:39:23 -0700241 void *seqno_page;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700242 dma_addr_t dma_status_page;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700243 uint32_t counter;
Jesse Barnese552eb72010-04-21 11:39:23 -0700244 unsigned int seqno_gfx_addr;
Wang Zhenyudc7a9312007-06-10 15:58:19 +1000245 drm_local_map_t hws_map;
Jesse Barnese552eb72010-04-21 11:39:23 -0700246 struct drm_gem_object *seqno_obj;
Jesse Barnes97f5ab62009-10-08 10:16:48 -0700247 struct drm_gem_object *pwrctx;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700248
Jesse Barnesd7658982009-06-05 14:41:29 +0000249 struct resource mch_res;
250
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000251 unsigned int cpp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700252 int back_offset;
253 int front_offset;
254 int current_page;
255 int page_flipping;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700256
257 wait_queue_head_t irq_queue;
258 atomic_t irq_received;
Eric Anholted4cb412008-07-29 12:10:39 -0700259 /** Protects user_irq_refcount and irq_mask_reg */
260 spinlock_t user_irq_lock;
Chris Wilson9d34e5d2009-09-24 05:26:06 +0100261 u32 trace_irq_seqno;
Eric Anholted4cb412008-07-29 12:10:39 -0700262 /** Cached value of IMR to avoid reads in updating the bitfield */
263 u32 irq_mask_reg;
Keith Packard7c463582008-11-04 02:03:27 -0800264 u32 pipestat[2];
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500265 /** splitted irq regs for graphics and display engine on Ironlake,
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800266 irq_mask_reg is still used for display irq. */
267 u32 gt_irq_mask_reg;
268 u32 gt_irq_enable_reg;
269 u32 de_irq_enable_reg;
Zhenyu Wangc6501562009-11-03 18:57:21 +0000270 u32 pch_irq_mask_reg;
271 u32 pch_irq_enable_reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700272
Jesse Barnes5ca58282009-03-31 14:11:15 -0700273 u32 hotplug_supported_mask;
274 struct work_struct hotplug_work;
275
Linus Torvalds1da177e2005-04-16 15:20:36 -0700276 int tex_lru_log_granularity;
277 int allow_batchbuffer;
278 struct mem_block *agp_heap;
Dave Airlie0d6aa602006-01-02 20:14:23 +1100279 unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
Dave Airlie702880f2006-06-24 17:07:34 +1000280 int vblank_pipe;
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000281
Ben Gamarif65d9422009-09-14 17:48:44 -0400282 /* For hangcheck timer */
283#define DRM_I915_HANGCHECK_PERIOD 75 /* in jiffies */
284 struct timer_list hangcheck_timer;
285 int hangcheck_count;
286 uint32_t last_acthd;
287
Jesse Barnes79e53942008-11-07 14:24:08 -0800288 struct drm_mm vram;
289
Jesse Barnes80824002009-09-10 15:28:06 -0700290 unsigned long cfb_size;
291 unsigned long cfb_pitch;
292 int cfb_fence;
293 int cfb_plane;
294
Jesse Barnes79e53942008-11-07 14:24:08 -0800295 int irq_enabled;
296
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100297 struct intel_opregion opregion;
298
Daniel Vetter02e792f2009-09-15 22:57:34 +0200299 /* overlay */
300 struct intel_overlay *overlay;
301
Jesse Barnes79e53942008-11-07 14:24:08 -0800302 /* LVDS info */
303 int backlight_duty_cycle; /* restore backlight to this value */
304 bool panel_wants_dither;
305 struct drm_display_mode *panel_fixed_mode;
Ma Ling88631702009-05-13 11:19:55 +0800306 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
307 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
Jesse Barnes79e53942008-11-07 14:24:08 -0800308
309 /* Feature bits from the VBIOS */
Hannes Eder95281e32008-12-18 15:09:00 +0100310 unsigned int int_tv_support:1;
311 unsigned int lvds_dither:1;
312 unsigned int lvds_vbt:1;
313 unsigned int int_crt_support:1;
Kristian Høgsberg43565a02009-02-13 20:56:52 -0500314 unsigned int lvds_use_ssc:1;
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800315 unsigned int edp_support:1;
Kristian Høgsberg43565a02009-02-13 20:56:52 -0500316 int lvds_ssc_freq;
Zhenyu Wang500a8cc2010-01-13 11:19:52 +0800317 int edp_bpp;
Jesse Barnes79e53942008-11-07 14:24:08 -0800318
Jesse Barnesc1c7af62009-09-10 15:28:03 -0700319 struct notifier_block lid_notifier;
320
Shaohua Li29874f42009-11-18 15:15:02 +0800321 int crt_ddc_bus; /* 0 = unknown, else GPIO to use for CRT DDC */
Jesse Barnesde151cf2008-11-12 10:03:55 -0800322 struct drm_i915_fence_reg fence_regs[16]; /* assume 965 */
323 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
324 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
325
Li Peng95534262010-05-18 18:58:44 +0800326 unsigned int fsb_freq, mem_freq, is_ddr3;
Shaohua Li7662c8b2009-06-26 11:23:55 +0800327
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700328 spinlock_t error_lock;
329 struct drm_i915_error_state *first_error;
Jesse Barnes8a905232009-07-11 16:48:03 -0400330 struct work_struct error_work;
Eric Anholt9c9fe1f2009-08-03 16:09:16 -0700331 struct workqueue_struct *wq;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700332
Jesse Barnese70236a2009-09-21 10:42:27 -0700333 /* Display functions */
334 struct drm_i915_display_funcs display;
335
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800336 /* PCH chipset type */
337 enum intel_pch pch_type;
338
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000339 /* Register state */
Linus Torvaldsc9354c82009-11-02 09:29:55 -0800340 bool modeset_on_lid;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000341 u8 saveLBB;
342 u32 saveDSPACNTR;
343 u32 saveDSPBCNTR;
Keith Packarde948e992008-05-07 12:27:53 +1000344 u32 saveDSPARB;
Peng Li461cba22008-11-18 12:39:02 +0800345 u32 saveHWS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000346 u32 savePIPEACONF;
347 u32 savePIPEBCONF;
348 u32 savePIPEASRC;
349 u32 savePIPEBSRC;
350 u32 saveFPA0;
351 u32 saveFPA1;
352 u32 saveDPLL_A;
353 u32 saveDPLL_A_MD;
354 u32 saveHTOTAL_A;
355 u32 saveHBLANK_A;
356 u32 saveHSYNC_A;
357 u32 saveVTOTAL_A;
358 u32 saveVBLANK_A;
359 u32 saveVSYNC_A;
360 u32 saveBCLRPAT_A;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000361 u32 saveTRANSACONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800362 u32 saveTRANS_HTOTAL_A;
363 u32 saveTRANS_HBLANK_A;
364 u32 saveTRANS_HSYNC_A;
365 u32 saveTRANS_VTOTAL_A;
366 u32 saveTRANS_VBLANK_A;
367 u32 saveTRANS_VSYNC_A;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000368 u32 savePIPEASTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000369 u32 saveDSPASTRIDE;
370 u32 saveDSPASIZE;
371 u32 saveDSPAPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700372 u32 saveDSPAADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000373 u32 saveDSPASURF;
374 u32 saveDSPATILEOFF;
375 u32 savePFIT_PGM_RATIOS;
Jesse Barnes0eb96d62009-10-14 12:33:41 -0700376 u32 saveBLC_HIST_CTL;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000377 u32 saveBLC_PWM_CTL;
378 u32 saveBLC_PWM_CTL2;
Zhenyu Wang42048782009-10-21 15:27:01 +0800379 u32 saveBLC_CPU_PWM_CTL;
380 u32 saveBLC_CPU_PWM_CTL2;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000381 u32 saveFPB0;
382 u32 saveFPB1;
383 u32 saveDPLL_B;
384 u32 saveDPLL_B_MD;
385 u32 saveHTOTAL_B;
386 u32 saveHBLANK_B;
387 u32 saveHSYNC_B;
388 u32 saveVTOTAL_B;
389 u32 saveVBLANK_B;
390 u32 saveVSYNC_B;
391 u32 saveBCLRPAT_B;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000392 u32 saveTRANSBCONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800393 u32 saveTRANS_HTOTAL_B;
394 u32 saveTRANS_HBLANK_B;
395 u32 saveTRANS_HSYNC_B;
396 u32 saveTRANS_VTOTAL_B;
397 u32 saveTRANS_VBLANK_B;
398 u32 saveTRANS_VSYNC_B;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000399 u32 savePIPEBSTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000400 u32 saveDSPBSTRIDE;
401 u32 saveDSPBSIZE;
402 u32 saveDSPBPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700403 u32 saveDSPBADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000404 u32 saveDSPBSURF;
405 u32 saveDSPBTILEOFF;
Jesse Barnes585fb112008-07-29 11:54:06 -0700406 u32 saveVGA0;
407 u32 saveVGA1;
408 u32 saveVGA_PD;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000409 u32 saveVGACNTRL;
410 u32 saveADPA;
411 u32 saveLVDS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700412 u32 savePP_ON_DELAYS;
413 u32 savePP_OFF_DELAYS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000414 u32 saveDVOA;
415 u32 saveDVOB;
416 u32 saveDVOC;
417 u32 savePP_ON;
418 u32 savePP_OFF;
419 u32 savePP_CONTROL;
Jesse Barnes585fb112008-07-29 11:54:06 -0700420 u32 savePP_DIVISOR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000421 u32 savePFIT_CONTROL;
422 u32 save_palette_a[256];
423 u32 save_palette_b[256];
Jesse Barnes06027f92009-10-05 13:47:26 -0700424 u32 saveDPFC_CB_BASE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000425 u32 saveFBC_CFB_BASE;
426 u32 saveFBC_LL_BASE;
427 u32 saveFBC_CONTROL;
428 u32 saveFBC_CONTROL2;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000429 u32 saveIER;
430 u32 saveIIR;
431 u32 saveIMR;
Zhenyu Wang42048782009-10-21 15:27:01 +0800432 u32 saveDEIER;
433 u32 saveDEIMR;
434 u32 saveGTIER;
435 u32 saveGTIMR;
436 u32 saveFDI_RXA_IMR;
437 u32 saveFDI_RXB_IMR;
Keith Packard1f84e552008-02-16 19:19:29 -0800438 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -0800439 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000440 u32 saveSWF0[16];
441 u32 saveSWF1[16];
442 u32 saveSWF2[3];
443 u8 saveMSR;
444 u8 saveSR[8];
Jesse Barnes123f7942008-02-07 11:15:20 -0800445 u8 saveGR[25];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000446 u8 saveAR_INDEX;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000447 u8 saveAR[21];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000448 u8 saveDACMASK;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000449 u8 saveCR[37];
Keith Packard79f11c12009-04-30 14:43:44 -0700450 uint64_t saveFENCE[16];
Eric Anholt1fd1c622009-06-03 07:26:58 +0000451 u32 saveCURACNTR;
452 u32 saveCURAPOS;
453 u32 saveCURABASE;
454 u32 saveCURBCNTR;
455 u32 saveCURBPOS;
456 u32 saveCURBBASE;
457 u32 saveCURSIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700458 u32 saveDP_B;
459 u32 saveDP_C;
460 u32 saveDP_D;
461 u32 savePIPEA_GMCH_DATA_M;
462 u32 savePIPEB_GMCH_DATA_M;
463 u32 savePIPEA_GMCH_DATA_N;
464 u32 savePIPEB_GMCH_DATA_N;
465 u32 savePIPEA_DP_LINK_M;
466 u32 savePIPEB_DP_LINK_M;
467 u32 savePIPEA_DP_LINK_N;
468 u32 savePIPEB_DP_LINK_N;
Zhenyu Wang42048782009-10-21 15:27:01 +0800469 u32 saveFDI_RXA_CTL;
470 u32 saveFDI_TXA_CTL;
471 u32 saveFDI_RXB_CTL;
472 u32 saveFDI_TXB_CTL;
473 u32 savePFA_CTL_1;
474 u32 savePFB_CTL_1;
475 u32 savePFA_WIN_SZ;
476 u32 savePFB_WIN_SZ;
477 u32 savePFA_WIN_POS;
478 u32 savePFB_WIN_POS;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000479 u32 savePCH_DREF_CONTROL;
480 u32 saveDISP_ARB_CTL;
481 u32 savePIPEA_DATA_M1;
482 u32 savePIPEA_DATA_N1;
483 u32 savePIPEA_LINK_M1;
484 u32 savePIPEA_LINK_N1;
485 u32 savePIPEB_DATA_M1;
486 u32 savePIPEB_DATA_N1;
487 u32 savePIPEB_LINK_M1;
488 u32 savePIPEB_LINK_N1;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000489 u32 saveMCHBAR_RENDER_STANDBY;
Eric Anholt673a3942008-07-30 12:06:12 -0700490
491 struct {
492 struct drm_mm gtt_space;
493
Keith Packard0839ccb2008-10-30 19:38:48 -0700494 struct io_mapping *gtt_mapping;
Eric Anholtab657db12009-01-23 12:57:47 -0800495 int gtt_mtrr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700496
Eric Anholt673a3942008-07-30 12:06:12 -0700497 /**
Chris Wilson31169712009-09-14 16:50:28 +0100498 * Membership on list of all loaded devices, used to evict
499 * inactive buffers under memory pressure.
500 *
501 * Modifications should only be done whilst holding the
502 * shrink_list_lock spinlock.
503 */
504 struct list_head shrink_list;
505
Carl Worth5e118f42009-03-20 11:54:25 -0700506 spinlock_t active_list_lock;
Eric Anholt673a3942008-07-30 12:06:12 -0700507
508 /**
509 * List of objects which are not in the ringbuffer but which
510 * still have a write_domain which needs to be flushed before
511 * unbinding.
512 *
Eric Anholtce44b0e2008-11-06 16:00:31 -0800513 * last_rendering_seqno is 0 while an object is in this list.
514 *
Eric Anholt673a3942008-07-30 12:06:12 -0700515 * A reference is held on the buffer while on this list.
516 */
517 struct list_head flushing_list;
518
519 /**
Daniel Vetter99fcb762010-02-07 16:20:18 +0100520 * List of objects currently pending a GPU write flush.
521 *
522 * All elements on this list will belong to either the
523 * active_list or flushing_list, last_rendering_seqno can
524 * be used to differentiate between the two elements.
525 */
526 struct list_head gpu_write_list;
527
528 /**
Eric Anholt673a3942008-07-30 12:06:12 -0700529 * LRU list of objects which are not in the ringbuffer and
530 * are ready to unbind, but are still in the GTT.
531 *
Eric Anholtce44b0e2008-11-06 16:00:31 -0800532 * last_rendering_seqno is 0 while an object is in this list.
533 *
Eric Anholt673a3942008-07-30 12:06:12 -0700534 * A reference is not held on the buffer while on this list,
535 * as merely being GTT-bound shouldn't prevent its being
536 * freed, and we'll pull it off the list in the free path.
537 */
538 struct list_head inactive_list;
539
Eric Anholta09ba7f2009-08-29 12:49:51 -0700540 /** LRU list of objects with fence regs on them. */
541 struct list_head fence_list;
542
Eric Anholt673a3942008-07-30 12:06:12 -0700543 /**
Eric Anholt673a3942008-07-30 12:06:12 -0700544 * We leave the user IRQ off as much as possible,
545 * but this means that requests will finish and never
546 * be retired once the system goes idle. Set a timer to
547 * fire periodically while the ring is running. When it
548 * fires, go retire requests.
549 */
550 struct delayed_work retire_work;
551
552 uint32_t next_gem_seqno;
553
554 /**
555 * Waiting sequence number, if any
556 */
557 uint32_t waiting_gem_seqno;
558
559 /**
560 * Last seq seen at irq time
561 */
562 uint32_t irq_gem_seqno;
563
564 /**
565 * Flag if the X Server, and thus DRM, is not currently in
566 * control of the device.
567 *
568 * This is set between LeaveVT and EnterVT. It needs to be
569 * replaced with a semaphore. It also needs to be
570 * transitioned away from for kernel modesetting.
571 */
572 int suspended;
573
574 /**
575 * Flag if the hardware appears to be wedged.
576 *
577 * This is set when attempts to idle the device timeout.
578 * It prevents command submission from occuring and makes
579 * every pending request fail
580 */
Ben Gamariba1234d2009-09-14 17:48:47 -0400581 atomic_t wedged;
Eric Anholt673a3942008-07-30 12:06:12 -0700582
583 /** Bit 6 swizzling required for X tiling */
584 uint32_t bit_6_swizzle_x;
585 /** Bit 6 swizzling required for Y tiling */
586 uint32_t bit_6_swizzle_y;
Dave Airlie71acb5e2008-12-30 20:31:46 +1000587
588 /* storage for physical objects */
589 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
Eric Anholt673a3942008-07-30 12:06:12 -0700590 } mm;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800591 struct sdvo_device_mapping sdvo_mappings[2];
Zhao Yakuia3e17eb2009-10-10 10:42:37 +0800592 /* indicate whether the LVDS_BORDER should be enabled or not */
593 unsigned int lvds_border_bits;
Jesse Barnes652c3932009-08-17 13:31:43 -0700594
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500595 struct drm_crtc *plane_to_crtc_mapping[2];
596 struct drm_crtc *pipe_to_crtc_mapping[2];
597 wait_queue_head_t pending_flip_queue;
Jesse Barnes1afe3e92010-03-26 10:35:20 -0700598 bool flip_pending_is_done;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500599
Jesse Barnes652c3932009-08-17 13:31:43 -0700600 /* Reclocking support */
601 bool render_reclock_avail;
602 bool lvds_downclock_avail;
Zhao Yakuibfac4d62010-04-07 17:11:22 +0800603 /* indicate whether the LVDS EDID is OK */
604 bool lvds_edid_good;
Zhao Yakui18f9ed12009-11-20 03:24:16 +0000605 /* indicates the reduced downclock for LVDS*/
606 int lvds_downclock;
Jesse Barnes652c3932009-08-17 13:31:43 -0700607 struct work_struct idle_work;
608 struct timer_list idle_timer;
609 bool busy;
610 u16 orig_clock;
Zhao Yakui6363ee62009-11-24 09:48:44 +0800611 int child_dev_num;
612 struct child_device_config *child_dev;
Zhao Yakuia2565372009-12-11 09:26:11 +0800613 struct drm_connector *int_lvds_connector;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800614
Zhenyu Wangc4804412009-12-17 14:48:43 +0800615 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800616
617 u8 cur_delay;
618 u8 min_delay;
619 u8 max_delay;
Jesse Barnes7648fa92010-05-20 14:28:11 -0700620 u8 fmax;
621 u8 fstart;
622
623 u64 last_count1;
624 unsigned long last_time1;
625 u64 last_count2;
626 struct timespec last_time2;
627 unsigned long gfx_power;
628 int c_m;
629 int r_t;
630 u8 corr;
631 spinlock_t *mchdev_lock;
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800632
633 enum no_fbc_reason no_fbc_reason;
Dave Airlie38651672010-03-30 05:34:13 +0000634
Jesse Barnes20bf3772010-04-21 11:39:22 -0700635 struct drm_mm_node *compressed_fb;
636 struct drm_mm_node *compressed_llb;
Eric Anholt34dc4d42010-05-07 14:30:03 -0700637
Dave Airlie8be48d92010-03-30 05:34:14 +0000638 /* list of fbdev register on this device */
639 struct intel_fbdev *fbdev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700640} drm_i915_private_t;
641
Eric Anholt673a3942008-07-30 12:06:12 -0700642/** driver private structure attached to each drm_gem_object */
643struct drm_i915_gem_object {
Daniel Vetterc397b902010-04-09 19:05:07 +0000644 struct drm_gem_object base;
Eric Anholt673a3942008-07-30 12:06:12 -0700645
646 /** Current space allocated to this object in the GTT, if any. */
647 struct drm_mm_node *gtt_space;
648
649 /** This object's place on the active/flushing/inactive lists */
650 struct list_head list;
Daniel Vetter99fcb762010-02-07 16:20:18 +0100651 /** This object's place on GPU write list */
652 struct list_head gpu_write_list;
Eric Anholt673a3942008-07-30 12:06:12 -0700653
654 /**
655 * This is set if the object is on the active or flushing lists
656 * (has pending rendering), and is not set if it's on inactive (ready
657 * to be unbound).
658 */
Daniel Vetter778c3542010-05-13 11:49:44 +0200659 unsigned int active : 1;
Eric Anholt673a3942008-07-30 12:06:12 -0700660
661 /**
662 * This is set if the object has been written to since last bound
663 * to the GTT
664 */
Daniel Vetter778c3542010-05-13 11:49:44 +0200665 unsigned int dirty : 1;
666
667 /**
668 * Fence register bits (if any) for this object. Will be set
669 * as needed when mapped into the GTT.
670 * Protected by dev->struct_mutex.
671 *
672 * Size: 4 bits for 16 fences + sign (for FENCE_REG_NONE)
673 */
674 int fence_reg : 5;
675
676 /**
677 * Used for checking the object doesn't appear more than once
678 * in an execbuffer object list.
679 */
680 unsigned int in_execbuffer : 1;
681
682 /**
683 * Advice: are the backing pages purgeable?
684 */
685 unsigned int madv : 2;
686
687 /**
688 * Refcount for the pages array. With the current locking scheme, there
689 * are at most two concurrent users: Binding a bo to the gtt and
690 * pwrite/pread using physical addresses. So two bits for a maximum
691 * of two users are enough.
692 */
693 unsigned int pages_refcount : 2;
694#define DRM_I915_GEM_OBJECT_MAX_PAGES_REFCOUNT 0x3
695
696 /**
697 * Current tiling mode for the object.
698 */
699 unsigned int tiling_mode : 2;
700
701 /** How many users have pinned this object in GTT space. The following
702 * users can each hold at most one reference: pwrite/pread, pin_ioctl
703 * (via user_pin_count), execbuffer (objects are not allowed multiple
704 * times for the same batchbuffer), and the framebuffer code. When
705 * switching/pageflipping, the framebuffer code has at most two buffers
706 * pinned per crtc.
707 *
708 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
709 * bits with absolutely no headroom. So use 4 bits. */
710 int pin_count : 4;
711#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
Eric Anholt673a3942008-07-30 12:06:12 -0700712
713 /** AGP memory structure for our GTT binding. */
714 DRM_AGP_MEM *agp_mem;
715
Eric Anholt856fa192009-03-19 14:10:50 -0700716 struct page **pages;
Eric Anholt673a3942008-07-30 12:06:12 -0700717
718 /**
719 * Current offset of the object in GTT space.
720 *
721 * This is the same as gtt_space->start
722 */
723 uint32_t gtt_offset;
Chris Wilsone67b8ce2009-09-14 16:50:26 +0100724
Zou Nan hai852835f2010-05-21 09:08:56 +0800725 /* Which ring is refering to is this object */
726 struct intel_ring_buffer *ring;
727
Jesse Barnesde151cf2008-11-12 10:03:55 -0800728 /**
729 * Fake offset for use by mmap(2)
730 */
731 uint64_t mmap_offset;
732
Eric Anholt673a3942008-07-30 12:06:12 -0700733 /** Breadcrumb of last rendering to the buffer. */
734 uint32_t last_rendering_seqno;
735
Daniel Vetter778c3542010-05-13 11:49:44 +0200736 /** Current tiling stride for the object, if it's tiled. */
Jesse Barnesde151cf2008-11-12 10:03:55 -0800737 uint32_t stride;
Eric Anholt673a3942008-07-30 12:06:12 -0700738
Eric Anholt280b7132009-03-12 16:56:27 -0700739 /** Record of address bit 17 of each page at last unbind. */
740 long *bit_17;
741
Keith Packardba1eb1d2008-10-14 19:55:10 -0700742 /** AGP mapping type (AGP_USER_MEMORY or AGP_USER_CACHED_MEMORY */
743 uint32_t agp_type;
744
Eric Anholt673a3942008-07-30 12:06:12 -0700745 /**
Eric Anholte47c68e2008-11-14 13:35:19 -0800746 * If present, while GEM_DOMAIN_CPU is in the read domain this array
747 * flags which individual pages are valid.
Eric Anholt673a3942008-07-30 12:06:12 -0700748 */
749 uint8_t *page_cpu_valid;
Jesse Barnes79e53942008-11-07 14:24:08 -0800750
751 /** User space pin count and filp owning the pin */
752 uint32_t user_pin_count;
753 struct drm_file *pin_filp;
Dave Airlie71acb5e2008-12-30 20:31:46 +1000754
755 /** for phy allocated objects */
756 struct drm_i915_gem_phys_object *phys_obj;
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -0500757
758 /**
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500759 * Number of crtcs where this object is currently the fb, but
760 * will be page flipped away on the next vblank. When it
761 * reaches 0, dev_priv->pending_flip_queue will be woken up.
762 */
763 atomic_t pending_flip;
Eric Anholt673a3942008-07-30 12:06:12 -0700764};
765
Daniel Vetter62b8b212010-04-09 19:05:08 +0000766#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
Daniel Vetter23010e42010-03-08 13:35:02 +0100767
Eric Anholt673a3942008-07-30 12:06:12 -0700768/**
769 * Request queue structure.
770 *
771 * The request queue allows us to note sequence numbers that have been emitted
772 * and may be associated with active buffers to be retired.
773 *
774 * By keeping this list, we can avoid having to do questionable
775 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
776 * an emission time with seqnos for tracking how far ahead of the GPU we are.
777 */
778struct drm_i915_gem_request {
Zou Nan hai852835f2010-05-21 09:08:56 +0800779 /** On Which ring this request was generated */
780 struct intel_ring_buffer *ring;
781
Eric Anholt673a3942008-07-30 12:06:12 -0700782 /** GEM sequence number associated with this request. */
783 uint32_t seqno;
784
785 /** Time at which this request was emitted, in jiffies. */
786 unsigned long emitted_jiffies;
787
Eric Anholtb9624422009-06-03 07:27:35 +0000788 /** global list entry for this request */
Eric Anholt673a3942008-07-30 12:06:12 -0700789 struct list_head list;
Eric Anholtb9624422009-06-03 07:27:35 +0000790
791 /** file_priv list entry for this request */
792 struct list_head client_list;
Eric Anholt673a3942008-07-30 12:06:12 -0700793};
794
795struct drm_i915_file_private {
796 struct {
Eric Anholtb9624422009-06-03 07:27:35 +0000797 struct list_head request_list;
Eric Anholt673a3942008-07-30 12:06:12 -0700798 } mm;
799};
800
Jesse Barnes79e53942008-11-07 14:24:08 -0800801enum intel_chip_family {
802 CHIP_I8XX = 0x01,
803 CHIP_I9XX = 0x02,
804 CHIP_I915 = 0x04,
805 CHIP_I965 = 0x08,
806};
807
Eric Anholtc153f452007-09-03 12:06:45 +1000808extern struct drm_ioctl_desc i915_ioctls[];
Dave Airlieb3a83632005-09-30 18:37:36 +1000809extern int i915_max_ioctl;
Jesse Barnes79e53942008-11-07 14:24:08 -0800810extern unsigned int i915_fbpercrtc;
Jesse Barnes652c3932009-08-17 13:31:43 -0700811extern unsigned int i915_powersave;
Jesse Barnes33814342010-01-14 20:48:02 +0000812extern unsigned int i915_lvds_downclock;
Dave Airlieb3a83632005-09-30 18:37:36 +1000813
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000814extern int i915_suspend(struct drm_device *dev, pm_message_t state);
815extern int i915_resume(struct drm_device *dev);
Ben Gamari1341d652009-09-14 17:48:42 -0400816extern void i915_save_display(struct drm_device *dev);
817extern void i915_restore_display(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +1000818extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
819extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
820
Linus Torvalds1da177e2005-04-16 15:20:36 -0700821 /* i915_dma.c */
Dave Airlie84b1fd12007-07-11 15:53:27 +1000822extern void i915_kernel_lost_context(struct drm_device * dev);
Dave Airlie22eae942005-11-10 22:16:34 +1100823extern int i915_driver_load(struct drm_device *, unsigned long flags);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000824extern int i915_driver_unload(struct drm_device *);
Eric Anholt673a3942008-07-30 12:06:12 -0700825extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +1000826extern void i915_driver_lastclose(struct drm_device * dev);
Eric Anholt6c340ea2007-08-25 20:23:09 +1000827extern void i915_driver_preclose(struct drm_device *dev,
828 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -0700829extern void i915_driver_postclose(struct drm_device *dev,
830 struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +1000831extern int i915_driver_device_is_agp(struct drm_device * dev);
Dave Airlie0d6aa602006-01-02 20:14:23 +1100832extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
833 unsigned long arg);
Eric Anholt673a3942008-07-30 12:06:12 -0700834extern int i915_emit_box(struct drm_device *dev,
Eric Anholt201361a2009-03-11 12:30:04 -0700835 struct drm_clip_rect *boxes,
Eric Anholt673a3942008-07-30 12:06:12 -0700836 int i, int DR1, int DR4);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400837extern int i965_reset(struct drm_device *dev, u8 flags);
Jesse Barnes7648fa92010-05-20 14:28:11 -0700838extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
839extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
840extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
841extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
842
Dave Airlieaf6061a2008-05-07 12:15:39 +1000843
Linus Torvalds1da177e2005-04-16 15:20:36 -0700844/* i915_irq.c */
Ben Gamarif65d9422009-09-14 17:48:44 -0400845void i915_hangcheck_elapsed(unsigned long data);
Chris Wilson9df30792010-02-18 10:24:56 +0000846void i915_destroy_error_state(struct drm_device *dev);
Eric Anholtc153f452007-09-03 12:06:45 +1000847extern int i915_irq_emit(struct drm_device *dev, void *data,
848 struct drm_file *file_priv);
849extern int i915_irq_wait(struct drm_device *dev, void *data,
850 struct drm_file *file_priv);
Chris Wilson9d34e5d2009-09-24 05:26:06 +0100851void i915_trace_irq_get(struct drm_device *dev, u32 seqno);
Jesse Barnes79e53942008-11-07 14:24:08 -0800852extern void i915_enable_interrupt (struct drm_device *dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700853
854extern irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS);
Dave Airlie84b1fd12007-07-11 15:53:27 +1000855extern void i915_driver_irq_preinstall(struct drm_device * dev);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700856extern int i915_driver_irq_postinstall(struct drm_device *dev);
Dave Airlie84b1fd12007-07-11 15:53:27 +1000857extern void i915_driver_irq_uninstall(struct drm_device * dev);
Eric Anholtc153f452007-09-03 12:06:45 +1000858extern int i915_vblank_pipe_set(struct drm_device *dev, void *data,
859 struct drm_file *file_priv);
860extern int i915_vblank_pipe_get(struct drm_device *dev, void *data,
861 struct drm_file *file_priv);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700862extern int i915_enable_vblank(struct drm_device *dev, int crtc);
863extern void i915_disable_vblank(struct drm_device *dev, int crtc);
864extern u32 i915_get_vblank_counter(struct drm_device *dev, int crtc);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800865extern u32 gm45_get_vblank_counter(struct drm_device *dev, int crtc);
Eric Anholtc153f452007-09-03 12:06:45 +1000866extern int i915_vblank_swap(struct drm_device *dev, void *data,
867 struct drm_file *file_priv);
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100868extern void i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700869extern void i915_disable_irq(drm_i915_private_t *dev_priv, u32 mask);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800870extern void ironlake_enable_graphics_irq(drm_i915_private_t *dev_priv,
871 u32 mask);
872extern void ironlake_disable_graphics_irq(drm_i915_private_t *dev_priv,
873 u32 mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700874
Keith Packard7c463582008-11-04 02:03:27 -0800875void
876i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
877
878void
879i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
880
Zhao Yakui01c66882009-10-28 05:10:00 +0000881void intel_enable_asle (struct drm_device *dev);
882
Keith Packard7c463582008-11-04 02:03:27 -0800883
Linus Torvalds1da177e2005-04-16 15:20:36 -0700884/* i915_mem.c */
Eric Anholtc153f452007-09-03 12:06:45 +1000885extern int i915_mem_alloc(struct drm_device *dev, void *data,
886 struct drm_file *file_priv);
887extern int i915_mem_free(struct drm_device *dev, void *data,
888 struct drm_file *file_priv);
889extern int i915_mem_init_heap(struct drm_device *dev, void *data,
890 struct drm_file *file_priv);
891extern int i915_mem_destroy_heap(struct drm_device *dev, void *data,
892 struct drm_file *file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700893extern void i915_mem_takedown(struct mem_block **heap);
Dave Airlie84b1fd12007-07-11 15:53:27 +1000894extern void i915_mem_release(struct drm_device * dev,
Eric Anholt6c340ea2007-08-25 20:23:09 +1000895 struct drm_file *file_priv, struct mem_block *heap);
Eric Anholt673a3942008-07-30 12:06:12 -0700896/* i915_gem.c */
897int i915_gem_init_ioctl(struct drm_device *dev, void *data,
898 struct drm_file *file_priv);
899int i915_gem_create_ioctl(struct drm_device *dev, void *data,
900 struct drm_file *file_priv);
901int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
902 struct drm_file *file_priv);
903int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
904 struct drm_file *file_priv);
905int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
906 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -0800907int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
908 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -0700909int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
910 struct drm_file *file_priv);
911int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
912 struct drm_file *file_priv);
913int i915_gem_execbuffer(struct drm_device *dev, void *data,
914 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -0500915int i915_gem_execbuffer2(struct drm_device *dev, void *data,
916 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -0700917int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
918 struct drm_file *file_priv);
919int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
920 struct drm_file *file_priv);
921int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
922 struct drm_file *file_priv);
923int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
924 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +0100925int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
926 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -0700927int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
928 struct drm_file *file_priv);
929int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
930 struct drm_file *file_priv);
931int i915_gem_set_tiling(struct drm_device *dev, void *data,
932 struct drm_file *file_priv);
933int i915_gem_get_tiling(struct drm_device *dev, void *data,
934 struct drm_file *file_priv);
Eric Anholt5a125c32008-10-22 21:40:13 -0700935int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
936 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -0700937void i915_gem_load(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -0700938int i915_gem_init_object(struct drm_gem_object *obj);
Daniel Vetterac52bc52010-04-09 19:05:06 +0000939struct drm_gem_object * i915_gem_alloc_object(struct drm_device *dev,
940 size_t size);
Eric Anholt673a3942008-07-30 12:06:12 -0700941void i915_gem_free_object(struct drm_gem_object *obj);
942int i915_gem_object_pin(struct drm_gem_object *obj, uint32_t alignment);
943void i915_gem_object_unpin(struct drm_gem_object *obj);
Jesse Barnes0f973f22009-01-26 17:10:45 -0800944int i915_gem_object_unbind(struct drm_gem_object *obj);
Eric Anholtd05ca302009-07-10 13:02:26 -0700945void i915_gem_release_mmap(struct drm_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700946void i915_gem_lastclose(struct drm_device *dev);
Zou Nan hai852835f2010-05-21 09:08:56 +0800947uint32_t i915_get_gem_seqno(struct drm_device *dev,
948 struct intel_ring_buffer *ring);
Ben Gamari22be1722009-09-14 17:48:43 -0400949bool i915_seqno_passed(uint32_t seq1, uint32_t seq2);
Chris Wilson8c4b8c32009-06-17 22:08:52 +0100950int i915_gem_object_get_fence_reg(struct drm_gem_object *obj);
Chris Wilson52dc7d32009-06-06 09:46:01 +0100951int i915_gem_object_put_fence_reg(struct drm_gem_object *obj);
Zou Nan hai852835f2010-05-21 09:08:56 +0800952void i915_gem_retire_requests(struct drm_device *dev,
953 struct intel_ring_buffer *ring);
Eric Anholt673a3942008-07-30 12:06:12 -0700954void i915_gem_retire_work_handler(struct work_struct *work);
955void i915_gem_clflush_object(struct drm_gem_object *obj);
Jesse Barnes79e53942008-11-07 14:24:08 -0800956int i915_gem_object_set_domain(struct drm_gem_object *obj,
957 uint32_t read_domains,
958 uint32_t write_domain);
959int i915_gem_init_ringbuffer(struct drm_device *dev);
960void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
961int i915_gem_do_init(struct drm_device *dev, unsigned long start,
962 unsigned long end);
Jesse Barnes5669fca2009-02-17 15:13:31 -0800963int i915_gem_idle(struct drm_device *dev);
Zou Nan hai852835f2010-05-21 09:08:56 +0800964uint32_t i915_add_request(struct drm_device *dev,
965 struct drm_file *file_priv,
966 uint32_t flush_domains,
967 struct intel_ring_buffer *ring);
968int i915_do_wait_request(struct drm_device *dev,
969 uint32_t seqno, int interruptible,
970 struct intel_ring_buffer *ring);
Jesse Barnesde151cf2008-11-12 10:03:55 -0800971int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Jesse Barnes79e53942008-11-07 14:24:08 -0800972int i915_gem_object_set_to_gtt_domain(struct drm_gem_object *obj,
973 int write);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +0800974int i915_gem_object_set_to_display_plane(struct drm_gem_object *obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +1000975int i915_gem_attach_phys_object(struct drm_device *dev,
976 struct drm_gem_object *obj, int id);
977void i915_gem_detach_phys_object(struct drm_device *dev,
978 struct drm_gem_object *obj);
979void i915_gem_free_all_phys_object(struct drm_device *dev);
Chris Wilson4bdadb92010-01-27 13:36:32 +0000980int i915_gem_object_get_pages(struct drm_gem_object *obj, gfp_t gfpmask);
Ben Gamari6911a9b2009-04-02 11:24:54 -0700981void i915_gem_object_put_pages(struct drm_gem_object *obj);
Eric Anholt1fd1c622009-06-03 07:26:58 +0000982void i915_gem_release(struct drm_device * dev, struct drm_file *file_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500983void i915_gem_object_flush_write_domain(struct drm_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700984
Chris Wilson31169712009-09-14 16:50:28 +0100985void i915_gem_shrinker_init(void);
986void i915_gem_shrinker_exit(void);
987
Eric Anholt673a3942008-07-30 12:06:12 -0700988/* i915_gem_tiling.c */
989void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
Eric Anholt280b7132009-03-12 16:56:27 -0700990void i915_gem_object_do_bit_17_swizzle(struct drm_gem_object *obj);
991void i915_gem_object_save_bit_17_swizzle(struct drm_gem_object *obj);
Jesse Barnes76446ca2009-12-17 22:05:42 -0500992bool i915_tiling_ok(struct drm_device *dev, int stride, int size,
993 int tiling_mode);
Owain Ainsworthf590d272010-02-18 15:33:00 +0000994bool i915_gem_object_fence_offset_ok(struct drm_gem_object *obj,
995 int tiling_mode);
Eric Anholt673a3942008-07-30 12:06:12 -0700996
997/* i915_gem_debug.c */
998void i915_gem_dump_object(struct drm_gem_object *obj, int len,
999 const char *where, uint32_t mark);
1000#if WATCH_INACTIVE
1001void i915_verify_inactive(struct drm_device *dev, char *file, int line);
1002#else
1003#define i915_verify_inactive(dev, file, line)
1004#endif
1005void i915_gem_object_check_coherency(struct drm_gem_object *obj, int handle);
1006void i915_gem_dump_object(struct drm_gem_object *obj, int len,
1007 const char *where, uint32_t mark);
1008void i915_dump_lru(struct drm_device *dev, const char *where);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001009
Ben Gamari20172632009-02-17 20:08:50 -05001010/* i915_debugfs.c */
Ben Gamari27c202a2009-07-01 22:26:52 -04001011int i915_debugfs_init(struct drm_minor *minor);
1012void i915_debugfs_cleanup(struct drm_minor *minor);
Ben Gamari20172632009-02-17 20:08:50 -05001013
Jesse Barnes317c35d2008-08-25 15:11:06 -07001014/* i915_suspend.c */
1015extern int i915_save_state(struct drm_device *dev);
1016extern int i915_restore_state(struct drm_device *dev);
1017
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001018/* i915_suspend.c */
1019extern int i915_save_state(struct drm_device *dev);
1020extern int i915_restore_state(struct drm_device *dev);
1021
Len Brown65e082c2008-10-24 17:18:10 -04001022#ifdef CONFIG_ACPI
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001023/* i915_opregion.c */
Matthew Garrett74a365b2009-03-19 21:35:39 +00001024extern int intel_opregion_init(struct drm_device *dev, int resume);
Matthew Garrett3b1c1c12009-04-01 19:52:29 +01001025extern void intel_opregion_free(struct drm_device *dev, int suspend);
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001026extern void opregion_asle_intr(struct drm_device *dev);
Zhao Yakui01c66882009-10-28 05:10:00 +00001027extern void ironlake_opregion_gse_intr(struct drm_device *dev);
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001028extern void opregion_enable_asle(struct drm_device *dev);
Len Brown65e082c2008-10-24 17:18:10 -04001029#else
Len Brown03ae61d2009-03-28 01:41:14 -04001030static inline int intel_opregion_init(struct drm_device *dev, int resume) { return 0; }
Matthew Garrett3b1c1c12009-04-01 19:52:29 +01001031static inline void intel_opregion_free(struct drm_device *dev, int suspend) { return; }
Len Brown65e082c2008-10-24 17:18:10 -04001032static inline void opregion_asle_intr(struct drm_device *dev) { return; }
Zhao Yakui01c66882009-10-28 05:10:00 +00001033static inline void ironlake_opregion_gse_intr(struct drm_device *dev) { return; }
Len Brown65e082c2008-10-24 17:18:10 -04001034static inline void opregion_enable_asle(struct drm_device *dev) { return; }
1035#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001036
Jesse Barnes79e53942008-11-07 14:24:08 -08001037/* modesetting */
1038extern void intel_modeset_init(struct drm_device *dev);
1039extern void intel_modeset_cleanup(struct drm_device *dev);
Dave Airlie28d52042009-09-21 14:33:58 +10001040extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
Jesse Barnes80824002009-09-10 15:28:06 -07001041extern void i8xx_disable_fbc(struct drm_device *dev);
Jesse Barnes74dff282009-09-14 15:39:40 -07001042extern void g4x_disable_fbc(struct drm_device *dev);
Adam Jacksonee5382a2010-04-23 11:17:39 -04001043extern void intel_disable_fbc(struct drm_device *dev);
1044extern void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval);
1045extern bool intel_fbc_enabled(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001046extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001047extern void intel_detect_pch (struct drm_device *dev);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001048extern int intel_trans_dp_port_sel (struct drm_crtc *crtc);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001049
Eric Anholt546b0972008-09-01 16:45:29 -07001050/**
1051 * Lock test for when it's just for synchronization of ring access.
1052 *
1053 * In that case, we don't need to do it when GEM is initialized as nobody else
1054 * has access to the ring.
1055 */
1056#define RING_LOCK_TEST_WITH_RETURN(dev, file_priv) do { \
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001057 if (((drm_i915_private_t *)dev->dev_private)->render_ring.gem_object \
1058 == NULL) \
Eric Anholt546b0972008-09-01 16:45:29 -07001059 LOCK_TEST_WITH_RETURN(dev, file_priv); \
1060} while (0)
1061
Eric Anholt3043c602008-10-02 12:24:47 -07001062#define I915_READ(reg) readl(dev_priv->regs + (reg))
1063#define I915_WRITE(reg, val) writel(val, dev_priv->regs + (reg))
1064#define I915_READ16(reg) readw(dev_priv->regs + (reg))
1065#define I915_WRITE16(reg, val) writel(val, dev_priv->regs + (reg))
1066#define I915_READ8(reg) readb(dev_priv->regs + (reg))
1067#define I915_WRITE8(reg, val) writeb(val, dev_priv->regs + (reg))
Jesse Barnesde151cf2008-11-12 10:03:55 -08001068#define I915_WRITE64(reg, val) writeq(val, dev_priv->regs + (reg))
Keith Packard049ef7e2009-04-30 14:43:43 -07001069#define I915_READ64(reg) readq(dev_priv->regs + (reg))
Eric Anholt7d573822009-01-02 13:33:00 -08001070#define POSTING_READ(reg) (void)I915_READ(reg)
Jesse Barnes7648fa92010-05-20 14:28:11 -07001071#define POSTING_READ16(reg) (void)I915_READ16(reg)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001072
1073#define I915_VERBOSE 0
1074
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001075#define BEGIN_LP_RING(n) do { \
1076 drm_i915_private_t *dev_priv = dev->dev_private; \
1077 if (I915_VERBOSE) \
1078 DRM_DEBUG(" BEGIN_LP_RING %x\n", (int)(n)); \
Zou Nan haibe26a102010-06-12 17:40:24 +08001079 intel_ring_begin(dev, &dev_priv->render_ring, (n)); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001080} while (0)
1081
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001082
1083#define OUT_RING(x) do { \
1084 drm_i915_private_t *dev_priv = dev->dev_private; \
1085 if (I915_VERBOSE) \
1086 DRM_DEBUG(" OUT_RING %x\n", (int)(x)); \
1087 intel_ring_emit(dev, &dev_priv->render_ring, x); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001088} while (0)
1089
1090#define ADVANCE_LP_RING() do { \
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001091 drm_i915_private_t *dev_priv = dev->dev_private; \
Chris Wilson0ef82af2009-09-05 18:07:06 +01001092 if (I915_VERBOSE) \
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001093 DRM_DEBUG("ADVANCE_LP_RING %x\n", \
1094 dev_priv->render_ring.tail); \
1095 intel_ring_advance(dev, &dev_priv->render_ring); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001096} while(0)
1097
Jesse Barnes585fb112008-07-29 11:54:06 -07001098/**
1099 * Reads a dword out of the status page, which is written to from the command
1100 * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or
1101 * MI_STORE_DATA_IMM.
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001102 *
Jesse Barnes585fb112008-07-29 11:54:06 -07001103 * The following dwords have a reserved meaning:
Keith Packard0cdad7e2008-10-14 17:19:38 -07001104 * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes.
1105 * 0x04: ring 0 head pointer
1106 * 0x05: ring 1 head pointer (915-class)
1107 * 0x06: ring 2 head pointer (915-class)
1108 * 0x10-0x1b: Context status DWords (GM45)
1109 * 0x1f: Last written status offset. (GM45)
Jesse Barnes585fb112008-07-29 11:54:06 -07001110 *
Keith Packard0cdad7e2008-10-14 17:19:38 -07001111 * The area from dword 0x20 to 0x3ff is available for driver usage.
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001112 */
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001113#define READ_HWSP(dev_priv, reg) (((volatile u32 *)\
1114 (dev_priv->render_ring.status_page.page_addr))[reg])
Keith Packard0baf8232008-11-08 11:44:14 +10001115#define READ_BREADCRUMB(dev_priv) READ_HWSP(dev_priv, I915_BREADCRUMB_INDEX)
Keith Packard0cdad7e2008-10-14 17:19:38 -07001116#define I915_GEM_HWS_INDEX 0x20
Keith Packard0baf8232008-11-08 11:44:14 +10001117#define I915_BREADCRUMB_INDEX 0x21
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001118
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -05001119#define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001120
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -05001121#define IS_I830(dev) ((dev)->pci_device == 0x3577)
1122#define IS_845G(dev) ((dev)->pci_device == 0x2562)
Adam Jackson5ce8ba72010-04-15 14:03:30 -04001123#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -05001124#define IS_I865G(dev) ((dev)->pci_device == 0x2572)
Eric Anholtbad720f2009-10-22 16:11:14 -07001125#define IS_GEN2(dev) (INTEL_INFO(dev)->is_i8xx)
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -05001126#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
1127#define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
1128#define IS_I945G(dev) ((dev)->pci_device == 0x2772)
1129#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1130#define IS_I965G(dev) (INTEL_INFO(dev)->is_i965g)
1131#define IS_I965GM(dev) (INTEL_INFO(dev)->is_i965gm)
1132#define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
1133#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
1134#define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
1135#define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
1136#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1137#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001138#define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
1139#define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -05001140#define IS_IRONLAKE(dev) (INTEL_INFO(dev)->is_ironlake)
1141#define IS_I9XX(dev) (INTEL_INFO(dev)->is_i9xx)
Zhenyu Wang59f2d0f2010-03-09 23:37:07 +08001142#define IS_GEN6(dev) (INTEL_INFO(dev)->is_gen6)
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -05001143#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
Zhenyu Wang280da222009-06-05 15:38:37 +08001144
Eric Anholtbad720f2009-10-22 16:11:14 -07001145#define IS_GEN3(dev) (IS_I915G(dev) || \
1146 IS_I915GM(dev) || \
1147 IS_I945G(dev) || \
1148 IS_I945GM(dev) || \
1149 IS_G33(dev) || \
1150 IS_PINEVIEW(dev))
1151#define IS_GEN4(dev) ((dev)->pci_device == 0x2972 || \
1152 (dev)->pci_device == 0x2982 || \
1153 (dev)->pci_device == 0x2992 || \
1154 (dev)->pci_device == 0x29A2 || \
1155 (dev)->pci_device == 0x2A02 || \
1156 (dev)->pci_device == 0x2A12 || \
1157 (dev)->pci_device == 0x2E02 || \
1158 (dev)->pci_device == 0x2E12 || \
1159 (dev)->pci_device == 0x2E22 || \
1160 (dev)->pci_device == 0x2E32 || \
1161 (dev)->pci_device == 0x2A42 || \
1162 (dev)->pci_device == 0x2E42)
1163
Zou Nan haid1b851f2010-05-21 09:08:57 +08001164#define HAS_BSD(dev) (IS_IRONLAKE(dev) || IS_G4X(dev))
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -05001165#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001166
Jesse Barnes0f973f22009-01-26 17:10:45 -08001167/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1168 * rows, which changed the alignment requirements and fence programming.
1169 */
1170#define HAS_128_BYTE_Y_TILING(dev) (IS_I9XX(dev) && !(IS_I915G(dev) || \
1171 IS_I915GM(dev)))
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001172#define SUPPORTS_DIGITAL_OUTPUTS(dev) (IS_I9XX(dev) && !IS_PINEVIEW(dev))
1173#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
1174#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
1175#define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
Zhenyu Wang103a1962009-11-27 11:44:36 +08001176#define SUPPORTS_TV(dev) (IS_I9XX(dev) && IS_MOBILE(dev) && \
Zhenyu Wang7da9f6c2010-04-07 16:15:52 +08001177 !IS_IRONLAKE(dev) && !IS_PINEVIEW(dev) && \
1178 !IS_GEN6(dev))
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -05001179#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
Shaohua Li7662c8b2009-06-26 11:23:55 +08001180/* dsparb controlled by hw only */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001181#define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
Zhenyu Wangb39d50e2008-02-19 20:59:09 +10001182
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001183#define HAS_FW_BLC(dev) (IS_I9XX(dev) || IS_G4X(dev) || IS_IRONLAKE(dev))
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -05001184#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
1185#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
1186#define I915_HAS_RC6(dev) (INTEL_INFO(dev)->has_rc6)
Jesse Barnes652c3932009-08-17 13:31:43 -07001187
Eric Anholtbad720f2009-10-22 16:11:14 -07001188#define HAS_PCH_SPLIT(dev) (IS_IRONLAKE(dev) || \
1189 IS_GEN6(dev))
Jesse Barnese552eb72010-04-21 11:39:23 -07001190#define HAS_PIPE_CONTROL(dev) (IS_IRONLAKE(dev) || IS_GEN6(dev))
Eric Anholtbad720f2009-10-22 16:11:14 -07001191
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001192#define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
1193#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1194
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001195#define PRIMARY_RINGBUFFER_SIZE (128*1024)
Dave Airlie0d6aa602006-01-02 20:14:23 +11001196
Linus Torvalds1da177e2005-04-16 15:20:36 -07001197#endif