blob: 7915b5f71e4bbb9ce2eddea450e408fd2106c775 [file] [log] [blame]
Manu Gautam5143b252012-01-05 19:25:23 -08001/* Copyright (c) 2011-2012, Code Aurora Forum. All rights reserved.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13
14#include <linux/kernel.h>
15#include <linux/list.h>
16#include <linux/platform_device.h>
17#include <linux/msm_rotator.h>
18#include <linux/clkdev.h>
Hemant Kumard86c4882012-01-24 19:39:37 -080019#include <linux/dma-mapping.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070020#include <mach/irqs-8064.h>
21#include <mach/board.h>
22#include <mach/msm_iomap.h>
Yan He06913ce2011-08-26 16:33:46 -070023#include <mach/usbdiag.h>
24#include <mach/msm_sps.h>
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -070025#include <mach/dma.h>
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -080026#include <sound/msm-dai-q6.h>
27#include <sound/apr_audio.h>
Gagan Mac8a7a5d32011-11-11 16:43:06 -070028#include <mach/msm_bus_board.h>
Praveen Chidambaram78499012011-11-01 17:15:17 -060029#include <mach/rpm.h>
Joel Kingdacbc822012-01-25 13:30:57 -080030#include <mach/mdm2.h>
Mohan Kumar Gubbihalli Lachma Naik7f72edd2012-02-06 17:26:47 -080031#include <linux/ion.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070032#include "clock.h"
33#include "devices.h"
Jeff Ohlstein7e668552011-10-06 16:17:25 -070034#include "msm_watchdog.h"
Praveen Chidambaram78499012011-11-01 17:15:17 -060035#include "rpm_stats.h"
36#include "rpm_log.h"
37#include "mpm.h"
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070038
39/* Address of GSBI blocks */
Stepan Moskovchenko2701a442011-08-19 13:47:22 -070040#define MSM_GSBI1_PHYS 0x12440000
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070041#define MSM_GSBI3_PHYS 0x16200000
Harini Jayaramanc4c58692011-07-19 14:50:10 -060042#define MSM_GSBI4_PHYS 0x16300000
43#define MSM_GSBI5_PHYS 0x1A200000
44#define MSM_GSBI6_PHYS 0x16500000
45#define MSM_GSBI7_PHYS 0x16600000
46
Kenneth Heitke748593a2011-07-15 15:45:11 -060047/* GSBI UART devices */
Stepan Moskovchenko2701a442011-08-19 13:47:22 -070048#define MSM_UART1DM_PHYS (MSM_GSBI1_PHYS + 0x10000)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070049#define MSM_UART3DM_PHYS (MSM_GSBI3_PHYS + 0x40000)
Jin Hong4bbbfba2012-02-02 21:48:07 -080050#define MSM_UART7DM_PHYS (MSM_GSBI7_PHYS + 0x40000)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070051
Harini Jayaramanc4c58692011-07-19 14:50:10 -060052/* GSBI QUP devices */
53#define MSM_GSBI3_QUP_PHYS (MSM_GSBI3_PHYS + 0x80000)
54#define MSM_GSBI4_QUP_PHYS (MSM_GSBI4_PHYS + 0x80000)
55#define MSM_GSBI5_QUP_PHYS (MSM_GSBI5_PHYS + 0x80000)
56#define MSM_GSBI6_QUP_PHYS (MSM_GSBI6_PHYS + 0x80000)
57#define MSM_GSBI7_QUP_PHYS (MSM_GSBI7_PHYS + 0x80000)
58#define MSM_QUP_SIZE SZ_4K
59
Kenneth Heitke36920d32011-07-20 16:44:30 -060060/* Address of SSBI CMD */
61#define MSM_PMIC1_SSBI_CMD_PHYS 0x00500000
62#define MSM_PMIC2_SSBI_CMD_PHYS 0x00C00000
63#define MSM_PMIC_SSBI_SIZE SZ_4K
Harini Jayaramanc4c58692011-07-19 14:50:10 -060064
Hemant Kumarcaa09092011-07-30 00:26:33 -070065/* Address of HS USBOTG1 */
Hemant Kumard86c4882012-01-24 19:39:37 -080066#define MSM_HSUSB1_PHYS 0x12500000
67#define MSM_HSUSB1_SIZE SZ_4K
Hemant Kumarcaa09092011-07-30 00:26:33 -070068
Jeff Ohlstein7e668552011-10-06 16:17:25 -070069static struct msm_watchdog_pdata msm_watchdog_pdata = {
70 .pet_time = 10000,
71 .bark_time = 11000,
72 .has_secure = true,
Joel Kinge7ca6f72012-02-09 20:51:25 -080073 .needs_expired_enable = true,
Jeff Ohlstein7e668552011-10-06 16:17:25 -070074};
75
76struct platform_device msm8064_device_watchdog = {
77 .name = "msm_watchdog",
78 .id = -1,
79 .dev = {
80 .platform_data = &msm_watchdog_pdata,
81 },
82};
83
Joel King0581896d2011-07-19 16:43:28 -070084static struct resource msm_dmov_resource[] = {
85 {
Jeff Ohlstein4af72692011-11-07 15:59:17 -080086 .start = ADM_0_SCSS_1_IRQ,
Joel King0581896d2011-07-19 16:43:28 -070087 .flags = IORESOURCE_IRQ,
88 },
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -070089 {
Jeff Ohlstein4af72692011-11-07 15:59:17 -080090 .start = 0x18320000,
91 .end = 0x18320000 + SZ_1M - 1,
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -070092 .flags = IORESOURCE_MEM,
93 },
94};
95
96static struct msm_dmov_pdata msm_dmov_pdata = {
Jeff Ohlstein4af72692011-11-07 15:59:17 -080097 .sd = 1,
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -070098 .sd_size = 0x800,
Joel King0581896d2011-07-19 16:43:28 -070099};
100
Stepan Moskovchenkodf13d342011-08-03 19:01:25 -0700101struct platform_device apq8064_device_dmov = {
Joel King0581896d2011-07-19 16:43:28 -0700102 .name = "msm_dmov",
103 .id = -1,
104 .resource = msm_dmov_resource,
105 .num_resources = ARRAY_SIZE(msm_dmov_resource),
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -0700106 .dev = {
107 .platform_data = &msm_dmov_pdata,
108 },
Joel King0581896d2011-07-19 16:43:28 -0700109};
110
Stepan Moskovchenko2701a442011-08-19 13:47:22 -0700111static struct resource resources_uart_gsbi1[] = {
112 {
113 .start = APQ8064_GSBI1_UARTDM_IRQ,
114 .end = APQ8064_GSBI1_UARTDM_IRQ,
115 .flags = IORESOURCE_IRQ,
116 },
117 {
118 .start = MSM_UART1DM_PHYS,
119 .end = MSM_UART1DM_PHYS + PAGE_SIZE - 1,
120 .name = "uartdm_resource",
121 .flags = IORESOURCE_MEM,
122 },
123 {
124 .start = MSM_GSBI1_PHYS,
125 .end = MSM_GSBI1_PHYS + PAGE_SIZE - 1,
126 .name = "gsbi_resource",
127 .flags = IORESOURCE_MEM,
128 },
129};
130
131struct platform_device apq8064_device_uart_gsbi1 = {
132 .name = "msm_serial_hsl",
Jin Hong4bbbfba2012-02-02 21:48:07 -0800133 .id = 1,
Stepan Moskovchenko2701a442011-08-19 13:47:22 -0700134 .num_resources = ARRAY_SIZE(resources_uart_gsbi1),
135 .resource = resources_uart_gsbi1,
136};
137
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700138static struct resource resources_uart_gsbi3[] = {
139 {
140 .start = GSBI3_UARTDM_IRQ,
141 .end = GSBI3_UARTDM_IRQ,
142 .flags = IORESOURCE_IRQ,
143 },
144 {
145 .start = MSM_UART3DM_PHYS,
146 .end = MSM_UART3DM_PHYS + PAGE_SIZE - 1,
147 .name = "uartdm_resource",
148 .flags = IORESOURCE_MEM,
149 },
150 {
151 .start = MSM_GSBI3_PHYS,
152 .end = MSM_GSBI3_PHYS + PAGE_SIZE - 1,
153 .name = "gsbi_resource",
154 .flags = IORESOURCE_MEM,
155 },
156};
157
158struct platform_device apq8064_device_uart_gsbi3 = {
159 .name = "msm_serial_hsl",
160 .id = 0,
161 .num_resources = ARRAY_SIZE(resources_uart_gsbi3),
162 .resource = resources_uart_gsbi3,
163};
164
Jing Lin04601f92012-02-05 15:36:07 -0800165static struct resource resources_qup_i2c_gsbi3[] = {
166 {
167 .name = "gsbi_qup_i2c_addr",
168 .start = MSM_GSBI3_PHYS,
169 .end = MSM_GSBI3_PHYS + 4 - 1,
170 .flags = IORESOURCE_MEM,
171 },
172 {
173 .name = "qup_phys_addr",
174 .start = MSM_GSBI3_QUP_PHYS,
175 .end = MSM_GSBI3_QUP_PHYS + MSM_QUP_SIZE - 1,
176 .flags = IORESOURCE_MEM,
177 },
178 {
179 .name = "qup_err_intr",
180 .start = GSBI3_QUP_IRQ,
181 .end = GSBI3_QUP_IRQ,
182 .flags = IORESOURCE_IRQ,
183 },
184 {
185 .name = "i2c_clk",
186 .start = 9,
187 .end = 9,
188 .flags = IORESOURCE_IO,
189 },
190 {
191 .name = "i2c_sda",
192 .start = 8,
193 .end = 8,
194 .flags = IORESOURCE_IO,
195 },
196};
197
198struct platform_device apq8064_device_qup_i2c_gsbi3 = {
199 .name = "qup_i2c",
200 .id = 3,
201 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi3),
202 .resource = resources_qup_i2c_gsbi3,
203};
204
Kenneth Heitke748593a2011-07-15 15:45:11 -0600205static struct resource resources_qup_i2c_gsbi4[] = {
206 {
207 .name = "gsbi_qup_i2c_addr",
208 .start = MSM_GSBI4_PHYS,
Harini Jayaramane1554a92011-09-15 14:43:02 -0600209 .end = MSM_GSBI4_PHYS + 4 - 1,
Kenneth Heitke748593a2011-07-15 15:45:11 -0600210 .flags = IORESOURCE_MEM,
211 },
212 {
213 .name = "qup_phys_addr",
214 .start = MSM_GSBI4_QUP_PHYS,
Harini Jayaramane1554a92011-09-15 14:43:02 -0600215 .end = MSM_GSBI4_QUP_PHYS + MSM_QUP_SIZE - 1,
Kenneth Heitke748593a2011-07-15 15:45:11 -0600216 .flags = IORESOURCE_MEM,
217 },
218 {
219 .name = "qup_err_intr",
220 .start = GSBI4_QUP_IRQ,
221 .end = GSBI4_QUP_IRQ,
222 .flags = IORESOURCE_IRQ,
223 },
224};
225
226struct platform_device apq8064_device_qup_i2c_gsbi4 = {
227 .name = "qup_i2c",
228 .id = 4,
229 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi4),
230 .resource = resources_qup_i2c_gsbi4,
231};
232
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700233static struct resource resources_qup_spi_gsbi5[] = {
234 {
235 .name = "spi_base",
236 .start = MSM_GSBI5_QUP_PHYS,
237 .end = MSM_GSBI5_QUP_PHYS + SZ_4K - 1,
238 .flags = IORESOURCE_MEM,
239 },
240 {
241 .name = "gsbi_base",
242 .start = MSM_GSBI5_PHYS,
243 .end = MSM_GSBI5_PHYS + 4 - 1,
244 .flags = IORESOURCE_MEM,
245 },
246 {
247 .name = "spi_irq_in",
248 .start = GSBI5_QUP_IRQ,
249 .end = GSBI5_QUP_IRQ,
250 .flags = IORESOURCE_IRQ,
251 },
252};
253
254struct platform_device apq8064_device_qup_spi_gsbi5 = {
255 .name = "spi_qsd",
256 .id = 0,
257 .num_resources = ARRAY_SIZE(resources_qup_spi_gsbi5),
258 .resource = resources_qup_spi_gsbi5,
259};
260
Jin Hong4bbbfba2012-02-02 21:48:07 -0800261static struct resource resources_uart_gsbi7[] = {
262 {
263 .start = GSBI7_UARTDM_IRQ,
264 .end = GSBI7_UARTDM_IRQ,
265 .flags = IORESOURCE_IRQ,
266 },
267 {
268 .start = MSM_UART7DM_PHYS,
269 .end = MSM_UART7DM_PHYS + PAGE_SIZE - 1,
270 .name = "uartdm_resource",
271 .flags = IORESOURCE_MEM,
272 },
273 {
274 .start = MSM_GSBI7_PHYS,
275 .end = MSM_GSBI7_PHYS + PAGE_SIZE - 1,
276 .name = "gsbi_resource",
277 .flags = IORESOURCE_MEM,
278 },
279};
280
281struct platform_device apq8064_device_uart_gsbi7 = {
282 .name = "msm_serial_hsl",
283 .id = 0,
284 .num_resources = ARRAY_SIZE(resources_uart_gsbi7),
285 .resource = resources_uart_gsbi7,
286};
287
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800288struct platform_device apq_pcm = {
289 .name = "msm-pcm-dsp",
290 .id = -1,
291};
292
293struct platform_device apq_pcm_routing = {
294 .name = "msm-pcm-routing",
295 .id = -1,
296};
297
298struct platform_device apq_cpudai0 = {
299 .name = "msm-dai-q6",
300 .id = 0x4000,
301};
302
303struct platform_device apq_cpudai1 = {
304 .name = "msm-dai-q6",
305 .id = 0x4001,
306};
307
308struct platform_device apq_cpudai_hdmi_rx = {
Swaminathan Sathappanfd9dbad2012-02-15 16:56:44 -0800309 .name = "msm-dai-q6-hdmi",
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800310 .id = 8,
311};
312
313struct platform_device apq_cpudai_bt_rx = {
314 .name = "msm-dai-q6",
315 .id = 0x3000,
316};
317
318struct platform_device apq_cpudai_bt_tx = {
319 .name = "msm-dai-q6",
320 .id = 0x3001,
321};
322
323struct platform_device apq_cpudai_fm_rx = {
324 .name = "msm-dai-q6",
325 .id = 0x3004,
326};
327
328struct platform_device apq_cpudai_fm_tx = {
329 .name = "msm-dai-q6",
330 .id = 0x3005,
331};
332
333/*
334 * Machine specific data for AUX PCM Interface
335 * which the driver will be unware of.
336 */
337struct msm_dai_auxpcm_pdata apq_auxpcm_rx_pdata = {
338 .clk = "pcm_clk",
339 .mode = AFE_PCM_CFG_MODE_PCM,
340 .sync = AFE_PCM_CFG_SYNC_INT,
341 .frame = AFE_PCM_CFG_FRM_256BPF,
342 .quant = AFE_PCM_CFG_QUANT_LINEAR_NOPAD,
343 .slot = 0,
344 .data = AFE_PCM_CFG_CDATAOE_MASTER,
345 .pcm_clk_rate = 2048000,
346};
347
348struct platform_device apq_cpudai_auxpcm_rx = {
349 .name = "msm-dai-q6",
350 .id = 2,
351 .dev = {
352 .platform_data = &apq_auxpcm_rx_pdata,
353 },
354};
355
356struct platform_device apq_cpudai_auxpcm_tx = {
357 .name = "msm-dai-q6",
358 .id = 3,
359};
360
361struct platform_device apq_cpu_fe = {
362 .name = "msm-dai-fe",
363 .id = -1,
364};
365
366struct platform_device apq_stub_codec = {
367 .name = "msm-stub-codec",
368 .id = 1,
369};
370
371struct platform_device apq_voice = {
372 .name = "msm-pcm-voice",
373 .id = -1,
374};
375
376struct platform_device apq_voip = {
377 .name = "msm-voip-dsp",
378 .id = -1,
379};
380
381struct platform_device apq_lpa_pcm = {
382 .name = "msm-pcm-lpa",
383 .id = -1,
384};
385
386struct platform_device apq_pcm_hostless = {
387 .name = "msm-pcm-hostless",
388 .id = -1,
389};
390
391struct platform_device apq_cpudai_afe_01_rx = {
392 .name = "msm-dai-q6",
393 .id = 0xE0,
394};
395
396struct platform_device apq_cpudai_afe_01_tx = {
397 .name = "msm-dai-q6",
398 .id = 0xF0,
399};
400
401struct platform_device apq_cpudai_afe_02_rx = {
402 .name = "msm-dai-q6",
403 .id = 0xF1,
404};
405
406struct platform_device apq_cpudai_afe_02_tx = {
407 .name = "msm-dai-q6",
408 .id = 0xE1,
409};
410
411struct platform_device apq_pcm_afe = {
412 .name = "msm-pcm-afe",
413 .id = -1,
414};
415
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700416static struct resource resources_ssbi_pmic1[] = {
417 {
418 .start = MSM_PMIC1_SSBI_CMD_PHYS,
419 .end = MSM_PMIC1_SSBI_CMD_PHYS + MSM_PMIC_SSBI_SIZE - 1,
420 .flags = IORESOURCE_MEM,
421 },
422};
423
Sagar Dharia8bdcdaf2011-09-16 16:01:15 -0600424#define LPASS_SLIMBUS_PHYS 0x28080000
425#define LPASS_SLIMBUS_BAM_PHYS 0x28084000
Swaminathan Sathappan2316e082012-02-03 14:07:17 -0800426#define LPASS_SLIMBUS_SLEW (MSM8960_TLMM_PHYS + 0x207C)
Sagar Dharia8bdcdaf2011-09-16 16:01:15 -0600427/* Board info for the slimbus slave device */
428static struct resource slimbus_res[] = {
429 {
430 .start = LPASS_SLIMBUS_PHYS,
431 .end = LPASS_SLIMBUS_PHYS + 8191,
432 .flags = IORESOURCE_MEM,
433 .name = "slimbus_physical",
434 },
435 {
436 .start = LPASS_SLIMBUS_BAM_PHYS,
437 .end = LPASS_SLIMBUS_BAM_PHYS + 8191,
438 .flags = IORESOURCE_MEM,
439 .name = "slimbus_bam_physical",
440 },
441 {
Swaminathan Sathappan2316e082012-02-03 14:07:17 -0800442 .start = LPASS_SLIMBUS_SLEW,
443 .end = LPASS_SLIMBUS_SLEW + 4 - 1,
444 .flags = IORESOURCE_MEM,
445 .name = "slimbus_slew_reg",
446 },
447 {
Sagar Dharia8bdcdaf2011-09-16 16:01:15 -0600448 .start = SLIMBUS0_CORE_EE1_IRQ,
449 .end = SLIMBUS0_CORE_EE1_IRQ,
450 .flags = IORESOURCE_IRQ,
451 .name = "slimbus_irq",
452 },
453 {
454 .start = SLIMBUS0_BAM_EE1_IRQ,
455 .end = SLIMBUS0_BAM_EE1_IRQ,
456 .flags = IORESOURCE_IRQ,
457 .name = "slimbus_bam_irq",
458 },
459};
460
461struct platform_device apq8064_slim_ctrl = {
462 .name = "msm_slim_ctrl",
463 .id = 1,
464 .num_resources = ARRAY_SIZE(slimbus_res),
465 .resource = slimbus_res,
466 .dev = {
467 .coherent_dma_mask = 0xffffffffULL,
468 },
469};
470
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700471struct platform_device apq8064_device_ssbi_pmic1 = {
472 .name = "msm_ssbi",
473 .id = 0,
474 .resource = resources_ssbi_pmic1,
475 .num_resources = ARRAY_SIZE(resources_ssbi_pmic1),
476};
477
478static struct resource resources_ssbi_pmic2[] = {
479 {
480 .start = MSM_PMIC2_SSBI_CMD_PHYS,
481 .end = MSM_PMIC2_SSBI_CMD_PHYS + MSM_PMIC_SSBI_SIZE - 1,
482 .flags = IORESOURCE_MEM,
483 },
484};
485
486struct platform_device apq8064_device_ssbi_pmic2 = {
487 .name = "msm_ssbi",
488 .id = 1,
489 .resource = resources_ssbi_pmic2,
490 .num_resources = ARRAY_SIZE(resources_ssbi_pmic2),
491};
492
493static struct resource resources_otg[] = {
494 {
Hemant Kumard86c4882012-01-24 19:39:37 -0800495 .start = MSM_HSUSB1_PHYS,
496 .end = MSM_HSUSB1_PHYS + MSM_HSUSB1_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700497 .flags = IORESOURCE_MEM,
498 },
499 {
500 .start = USB1_HS_IRQ,
501 .end = USB1_HS_IRQ,
502 .flags = IORESOURCE_IRQ,
503 },
504};
505
Stepan Moskovchenko14aa6492011-08-08 15:15:01 -0700506struct platform_device apq8064_device_otg = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700507 .name = "msm_otg",
508 .id = -1,
509 .num_resources = ARRAY_SIZE(resources_otg),
510 .resource = resources_otg,
511 .dev = {
512 .coherent_dma_mask = 0xffffffff,
513 },
514};
515
516static struct resource resources_hsusb[] = {
517 {
Hemant Kumard86c4882012-01-24 19:39:37 -0800518 .start = MSM_HSUSB1_PHYS,
519 .end = MSM_HSUSB1_PHYS + MSM_HSUSB1_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700520 .flags = IORESOURCE_MEM,
521 },
522 {
523 .start = USB1_HS_IRQ,
524 .end = USB1_HS_IRQ,
525 .flags = IORESOURCE_IRQ,
526 },
527};
528
Stepan Moskovchenko14aa6492011-08-08 15:15:01 -0700529struct platform_device apq8064_device_gadget_peripheral = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700530 .name = "msm_hsusb",
531 .id = -1,
532 .num_resources = ARRAY_SIZE(resources_hsusb),
533 .resource = resources_hsusb,
534 .dev = {
535 .coherent_dma_mask = 0xffffffff,
536 },
537};
538
Hemant Kumard86c4882012-01-24 19:39:37 -0800539static struct resource resources_hsusb_host[] = {
540 {
541 .start = MSM_HSUSB1_PHYS,
542 .end = MSM_HSUSB1_PHYS + MSM_HSUSB1_SIZE - 1,
543 .flags = IORESOURCE_MEM,
544 },
545 {
546 .start = USB1_HS_IRQ,
547 .end = USB1_HS_IRQ,
548 .flags = IORESOURCE_IRQ,
549 },
550};
551
Hemant Kumara945b472012-01-25 15:08:06 -0800552static struct resource resources_hsic_host[] = {
553 {
554 .start = 0x12510000,
555 .end = 0x12510000 + SZ_4K - 1,
556 .flags = IORESOURCE_MEM,
557 },
558 {
559 .start = USB2_HSIC_IRQ,
560 .end = USB2_HSIC_IRQ,
561 .flags = IORESOURCE_IRQ,
562 },
563 {
564 .start = MSM_GPIO_TO_INT(49),
565 .end = MSM_GPIO_TO_INT(49),
566 .name = "peripheral_status_irq",
567 .flags = IORESOURCE_IRQ,
568 },
569};
570
Hemant Kumard86c4882012-01-24 19:39:37 -0800571static u64 dma_mask = DMA_BIT_MASK(32);
572struct platform_device apq8064_device_hsusb_host = {
573 .name = "msm_hsusb_host",
574 .id = -1,
575 .num_resources = ARRAY_SIZE(resources_hsusb_host),
576 .resource = resources_hsusb_host,
577 .dev = {
578 .dma_mask = &dma_mask,
579 .coherent_dma_mask = 0xffffffff,
580 },
581};
582
Hemant Kumara945b472012-01-25 15:08:06 -0800583struct platform_device apq8064_device_hsic_host = {
584 .name = "msm_hsic_host",
585 .id = -1,
586 .num_resources = ARRAY_SIZE(resources_hsic_host),
587 .resource = resources_hsic_host,
588 .dev = {
589 .dma_mask = &dma_mask,
590 .coherent_dma_mask = DMA_BIT_MASK(32),
591 },
592};
593
Mohan Kumar Gubbihalli Lachma Naik7f72edd2012-02-06 17:26:47 -0800594/* MSM Video core device */
595#ifdef CONFIG_MSM_BUS_SCALING
596static struct msm_bus_vectors vidc_init_vectors[] = {
597 {
598 .src = MSM_BUS_MASTER_VIDEO_ENC,
599 .dst = MSM_BUS_SLAVE_EBI_CH0,
600 .ab = 0,
601 .ib = 0,
602 },
603 {
604 .src = MSM_BUS_MASTER_VIDEO_DEC,
605 .dst = MSM_BUS_SLAVE_EBI_CH0,
606 .ab = 0,
607 .ib = 0,
608 },
609 {
610 .src = MSM_BUS_MASTER_AMPSS_M0,
611 .dst = MSM_BUS_SLAVE_EBI_CH0,
612 .ab = 0,
613 .ib = 0,
614 },
615 {
616 .src = MSM_BUS_MASTER_AMPSS_M0,
617 .dst = MSM_BUS_SLAVE_EBI_CH0,
618 .ab = 0,
619 .ib = 0,
620 },
621};
622static struct msm_bus_vectors vidc_venc_vga_vectors[] = {
623 {
624 .src = MSM_BUS_MASTER_VIDEO_ENC,
625 .dst = MSM_BUS_SLAVE_EBI_CH0,
626 .ab = 54525952,
627 .ib = 436207616,
628 },
629 {
630 .src = MSM_BUS_MASTER_VIDEO_DEC,
631 .dst = MSM_BUS_SLAVE_EBI_CH0,
632 .ab = 72351744,
633 .ib = 289406976,
634 },
635 {
636 .src = MSM_BUS_MASTER_AMPSS_M0,
637 .dst = MSM_BUS_SLAVE_EBI_CH0,
638 .ab = 500000,
639 .ib = 1000000,
640 },
641 {
642 .src = MSM_BUS_MASTER_AMPSS_M0,
643 .dst = MSM_BUS_SLAVE_EBI_CH0,
644 .ab = 500000,
645 .ib = 1000000,
646 },
647};
648static struct msm_bus_vectors vidc_vdec_vga_vectors[] = {
649 {
650 .src = MSM_BUS_MASTER_VIDEO_ENC,
651 .dst = MSM_BUS_SLAVE_EBI_CH0,
652 .ab = 40894464,
653 .ib = 327155712,
654 },
655 {
656 .src = MSM_BUS_MASTER_VIDEO_DEC,
657 .dst = MSM_BUS_SLAVE_EBI_CH0,
658 .ab = 48234496,
659 .ib = 192937984,
660 },
661 {
662 .src = MSM_BUS_MASTER_AMPSS_M0,
663 .dst = MSM_BUS_SLAVE_EBI_CH0,
664 .ab = 500000,
665 .ib = 2000000,
666 },
667 {
668 .src = MSM_BUS_MASTER_AMPSS_M0,
669 .dst = MSM_BUS_SLAVE_EBI_CH0,
670 .ab = 500000,
671 .ib = 2000000,
672 },
673};
674static struct msm_bus_vectors vidc_venc_720p_vectors[] = {
675 {
676 .src = MSM_BUS_MASTER_VIDEO_ENC,
677 .dst = MSM_BUS_SLAVE_EBI_CH0,
678 .ab = 163577856,
679 .ib = 1308622848,
680 },
681 {
682 .src = MSM_BUS_MASTER_VIDEO_DEC,
683 .dst = MSM_BUS_SLAVE_EBI_CH0,
684 .ab = 219152384,
685 .ib = 876609536,
686 },
687 {
688 .src = MSM_BUS_MASTER_AMPSS_M0,
689 .dst = MSM_BUS_SLAVE_EBI_CH0,
690 .ab = 1750000,
691 .ib = 3500000,
692 },
693 {
694 .src = MSM_BUS_MASTER_AMPSS_M0,
695 .dst = MSM_BUS_SLAVE_EBI_CH0,
696 .ab = 1750000,
697 .ib = 3500000,
698 },
699};
700static struct msm_bus_vectors vidc_vdec_720p_vectors[] = {
701 {
702 .src = MSM_BUS_MASTER_VIDEO_ENC,
703 .dst = MSM_BUS_SLAVE_EBI_CH0,
704 .ab = 121634816,
705 .ib = 973078528,
706 },
707 {
708 .src = MSM_BUS_MASTER_VIDEO_DEC,
709 .dst = MSM_BUS_SLAVE_EBI_CH0,
710 .ab = 155189248,
711 .ib = 620756992,
712 },
713 {
714 .src = MSM_BUS_MASTER_AMPSS_M0,
715 .dst = MSM_BUS_SLAVE_EBI_CH0,
716 .ab = 1750000,
717 .ib = 7000000,
718 },
719 {
720 .src = MSM_BUS_MASTER_AMPSS_M0,
721 .dst = MSM_BUS_SLAVE_EBI_CH0,
722 .ab = 1750000,
723 .ib = 7000000,
724 },
725};
726static struct msm_bus_vectors vidc_venc_1080p_vectors[] = {
727 {
728 .src = MSM_BUS_MASTER_VIDEO_ENC,
729 .dst = MSM_BUS_SLAVE_EBI_CH0,
730 .ab = 372244480,
731 .ib = 2560000000U,
732 },
733 {
734 .src = MSM_BUS_MASTER_VIDEO_DEC,
735 .dst = MSM_BUS_SLAVE_EBI_CH0,
736 .ab = 501219328,
737 .ib = 2560000000U,
738 },
739 {
740 .src = MSM_BUS_MASTER_AMPSS_M0,
741 .dst = MSM_BUS_SLAVE_EBI_CH0,
742 .ab = 2500000,
743 .ib = 5000000,
744 },
745 {
746 .src = MSM_BUS_MASTER_AMPSS_M0,
747 .dst = MSM_BUS_SLAVE_EBI_CH0,
748 .ab = 2500000,
749 .ib = 5000000,
750 },
751};
752static struct msm_bus_vectors vidc_vdec_1080p_vectors[] = {
753 {
754 .src = MSM_BUS_MASTER_VIDEO_ENC,
755 .dst = MSM_BUS_SLAVE_EBI_CH0,
756 .ab = 222298112,
757 .ib = 2560000000U,
758 },
759 {
760 .src = MSM_BUS_MASTER_VIDEO_DEC,
761 .dst = MSM_BUS_SLAVE_EBI_CH0,
762 .ab = 330301440,
763 .ib = 2560000000U,
764 },
765 {
766 .src = MSM_BUS_MASTER_AMPSS_M0,
767 .dst = MSM_BUS_SLAVE_EBI_CH0,
768 .ab = 2500000,
769 .ib = 700000000,
770 },
771 {
772 .src = MSM_BUS_MASTER_AMPSS_M0,
773 .dst = MSM_BUS_SLAVE_EBI_CH0,
774 .ab = 2500000,
775 .ib = 10000000,
776 },
777};
778
779static struct msm_bus_paths vidc_bus_client_config[] = {
780 {
781 ARRAY_SIZE(vidc_init_vectors),
782 vidc_init_vectors,
783 },
784 {
785 ARRAY_SIZE(vidc_venc_vga_vectors),
786 vidc_venc_vga_vectors,
787 },
788 {
789 ARRAY_SIZE(vidc_vdec_vga_vectors),
790 vidc_vdec_vga_vectors,
791 },
792 {
793 ARRAY_SIZE(vidc_venc_720p_vectors),
794 vidc_venc_720p_vectors,
795 },
796 {
797 ARRAY_SIZE(vidc_vdec_720p_vectors),
798 vidc_vdec_720p_vectors,
799 },
800 {
801 ARRAY_SIZE(vidc_venc_1080p_vectors),
802 vidc_venc_1080p_vectors,
803 },
804 {
805 ARRAY_SIZE(vidc_vdec_1080p_vectors),
806 vidc_vdec_1080p_vectors,
807 },
808};
809
810static struct msm_bus_scale_pdata vidc_bus_client_data = {
811 vidc_bus_client_config,
812 ARRAY_SIZE(vidc_bus_client_config),
813 .name = "vidc",
814};
815#endif
816
817
818#define APQ8064_VIDC_BASE_PHYS 0x04400000
819#define APQ8064_VIDC_BASE_SIZE 0x00100000
820
821static struct resource apq8064_device_vidc_resources[] = {
822 {
823 .start = APQ8064_VIDC_BASE_PHYS,
824 .end = APQ8064_VIDC_BASE_PHYS + APQ8064_VIDC_BASE_SIZE - 1,
825 .flags = IORESOURCE_MEM,
826 },
827 {
828 .start = VCODEC_IRQ,
829 .end = VCODEC_IRQ,
830 .flags = IORESOURCE_IRQ,
831 },
832};
833
834struct msm_vidc_platform_data apq8064_vidc_platform_data = {
835#ifdef CONFIG_MSM_BUS_SCALING
836 .vidc_bus_client_pdata = &vidc_bus_client_data,
837#endif
838#ifdef CONFIG_MSM_MULTIMEDIA_USE_ION
839 .memtype = ION_CP_MM_HEAP_ID,
840 .enable_ion = 1,
841#else
842 .memtype = MEMTYPE_EBI1,
843 .enable_ion = 0,
844#endif
845 .disable_dmx = 0,
846 .disable_fullhd = 0,
847};
848
849struct platform_device apq8064_msm_device_vidc = {
850 .name = "msm_vidc",
851 .id = 0,
852 .num_resources = ARRAY_SIZE(apq8064_device_vidc_resources),
853 .resource = apq8064_device_vidc_resources,
854 .dev = {
855 .platform_data = &apq8064_vidc_platform_data,
856 },
857};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700858#define MSM_SDC1_BASE 0x12400000
859#define MSM_SDC1_DML_BASE (MSM_SDC1_BASE + 0x800)
860#define MSM_SDC1_BAM_BASE (MSM_SDC1_BASE + 0x2000)
861#define MSM_SDC2_BASE 0x12140000
862#define MSM_SDC2_DML_BASE (MSM_SDC2_BASE + 0x800)
863#define MSM_SDC2_BAM_BASE (MSM_SDC2_BASE + 0x2000)
864#define MSM_SDC3_BASE 0x12180000
865#define MSM_SDC3_DML_BASE (MSM_SDC3_BASE + 0x800)
866#define MSM_SDC3_BAM_BASE (MSM_SDC3_BASE + 0x2000)
867#define MSM_SDC4_BASE 0x121C0000
868#define MSM_SDC4_DML_BASE (MSM_SDC4_BASE + 0x800)
869#define MSM_SDC4_BAM_BASE (MSM_SDC4_BASE + 0x2000)
870
871static struct resource resources_sdc1[] = {
872 {
873 .name = "core_mem",
874 .flags = IORESOURCE_MEM,
875 .start = MSM_SDC1_BASE,
876 .end = MSM_SDC1_DML_BASE - 1,
877 },
878 {
879 .name = "core_irq",
880 .flags = IORESOURCE_IRQ,
881 .start = SDC1_IRQ_0,
882 .end = SDC1_IRQ_0
883 },
884#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
885 {
886 .name = "sdcc_dml_addr",
887 .start = MSM_SDC1_DML_BASE,
888 .end = MSM_SDC1_BAM_BASE - 1,
889 .flags = IORESOURCE_MEM,
890 },
891 {
892 .name = "sdcc_bam_addr",
893 .start = MSM_SDC1_BAM_BASE,
894 .end = MSM_SDC1_BAM_BASE + (2 * SZ_4K) - 1,
895 .flags = IORESOURCE_MEM,
896 },
897 {
898 .name = "sdcc_bam_irq",
899 .start = SDC1_BAM_IRQ,
900 .end = SDC1_BAM_IRQ,
901 .flags = IORESOURCE_IRQ,
902 },
903#endif
904};
905
906static struct resource resources_sdc2[] = {
907 {
908 .name = "core_mem",
909 .flags = IORESOURCE_MEM,
910 .start = MSM_SDC2_BASE,
911 .end = MSM_SDC2_DML_BASE - 1,
912 },
913 {
914 .name = "core_irq",
915 .flags = IORESOURCE_IRQ,
916 .start = SDC2_IRQ_0,
917 .end = SDC2_IRQ_0
918 },
919#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
920 {
921 .name = "sdcc_dml_addr",
922 .start = MSM_SDC2_DML_BASE,
923 .end = MSM_SDC2_BAM_BASE - 1,
924 .flags = IORESOURCE_MEM,
925 },
926 {
927 .name = "sdcc_bam_addr",
928 .start = MSM_SDC2_BAM_BASE,
929 .end = MSM_SDC2_BAM_BASE + (2 * SZ_4K) - 1,
930 .flags = IORESOURCE_MEM,
931 },
932 {
933 .name = "sdcc_bam_irq",
934 .start = SDC2_BAM_IRQ,
935 .end = SDC2_BAM_IRQ,
936 .flags = IORESOURCE_IRQ,
937 },
938#endif
939};
940
941static struct resource resources_sdc3[] = {
942 {
943 .name = "core_mem",
944 .flags = IORESOURCE_MEM,
945 .start = MSM_SDC3_BASE,
946 .end = MSM_SDC3_DML_BASE - 1,
947 },
948 {
949 .name = "core_irq",
950 .flags = IORESOURCE_IRQ,
951 .start = SDC3_IRQ_0,
952 .end = SDC3_IRQ_0
953 },
954#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
955 {
956 .name = "sdcc_dml_addr",
957 .start = MSM_SDC3_DML_BASE,
958 .end = MSM_SDC3_BAM_BASE - 1,
959 .flags = IORESOURCE_MEM,
960 },
961 {
962 .name = "sdcc_bam_addr",
963 .start = MSM_SDC3_BAM_BASE,
964 .end = MSM_SDC3_BAM_BASE + (2 * SZ_4K) - 1,
965 .flags = IORESOURCE_MEM,
966 },
967 {
968 .name = "sdcc_bam_irq",
969 .start = SDC3_BAM_IRQ,
970 .end = SDC3_BAM_IRQ,
971 .flags = IORESOURCE_IRQ,
972 },
973#endif
974};
975
976static struct resource resources_sdc4[] = {
977 {
978 .name = "core_mem",
979 .flags = IORESOURCE_MEM,
980 .start = MSM_SDC4_BASE,
981 .end = MSM_SDC4_DML_BASE - 1,
982 },
983 {
984 .name = "core_irq",
985 .flags = IORESOURCE_IRQ,
986 .start = SDC4_IRQ_0,
987 .end = SDC4_IRQ_0
988 },
989#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
990 {
991 .name = "sdcc_dml_addr",
992 .start = MSM_SDC4_DML_BASE,
993 .end = MSM_SDC4_BAM_BASE - 1,
994 .flags = IORESOURCE_MEM,
995 },
996 {
997 .name = "sdcc_bam_addr",
998 .start = MSM_SDC4_BAM_BASE,
999 .end = MSM_SDC4_BAM_BASE + (2 * SZ_4K) - 1,
1000 .flags = IORESOURCE_MEM,
1001 },
1002 {
1003 .name = "sdcc_bam_irq",
1004 .start = SDC4_BAM_IRQ,
1005 .end = SDC4_BAM_IRQ,
1006 .flags = IORESOURCE_IRQ,
1007 },
1008#endif
1009};
1010
1011struct platform_device apq8064_device_sdc1 = {
1012 .name = "msm_sdcc",
1013 .id = 1,
1014 .num_resources = ARRAY_SIZE(resources_sdc1),
1015 .resource = resources_sdc1,
1016 .dev = {
1017 .coherent_dma_mask = 0xffffffff,
1018 },
1019};
1020
1021struct platform_device apq8064_device_sdc2 = {
1022 .name = "msm_sdcc",
1023 .id = 2,
1024 .num_resources = ARRAY_SIZE(resources_sdc2),
1025 .resource = resources_sdc2,
1026 .dev = {
1027 .coherent_dma_mask = 0xffffffff,
1028 },
1029};
1030
1031struct platform_device apq8064_device_sdc3 = {
1032 .name = "msm_sdcc",
1033 .id = 3,
1034 .num_resources = ARRAY_SIZE(resources_sdc3),
1035 .resource = resources_sdc3,
1036 .dev = {
1037 .coherent_dma_mask = 0xffffffff,
1038 },
1039};
1040
1041struct platform_device apq8064_device_sdc4 = {
1042 .name = "msm_sdcc",
1043 .id = 4,
1044 .num_resources = ARRAY_SIZE(resources_sdc4),
1045 .resource = resources_sdc4,
1046 .dev = {
1047 .coherent_dma_mask = 0xffffffff,
1048 },
1049};
1050
1051static struct platform_device *apq8064_sdcc_devices[] __initdata = {
1052 &apq8064_device_sdc1,
1053 &apq8064_device_sdc2,
1054 &apq8064_device_sdc3,
1055 &apq8064_device_sdc4,
1056};
1057
1058int __init apq8064_add_sdcc(unsigned int controller,
1059 struct mmc_platform_data *plat)
1060{
1061 struct platform_device *pdev;
1062
1063 if (!plat)
1064 return 0;
1065 if (controller < 1 || controller > 4)
1066 return -EINVAL;
1067
1068 pdev = apq8064_sdcc_devices[controller-1];
1069 pdev->dev.platform_data = plat;
1070 return platform_device_register(pdev);
1071}
1072
Yan He06913ce2011-08-26 16:33:46 -07001073static struct resource resources_sps[] = {
1074 {
1075 .name = "pipe_mem",
1076 .start = 0x12800000,
1077 .end = 0x12800000 + 0x4000 - 1,
1078 .flags = IORESOURCE_MEM,
1079 },
1080 {
1081 .name = "bamdma_dma",
1082 .start = 0x12240000,
1083 .end = 0x12240000 + 0x1000 - 1,
1084 .flags = IORESOURCE_MEM,
1085 },
1086 {
1087 .name = "bamdma_bam",
1088 .start = 0x12244000,
1089 .end = 0x12244000 + 0x4000 - 1,
1090 .flags = IORESOURCE_MEM,
1091 },
1092 {
1093 .name = "bamdma_irq",
1094 .start = SPS_BAM_DMA_IRQ,
1095 .end = SPS_BAM_DMA_IRQ,
1096 .flags = IORESOURCE_IRQ,
1097 },
1098};
1099
Gagan Mac8a7a5d32011-11-11 16:43:06 -07001100struct platform_device msm_bus_8064_sys_fabric = {
1101 .name = "msm_bus_fabric",
1102 .id = MSM_BUS_FAB_SYSTEM,
1103};
1104struct platform_device msm_bus_8064_apps_fabric = {
1105 .name = "msm_bus_fabric",
1106 .id = MSM_BUS_FAB_APPSS,
1107};
1108struct platform_device msm_bus_8064_mm_fabric = {
1109 .name = "msm_bus_fabric",
1110 .id = MSM_BUS_FAB_MMSS,
1111};
1112struct platform_device msm_bus_8064_sys_fpb = {
1113 .name = "msm_bus_fabric",
1114 .id = MSM_BUS_FAB_SYSTEM_FPB,
1115};
1116struct platform_device msm_bus_8064_cpss_fpb = {
1117 .name = "msm_bus_fabric",
1118 .id = MSM_BUS_FAB_CPSS_FPB,
1119};
1120
Yan He06913ce2011-08-26 16:33:46 -07001121static struct msm_sps_platform_data msm_sps_pdata = {
1122 .bamdma_restricted_pipes = 0x06,
1123};
1124
1125struct platform_device msm_device_sps_apq8064 = {
1126 .name = "msm_sps",
1127 .id = -1,
1128 .num_resources = ARRAY_SIZE(resources_sps),
1129 .resource = resources_sps,
1130 .dev.platform_data = &msm_sps_pdata,
1131};
1132
Jeff Hugo0c0f5e92011-09-28 13:55:45 -06001133struct platform_device msm_device_smd_apq8064 = {
1134 .name = "msm_smd",
1135 .id = -1,
1136};
1137
Ramesh Masavarapuf46be1b2011-11-03 11:13:41 -07001138#ifdef CONFIG_HW_RANDOM_MSM
1139/* PRNG device */
1140#define MSM_PRNG_PHYS 0x1A500000
1141static struct resource rng_resources = {
1142 .flags = IORESOURCE_MEM,
1143 .start = MSM_PRNG_PHYS,
1144 .end = MSM_PRNG_PHYS + SZ_512 - 1,
1145};
1146
1147struct platform_device apq8064_device_rng = {
1148 .name = "msm_rng",
1149 .id = 0,
1150 .num_resources = 1,
1151 .resource = &rng_resources,
1152};
1153#endif
1154
Matt Wagantall292aace2012-01-26 19:12:34 -08001155static struct resource msm_gss_resources[] = {
1156 {
1157 .start = 0x10000000,
1158 .end = 0x10000000 + SZ_256 - 1,
1159 .flags = IORESOURCE_MEM,
1160 },
Matt Wagantall19ac4fd2012-02-03 20:18:23 -08001161 {
1162 .start = 0x10008000,
1163 .end = 0x10008000 + SZ_256 - 1,
1164 .flags = IORESOURCE_MEM,
1165 },
Matt Wagantall292aace2012-01-26 19:12:34 -08001166};
1167
1168struct platform_device msm_gss = {
1169 .name = "pil_gss",
1170 .id = -1,
1171 .num_resources = ARRAY_SIZE(msm_gss_resources),
1172 .resource = msm_gss_resources,
1173};
1174
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001175static struct clk_lookup msm_clocks_8064_dummy[] = {
1176 CLK_DUMMY("pll2", PLL2, NULL, 0),
1177 CLK_DUMMY("pll8", PLL8, NULL, 0),
1178 CLK_DUMMY("pll4", PLL4, NULL, 0),
1179
1180 CLK_DUMMY("afab_clk", AFAB_CLK, NULL, 0),
1181 CLK_DUMMY("afab_a_clk", AFAB_A_CLK, NULL, 0),
1182 CLK_DUMMY("cfpb_clk", CFPB_CLK, NULL, 0),
1183 CLK_DUMMY("cfpb_a_clk", CFPB_A_CLK, NULL, 0),
1184 CLK_DUMMY("dfab_clk", DFAB_CLK, NULL, 0),
1185 CLK_DUMMY("dfab_a_clk", DFAB_A_CLK, NULL, 0),
1186 CLK_DUMMY("ebi1_clk", EBI1_CLK, NULL, 0),
1187 CLK_DUMMY("ebi1_a_clk", EBI1_A_CLK, NULL, 0),
1188 CLK_DUMMY("mmfab_clk", MMFAB_CLK, NULL, 0),
1189 CLK_DUMMY("mmfab_a_clk", MMFAB_A_CLK, NULL, 0),
1190 CLK_DUMMY("mmfpb_clk", MMFPB_CLK, NULL, 0),
1191 CLK_DUMMY("mmfpb_a_clk", MMFPB_A_CLK, NULL, 0),
1192 CLK_DUMMY("sfab_clk", SFAB_CLK, NULL, 0),
1193 CLK_DUMMY("sfab_a_clk", SFAB_A_CLK, NULL, 0),
1194 CLK_DUMMY("sfpb_clk", SFPB_CLK, NULL, 0),
1195 CLK_DUMMY("sfpb_a_clk", SFPB_A_CLK, NULL, 0),
1196
Matt Wagantalle2522372011-08-17 14:52:21 -07001197 CLK_DUMMY("core_clk", GSBI1_UART_CLK, NULL, OFF),
1198 CLK_DUMMY("core_clk", GSBI2_UART_CLK, NULL, OFF),
1199 CLK_DUMMY("core_clk", GSBI3_UART_CLK,
Jing Lin04601f92012-02-05 15:36:07 -08001200 NULL, OFF),
Matt Wagantalle2522372011-08-17 14:52:21 -07001201 CLK_DUMMY("core_clk", GSBI4_UART_CLK, NULL, OFF),
1202 CLK_DUMMY("core_clk", GSBI5_UART_CLK, NULL, OFF),
1203 CLK_DUMMY("core_clk", GSBI6_UART_CLK, NULL, OFF),
1204 CLK_DUMMY("core_clk", GSBI7_UART_CLK, NULL, OFF),
1205 CLK_DUMMY("core_clk", GSBI8_UART_CLK, NULL, OFF),
1206 CLK_DUMMY("core_clk", GSBI9_UART_CLK, NULL, OFF),
1207 CLK_DUMMY("core_clk", GSBI10_UART_CLK, NULL, OFF),
1208 CLK_DUMMY("core_clk", GSBI11_UART_CLK, NULL, OFF),
1209 CLK_DUMMY("core_clk", GSBI12_UART_CLK, NULL, OFF),
Matt Wagantall62cf63e2011-08-17 16:34:47 -07001210 CLK_DUMMY("core_clk", GSBI1_QUP_CLK, NULL, OFF),
1211 CLK_DUMMY("core_clk", GSBI2_QUP_CLK, NULL, OFF),
Jing Lin04601f92012-02-05 15:36:07 -08001212 CLK_DUMMY("core_clk", GSBI3_QUP_CLK, "qup_i2c.3", OFF),
Matt Wagantallac294852011-08-17 15:44:58 -07001213 CLK_DUMMY("core_clk", GSBI4_QUP_CLK, "qup_i2c.4", OFF),
1214 CLK_DUMMY("core_clk", GSBI5_QUP_CLK, "spi_qsd.0", OFF),
Matt Wagantall62cf63e2011-08-17 16:34:47 -07001215 CLK_DUMMY("core_clk", GSBI6_QUP_CLK, NULL, OFF),
1216 CLK_DUMMY("core_clk", GSBI7_QUP_CLK, NULL, OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -07001217 CLK_DUMMY("core_clk", PDM_CLK, NULL, OFF),
Matt Wagantalld86d6832011-08-17 14:06:55 -07001218 CLK_DUMMY("mem_clk", PMEM_CLK, NULL, OFF),
Ramesh Masavarapuf46be1b2011-11-03 11:13:41 -07001219 CLK_DUMMY("core_clk", PRNG_CLK, "msm_rng.0", OFF),
Matt Wagantall37ce3842011-08-17 16:00:36 -07001220 CLK_DUMMY("core_clk", SDC1_CLK, NULL, OFF),
1221 CLK_DUMMY("core_clk", SDC2_CLK, NULL, OFF),
1222 CLK_DUMMY("core_clk", SDC3_CLK, NULL, OFF),
1223 CLK_DUMMY("core_clk", SDC4_CLK, NULL, OFF),
Matt Wagantall640e5fd2011-08-17 16:08:53 -07001224 CLK_DUMMY("ref_clk", TSIF_REF_CLK, NULL, OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -07001225 CLK_DUMMY("core_clk", TSSC_CLK, NULL, OFF),
Manu Gautam5143b252012-01-05 19:25:23 -08001226 CLK_DUMMY("alt_core_clk", USB_HS1_XCVR_CLK, NULL, OFF),
1227 CLK_DUMMY("alt_core_clk", USB_HS3_XCVR_CLK, NULL, OFF),
1228 CLK_DUMMY("alt_core_clk", USB_HS4_XCVR_CLK, NULL, OFF),
1229 CLK_DUMMY("phy_clk", USB_PHY0_CLK, NULL, OFF),
1230 CLK_DUMMY("src_clk", USB_FS1_SRC_CLK, NULL, OFF),
1231 CLK_DUMMY("alt_core_clk", USB_FS1_XCVR_CLK, NULL, OFF),
1232 CLK_DUMMY("sys_clk", USB_FS1_SYS_CLK, NULL, OFF),
Matt Wagantallc4b3a4d2011-08-17 16:58:39 -07001233 CLK_DUMMY("core_clk", CE2_CLK, NULL, OFF),
1234 CLK_DUMMY("core_clk", CE1_CORE_CLK, NULL, OFF),
1235 CLK_DUMMY("core_clk", CE3_CORE_CLK, NULL, OFF),
1236 CLK_DUMMY("iface_clk", CE3_P_CLK, NULL, OFF),
Tianyi Gou86bb4722011-08-09 13:28:02 -07001237 CLK_DUMMY("pcie_pclk", PCIE_P_CLK, NULL, OFF),
1238 CLK_DUMMY("pcie_alt_ref_clk", PCIE_ALT_REF_CLK, NULL, OFF),
1239 CLK_DUMMY("sata_rxoob_clk", SATA_RXOOB_CLK, NULL, OFF),
1240 CLK_DUMMY("sata_pmalive_clk", SATA_PMALIVE_CLK, NULL, OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -07001241 CLK_DUMMY("ref_clk", SATA_PHY_REF_CLK, NULL, OFF),
Matt Wagantall62cf63e2011-08-17 16:34:47 -07001242 CLK_DUMMY("iface_clk", GSBI1_P_CLK, NULL, OFF),
1243 CLK_DUMMY("iface_clk", GSBI2_P_CLK, NULL, OFF),
Jing Lin04601f92012-02-05 15:36:07 -08001244 CLK_DUMMY("iface_clk", GSBI3_P_CLK, "qup_i2c.3", OFF),
Matt Wagantallac294852011-08-17 15:44:58 -07001245 CLK_DUMMY("iface_clk", GSBI4_P_CLK, "qup_i2c.4", OFF),
1246 CLK_DUMMY("iface_clk", GSBI5_P_CLK, "spi_qsd.0", OFF),
Matt Wagantalle2522372011-08-17 14:52:21 -07001247 CLK_DUMMY("iface_clk", GSBI6_P_CLK, NULL, OFF),
Matt Wagantall62cf63e2011-08-17 16:34:47 -07001248 CLK_DUMMY("iface_clk", GSBI7_P_CLK, NULL, OFF),
Matt Wagantall640e5fd2011-08-17 16:08:53 -07001249 CLK_DUMMY("iface_clk", TSIF_P_CLK, NULL, OFF),
Manu Gautam5143b252012-01-05 19:25:23 -08001250 CLK_DUMMY("iface_clk", USB_FS1_P_CLK, NULL, OFF),
1251 CLK_DUMMY("iface_clk", USB_HS1_P_CLK, NULL, OFF),
1252 CLK_DUMMY("iface_clk", USB_HS3_P_CLK, NULL, OFF),
1253 CLK_DUMMY("iface_clk", USB_HS4_P_CLK, NULL, OFF),
Matt Wagantall37ce3842011-08-17 16:00:36 -07001254 CLK_DUMMY("iface_clk", SDC1_P_CLK, NULL, OFF),
1255 CLK_DUMMY("iface_clk", SDC2_P_CLK, NULL, OFF),
1256 CLK_DUMMY("iface_clk", SDC3_P_CLK, NULL, OFF),
1257 CLK_DUMMY("iface_clk", SDC4_P_CLK, NULL, OFF),
Jin Hong01f2dbb2011-11-03 22:13:51 -07001258 CLK_DUMMY("core_clk", ADM0_CLK, "msm_dmov", OFF),
1259 CLK_DUMMY("iface_clk", ADM0_P_CLK, "msm_dmov", OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -07001260 CLK_DUMMY("iface_clk", PMIC_ARB0_P_CLK, NULL, OFF),
1261 CLK_DUMMY("iface_clk", PMIC_ARB1_P_CLK, NULL, OFF),
1262 CLK_DUMMY("core_clk", PMIC_SSBI2_CLK, NULL, OFF),
1263 CLK_DUMMY("mem_clk", RPM_MSG_RAM_P_CLK, NULL, OFF),
1264 CLK_DUMMY("core_clk", AMP_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001265 CLK_DUMMY("cam_clk", CAM0_CLK, NULL, OFF),
1266 CLK_DUMMY("cam_clk", CAM1_CLK, NULL, OFF),
1267 CLK_DUMMY("csi_src_clk", CSI0_SRC_CLK, NULL, OFF),
1268 CLK_DUMMY("csi_src_clk", CSI1_SRC_CLK, NULL, OFF),
1269 CLK_DUMMY("csi_clk", CSI0_CLK, NULL, OFF),
1270 CLK_DUMMY("csi_clk", CSI1_CLK, NULL, OFF),
1271 CLK_DUMMY("csi_pix_clk", CSI_PIX_CLK, NULL, OFF),
1272 CLK_DUMMY("csi_rdi_clk", CSI_RDI_CLK, NULL, OFF),
1273 CLK_DUMMY("csiphy_timer_src_clk", CSIPHY_TIMER_SRC_CLK, NULL, OFF),
1274 CLK_DUMMY("csi0phy_timer_clk", CSIPHY0_TIMER_CLK, NULL, OFF),
1275 CLK_DUMMY("csi1phy_timer_clk", CSIPHY1_TIMER_CLK, NULL, OFF),
1276 CLK_DUMMY("dsi_byte_div_clk", DSI1_BYTE_CLK, NULL, OFF),
1277 CLK_DUMMY("dsi_byte_div_clk", DSI2_BYTE_CLK, NULL, OFF),
1278 CLK_DUMMY("dsi_esc_clk", DSI1_ESC_CLK, NULL, OFF),
1279 CLK_DUMMY("dsi_esc_clk", DSI2_ESC_CLK, NULL, OFF),
Matt Wagantall9dc01632011-08-17 18:55:04 -07001280 CLK_DUMMY("core_clk", VCAP_CLK, NULL, OFF),
1281 CLK_DUMMY("npl_clk", VCAP_NPL_CLK, NULL, OFF),
Pu Chen86b4be92011-11-03 17:27:57 -07001282 CLK_DUMMY("core_clk", GFX3D_CLK, "kgsl-3d0.0", OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001283 CLK_DUMMY("ijpeg_clk", IJPEG_CLK, NULL, OFF),
Matt Wagantall9dc01632011-08-17 18:55:04 -07001284 CLK_DUMMY("mem_clk", IMEM_CLK, NULL, OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -07001285 CLK_DUMMY("core_clk", JPEGD_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001286 CLK_DUMMY("mdp_clk", MDP_CLK, NULL, OFF),
1287 CLK_DUMMY("mdp_vsync_clk", MDP_VSYNC_CLK, NULL, OFF),
1288 CLK_DUMMY("lut_mdp", LUT_MDP_CLK, NULL, OFF),
Matt Wagantallbb90da92011-10-25 15:07:52 -07001289 CLK_DUMMY("core_clk", ROT_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001290 CLK_DUMMY("tv_src_clk", TV_SRC_CLK, NULL, OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -07001291 CLK_DUMMY("core_clk", VCODEC_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001292 CLK_DUMMY("mdp_tv_clk", MDP_TV_CLK, NULL, OFF),
Tianyi Gou86bb4722011-08-09 13:28:02 -07001293 CLK_DUMMY("rgb_tv_clk", RGB_TV_CLK, NULL, OFF),
1294 CLK_DUMMY("npl_tv_clk", NPL_TV_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001295 CLK_DUMMY("hdmi_clk", HDMI_TV_CLK, NULL, OFF),
Matt Wagantall5a4f1ba2011-08-18 18:13:03 -07001296 CLK_DUMMY("core_clk", HDMI_APP_CLK, "hdmi_msm.1", OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001297 CLK_DUMMY("vpe_clk", VPE_CLK, NULL, OFF),
1298 CLK_DUMMY("vfe_clk", VFE_CLK, NULL, OFF),
1299 CLK_DUMMY("csi_vfe_clk", CSI0_VFE_CLK, NULL, OFF),
1300 CLK_DUMMY("vfe_axi_clk", VFE_AXI_CLK, NULL, OFF),
1301 CLK_DUMMY("ijpeg_axi_clk", IJPEG_AXI_CLK, NULL, OFF),
1302 CLK_DUMMY("mdp_axi_clk", MDP_AXI_CLK, NULL, OFF),
Matt Wagantallbb90da92011-10-25 15:07:52 -07001303 CLK_DUMMY("bus_clk", ROT_AXI_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001304 CLK_DUMMY("vcodec_axi_clk", VCODEC_AXI_CLK, NULL, OFF),
1305 CLK_DUMMY("vcodec_axi_a_clk", VCODEC_AXI_A_CLK, NULL, OFF),
1306 CLK_DUMMY("vcodec_axi_b_clk", VCODEC_AXI_B_CLK, NULL, OFF),
1307 CLK_DUMMY("vpe_axi_clk", VPE_AXI_CLK, NULL, OFF),
Matt Wagantall9dc01632011-08-17 18:55:04 -07001308 CLK_DUMMY("bus_clk", GFX3D_AXI_CLK, NULL, OFF),
Tianyi Gou86bb4722011-08-09 13:28:02 -07001309 CLK_DUMMY("vcap_axi_clk", VCAP_AXI_CLK, NULL, OFF),
1310 CLK_DUMMY("vcap_ahb_clk", VCAP_AHB_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001311 CLK_DUMMY("amp_pclk", AMP_P_CLK, NULL, OFF),
1312 CLK_DUMMY("csi_pclk", CSI0_P_CLK, NULL, OFF),
1313 CLK_DUMMY("dsi_m_pclk", DSI1_M_P_CLK, NULL, OFF),
1314 CLK_DUMMY("dsi_s_pclk", DSI1_S_P_CLK, NULL, OFF),
1315 CLK_DUMMY("dsi_m_pclk", DSI2_M_P_CLK, NULL, OFF),
1316 CLK_DUMMY("dsi_s_pclk", DSI2_S_P_CLK, NULL, OFF),
Tianyi Gou86bb4722011-08-09 13:28:02 -07001317 CLK_DUMMY("lvds_clk", LVDS_CLK, NULL, OFF),
1318 CLK_DUMMY("mdp_p2clk", MDP_P2CLK, NULL, OFF),
1319 CLK_DUMMY("dsi2_pixel_clk", DSI2_PIXEL_CLK, NULL, OFF),
1320 CLK_DUMMY("lvds_ref_clk", LVDS_REF_CLK, NULL, OFF),
Pu Chen86b4be92011-11-03 17:27:57 -07001321 CLK_DUMMY("iface_clk", GFX3D_P_CLK, "kgsl-3d0.0", OFF),
Matt Wagantall5a4f1ba2011-08-18 18:13:03 -07001322 CLK_DUMMY("master_iface_clk", HDMI_M_P_CLK, "hdmi_msm.1", OFF),
1323 CLK_DUMMY("slave_iface_clk", HDMI_S_P_CLK, "hdmi_msm.1", OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001324 CLK_DUMMY("ijpeg_pclk", IJPEG_P_CLK, NULL, OFF),
1325 CLK_DUMMY("jpegd_pclk", JPEGD_P_CLK, NULL, OFF),
Matt Wagantall9dc01632011-08-17 18:55:04 -07001326 CLK_DUMMY("mem_iface_clk", IMEM_P_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001327 CLK_DUMMY("mdp_pclk", MDP_P_CLK, NULL, OFF),
Matt Wagantalle604d712011-10-21 15:38:18 -07001328 CLK_DUMMY("iface_clk", SMMU_P_CLK, "msm_smmu", OFF),
Matt Wagantallbb90da92011-10-25 15:07:52 -07001329 CLK_DUMMY("iface_clk", ROT_P_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001330 CLK_DUMMY("vcodec_pclk", VCODEC_P_CLK, NULL, OFF),
1331 CLK_DUMMY("vfe_pclk", VFE_P_CLK, NULL, OFF),
1332 CLK_DUMMY("vpe_pclk", VPE_P_CLK, NULL, OFF),
1333 CLK_DUMMY("mi2s_osr_clk", MI2S_OSR_CLK, NULL, OFF),
1334 CLK_DUMMY("mi2s_bit_clk", MI2S_BIT_CLK, NULL, OFF),
1335 CLK_DUMMY("i2s_mic_osr_clk", CODEC_I2S_MIC_OSR_CLK, NULL, OFF),
1336 CLK_DUMMY("i2s_mic_bit_clk", CODEC_I2S_MIC_BIT_CLK, NULL, OFF),
1337 CLK_DUMMY("i2s_mic_osr_clk", SPARE_I2S_MIC_OSR_CLK, NULL, OFF),
1338 CLK_DUMMY("i2s_mic_bit_clk", SPARE_I2S_MIC_BIT_CLK, NULL, OFF),
1339 CLK_DUMMY("i2s_spkr_osr_clk", CODEC_I2S_SPKR_OSR_CLK, NULL, OFF),
1340 CLK_DUMMY("i2s_spkr_bit_clk", CODEC_I2S_SPKR_BIT_CLK, NULL, OFF),
1341 CLK_DUMMY("i2s_spkr_osr_clk", SPARE_I2S_SPKR_OSR_CLK, NULL, OFF),
1342 CLK_DUMMY("i2s_spkr_bit_clk", SPARE_I2S_SPKR_BIT_CLK, NULL, OFF),
1343 CLK_DUMMY("pcm_clk", PCM_CLK, NULL, OFF),
Tianyi Gou142b8db2011-09-21 18:01:54 -07001344 CLK_DUMMY("audio_slimbus_clk", AUDIO_SLIMBUS_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001345
1346 CLK_DUMMY("dfab_dsps_clk", DFAB_DSPS_CLK, NULL, 0),
Manu Gautam5143b252012-01-05 19:25:23 -08001347 CLK_DUMMY("core_clk", DFAB_USB_HS_CLK, NULL, 0),
Matt Wagantall37ce3842011-08-17 16:00:36 -07001348 CLK_DUMMY("bus_clk", DFAB_SDC1_CLK, NULL, 0),
1349 CLK_DUMMY("bus_clk", DFAB_SDC2_CLK, NULL, 0),
1350 CLK_DUMMY("bus_clk", DFAB_SDC3_CLK, NULL, 0),
1351 CLK_DUMMY("bus_clk", DFAB_SDC4_CLK, NULL, 0),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001352 CLK_DUMMY("dfab_clk", DFAB_CLK, NULL, 0),
1353 CLK_DUMMY("dma_bam_pclk", DMA_BAM_P_CLK, NULL, 0),
Jin Hong01f2dbb2011-11-03 22:13:51 -07001354 CLK_DUMMY("mem_clk", EBI1_ADM_CLK, "msm_dmov", 0),
Ramesh Masavarapu28311912011-10-27 11:04:12 -07001355 CLK_DUMMY("ce3_core_src_clk", CE3_SRC_CLK, "qce.0", OFF),
1356 CLK_DUMMY("ce3_core_src_clk", CE3_SRC_CLK, "qcrypto.0", OFF),
1357 CLK_DUMMY("core_clk", CE3_CORE_CLK, "qce.0", OFF),
1358 CLK_DUMMY("core_clk", CE3_CORE_CLK, "qcrypto.0", OFF),
1359 CLK_DUMMY("iface_clk", CE3_P_CLK, "qce0.0", OFF),
1360 CLK_DUMMY("iface_clk", CE3_P_CLK, "qcrypto.0", OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001361};
1362
Stephen Boydbb600ae2011-08-02 20:11:40 -07001363struct clock_init_data apq8064_dummy_clock_init_data __initdata = {
1364 .table = msm_clocks_8064_dummy,
1365 .size = ARRAY_SIZE(msm_clocks_8064_dummy),
1366};
Praveen Chidambaram78499012011-11-01 17:15:17 -06001367
1368struct msm_rpm_platform_data apq8064_rpm_data __initdata = {
1369 .reg_base_addrs = {
1370 [MSM_RPM_PAGE_STATUS] = MSM_RPM_BASE,
1371 [MSM_RPM_PAGE_CTRL] = MSM_RPM_BASE + 0x400,
1372 [MSM_RPM_PAGE_REQ] = MSM_RPM_BASE + 0x600,
1373 [MSM_RPM_PAGE_ACK] = MSM_RPM_BASE + 0xa00,
1374 },
1375 .irq_ack = RPM_APCC_CPU0_GP_HIGH_IRQ,
1376 .ipc_rpm_reg = MSM_APCS_GCC_BASE + 0x008,
1377 .ipc_rpm_val = 4,
1378 .target_id = {
1379 MSM_RPM_MAP(8064, NOTIFICATION_CONFIGURED_0, NOTIFICATION, 4),
1380 MSM_RPM_MAP(8064, NOTIFICATION_REGISTERED_0, NOTIFICATION, 4),
1381 MSM_RPM_MAP(8064, INVALIDATE_0, INVALIDATE, 8),
1382 MSM_RPM_MAP(8064, TRIGGER_TIMED_TO, TRIGGER_TIMED, 1),
1383 MSM_RPM_MAP(8064, TRIGGER_TIMED_SCLK_COUNT, TRIGGER_TIMED, 1),
1384 MSM_RPM_MAP(8064, RPM_CTL, RPM_CTL, 1),
1385 MSM_RPM_MAP(8064, CXO_CLK, CXO_CLK, 1),
1386 MSM_RPM_MAP(8064, PXO_CLK, PXO_CLK, 1),
1387 MSM_RPM_MAP(8064, APPS_FABRIC_CLK, APPS_FABRIC_CLK, 1),
1388 MSM_RPM_MAP(8064, SYSTEM_FABRIC_CLK, SYSTEM_FABRIC_CLK, 1),
1389 MSM_RPM_MAP(8064, MM_FABRIC_CLK, MM_FABRIC_CLK, 1),
1390 MSM_RPM_MAP(8064, DAYTONA_FABRIC_CLK, DAYTONA_FABRIC_CLK, 1),
1391 MSM_RPM_MAP(8064, SFPB_CLK, SFPB_CLK, 1),
1392 MSM_RPM_MAP(8064, CFPB_CLK, CFPB_CLK, 1),
1393 MSM_RPM_MAP(8064, MMFPB_CLK, MMFPB_CLK, 1),
1394 MSM_RPM_MAP(8064, EBI1_CLK, EBI1_CLK, 1),
1395 MSM_RPM_MAP(8064, APPS_FABRIC_CFG_HALT_0,
1396 APPS_FABRIC_CFG_HALT, 2),
1397 MSM_RPM_MAP(8064, APPS_FABRIC_CFG_CLKMOD_0,
1398 APPS_FABRIC_CFG_CLKMOD, 3),
1399 MSM_RPM_MAP(8064, APPS_FABRIC_CFG_IOCTL,
1400 APPS_FABRIC_CFG_IOCTL, 1),
1401 MSM_RPM_MAP(8064, APPS_FABRIC_ARB_0, APPS_FABRIC_ARB, 12),
1402 MSM_RPM_MAP(8064, SYS_FABRIC_CFG_HALT_0,
1403 SYS_FABRIC_CFG_HALT, 2),
1404 MSM_RPM_MAP(8064, SYS_FABRIC_CFG_CLKMOD_0,
1405 SYS_FABRIC_CFG_CLKMOD, 3),
1406 MSM_RPM_MAP(8064, SYS_FABRIC_CFG_IOCTL,
1407 SYS_FABRIC_CFG_IOCTL, 1),
1408 MSM_RPM_MAP(8064, SYSTEM_FABRIC_ARB_0, SYSTEM_FABRIC_ARB, 30),
1409 MSM_RPM_MAP(8064, MMSS_FABRIC_CFG_HALT_0,
1410 MMSS_FABRIC_CFG_HALT, 2),
1411 MSM_RPM_MAP(8064, MMSS_FABRIC_CFG_CLKMOD_0,
1412 MMSS_FABRIC_CFG_CLKMOD, 3),
1413 MSM_RPM_MAP(8064, MMSS_FABRIC_CFG_IOCTL,
1414 MMSS_FABRIC_CFG_IOCTL, 1),
1415 MSM_RPM_MAP(8064, MM_FABRIC_ARB_0, MM_FABRIC_ARB, 21),
1416 MSM_RPM_MAP(8064, PM8921_S1_0, PM8921_S1, 2),
1417 MSM_RPM_MAP(8064, PM8921_S2_0, PM8921_S2, 2),
1418 MSM_RPM_MAP(8064, PM8921_S3_0, PM8921_S3, 2),
1419 MSM_RPM_MAP(8064, PM8921_S4_0, PM8921_S4, 2),
1420 MSM_RPM_MAP(8064, PM8921_S5_0, PM8921_S5, 2),
1421 MSM_RPM_MAP(8064, PM8921_S6_0, PM8921_S6, 2),
1422 MSM_RPM_MAP(8064, PM8921_S7_0, PM8921_S7, 2),
1423 MSM_RPM_MAP(8064, PM8921_S8_0, PM8921_S8, 2),
1424 MSM_RPM_MAP(8064, PM8921_L1_0, PM8921_L1, 2),
1425 MSM_RPM_MAP(8064, PM8921_L2_0, PM8921_L2, 2),
1426 MSM_RPM_MAP(8064, PM8921_L3_0, PM8921_L3, 2),
1427 MSM_RPM_MAP(8064, PM8921_L4_0, PM8921_L4, 2),
1428 MSM_RPM_MAP(8064, PM8921_L5_0, PM8921_L5, 2),
1429 MSM_RPM_MAP(8064, PM8921_L6_0, PM8921_L6, 2),
1430 MSM_RPM_MAP(8064, PM8921_L7_0, PM8921_L7, 2),
1431 MSM_RPM_MAP(8064, PM8921_L8_0, PM8921_L8, 2),
1432 MSM_RPM_MAP(8064, PM8921_L9_0, PM8921_L9, 2),
1433 MSM_RPM_MAP(8064, PM8921_L10_0, PM8921_L10, 2),
1434 MSM_RPM_MAP(8064, PM8921_L11_0, PM8921_L11, 2),
1435 MSM_RPM_MAP(8064, PM8921_L12_0, PM8921_L12, 2),
1436 MSM_RPM_MAP(8064, PM8921_L13_0, PM8921_L13, 2),
1437 MSM_RPM_MAP(8064, PM8921_L14_0, PM8921_L14, 2),
1438 MSM_RPM_MAP(8064, PM8921_L15_0, PM8921_L15, 2),
1439 MSM_RPM_MAP(8064, PM8921_L16_0, PM8921_L16, 2),
1440 MSM_RPM_MAP(8064, PM8921_L17_0, PM8921_L17, 2),
1441 MSM_RPM_MAP(8064, PM8921_L18_0, PM8921_L18, 2),
1442 MSM_RPM_MAP(8064, PM8921_L19_0, PM8921_L19, 2),
1443 MSM_RPM_MAP(8064, PM8921_L20_0, PM8921_L20, 2),
1444 MSM_RPM_MAP(8064, PM8921_L21_0, PM8921_L21, 2),
1445 MSM_RPM_MAP(8064, PM8921_L22_0, PM8921_L22, 2),
1446 MSM_RPM_MAP(8064, PM8921_L23_0, PM8921_L23, 2),
1447 MSM_RPM_MAP(8064, PM8921_L24_0, PM8921_L24, 2),
1448 MSM_RPM_MAP(8064, PM8921_L25_0, PM8921_L25, 2),
1449 MSM_RPM_MAP(8064, PM8921_L26_0, PM8921_L26, 2),
1450 MSM_RPM_MAP(8064, PM8921_L27_0, PM8921_L27, 2),
1451 MSM_RPM_MAP(8064, PM8921_L28_0, PM8921_L28, 2),
1452 MSM_RPM_MAP(8064, PM8921_L29_0, PM8921_L29, 2),
1453 MSM_RPM_MAP(8064, PM8921_CLK1_0, PM8921_CLK1, 2),
1454 MSM_RPM_MAP(8064, PM8921_CLK2_0, PM8921_CLK2, 2),
1455 MSM_RPM_MAP(8064, PM8921_LVS1, PM8921_LVS1, 1),
1456 MSM_RPM_MAP(8064, PM8921_LVS2, PM8921_LVS2, 1),
1457 MSM_RPM_MAP(8064, PM8921_LVS3, PM8921_LVS3, 1),
1458 MSM_RPM_MAP(8064, PM8921_LVS4, PM8921_LVS4, 1),
1459 MSM_RPM_MAP(8064, PM8921_LVS5, PM8921_LVS5, 1),
1460 MSM_RPM_MAP(8064, PM8921_LVS6, PM8921_LVS6, 1),
1461 MSM_RPM_MAP(8064, PM8921_LVS7, PM8921_LVS7, 1),
1462 MSM_RPM_MAP(8064, PM8821_S1_0, PM8821_S1, 2),
1463 MSM_RPM_MAP(8064, PM8821_S2_0, PM8821_S2, 2),
1464 MSM_RPM_MAP(8064, PM8821_L1_0, PM8821_L1, 2),
1465 MSM_RPM_MAP(8064, NCP_0, NCP, 2),
1466 MSM_RPM_MAP(8064, CXO_BUFFERS, CXO_BUFFERS, 1),
1467 MSM_RPM_MAP(8064, USB_OTG_SWITCH, USB_OTG_SWITCH, 1),
1468 MSM_RPM_MAP(8064, HDMI_SWITCH, HDMI_SWITCH, 1),
1469 MSM_RPM_MAP(8064, DDR_DMM_0, DDR_DMM, 2),
1470 MSM_RPM_MAP(8064, QDSS_CLK, QDSS_CLK, 1),
1471 },
1472 .target_status = {
1473 MSM_RPM_STATUS_ID_MAP(8064, VERSION_MAJOR),
1474 MSM_RPM_STATUS_ID_MAP(8064, VERSION_MINOR),
1475 MSM_RPM_STATUS_ID_MAP(8064, VERSION_BUILD),
1476 MSM_RPM_STATUS_ID_MAP(8064, SUPPORTED_RESOURCES_0),
1477 MSM_RPM_STATUS_ID_MAP(8064, SUPPORTED_RESOURCES_1),
1478 MSM_RPM_STATUS_ID_MAP(8064, SUPPORTED_RESOURCES_2),
1479 MSM_RPM_STATUS_ID_MAP(8064, RESERVED_SUPPORTED_RESOURCES_0),
1480 MSM_RPM_STATUS_ID_MAP(8064, SEQUENCE),
1481 MSM_RPM_STATUS_ID_MAP(8064, RPM_CTL),
1482 MSM_RPM_STATUS_ID_MAP(8064, CXO_CLK),
1483 MSM_RPM_STATUS_ID_MAP(8064, PXO_CLK),
1484 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CLK),
1485 MSM_RPM_STATUS_ID_MAP(8064, SYSTEM_FABRIC_CLK),
1486 MSM_RPM_STATUS_ID_MAP(8064, MM_FABRIC_CLK),
1487 MSM_RPM_STATUS_ID_MAP(8064, DAYTONA_FABRIC_CLK),
1488 MSM_RPM_STATUS_ID_MAP(8064, SFPB_CLK),
1489 MSM_RPM_STATUS_ID_MAP(8064, CFPB_CLK),
1490 MSM_RPM_STATUS_ID_MAP(8064, MMFPB_CLK),
1491 MSM_RPM_STATUS_ID_MAP(8064, EBI1_CLK),
1492 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CFG_HALT),
1493 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CFG_CLKMOD),
1494 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CFG_IOCTL),
1495 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_ARB),
1496 MSM_RPM_STATUS_ID_MAP(8064, SYS_FABRIC_CFG_HALT),
1497 MSM_RPM_STATUS_ID_MAP(8064, SYS_FABRIC_CFG_CLKMOD),
1498 MSM_RPM_STATUS_ID_MAP(8064, SYS_FABRIC_CFG_IOCTL),
1499 MSM_RPM_STATUS_ID_MAP(8064, SYSTEM_FABRIC_ARB),
1500 MSM_RPM_STATUS_ID_MAP(8064, MMSS_FABRIC_CFG_HALT),
1501 MSM_RPM_STATUS_ID_MAP(8064, MMSS_FABRIC_CFG_CLKMOD),
1502 MSM_RPM_STATUS_ID_MAP(8064, MMSS_FABRIC_CFG_IOCTL),
1503 MSM_RPM_STATUS_ID_MAP(8064, MM_FABRIC_ARB),
1504 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S1_0),
1505 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S1_1),
1506 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S2_0),
1507 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S2_1),
1508 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S3_0),
1509 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S3_1),
1510 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S4_0),
1511 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S4_1),
1512 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S5_0),
1513 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S5_1),
1514 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S6_0),
1515 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S6_1),
1516 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S7_0),
1517 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S7_1),
1518 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S8_0),
1519 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S8_1),
1520 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L1_0),
1521 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L1_1),
1522 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L2_0),
1523 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L2_1),
1524 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L3_0),
1525 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L3_1),
1526 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L4_0),
1527 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L4_1),
1528 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L5_0),
1529 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L5_1),
1530 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L6_0),
1531 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L6_1),
1532 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L7_0),
1533 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L7_1),
1534 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L8_0),
1535 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L8_1),
1536 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L9_0),
1537 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L9_1),
1538 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L10_0),
1539 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L10_1),
1540 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L11_0),
1541 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L11_1),
1542 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L12_0),
1543 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L12_1),
1544 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L13_0),
1545 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L13_1),
1546 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L14_0),
1547 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L14_1),
1548 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L15_0),
1549 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L15_1),
1550 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L16_0),
1551 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L16_1),
1552 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L17_0),
1553 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L17_1),
1554 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L18_0),
1555 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L18_1),
1556 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L19_0),
1557 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L19_1),
1558 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L20_0),
1559 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L20_1),
1560 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L21_0),
1561 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L21_1),
1562 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L22_0),
1563 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L22_1),
1564 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L23_0),
1565 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L23_1),
1566 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L24_0),
1567 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L24_1),
1568 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L25_0),
1569 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L25_1),
1570 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L26_0),
1571 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L26_1),
1572 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L27_0),
1573 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L27_1),
1574 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L28_0),
1575 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L28_1),
1576 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L29_0),
1577 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L29_1),
1578 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK1_0),
1579 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK1_1),
1580 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK2_0),
1581 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK2_1),
1582 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS1),
1583 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS2),
1584 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS3),
1585 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS4),
1586 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS5),
1587 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS6),
1588 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS7),
1589 MSM_RPM_STATUS_ID_MAP(8064, NCP_0),
1590 MSM_RPM_STATUS_ID_MAP(8064, NCP_1),
1591 MSM_RPM_STATUS_ID_MAP(8064, CXO_BUFFERS),
1592 MSM_RPM_STATUS_ID_MAP(8064, USB_OTG_SWITCH),
1593 MSM_RPM_STATUS_ID_MAP(8064, HDMI_SWITCH),
1594 MSM_RPM_STATUS_ID_MAP(8064, DDR_DMM_0),
1595 MSM_RPM_STATUS_ID_MAP(8064, DDR_DMM_1),
1596 MSM_RPM_STATUS_ID_MAP(8064, EBI1_CH0_RANGE),
1597 MSM_RPM_STATUS_ID_MAP(8064, EBI1_CH1_RANGE),
1598 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S1_0),
1599 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S1_1),
1600 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S2_0),
1601 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S2_1),
1602 MSM_RPM_STATUS_ID_MAP(8064, PM8821_L1_0),
1603 MSM_RPM_STATUS_ID_MAP(8064, PM8821_L1_1),
1604 },
1605 .target_ctrl_id = {
1606 MSM_RPM_CTRL_MAP(8064, VERSION_MAJOR),
1607 MSM_RPM_CTRL_MAP(8064, VERSION_MINOR),
1608 MSM_RPM_CTRL_MAP(8064, VERSION_BUILD),
1609 MSM_RPM_CTRL_MAP(8064, REQ_CTX_0),
1610 MSM_RPM_CTRL_MAP(8064, REQ_SEL_0),
1611 MSM_RPM_CTRL_MAP(8064, ACK_CTX_0),
1612 MSM_RPM_CTRL_MAP(8064, ACK_SEL_0),
1613 },
1614 .sel_invalidate = MSM_RPM_8064_SEL_INVALIDATE,
1615 .sel_notification = MSM_RPM_8064_SEL_NOTIFICATION,
1616 .sel_last = MSM_RPM_8064_SEL_LAST,
1617 .ver = {3, 0, 0},
1618};
1619
1620struct platform_device apq8064_rpm_device = {
1621 .name = "msm_rpm",
1622 .id = -1,
1623};
1624
1625static struct msm_rpmstats_platform_data msm_rpm_stat_pdata = {
1626 .phys_addr_base = 0x0010D204,
1627 .phys_size = SZ_8K,
1628};
1629
1630struct platform_device apq8064_rpm_stat_device = {
1631 .name = "msm_rpm_stat",
1632 .id = -1,
1633 .dev = {
1634 .platform_data = &msm_rpm_stat_pdata,
1635 },
1636};
1637
1638static struct msm_rpm_log_platform_data msm_rpm_log_pdata = {
1639 .phys_addr_base = 0x0010C000,
1640 .reg_offsets = {
1641 [MSM_RPM_LOG_PAGE_INDICES] = 0x00000080,
1642 [MSM_RPM_LOG_PAGE_BUFFER] = 0x000000A0,
1643 },
1644 .phys_size = SZ_8K,
1645 .log_len = 4096, /* log's buffer length in bytes */
1646 .log_len_mask = (4096 >> 2) - 1, /* length mask in units of u32 */
1647};
1648
1649struct platform_device apq8064_rpm_log_device = {
1650 .name = "msm_rpm_log",
1651 .id = -1,
1652 .dev = {
1653 .platform_data = &msm_rpm_log_pdata,
1654 },
1655};
1656
1657#ifdef CONFIG_MSM_MPM
1658static uint16_t msm_mpm_irqs_m2a[MSM_MPM_NR_MPM_IRQS] __initdata = {
1659 [1] = MSM_GPIO_TO_INT(26),
1660 [2] = MSM_GPIO_TO_INT(88),
1661 [4] = MSM_GPIO_TO_INT(73),
1662 [5] = MSM_GPIO_TO_INT(74),
1663 [6] = MSM_GPIO_TO_INT(75),
1664 [7] = MSM_GPIO_TO_INT(76),
1665 [8] = MSM_GPIO_TO_INT(77),
1666 [9] = MSM_GPIO_TO_INT(36),
1667 [10] = MSM_GPIO_TO_INT(84),
1668 [11] = MSM_GPIO_TO_INT(7),
1669 [12] = MSM_GPIO_TO_INT(11),
1670 [13] = MSM_GPIO_TO_INT(52),
1671 [14] = MSM_GPIO_TO_INT(15),
1672 [15] = MSM_GPIO_TO_INT(83),
1673 [16] = USB3_HS_IRQ,
1674 [19] = MSM_GPIO_TO_INT(61),
1675 [20] = MSM_GPIO_TO_INT(58),
1676 [23] = MSM_GPIO_TO_INT(65),
1677 [24] = MSM_GPIO_TO_INT(63),
1678 [25] = USB1_HS_IRQ,
1679 [27] = HDMI_IRQ,
1680 [29] = MSM_GPIO_TO_INT(22),
1681 [30] = MSM_GPIO_TO_INT(72),
1682 [31] = USB4_HS_IRQ,
1683 [33] = MSM_GPIO_TO_INT(44),
1684 [34] = MSM_GPIO_TO_INT(39),
1685 [35] = MSM_GPIO_TO_INT(19),
1686 [36] = MSM_GPIO_TO_INT(23),
1687 [37] = MSM_GPIO_TO_INT(41),
1688 [38] = MSM_GPIO_TO_INT(30),
1689 [41] = MSM_GPIO_TO_INT(42),
1690 [42] = MSM_GPIO_TO_INT(56),
1691 [43] = MSM_GPIO_TO_INT(55),
1692 [44] = MSM_GPIO_TO_INT(50),
1693 [45] = MSM_GPIO_TO_INT(49),
1694 [46] = MSM_GPIO_TO_INT(47),
1695 [47] = MSM_GPIO_TO_INT(45),
1696 [48] = MSM_GPIO_TO_INT(38),
1697 [49] = MSM_GPIO_TO_INT(34),
1698 [50] = MSM_GPIO_TO_INT(32),
1699 [51] = MSM_GPIO_TO_INT(29),
1700 [52] = MSM_GPIO_TO_INT(18),
1701 [53] = MSM_GPIO_TO_INT(10),
1702 [54] = MSM_GPIO_TO_INT(81),
1703 [55] = MSM_GPIO_TO_INT(6),
1704};
1705
1706static uint16_t msm_mpm_bypassed_apps_irqs[] __initdata = {
1707 TLMM_MSM_SUMMARY_IRQ,
1708 RPM_APCC_CPU0_GP_HIGH_IRQ,
1709 RPM_APCC_CPU0_GP_MEDIUM_IRQ,
1710 RPM_APCC_CPU0_GP_LOW_IRQ,
1711 RPM_APCC_CPU0_WAKE_UP_IRQ,
1712 RPM_APCC_CPU1_GP_HIGH_IRQ,
1713 RPM_APCC_CPU1_GP_MEDIUM_IRQ,
1714 RPM_APCC_CPU1_GP_LOW_IRQ,
1715 RPM_APCC_CPU1_WAKE_UP_IRQ,
1716 MSS_TO_APPS_IRQ_0,
1717 MSS_TO_APPS_IRQ_1,
1718 MSS_TO_APPS_IRQ_2,
1719 MSS_TO_APPS_IRQ_3,
1720 MSS_TO_APPS_IRQ_4,
1721 MSS_TO_APPS_IRQ_5,
1722 MSS_TO_APPS_IRQ_6,
1723 MSS_TO_APPS_IRQ_7,
1724 MSS_TO_APPS_IRQ_8,
1725 MSS_TO_APPS_IRQ_9,
1726 LPASS_SCSS_GP_LOW_IRQ,
1727 LPASS_SCSS_GP_MEDIUM_IRQ,
1728 LPASS_SCSS_GP_HIGH_IRQ,
1729 SPS_MTI_30,
1730 SPS_MTI_31,
1731 RIVA_APSS_SPARE_IRQ,
1732 RIVA_APPS_WLAN_SMSM_IRQ,
1733 RIVA_APPS_WLAN_RX_DATA_AVAIL_IRQ,
1734 RIVA_APPS_WLAN_DATA_XFER_DONE_IRQ,
1735};
1736
1737struct msm_mpm_device_data apq8064_mpm_dev_data __initdata = {
1738 .irqs_m2a = msm_mpm_irqs_m2a,
1739 .irqs_m2a_size = ARRAY_SIZE(msm_mpm_irqs_m2a),
1740 .bypassed_apps_irqs = msm_mpm_bypassed_apps_irqs,
1741 .bypassed_apps_irqs_size = ARRAY_SIZE(msm_mpm_bypassed_apps_irqs),
1742 .mpm_request_reg_base = MSM_RPM_BASE + 0x9d8,
1743 .mpm_status_reg_base = MSM_RPM_BASE + 0xdf8,
1744 .mpm_apps_ipc_reg = MSM_APCS_GCC_BASE + 0x008,
1745 .mpm_apps_ipc_val = BIT(1),
1746 .mpm_ipc_irq = RPM_APCC_CPU0_GP_MEDIUM_IRQ,
1747
1748};
1749#endif
Joel Kingdacbc822012-01-25 13:30:57 -08001750
1751#define MDM2AP_ERRFATAL 19
1752#define AP2MDM_ERRFATAL 18
1753#define MDM2AP_STATUS 49
1754#define AP2MDM_STATUS 48
1755#define AP2MDM_PMIC_RESET_N 27
1756
1757static struct resource mdm_resources[] = {
1758 {
1759 .start = MDM2AP_ERRFATAL,
1760 .end = MDM2AP_ERRFATAL,
1761 .name = "MDM2AP_ERRFATAL",
1762 .flags = IORESOURCE_IO,
1763 },
1764 {
1765 .start = AP2MDM_ERRFATAL,
1766 .end = AP2MDM_ERRFATAL,
1767 .name = "AP2MDM_ERRFATAL",
1768 .flags = IORESOURCE_IO,
1769 },
1770 {
1771 .start = MDM2AP_STATUS,
1772 .end = MDM2AP_STATUS,
1773 .name = "MDM2AP_STATUS",
1774 .flags = IORESOURCE_IO,
1775 },
1776 {
1777 .start = AP2MDM_STATUS,
1778 .end = AP2MDM_STATUS,
1779 .name = "AP2MDM_STATUS",
1780 .flags = IORESOURCE_IO,
1781 },
1782 {
1783 .start = AP2MDM_PMIC_RESET_N,
1784 .end = AP2MDM_PMIC_RESET_N,
1785 .name = "AP2MDM_PMIC_RESET_N",
1786 .flags = IORESOURCE_IO,
1787 },
1788};
1789
1790struct platform_device mdm_8064_device = {
1791 .name = "mdm2_modem",
1792 .id = -1,
1793 .num_resources = ARRAY_SIZE(mdm_resources),
1794 .resource = mdm_resources,
1795};
1796