blob: 594f8f2410abb0f93faf25180e757efbe1d673f3 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Jesse Barnesc1c7af62009-09-10 15:28:03 -070027#include <linux/module.h>
28#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080029#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080030#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090031#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070032#include <linux/vgaarb.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080033#include "drmP.h"
34#include "intel_drv.h"
35#include "i915_drm.h"
36#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070037#include "i915_trace.h"
Dave Airlieab2c0672009-12-04 10:55:24 +100038#include "drm_dp_helper.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080039
40#include "drm_crtc_helper.h"
41
Zhenyu Wang32f9d652009-07-24 01:00:32 +080042#define HAS_eDP (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
43
Jesse Barnes79e53942008-11-07 14:24:08 -080044bool intel_pipe_has_type (struct drm_crtc *crtc, int type);
Shaohua Li7662c8b2009-06-26 11:23:55 +080045static void intel_update_watermarks(struct drm_device *dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +020046static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010047static void intel_crtc_update_cursor(struct drm_crtc *crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080048
49typedef struct {
50 /* given values */
51 int n;
52 int m1, m2;
53 int p1, p2;
54 /* derived values */
55 int dot;
56 int vco;
57 int m;
58 int p;
59} intel_clock_t;
60
61typedef struct {
62 int min, max;
63} intel_range_t;
64
65typedef struct {
66 int dot_limit;
67 int p2_slow, p2_fast;
68} intel_p2_t;
69
70#define INTEL_P2_NUM 2
Ma Lingd4906092009-03-18 20:13:27 +080071typedef struct intel_limit intel_limit_t;
72struct intel_limit {
Jesse Barnes79e53942008-11-07 14:24:08 -080073 intel_range_t dot, vco, n, m, m1, m2, p, p1;
74 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +080075 bool (* find_pll)(const intel_limit_t *, struct drm_crtc *,
76 int, int, intel_clock_t *);
77};
Jesse Barnes79e53942008-11-07 14:24:08 -080078
79#define I8XX_DOT_MIN 25000
80#define I8XX_DOT_MAX 350000
81#define I8XX_VCO_MIN 930000
82#define I8XX_VCO_MAX 1400000
83#define I8XX_N_MIN 3
84#define I8XX_N_MAX 16
85#define I8XX_M_MIN 96
86#define I8XX_M_MAX 140
87#define I8XX_M1_MIN 18
88#define I8XX_M1_MAX 26
89#define I8XX_M2_MIN 6
90#define I8XX_M2_MAX 16
91#define I8XX_P_MIN 4
92#define I8XX_P_MAX 128
93#define I8XX_P1_MIN 2
94#define I8XX_P1_MAX 33
95#define I8XX_P1_LVDS_MIN 1
96#define I8XX_P1_LVDS_MAX 6
97#define I8XX_P2_SLOW 4
98#define I8XX_P2_FAST 2
99#define I8XX_P2_LVDS_SLOW 14
ling.ma@intel.com0c2e39522009-07-17 11:44:30 +0800100#define I8XX_P2_LVDS_FAST 7
Jesse Barnes79e53942008-11-07 14:24:08 -0800101#define I8XX_P2_SLOW_LIMIT 165000
102
103#define I9XX_DOT_MIN 20000
104#define I9XX_DOT_MAX 400000
105#define I9XX_VCO_MIN 1400000
106#define I9XX_VCO_MAX 2800000
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500107#define PINEVIEW_VCO_MIN 1700000
108#define PINEVIEW_VCO_MAX 3500000
Kristian Høgsbergf3cade52009-02-13 20:56:50 -0500109#define I9XX_N_MIN 1
110#define I9XX_N_MAX 6
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500111/* Pineview's Ncounter is a ring counter */
112#define PINEVIEW_N_MIN 3
113#define PINEVIEW_N_MAX 6
Jesse Barnes79e53942008-11-07 14:24:08 -0800114#define I9XX_M_MIN 70
115#define I9XX_M_MAX 120
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500116#define PINEVIEW_M_MIN 2
117#define PINEVIEW_M_MAX 256
Jesse Barnes79e53942008-11-07 14:24:08 -0800118#define I9XX_M1_MIN 10
Kristian Høgsbergf3cade52009-02-13 20:56:50 -0500119#define I9XX_M1_MAX 22
Jesse Barnes79e53942008-11-07 14:24:08 -0800120#define I9XX_M2_MIN 5
121#define I9XX_M2_MAX 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500122/* Pineview M1 is reserved, and must be 0 */
123#define PINEVIEW_M1_MIN 0
124#define PINEVIEW_M1_MAX 0
125#define PINEVIEW_M2_MIN 0
126#define PINEVIEW_M2_MAX 254
Jesse Barnes79e53942008-11-07 14:24:08 -0800127#define I9XX_P_SDVO_DAC_MIN 5
128#define I9XX_P_SDVO_DAC_MAX 80
129#define I9XX_P_LVDS_MIN 7
130#define I9XX_P_LVDS_MAX 98
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500131#define PINEVIEW_P_LVDS_MIN 7
132#define PINEVIEW_P_LVDS_MAX 112
Jesse Barnes79e53942008-11-07 14:24:08 -0800133#define I9XX_P1_MIN 1
134#define I9XX_P1_MAX 8
135#define I9XX_P2_SDVO_DAC_SLOW 10
136#define I9XX_P2_SDVO_DAC_FAST 5
137#define I9XX_P2_SDVO_DAC_SLOW_LIMIT 200000
138#define I9XX_P2_LVDS_SLOW 14
139#define I9XX_P2_LVDS_FAST 7
140#define I9XX_P2_LVDS_SLOW_LIMIT 112000
141
Ma Ling044c7c42009-03-18 20:13:23 +0800142/*The parameter is for SDVO on G4x platform*/
143#define G4X_DOT_SDVO_MIN 25000
144#define G4X_DOT_SDVO_MAX 270000
145#define G4X_VCO_MIN 1750000
146#define G4X_VCO_MAX 3500000
147#define G4X_N_SDVO_MIN 1
148#define G4X_N_SDVO_MAX 4
149#define G4X_M_SDVO_MIN 104
150#define G4X_M_SDVO_MAX 138
151#define G4X_M1_SDVO_MIN 17
152#define G4X_M1_SDVO_MAX 23
153#define G4X_M2_SDVO_MIN 5
154#define G4X_M2_SDVO_MAX 11
155#define G4X_P_SDVO_MIN 10
156#define G4X_P_SDVO_MAX 30
157#define G4X_P1_SDVO_MIN 1
158#define G4X_P1_SDVO_MAX 3
159#define G4X_P2_SDVO_SLOW 10
160#define G4X_P2_SDVO_FAST 10
161#define G4X_P2_SDVO_LIMIT 270000
162
163/*The parameter is for HDMI_DAC on G4x platform*/
164#define G4X_DOT_HDMI_DAC_MIN 22000
165#define G4X_DOT_HDMI_DAC_MAX 400000
166#define G4X_N_HDMI_DAC_MIN 1
167#define G4X_N_HDMI_DAC_MAX 4
168#define G4X_M_HDMI_DAC_MIN 104
169#define G4X_M_HDMI_DAC_MAX 138
170#define G4X_M1_HDMI_DAC_MIN 16
171#define G4X_M1_HDMI_DAC_MAX 23
172#define G4X_M2_HDMI_DAC_MIN 5
173#define G4X_M2_HDMI_DAC_MAX 11
174#define G4X_P_HDMI_DAC_MIN 5
175#define G4X_P_HDMI_DAC_MAX 80
176#define G4X_P1_HDMI_DAC_MIN 1
177#define G4X_P1_HDMI_DAC_MAX 8
178#define G4X_P2_HDMI_DAC_SLOW 10
179#define G4X_P2_HDMI_DAC_FAST 5
180#define G4X_P2_HDMI_DAC_LIMIT 165000
181
182/*The parameter is for SINGLE_CHANNEL_LVDS on G4x platform*/
183#define G4X_DOT_SINGLE_CHANNEL_LVDS_MIN 20000
184#define G4X_DOT_SINGLE_CHANNEL_LVDS_MAX 115000
185#define G4X_N_SINGLE_CHANNEL_LVDS_MIN 1
186#define G4X_N_SINGLE_CHANNEL_LVDS_MAX 3
187#define G4X_M_SINGLE_CHANNEL_LVDS_MIN 104
188#define G4X_M_SINGLE_CHANNEL_LVDS_MAX 138
189#define G4X_M1_SINGLE_CHANNEL_LVDS_MIN 17
190#define G4X_M1_SINGLE_CHANNEL_LVDS_MAX 23
191#define G4X_M2_SINGLE_CHANNEL_LVDS_MIN 5
192#define G4X_M2_SINGLE_CHANNEL_LVDS_MAX 11
193#define G4X_P_SINGLE_CHANNEL_LVDS_MIN 28
194#define G4X_P_SINGLE_CHANNEL_LVDS_MAX 112
195#define G4X_P1_SINGLE_CHANNEL_LVDS_MIN 2
196#define G4X_P1_SINGLE_CHANNEL_LVDS_MAX 8
197#define G4X_P2_SINGLE_CHANNEL_LVDS_SLOW 14
198#define G4X_P2_SINGLE_CHANNEL_LVDS_FAST 14
199#define G4X_P2_SINGLE_CHANNEL_LVDS_LIMIT 0
200
201/*The parameter is for DUAL_CHANNEL_LVDS on G4x platform*/
202#define G4X_DOT_DUAL_CHANNEL_LVDS_MIN 80000
203#define G4X_DOT_DUAL_CHANNEL_LVDS_MAX 224000
204#define G4X_N_DUAL_CHANNEL_LVDS_MIN 1
205#define G4X_N_DUAL_CHANNEL_LVDS_MAX 3
206#define G4X_M_DUAL_CHANNEL_LVDS_MIN 104
207#define G4X_M_DUAL_CHANNEL_LVDS_MAX 138
208#define G4X_M1_DUAL_CHANNEL_LVDS_MIN 17
209#define G4X_M1_DUAL_CHANNEL_LVDS_MAX 23
210#define G4X_M2_DUAL_CHANNEL_LVDS_MIN 5
211#define G4X_M2_DUAL_CHANNEL_LVDS_MAX 11
212#define G4X_P_DUAL_CHANNEL_LVDS_MIN 14
213#define G4X_P_DUAL_CHANNEL_LVDS_MAX 42
214#define G4X_P1_DUAL_CHANNEL_LVDS_MIN 2
215#define G4X_P1_DUAL_CHANNEL_LVDS_MAX 6
216#define G4X_P2_DUAL_CHANNEL_LVDS_SLOW 7
217#define G4X_P2_DUAL_CHANNEL_LVDS_FAST 7
218#define G4X_P2_DUAL_CHANNEL_LVDS_LIMIT 0
219
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700220/*The parameter is for DISPLAY PORT on G4x platform*/
221#define G4X_DOT_DISPLAY_PORT_MIN 161670
222#define G4X_DOT_DISPLAY_PORT_MAX 227000
223#define G4X_N_DISPLAY_PORT_MIN 1
224#define G4X_N_DISPLAY_PORT_MAX 2
225#define G4X_M_DISPLAY_PORT_MIN 97
226#define G4X_M_DISPLAY_PORT_MAX 108
227#define G4X_M1_DISPLAY_PORT_MIN 0x10
228#define G4X_M1_DISPLAY_PORT_MAX 0x12
229#define G4X_M2_DISPLAY_PORT_MIN 0x05
230#define G4X_M2_DISPLAY_PORT_MAX 0x06
231#define G4X_P_DISPLAY_PORT_MIN 10
232#define G4X_P_DISPLAY_PORT_MAX 20
233#define G4X_P1_DISPLAY_PORT_MIN 1
234#define G4X_P1_DISPLAY_PORT_MAX 2
235#define G4X_P2_DISPLAY_PORT_SLOW 10
236#define G4X_P2_DISPLAY_PORT_FAST 10
237#define G4X_P2_DISPLAY_PORT_LIMIT 0
238
Eric Anholtbad720f2009-10-22 16:11:14 -0700239/* Ironlake / Sandybridge */
Zhenyu Wang2c072452009-06-05 15:38:42 +0800240/* as we calculate clock using (register_value + 2) for
241 N/M1/M2, so here the range value for them is (actual_value-2).
242 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500243#define IRONLAKE_DOT_MIN 25000
244#define IRONLAKE_DOT_MAX 350000
245#define IRONLAKE_VCO_MIN 1760000
246#define IRONLAKE_VCO_MAX 3510000
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500247#define IRONLAKE_M1_MIN 12
Zhao Yakuia59e3852010-01-06 22:05:57 +0800248#define IRONLAKE_M1_MAX 22
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500249#define IRONLAKE_M2_MIN 5
250#define IRONLAKE_M2_MAX 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500251#define IRONLAKE_P2_DOT_LIMIT 225000 /* 225Mhz */
Zhenyu Wang2c072452009-06-05 15:38:42 +0800252
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800253/* We have parameter ranges for different type of outputs. */
254
255/* DAC & HDMI Refclk 120Mhz */
256#define IRONLAKE_DAC_N_MIN 1
257#define IRONLAKE_DAC_N_MAX 5
258#define IRONLAKE_DAC_M_MIN 79
259#define IRONLAKE_DAC_M_MAX 127
260#define IRONLAKE_DAC_P_MIN 5
261#define IRONLAKE_DAC_P_MAX 80
262#define IRONLAKE_DAC_P1_MIN 1
263#define IRONLAKE_DAC_P1_MAX 8
264#define IRONLAKE_DAC_P2_SLOW 10
265#define IRONLAKE_DAC_P2_FAST 5
266
267/* LVDS single-channel 120Mhz refclk */
268#define IRONLAKE_LVDS_S_N_MIN 1
269#define IRONLAKE_LVDS_S_N_MAX 3
270#define IRONLAKE_LVDS_S_M_MIN 79
271#define IRONLAKE_LVDS_S_M_MAX 118
272#define IRONLAKE_LVDS_S_P_MIN 28
273#define IRONLAKE_LVDS_S_P_MAX 112
274#define IRONLAKE_LVDS_S_P1_MIN 2
275#define IRONLAKE_LVDS_S_P1_MAX 8
276#define IRONLAKE_LVDS_S_P2_SLOW 14
277#define IRONLAKE_LVDS_S_P2_FAST 14
278
279/* LVDS dual-channel 120Mhz refclk */
280#define IRONLAKE_LVDS_D_N_MIN 1
281#define IRONLAKE_LVDS_D_N_MAX 3
282#define IRONLAKE_LVDS_D_M_MIN 79
283#define IRONLAKE_LVDS_D_M_MAX 127
284#define IRONLAKE_LVDS_D_P_MIN 14
285#define IRONLAKE_LVDS_D_P_MAX 56
286#define IRONLAKE_LVDS_D_P1_MIN 2
287#define IRONLAKE_LVDS_D_P1_MAX 8
288#define IRONLAKE_LVDS_D_P2_SLOW 7
289#define IRONLAKE_LVDS_D_P2_FAST 7
290
291/* LVDS single-channel 100Mhz refclk */
292#define IRONLAKE_LVDS_S_SSC_N_MIN 1
293#define IRONLAKE_LVDS_S_SSC_N_MAX 2
294#define IRONLAKE_LVDS_S_SSC_M_MIN 79
295#define IRONLAKE_LVDS_S_SSC_M_MAX 126
296#define IRONLAKE_LVDS_S_SSC_P_MIN 28
297#define IRONLAKE_LVDS_S_SSC_P_MAX 112
298#define IRONLAKE_LVDS_S_SSC_P1_MIN 2
299#define IRONLAKE_LVDS_S_SSC_P1_MAX 8
300#define IRONLAKE_LVDS_S_SSC_P2_SLOW 14
301#define IRONLAKE_LVDS_S_SSC_P2_FAST 14
302
303/* LVDS dual-channel 100Mhz refclk */
304#define IRONLAKE_LVDS_D_SSC_N_MIN 1
305#define IRONLAKE_LVDS_D_SSC_N_MAX 3
306#define IRONLAKE_LVDS_D_SSC_M_MIN 79
307#define IRONLAKE_LVDS_D_SSC_M_MAX 126
308#define IRONLAKE_LVDS_D_SSC_P_MIN 14
309#define IRONLAKE_LVDS_D_SSC_P_MAX 42
310#define IRONLAKE_LVDS_D_SSC_P1_MIN 2
311#define IRONLAKE_LVDS_D_SSC_P1_MAX 6
312#define IRONLAKE_LVDS_D_SSC_P2_SLOW 7
313#define IRONLAKE_LVDS_D_SSC_P2_FAST 7
314
315/* DisplayPort */
316#define IRONLAKE_DP_N_MIN 1
317#define IRONLAKE_DP_N_MAX 2
318#define IRONLAKE_DP_M_MIN 81
319#define IRONLAKE_DP_M_MAX 90
320#define IRONLAKE_DP_P_MIN 10
321#define IRONLAKE_DP_P_MAX 20
322#define IRONLAKE_DP_P2_FAST 10
323#define IRONLAKE_DP_P2_SLOW 10
324#define IRONLAKE_DP_P2_LIMIT 0
325#define IRONLAKE_DP_P1_MIN 1
326#define IRONLAKE_DP_P1_MAX 2
Zhao Yakui45476682009-12-31 16:06:04 +0800327
Jesse Barnes2377b742010-07-07 14:06:43 -0700328/* FDI */
329#define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
330
Ma Lingd4906092009-03-18 20:13:27 +0800331static bool
332intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
333 int target, int refclk, intel_clock_t *best_clock);
334static bool
335intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
336 int target, int refclk, intel_clock_t *best_clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800337
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700338static bool
339intel_find_pll_g4x_dp(const intel_limit_t *, struct drm_crtc *crtc,
340 int target, int refclk, intel_clock_t *best_clock);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800341static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500342intel_find_pll_ironlake_dp(const intel_limit_t *, struct drm_crtc *crtc,
343 int target, int refclk, intel_clock_t *best_clock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700344
Chris Wilson021357a2010-09-07 20:54:59 +0100345static inline u32 /* units of 100MHz */
346intel_fdi_link_freq(struct drm_device *dev)
347{
348 struct drm_i915_private *dev_priv = dev->dev_private;
349 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
350}
351
Keith Packarde4b36692009-06-05 19:22:17 -0700352static const intel_limit_t intel_limits_i8xx_dvo = {
Jesse Barnes79e53942008-11-07 14:24:08 -0800353 .dot = { .min = I8XX_DOT_MIN, .max = I8XX_DOT_MAX },
354 .vco = { .min = I8XX_VCO_MIN, .max = I8XX_VCO_MAX },
355 .n = { .min = I8XX_N_MIN, .max = I8XX_N_MAX },
356 .m = { .min = I8XX_M_MIN, .max = I8XX_M_MAX },
357 .m1 = { .min = I8XX_M1_MIN, .max = I8XX_M1_MAX },
358 .m2 = { .min = I8XX_M2_MIN, .max = I8XX_M2_MAX },
359 .p = { .min = I8XX_P_MIN, .max = I8XX_P_MAX },
360 .p1 = { .min = I8XX_P1_MIN, .max = I8XX_P1_MAX },
361 .p2 = { .dot_limit = I8XX_P2_SLOW_LIMIT,
362 .p2_slow = I8XX_P2_SLOW, .p2_fast = I8XX_P2_FAST },
Ma Lingd4906092009-03-18 20:13:27 +0800363 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700364};
365
366static const intel_limit_t intel_limits_i8xx_lvds = {
Jesse Barnes79e53942008-11-07 14:24:08 -0800367 .dot = { .min = I8XX_DOT_MIN, .max = I8XX_DOT_MAX },
368 .vco = { .min = I8XX_VCO_MIN, .max = I8XX_VCO_MAX },
369 .n = { .min = I8XX_N_MIN, .max = I8XX_N_MAX },
370 .m = { .min = I8XX_M_MIN, .max = I8XX_M_MAX },
371 .m1 = { .min = I8XX_M1_MIN, .max = I8XX_M1_MAX },
372 .m2 = { .min = I8XX_M2_MIN, .max = I8XX_M2_MAX },
373 .p = { .min = I8XX_P_MIN, .max = I8XX_P_MAX },
374 .p1 = { .min = I8XX_P1_LVDS_MIN, .max = I8XX_P1_LVDS_MAX },
375 .p2 = { .dot_limit = I8XX_P2_SLOW_LIMIT,
376 .p2_slow = I8XX_P2_LVDS_SLOW, .p2_fast = I8XX_P2_LVDS_FAST },
Ma Lingd4906092009-03-18 20:13:27 +0800377 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700378};
379
380static const intel_limit_t intel_limits_i9xx_sdvo = {
Jesse Barnes79e53942008-11-07 14:24:08 -0800381 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
382 .vco = { .min = I9XX_VCO_MIN, .max = I9XX_VCO_MAX },
383 .n = { .min = I9XX_N_MIN, .max = I9XX_N_MAX },
384 .m = { .min = I9XX_M_MIN, .max = I9XX_M_MAX },
385 .m1 = { .min = I9XX_M1_MIN, .max = I9XX_M1_MAX },
386 .m2 = { .min = I9XX_M2_MIN, .max = I9XX_M2_MAX },
387 .p = { .min = I9XX_P_SDVO_DAC_MIN, .max = I9XX_P_SDVO_DAC_MAX },
388 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
389 .p2 = { .dot_limit = I9XX_P2_SDVO_DAC_SLOW_LIMIT,
390 .p2_slow = I9XX_P2_SDVO_DAC_SLOW, .p2_fast = I9XX_P2_SDVO_DAC_FAST },
Ma Lingd4906092009-03-18 20:13:27 +0800391 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700392};
393
394static const intel_limit_t intel_limits_i9xx_lvds = {
Jesse Barnes79e53942008-11-07 14:24:08 -0800395 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
396 .vco = { .min = I9XX_VCO_MIN, .max = I9XX_VCO_MAX },
397 .n = { .min = I9XX_N_MIN, .max = I9XX_N_MAX },
398 .m = { .min = I9XX_M_MIN, .max = I9XX_M_MAX },
399 .m1 = { .min = I9XX_M1_MIN, .max = I9XX_M1_MAX },
400 .m2 = { .min = I9XX_M2_MIN, .max = I9XX_M2_MAX },
401 .p = { .min = I9XX_P_LVDS_MIN, .max = I9XX_P_LVDS_MAX },
402 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
403 /* The single-channel range is 25-112Mhz, and dual-channel
404 * is 80-224Mhz. Prefer single channel as much as possible.
405 */
406 .p2 = { .dot_limit = I9XX_P2_LVDS_SLOW_LIMIT,
407 .p2_slow = I9XX_P2_LVDS_SLOW, .p2_fast = I9XX_P2_LVDS_FAST },
Ma Lingd4906092009-03-18 20:13:27 +0800408 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700409};
410
Ma Ling044c7c42009-03-18 20:13:23 +0800411 /* below parameter and function is for G4X Chipset Family*/
Keith Packarde4b36692009-06-05 19:22:17 -0700412static const intel_limit_t intel_limits_g4x_sdvo = {
Ma Ling044c7c42009-03-18 20:13:23 +0800413 .dot = { .min = G4X_DOT_SDVO_MIN, .max = G4X_DOT_SDVO_MAX },
414 .vco = { .min = G4X_VCO_MIN, .max = G4X_VCO_MAX},
415 .n = { .min = G4X_N_SDVO_MIN, .max = G4X_N_SDVO_MAX },
416 .m = { .min = G4X_M_SDVO_MIN, .max = G4X_M_SDVO_MAX },
417 .m1 = { .min = G4X_M1_SDVO_MIN, .max = G4X_M1_SDVO_MAX },
418 .m2 = { .min = G4X_M2_SDVO_MIN, .max = G4X_M2_SDVO_MAX },
419 .p = { .min = G4X_P_SDVO_MIN, .max = G4X_P_SDVO_MAX },
420 .p1 = { .min = G4X_P1_SDVO_MIN, .max = G4X_P1_SDVO_MAX},
421 .p2 = { .dot_limit = G4X_P2_SDVO_LIMIT,
422 .p2_slow = G4X_P2_SDVO_SLOW,
423 .p2_fast = G4X_P2_SDVO_FAST
424 },
Ma Lingd4906092009-03-18 20:13:27 +0800425 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700426};
427
428static const intel_limit_t intel_limits_g4x_hdmi = {
Ma Ling044c7c42009-03-18 20:13:23 +0800429 .dot = { .min = G4X_DOT_HDMI_DAC_MIN, .max = G4X_DOT_HDMI_DAC_MAX },
430 .vco = { .min = G4X_VCO_MIN, .max = G4X_VCO_MAX},
431 .n = { .min = G4X_N_HDMI_DAC_MIN, .max = G4X_N_HDMI_DAC_MAX },
432 .m = { .min = G4X_M_HDMI_DAC_MIN, .max = G4X_M_HDMI_DAC_MAX },
433 .m1 = { .min = G4X_M1_HDMI_DAC_MIN, .max = G4X_M1_HDMI_DAC_MAX },
434 .m2 = { .min = G4X_M2_HDMI_DAC_MIN, .max = G4X_M2_HDMI_DAC_MAX },
435 .p = { .min = G4X_P_HDMI_DAC_MIN, .max = G4X_P_HDMI_DAC_MAX },
436 .p1 = { .min = G4X_P1_HDMI_DAC_MIN, .max = G4X_P1_HDMI_DAC_MAX},
437 .p2 = { .dot_limit = G4X_P2_HDMI_DAC_LIMIT,
438 .p2_slow = G4X_P2_HDMI_DAC_SLOW,
439 .p2_fast = G4X_P2_HDMI_DAC_FAST
440 },
Ma Lingd4906092009-03-18 20:13:27 +0800441 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700442};
443
444static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Ma Ling044c7c42009-03-18 20:13:23 +0800445 .dot = { .min = G4X_DOT_SINGLE_CHANNEL_LVDS_MIN,
446 .max = G4X_DOT_SINGLE_CHANNEL_LVDS_MAX },
447 .vco = { .min = G4X_VCO_MIN,
448 .max = G4X_VCO_MAX },
449 .n = { .min = G4X_N_SINGLE_CHANNEL_LVDS_MIN,
450 .max = G4X_N_SINGLE_CHANNEL_LVDS_MAX },
451 .m = { .min = G4X_M_SINGLE_CHANNEL_LVDS_MIN,
452 .max = G4X_M_SINGLE_CHANNEL_LVDS_MAX },
453 .m1 = { .min = G4X_M1_SINGLE_CHANNEL_LVDS_MIN,
454 .max = G4X_M1_SINGLE_CHANNEL_LVDS_MAX },
455 .m2 = { .min = G4X_M2_SINGLE_CHANNEL_LVDS_MIN,
456 .max = G4X_M2_SINGLE_CHANNEL_LVDS_MAX },
457 .p = { .min = G4X_P_SINGLE_CHANNEL_LVDS_MIN,
458 .max = G4X_P_SINGLE_CHANNEL_LVDS_MAX },
459 .p1 = { .min = G4X_P1_SINGLE_CHANNEL_LVDS_MIN,
460 .max = G4X_P1_SINGLE_CHANNEL_LVDS_MAX },
461 .p2 = { .dot_limit = G4X_P2_SINGLE_CHANNEL_LVDS_LIMIT,
462 .p2_slow = G4X_P2_SINGLE_CHANNEL_LVDS_SLOW,
463 .p2_fast = G4X_P2_SINGLE_CHANNEL_LVDS_FAST
464 },
Ma Lingd4906092009-03-18 20:13:27 +0800465 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700466};
467
468static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Ma Ling044c7c42009-03-18 20:13:23 +0800469 .dot = { .min = G4X_DOT_DUAL_CHANNEL_LVDS_MIN,
470 .max = G4X_DOT_DUAL_CHANNEL_LVDS_MAX },
471 .vco = { .min = G4X_VCO_MIN,
472 .max = G4X_VCO_MAX },
473 .n = { .min = G4X_N_DUAL_CHANNEL_LVDS_MIN,
474 .max = G4X_N_DUAL_CHANNEL_LVDS_MAX },
475 .m = { .min = G4X_M_DUAL_CHANNEL_LVDS_MIN,
476 .max = G4X_M_DUAL_CHANNEL_LVDS_MAX },
477 .m1 = { .min = G4X_M1_DUAL_CHANNEL_LVDS_MIN,
478 .max = G4X_M1_DUAL_CHANNEL_LVDS_MAX },
479 .m2 = { .min = G4X_M2_DUAL_CHANNEL_LVDS_MIN,
480 .max = G4X_M2_DUAL_CHANNEL_LVDS_MAX },
481 .p = { .min = G4X_P_DUAL_CHANNEL_LVDS_MIN,
482 .max = G4X_P_DUAL_CHANNEL_LVDS_MAX },
483 .p1 = { .min = G4X_P1_DUAL_CHANNEL_LVDS_MIN,
484 .max = G4X_P1_DUAL_CHANNEL_LVDS_MAX },
485 .p2 = { .dot_limit = G4X_P2_DUAL_CHANNEL_LVDS_LIMIT,
486 .p2_slow = G4X_P2_DUAL_CHANNEL_LVDS_SLOW,
487 .p2_fast = G4X_P2_DUAL_CHANNEL_LVDS_FAST
488 },
Ma Lingd4906092009-03-18 20:13:27 +0800489 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700490};
491
492static const intel_limit_t intel_limits_g4x_display_port = {
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700493 .dot = { .min = G4X_DOT_DISPLAY_PORT_MIN,
494 .max = G4X_DOT_DISPLAY_PORT_MAX },
495 .vco = { .min = G4X_VCO_MIN,
496 .max = G4X_VCO_MAX},
497 .n = { .min = G4X_N_DISPLAY_PORT_MIN,
498 .max = G4X_N_DISPLAY_PORT_MAX },
499 .m = { .min = G4X_M_DISPLAY_PORT_MIN,
500 .max = G4X_M_DISPLAY_PORT_MAX },
501 .m1 = { .min = G4X_M1_DISPLAY_PORT_MIN,
502 .max = G4X_M1_DISPLAY_PORT_MAX },
503 .m2 = { .min = G4X_M2_DISPLAY_PORT_MIN,
504 .max = G4X_M2_DISPLAY_PORT_MAX },
505 .p = { .min = G4X_P_DISPLAY_PORT_MIN,
506 .max = G4X_P_DISPLAY_PORT_MAX },
507 .p1 = { .min = G4X_P1_DISPLAY_PORT_MIN,
508 .max = G4X_P1_DISPLAY_PORT_MAX},
509 .p2 = { .dot_limit = G4X_P2_DISPLAY_PORT_LIMIT,
510 .p2_slow = G4X_P2_DISPLAY_PORT_SLOW,
511 .p2_fast = G4X_P2_DISPLAY_PORT_FAST },
512 .find_pll = intel_find_pll_g4x_dp,
Keith Packarde4b36692009-06-05 19:22:17 -0700513};
514
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500515static const intel_limit_t intel_limits_pineview_sdvo = {
Shaohua Li21778322009-02-23 15:19:16 +0800516 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX},
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500517 .vco = { .min = PINEVIEW_VCO_MIN, .max = PINEVIEW_VCO_MAX },
518 .n = { .min = PINEVIEW_N_MIN, .max = PINEVIEW_N_MAX },
519 .m = { .min = PINEVIEW_M_MIN, .max = PINEVIEW_M_MAX },
520 .m1 = { .min = PINEVIEW_M1_MIN, .max = PINEVIEW_M1_MAX },
521 .m2 = { .min = PINEVIEW_M2_MIN, .max = PINEVIEW_M2_MAX },
Shaohua Li21778322009-02-23 15:19:16 +0800522 .p = { .min = I9XX_P_SDVO_DAC_MIN, .max = I9XX_P_SDVO_DAC_MAX },
523 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
524 .p2 = { .dot_limit = I9XX_P2_SDVO_DAC_SLOW_LIMIT,
525 .p2_slow = I9XX_P2_SDVO_DAC_SLOW, .p2_fast = I9XX_P2_SDVO_DAC_FAST },
Shaohua Li61157072009-04-03 15:24:43 +0800526 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700527};
528
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500529static const intel_limit_t intel_limits_pineview_lvds = {
Shaohua Li21778322009-02-23 15:19:16 +0800530 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500531 .vco = { .min = PINEVIEW_VCO_MIN, .max = PINEVIEW_VCO_MAX },
532 .n = { .min = PINEVIEW_N_MIN, .max = PINEVIEW_N_MAX },
533 .m = { .min = PINEVIEW_M_MIN, .max = PINEVIEW_M_MAX },
534 .m1 = { .min = PINEVIEW_M1_MIN, .max = PINEVIEW_M1_MAX },
535 .m2 = { .min = PINEVIEW_M2_MIN, .max = PINEVIEW_M2_MAX },
536 .p = { .min = PINEVIEW_P_LVDS_MIN, .max = PINEVIEW_P_LVDS_MAX },
Shaohua Li21778322009-02-23 15:19:16 +0800537 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500538 /* Pineview only supports single-channel mode. */
Shaohua Li21778322009-02-23 15:19:16 +0800539 .p2 = { .dot_limit = I9XX_P2_LVDS_SLOW_LIMIT,
540 .p2_slow = I9XX_P2_LVDS_SLOW, .p2_fast = I9XX_P2_LVDS_SLOW },
Shaohua Li61157072009-04-03 15:24:43 +0800541 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700542};
543
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800544static const intel_limit_t intel_limits_ironlake_dac = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500545 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
546 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800547 .n = { .min = IRONLAKE_DAC_N_MIN, .max = IRONLAKE_DAC_N_MAX },
548 .m = { .min = IRONLAKE_DAC_M_MIN, .max = IRONLAKE_DAC_M_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500549 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
550 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800551 .p = { .min = IRONLAKE_DAC_P_MIN, .max = IRONLAKE_DAC_P_MAX },
552 .p1 = { .min = IRONLAKE_DAC_P1_MIN, .max = IRONLAKE_DAC_P1_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500553 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800554 .p2_slow = IRONLAKE_DAC_P2_SLOW,
555 .p2_fast = IRONLAKE_DAC_P2_FAST },
Zhao Yakui45476682009-12-31 16:06:04 +0800556 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700557};
558
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800559static const intel_limit_t intel_limits_ironlake_single_lvds = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500560 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
561 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800562 .n = { .min = IRONLAKE_LVDS_S_N_MIN, .max = IRONLAKE_LVDS_S_N_MAX },
563 .m = { .min = IRONLAKE_LVDS_S_M_MIN, .max = IRONLAKE_LVDS_S_M_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500564 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
565 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800566 .p = { .min = IRONLAKE_LVDS_S_P_MIN, .max = IRONLAKE_LVDS_S_P_MAX },
567 .p1 = { .min = IRONLAKE_LVDS_S_P1_MIN, .max = IRONLAKE_LVDS_S_P1_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500568 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800569 .p2_slow = IRONLAKE_LVDS_S_P2_SLOW,
570 .p2_fast = IRONLAKE_LVDS_S_P2_FAST },
571 .find_pll = intel_g4x_find_best_PLL,
572};
573
574static const intel_limit_t intel_limits_ironlake_dual_lvds = {
575 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
576 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
577 .n = { .min = IRONLAKE_LVDS_D_N_MIN, .max = IRONLAKE_LVDS_D_N_MAX },
578 .m = { .min = IRONLAKE_LVDS_D_M_MIN, .max = IRONLAKE_LVDS_D_M_MAX },
579 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
580 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
581 .p = { .min = IRONLAKE_LVDS_D_P_MIN, .max = IRONLAKE_LVDS_D_P_MAX },
582 .p1 = { .min = IRONLAKE_LVDS_D_P1_MIN, .max = IRONLAKE_LVDS_D_P1_MAX },
583 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
584 .p2_slow = IRONLAKE_LVDS_D_P2_SLOW,
585 .p2_fast = IRONLAKE_LVDS_D_P2_FAST },
586 .find_pll = intel_g4x_find_best_PLL,
587};
588
589static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
590 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
591 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
592 .n = { .min = IRONLAKE_LVDS_S_SSC_N_MIN, .max = IRONLAKE_LVDS_S_SSC_N_MAX },
593 .m = { .min = IRONLAKE_LVDS_S_SSC_M_MIN, .max = IRONLAKE_LVDS_S_SSC_M_MAX },
594 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
595 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
596 .p = { .min = IRONLAKE_LVDS_S_SSC_P_MIN, .max = IRONLAKE_LVDS_S_SSC_P_MAX },
597 .p1 = { .min = IRONLAKE_LVDS_S_SSC_P1_MIN,.max = IRONLAKE_LVDS_S_SSC_P1_MAX },
598 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
599 .p2_slow = IRONLAKE_LVDS_S_SSC_P2_SLOW,
600 .p2_fast = IRONLAKE_LVDS_S_SSC_P2_FAST },
601 .find_pll = intel_g4x_find_best_PLL,
602};
603
604static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
605 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
606 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
607 .n = { .min = IRONLAKE_LVDS_D_SSC_N_MIN, .max = IRONLAKE_LVDS_D_SSC_N_MAX },
608 .m = { .min = IRONLAKE_LVDS_D_SSC_M_MIN, .max = IRONLAKE_LVDS_D_SSC_M_MAX },
609 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
610 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
611 .p = { .min = IRONLAKE_LVDS_D_SSC_P_MIN, .max = IRONLAKE_LVDS_D_SSC_P_MAX },
612 .p1 = { .min = IRONLAKE_LVDS_D_SSC_P1_MIN,.max = IRONLAKE_LVDS_D_SSC_P1_MAX },
613 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
614 .p2_slow = IRONLAKE_LVDS_D_SSC_P2_SLOW,
615 .p2_fast = IRONLAKE_LVDS_D_SSC_P2_FAST },
Zhao Yakui45476682009-12-31 16:06:04 +0800616 .find_pll = intel_g4x_find_best_PLL,
617};
618
619static const intel_limit_t intel_limits_ironlake_display_port = {
620 .dot = { .min = IRONLAKE_DOT_MIN,
621 .max = IRONLAKE_DOT_MAX },
622 .vco = { .min = IRONLAKE_VCO_MIN,
623 .max = IRONLAKE_VCO_MAX},
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800624 .n = { .min = IRONLAKE_DP_N_MIN,
625 .max = IRONLAKE_DP_N_MAX },
626 .m = { .min = IRONLAKE_DP_M_MIN,
627 .max = IRONLAKE_DP_M_MAX },
Zhao Yakui45476682009-12-31 16:06:04 +0800628 .m1 = { .min = IRONLAKE_M1_MIN,
629 .max = IRONLAKE_M1_MAX },
630 .m2 = { .min = IRONLAKE_M2_MIN,
631 .max = IRONLAKE_M2_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800632 .p = { .min = IRONLAKE_DP_P_MIN,
633 .max = IRONLAKE_DP_P_MAX },
634 .p1 = { .min = IRONLAKE_DP_P1_MIN,
635 .max = IRONLAKE_DP_P1_MAX},
636 .p2 = { .dot_limit = IRONLAKE_DP_P2_LIMIT,
637 .p2_slow = IRONLAKE_DP_P2_SLOW,
638 .p2_fast = IRONLAKE_DP_P2_FAST },
Zhao Yakui45476682009-12-31 16:06:04 +0800639 .find_pll = intel_find_pll_ironlake_dp,
Jesse Barnes79e53942008-11-07 14:24:08 -0800640};
641
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500642static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800643{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800644 struct drm_device *dev = crtc->dev;
645 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800646 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800647 int refclk = 120;
648
649 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
650 if (dev_priv->lvds_use_ssc && dev_priv->lvds_ssc_freq == 100)
651 refclk = 100;
652
653 if ((I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) ==
654 LVDS_CLKB_POWER_UP) {
655 /* LVDS dual channel */
656 if (refclk == 100)
657 limit = &intel_limits_ironlake_dual_lvds_100m;
658 else
659 limit = &intel_limits_ironlake_dual_lvds;
660 } else {
661 if (refclk == 100)
662 limit = &intel_limits_ironlake_single_lvds_100m;
663 else
664 limit = &intel_limits_ironlake_single_lvds;
665 }
666 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
Zhao Yakui45476682009-12-31 16:06:04 +0800667 HAS_eDP)
668 limit = &intel_limits_ironlake_display_port;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800669 else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800670 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800671
672 return limit;
673}
674
Ma Ling044c7c42009-03-18 20:13:23 +0800675static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
676{
677 struct drm_device *dev = crtc->dev;
678 struct drm_i915_private *dev_priv = dev->dev_private;
679 const intel_limit_t *limit;
680
681 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
682 if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
683 LVDS_CLKB_POWER_UP)
684 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700685 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800686 else
687 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700688 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800689 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
690 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700691 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800692 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700693 limit = &intel_limits_g4x_sdvo;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700694 } else if (intel_pipe_has_type (crtc, INTEL_OUTPUT_DISPLAYPORT)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700695 limit = &intel_limits_g4x_display_port;
Ma Ling044c7c42009-03-18 20:13:23 +0800696 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700697 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800698
699 return limit;
700}
701
Jesse Barnes79e53942008-11-07 14:24:08 -0800702static const intel_limit_t *intel_limit(struct drm_crtc *crtc)
703{
704 struct drm_device *dev = crtc->dev;
705 const intel_limit_t *limit;
706
Eric Anholtbad720f2009-10-22 16:11:14 -0700707 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500708 limit = intel_ironlake_limit(crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800709 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800710 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500711 } else if (IS_I9XX(dev) && !IS_PINEVIEW(dev)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800712 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700713 limit = &intel_limits_i9xx_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -0800714 else
Keith Packarde4b36692009-06-05 19:22:17 -0700715 limit = &intel_limits_i9xx_sdvo;
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500716 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800717 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500718 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800719 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500720 limit = &intel_limits_pineview_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800721 } else {
722 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700723 limit = &intel_limits_i8xx_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -0800724 else
Keith Packarde4b36692009-06-05 19:22:17 -0700725 limit = &intel_limits_i8xx_dvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800726 }
727 return limit;
728}
729
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500730/* m1 is reserved as 0 in Pineview, n is a ring counter */
731static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800732{
Shaohua Li21778322009-02-23 15:19:16 +0800733 clock->m = clock->m2 + 2;
734 clock->p = clock->p1 * clock->p2;
735 clock->vco = refclk * clock->m / clock->n;
736 clock->dot = clock->vco / clock->p;
737}
738
739static void intel_clock(struct drm_device *dev, int refclk, intel_clock_t *clock)
740{
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500741 if (IS_PINEVIEW(dev)) {
742 pineview_clock(refclk, clock);
Shaohua Li21778322009-02-23 15:19:16 +0800743 return;
744 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800745 clock->m = 5 * (clock->m1 + 2) + (clock->m2 + 2);
746 clock->p = clock->p1 * clock->p2;
747 clock->vco = refclk * clock->m / (clock->n + 2);
748 clock->dot = clock->vco / clock->p;
749}
750
Jesse Barnes79e53942008-11-07 14:24:08 -0800751/**
752 * Returns whether any output on the specified pipe is of the specified type
753 */
Chris Wilson4ef69c72010-09-09 15:14:28 +0100754bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
Jesse Barnes79e53942008-11-07 14:24:08 -0800755{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100756 struct drm_device *dev = crtc->dev;
757 struct drm_mode_config *mode_config = &dev->mode_config;
758 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -0800759
Chris Wilson4ef69c72010-09-09 15:14:28 +0100760 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
761 if (encoder->base.crtc == crtc && encoder->type == type)
762 return true;
763
764 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800765}
766
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800767#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800768/**
769 * Returns whether the given set of divisors are valid for a given refclk with
770 * the given connectors.
771 */
772
773static bool intel_PLL_is_valid(struct drm_crtc *crtc, intel_clock_t *clock)
774{
775 const intel_limit_t *limit = intel_limit (crtc);
Shaohua Li21778322009-02-23 15:19:16 +0800776 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800777
778 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
779 INTELPllInvalid ("p1 out of range\n");
780 if (clock->p < limit->p.min || limit->p.max < clock->p)
781 INTELPllInvalid ("p out of range\n");
782 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
783 INTELPllInvalid ("m2 out of range\n");
784 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
785 INTELPllInvalid ("m1 out of range\n");
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500786 if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800787 INTELPllInvalid ("m1 <= m2\n");
788 if (clock->m < limit->m.min || limit->m.max < clock->m)
789 INTELPllInvalid ("m out of range\n");
790 if (clock->n < limit->n.min || limit->n.max < clock->n)
791 INTELPllInvalid ("n out of range\n");
792 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
793 INTELPllInvalid ("vco out of range\n");
794 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
795 * connector, etc., rather than just a single range.
796 */
797 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
798 INTELPllInvalid ("dot out of range\n");
799
800 return true;
801}
802
Ma Lingd4906092009-03-18 20:13:27 +0800803static bool
804intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
805 int target, int refclk, intel_clock_t *best_clock)
806
Jesse Barnes79e53942008-11-07 14:24:08 -0800807{
808 struct drm_device *dev = crtc->dev;
809 struct drm_i915_private *dev_priv = dev->dev_private;
810 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800811 int err = target;
812
Bruno Prémontbc5e5712009-08-08 13:01:17 +0200813 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Florian Mickler832cc282009-07-13 18:40:32 +0800814 (I915_READ(LVDS)) != 0) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800815 /*
816 * For LVDS, if the panel is on, just rely on its current
817 * settings for dual-channel. We haven't figured out how to
818 * reliably set up different single/dual channel state, if we
819 * even can.
820 */
821 if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
822 LVDS_CLKB_POWER_UP)
823 clock.p2 = limit->p2.p2_fast;
824 else
825 clock.p2 = limit->p2.p2_slow;
826 } else {
827 if (target < limit->p2.dot_limit)
828 clock.p2 = limit->p2.p2_slow;
829 else
830 clock.p2 = limit->p2.p2_fast;
831 }
832
833 memset (best_clock, 0, sizeof (*best_clock));
834
Zhao Yakui42158662009-11-20 11:24:18 +0800835 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
836 clock.m1++) {
837 for (clock.m2 = limit->m2.min;
838 clock.m2 <= limit->m2.max; clock.m2++) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500839 /* m1 is always 0 in Pineview */
840 if (clock.m2 >= clock.m1 && !IS_PINEVIEW(dev))
Zhao Yakui42158662009-11-20 11:24:18 +0800841 break;
842 for (clock.n = limit->n.min;
843 clock.n <= limit->n.max; clock.n++) {
844 for (clock.p1 = limit->p1.min;
845 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800846 int this_err;
847
Shaohua Li21778322009-02-23 15:19:16 +0800848 intel_clock(dev, refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800849
850 if (!intel_PLL_is_valid(crtc, &clock))
851 continue;
852
853 this_err = abs(clock.dot - target);
854 if (this_err < err) {
855 *best_clock = clock;
856 err = this_err;
857 }
858 }
859 }
860 }
861 }
862
863 return (err != target);
864}
865
Ma Lingd4906092009-03-18 20:13:27 +0800866static bool
867intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
868 int target, int refclk, intel_clock_t *best_clock)
869{
870 struct drm_device *dev = crtc->dev;
871 struct drm_i915_private *dev_priv = dev->dev_private;
872 intel_clock_t clock;
873 int max_n;
874 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400875 /* approximately equals target * 0.00585 */
876 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800877 found = false;
878
879 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Zhao Yakui45476682009-12-31 16:06:04 +0800880 int lvds_reg;
881
Eric Anholtc619eed2010-01-28 16:45:52 -0800882 if (HAS_PCH_SPLIT(dev))
Zhao Yakui45476682009-12-31 16:06:04 +0800883 lvds_reg = PCH_LVDS;
884 else
885 lvds_reg = LVDS;
886 if ((I915_READ(lvds_reg) & LVDS_CLKB_POWER_MASK) ==
Ma Lingd4906092009-03-18 20:13:27 +0800887 LVDS_CLKB_POWER_UP)
888 clock.p2 = limit->p2.p2_fast;
889 else
890 clock.p2 = limit->p2.p2_slow;
891 } else {
892 if (target < limit->p2.dot_limit)
893 clock.p2 = limit->p2.p2_slow;
894 else
895 clock.p2 = limit->p2.p2_fast;
896 }
897
898 memset(best_clock, 0, sizeof(*best_clock));
899 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200900 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800901 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200902 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800903 for (clock.m1 = limit->m1.max;
904 clock.m1 >= limit->m1.min; clock.m1--) {
905 for (clock.m2 = limit->m2.max;
906 clock.m2 >= limit->m2.min; clock.m2--) {
907 for (clock.p1 = limit->p1.max;
908 clock.p1 >= limit->p1.min; clock.p1--) {
909 int this_err;
910
Shaohua Li21778322009-02-23 15:19:16 +0800911 intel_clock(dev, refclk, &clock);
Ma Lingd4906092009-03-18 20:13:27 +0800912 if (!intel_PLL_is_valid(crtc, &clock))
913 continue;
914 this_err = abs(clock.dot - target) ;
915 if (this_err < err_most) {
916 *best_clock = clock;
917 err_most = this_err;
918 max_n = clock.n;
919 found = true;
920 }
921 }
922 }
923 }
924 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800925 return found;
926}
Ma Lingd4906092009-03-18 20:13:27 +0800927
Zhenyu Wang2c072452009-06-05 15:38:42 +0800928static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500929intel_find_pll_ironlake_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
930 int target, int refclk, intel_clock_t *best_clock)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800931{
932 struct drm_device *dev = crtc->dev;
933 intel_clock_t clock;
Zhao Yakui45476682009-12-31 16:06:04 +0800934
935 /* return directly when it is eDP */
936 if (HAS_eDP)
937 return true;
938
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800939 if (target < 200000) {
940 clock.n = 1;
941 clock.p1 = 2;
942 clock.p2 = 10;
943 clock.m1 = 12;
944 clock.m2 = 9;
945 } else {
946 clock.n = 2;
947 clock.p1 = 1;
948 clock.p2 = 10;
949 clock.m1 = 14;
950 clock.m2 = 8;
951 }
952 intel_clock(dev, refclk, &clock);
953 memcpy(best_clock, &clock, sizeof(intel_clock_t));
954 return true;
955}
956
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700957/* DisplayPort has only two frequencies, 162MHz and 270MHz */
958static bool
959intel_find_pll_g4x_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
960 int target, int refclk, intel_clock_t *best_clock)
961{
Chris Wilson5eddb702010-09-11 13:48:45 +0100962 intel_clock_t clock;
963 if (target < 200000) {
964 clock.p1 = 2;
965 clock.p2 = 10;
966 clock.n = 2;
967 clock.m1 = 23;
968 clock.m2 = 8;
969 } else {
970 clock.p1 = 1;
971 clock.p2 = 10;
972 clock.n = 1;
973 clock.m1 = 14;
974 clock.m2 = 2;
975 }
976 clock.m = 5 * (clock.m1 + 2) + (clock.m2 + 2);
977 clock.p = (clock.p1 * clock.p2);
978 clock.dot = 96000 * clock.m / (clock.n + 2) / clock.p;
979 clock.vco = 0;
980 memcpy(best_clock, &clock, sizeof(intel_clock_t));
981 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700982}
983
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700984/**
985 * intel_wait_for_vblank - wait for vblank on a given pipe
986 * @dev: drm device
987 * @pipe: pipe to wait for
988 *
989 * Wait for vblank to occur on a given pipe. Needed for various bits of
990 * mode setting code.
991 */
992void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800993{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700994 struct drm_i915_private *dev_priv = dev->dev_private;
995 int pipestat_reg = (pipe == 0 ? PIPEASTAT : PIPEBSTAT);
996
Chris Wilson300387c2010-09-05 20:25:43 +0100997 /* Clear existing vblank status. Note this will clear any other
998 * sticky status fields as well.
999 *
1000 * This races with i915_driver_irq_handler() with the result
1001 * that either function could miss a vblank event. Here it is not
1002 * fatal, as we will either wait upon the next vblank interrupt or
1003 * timeout. Generally speaking intel_wait_for_vblank() is only
1004 * called during modeset at which time the GPU should be idle and
1005 * should *not* be performing page flips and thus not waiting on
1006 * vblanks...
1007 * Currently, the result of us stealing a vblank from the irq
1008 * handler is that a single frame will be skipped during swapbuffers.
1009 */
1010 I915_WRITE(pipestat_reg,
1011 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
1012
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001013 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +01001014 if (wait_for(I915_READ(pipestat_reg) &
1015 PIPE_VBLANK_INTERRUPT_STATUS,
1016 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001017 DRM_DEBUG_KMS("vblank wait timed out\n");
1018}
1019
1020/**
1021 * intel_wait_for_vblank_off - wait for vblank after disabling a pipe
1022 * @dev: drm device
1023 * @pipe: pipe to wait for
1024 *
1025 * After disabling a pipe, we can't wait for vblank in the usual way,
1026 * spinning on the vblank interrupt status bit, since we won't actually
1027 * see an interrupt when the pipe is disabled.
1028 *
1029 * So this function waits for the display line value to settle (it
1030 * usually ends up stopping at the start of the next frame).
1031 */
1032void intel_wait_for_vblank_off(struct drm_device *dev, int pipe)
1033{
1034 struct drm_i915_private *dev_priv = dev->dev_private;
1035 int pipedsl_reg = (pipe == 0 ? PIPEADSL : PIPEBDSL);
1036 unsigned long timeout = jiffies + msecs_to_jiffies(100);
Chris Wilsonec5da012010-09-12 13:34:08 +01001037 u32 last_line, line;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001038
1039 /* Wait for the display line to settle */
Chris Wilsonec5da012010-09-12 13:34:08 +01001040 line = I915_READ(pipedsl_reg) & DSL_LINEMASK;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001041 do {
Chris Wilsonec5da012010-09-12 13:34:08 +01001042 last_line = line;
1043 MSLEEP(5);
1044 line = I915_READ(pipedsl_reg) & DSL_LINEMASK;
1045 } while (line != last_line && time_after(timeout, jiffies));
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001046
Chris Wilsonec5da012010-09-12 13:34:08 +01001047 if (line != last_line)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001048 DRM_DEBUG_KMS("vblank wait timed out\n");
Jesse Barnes79e53942008-11-07 14:24:08 -08001049}
1050
Jesse Barnes80824002009-09-10 15:28:06 -07001051static void i8xx_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1052{
1053 struct drm_device *dev = crtc->dev;
1054 struct drm_i915_private *dev_priv = dev->dev_private;
1055 struct drm_framebuffer *fb = crtc->fb;
1056 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Daniel Vetter23010e42010-03-08 13:35:02 +01001057 struct drm_i915_gem_object *obj_priv = to_intel_bo(intel_fb->obj);
Jesse Barnes80824002009-09-10 15:28:06 -07001058 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1059 int plane, i;
1060 u32 fbc_ctl, fbc_ctl2;
1061
Chris Wilsonbed4a672010-09-11 10:47:47 +01001062 if (fb->pitch == dev_priv->cfb_pitch &&
1063 obj_priv->fence_reg == dev_priv->cfb_fence &&
1064 intel_crtc->plane == dev_priv->cfb_plane &&
1065 I915_READ(FBC_CONTROL) & FBC_CTL_EN)
1066 return;
1067
1068 i8xx_disable_fbc(dev);
1069
Jesse Barnes80824002009-09-10 15:28:06 -07001070 dev_priv->cfb_pitch = dev_priv->cfb_size / FBC_LL_SIZE;
1071
1072 if (fb->pitch < dev_priv->cfb_pitch)
1073 dev_priv->cfb_pitch = fb->pitch;
1074
1075 /* FBC_CTL wants 64B units */
1076 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
1077 dev_priv->cfb_fence = obj_priv->fence_reg;
1078 dev_priv->cfb_plane = intel_crtc->plane;
1079 plane = dev_priv->cfb_plane == 0 ? FBC_CTL_PLANEA : FBC_CTL_PLANEB;
1080
1081 /* Clear old tags */
1082 for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
1083 I915_WRITE(FBC_TAG + (i * 4), 0);
1084
1085 /* Set it up... */
1086 fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | plane;
1087 if (obj_priv->tiling_mode != I915_TILING_NONE)
1088 fbc_ctl2 |= FBC_CTL_CPU_FENCE;
1089 I915_WRITE(FBC_CONTROL2, fbc_ctl2);
1090 I915_WRITE(FBC_FENCE_OFF, crtc->y);
1091
1092 /* enable it... */
1093 fbc_ctl = FBC_CTL_EN | FBC_CTL_PERIODIC;
Jesse Barnesee25df22010-02-06 10:41:53 -08001094 if (IS_I945GM(dev))
Priit Laes49677902010-03-02 11:37:00 +02001095 fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
Jesse Barnes80824002009-09-10 15:28:06 -07001096 fbc_ctl |= (dev_priv->cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
1097 fbc_ctl |= (interval & 0x2fff) << FBC_CTL_INTERVAL_SHIFT;
1098 if (obj_priv->tiling_mode != I915_TILING_NONE)
1099 fbc_ctl |= dev_priv->cfb_fence;
1100 I915_WRITE(FBC_CONTROL, fbc_ctl);
1101
Zhao Yakui28c97732009-10-09 11:39:41 +08001102 DRM_DEBUG_KMS("enabled FBC, pitch %ld, yoff %d, plane %d, ",
Chris Wilson5eddb702010-09-11 13:48:45 +01001103 dev_priv->cfb_pitch, crtc->y, dev_priv->cfb_plane);
Jesse Barnes80824002009-09-10 15:28:06 -07001104}
1105
1106void i8xx_disable_fbc(struct drm_device *dev)
1107{
1108 struct drm_i915_private *dev_priv = dev->dev_private;
1109 u32 fbc_ctl;
1110
1111 /* Disable compression */
1112 fbc_ctl = I915_READ(FBC_CONTROL);
1113 fbc_ctl &= ~FBC_CTL_EN;
1114 I915_WRITE(FBC_CONTROL, fbc_ctl);
1115
1116 /* Wait for compressing bit to clear */
Chris Wilson481b6af2010-08-23 17:43:35 +01001117 if (wait_for((I915_READ(FBC_STATUS) & FBC_STAT_COMPRESSING) == 0, 10)) {
Chris Wilson913d8d12010-08-07 11:01:35 +01001118 DRM_DEBUG_KMS("FBC idle timed out\n");
1119 return;
Jesse Barnes9517a922010-05-21 09:40:45 -07001120 }
Jesse Barnes80824002009-09-10 15:28:06 -07001121
Zhao Yakui28c97732009-10-09 11:39:41 +08001122 DRM_DEBUG_KMS("disabled FBC\n");
Jesse Barnes80824002009-09-10 15:28:06 -07001123}
1124
Adam Jacksonee5382a2010-04-23 11:17:39 -04001125static bool i8xx_fbc_enabled(struct drm_device *dev)
Jesse Barnes80824002009-09-10 15:28:06 -07001126{
Jesse Barnes80824002009-09-10 15:28:06 -07001127 struct drm_i915_private *dev_priv = dev->dev_private;
1128
1129 return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
1130}
1131
Jesse Barnes74dff282009-09-14 15:39:40 -07001132static void g4x_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1133{
1134 struct drm_device *dev = crtc->dev;
1135 struct drm_i915_private *dev_priv = dev->dev_private;
1136 struct drm_framebuffer *fb = crtc->fb;
1137 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Daniel Vetter23010e42010-03-08 13:35:02 +01001138 struct drm_i915_gem_object *obj_priv = to_intel_bo(intel_fb->obj);
Jesse Barnes74dff282009-09-14 15:39:40 -07001139 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5eddb702010-09-11 13:48:45 +01001140 int plane = intel_crtc->plane == 0 ? DPFC_CTL_PLANEA : DPFC_CTL_PLANEB;
Jesse Barnes74dff282009-09-14 15:39:40 -07001141 unsigned long stall_watermark = 200;
1142 u32 dpfc_ctl;
1143
Chris Wilsonbed4a672010-09-11 10:47:47 +01001144 dpfc_ctl = I915_READ(DPFC_CONTROL);
1145 if (dpfc_ctl & DPFC_CTL_EN) {
1146 if (dev_priv->cfb_pitch == dev_priv->cfb_pitch / 64 - 1 &&
1147 dev_priv->cfb_fence == obj_priv->fence_reg &&
1148 dev_priv->cfb_plane == intel_crtc->plane &&
1149 dev_priv->cfb_y == crtc->y)
1150 return;
1151
1152 I915_WRITE(DPFC_CONTROL, dpfc_ctl & ~DPFC_CTL_EN);
1153 POSTING_READ(DPFC_CONTROL);
1154 intel_wait_for_vblank(dev, intel_crtc->pipe);
1155 }
1156
Jesse Barnes74dff282009-09-14 15:39:40 -07001157 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
1158 dev_priv->cfb_fence = obj_priv->fence_reg;
1159 dev_priv->cfb_plane = intel_crtc->plane;
Chris Wilsonbed4a672010-09-11 10:47:47 +01001160 dev_priv->cfb_y = crtc->y;
Jesse Barnes74dff282009-09-14 15:39:40 -07001161
1162 dpfc_ctl = plane | DPFC_SR_EN | DPFC_CTL_LIMIT_1X;
1163 if (obj_priv->tiling_mode != I915_TILING_NONE) {
1164 dpfc_ctl |= DPFC_CTL_FENCE_EN | dev_priv->cfb_fence;
1165 I915_WRITE(DPFC_CHICKEN, DPFC_HT_MODIFY);
1166 } else {
1167 I915_WRITE(DPFC_CHICKEN, ~DPFC_HT_MODIFY);
1168 }
1169
Jesse Barnes74dff282009-09-14 15:39:40 -07001170 I915_WRITE(DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
1171 (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
1172 (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
1173 I915_WRITE(DPFC_FENCE_YOFF, crtc->y);
1174
1175 /* enable it... */
1176 I915_WRITE(DPFC_CONTROL, I915_READ(DPFC_CONTROL) | DPFC_CTL_EN);
1177
Zhao Yakui28c97732009-10-09 11:39:41 +08001178 DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
Jesse Barnes74dff282009-09-14 15:39:40 -07001179}
1180
1181void g4x_disable_fbc(struct drm_device *dev)
1182{
1183 struct drm_i915_private *dev_priv = dev->dev_private;
1184 u32 dpfc_ctl;
1185
1186 /* Disable compression */
1187 dpfc_ctl = I915_READ(DPFC_CONTROL);
Chris Wilsonbed4a672010-09-11 10:47:47 +01001188 if (dpfc_ctl & DPFC_CTL_EN) {
1189 dpfc_ctl &= ~DPFC_CTL_EN;
1190 I915_WRITE(DPFC_CONTROL, dpfc_ctl);
Jesse Barnes74dff282009-09-14 15:39:40 -07001191
Chris Wilsonbed4a672010-09-11 10:47:47 +01001192 DRM_DEBUG_KMS("disabled FBC\n");
1193 }
Jesse Barnes74dff282009-09-14 15:39:40 -07001194}
1195
Adam Jacksonee5382a2010-04-23 11:17:39 -04001196static bool g4x_fbc_enabled(struct drm_device *dev)
Jesse Barnes74dff282009-09-14 15:39:40 -07001197{
Jesse Barnes74dff282009-09-14 15:39:40 -07001198 struct drm_i915_private *dev_priv = dev->dev_private;
1199
1200 return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
1201}
1202
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001203static void ironlake_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1204{
1205 struct drm_device *dev = crtc->dev;
1206 struct drm_i915_private *dev_priv = dev->dev_private;
1207 struct drm_framebuffer *fb = crtc->fb;
1208 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
1209 struct drm_i915_gem_object *obj_priv = to_intel_bo(intel_fb->obj);
1210 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5eddb702010-09-11 13:48:45 +01001211 int plane = intel_crtc->plane == 0 ? DPFC_CTL_PLANEA : DPFC_CTL_PLANEB;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001212 unsigned long stall_watermark = 200;
1213 u32 dpfc_ctl;
1214
Chris Wilsonbed4a672010-09-11 10:47:47 +01001215 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
1216 if (dpfc_ctl & DPFC_CTL_EN) {
1217 if (dev_priv->cfb_pitch == dev_priv->cfb_pitch / 64 - 1 &&
1218 dev_priv->cfb_fence == obj_priv->fence_reg &&
1219 dev_priv->cfb_plane == intel_crtc->plane &&
1220 dev_priv->cfb_offset == obj_priv->gtt_offset &&
1221 dev_priv->cfb_y == crtc->y)
1222 return;
1223
1224 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl & ~DPFC_CTL_EN);
1225 POSTING_READ(ILK_DPFC_CONTROL);
1226 intel_wait_for_vblank(dev, intel_crtc->pipe);
1227 }
1228
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001229 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
1230 dev_priv->cfb_fence = obj_priv->fence_reg;
1231 dev_priv->cfb_plane = intel_crtc->plane;
Chris Wilsonbed4a672010-09-11 10:47:47 +01001232 dev_priv->cfb_offset = obj_priv->gtt_offset;
1233 dev_priv->cfb_y = crtc->y;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001234
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001235 dpfc_ctl &= DPFC_RESERVED;
1236 dpfc_ctl |= (plane | DPFC_CTL_LIMIT_1X);
1237 if (obj_priv->tiling_mode != I915_TILING_NONE) {
1238 dpfc_ctl |= (DPFC_CTL_FENCE_EN | dev_priv->cfb_fence);
1239 I915_WRITE(ILK_DPFC_CHICKEN, DPFC_HT_MODIFY);
1240 } else {
1241 I915_WRITE(ILK_DPFC_CHICKEN, ~DPFC_HT_MODIFY);
1242 }
1243
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001244 I915_WRITE(ILK_DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
1245 (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
1246 (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
1247 I915_WRITE(ILK_DPFC_FENCE_YOFF, crtc->y);
1248 I915_WRITE(ILK_FBC_RT_BASE, obj_priv->gtt_offset | ILK_FBC_RT_VALID);
1249 /* enable it... */
Chris Wilsonbed4a672010-09-11 10:47:47 +01001250 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001251
1252 DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
1253}
1254
1255void ironlake_disable_fbc(struct drm_device *dev)
1256{
1257 struct drm_i915_private *dev_priv = dev->dev_private;
1258 u32 dpfc_ctl;
1259
1260 /* Disable compression */
1261 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
Chris Wilsonbed4a672010-09-11 10:47:47 +01001262 if (dpfc_ctl & DPFC_CTL_EN) {
1263 dpfc_ctl &= ~DPFC_CTL_EN;
1264 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001265
Chris Wilsonbed4a672010-09-11 10:47:47 +01001266 DRM_DEBUG_KMS("disabled FBC\n");
1267 }
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001268}
1269
1270static bool ironlake_fbc_enabled(struct drm_device *dev)
1271{
1272 struct drm_i915_private *dev_priv = dev->dev_private;
1273
1274 return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN;
1275}
1276
Adam Jacksonee5382a2010-04-23 11:17:39 -04001277bool intel_fbc_enabled(struct drm_device *dev)
1278{
1279 struct drm_i915_private *dev_priv = dev->dev_private;
1280
1281 if (!dev_priv->display.fbc_enabled)
1282 return false;
1283
1284 return dev_priv->display.fbc_enabled(dev);
1285}
1286
1287void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1288{
1289 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
1290
1291 if (!dev_priv->display.enable_fbc)
1292 return;
1293
1294 dev_priv->display.enable_fbc(crtc, interval);
1295}
1296
1297void intel_disable_fbc(struct drm_device *dev)
1298{
1299 struct drm_i915_private *dev_priv = dev->dev_private;
1300
1301 if (!dev_priv->display.disable_fbc)
1302 return;
1303
1304 dev_priv->display.disable_fbc(dev);
1305}
1306
Jesse Barnes80824002009-09-10 15:28:06 -07001307/**
1308 * intel_update_fbc - enable/disable FBC as needed
Chris Wilsonbed4a672010-09-11 10:47:47 +01001309 * @dev: the drm_device
Jesse Barnes80824002009-09-10 15:28:06 -07001310 *
1311 * Set up the framebuffer compression hardware at mode set time. We
1312 * enable it if possible:
1313 * - plane A only (on pre-965)
1314 * - no pixel mulitply/line duplication
1315 * - no alpha buffer discard
1316 * - no dual wide
1317 * - framebuffer <= 2048 in width, 1536 in height
1318 *
1319 * We can't assume that any compression will take place (worst case),
1320 * so the compressed buffer has to be the same size as the uncompressed
1321 * one. It also must reside (along with the line length buffer) in
1322 * stolen memory.
1323 *
1324 * We need to enable/disable FBC on a global basis.
1325 */
Chris Wilsonbed4a672010-09-11 10:47:47 +01001326static void intel_update_fbc(struct drm_device *dev)
Jesse Barnes80824002009-09-10 15:28:06 -07001327{
Jesse Barnes80824002009-09-10 15:28:06 -07001328 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonbed4a672010-09-11 10:47:47 +01001329 struct drm_crtc *crtc = NULL, *tmp_crtc;
1330 struct intel_crtc *intel_crtc;
1331 struct drm_framebuffer *fb;
Jesse Barnes80824002009-09-10 15:28:06 -07001332 struct intel_framebuffer *intel_fb;
1333 struct drm_i915_gem_object *obj_priv;
Jesse Barnes9c928d12010-07-23 15:20:00 -07001334
1335 DRM_DEBUG_KMS("\n");
Jesse Barnes80824002009-09-10 15:28:06 -07001336
1337 if (!i915_powersave)
1338 return;
1339
Adam Jacksonee5382a2010-04-23 11:17:39 -04001340 if (!I915_HAS_FBC(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07001341 return;
1342
Jesse Barnes80824002009-09-10 15:28:06 -07001343 /*
1344 * If FBC is already on, we just have to verify that we can
1345 * keep it that way...
1346 * Need to disable if:
Jesse Barnes9c928d12010-07-23 15:20:00 -07001347 * - more than one pipe is active
Jesse Barnes80824002009-09-10 15:28:06 -07001348 * - changing FBC params (stride, fence, mode)
1349 * - new fb is too large to fit in compressed buffer
1350 * - going to an unsupported config (interlace, pixel multiply, etc.)
1351 */
Jesse Barnes9c928d12010-07-23 15:20:00 -07001352 list_for_each_entry(tmp_crtc, &dev->mode_config.crtc_list, head) {
Chris Wilsonbed4a672010-09-11 10:47:47 +01001353 if (tmp_crtc->enabled) {
1354 if (crtc) {
1355 DRM_DEBUG_KMS("more than one pipe active, disabling compression\n");
1356 dev_priv->no_fbc_reason = FBC_MULTIPLE_PIPES;
1357 goto out_disable;
1358 }
1359 crtc = tmp_crtc;
1360 }
Jesse Barnes9c928d12010-07-23 15:20:00 -07001361 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001362
1363 if (!crtc || crtc->fb == NULL) {
1364 DRM_DEBUG_KMS("no output, disabling\n");
1365 dev_priv->no_fbc_reason = FBC_NO_OUTPUT;
Jesse Barnes9c928d12010-07-23 15:20:00 -07001366 goto out_disable;
1367 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001368
1369 intel_crtc = to_intel_crtc(crtc);
1370 fb = crtc->fb;
1371 intel_fb = to_intel_framebuffer(fb);
1372 obj_priv = to_intel_bo(intel_fb->obj);
1373
Jesse Barnes80824002009-09-10 15:28:06 -07001374 if (intel_fb->obj->size > dev_priv->cfb_size) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001375 DRM_DEBUG_KMS("framebuffer too large, disabling "
Chris Wilson5eddb702010-09-11 13:48:45 +01001376 "compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001377 dev_priv->no_fbc_reason = FBC_STOLEN_TOO_SMALL;
Jesse Barnes80824002009-09-10 15:28:06 -07001378 goto out_disable;
1379 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001380 if ((crtc->mode.flags & DRM_MODE_FLAG_INTERLACE) ||
1381 (crtc->mode.flags & DRM_MODE_FLAG_DBLSCAN)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001382 DRM_DEBUG_KMS("mode incompatible with compression, "
Chris Wilson5eddb702010-09-11 13:48:45 +01001383 "disabling\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001384 dev_priv->no_fbc_reason = FBC_UNSUPPORTED_MODE;
Jesse Barnes80824002009-09-10 15:28:06 -07001385 goto out_disable;
1386 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001387 if ((crtc->mode.hdisplay > 2048) ||
1388 (crtc->mode.vdisplay > 1536)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001389 DRM_DEBUG_KMS("mode too large for compression, disabling\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001390 dev_priv->no_fbc_reason = FBC_MODE_TOO_LARGE;
Jesse Barnes80824002009-09-10 15:28:06 -07001391 goto out_disable;
1392 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001393 if ((IS_I915GM(dev) || IS_I945GM(dev)) && intel_crtc->plane != 0) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001394 DRM_DEBUG_KMS("plane not 0, disabling compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001395 dev_priv->no_fbc_reason = FBC_BAD_PLANE;
Jesse Barnes80824002009-09-10 15:28:06 -07001396 goto out_disable;
1397 }
1398 if (obj_priv->tiling_mode != I915_TILING_X) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001399 DRM_DEBUG_KMS("framebuffer not tiled, disabling compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001400 dev_priv->no_fbc_reason = FBC_NOT_TILED;
Jesse Barnes80824002009-09-10 15:28:06 -07001401 goto out_disable;
1402 }
1403
Jason Wesselc924b932010-08-05 09:22:32 -05001404 /* If the kernel debugger is active, always disable compression */
1405 if (in_dbg_master())
1406 goto out_disable;
1407
Chris Wilsonbed4a672010-09-11 10:47:47 +01001408 intel_enable_fbc(crtc, 500);
Jesse Barnes80824002009-09-10 15:28:06 -07001409 return;
1410
1411out_disable:
Jesse Barnes80824002009-09-10 15:28:06 -07001412 /* Multiple disables should be harmless */
Chris Wilsona9394062010-05-27 13:18:16 +01001413 if (intel_fbc_enabled(dev)) {
1414 DRM_DEBUG_KMS("unsupported config, disabling FBC\n");
Adam Jacksonee5382a2010-04-23 11:17:39 -04001415 intel_disable_fbc(dev);
Chris Wilsona9394062010-05-27 13:18:16 +01001416 }
Jesse Barnes80824002009-09-10 15:28:06 -07001417}
1418
Chris Wilson127bd2a2010-07-23 23:32:05 +01001419int
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001420intel_pin_and_fence_fb_obj(struct drm_device *dev, struct drm_gem_object *obj)
1421{
Daniel Vetter23010e42010-03-08 13:35:02 +01001422 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001423 u32 alignment;
1424 int ret;
1425
1426 switch (obj_priv->tiling_mode) {
1427 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001428 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1429 alignment = 128 * 1024;
1430 else if (IS_I965G(dev))
1431 alignment = 4 * 1024;
1432 else
1433 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001434 break;
1435 case I915_TILING_X:
1436 /* pin() will align the object as required by fence */
1437 alignment = 0;
1438 break;
1439 case I915_TILING_Y:
1440 /* FIXME: Is this true? */
1441 DRM_ERROR("Y tiled not allowed for scan out buffers\n");
1442 return -EINVAL;
1443 default:
1444 BUG();
1445 }
1446
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001447 ret = i915_gem_object_pin(obj, alignment);
1448 if (ret != 0)
1449 return ret;
1450
1451 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1452 * fence, whereas 965+ only requires a fence if using
1453 * framebuffer compression. For simplicity, we always install
1454 * a fence as the cost is not that onerous.
1455 */
1456 if (obj_priv->fence_reg == I915_FENCE_REG_NONE &&
1457 obj_priv->tiling_mode != I915_TILING_NONE) {
1458 ret = i915_gem_object_get_fence_reg(obj);
1459 if (ret != 0) {
1460 i915_gem_object_unpin(obj);
1461 return ret;
1462 }
1463 }
1464
1465 return 0;
1466}
1467
Jesse Barnes81255562010-08-02 12:07:50 -07001468/* Assume fb object is pinned & idle & fenced and just update base pointers */
1469static int
1470intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
1471 int x, int y)
1472{
1473 struct drm_device *dev = crtc->dev;
1474 struct drm_i915_private *dev_priv = dev->dev_private;
1475 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1476 struct intel_framebuffer *intel_fb;
1477 struct drm_i915_gem_object *obj_priv;
1478 struct drm_gem_object *obj;
1479 int plane = intel_crtc->plane;
1480 unsigned long Start, Offset;
Jesse Barnes81255562010-08-02 12:07:50 -07001481 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01001482 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07001483
1484 switch (plane) {
1485 case 0:
1486 case 1:
1487 break;
1488 default:
1489 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
1490 return -EINVAL;
1491 }
1492
1493 intel_fb = to_intel_framebuffer(fb);
1494 obj = intel_fb->obj;
1495 obj_priv = to_intel_bo(obj);
1496
Chris Wilson5eddb702010-09-11 13:48:45 +01001497 reg = DSPCNTR(plane);
1498 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07001499 /* Mask out pixel format bits in case we change it */
1500 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
1501 switch (fb->bits_per_pixel) {
1502 case 8:
1503 dspcntr |= DISPPLANE_8BPP;
1504 break;
1505 case 16:
1506 if (fb->depth == 15)
1507 dspcntr |= DISPPLANE_15_16BPP;
1508 else
1509 dspcntr |= DISPPLANE_16BPP;
1510 break;
1511 case 24:
1512 case 32:
1513 dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
1514 break;
1515 default:
1516 DRM_ERROR("Unknown color depth\n");
1517 return -EINVAL;
1518 }
1519 if (IS_I965G(dev)) {
1520 if (obj_priv->tiling_mode != I915_TILING_NONE)
1521 dspcntr |= DISPPLANE_TILED;
1522 else
1523 dspcntr &= ~DISPPLANE_TILED;
1524 }
1525
Chris Wilson4e6cfef2010-08-08 13:20:19 +01001526 if (HAS_PCH_SPLIT(dev))
Jesse Barnes81255562010-08-02 12:07:50 -07001527 /* must disable */
1528 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
1529
Chris Wilson5eddb702010-09-11 13:48:45 +01001530 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07001531
1532 Start = obj_priv->gtt_offset;
1533 Offset = y * fb->pitch + x * (fb->bits_per_pixel / 8);
1534
Chris Wilson4e6cfef2010-08-08 13:20:19 +01001535 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
1536 Start, Offset, x, y, fb->pitch);
Chris Wilson5eddb702010-09-11 13:48:45 +01001537 I915_WRITE(DSPSTRIDE(plane), fb->pitch);
Jesse Barnes81255562010-08-02 12:07:50 -07001538 if (IS_I965G(dev)) {
Chris Wilson5eddb702010-09-11 13:48:45 +01001539 I915_WRITE(DSPSURF(plane), Start);
1540 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
1541 I915_WRITE(DSPADDR(plane), Offset);
1542 } else
1543 I915_WRITE(DSPADDR(plane), Start + Offset);
1544 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07001545
Chris Wilsonbed4a672010-09-11 10:47:47 +01001546 intel_update_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02001547 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07001548
1549 return 0;
1550}
1551
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001552static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05001553intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
1554 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08001555{
1556 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08001557 struct drm_i915_master_private *master_priv;
1558 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1559 struct intel_framebuffer *intel_fb;
1560 struct drm_i915_gem_object *obj_priv;
1561 struct drm_gem_object *obj;
1562 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07001563 int plane = intel_crtc->plane;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001564 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08001565
1566 /* no fb bound */
1567 if (!crtc->fb) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001568 DRM_DEBUG_KMS("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001569 return 0;
1570 }
1571
Jesse Barnes80824002009-09-10 15:28:06 -07001572 switch (plane) {
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001573 case 0:
1574 case 1:
1575 break;
1576 default:
Jesse Barnes80824002009-09-10 15:28:06 -07001577 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001578 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08001579 }
1580
1581 intel_fb = to_intel_framebuffer(crtc->fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08001582 obj = intel_fb->obj;
Daniel Vetter23010e42010-03-08 13:35:02 +01001583 obj_priv = to_intel_bo(obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08001584
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001585 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001586 ret = intel_pin_and_fence_fb_obj(dev, obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001587 if (ret != 0) {
1588 mutex_unlock(&dev->struct_mutex);
1589 return ret;
1590 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05001591
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08001592 ret = i915_gem_object_set_to_display_plane(obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001593 if (ret != 0) {
Chris Wilson8c4b8c32009-06-17 22:08:52 +01001594 i915_gem_object_unpin(obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001595 mutex_unlock(&dev->struct_mutex);
1596 return ret;
1597 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001598
Chris Wilson4e6cfef2010-08-08 13:20:19 +01001599 ret = intel_pipe_set_base_atomic(crtc, crtc->fb, x, y);
1600 if (ret) {
Chris Wilson8c4b8c32009-06-17 22:08:52 +01001601 i915_gem_object_unpin(obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001602 mutex_unlock(&dev->struct_mutex);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01001603 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08001604 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05001605
1606 if (old_fb) {
1607 intel_fb = to_intel_framebuffer(old_fb);
Daniel Vetter23010e42010-03-08 13:35:02 +01001608 obj_priv = to_intel_bo(intel_fb->obj);
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05001609 i915_gem_object_unpin(intel_fb->obj);
1610 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001611
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001612 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08001613
1614 if (!dev->primary->master)
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001615 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08001616
1617 master_priv = dev->primary->master->driver_priv;
1618 if (!master_priv->sarea_priv)
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001619 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08001620
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001621 if (pipe) {
Jesse Barnes79e53942008-11-07 14:24:08 -08001622 master_priv->sarea_priv->pipeB_x = x;
1623 master_priv->sarea_priv->pipeB_y = y;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001624 } else {
1625 master_priv->sarea_priv->pipeA_x = x;
1626 master_priv->sarea_priv->pipeA_y = y;
Jesse Barnes79e53942008-11-07 14:24:08 -08001627 }
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001628
1629 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08001630}
1631
Chris Wilson5eddb702010-09-11 13:48:45 +01001632static void ironlake_set_pll_edp(struct drm_crtc *crtc, int clock)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001633{
1634 struct drm_device *dev = crtc->dev;
1635 struct drm_i915_private *dev_priv = dev->dev_private;
1636 u32 dpa_ctl;
1637
Zhao Yakui28c97732009-10-09 11:39:41 +08001638 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", clock);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001639 dpa_ctl = I915_READ(DP_A);
1640 dpa_ctl &= ~DP_PLL_FREQ_MASK;
1641
1642 if (clock < 200000) {
1643 u32 temp;
1644 dpa_ctl |= DP_PLL_FREQ_160MHZ;
1645 /* workaround for 160Mhz:
1646 1) program 0x4600c bits 15:0 = 0x8124
1647 2) program 0x46010 bit 0 = 1
1648 3) program 0x46034 bit 24 = 1
1649 4) program 0x64000 bit 14 = 1
1650 */
1651 temp = I915_READ(0x4600c);
1652 temp &= 0xffff0000;
1653 I915_WRITE(0x4600c, temp | 0x8124);
1654
1655 temp = I915_READ(0x46010);
1656 I915_WRITE(0x46010, temp | 1);
1657
1658 temp = I915_READ(0x46034);
1659 I915_WRITE(0x46034, temp | (1 << 24));
1660 } else {
1661 dpa_ctl |= DP_PLL_FREQ_270MHZ;
1662 }
1663 I915_WRITE(DP_A, dpa_ctl);
1664
Chris Wilson5eddb702010-09-11 13:48:45 +01001665 POSTING_READ(DP_A);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001666 udelay(500);
1667}
1668
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001669/* The FDI link training functions for ILK/Ibexpeak. */
1670static void ironlake_fdi_link_train(struct drm_crtc *crtc)
1671{
1672 struct drm_device *dev = crtc->dev;
1673 struct drm_i915_private *dev_priv = dev->dev_private;
1674 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1675 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01001676 u32 reg, temp, tries;
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001677
Adam Jacksone1a44742010-06-25 15:32:14 -04001678 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
1679 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01001680 reg = FDI_RX_IMR(pipe);
1681 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04001682 temp &= ~FDI_RX_SYMBOL_LOCK;
1683 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01001684 I915_WRITE(reg, temp);
1685 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04001686 udelay(150);
1687
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001688 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01001689 reg = FDI_TX_CTL(pipe);
1690 temp = I915_READ(reg);
Adam Jackson77ffb592010-04-12 11:38:44 -04001691 temp &= ~(7 << 19);
1692 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001693 temp &= ~FDI_LINK_TRAIN_NONE;
1694 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01001695 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001696
Chris Wilson5eddb702010-09-11 13:48:45 +01001697 reg = FDI_RX_CTL(pipe);
1698 temp = I915_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001699 temp &= ~FDI_LINK_TRAIN_NONE;
1700 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01001701 I915_WRITE(reg, temp | FDI_RX_ENABLE);
1702
1703 POSTING_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001704 udelay(150);
1705
Chris Wilson5eddb702010-09-11 13:48:45 +01001706 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04001707 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01001708 temp = I915_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001709 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
1710
1711 if ((temp & FDI_RX_BIT_LOCK)) {
1712 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01001713 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001714 break;
1715 }
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001716 }
Adam Jacksone1a44742010-06-25 15:32:14 -04001717 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01001718 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001719
1720 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01001721 reg = FDI_TX_CTL(pipe);
1722 temp = I915_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001723 temp &= ~FDI_LINK_TRAIN_NONE;
1724 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01001725 I915_WRITE(reg, temp);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001726
Chris Wilson5eddb702010-09-11 13:48:45 +01001727 reg = FDI_RX_CTL(pipe);
1728 temp = I915_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001729 temp &= ~FDI_LINK_TRAIN_NONE;
1730 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01001731 I915_WRITE(reg, temp);
1732
1733 POSTING_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001734 udelay(150);
1735
Chris Wilson5eddb702010-09-11 13:48:45 +01001736 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04001737 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01001738 temp = I915_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001739 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
1740
1741 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01001742 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001743 DRM_DEBUG_KMS("FDI train 2 done.\n");
1744 break;
1745 }
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001746 }
Adam Jacksone1a44742010-06-25 15:32:14 -04001747 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01001748 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001749
1750 DRM_DEBUG_KMS("FDI train done\n");
1751}
1752
Chris Wilson5eddb702010-09-11 13:48:45 +01001753static const int const snb_b_fdi_train_param [] = {
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001754 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
1755 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
1756 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
1757 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
1758};
1759
1760/* The FDI link training functions for SNB/Cougarpoint. */
1761static void gen6_fdi_link_train(struct drm_crtc *crtc)
1762{
1763 struct drm_device *dev = crtc->dev;
1764 struct drm_i915_private *dev_priv = dev->dev_private;
1765 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1766 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01001767 u32 reg, temp, i;
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001768
Adam Jacksone1a44742010-06-25 15:32:14 -04001769 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
1770 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01001771 reg = FDI_RX_IMR(pipe);
1772 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04001773 temp &= ~FDI_RX_SYMBOL_LOCK;
1774 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01001775 I915_WRITE(reg, temp);
1776
1777 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04001778 udelay(150);
1779
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001780 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01001781 reg = FDI_TX_CTL(pipe);
1782 temp = I915_READ(reg);
Adam Jackson77ffb592010-04-12 11:38:44 -04001783 temp &= ~(7 << 19);
1784 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001785 temp &= ~FDI_LINK_TRAIN_NONE;
1786 temp |= FDI_LINK_TRAIN_PATTERN_1;
1787 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
1788 /* SNB-B */
1789 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01001790 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001791
Chris Wilson5eddb702010-09-11 13:48:45 +01001792 reg = FDI_RX_CTL(pipe);
1793 temp = I915_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001794 if (HAS_PCH_CPT(dev)) {
1795 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
1796 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
1797 } else {
1798 temp &= ~FDI_LINK_TRAIN_NONE;
1799 temp |= FDI_LINK_TRAIN_PATTERN_1;
1800 }
Chris Wilson5eddb702010-09-11 13:48:45 +01001801 I915_WRITE(reg, temp | FDI_RX_ENABLE);
1802
1803 POSTING_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001804 udelay(150);
1805
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001806 for (i = 0; i < 4; i++ ) {
Chris Wilson5eddb702010-09-11 13:48:45 +01001807 reg = FDI_TX_CTL(pipe);
1808 temp = I915_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001809 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
1810 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01001811 I915_WRITE(reg, temp);
1812
1813 POSTING_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001814 udelay(500);
1815
Chris Wilson5eddb702010-09-11 13:48:45 +01001816 reg = FDI_RX_IIR(pipe);
1817 temp = I915_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001818 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
1819
1820 if (temp & FDI_RX_BIT_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01001821 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001822 DRM_DEBUG_KMS("FDI train 1 done.\n");
1823 break;
1824 }
1825 }
1826 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01001827 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001828
1829 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01001830 reg = FDI_TX_CTL(pipe);
1831 temp = I915_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001832 temp &= ~FDI_LINK_TRAIN_NONE;
1833 temp |= FDI_LINK_TRAIN_PATTERN_2;
1834 if (IS_GEN6(dev)) {
1835 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
1836 /* SNB-B */
1837 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
1838 }
Chris Wilson5eddb702010-09-11 13:48:45 +01001839 I915_WRITE(reg, temp);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001840
Chris Wilson5eddb702010-09-11 13:48:45 +01001841 reg = FDI_RX_CTL(pipe);
1842 temp = I915_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001843 if (HAS_PCH_CPT(dev)) {
1844 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
1845 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
1846 } else {
1847 temp &= ~FDI_LINK_TRAIN_NONE;
1848 temp |= FDI_LINK_TRAIN_PATTERN_2;
1849 }
Chris Wilson5eddb702010-09-11 13:48:45 +01001850 I915_WRITE(reg, temp);
1851
1852 POSTING_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001853 udelay(150);
1854
1855 for (i = 0; i < 4; i++ ) {
Chris Wilson5eddb702010-09-11 13:48:45 +01001856 reg = FDI_TX_CTL(pipe);
1857 temp = I915_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001858 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
1859 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01001860 I915_WRITE(reg, temp);
1861
1862 POSTING_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001863 udelay(500);
1864
Chris Wilson5eddb702010-09-11 13:48:45 +01001865 reg = FDI_RX_IIR(pipe);
1866 temp = I915_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001867 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
1868
1869 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01001870 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001871 DRM_DEBUG_KMS("FDI train 2 done.\n");
1872 break;
1873 }
1874 }
1875 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01001876 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001877
1878 DRM_DEBUG_KMS("FDI train done.\n");
1879}
1880
Jesse Barnes0e23b992010-09-10 11:10:00 -07001881static void ironlake_fdi_enable(struct drm_crtc *crtc)
1882{
1883 struct drm_device *dev = crtc->dev;
1884 struct drm_i915_private *dev_priv = dev->dev_private;
1885 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1886 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01001887 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07001888
Jesse Barnesc64e3112010-09-10 11:27:03 -07001889 /* Write the TU size bits so error detection works */
Chris Wilson5eddb702010-09-11 13:48:45 +01001890 I915_WRITE(FDI_RX_TUSIZE1(pipe),
1891 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
Jesse Barnesc64e3112010-09-10 11:27:03 -07001892
Jesse Barnes0e23b992010-09-10 11:10:00 -07001893 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01001894 reg = FDI_RX_CTL(pipe);
1895 temp = I915_READ(reg);
1896 temp &= ~((0x7 << 19) | (0x7 << 16));
Jesse Barnes0e23b992010-09-10 11:10:00 -07001897 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Chris Wilson5eddb702010-09-11 13:48:45 +01001898 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
1899 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
1900
1901 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07001902 udelay(200);
1903
1904 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01001905 temp = I915_READ(reg);
1906 I915_WRITE(reg, temp | FDI_PCDCLK);
1907
1908 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07001909 udelay(200);
1910
1911 /* Enable CPU FDI TX PLL, always on for Ironlake */
Chris Wilson5eddb702010-09-11 13:48:45 +01001912 reg = FDI_TX_CTL(pipe);
1913 temp = I915_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07001914 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
Chris Wilson5eddb702010-09-11 13:48:45 +01001915 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
1916
1917 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07001918 udelay(100);
1919 }
1920}
1921
Chris Wilson5eddb702010-09-11 13:48:45 +01001922static void intel_flush_display_plane(struct drm_device *dev,
1923 int plane)
1924{
1925 struct drm_i915_private *dev_priv = dev->dev_private;
1926 u32 reg = DSPADDR(plane);
1927 I915_WRITE(reg, I915_READ(reg));
1928}
1929
Jesse Barnes6be4a602010-09-10 10:26:01 -07001930static void ironlake_crtc_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08001931{
1932 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08001933 struct drm_i915_private *dev_priv = dev->dev_private;
1934 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1935 int pipe = intel_crtc->pipe;
Shaohua Li7662c8b2009-06-26 11:23:55 +08001936 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01001937 u32 reg, temp;
Zhenyu Wang2c072452009-06-05 15:38:42 +08001938
Jesse Barnes6be4a602010-09-10 10:26:01 -07001939 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
1940 temp = I915_READ(PCH_LVDS);
Chris Wilson5eddb702010-09-11 13:48:45 +01001941 if ((temp & LVDS_PORT_EN) == 0)
Jesse Barnes6be4a602010-09-10 10:26:01 -07001942 I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
Jesse Barnes6be4a602010-09-10 10:26:01 -07001943 }
1944
Jesse Barnes0e23b992010-09-10 11:10:00 -07001945 ironlake_fdi_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07001946
1947 /* Enable panel fitting for LVDS */
1948 if (dev_priv->pch_pf_size &&
1949 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)
1950 || HAS_eDP || intel_pch_has_edp(crtc))) {
1951 /* Force use of hard-coded filter coefficients
1952 * as some pre-programmed values are broken,
1953 * e.g. x201.
1954 */
1955 I915_WRITE(pipe ? PFB_CTL_1 : PFA_CTL_1,
1956 PF_ENABLE | PF_FILTER_MED_3x3);
1957 I915_WRITE(pipe ? PFB_WIN_POS : PFA_WIN_POS,
1958 dev_priv->pch_pf_pos);
1959 I915_WRITE(pipe ? PFB_WIN_SZ : PFA_WIN_SZ,
1960 dev_priv->pch_pf_size);
1961 }
1962
1963 /* Enable CPU pipe */
Chris Wilson5eddb702010-09-11 13:48:45 +01001964 reg = PIPECONF(pipe);
1965 temp = I915_READ(reg);
1966 if ((temp & PIPECONF_ENABLE) == 0) {
1967 I915_WRITE(reg, temp | PIPECONF_ENABLE);
1968 POSTING_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07001969 udelay(100);
1970 }
1971
1972 /* configure and enable CPU plane */
Chris Wilson5eddb702010-09-11 13:48:45 +01001973 reg = DSPCNTR(plane);
1974 temp = I915_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07001975 if ((temp & DISPLAY_PLANE_ENABLE) == 0) {
Chris Wilson5eddb702010-09-11 13:48:45 +01001976 I915_WRITE(reg, temp | DISPLAY_PLANE_ENABLE);
1977 intel_flush_display_plane(dev, plane);
Jesse Barnes6be4a602010-09-10 10:26:01 -07001978 }
1979
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07001980 /* For PCH output, training FDI link */
1981 if (IS_GEN6(dev))
1982 gen6_fdi_link_train(crtc);
1983 else
1984 ironlake_fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07001985
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07001986 /* enable PCH DPLL */
Chris Wilson5eddb702010-09-11 13:48:45 +01001987 reg = PCH_DPLL(pipe);
1988 temp = I915_READ(reg);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07001989 if ((temp & DPLL_VCO_ENABLE) == 0) {
Chris Wilson5eddb702010-09-11 13:48:45 +01001990 I915_WRITE(reg, temp | DPLL_VCO_ENABLE);
1991 POSTING_READ(reg);
Chris Wilson8c4223b2010-09-10 22:33:42 +01001992 udelay(200);
Jesse Barnes6be4a602010-09-10 10:26:01 -07001993 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07001994
1995 if (HAS_PCH_CPT(dev)) {
1996 /* Be sure PCH DPLL SEL is set */
1997 temp = I915_READ(PCH_DPLL_SEL);
Chris Wilson5eddb702010-09-11 13:48:45 +01001998 if (pipe == 0 && (temp & TRANSA_DPLL_ENABLE) == 0)
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07001999 temp |= (TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL);
Chris Wilson5eddb702010-09-11 13:48:45 +01002000 else if (pipe == 1 && (temp & TRANSB_DPLL_ENABLE) == 0)
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002001 temp |= (TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
2002 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002003 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002004
Chris Wilson5eddb702010-09-11 13:48:45 +01002005 /* set transcoder timing */
2006 I915_WRITE(TRANS_HTOTAL(pipe), I915_READ(HTOTAL(pipe)));
2007 I915_WRITE(TRANS_HBLANK(pipe), I915_READ(HBLANK(pipe)));
2008 I915_WRITE(TRANS_HSYNC(pipe), I915_READ(HSYNC(pipe)));
2009
2010 I915_WRITE(TRANS_VTOTAL(pipe), I915_READ(VTOTAL(pipe)));
2011 I915_WRITE(TRANS_VBLANK(pipe), I915_READ(VBLANK(pipe)));
2012 I915_WRITE(TRANS_VSYNC(pipe), I915_READ(VSYNC(pipe)));
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002013
2014 /* enable normal train */
Chris Wilson5eddb702010-09-11 13:48:45 +01002015 reg = FDI_TX_CTL(pipe);
2016 temp = I915_READ(reg);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002017 temp &= ~FDI_LINK_TRAIN_NONE;
Chris Wilson5eddb702010-09-11 13:48:45 +01002018 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
2019 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002020
Chris Wilson5eddb702010-09-11 13:48:45 +01002021 reg = FDI_RX_CTL(pipe);
2022 temp = I915_READ(reg);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002023 if (HAS_PCH_CPT(dev)) {
2024 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2025 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2026 } else {
2027 temp &= ~FDI_LINK_TRAIN_NONE;
2028 temp |= FDI_LINK_TRAIN_NONE;
2029 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002030 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002031
2032 /* wait one idle pattern time */
Chris Wilson5eddb702010-09-11 13:48:45 +01002033 POSTING_READ(reg);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002034 udelay(100);
2035
2036 /* For PCH DP, enable TRANS_DP_CTL */
2037 if (HAS_PCH_CPT(dev) &&
2038 intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002039 reg = TRANS_DP_CTL(pipe);
2040 temp = I915_READ(reg);
2041 temp &= ~(TRANS_DP_PORT_SEL_MASK |
2042 TRANS_DP_SYNC_MASK);
2043 temp |= (TRANS_DP_OUTPUT_ENABLE |
2044 TRANS_DP_ENH_FRAMING);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002045
2046 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01002047 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002048 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01002049 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002050
2051 switch (intel_trans_dp_port_sel(crtc)) {
2052 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01002053 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002054 break;
2055 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01002056 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002057 break;
2058 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01002059 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002060 break;
2061 default:
2062 DRM_DEBUG_KMS("Wrong PCH DP port return. Guess port B\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002063 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002064 break;
2065 }
2066
Chris Wilson5eddb702010-09-11 13:48:45 +01002067 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002068 }
2069
2070 /* enable PCH transcoder */
Chris Wilson5eddb702010-09-11 13:48:45 +01002071 reg = TRANSCONF(pipe);
2072 temp = I915_READ(reg);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002073 /*
2074 * make the BPC in transcoder be consistent with
2075 * that in pipeconf reg.
2076 */
2077 temp &= ~PIPE_BPC_MASK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002078 temp |= I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK;
2079 I915_WRITE(reg, temp | TRANS_ENABLE);
2080 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002081 DRM_ERROR("failed to enable transcoder\n");
Jesse Barnes6be4a602010-09-10 10:26:01 -07002082
2083 intel_crtc_load_lut(crtc);
Chris Wilsonbed4a672010-09-11 10:47:47 +01002084 intel_update_fbc(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002085}
2086
2087static void ironlake_crtc_disable(struct drm_crtc *crtc)
2088{
2089 struct drm_device *dev = crtc->dev;
2090 struct drm_i915_private *dev_priv = dev->dev_private;
2091 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2092 int pipe = intel_crtc->pipe;
2093 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002094 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07002095
2096 drm_vblank_off(dev, pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01002097
Jesse Barnes6be4a602010-09-10 10:26:01 -07002098 /* Disable display plane */
Chris Wilson5eddb702010-09-11 13:48:45 +01002099 reg = DSPCNTR(plane);
2100 temp = I915_READ(reg);
2101 if (temp & DISPLAY_PLANE_ENABLE) {
2102 I915_WRITE(reg, temp & ~DISPLAY_PLANE_ENABLE);
2103 intel_flush_display_plane(dev, plane);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002104 }
2105
2106 if (dev_priv->cfb_plane == plane &&
2107 dev_priv->display.disable_fbc)
2108 dev_priv->display.disable_fbc(dev);
2109
2110 /* disable cpu pipe, disable after all planes disabled */
Chris Wilson5eddb702010-09-11 13:48:45 +01002111 reg = PIPECONF(pipe);
2112 temp = I915_READ(reg);
2113 if (temp & PIPECONF_ENABLE) {
2114 I915_WRITE(reg, temp & ~PIPECONF_ENABLE);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002115 /* wait for cpu pipe off, pipe state */
Chris Wilson5eddb702010-09-11 13:48:45 +01002116 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0, 50))
Jesse Barnes6be4a602010-09-10 10:26:01 -07002117 DRM_ERROR("failed to turn off cpu pipe\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002118 }
Jesse Barnes6be4a602010-09-10 10:26:01 -07002119
Jesse Barnes6be4a602010-09-10 10:26:01 -07002120 /* Disable PF */
2121 I915_WRITE(pipe ? PFB_CTL_1 : PFA_CTL_1, 0);
2122 I915_WRITE(pipe ? PFB_WIN_SZ : PFA_WIN_SZ, 0);
2123
2124 /* disable CPU FDI tx and PCH FDI rx */
Chris Wilson5eddb702010-09-11 13:48:45 +01002125 reg = FDI_TX_CTL(pipe);
2126 temp = I915_READ(reg);
2127 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2128 POSTING_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002129
Chris Wilson5eddb702010-09-11 13:48:45 +01002130 reg = FDI_RX_CTL(pipe);
2131 temp = I915_READ(reg);
2132 temp &= ~(0x7 << 16);
2133 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2134 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002135
Chris Wilson5eddb702010-09-11 13:48:45 +01002136 POSTING_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002137 udelay(100);
2138
2139 /* still set train pattern 1 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002140 reg = FDI_TX_CTL(pipe);
2141 temp = I915_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002142 temp &= ~FDI_LINK_TRAIN_NONE;
2143 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002144 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002145
Chris Wilson5eddb702010-09-11 13:48:45 +01002146 reg = FDI_RX_CTL(pipe);
2147 temp = I915_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002148 if (HAS_PCH_CPT(dev)) {
2149 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2150 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2151 } else {
2152 temp &= ~FDI_LINK_TRAIN_NONE;
2153 temp |= FDI_LINK_TRAIN_PATTERN_1;
2154 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002155 /* BPC in FDI rx is consistent with that in PIPECONF */
2156 temp &= ~(0x07 << 16);
2157 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2158 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002159
Chris Wilson5eddb702010-09-11 13:48:45 +01002160 POSTING_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002161 udelay(100);
2162
2163 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
2164 temp = I915_READ(PCH_LVDS);
Chris Wilson5eddb702010-09-11 13:48:45 +01002165 if (temp & LVDS_PORT_EN) {
2166 I915_WRITE(PCH_LVDS, temp & ~LVDS_PORT_EN);
2167 POSTING_READ(PCH_LVDS);
2168 udelay(100);
2169 }
Jesse Barnes6be4a602010-09-10 10:26:01 -07002170 }
2171
2172 /* disable PCH transcoder */
Chris Wilson5eddb702010-09-11 13:48:45 +01002173 reg = TRANSCONF(plane);
2174 temp = I915_READ(reg);
2175 if (temp & TRANS_ENABLE) {
2176 I915_WRITE(reg, temp & ~TRANS_ENABLE);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002177 /* wait for PCH transcoder off, transcoder state */
Chris Wilson5eddb702010-09-11 13:48:45 +01002178 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Jesse Barnes6be4a602010-09-10 10:26:01 -07002179 DRM_ERROR("failed to disable transcoder\n");
2180 }
2181
Jesse Barnes6be4a602010-09-10 10:26:01 -07002182 if (HAS_PCH_CPT(dev)) {
2183 /* disable TRANS_DP_CTL */
Chris Wilson5eddb702010-09-11 13:48:45 +01002184 reg = TRANS_DP_CTL(pipe);
2185 temp = I915_READ(reg);
2186 temp &= ~(TRANS_DP_OUTPUT_ENABLE | TRANS_DP_PORT_SEL_MASK);
2187 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002188
2189 /* disable DPLL_SEL */
2190 temp = I915_READ(PCH_DPLL_SEL);
Chris Wilson5eddb702010-09-11 13:48:45 +01002191 if (pipe == 0)
Jesse Barnes6be4a602010-09-10 10:26:01 -07002192 temp &= ~(TRANSA_DPLL_ENABLE | TRANSA_DPLLB_SEL);
2193 else
2194 temp &= ~(TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
2195 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002196 }
2197
2198 /* disable PCH DPLL */
Chris Wilson5eddb702010-09-11 13:48:45 +01002199 reg = PCH_DPLL(pipe);
2200 temp = I915_READ(reg);
2201 I915_WRITE(reg, temp & ~DPLL_VCO_ENABLE);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002202
2203 /* Switch from PCDclk to Rawclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002204 reg = FDI_RX_CTL(pipe);
2205 temp = I915_READ(reg);
2206 I915_WRITE(reg, temp & ~FDI_PCDCLK);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002207
2208 /* Disable CPU FDI TX PLL */
Chris Wilson5eddb702010-09-11 13:48:45 +01002209 reg = FDI_TX_CTL(pipe);
2210 temp = I915_READ(reg);
2211 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
2212
2213 POSTING_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002214 udelay(100);
2215
Chris Wilson5eddb702010-09-11 13:48:45 +01002216 reg = FDI_RX_CTL(pipe);
2217 temp = I915_READ(reg);
2218 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002219
2220 /* Wait for the clocks to turn off. */
Chris Wilson5eddb702010-09-11 13:48:45 +01002221 POSTING_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002222 udelay(100);
2223}
2224
2225static void ironlake_crtc_dpms(struct drm_crtc *crtc, int mode)
2226{
2227 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2228 int pipe = intel_crtc->pipe;
2229 int plane = intel_crtc->plane;
2230
Zhenyu Wang2c072452009-06-05 15:38:42 +08002231 /* XXX: When our outputs are all unaware of DPMS modes other than off
2232 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
2233 */
2234 switch (mode) {
2235 case DRM_MODE_DPMS_ON:
2236 case DRM_MODE_DPMS_STANDBY:
2237 case DRM_MODE_DPMS_SUSPEND:
Chris Wilson868dc582010-08-07 11:01:31 +01002238 DRM_DEBUG_KMS("crtc %d/%d dpms on\n", pipe, plane);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002239 ironlake_crtc_enable(crtc);
Chris Wilson868dc582010-08-07 11:01:31 +01002240 break;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002241
Zhenyu Wang2c072452009-06-05 15:38:42 +08002242 case DRM_MODE_DPMS_OFF:
Chris Wilson868dc582010-08-07 11:01:31 +01002243 DRM_DEBUG_KMS("crtc %d/%d dpms off\n", pipe, plane);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002244 ironlake_crtc_disable(crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +08002245 break;
2246 }
2247}
2248
Daniel Vetter02e792f2009-09-15 22:57:34 +02002249static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
2250{
Daniel Vetter02e792f2009-09-15 22:57:34 +02002251 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01002252 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02002253
Chris Wilson23f09ce2010-08-12 13:53:37 +01002254 mutex_lock(&dev->struct_mutex);
2255 (void) intel_overlay_switch_off(intel_crtc->overlay, false);
2256 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02002257 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02002258
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01002259 /* Let userspace switch the overlay on again. In most cases userspace
2260 * has to recompute where to put it anyway.
2261 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02002262}
2263
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002264static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08002265{
2266 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002267 struct drm_i915_private *dev_priv = dev->dev_private;
2268 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2269 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07002270 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002271 u32 reg, temp;
Jesse Barnes79e53942008-11-07 14:24:08 -08002272
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002273 /* Enable the DPLL */
Chris Wilson5eddb702010-09-11 13:48:45 +01002274 reg = DPLL(pipe);
2275 temp = I915_READ(reg);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002276 if ((temp & DPLL_VCO_ENABLE) == 0) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002277 I915_WRITE(reg, temp);
2278
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002279 /* Wait for the clocks to stabilize. */
Chris Wilson5eddb702010-09-11 13:48:45 +01002280 POSTING_READ(reg);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002281 udelay(150);
Chris Wilson5eddb702010-09-11 13:48:45 +01002282
2283 I915_WRITE(reg, temp | DPLL_VCO_ENABLE);
2284
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002285 /* Wait for the clocks to stabilize. */
Chris Wilson5eddb702010-09-11 13:48:45 +01002286 POSTING_READ(reg);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002287 udelay(150);
Chris Wilson5eddb702010-09-11 13:48:45 +01002288
2289 I915_WRITE(reg, temp | DPLL_VCO_ENABLE);
2290
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002291 /* Wait for the clocks to stabilize. */
Chris Wilson5eddb702010-09-11 13:48:45 +01002292 POSTING_READ(reg);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002293 udelay(150);
2294 }
2295
2296 /* Enable the pipe */
Chris Wilson5eddb702010-09-11 13:48:45 +01002297 reg = PIPECONF(pipe);
2298 temp = I915_READ(reg);
2299 if ((temp & PIPECONF_ENABLE) == 0)
2300 I915_WRITE(reg, temp | PIPECONF_ENABLE);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002301
2302 /* Enable the plane */
Chris Wilson5eddb702010-09-11 13:48:45 +01002303 reg = DSPCNTR(plane);
2304 temp = I915_READ(reg);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002305 if ((temp & DISPLAY_PLANE_ENABLE) == 0) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002306 I915_WRITE(reg, temp | DISPLAY_PLANE_ENABLE);
2307 intel_flush_display_plane(dev, plane);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002308 }
2309
2310 intel_crtc_load_lut(crtc);
Chris Wilsonbed4a672010-09-11 10:47:47 +01002311 intel_update_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002312
2313 /* Give the overlay scaler a chance to enable if it's on this pipe */
2314 intel_crtc_dpms_overlay(intel_crtc, true);
2315}
2316
2317static void i9xx_crtc_disable(struct drm_crtc *crtc)
2318{
2319 struct drm_device *dev = crtc->dev;
2320 struct drm_i915_private *dev_priv = dev->dev_private;
2321 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2322 int pipe = intel_crtc->pipe;
2323 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002324 u32 reg, temp;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002325
2326 /* Give the overlay scaler a chance to disable if it's on this pipe */
2327 intel_crtc_dpms_overlay(intel_crtc, false);
2328 drm_vblank_off(dev, pipe);
2329
2330 if (dev_priv->cfb_plane == plane &&
2331 dev_priv->display.disable_fbc)
2332 dev_priv->display.disable_fbc(dev);
2333
2334 /* Disable display plane */
Chris Wilson5eddb702010-09-11 13:48:45 +01002335 reg = DSPCNTR(plane);
2336 temp = I915_READ(reg);
2337 if (temp & DISPLAY_PLANE_ENABLE) {
2338 I915_WRITE(reg, temp & ~DISPLAY_PLANE_ENABLE);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002339 /* Flush the plane changes */
Chris Wilson5eddb702010-09-11 13:48:45 +01002340 intel_flush_display_plane(dev, plane);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002341
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002342 /* Wait for vblank for the disable to take effect */
Chris Wilson5eddb702010-09-11 13:48:45 +01002343 if (!IS_I9XX(dev))
2344 intel_wait_for_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002345 }
2346
2347 /* Don't disable pipe A or pipe A PLLs if needed */
Chris Wilson5eddb702010-09-11 13:48:45 +01002348 if (pipe == 0 && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
2349 return;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002350
2351 /* Next, disable display pipes */
Chris Wilson5eddb702010-09-11 13:48:45 +01002352 reg = PIPECONF(pipe);
2353 temp = I915_READ(reg);
2354 if (temp & PIPECONF_ENABLE) {
2355 I915_WRITE(reg, temp & ~PIPECONF_ENABLE);
2356
2357 /* Wait for vblank for the disable to take effect. */
2358 POSTING_READ(reg);
2359 intel_wait_for_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002360 }
2361
Chris Wilson5eddb702010-09-11 13:48:45 +01002362 reg = DPLL(pipe);
2363 temp = I915_READ(reg);
2364 if (temp & DPLL_VCO_ENABLE) {
2365 I915_WRITE(reg, temp & ~DPLL_VCO_ENABLE);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002366
Chris Wilson5eddb702010-09-11 13:48:45 +01002367 /* Wait for the clocks to turn off. */
2368 POSTING_READ(reg);
2369 udelay(150);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002370 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002371}
2372
2373static void i9xx_crtc_dpms(struct drm_crtc *crtc, int mode)
2374{
Jesse Barnes79e53942008-11-07 14:24:08 -08002375 /* XXX: When our outputs are all unaware of DPMS modes other than off
2376 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
2377 */
2378 switch (mode) {
2379 case DRM_MODE_DPMS_ON:
2380 case DRM_MODE_DPMS_STANDBY:
2381 case DRM_MODE_DPMS_SUSPEND:
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002382 i9xx_crtc_enable(crtc);
2383 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08002384 case DRM_MODE_DPMS_OFF:
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002385 i9xx_crtc_disable(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08002386 break;
2387 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08002388}
2389
Chris Wilson4b60e5c2010-08-08 11:53:53 +01002390/*
2391 * When we disable a pipe, we need to clear any pending scanline wait events
2392 * to avoid hanging the ring, which we assume we are waiting on.
2393 */
2394static void intel_clear_scanline_wait(struct drm_device *dev)
2395{
2396 struct drm_i915_private *dev_priv = dev->dev_private;
2397 u32 tmp;
2398
2399 if (IS_GEN2(dev))
2400 /* Can't break the hang on i8xx */
2401 return;
2402
2403 tmp = I915_READ(PRB0_CTL);
2404 if (tmp & RING_WAIT) {
2405 I915_WRITE(PRB0_CTL, tmp);
2406 POSTING_READ(PRB0_CTL);
2407 }
2408}
2409
Zhenyu Wang2c072452009-06-05 15:38:42 +08002410/**
2411 * Sets the power management mode of the pipe and plane.
Zhenyu Wang2c072452009-06-05 15:38:42 +08002412 */
2413static void intel_crtc_dpms(struct drm_crtc *crtc, int mode)
2414{
2415 struct drm_device *dev = crtc->dev;
Jesse Barnese70236a2009-09-21 10:42:27 -07002416 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang2c072452009-06-05 15:38:42 +08002417 struct drm_i915_master_private *master_priv;
2418 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2419 int pipe = intel_crtc->pipe;
2420 bool enabled;
2421
Chris Wilson032d2a02010-09-06 16:17:22 +01002422 if (intel_crtc->dpms_mode == mode)
2423 return;
2424
Chris Wilsondebcadd2010-08-07 11:01:33 +01002425 intel_crtc->dpms_mode = mode;
2426 intel_crtc->cursor_on = mode == DRM_MODE_DPMS_ON;
2427
2428 /* When switching on the display, ensure that SR is disabled
2429 * with multiple pipes prior to enabling to new pipe.
2430 *
2431 * When switching off the display, make sure the cursor is
Chris Wilson4b60e5c2010-08-08 11:53:53 +01002432 * properly hidden and there are no pending waits prior to
2433 * disabling the pipe.
Chris Wilsondebcadd2010-08-07 11:01:33 +01002434 */
2435 if (mode == DRM_MODE_DPMS_ON)
2436 intel_update_watermarks(dev);
2437 else
2438 intel_crtc_update_cursor(crtc);
2439
Jesse Barnese70236a2009-09-21 10:42:27 -07002440 dev_priv->display.dpms(crtc, mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08002441
Chris Wilsonbed4a672010-09-11 10:47:47 +01002442 if (mode == DRM_MODE_DPMS_ON) {
Chris Wilsondebcadd2010-08-07 11:01:33 +01002443 intel_crtc_update_cursor(crtc);
Chris Wilsonbed4a672010-09-11 10:47:47 +01002444 } else {
Chris Wilson4b60e5c2010-08-08 11:53:53 +01002445 /* XXX Note that this is not a complete solution, but a hack
2446 * to avoid the most frequently hit hang.
2447 */
2448 intel_clear_scanline_wait(dev);
2449
Chris Wilsondebcadd2010-08-07 11:01:33 +01002450 intel_update_watermarks(dev);
Chris Wilson4b60e5c2010-08-08 11:53:53 +01002451 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01002452 intel_update_fbc(dev);
Daniel Vetter65655d42009-08-11 16:05:31 +02002453
Jesse Barnes79e53942008-11-07 14:24:08 -08002454 if (!dev->primary->master)
2455 return;
2456
2457 master_priv = dev->primary->master->driver_priv;
2458 if (!master_priv->sarea_priv)
2459 return;
2460
2461 enabled = crtc->enabled && mode != DRM_MODE_DPMS_OFF;
2462
2463 switch (pipe) {
2464 case 0:
2465 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
2466 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
2467 break;
2468 case 1:
2469 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
2470 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
2471 break;
2472 default:
2473 DRM_ERROR("Can't update pipe %d in SAREA\n", pipe);
2474 break;
2475 }
Jesse Barnes79e53942008-11-07 14:24:08 -08002476}
2477
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07002478/* Prepare for a mode set.
2479 *
2480 * Note we could be a lot smarter here. We need to figure out which outputs
2481 * will be enabled, which disabled (in short, how the config will changes)
2482 * and perform the minimum necessary steps to accomplish that, e.g. updating
2483 * watermarks, FBC configuration, making sure PLLs are programmed correctly,
2484 * panel fitting is in the proper state, etc.
2485 */
2486static void i9xx_crtc_prepare(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08002487{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07002488 struct drm_device *dev = crtc->dev;
2489 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2490
2491 intel_crtc->cursor_on = false;
2492 intel_crtc_update_cursor(crtc);
2493
2494 i9xx_crtc_disable(crtc);
2495 intel_clear_scanline_wait(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002496}
2497
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07002498static void i9xx_crtc_commit(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08002499{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07002500 struct drm_device *dev = crtc->dev;
2501 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2502
2503 intel_update_watermarks(dev);
2504 i9xx_crtc_enable(crtc);
2505
2506 intel_crtc->cursor_on = true;
2507 intel_crtc_update_cursor(crtc);
2508}
2509
2510static void ironlake_crtc_prepare(struct drm_crtc *crtc)
2511{
2512 struct drm_device *dev = crtc->dev;
2513 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2514
2515 intel_crtc->cursor_on = false;
2516 intel_crtc_update_cursor(crtc);
2517
2518 ironlake_crtc_disable(crtc);
2519 intel_clear_scanline_wait(dev);
2520}
2521
2522static void ironlake_crtc_commit(struct drm_crtc *crtc)
2523{
2524 struct drm_device *dev = crtc->dev;
2525 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2526
2527 intel_update_watermarks(dev);
2528 ironlake_crtc_enable(crtc);
2529
2530 intel_crtc->cursor_on = true;
2531 intel_crtc_update_cursor(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08002532}
2533
2534void intel_encoder_prepare (struct drm_encoder *encoder)
2535{
2536 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
2537 /* lvds has its own version of prepare see intel_lvds_prepare */
2538 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_OFF);
2539}
2540
2541void intel_encoder_commit (struct drm_encoder *encoder)
2542{
2543 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
2544 /* lvds has its own version of commit see intel_lvds_commit */
2545 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
2546}
2547
Chris Wilsonea5b2132010-08-04 13:50:23 +01002548void intel_encoder_destroy(struct drm_encoder *encoder)
2549{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002550 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002551
2552 if (intel_encoder->ddc_bus)
2553 intel_i2c_destroy(intel_encoder->ddc_bus);
2554
2555 if (intel_encoder->i2c_bus)
2556 intel_i2c_destroy(intel_encoder->i2c_bus);
2557
2558 drm_encoder_cleanup(encoder);
2559 kfree(intel_encoder);
2560}
2561
Jesse Barnes79e53942008-11-07 14:24:08 -08002562static bool intel_crtc_mode_fixup(struct drm_crtc *crtc,
2563 struct drm_display_mode *mode,
2564 struct drm_display_mode *adjusted_mode)
2565{
Zhenyu Wang2c072452009-06-05 15:38:42 +08002566 struct drm_device *dev = crtc->dev;
Eric Anholtbad720f2009-10-22 16:11:14 -07002567 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08002568 /* FDI link clock is fixed at 2.7G */
Jesse Barnes2377b742010-07-07 14:06:43 -07002569 if (mode->clock * 3 > IRONLAKE_FDI_FREQ * 4)
2570 return false;
Zhenyu Wang2c072452009-06-05 15:38:42 +08002571 }
Jesse Barnes79e53942008-11-07 14:24:08 -08002572 return true;
2573}
2574
Jesse Barnese70236a2009-09-21 10:42:27 -07002575static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08002576{
Jesse Barnese70236a2009-09-21 10:42:27 -07002577 return 400000;
2578}
Jesse Barnes79e53942008-11-07 14:24:08 -08002579
Jesse Barnese70236a2009-09-21 10:42:27 -07002580static int i915_get_display_clock_speed(struct drm_device *dev)
2581{
2582 return 333000;
2583}
Jesse Barnes79e53942008-11-07 14:24:08 -08002584
Jesse Barnese70236a2009-09-21 10:42:27 -07002585static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
2586{
2587 return 200000;
2588}
Jesse Barnes79e53942008-11-07 14:24:08 -08002589
Jesse Barnese70236a2009-09-21 10:42:27 -07002590static int i915gm_get_display_clock_speed(struct drm_device *dev)
2591{
2592 u16 gcfgc = 0;
2593
2594 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
2595
2596 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08002597 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07002598 else {
2599 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
2600 case GC_DISPLAY_CLOCK_333_MHZ:
2601 return 333000;
2602 default:
2603 case GC_DISPLAY_CLOCK_190_200_MHZ:
2604 return 190000;
2605 }
2606 }
2607}
Jesse Barnes79e53942008-11-07 14:24:08 -08002608
Jesse Barnese70236a2009-09-21 10:42:27 -07002609static int i865_get_display_clock_speed(struct drm_device *dev)
2610{
2611 return 266000;
2612}
2613
2614static int i855_get_display_clock_speed(struct drm_device *dev)
2615{
2616 u16 hpllcc = 0;
2617 /* Assume that the hardware is in the high speed state. This
2618 * should be the default.
2619 */
2620 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
2621 case GC_CLOCK_133_200:
2622 case GC_CLOCK_100_200:
2623 return 200000;
2624 case GC_CLOCK_166_250:
2625 return 250000;
2626 case GC_CLOCK_100_133:
2627 return 133000;
2628 }
2629
2630 /* Shouldn't happen */
2631 return 0;
2632}
2633
2634static int i830_get_display_clock_speed(struct drm_device *dev)
2635{
2636 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08002637}
2638
Jesse Barnes79e53942008-11-07 14:24:08 -08002639/**
2640 * Return the pipe currently connected to the panel fitter,
2641 * or -1 if the panel fitter is not present or not in use
2642 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02002643int intel_panel_fitter_pipe (struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08002644{
2645 struct drm_i915_private *dev_priv = dev->dev_private;
2646 u32 pfit_control;
2647
2648 /* i830 doesn't have a panel fitter */
2649 if (IS_I830(dev))
2650 return -1;
2651
2652 pfit_control = I915_READ(PFIT_CONTROL);
2653
2654 /* See if the panel fitter is in use */
2655 if ((pfit_control & PFIT_ENABLE) == 0)
2656 return -1;
2657
2658 /* 965 can place panel fitter on either pipe */
2659 if (IS_I965G(dev))
2660 return (pfit_control >> 29) & 0x3;
2661
2662 /* older chips can only use pipe 1 */
2663 return 1;
2664}
2665
Zhenyu Wang2c072452009-06-05 15:38:42 +08002666struct fdi_m_n {
2667 u32 tu;
2668 u32 gmch_m;
2669 u32 gmch_n;
2670 u32 link_m;
2671 u32 link_n;
2672};
2673
2674static void
2675fdi_reduce_ratio(u32 *num, u32 *den)
2676{
2677 while (*num > 0xffffff || *den > 0xffffff) {
2678 *num >>= 1;
2679 *den >>= 1;
2680 }
2681}
2682
2683#define DATA_N 0x800000
2684#define LINK_N 0x80000
2685
2686static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002687ironlake_compute_m_n(int bits_per_pixel, int nlanes, int pixel_clock,
2688 int link_clock, struct fdi_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08002689{
2690 u64 temp;
2691
2692 m_n->tu = 64; /* default size */
2693
2694 temp = (u64) DATA_N * pixel_clock;
2695 temp = div_u64(temp, link_clock);
Zhenyu Wang58a27472009-09-25 08:01:28 +00002696 m_n->gmch_m = div_u64(temp * bits_per_pixel, nlanes);
2697 m_n->gmch_m >>= 3; /* convert to bytes_per_pixel */
Zhenyu Wang2c072452009-06-05 15:38:42 +08002698 m_n->gmch_n = DATA_N;
2699 fdi_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
2700
2701 temp = (u64) LINK_N * pixel_clock;
2702 m_n->link_m = div_u64(temp, link_clock);
2703 m_n->link_n = LINK_N;
2704 fdi_reduce_ratio(&m_n->link_m, &m_n->link_n);
2705}
2706
2707
Shaohua Li7662c8b2009-06-26 11:23:55 +08002708struct intel_watermark_params {
2709 unsigned long fifo_size;
2710 unsigned long max_wm;
2711 unsigned long default_wm;
2712 unsigned long guard_size;
2713 unsigned long cacheline_size;
2714};
2715
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002716/* Pineview has different values for various configs */
2717static struct intel_watermark_params pineview_display_wm = {
2718 PINEVIEW_DISPLAY_FIFO,
2719 PINEVIEW_MAX_WM,
2720 PINEVIEW_DFT_WM,
2721 PINEVIEW_GUARD_WM,
2722 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08002723};
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002724static struct intel_watermark_params pineview_display_hplloff_wm = {
2725 PINEVIEW_DISPLAY_FIFO,
2726 PINEVIEW_MAX_WM,
2727 PINEVIEW_DFT_HPLLOFF_WM,
2728 PINEVIEW_GUARD_WM,
2729 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08002730};
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002731static struct intel_watermark_params pineview_cursor_wm = {
2732 PINEVIEW_CURSOR_FIFO,
2733 PINEVIEW_CURSOR_MAX_WM,
2734 PINEVIEW_CURSOR_DFT_WM,
2735 PINEVIEW_CURSOR_GUARD_WM,
2736 PINEVIEW_FIFO_LINE_SIZE,
Shaohua Li7662c8b2009-06-26 11:23:55 +08002737};
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002738static struct intel_watermark_params pineview_cursor_hplloff_wm = {
2739 PINEVIEW_CURSOR_FIFO,
2740 PINEVIEW_CURSOR_MAX_WM,
2741 PINEVIEW_CURSOR_DFT_WM,
2742 PINEVIEW_CURSOR_GUARD_WM,
2743 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08002744};
Jesse Barnes0e442c62009-10-19 10:09:33 +09002745static struct intel_watermark_params g4x_wm_info = {
2746 G4X_FIFO_SIZE,
2747 G4X_MAX_WM,
2748 G4X_MAX_WM,
2749 2,
2750 G4X_FIFO_LINE_SIZE,
2751};
Zhao Yakui4fe5e612010-06-12 14:32:25 +08002752static struct intel_watermark_params g4x_cursor_wm_info = {
2753 I965_CURSOR_FIFO,
2754 I965_CURSOR_MAX_WM,
2755 I965_CURSOR_DFT_WM,
2756 2,
2757 G4X_FIFO_LINE_SIZE,
2758};
2759static struct intel_watermark_params i965_cursor_wm_info = {
2760 I965_CURSOR_FIFO,
2761 I965_CURSOR_MAX_WM,
2762 I965_CURSOR_DFT_WM,
2763 2,
2764 I915_FIFO_LINE_SIZE,
2765};
Shaohua Li7662c8b2009-06-26 11:23:55 +08002766static struct intel_watermark_params i945_wm_info = {
Shaohua Li7662c8b2009-06-26 11:23:55 +08002767 I945_FIFO_SIZE,
2768 I915_MAX_WM,
2769 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002770 2,
2771 I915_FIFO_LINE_SIZE
2772};
2773static struct intel_watermark_params i915_wm_info = {
2774 I915_FIFO_SIZE,
2775 I915_MAX_WM,
2776 1,
2777 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08002778 I915_FIFO_LINE_SIZE
2779};
2780static struct intel_watermark_params i855_wm_info = {
2781 I855GM_FIFO_SIZE,
2782 I915_MAX_WM,
2783 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002784 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08002785 I830_FIFO_LINE_SIZE
2786};
2787static struct intel_watermark_params i830_wm_info = {
2788 I830_FIFO_SIZE,
2789 I915_MAX_WM,
2790 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002791 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08002792 I830_FIFO_LINE_SIZE
2793};
2794
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002795static struct intel_watermark_params ironlake_display_wm_info = {
2796 ILK_DISPLAY_FIFO,
2797 ILK_DISPLAY_MAXWM,
2798 ILK_DISPLAY_DFTWM,
2799 2,
2800 ILK_FIFO_LINE_SIZE
2801};
2802
Zhao Yakuic936f442010-06-12 14:32:26 +08002803static struct intel_watermark_params ironlake_cursor_wm_info = {
2804 ILK_CURSOR_FIFO,
2805 ILK_CURSOR_MAXWM,
2806 ILK_CURSOR_DFTWM,
2807 2,
2808 ILK_FIFO_LINE_SIZE
2809};
2810
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002811static struct intel_watermark_params ironlake_display_srwm_info = {
2812 ILK_DISPLAY_SR_FIFO,
2813 ILK_DISPLAY_MAX_SRWM,
2814 ILK_DISPLAY_DFT_SRWM,
2815 2,
2816 ILK_FIFO_LINE_SIZE
2817};
2818
2819static struct intel_watermark_params ironlake_cursor_srwm_info = {
2820 ILK_CURSOR_SR_FIFO,
2821 ILK_CURSOR_MAX_SRWM,
2822 ILK_CURSOR_DFT_SRWM,
2823 2,
2824 ILK_FIFO_LINE_SIZE
2825};
2826
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002827/**
2828 * intel_calculate_wm - calculate watermark level
2829 * @clock_in_khz: pixel clock
2830 * @wm: chip FIFO params
2831 * @pixel_size: display pixel size
2832 * @latency_ns: memory latency for the platform
2833 *
2834 * Calculate the watermark level (the level at which the display plane will
2835 * start fetching from memory again). Each chip has a different display
2836 * FIFO size and allocation, so the caller needs to figure that out and pass
2837 * in the correct intel_watermark_params structure.
2838 *
2839 * As the pixel clock runs, the FIFO will be drained at a rate that depends
2840 * on the pixel size. When it reaches the watermark level, it'll start
2841 * fetching FIFO line sized based chunks from memory until the FIFO fills
2842 * past the watermark point. If the FIFO drains completely, a FIFO underrun
2843 * will occur, and a display engine hang could result.
2844 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002845static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
2846 struct intel_watermark_params *wm,
2847 int pixel_size,
2848 unsigned long latency_ns)
2849{
Jesse Barnes390c4dd2009-07-16 13:01:01 -07002850 long entries_required, wm_size;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002851
Jesse Barnesd6604672009-09-11 12:25:56 -07002852 /*
2853 * Note: we need to make sure we don't overflow for various clock &
2854 * latency values.
2855 * clocks go from a few thousand to several hundred thousand.
2856 * latency is usually a few thousand
2857 */
2858 entries_required = ((clock_in_khz / 1000) * pixel_size * latency_ns) /
2859 1000;
Chris Wilson8de9b312010-07-19 19:59:52 +01002860 entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002861
Zhao Yakui28c97732009-10-09 11:39:41 +08002862 DRM_DEBUG_KMS("FIFO entries required for mode: %d\n", entries_required);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002863
2864 wm_size = wm->fifo_size - (entries_required + wm->guard_size);
2865
Zhao Yakui28c97732009-10-09 11:39:41 +08002866 DRM_DEBUG_KMS("FIFO watermark level: %d\n", wm_size);
Shaohua Li7662c8b2009-06-26 11:23:55 +08002867
Jesse Barnes390c4dd2009-07-16 13:01:01 -07002868 /* Don't promote wm_size to unsigned... */
2869 if (wm_size > (long)wm->max_wm)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002870 wm_size = wm->max_wm;
Chris Wilsonc3add4b2010-09-08 09:14:08 +01002871 if (wm_size <= 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002872 wm_size = wm->default_wm;
2873 return wm_size;
2874}
2875
2876struct cxsr_latency {
2877 int is_desktop;
Li Peng95534262010-05-18 18:58:44 +08002878 int is_ddr3;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002879 unsigned long fsb_freq;
2880 unsigned long mem_freq;
2881 unsigned long display_sr;
2882 unsigned long display_hpll_disable;
2883 unsigned long cursor_sr;
2884 unsigned long cursor_hpll_disable;
2885};
2886
Chris Wilson403c89f2010-08-04 15:25:31 +01002887static const struct cxsr_latency cxsr_latency_table[] = {
Li Peng95534262010-05-18 18:58:44 +08002888 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
2889 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
2890 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
2891 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
2892 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002893
Li Peng95534262010-05-18 18:58:44 +08002894 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
2895 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
2896 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
2897 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
2898 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002899
Li Peng95534262010-05-18 18:58:44 +08002900 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
2901 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
2902 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
2903 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
2904 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002905
Li Peng95534262010-05-18 18:58:44 +08002906 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
2907 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
2908 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
2909 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
2910 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002911
Li Peng95534262010-05-18 18:58:44 +08002912 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
2913 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
2914 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
2915 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
2916 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002917
Li Peng95534262010-05-18 18:58:44 +08002918 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
2919 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
2920 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
2921 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
2922 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002923};
2924
Chris Wilson403c89f2010-08-04 15:25:31 +01002925static const struct cxsr_latency *intel_get_cxsr_latency(int is_desktop,
2926 int is_ddr3,
2927 int fsb,
2928 int mem)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002929{
Chris Wilson403c89f2010-08-04 15:25:31 +01002930 const struct cxsr_latency *latency;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002931 int i;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002932
2933 if (fsb == 0 || mem == 0)
2934 return NULL;
2935
2936 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
2937 latency = &cxsr_latency_table[i];
2938 if (is_desktop == latency->is_desktop &&
Li Peng95534262010-05-18 18:58:44 +08002939 is_ddr3 == latency->is_ddr3 &&
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05302940 fsb == latency->fsb_freq && mem == latency->mem_freq)
2941 return latency;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002942 }
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05302943
Zhao Yakui28c97732009-10-09 11:39:41 +08002944 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05302945
2946 return NULL;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002947}
2948
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002949static void pineview_disable_cxsr(struct drm_device *dev)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002950{
2951 struct drm_i915_private *dev_priv = dev->dev_private;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002952
2953 /* deactivate cxsr */
Chris Wilson3e33d942010-08-04 11:17:25 +01002954 I915_WRITE(DSPFW3, I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN);
Shaohua Li7662c8b2009-06-26 11:23:55 +08002955}
2956
Jesse Barnesbcc24fb2009-08-31 10:24:31 -07002957/*
2958 * Latency for FIFO fetches is dependent on several factors:
2959 * - memory configuration (speed, channels)
2960 * - chipset
2961 * - current MCH state
2962 * It can be fairly high in some situations, so here we assume a fairly
2963 * pessimal value. It's a tradeoff between extra memory fetches (if we
2964 * set this value too high, the FIFO will fetch frequently to stay full)
2965 * and power consumption (set it too low to save power and we might see
2966 * FIFO underruns and display "flicker").
2967 *
2968 * A value of 5us seems to be a good balance; safe for very low end
2969 * platforms but not overly aggressive on lower latency configs.
2970 */
Tobias Klauser69e302a2009-12-23 14:14:34 +01002971static const int latency_ns = 5000;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002972
Jesse Barnese70236a2009-09-21 10:42:27 -07002973static int i9xx_get_fifo_size(struct drm_device *dev, int plane)
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002974{
2975 struct drm_i915_private *dev_priv = dev->dev_private;
2976 uint32_t dsparb = I915_READ(DSPARB);
2977 int size;
2978
Chris Wilson8de9b312010-07-19 19:59:52 +01002979 size = dsparb & 0x7f;
2980 if (plane)
2981 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002982
Zhao Yakui28c97732009-10-09 11:39:41 +08002983 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01002984 plane ? "B" : "A", size);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002985
2986 return size;
2987}
Shaohua Li7662c8b2009-06-26 11:23:55 +08002988
Jesse Barnese70236a2009-09-21 10:42:27 -07002989static int i85x_get_fifo_size(struct drm_device *dev, int plane)
2990{
2991 struct drm_i915_private *dev_priv = dev->dev_private;
2992 uint32_t dsparb = I915_READ(DSPARB);
2993 int size;
2994
Chris Wilson8de9b312010-07-19 19:59:52 +01002995 size = dsparb & 0x1ff;
2996 if (plane)
2997 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
Jesse Barnese70236a2009-09-21 10:42:27 -07002998 size >>= 1; /* Convert to cachelines */
2999
Zhao Yakui28c97732009-10-09 11:39:41 +08003000 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01003001 plane ? "B" : "A", size);
Jesse Barnese70236a2009-09-21 10:42:27 -07003002
3003 return size;
3004}
3005
3006static int i845_get_fifo_size(struct drm_device *dev, int plane)
3007{
3008 struct drm_i915_private *dev_priv = dev->dev_private;
3009 uint32_t dsparb = I915_READ(DSPARB);
3010 int size;
3011
3012 size = dsparb & 0x7f;
3013 size >>= 2; /* Convert to cachelines */
3014
Zhao Yakui28c97732009-10-09 11:39:41 +08003015 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01003016 plane ? "B" : "A",
3017 size);
Jesse Barnese70236a2009-09-21 10:42:27 -07003018
3019 return size;
3020}
3021
3022static int i830_get_fifo_size(struct drm_device *dev, int plane)
3023{
3024 struct drm_i915_private *dev_priv = dev->dev_private;
3025 uint32_t dsparb = I915_READ(DSPARB);
3026 int size;
3027
3028 size = dsparb & 0x7f;
3029 size >>= 1; /* Convert to cachelines */
3030
Zhao Yakui28c97732009-10-09 11:39:41 +08003031 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01003032 plane ? "B" : "A", size);
Jesse Barnese70236a2009-09-21 10:42:27 -07003033
3034 return size;
3035}
3036
Zhao Yakuid4294342010-03-22 22:45:36 +08003037static void pineview_update_wm(struct drm_device *dev, int planea_clock,
Chris Wilson5eddb702010-09-11 13:48:45 +01003038 int planeb_clock, int sr_hdisplay, int unused,
3039 int pixel_size)
Zhao Yakuid4294342010-03-22 22:45:36 +08003040{
3041 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson403c89f2010-08-04 15:25:31 +01003042 const struct cxsr_latency *latency;
Zhao Yakuid4294342010-03-22 22:45:36 +08003043 u32 reg;
3044 unsigned long wm;
Zhao Yakuid4294342010-03-22 22:45:36 +08003045 int sr_clock;
3046
Chris Wilson403c89f2010-08-04 15:25:31 +01003047 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev), dev_priv->is_ddr3,
Li Peng95534262010-05-18 18:58:44 +08003048 dev_priv->fsb_freq, dev_priv->mem_freq);
Zhao Yakuid4294342010-03-22 22:45:36 +08003049 if (!latency) {
3050 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
3051 pineview_disable_cxsr(dev);
3052 return;
3053 }
3054
3055 if (!planea_clock || !planeb_clock) {
3056 sr_clock = planea_clock ? planea_clock : planeb_clock;
3057
3058 /* Display SR */
3059 wm = intel_calculate_wm(sr_clock, &pineview_display_wm,
3060 pixel_size, latency->display_sr);
3061 reg = I915_READ(DSPFW1);
3062 reg &= ~DSPFW_SR_MASK;
3063 reg |= wm << DSPFW_SR_SHIFT;
3064 I915_WRITE(DSPFW1, reg);
3065 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
3066
3067 /* cursor SR */
3068 wm = intel_calculate_wm(sr_clock, &pineview_cursor_wm,
3069 pixel_size, latency->cursor_sr);
3070 reg = I915_READ(DSPFW3);
3071 reg &= ~DSPFW_CURSOR_SR_MASK;
3072 reg |= (wm & 0x3f) << DSPFW_CURSOR_SR_SHIFT;
3073 I915_WRITE(DSPFW3, reg);
3074
3075 /* Display HPLL off SR */
3076 wm = intel_calculate_wm(sr_clock, &pineview_display_hplloff_wm,
3077 pixel_size, latency->display_hpll_disable);
3078 reg = I915_READ(DSPFW3);
3079 reg &= ~DSPFW_HPLL_SR_MASK;
3080 reg |= wm & DSPFW_HPLL_SR_MASK;
3081 I915_WRITE(DSPFW3, reg);
3082
3083 /* cursor HPLL off SR */
3084 wm = intel_calculate_wm(sr_clock, &pineview_cursor_hplloff_wm,
3085 pixel_size, latency->cursor_hpll_disable);
3086 reg = I915_READ(DSPFW3);
3087 reg &= ~DSPFW_HPLL_CURSOR_MASK;
3088 reg |= (wm & 0x3f) << DSPFW_HPLL_CURSOR_SHIFT;
3089 I915_WRITE(DSPFW3, reg);
3090 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
3091
3092 /* activate cxsr */
Chris Wilson3e33d942010-08-04 11:17:25 +01003093 I915_WRITE(DSPFW3,
3094 I915_READ(DSPFW3) | PINEVIEW_SELF_REFRESH_EN);
Zhao Yakuid4294342010-03-22 22:45:36 +08003095 DRM_DEBUG_KMS("Self-refresh is enabled\n");
3096 } else {
3097 pineview_disable_cxsr(dev);
3098 DRM_DEBUG_KMS("Self-refresh is disabled\n");
3099 }
3100}
3101
Jesse Barnes0e442c62009-10-19 10:09:33 +09003102static void g4x_update_wm(struct drm_device *dev, int planea_clock,
Zhao Yakuifa143212010-06-12 14:32:23 +08003103 int planeb_clock, int sr_hdisplay, int sr_htotal,
3104 int pixel_size)
Jesse Barnes652c3932009-08-17 13:31:43 -07003105{
3106 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e442c62009-10-19 10:09:33 +09003107 int total_size, cacheline_size;
3108 int planea_wm, planeb_wm, cursora_wm, cursorb_wm, cursor_sr;
3109 struct intel_watermark_params planea_params, planeb_params;
3110 unsigned long line_time_us;
3111 int sr_clock, sr_entries = 0, entries_required;
Jesse Barnes652c3932009-08-17 13:31:43 -07003112
Jesse Barnes0e442c62009-10-19 10:09:33 +09003113 /* Create copies of the base settings for each pipe */
3114 planea_params = planeb_params = g4x_wm_info;
3115
3116 /* Grab a couple of global values before we overwrite them */
3117 total_size = planea_params.fifo_size;
3118 cacheline_size = planea_params.cacheline_size;
3119
3120 /*
3121 * Note: we need to make sure we don't overflow for various clock &
3122 * latency values.
3123 * clocks go from a few thousand to several hundred thousand.
3124 * latency is usually a few thousand
3125 */
3126 entries_required = ((planea_clock / 1000) * pixel_size * latency_ns) /
3127 1000;
Chris Wilson8de9b312010-07-19 19:59:52 +01003128 entries_required = DIV_ROUND_UP(entries_required, G4X_FIFO_LINE_SIZE);
Jesse Barnes0e442c62009-10-19 10:09:33 +09003129 planea_wm = entries_required + planea_params.guard_size;
3130
3131 entries_required = ((planeb_clock / 1000) * pixel_size * latency_ns) /
3132 1000;
Chris Wilson8de9b312010-07-19 19:59:52 +01003133 entries_required = DIV_ROUND_UP(entries_required, G4X_FIFO_LINE_SIZE);
Jesse Barnes0e442c62009-10-19 10:09:33 +09003134 planeb_wm = entries_required + planeb_params.guard_size;
3135
3136 cursora_wm = cursorb_wm = 16;
3137 cursor_sr = 32;
3138
3139 DRM_DEBUG("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
3140
3141 /* Calc sr entries for one plane configs */
3142 if (sr_hdisplay && (!planea_clock || !planeb_clock)) {
3143 /* self-refresh has much higher latency */
Tobias Klauser69e302a2009-12-23 14:14:34 +01003144 static const int sr_latency_ns = 12000;
Jesse Barnes0e442c62009-10-19 10:09:33 +09003145
3146 sr_clock = planea_clock ? planea_clock : planeb_clock;
Zhao Yakuifa143212010-06-12 14:32:23 +08003147 line_time_us = ((sr_htotal * 1000) / sr_clock);
Jesse Barnes0e442c62009-10-19 10:09:33 +09003148
3149 /* Use ns/us then divide to preserve precision */
Zhao Yakuifa143212010-06-12 14:32:23 +08003150 sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Chris Wilson5eddb702010-09-11 13:48:45 +01003151 pixel_size * sr_hdisplay;
Chris Wilson8de9b312010-07-19 19:59:52 +01003152 sr_entries = DIV_ROUND_UP(sr_entries, cacheline_size);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003153
3154 entries_required = (((sr_latency_ns / line_time_us) +
3155 1000) / 1000) * pixel_size * 64;
Chris Wilson8de9b312010-07-19 19:59:52 +01003156 entries_required = DIV_ROUND_UP(entries_required,
Chris Wilson5eddb702010-09-11 13:48:45 +01003157 g4x_cursor_wm_info.cacheline_size);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003158 cursor_sr = entries_required + g4x_cursor_wm_info.guard_size;
3159
3160 if (cursor_sr > g4x_cursor_wm_info.max_wm)
3161 cursor_sr = g4x_cursor_wm_info.max_wm;
3162 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
3163 "cursor %d\n", sr_entries, cursor_sr);
3164
Jesse Barnes0e442c62009-10-19 10:09:33 +09003165 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
David John33c5fd12010-01-27 15:19:08 +05303166 } else {
3167 /* Turn off self refresh if both pipes are enabled */
3168 I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
Chris Wilson5eddb702010-09-11 13:48:45 +01003169 & ~FW_BLC_SELF_EN);
Jesse Barnes0e442c62009-10-19 10:09:33 +09003170 }
3171
3172 DRM_DEBUG("Setting FIFO watermarks - A: %d, B: %d, SR %d\n",
3173 planea_wm, planeb_wm, sr_entries);
3174
3175 planea_wm &= 0x3f;
3176 planeb_wm &= 0x3f;
3177
3178 I915_WRITE(DSPFW1, (sr_entries << DSPFW_SR_SHIFT) |
3179 (cursorb_wm << DSPFW_CURSORB_SHIFT) |
3180 (planeb_wm << DSPFW_PLANEB_SHIFT) | planea_wm);
3181 I915_WRITE(DSPFW2, (I915_READ(DSPFW2) & DSPFW_CURSORA_MASK) |
3182 (cursora_wm << DSPFW_CURSORA_SHIFT));
3183 /* HPLL off in SR has some issues on G4x... disable it */
3184 I915_WRITE(DSPFW3, (I915_READ(DSPFW3) & ~DSPFW_HPLL_SR_EN) |
3185 (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
Jesse Barnes652c3932009-08-17 13:31:43 -07003186}
3187
Jesse Barnes1dc75462009-10-19 10:08:17 +09003188static void i965_update_wm(struct drm_device *dev, int planea_clock,
Zhao Yakuifa143212010-06-12 14:32:23 +08003189 int planeb_clock, int sr_hdisplay, int sr_htotal,
3190 int pixel_size)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003191{
3192 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1dc75462009-10-19 10:08:17 +09003193 unsigned long line_time_us;
3194 int sr_clock, sr_entries, srwm = 1;
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003195 int cursor_sr = 16;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003196
Jesse Barnes1dc75462009-10-19 10:08:17 +09003197 /* Calc sr entries for one plane configs */
3198 if (sr_hdisplay && (!planea_clock || !planeb_clock)) {
3199 /* self-refresh has much higher latency */
Tobias Klauser69e302a2009-12-23 14:14:34 +01003200 static const int sr_latency_ns = 12000;
Jesse Barnes1dc75462009-10-19 10:08:17 +09003201
3202 sr_clock = planea_clock ? planea_clock : planeb_clock;
Zhao Yakuifa143212010-06-12 14:32:23 +08003203 line_time_us = ((sr_htotal * 1000) / sr_clock);
Jesse Barnes1dc75462009-10-19 10:08:17 +09003204
3205 /* Use ns/us then divide to preserve precision */
Zhao Yakuifa143212010-06-12 14:32:23 +08003206 sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Chris Wilson5eddb702010-09-11 13:48:45 +01003207 pixel_size * sr_hdisplay;
Chris Wilson8de9b312010-07-19 19:59:52 +01003208 sr_entries = DIV_ROUND_UP(sr_entries, I915_FIFO_LINE_SIZE);
Jesse Barnes1dc75462009-10-19 10:08:17 +09003209 DRM_DEBUG("self-refresh entries: %d\n", sr_entries);
Zhao Yakui1b07e042010-06-12 14:32:24 +08003210 srwm = I965_FIFO_SIZE - sr_entries;
Jesse Barnes1dc75462009-10-19 10:08:17 +09003211 if (srwm < 0)
3212 srwm = 1;
Zhao Yakui1b07e042010-06-12 14:32:24 +08003213 srwm &= 0x1ff;
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003214
3215 sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Chris Wilson5eddb702010-09-11 13:48:45 +01003216 pixel_size * 64;
Chris Wilson8de9b312010-07-19 19:59:52 +01003217 sr_entries = DIV_ROUND_UP(sr_entries,
3218 i965_cursor_wm_info.cacheline_size);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003219 cursor_sr = i965_cursor_wm_info.fifo_size -
Chris Wilson5eddb702010-09-11 13:48:45 +01003220 (sr_entries + i965_cursor_wm_info.guard_size);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003221
3222 if (cursor_sr > i965_cursor_wm_info.max_wm)
3223 cursor_sr = i965_cursor_wm_info.max_wm;
3224
3225 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
3226 "cursor %d\n", srwm, cursor_sr);
3227
Jesse Barnesadcdbc62010-06-30 13:49:37 -07003228 if (IS_I965GM(dev))
3229 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
David John33c5fd12010-01-27 15:19:08 +05303230 } else {
3231 /* Turn off self refresh if both pipes are enabled */
Jesse Barnesadcdbc62010-06-30 13:49:37 -07003232 if (IS_I965GM(dev))
3233 I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
3234 & ~FW_BLC_SELF_EN);
Jesse Barnes1dc75462009-10-19 10:08:17 +09003235 }
3236
3237 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
3238 srwm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003239
3240 /* 965 has limitations... */
Jesse Barnes1dc75462009-10-19 10:08:17 +09003241 I915_WRITE(DSPFW1, (srwm << DSPFW_SR_SHIFT) | (8 << 16) | (8 << 8) |
3242 (8 << 0));
Shaohua Li7662c8b2009-06-26 11:23:55 +08003243 I915_WRITE(DSPFW2, (8 << 8) | (8 << 0));
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003244 /* update cursor SR watermark */
3245 I915_WRITE(DSPFW3, (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
Shaohua Li7662c8b2009-06-26 11:23:55 +08003246}
3247
3248static void i9xx_update_wm(struct drm_device *dev, int planea_clock,
Zhao Yakuifa143212010-06-12 14:32:23 +08003249 int planeb_clock, int sr_hdisplay, int sr_htotal,
3250 int pixel_size)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003251{
3252 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003253 uint32_t fwater_lo;
3254 uint32_t fwater_hi;
3255 int total_size, cacheline_size, cwm, srwm = 1;
3256 int planea_wm, planeb_wm;
3257 struct intel_watermark_params planea_params, planeb_params;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003258 unsigned long line_time_us;
3259 int sr_clock, sr_entries = 0;
3260
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003261 /* Create copies of the base settings for each pipe */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003262 if (IS_I965GM(dev) || IS_I945GM(dev))
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003263 planea_params = planeb_params = i945_wm_info;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003264 else if (IS_I9XX(dev))
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003265 planea_params = planeb_params = i915_wm_info;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003266 else
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003267 planea_params = planeb_params = i855_wm_info;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003268
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003269 /* Grab a couple of global values before we overwrite them */
3270 total_size = planea_params.fifo_size;
3271 cacheline_size = planea_params.cacheline_size;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003272
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003273 /* Update per-plane FIFO sizes */
Jesse Barnese70236a2009-09-21 10:42:27 -07003274 planea_params.fifo_size = dev_priv->display.get_fifo_size(dev, 0);
3275 planeb_params.fifo_size = dev_priv->display.get_fifo_size(dev, 1);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003276
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003277 planea_wm = intel_calculate_wm(planea_clock, &planea_params,
3278 pixel_size, latency_ns);
3279 planeb_wm = intel_calculate_wm(planeb_clock, &planeb_params,
3280 pixel_size, latency_ns);
Zhao Yakui28c97732009-10-09 11:39:41 +08003281 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003282
3283 /*
3284 * Overlay gets an aggressive default since video jitter is bad.
3285 */
3286 cwm = 2;
3287
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003288 /* Calc sr entries for one plane configs */
Jesse Barnes652c3932009-08-17 13:31:43 -07003289 if (HAS_FW_BLC(dev) && sr_hdisplay &&
3290 (!planea_clock || !planeb_clock)) {
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003291 /* self-refresh has much higher latency */
Tobias Klauser69e302a2009-12-23 14:14:34 +01003292 static const int sr_latency_ns = 6000;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003293
Shaohua Li7662c8b2009-06-26 11:23:55 +08003294 sr_clock = planea_clock ? planea_clock : planeb_clock;
Zhao Yakuifa143212010-06-12 14:32:23 +08003295 line_time_us = ((sr_htotal * 1000) / sr_clock);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003296
3297 /* Use ns/us then divide to preserve precision */
Zhao Yakuifa143212010-06-12 14:32:23 +08003298 sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Chris Wilson5eddb702010-09-11 13:48:45 +01003299 pixel_size * sr_hdisplay;
Chris Wilson8de9b312010-07-19 19:59:52 +01003300 sr_entries = DIV_ROUND_UP(sr_entries, cacheline_size);
Zhao Yakui28c97732009-10-09 11:39:41 +08003301 DRM_DEBUG_KMS("self-refresh entries: %d\n", sr_entries);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003302 srwm = total_size - sr_entries;
3303 if (srwm < 0)
3304 srwm = 1;
Li Pengee980b82010-01-27 19:01:11 +08003305
3306 if (IS_I945G(dev) || IS_I945GM(dev))
3307 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
3308 else if (IS_I915GM(dev)) {
3309 /* 915M has a smaller SRWM field */
3310 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
3311 I915_WRITE(INSTPM, I915_READ(INSTPM) | INSTPM_SELF_EN);
3312 }
David John33c5fd12010-01-27 15:19:08 +05303313 } else {
3314 /* Turn off self refresh if both pipes are enabled */
Li Pengee980b82010-01-27 19:01:11 +08003315 if (IS_I945G(dev) || IS_I945GM(dev)) {
3316 I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
3317 & ~FW_BLC_SELF_EN);
3318 } else if (IS_I915GM(dev)) {
3319 I915_WRITE(INSTPM, I915_READ(INSTPM) & ~INSTPM_SELF_EN);
3320 }
Shaohua Li7662c8b2009-06-26 11:23:55 +08003321 }
3322
Zhao Yakui28c97732009-10-09 11:39:41 +08003323 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
Chris Wilson5eddb702010-09-11 13:48:45 +01003324 planea_wm, planeb_wm, cwm, srwm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003325
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003326 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
3327 fwater_hi = (cwm & 0x1f);
3328
3329 /* Set request length to 8 cachelines per fetch */
3330 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
3331 fwater_hi = fwater_hi | (1 << 8);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003332
3333 I915_WRITE(FW_BLC, fwater_lo);
3334 I915_WRITE(FW_BLC2, fwater_hi);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003335}
3336
Jesse Barnese70236a2009-09-21 10:42:27 -07003337static void i830_update_wm(struct drm_device *dev, int planea_clock, int unused,
Zhao Yakuifa143212010-06-12 14:32:23 +08003338 int unused2, int unused3, int pixel_size)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003339{
3340 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf3601322009-07-22 12:54:59 -07003341 uint32_t fwater_lo = I915_READ(FW_BLC) & ~0xfff;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003342 int planea_wm;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003343
Jesse Barnese70236a2009-09-21 10:42:27 -07003344 i830_wm_info.fifo_size = dev_priv->display.get_fifo_size(dev, 0);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003345
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003346 planea_wm = intel_calculate_wm(planea_clock, &i830_wm_info,
3347 pixel_size, latency_ns);
Jesse Barnesf3601322009-07-22 12:54:59 -07003348 fwater_lo |= (3<<8) | planea_wm;
3349
Zhao Yakui28c97732009-10-09 11:39:41 +08003350 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003351
3352 I915_WRITE(FW_BLC, fwater_lo);
3353}
3354
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003355#define ILK_LP0_PLANE_LATENCY 700
Zhao Yakuic936f442010-06-12 14:32:26 +08003356#define ILK_LP0_CURSOR_LATENCY 1300
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003357
Chris Wilson4ed765f2010-09-11 10:46:47 +01003358static bool ironlake_compute_wm0(struct drm_device *dev,
3359 int pipe,
3360 int *plane_wm,
3361 int *cursor_wm)
3362{
3363 struct drm_crtc *crtc;
3364 int htotal, hdisplay, clock, pixel_size = 0;
3365 int line_time_us, line_count, entries;
3366
3367 crtc = intel_get_crtc_for_pipe(dev, pipe);
3368 if (crtc->fb == NULL || !crtc->enabled)
3369 return false;
3370
3371 htotal = crtc->mode.htotal;
3372 hdisplay = crtc->mode.hdisplay;
3373 clock = crtc->mode.clock;
3374 pixel_size = crtc->fb->bits_per_pixel / 8;
3375
3376 /* Use the small buffer method to calculate plane watermark */
3377 entries = ((clock * pixel_size / 1000) * ILK_LP0_PLANE_LATENCY) / 1000;
3378 entries = DIV_ROUND_UP(entries,
3379 ironlake_display_wm_info.cacheline_size);
3380 *plane_wm = entries + ironlake_display_wm_info.guard_size;
3381 if (*plane_wm > (int)ironlake_display_wm_info.max_wm)
3382 *plane_wm = ironlake_display_wm_info.max_wm;
3383
3384 /* Use the large buffer method to calculate cursor watermark */
3385 line_time_us = ((htotal * 1000) / clock);
3386 line_count = (ILK_LP0_CURSOR_LATENCY / line_time_us + 1000) / 1000;
3387 entries = line_count * 64 * pixel_size;
3388 entries = DIV_ROUND_UP(entries,
3389 ironlake_cursor_wm_info.cacheline_size);
3390 *cursor_wm = entries + ironlake_cursor_wm_info.guard_size;
3391 if (*cursor_wm > ironlake_cursor_wm_info.max_wm)
3392 *cursor_wm = ironlake_cursor_wm_info.max_wm;
3393
3394 return true;
3395}
3396
3397static void ironlake_update_wm(struct drm_device *dev,
3398 int planea_clock, int planeb_clock,
3399 int sr_hdisplay, int sr_htotal,
3400 int pixel_size)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003401{
3402 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ed765f2010-09-11 10:46:47 +01003403 int plane_wm, cursor_wm, enabled;
3404 int tmp;
Zhao Yakuic936f442010-06-12 14:32:26 +08003405
Chris Wilson4ed765f2010-09-11 10:46:47 +01003406 enabled = 0;
3407 if (ironlake_compute_wm0(dev, 0, &plane_wm, &cursor_wm)) {
3408 I915_WRITE(WM0_PIPEA_ILK,
3409 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
3410 DRM_DEBUG_KMS("FIFO watermarks For pipe A -"
3411 " plane %d, " "cursor: %d\n",
3412 plane_wm, cursor_wm);
3413 enabled++;
Zhao Yakuic936f442010-06-12 14:32:26 +08003414 }
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003415
Chris Wilson4ed765f2010-09-11 10:46:47 +01003416 if (ironlake_compute_wm0(dev, 1, &plane_wm, &cursor_wm)) {
3417 I915_WRITE(WM0_PIPEB_ILK,
3418 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
3419 DRM_DEBUG_KMS("FIFO watermarks For pipe B -"
3420 " plane %d, cursor: %d\n",
3421 plane_wm, cursor_wm);
3422 enabled++;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003423 }
3424
3425 /*
3426 * Calculate and update the self-refresh watermark only when one
3427 * display plane is used.
3428 */
Chris Wilson4ed765f2010-09-11 10:46:47 +01003429 tmp = 0;
3430 if (enabled == 1 && /* XXX disabled due to buggy implmentation? */ 0) {
3431 unsigned long line_time_us;
3432 int small, large, plane_fbc;
3433 int sr_clock, entries;
3434 int line_count, line_size;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003435 /* Read the self-refresh latency. The unit is 0.5us */
3436 int ilk_sr_latency = I915_READ(MLTR_ILK) & ILK_SRLT_MASK;
3437
3438 sr_clock = planea_clock ? planea_clock : planeb_clock;
Chris Wilson4ed765f2010-09-11 10:46:47 +01003439 line_time_us = (sr_htotal * 1000) / sr_clock;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003440
3441 /* Use ns/us then divide to preserve precision */
3442 line_count = ((ilk_sr_latency * 500) / line_time_us + 1000)
Chris Wilson5eddb702010-09-11 13:48:45 +01003443 / 1000;
Chris Wilson4ed765f2010-09-11 10:46:47 +01003444 line_size = sr_hdisplay * pixel_size;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003445
Chris Wilson4ed765f2010-09-11 10:46:47 +01003446 /* Use the minimum of the small and large buffer method for primary */
3447 small = ((sr_clock * pixel_size / 1000) * (ilk_sr_latency * 500)) / 1000;
3448 large = line_count * line_size;
3449
3450 entries = DIV_ROUND_UP(min(small, large),
3451 ironlake_display_srwm_info.cacheline_size);
3452
3453 plane_fbc = entries * 64;
3454 plane_fbc = DIV_ROUND_UP(plane_fbc, line_size);
3455
3456 plane_wm = entries + ironlake_display_srwm_info.guard_size;
3457 if (plane_wm > (int)ironlake_display_srwm_info.max_wm)
3458 plane_wm = ironlake_display_srwm_info.max_wm;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003459
3460 /* calculate the self-refresh watermark for display cursor */
Chris Wilson4ed765f2010-09-11 10:46:47 +01003461 entries = line_count * pixel_size * 64;
3462 entries = DIV_ROUND_UP(entries,
3463 ironlake_cursor_srwm_info.cacheline_size);
3464
3465 cursor_wm = entries + ironlake_cursor_srwm_info.guard_size;
3466 if (cursor_wm > (int)ironlake_cursor_srwm_info.max_wm)
3467 cursor_wm = ironlake_cursor_srwm_info.max_wm;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003468
3469 /* configure watermark and enable self-refresh */
Chris Wilson4ed765f2010-09-11 10:46:47 +01003470 tmp = (WM1_LP_SR_EN |
3471 (ilk_sr_latency << WM1_LP_LATENCY_SHIFT) |
3472 (plane_fbc << WM1_LP_FBC_SHIFT) |
3473 (plane_wm << WM1_LP_SR_SHIFT) |
3474 cursor_wm);
3475 DRM_DEBUG_KMS("self-refresh watermark: display plane %d, fbc lines %d,"
3476 " cursor %d\n", plane_wm, plane_fbc, cursor_wm);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003477 }
Chris Wilson4ed765f2010-09-11 10:46:47 +01003478 I915_WRITE(WM1_LP_ILK, tmp);
3479 /* XXX setup WM2 and WM3 */
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003480}
Chris Wilson4ed765f2010-09-11 10:46:47 +01003481
Shaohua Li7662c8b2009-06-26 11:23:55 +08003482/**
3483 * intel_update_watermarks - update FIFO watermark values based on current modes
3484 *
3485 * Calculate watermark values for the various WM regs based on current mode
3486 * and plane configuration.
3487 *
3488 * There are several cases to deal with here:
3489 * - normal (i.e. non-self-refresh)
3490 * - self-refresh (SR) mode
3491 * - lines are large relative to FIFO size (buffer can hold up to 2)
3492 * - lines are small relative to FIFO size (buffer can hold more than 2
3493 * lines), so need to account for TLB latency
3494 *
3495 * The normal calculation is:
3496 * watermark = dotclock * bytes per pixel * latency
3497 * where latency is platform & configuration dependent (we assume pessimal
3498 * values here).
3499 *
3500 * The SR calculation is:
3501 * watermark = (trunc(latency/line time)+1) * surface width *
3502 * bytes per pixel
3503 * where
3504 * line time = htotal / dotclock
Zhao Yakuifa143212010-06-12 14:32:23 +08003505 * surface width = hdisplay for normal plane and 64 for cursor
Shaohua Li7662c8b2009-06-26 11:23:55 +08003506 * and latency is assumed to be high, as above.
3507 *
3508 * The final value programmed to the register should always be rounded up,
3509 * and include an extra 2 entries to account for clock crossings.
3510 *
3511 * We don't use the sprite, so we can ignore that. And on Crestline we have
3512 * to set the non-SR watermarks to 8.
Chris Wilson5eddb702010-09-11 13:48:45 +01003513 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003514static void intel_update_watermarks(struct drm_device *dev)
3515{
Jesse Barnese70236a2009-09-21 10:42:27 -07003516 struct drm_i915_private *dev_priv = dev->dev_private;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003517 struct drm_crtc *crtc;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003518 int sr_hdisplay = 0;
3519 unsigned long planea_clock = 0, planeb_clock = 0, sr_clock = 0;
3520 int enabled = 0, pixel_size = 0;
Zhao Yakuifa143212010-06-12 14:32:23 +08003521 int sr_htotal = 0;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003522
Zhenyu Wangc03342f2009-09-29 11:01:23 +08003523 if (!dev_priv->display.update_wm)
3524 return;
3525
Shaohua Li7662c8b2009-06-26 11:23:55 +08003526 /* Get the clock config from both planes */
3527 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Chris Wilsondebcadd2010-08-07 11:01:33 +01003528 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3529 if (intel_crtc->dpms_mode == DRM_MODE_DPMS_ON) {
Shaohua Li7662c8b2009-06-26 11:23:55 +08003530 enabled++;
3531 if (intel_crtc->plane == 0) {
Zhao Yakui28c97732009-10-09 11:39:41 +08003532 DRM_DEBUG_KMS("plane A (pipe %d) clock: %d\n",
Chris Wilson5eddb702010-09-11 13:48:45 +01003533 intel_crtc->pipe, crtc->mode.clock);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003534 planea_clock = crtc->mode.clock;
3535 } else {
Zhao Yakui28c97732009-10-09 11:39:41 +08003536 DRM_DEBUG_KMS("plane B (pipe %d) clock: %d\n",
Chris Wilson5eddb702010-09-11 13:48:45 +01003537 intel_crtc->pipe, crtc->mode.clock);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003538 planeb_clock = crtc->mode.clock;
3539 }
3540 sr_hdisplay = crtc->mode.hdisplay;
3541 sr_clock = crtc->mode.clock;
Zhao Yakuifa143212010-06-12 14:32:23 +08003542 sr_htotal = crtc->mode.htotal;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003543 if (crtc->fb)
3544 pixel_size = crtc->fb->bits_per_pixel / 8;
3545 else
3546 pixel_size = 4; /* by default */
3547 }
3548 }
3549
3550 if (enabled <= 0)
3551 return;
3552
Jesse Barnese70236a2009-09-21 10:42:27 -07003553 dev_priv->display.update_wm(dev, planea_clock, planeb_clock,
Zhao Yakuifa143212010-06-12 14:32:23 +08003554 sr_hdisplay, sr_htotal, pixel_size);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003555}
3556
Chris Wilson5c3b82e2009-02-11 13:25:09 +00003557static int intel_crtc_mode_set(struct drm_crtc *crtc,
3558 struct drm_display_mode *mode,
3559 struct drm_display_mode *adjusted_mode,
3560 int x, int y,
3561 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08003562{
3563 struct drm_device *dev = crtc->dev;
3564 struct drm_i915_private *dev_priv = dev->dev_private;
3565 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3566 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07003567 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01003568 u32 fp_reg, dpll_reg;
Eric Anholtc751ce42010-03-25 11:48:48 -07003569 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07003570 intel_clock_t clock, reduced_clock;
Chris Wilson5eddb702010-09-11 13:48:45 +01003571 u32 dpll, fp = 0, fp2 = 0, dspcntr, pipeconf;
Jesse Barnes652c3932009-08-17 13:31:43 -07003572 bool ok, has_reduced_clock = false, is_sdvo = false, is_dvo = false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003573 bool is_crt = false, is_lvds = false, is_tv = false, is_dp = false;
Chris Wilson8e647a22010-08-22 10:54:23 +01003574 struct intel_encoder *has_edp_encoder = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08003575 struct drm_mode_config *mode_config = &dev->mode_config;
Chris Wilson5eddb702010-09-11 13:48:45 +01003576 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08003577 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00003578 int ret;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003579 struct fdi_m_n m_n = {0};
Chris Wilson5eddb702010-09-11 13:48:45 +01003580 u32 reg, temp;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003581 int target_clock;
Jesse Barnes79e53942008-11-07 14:24:08 -08003582
3583 drm_vblank_pre_modeset(dev, pipe);
3584
Chris Wilson5eddb702010-09-11 13:48:45 +01003585 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
3586 if (encoder->base.crtc != crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003587 continue;
3588
Chris Wilson5eddb702010-09-11 13:48:45 +01003589 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003590 case INTEL_OUTPUT_LVDS:
3591 is_lvds = true;
3592 break;
3593 case INTEL_OUTPUT_SDVO:
Eric Anholt7d573822009-01-02 13:33:00 -08003594 case INTEL_OUTPUT_HDMI:
Jesse Barnes79e53942008-11-07 14:24:08 -08003595 is_sdvo = true;
Chris Wilson5eddb702010-09-11 13:48:45 +01003596 if (encoder->needs_tv_clock)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08003597 is_tv = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08003598 break;
3599 case INTEL_OUTPUT_DVO:
3600 is_dvo = true;
3601 break;
3602 case INTEL_OUTPUT_TVOUT:
3603 is_tv = true;
3604 break;
3605 case INTEL_OUTPUT_ANALOG:
3606 is_crt = true;
3607 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003608 case INTEL_OUTPUT_DISPLAYPORT:
3609 is_dp = true;
3610 break;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003611 case INTEL_OUTPUT_EDP:
Chris Wilson5eddb702010-09-11 13:48:45 +01003612 has_edp_encoder = encoder;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003613 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08003614 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05003615
Eric Anholtc751ce42010-03-25 11:48:48 -07003616 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08003617 }
3618
Eric Anholtc751ce42010-03-25 11:48:48 -07003619 if (is_lvds && dev_priv->lvds_use_ssc && num_connectors < 2) {
Kristian Høgsberg43565a02009-02-13 20:56:52 -05003620 refclk = dev_priv->lvds_ssc_freq * 1000;
Zhao Yakui28c97732009-10-09 11:39:41 +08003621 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
Chris Wilson5eddb702010-09-11 13:48:45 +01003622 refclk / 1000);
Kristian Høgsberg43565a02009-02-13 20:56:52 -05003623 } else if (IS_I9XX(dev)) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003624 refclk = 96000;
Eric Anholtbad720f2009-10-22 16:11:14 -07003625 if (HAS_PCH_SPLIT(dev))
Zhenyu Wang2c072452009-06-05 15:38:42 +08003626 refclk = 120000; /* 120Mhz refclk */
Jesse Barnes79e53942008-11-07 14:24:08 -08003627 } else {
3628 refclk = 48000;
3629 }
3630
Ma Lingd4906092009-03-18 20:13:27 +08003631 /*
3632 * Returns a set of divisors for the desired target clock with the given
3633 * refclk, or FALSE. The returned values represent the clock equation:
3634 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
3635 */
3636 limit = intel_limit(crtc);
3637 ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08003638 if (!ok) {
3639 DRM_ERROR("Couldn't find PLL settings for mode!\n");
Chris Wilson1f803ee2009-06-06 09:45:59 +01003640 drm_vblank_post_modeset(dev, pipe);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00003641 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08003642 }
3643
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01003644 /* Ensure that the cursor is valid for the new mode before changing... */
3645 intel_crtc_update_cursor(crtc);
3646
Zhao Yakuiddc90032010-01-06 22:05:56 +08003647 if (is_lvds && dev_priv->lvds_downclock_avail) {
3648 has_reduced_clock = limit->find_pll(limit, crtc,
Chris Wilson5eddb702010-09-11 13:48:45 +01003649 dev_priv->lvds_downclock,
3650 refclk,
3651 &reduced_clock);
Zhao Yakui18f9ed12009-11-20 03:24:16 +00003652 if (has_reduced_clock && (clock.p != reduced_clock.p)) {
3653 /*
3654 * If the different P is found, it means that we can't
3655 * switch the display clock by using the FP0/FP1.
3656 * In such case we will disable the LVDS downclock
3657 * feature.
3658 */
3659 DRM_DEBUG_KMS("Different P is found for "
Chris Wilson5eddb702010-09-11 13:48:45 +01003660 "LVDS clock/downclock\n");
Zhao Yakui18f9ed12009-11-20 03:24:16 +00003661 has_reduced_clock = 0;
3662 }
Jesse Barnes652c3932009-08-17 13:31:43 -07003663 }
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08003664 /* SDVO TV has fixed PLL values depend on its clock range,
3665 this mirrors vbios setting. */
3666 if (is_sdvo && is_tv) {
3667 if (adjusted_mode->clock >= 100000
Chris Wilson5eddb702010-09-11 13:48:45 +01003668 && adjusted_mode->clock < 140500) {
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08003669 clock.p1 = 2;
3670 clock.p2 = 10;
3671 clock.n = 3;
3672 clock.m1 = 16;
3673 clock.m2 = 8;
3674 } else if (adjusted_mode->clock >= 140500
Chris Wilson5eddb702010-09-11 13:48:45 +01003675 && adjusted_mode->clock <= 200000) {
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08003676 clock.p1 = 1;
3677 clock.p2 = 10;
3678 clock.n = 6;
3679 clock.m1 = 12;
3680 clock.m2 = 8;
3681 }
3682 }
3683
Zhenyu Wang2c072452009-06-05 15:38:42 +08003684 /* FDI link */
Eric Anholtbad720f2009-10-22 16:11:14 -07003685 if (HAS_PCH_SPLIT(dev)) {
Adam Jackson77ffb592010-04-12 11:38:44 -04003686 int lane = 0, link_bw, bpp;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003687 /* eDP doesn't require FDI link, so just set DP M/N
3688 according to current link config */
Chris Wilson8e647a22010-08-22 10:54:23 +01003689 if (has_edp_encoder) {
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003690 target_clock = mode->clock;
Chris Wilson8e647a22010-08-22 10:54:23 +01003691 intel_edp_link_config(has_edp_encoder,
3692 &lane, &link_bw);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003693 } else {
3694 /* DP over FDI requires target mode clock
3695 instead of link clock */
3696 if (is_dp)
3697 target_clock = mode->clock;
3698 else
3699 target_clock = adjusted_mode->clock;
Chris Wilson021357a2010-09-07 20:54:59 +01003700
3701 /* FDI is a binary signal running at ~2.7GHz, encoding
3702 * each output octet as 10 bits. The actual frequency
3703 * is stored as a divider into a 100MHz clock, and the
3704 * mode pixel clock is stored in units of 1KHz.
3705 * Hence the bw of each lane in terms of the mode signal
3706 * is:
3707 */
3708 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003709 }
Zhenyu Wang58a27472009-09-25 08:01:28 +00003710
3711 /* determine panel color depth */
Chris Wilson5eddb702010-09-11 13:48:45 +01003712 temp = I915_READ(PIPECONF(pipe));
Zhao Yakuie5a95eb2010-01-04 16:29:32 +08003713 temp &= ~PIPE_BPC_MASK;
3714 if (is_lvds) {
Zhao Yakuie5a95eb2010-01-04 16:29:32 +08003715 /* the BPC will be 6 if it is 18-bit LVDS panel */
Chris Wilson5eddb702010-09-11 13:48:45 +01003716 if ((I915_READ(PCH_LVDS) & LVDS_A3_POWER_MASK) == LVDS_A3_POWER_UP)
Zhao Yakuie5a95eb2010-01-04 16:29:32 +08003717 temp |= PIPE_8BPC;
3718 else
3719 temp |= PIPE_6BPC;
Chris Wilson8e647a22010-08-22 10:54:23 +01003720 } else if (has_edp_encoder || (is_dp && intel_pch_has_edp(crtc))) {
Zhenyu Wang885a5fb2010-01-12 05:38:31 +08003721 switch (dev_priv->edp_bpp/3) {
3722 case 8:
3723 temp |= PIPE_8BPC;
3724 break;
3725 case 10:
3726 temp |= PIPE_10BPC;
3727 break;
3728 case 6:
3729 temp |= PIPE_6BPC;
3730 break;
3731 case 12:
3732 temp |= PIPE_12BPC;
3733 break;
3734 }
Zhao Yakuie5a95eb2010-01-04 16:29:32 +08003735 } else
3736 temp |= PIPE_8BPC;
Chris Wilson5eddb702010-09-11 13:48:45 +01003737 I915_WRITE(PIPECONF(pipe), temp);
Zhenyu Wang58a27472009-09-25 08:01:28 +00003738
3739 switch (temp & PIPE_BPC_MASK) {
3740 case PIPE_8BPC:
3741 bpp = 24;
3742 break;
3743 case PIPE_10BPC:
3744 bpp = 30;
3745 break;
3746 case PIPE_6BPC:
3747 bpp = 18;
3748 break;
3749 case PIPE_12BPC:
3750 bpp = 36;
3751 break;
3752 default:
3753 DRM_ERROR("unknown pipe bpc value\n");
3754 bpp = 24;
3755 }
3756
Adam Jackson77ffb592010-04-12 11:38:44 -04003757 if (!lane) {
3758 /*
3759 * Account for spread spectrum to avoid
3760 * oversubscribing the link. Max center spread
3761 * is 2.5%; use 5% for safety's sake.
3762 */
3763 u32 bps = target_clock * bpp * 21 / 20;
3764 lane = bps / (link_bw * 8) + 1;
3765 }
3766
3767 intel_crtc->fdi_lanes = lane;
3768
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003769 ironlake_compute_m_n(bpp, lane, target_clock, link_bw, &m_n);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003770 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08003771
Zhenyu Wangc038e512009-10-19 15:43:48 +08003772 /* Ironlake: try to setup display ref clock before DPLL
3773 * enabling. This is only under driver's control after
3774 * PCH B stepping, previous chipset stepping should be
3775 * ignoring this setting.
3776 */
Eric Anholtbad720f2009-10-22 16:11:14 -07003777 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wangc038e512009-10-19 15:43:48 +08003778 temp = I915_READ(PCH_DREF_CONTROL);
3779 /* Always enable nonspread source */
3780 temp &= ~DREF_NONSPREAD_SOURCE_MASK;
3781 temp |= DREF_NONSPREAD_SOURCE_ENABLE;
Zhenyu Wangc038e512009-10-19 15:43:48 +08003782 temp &= ~DREF_SSC_SOURCE_MASK;
3783 temp |= DREF_SSC_SOURCE_ENABLE;
3784 I915_WRITE(PCH_DREF_CONTROL, temp);
Zhenyu Wangc038e512009-10-19 15:43:48 +08003785
Chris Wilson5eddb702010-09-11 13:48:45 +01003786 POSTING_READ(PCH_DREF_CONTROL);
Zhenyu Wangc038e512009-10-19 15:43:48 +08003787 udelay(200);
3788
Chris Wilson8e647a22010-08-22 10:54:23 +01003789 if (has_edp_encoder) {
Zhenyu Wangc038e512009-10-19 15:43:48 +08003790 if (dev_priv->lvds_use_ssc) {
3791 temp |= DREF_SSC1_ENABLE;
3792 I915_WRITE(PCH_DREF_CONTROL, temp);
Zhenyu Wangc038e512009-10-19 15:43:48 +08003793
Chris Wilson5eddb702010-09-11 13:48:45 +01003794 POSTING_READ(PCH_DREF_CONTROL);
Zhenyu Wangc038e512009-10-19 15:43:48 +08003795 udelay(200);
3796
3797 temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
3798 temp |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Zhenyu Wangc038e512009-10-19 15:43:48 +08003799 } else {
3800 temp |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Zhenyu Wangc038e512009-10-19 15:43:48 +08003801 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003802 I915_WRITE(PCH_DREF_CONTROL, temp);
Zhenyu Wangc038e512009-10-19 15:43:48 +08003803 }
3804 }
3805
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003806 if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +08003807 fp = (1 << clock.n) << 16 | clock.m1 << 8 | clock.m2;
Jesse Barnes652c3932009-08-17 13:31:43 -07003808 if (has_reduced_clock)
3809 fp2 = (1 << reduced_clock.n) << 16 |
3810 reduced_clock.m1 << 8 | reduced_clock.m2;
3811 } else {
Shaohua Li21778322009-02-23 15:19:16 +08003812 fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
Jesse Barnes652c3932009-08-17 13:31:43 -07003813 if (has_reduced_clock)
3814 fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
3815 reduced_clock.m2;
3816 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003817
Chris Wilson5eddb702010-09-11 13:48:45 +01003818 dpll = 0;
Eric Anholtbad720f2009-10-22 16:11:14 -07003819 if (!HAS_PCH_SPLIT(dev))
Zhenyu Wang2c072452009-06-05 15:38:42 +08003820 dpll = DPLL_VGA_MODE_DIS;
3821
Jesse Barnes79e53942008-11-07 14:24:08 -08003822 if (IS_I9XX(dev)) {
3823 if (is_lvds)
3824 dpll |= DPLLB_MODE_LVDS;
3825 else
3826 dpll |= DPLLB_MODE_DAC_SERIAL;
3827 if (is_sdvo) {
Chris Wilson6c9547f2010-08-25 10:05:17 +01003828 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
3829 if (pixel_multiplier > 1) {
3830 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
3831 dpll |= (pixel_multiplier - 1) << SDVO_MULTIPLIER_SHIFT_HIRES;
3832 else if (HAS_PCH_SPLIT(dev))
3833 dpll |= (pixel_multiplier - 1) << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
3834 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003835 dpll |= DPLL_DVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08003836 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003837 if (is_dp)
3838 dpll |= DPLL_DVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08003839
3840 /* compute bitmask from p1 value */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003841 if (IS_PINEVIEW(dev))
3842 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003843 else {
Shaohua Li21778322009-02-23 15:19:16 +08003844 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003845 /* also FPA1 */
Eric Anholtbad720f2009-10-22 16:11:14 -07003846 if (HAS_PCH_SPLIT(dev))
Zhenyu Wang2c072452009-06-05 15:38:42 +08003847 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Jesse Barnes652c3932009-08-17 13:31:43 -07003848 if (IS_G4X(dev) && has_reduced_clock)
3849 dpll |= (1 << (reduced_clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003850 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003851 switch (clock.p2) {
3852 case 5:
3853 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
3854 break;
3855 case 7:
3856 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
3857 break;
3858 case 10:
3859 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
3860 break;
3861 case 14:
3862 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
3863 break;
3864 }
Eric Anholtbad720f2009-10-22 16:11:14 -07003865 if (IS_I965G(dev) && !HAS_PCH_SPLIT(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08003866 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
3867 } else {
3868 if (is_lvds) {
3869 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
3870 } else {
3871 if (clock.p1 == 2)
3872 dpll |= PLL_P1_DIVIDE_BY_TWO;
3873 else
3874 dpll |= (clock.p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
3875 if (clock.p2 == 4)
3876 dpll |= PLL_P2_DIVIDE_BY_4;
3877 }
3878 }
3879
Kristian Høgsberg43565a02009-02-13 20:56:52 -05003880 if (is_sdvo && is_tv)
3881 dpll |= PLL_REF_INPUT_TVCLKINBC;
3882 else if (is_tv)
Jesse Barnes79e53942008-11-07 14:24:08 -08003883 /* XXX: just matching BIOS for now */
Kristian Høgsberg43565a02009-02-13 20:56:52 -05003884 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
Jesse Barnes79e53942008-11-07 14:24:08 -08003885 dpll |= 3;
Eric Anholtc751ce42010-03-25 11:48:48 -07003886 else if (is_lvds && dev_priv->lvds_use_ssc && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05003887 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08003888 else
3889 dpll |= PLL_REF_INPUT_DREFCLK;
3890
3891 /* setup pipeconf */
Chris Wilson5eddb702010-09-11 13:48:45 +01003892 pipeconf = I915_READ(PIPECONF(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08003893
3894 /* Set up the display plane register */
3895 dspcntr = DISPPLANE_GAMMA_ENABLE;
3896
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003897 /* Ironlake's plane is forced to pipe, bit 24 is to
Zhenyu Wang2c072452009-06-05 15:38:42 +08003898 enable color space conversion */
Eric Anholtbad720f2009-10-22 16:11:14 -07003899 if (!HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08003900 if (pipe == 0)
Jesse Barnes80824002009-09-10 15:28:06 -07003901 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003902 else
3903 dspcntr |= DISPPLANE_SEL_PIPE_B;
3904 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003905
3906 if (pipe == 0 && !IS_I965G(dev)) {
3907 /* Enable pixel doubling when the dot clock is > 90% of the (display)
3908 * core speed.
3909 *
3910 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
3911 * pipe == 0 check?
3912 */
Jesse Barnese70236a2009-09-21 10:42:27 -07003913 if (mode->clock >
3914 dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
Chris Wilson5eddb702010-09-11 13:48:45 +01003915 pipeconf |= PIPECONF_DOUBLE_WIDE;
Jesse Barnes79e53942008-11-07 14:24:08 -08003916 else
Chris Wilson5eddb702010-09-11 13:48:45 +01003917 pipeconf &= ~PIPECONF_DOUBLE_WIDE;
Jesse Barnes79e53942008-11-07 14:24:08 -08003918 }
3919
Linus Torvalds8d86dc62010-06-08 20:16:28 -07003920 dspcntr |= DISPLAY_PLANE_ENABLE;
Chris Wilson5eddb702010-09-11 13:48:45 +01003921 pipeconf |= PIPECONF_ENABLE;
Linus Torvalds8d86dc62010-06-08 20:16:28 -07003922 dpll |= DPLL_VCO_ENABLE;
3923
Jesse Barnes79e53942008-11-07 14:24:08 -08003924 /* Disable the panel fitter if it was on our pipe */
Eric Anholtbad720f2009-10-22 16:11:14 -07003925 if (!HAS_PCH_SPLIT(dev) && intel_panel_fitter_pipe(dev) == pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08003926 I915_WRITE(PFIT_CONTROL, 0);
3927
Zhao Yakui28c97732009-10-09 11:39:41 +08003928 DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe == 0 ? 'A' : 'B');
Jesse Barnes79e53942008-11-07 14:24:08 -08003929 drm_mode_debug_printmodeline(mode);
3930
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003931 /* assign to Ironlake registers */
Eric Anholtbad720f2009-10-22 16:11:14 -07003932 if (HAS_PCH_SPLIT(dev)) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003933 fp_reg = PCH_FP0(pipe);
3934 dpll_reg = PCH_DPLL(pipe);
3935 } else {
3936 fp_reg = FP0(pipe);
3937 dpll_reg = DPLL(pipe);
Zhenyu Wang2c072452009-06-05 15:38:42 +08003938 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003939
Chris Wilson8e647a22010-08-22 10:54:23 +01003940 if (!has_edp_encoder) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003941 I915_WRITE(fp_reg, fp);
3942 I915_WRITE(dpll_reg, dpll & ~DPLL_VCO_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003943
3944 POSTING_READ(dpll_reg);
Jesse Barnes79e53942008-11-07 14:24:08 -08003945 udelay(150);
3946 }
3947
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08003948 /* enable transcoder DPLL */
3949 if (HAS_PCH_CPT(dev)) {
3950 temp = I915_READ(PCH_DPLL_SEL);
Chris Wilson5eddb702010-09-11 13:48:45 +01003951 if (pipe == 0)
3952 temp |= TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL;
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08003953 else
Chris Wilson5eddb702010-09-11 13:48:45 +01003954 temp |= TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL;
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08003955 I915_WRITE(PCH_DPLL_SEL, temp);
Chris Wilson5eddb702010-09-11 13:48:45 +01003956
3957 POSTING_READ(PCH_DPLL_SEL);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08003958 udelay(150);
3959 }
3960
Jesse Barnes79e53942008-11-07 14:24:08 -08003961 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
3962 * This is an exception to the general rule that mode_set doesn't turn
3963 * things on.
3964 */
3965 if (is_lvds) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003966 reg = LVDS;
Eric Anholtbad720f2009-10-22 16:11:14 -07003967 if (HAS_PCH_SPLIT(dev))
Chris Wilson5eddb702010-09-11 13:48:45 +01003968 reg = PCH_LVDS;
Zhenyu Wang541998a2009-06-05 15:38:44 +08003969
Chris Wilson5eddb702010-09-11 13:48:45 +01003970 temp = I915_READ(reg);
3971 temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
Zhenyu Wangb3b095b2010-04-07 16:15:56 +08003972 if (pipe == 1) {
3973 if (HAS_PCH_CPT(dev))
Chris Wilson5eddb702010-09-11 13:48:45 +01003974 temp |= PORT_TRANS_B_SEL_CPT;
Zhenyu Wangb3b095b2010-04-07 16:15:56 +08003975 else
Chris Wilson5eddb702010-09-11 13:48:45 +01003976 temp |= LVDS_PIPEB_SELECT;
Zhenyu Wangb3b095b2010-04-07 16:15:56 +08003977 } else {
3978 if (HAS_PCH_CPT(dev))
Chris Wilson5eddb702010-09-11 13:48:45 +01003979 temp &= ~PORT_TRANS_SEL_MASK;
Zhenyu Wangb3b095b2010-04-07 16:15:56 +08003980 else
Chris Wilson5eddb702010-09-11 13:48:45 +01003981 temp &= ~LVDS_PIPEB_SELECT;
Zhenyu Wangb3b095b2010-04-07 16:15:56 +08003982 }
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08003983 /* set the corresponsding LVDS_BORDER bit */
Chris Wilson5eddb702010-09-11 13:48:45 +01003984 temp |= dev_priv->lvds_border_bits;
Jesse Barnes79e53942008-11-07 14:24:08 -08003985 /* Set the B0-B3 data pairs corresponding to whether we're going to
3986 * set the DPLLs for dual-channel mode or not.
3987 */
3988 if (clock.p2 == 7)
Chris Wilson5eddb702010-09-11 13:48:45 +01003989 temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
Jesse Barnes79e53942008-11-07 14:24:08 -08003990 else
Chris Wilson5eddb702010-09-11 13:48:45 +01003991 temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
Jesse Barnes79e53942008-11-07 14:24:08 -08003992
3993 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
3994 * appropriately here, but we need to look more thoroughly into how
3995 * panels behave in the two modes.
3996 */
Jesse Barnes434ed092010-09-07 14:48:06 -07003997 /* set the dithering flag on non-PCH LVDS as needed */
3998 if (IS_I965G(dev) && !HAS_PCH_SPLIT(dev)) {
3999 if (dev_priv->lvds_dither)
Chris Wilson5eddb702010-09-11 13:48:45 +01004000 temp |= LVDS_ENABLE_DITHER;
Jesse Barnes434ed092010-09-07 14:48:06 -07004001 else
Chris Wilson5eddb702010-09-11 13:48:45 +01004002 temp &= ~LVDS_ENABLE_DITHER;
Zhao Yakui898822c2010-01-04 16:29:30 +08004003 }
Chris Wilson5eddb702010-09-11 13:48:45 +01004004 I915_WRITE(reg, temp);
Jesse Barnes79e53942008-11-07 14:24:08 -08004005 }
Jesse Barnes434ed092010-09-07 14:48:06 -07004006
4007 /* set the dithering flag and clear for anything other than a panel. */
4008 if (HAS_PCH_SPLIT(dev)) {
4009 pipeconf &= ~PIPECONF_DITHER_EN;
4010 pipeconf &= ~PIPECONF_DITHER_TYPE_MASK;
4011 if (dev_priv->lvds_dither && (is_lvds || has_edp_encoder)) {
4012 pipeconf |= PIPECONF_DITHER_EN;
4013 pipeconf |= PIPECONF_DITHER_TYPE_ST1;
4014 }
4015 }
4016
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004017 if (is_dp)
4018 intel_dp_set_m_n(crtc, mode, adjusted_mode);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08004019 else if (HAS_PCH_SPLIT(dev)) {
4020 /* For non-DP output, clear any trans DP clock recovery setting.*/
4021 if (pipe == 0) {
4022 I915_WRITE(TRANSA_DATA_M1, 0);
4023 I915_WRITE(TRANSA_DATA_N1, 0);
4024 I915_WRITE(TRANSA_DP_LINK_M1, 0);
4025 I915_WRITE(TRANSA_DP_LINK_N1, 0);
4026 } else {
4027 I915_WRITE(TRANSB_DATA_M1, 0);
4028 I915_WRITE(TRANSB_DATA_N1, 0);
4029 I915_WRITE(TRANSB_DP_LINK_M1, 0);
4030 I915_WRITE(TRANSB_DP_LINK_N1, 0);
4031 }
4032 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004033
Chris Wilson8e647a22010-08-22 10:54:23 +01004034 if (!has_edp_encoder) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004035 I915_WRITE(fp_reg, fp);
Jesse Barnes79e53942008-11-07 14:24:08 -08004036 I915_WRITE(dpll_reg, dpll);
Chris Wilson5eddb702010-09-11 13:48:45 +01004037
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004038 /* Wait for the clocks to stabilize. */
Chris Wilson5eddb702010-09-11 13:48:45 +01004039 POSTING_READ(dpll_reg);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004040 udelay(150);
4041
Eric Anholtbad720f2009-10-22 16:11:14 -07004042 if (IS_I965G(dev) && !HAS_PCH_SPLIT(dev)) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004043 temp = 0;
Zhao Yakuibb66c512009-09-10 15:45:49 +08004044 if (is_sdvo) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004045 temp = intel_mode_get_pixel_multiplier(adjusted_mode);
4046 if (temp > 1)
4047 temp = (temp - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Chris Wilson6c9547f2010-08-25 10:05:17 +01004048 else
Chris Wilson5eddb702010-09-11 13:48:45 +01004049 temp = 0;
4050 }
4051 I915_WRITE(DPLL_MD(pipe), temp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004052 } else {
4053 /* write it again -- the BIOS does, after all */
4054 I915_WRITE(dpll_reg, dpll);
4055 }
Chris Wilson5eddb702010-09-11 13:48:45 +01004056
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004057 /* Wait for the clocks to stabilize. */
Chris Wilson5eddb702010-09-11 13:48:45 +01004058 POSTING_READ(dpll_reg);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004059 udelay(150);
Jesse Barnes79e53942008-11-07 14:24:08 -08004060 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004061
Chris Wilson5eddb702010-09-11 13:48:45 +01004062 intel_crtc->lowfreq_avail = false;
Jesse Barnes652c3932009-08-17 13:31:43 -07004063 if (is_lvds && has_reduced_clock && i915_powersave) {
4064 I915_WRITE(fp_reg + 4, fp2);
4065 intel_crtc->lowfreq_avail = true;
4066 if (HAS_PIPE_CXSR(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08004067 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004068 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
4069 }
4070 } else {
4071 I915_WRITE(fp_reg + 4, fp);
Jesse Barnes652c3932009-08-17 13:31:43 -07004072 if (HAS_PIPE_CXSR(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08004073 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004074 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
4075 }
4076 }
4077
Krzysztof Halasa734b4152010-05-25 18:41:46 +02004078 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
4079 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
4080 /* the chip adds 2 halflines automatically */
4081 adjusted_mode->crtc_vdisplay -= 1;
4082 adjusted_mode->crtc_vtotal -= 1;
4083 adjusted_mode->crtc_vblank_start -= 1;
4084 adjusted_mode->crtc_vblank_end -= 1;
4085 adjusted_mode->crtc_vsync_end -= 1;
4086 adjusted_mode->crtc_vsync_start -= 1;
4087 } else
4088 pipeconf &= ~PIPECONF_INTERLACE_W_FIELD_INDICATION; /* progressive */
4089
Chris Wilson5eddb702010-09-11 13:48:45 +01004090 I915_WRITE(HTOTAL(pipe),
4091 (adjusted_mode->crtc_hdisplay - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08004092 ((adjusted_mode->crtc_htotal - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01004093 I915_WRITE(HBLANK(pipe),
4094 (adjusted_mode->crtc_hblank_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08004095 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01004096 I915_WRITE(HSYNC(pipe),
4097 (adjusted_mode->crtc_hsync_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08004098 ((adjusted_mode->crtc_hsync_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01004099
4100 I915_WRITE(VTOTAL(pipe),
4101 (adjusted_mode->crtc_vdisplay - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08004102 ((adjusted_mode->crtc_vtotal - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01004103 I915_WRITE(VBLANK(pipe),
4104 (adjusted_mode->crtc_vblank_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08004105 ((adjusted_mode->crtc_vblank_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01004106 I915_WRITE(VSYNC(pipe),
4107 (adjusted_mode->crtc_vsync_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08004108 ((adjusted_mode->crtc_vsync_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01004109
4110 /* pipesrc and dspsize control the size that is scaled from,
4111 * which should always be the user's requested size.
Jesse Barnes79e53942008-11-07 14:24:08 -08004112 */
Eric Anholtbad720f2009-10-22 16:11:14 -07004113 if (!HAS_PCH_SPLIT(dev)) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004114 I915_WRITE(DSPSIZE(plane),
4115 ((mode->vdisplay - 1) << 16) |
4116 (mode->hdisplay - 1));
4117 I915_WRITE(DSPPOS(plane), 0);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004118 }
Chris Wilson5eddb702010-09-11 13:48:45 +01004119 I915_WRITE(PIPESRC(pipe),
4120 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
Zhenyu Wang2c072452009-06-05 15:38:42 +08004121
Eric Anholtbad720f2009-10-22 16:11:14 -07004122 if (HAS_PCH_SPLIT(dev)) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004123 I915_WRITE(PIPE_DATA_M1(pipe), TU_SIZE(m_n.tu) | m_n.gmch_m);
4124 I915_WRITE(PIPE_DATA_N1(pipe), m_n.gmch_n);
4125 I915_WRITE(PIPE_LINK_M1(pipe), m_n.link_m);
4126 I915_WRITE(PIPE_LINK_N1(pipe), m_n.link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004127
Chris Wilson8e647a22010-08-22 10:54:23 +01004128 if (has_edp_encoder) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004129 ironlake_set_pll_edp(crtc, adjusted_mode->clock);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004130 } else {
4131 /* enable FDI RX PLL too */
Chris Wilson5eddb702010-09-11 13:48:45 +01004132 reg = FDI_RX_CTL(pipe);
4133 temp = I915_READ(reg);
4134 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
4135
4136 POSTING_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08004137 udelay(200);
4138
4139 /* enable FDI TX PLL too */
Chris Wilson5eddb702010-09-11 13:48:45 +01004140 reg = FDI_TX_CTL(pipe);
4141 temp = I915_READ(reg);
4142 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08004143
4144 /* enable FDI RX PCDCLK */
Chris Wilson5eddb702010-09-11 13:48:45 +01004145 reg = FDI_RX_CTL(pipe);
4146 temp = I915_READ(reg);
4147 I915_WRITE(reg, temp | FDI_PCDCLK);
4148
4149 POSTING_READ(reg);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004150 udelay(200);
4151 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08004152 }
4153
Chris Wilson5eddb702010-09-11 13:48:45 +01004154 I915_WRITE(PIPECONF(pipe), pipeconf);
4155 POSTING_READ(PIPECONF(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08004156
Jesse Barnes9d0498a2010-08-18 13:20:54 -07004157 intel_wait_for_vblank(dev, pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08004158
Eric Anholtc2416fc2009-11-05 15:30:35 -08004159 if (IS_IRONLAKE(dev)) {
Zhenyu Wang553bd142009-09-02 10:57:52 +08004160 /* enable address swizzle for tiling buffer */
4161 temp = I915_READ(DISP_ARB_CTL);
4162 I915_WRITE(DISP_ARB_CTL, temp | DISP_TILE_SURFACE_SWIZZLING);
4163 }
4164
Chris Wilson5eddb702010-09-11 13:48:45 +01004165 I915_WRITE(DSPCNTR(plane), dspcntr);
Jesse Barnes79e53942008-11-07 14:24:08 -08004166
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004167 ret = intel_pipe_set_base(crtc, x, y, old_fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004168
4169 intel_update_watermarks(dev);
4170
Jesse Barnes79e53942008-11-07 14:24:08 -08004171 drm_vblank_post_modeset(dev, pipe);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004172
Chris Wilson1f803ee2009-06-06 09:45:59 +01004173 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004174}
4175
4176/** Loads the palette/gamma unit for the CRTC with the prepared values */
4177void intel_crtc_load_lut(struct drm_crtc *crtc)
4178{
4179 struct drm_device *dev = crtc->dev;
4180 struct drm_i915_private *dev_priv = dev->dev_private;
4181 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4182 int palreg = (intel_crtc->pipe == 0) ? PALETTE_A : PALETTE_B;
4183 int i;
4184
4185 /* The clocks have to be on to load the palette. */
4186 if (!crtc->enabled)
4187 return;
4188
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004189 /* use legacy palette for Ironlake */
Eric Anholtbad720f2009-10-22 16:11:14 -07004190 if (HAS_PCH_SPLIT(dev))
Zhenyu Wang2c072452009-06-05 15:38:42 +08004191 palreg = (intel_crtc->pipe == 0) ? LGC_PALETTE_A :
4192 LGC_PALETTE_B;
4193
Jesse Barnes79e53942008-11-07 14:24:08 -08004194 for (i = 0; i < 256; i++) {
4195 I915_WRITE(palreg + 4 * i,
4196 (intel_crtc->lut_r[i] << 16) |
4197 (intel_crtc->lut_g[i] << 8) |
4198 intel_crtc->lut_b[i]);
4199 }
4200}
4201
Chris Wilson560b85b2010-08-07 11:01:38 +01004202static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
4203{
4204 struct drm_device *dev = crtc->dev;
4205 struct drm_i915_private *dev_priv = dev->dev_private;
4206 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4207 bool visible = base != 0;
4208 u32 cntl;
4209
4210 if (intel_crtc->cursor_visible == visible)
4211 return;
4212
4213 cntl = I915_READ(CURACNTR);
4214 if (visible) {
4215 /* On these chipsets we can only modify the base whilst
4216 * the cursor is disabled.
4217 */
4218 I915_WRITE(CURABASE, base);
4219
4220 cntl &= ~(CURSOR_FORMAT_MASK);
4221 /* XXX width must be 64, stride 256 => 0x00 << 28 */
4222 cntl |= CURSOR_ENABLE |
4223 CURSOR_GAMMA_ENABLE |
4224 CURSOR_FORMAT_ARGB;
4225 } else
4226 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
4227 I915_WRITE(CURACNTR, cntl);
4228
4229 intel_crtc->cursor_visible = visible;
4230}
4231
4232static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
4233{
4234 struct drm_device *dev = crtc->dev;
4235 struct drm_i915_private *dev_priv = dev->dev_private;
4236 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4237 int pipe = intel_crtc->pipe;
4238 bool visible = base != 0;
4239
4240 if (intel_crtc->cursor_visible != visible) {
4241 uint32_t cntl = I915_READ(pipe == 0 ? CURACNTR : CURBCNTR);
4242 if (base) {
4243 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
4244 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
4245 cntl |= pipe << 28; /* Connect to correct pipe */
4246 } else {
4247 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
4248 cntl |= CURSOR_MODE_DISABLE;
4249 }
4250 I915_WRITE(pipe == 0 ? CURACNTR : CURBCNTR, cntl);
4251
4252 intel_crtc->cursor_visible = visible;
4253 }
4254 /* and commit changes on next vblank */
4255 I915_WRITE(pipe == 0 ? CURABASE : CURBBASE, base);
4256}
4257
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004258/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
4259static void intel_crtc_update_cursor(struct drm_crtc *crtc)
4260{
4261 struct drm_device *dev = crtc->dev;
4262 struct drm_i915_private *dev_priv = dev->dev_private;
4263 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4264 int pipe = intel_crtc->pipe;
4265 int x = intel_crtc->cursor_x;
4266 int y = intel_crtc->cursor_y;
Chris Wilson560b85b2010-08-07 11:01:38 +01004267 u32 base, pos;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004268 bool visible;
4269
4270 pos = 0;
4271
Chris Wilson87f8ebf2010-08-04 12:24:42 +01004272 if (intel_crtc->cursor_on && crtc->fb) {
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004273 base = intel_crtc->cursor_addr;
4274 if (x > (int) crtc->fb->width)
4275 base = 0;
4276
4277 if (y > (int) crtc->fb->height)
4278 base = 0;
4279 } else
4280 base = 0;
4281
4282 if (x < 0) {
4283 if (x + intel_crtc->cursor_width < 0)
4284 base = 0;
4285
4286 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
4287 x = -x;
4288 }
4289 pos |= x << CURSOR_X_SHIFT;
4290
4291 if (y < 0) {
4292 if (y + intel_crtc->cursor_height < 0)
4293 base = 0;
4294
4295 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
4296 y = -y;
4297 }
4298 pos |= y << CURSOR_Y_SHIFT;
4299
4300 visible = base != 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01004301 if (!visible && !intel_crtc->cursor_visible)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004302 return;
4303
4304 I915_WRITE(pipe == 0 ? CURAPOS : CURBPOS, pos);
Chris Wilson560b85b2010-08-07 11:01:38 +01004305 if (IS_845G(dev) || IS_I865G(dev))
4306 i845_update_cursor(crtc, base);
4307 else
4308 i9xx_update_cursor(crtc, base);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004309
4310 if (visible)
4311 intel_mark_busy(dev, to_intel_framebuffer(crtc->fb)->obj);
4312}
4313
Jesse Barnes79e53942008-11-07 14:24:08 -08004314static int intel_crtc_cursor_set(struct drm_crtc *crtc,
4315 struct drm_file *file_priv,
4316 uint32_t handle,
4317 uint32_t width, uint32_t height)
4318{
4319 struct drm_device *dev = crtc->dev;
4320 struct drm_i915_private *dev_priv = dev->dev_private;
4321 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4322 struct drm_gem_object *bo;
4323 struct drm_i915_gem_object *obj_priv;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004324 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004325 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004326
Zhao Yakui28c97732009-10-09 11:39:41 +08004327 DRM_DEBUG_KMS("\n");
Jesse Barnes79e53942008-11-07 14:24:08 -08004328
4329 /* if we want to turn off the cursor ignore width and height */
4330 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08004331 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004332 addr = 0;
4333 bo = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10004334 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004335 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08004336 }
4337
4338 /* Currently we only support 64x64 cursors */
4339 if (width != 64 || height != 64) {
4340 DRM_ERROR("we currently only support 64x64 cursors\n");
4341 return -EINVAL;
4342 }
4343
4344 bo = drm_gem_object_lookup(dev, file_priv, handle);
4345 if (!bo)
4346 return -ENOENT;
4347
Daniel Vetter23010e42010-03-08 13:35:02 +01004348 obj_priv = to_intel_bo(bo);
Jesse Barnes79e53942008-11-07 14:24:08 -08004349
4350 if (bo->size < width * height * 4) {
4351 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10004352 ret = -ENOMEM;
4353 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08004354 }
4355
Dave Airlie71acb5e2008-12-30 20:31:46 +10004356 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05004357 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05004358 if (!dev_priv->info->cursor_needs_physical) {
Dave Airlie71acb5e2008-12-30 20:31:46 +10004359 ret = i915_gem_object_pin(bo, PAGE_SIZE);
4360 if (ret) {
4361 DRM_ERROR("failed to pin cursor bo\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05004362 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004363 }
Chris Wilsone7b526b2010-06-02 08:30:48 +01004364
4365 ret = i915_gem_object_set_to_gtt_domain(bo, 0);
4366 if (ret) {
4367 DRM_ERROR("failed to move cursor bo into the GTT\n");
4368 goto fail_unpin;
4369 }
4370
Jesse Barnes79e53942008-11-07 14:24:08 -08004371 addr = obj_priv->gtt_offset;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004372 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004373 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004374 ret = i915_gem_attach_phys_object(dev, bo,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004375 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
4376 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004377 if (ret) {
4378 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05004379 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004380 }
4381 addr = obj_priv->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004382 }
4383
Jesse Barnes14b60392009-05-20 16:47:08 -04004384 if (!IS_I9XX(dev))
4385 I915_WRITE(CURSIZE, (height << 12) | width);
4386
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004387 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004388 if (intel_crtc->cursor_bo) {
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05004389 if (dev_priv->info->cursor_needs_physical) {
Dave Airlie71acb5e2008-12-30 20:31:46 +10004390 if (intel_crtc->cursor_bo != bo)
4391 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
4392 } else
4393 i915_gem_object_unpin(intel_crtc->cursor_bo);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004394 drm_gem_object_unreference(intel_crtc->cursor_bo);
4395 }
Jesse Barnes80824002009-09-10 15:28:06 -07004396
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05004397 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004398
4399 intel_crtc->cursor_addr = addr;
4400 intel_crtc->cursor_bo = bo;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004401 intel_crtc->cursor_width = width;
4402 intel_crtc->cursor_height = height;
4403
4404 intel_crtc_update_cursor(crtc);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004405
Jesse Barnes79e53942008-11-07 14:24:08 -08004406 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01004407fail_unpin:
4408 i915_gem_object_unpin(bo);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05004409fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10004410 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00004411fail:
4412 drm_gem_object_unreference_unlocked(bo);
Dave Airlie34b8686e2009-01-15 14:03:07 +10004413 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004414}
4415
4416static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
4417{
Jesse Barnes79e53942008-11-07 14:24:08 -08004418 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08004419
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004420 intel_crtc->cursor_x = x;
4421 intel_crtc->cursor_y = y;
Jesse Barnes652c3932009-08-17 13:31:43 -07004422
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004423 intel_crtc_update_cursor(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08004424
4425 return 0;
4426}
4427
4428/** Sets the color ramps on behalf of RandR */
4429void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
4430 u16 blue, int regno)
4431{
4432 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4433
4434 intel_crtc->lut_r[regno] = red >> 8;
4435 intel_crtc->lut_g[regno] = green >> 8;
4436 intel_crtc->lut_b[regno] = blue >> 8;
4437}
4438
Dave Airlieb8c00ac2009-10-06 13:54:01 +10004439void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
4440 u16 *blue, int regno)
4441{
4442 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4443
4444 *red = intel_crtc->lut_r[regno] << 8;
4445 *green = intel_crtc->lut_g[regno] << 8;
4446 *blue = intel_crtc->lut_b[regno] << 8;
4447}
4448
Jesse Barnes79e53942008-11-07 14:24:08 -08004449static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01004450 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08004451{
James Simmons72034252010-08-03 01:33:19 +01004452 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08004453 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08004454
James Simmons72034252010-08-03 01:33:19 +01004455 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004456 intel_crtc->lut_r[i] = red[i] >> 8;
4457 intel_crtc->lut_g[i] = green[i] >> 8;
4458 intel_crtc->lut_b[i] = blue[i] >> 8;
4459 }
4460
4461 intel_crtc_load_lut(crtc);
4462}
4463
4464/**
4465 * Get a pipe with a simple mode set on it for doing load-based monitor
4466 * detection.
4467 *
4468 * It will be up to the load-detect code to adjust the pipe as appropriate for
Eric Anholtc751ce42010-03-25 11:48:48 -07004469 * its requirements. The pipe will be connected to no other encoders.
Jesse Barnes79e53942008-11-07 14:24:08 -08004470 *
Eric Anholtc751ce42010-03-25 11:48:48 -07004471 * Currently this code will only succeed if there is a pipe with no encoders
Jesse Barnes79e53942008-11-07 14:24:08 -08004472 * configured for it. In the future, it could choose to temporarily disable
4473 * some outputs to free up a pipe for its use.
4474 *
4475 * \return crtc, or NULL if no pipes are available.
4476 */
4477
4478/* VESA 640x480x72Hz mode to set on the pipe */
4479static struct drm_display_mode load_detect_mode = {
4480 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
4481 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
4482};
4483
Eric Anholt21d40d32010-03-25 11:11:14 -07004484struct drm_crtc *intel_get_load_detect_pipe(struct intel_encoder *intel_encoder,
Zhenyu Wangc1c43972010-03-30 14:39:30 +08004485 struct drm_connector *connector,
Jesse Barnes79e53942008-11-07 14:24:08 -08004486 struct drm_display_mode *mode,
4487 int *dpms_mode)
4488{
4489 struct intel_crtc *intel_crtc;
4490 struct drm_crtc *possible_crtc;
4491 struct drm_crtc *supported_crtc =NULL;
Chris Wilson4ef69c72010-09-09 15:14:28 +01004492 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08004493 struct drm_crtc *crtc = NULL;
4494 struct drm_device *dev = encoder->dev;
4495 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
4496 struct drm_crtc_helper_funcs *crtc_funcs;
4497 int i = -1;
4498
4499 /*
4500 * Algorithm gets a little messy:
4501 * - if the connector already has an assigned crtc, use it (but make
4502 * sure it's on first)
4503 * - try to find the first unused crtc that can drive this connector,
4504 * and use that if we find one
4505 * - if there are no unused crtcs available, try to use the first
4506 * one we found that supports the connector
4507 */
4508
4509 /* See if we already have a CRTC for this connector */
4510 if (encoder->crtc) {
4511 crtc = encoder->crtc;
4512 /* Make sure the crtc and connector are running */
4513 intel_crtc = to_intel_crtc(crtc);
4514 *dpms_mode = intel_crtc->dpms_mode;
4515 if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
4516 crtc_funcs = crtc->helper_private;
4517 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
4518 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
4519 }
4520 return crtc;
4521 }
4522
4523 /* Find an unused one (if possible) */
4524 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
4525 i++;
4526 if (!(encoder->possible_crtcs & (1 << i)))
4527 continue;
4528 if (!possible_crtc->enabled) {
4529 crtc = possible_crtc;
4530 break;
4531 }
4532 if (!supported_crtc)
4533 supported_crtc = possible_crtc;
4534 }
4535
4536 /*
4537 * If we didn't find an unused CRTC, don't use any.
4538 */
4539 if (!crtc) {
4540 return NULL;
4541 }
4542
4543 encoder->crtc = crtc;
Zhenyu Wangc1c43972010-03-30 14:39:30 +08004544 connector->encoder = encoder;
Eric Anholt21d40d32010-03-25 11:11:14 -07004545 intel_encoder->load_detect_temp = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08004546
4547 intel_crtc = to_intel_crtc(crtc);
4548 *dpms_mode = intel_crtc->dpms_mode;
4549
4550 if (!crtc->enabled) {
4551 if (!mode)
4552 mode = &load_detect_mode;
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05004553 drm_crtc_helper_set_mode(crtc, mode, 0, 0, crtc->fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08004554 } else {
4555 if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
4556 crtc_funcs = crtc->helper_private;
4557 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
4558 }
4559
4560 /* Add this connector to the crtc */
4561 encoder_funcs->mode_set(encoder, &crtc->mode, &crtc->mode);
4562 encoder_funcs->commit(encoder);
4563 }
4564 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07004565 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08004566
4567 return crtc;
4568}
4569
Zhenyu Wangc1c43972010-03-30 14:39:30 +08004570void intel_release_load_detect_pipe(struct intel_encoder *intel_encoder,
4571 struct drm_connector *connector, int dpms_mode)
Jesse Barnes79e53942008-11-07 14:24:08 -08004572{
Chris Wilson4ef69c72010-09-09 15:14:28 +01004573 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08004574 struct drm_device *dev = encoder->dev;
4575 struct drm_crtc *crtc = encoder->crtc;
4576 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
4577 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
4578
Eric Anholt21d40d32010-03-25 11:11:14 -07004579 if (intel_encoder->load_detect_temp) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004580 encoder->crtc = NULL;
Zhenyu Wangc1c43972010-03-30 14:39:30 +08004581 connector->encoder = NULL;
Eric Anholt21d40d32010-03-25 11:11:14 -07004582 intel_encoder->load_detect_temp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08004583 crtc->enabled = drm_helper_crtc_in_use(crtc);
4584 drm_helper_disable_unused_functions(dev);
4585 }
4586
Eric Anholtc751ce42010-03-25 11:48:48 -07004587 /* Switch crtc and encoder back off if necessary */
Jesse Barnes79e53942008-11-07 14:24:08 -08004588 if (crtc->enabled && dpms_mode != DRM_MODE_DPMS_ON) {
4589 if (encoder->crtc == crtc)
4590 encoder_funcs->dpms(encoder, dpms_mode);
4591 crtc_funcs->dpms(crtc, dpms_mode);
4592 }
4593}
4594
4595/* Returns the clock of the currently programmed mode of the given pipe. */
4596static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
4597{
4598 struct drm_i915_private *dev_priv = dev->dev_private;
4599 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4600 int pipe = intel_crtc->pipe;
4601 u32 dpll = I915_READ((pipe == 0) ? DPLL_A : DPLL_B);
4602 u32 fp;
4603 intel_clock_t clock;
4604
4605 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
4606 fp = I915_READ((pipe == 0) ? FPA0 : FPB0);
4607 else
4608 fp = I915_READ((pipe == 0) ? FPA1 : FPB1);
4609
4610 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004611 if (IS_PINEVIEW(dev)) {
4612 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
4613 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08004614 } else {
4615 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
4616 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
4617 }
4618
Jesse Barnes79e53942008-11-07 14:24:08 -08004619 if (IS_I9XX(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004620 if (IS_PINEVIEW(dev))
4621 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
4622 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08004623 else
4624 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08004625 DPLL_FPA01_P1_POST_DIV_SHIFT);
4626
4627 switch (dpll & DPLL_MODE_MASK) {
4628 case DPLLB_MODE_DAC_SERIAL:
4629 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
4630 5 : 10;
4631 break;
4632 case DPLLB_MODE_LVDS:
4633 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
4634 7 : 14;
4635 break;
4636 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08004637 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08004638 "mode\n", (int)(dpll & DPLL_MODE_MASK));
4639 return 0;
4640 }
4641
4642 /* XXX: Handle the 100Mhz refclk */
Shaohua Li21778322009-02-23 15:19:16 +08004643 intel_clock(dev, 96000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004644 } else {
4645 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
4646
4647 if (is_lvds) {
4648 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
4649 DPLL_FPA01_P1_POST_DIV_SHIFT);
4650 clock.p2 = 14;
4651
4652 if ((dpll & PLL_REF_INPUT_MASK) ==
4653 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
4654 /* XXX: might not be 66MHz */
Shaohua Li21778322009-02-23 15:19:16 +08004655 intel_clock(dev, 66000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004656 } else
Shaohua Li21778322009-02-23 15:19:16 +08004657 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004658 } else {
4659 if (dpll & PLL_P1_DIVIDE_BY_TWO)
4660 clock.p1 = 2;
4661 else {
4662 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
4663 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
4664 }
4665 if (dpll & PLL_P2_DIVIDE_BY_4)
4666 clock.p2 = 4;
4667 else
4668 clock.p2 = 2;
4669
Shaohua Li21778322009-02-23 15:19:16 +08004670 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004671 }
4672 }
4673
4674 /* XXX: It would be nice to validate the clocks, but we can't reuse
4675 * i830PllIsValid() because it relies on the xf86_config connector
4676 * configuration being accurate, which it isn't necessarily.
4677 */
4678
4679 return clock.dot;
4680}
4681
4682/** Returns the currently programmed mode of the given pipe. */
4683struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
4684 struct drm_crtc *crtc)
4685{
4686 struct drm_i915_private *dev_priv = dev->dev_private;
4687 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4688 int pipe = intel_crtc->pipe;
4689 struct drm_display_mode *mode;
4690 int htot = I915_READ((pipe == 0) ? HTOTAL_A : HTOTAL_B);
4691 int hsync = I915_READ((pipe == 0) ? HSYNC_A : HSYNC_B);
4692 int vtot = I915_READ((pipe == 0) ? VTOTAL_A : VTOTAL_B);
4693 int vsync = I915_READ((pipe == 0) ? VSYNC_A : VSYNC_B);
4694
4695 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
4696 if (!mode)
4697 return NULL;
4698
4699 mode->clock = intel_crtc_clock_get(dev, crtc);
4700 mode->hdisplay = (htot & 0xffff) + 1;
4701 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
4702 mode->hsync_start = (hsync & 0xffff) + 1;
4703 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
4704 mode->vdisplay = (vtot & 0xffff) + 1;
4705 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
4706 mode->vsync_start = (vsync & 0xffff) + 1;
4707 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
4708
4709 drm_mode_set_name(mode);
4710 drm_mode_set_crtcinfo(mode, 0);
4711
4712 return mode;
4713}
4714
Jesse Barnes652c3932009-08-17 13:31:43 -07004715#define GPU_IDLE_TIMEOUT 500 /* ms */
4716
4717/* When this timer fires, we've been idle for awhile */
4718static void intel_gpu_idle_timer(unsigned long arg)
4719{
4720 struct drm_device *dev = (struct drm_device *)arg;
4721 drm_i915_private_t *dev_priv = dev->dev_private;
4722
Zhao Yakui44d98a62009-10-09 11:39:40 +08004723 DRM_DEBUG_DRIVER("idle timer fired, downclocking\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004724
4725 dev_priv->busy = false;
4726
Eric Anholt01dfba92009-09-06 15:18:53 -07004727 queue_work(dev_priv->wq, &dev_priv->idle_work);
Jesse Barnes652c3932009-08-17 13:31:43 -07004728}
4729
Jesse Barnes652c3932009-08-17 13:31:43 -07004730#define CRTC_IDLE_TIMEOUT 1000 /* ms */
4731
4732static void intel_crtc_idle_timer(unsigned long arg)
4733{
4734 struct intel_crtc *intel_crtc = (struct intel_crtc *)arg;
4735 struct drm_crtc *crtc = &intel_crtc->base;
4736 drm_i915_private_t *dev_priv = crtc->dev->dev_private;
4737
Zhao Yakui44d98a62009-10-09 11:39:40 +08004738 DRM_DEBUG_DRIVER("idle timer fired, downclocking\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004739
4740 intel_crtc->busy = false;
4741
Eric Anholt01dfba92009-09-06 15:18:53 -07004742 queue_work(dev_priv->wq, &dev_priv->idle_work);
Jesse Barnes652c3932009-08-17 13:31:43 -07004743}
4744
Daniel Vetter3dec0092010-08-20 21:40:52 +02004745static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07004746{
4747 struct drm_device *dev = crtc->dev;
4748 drm_i915_private_t *dev_priv = dev->dev_private;
4749 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4750 int pipe = intel_crtc->pipe;
4751 int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
4752 int dpll = I915_READ(dpll_reg);
4753
Eric Anholtbad720f2009-10-22 16:11:14 -07004754 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07004755 return;
4756
4757 if (!dev_priv->lvds_downclock_avail)
4758 return;
4759
4760 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08004761 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004762
4763 /* Unlock panel regs */
Jesse Barnes4a655f02010-07-22 13:18:18 -07004764 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) |
4765 PANEL_UNLOCK_REGS);
Jesse Barnes652c3932009-08-17 13:31:43 -07004766
4767 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
4768 I915_WRITE(dpll_reg, dpll);
4769 dpll = I915_READ(dpll_reg);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07004770 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07004771 dpll = I915_READ(dpll_reg);
4772 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08004773 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004774
4775 /* ...and lock them again */
4776 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
4777 }
4778
4779 /* Schedule downclock */
Daniel Vetter3dec0092010-08-20 21:40:52 +02004780 mod_timer(&intel_crtc->idle_timer, jiffies +
4781 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
Jesse Barnes652c3932009-08-17 13:31:43 -07004782}
4783
4784static void intel_decrease_pllclock(struct drm_crtc *crtc)
4785{
4786 struct drm_device *dev = crtc->dev;
4787 drm_i915_private_t *dev_priv = dev->dev_private;
4788 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4789 int pipe = intel_crtc->pipe;
4790 int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
4791 int dpll = I915_READ(dpll_reg);
4792
Eric Anholtbad720f2009-10-22 16:11:14 -07004793 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07004794 return;
4795
4796 if (!dev_priv->lvds_downclock_avail)
4797 return;
4798
4799 /*
4800 * Since this is called by a timer, we should never get here in
4801 * the manual case.
4802 */
4803 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08004804 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004805
4806 /* Unlock panel regs */
Jesse Barnes4a655f02010-07-22 13:18:18 -07004807 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) |
4808 PANEL_UNLOCK_REGS);
Jesse Barnes652c3932009-08-17 13:31:43 -07004809
4810 dpll |= DISPLAY_RATE_SELECT_FPA1;
4811 I915_WRITE(dpll_reg, dpll);
4812 dpll = I915_READ(dpll_reg);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07004813 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07004814 dpll = I915_READ(dpll_reg);
4815 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08004816 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004817
4818 /* ...and lock them again */
4819 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
4820 }
4821
4822}
4823
4824/**
4825 * intel_idle_update - adjust clocks for idleness
4826 * @work: work struct
4827 *
4828 * Either the GPU or display (or both) went idle. Check the busy status
4829 * here and adjust the CRTC and GPU clocks as necessary.
4830 */
4831static void intel_idle_update(struct work_struct *work)
4832{
4833 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
4834 idle_work);
4835 struct drm_device *dev = dev_priv->dev;
4836 struct drm_crtc *crtc;
4837 struct intel_crtc *intel_crtc;
Li Peng45ac22c2010-06-12 23:38:35 +08004838 int enabled = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07004839
4840 if (!i915_powersave)
4841 return;
4842
4843 mutex_lock(&dev->struct_mutex);
4844
Jesse Barnes7648fa92010-05-20 14:28:11 -07004845 i915_update_gfx_val(dev_priv);
4846
Jesse Barnes652c3932009-08-17 13:31:43 -07004847 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
4848 /* Skip inactive CRTCs */
4849 if (!crtc->fb)
4850 continue;
4851
Li Peng45ac22c2010-06-12 23:38:35 +08004852 enabled++;
Jesse Barnes652c3932009-08-17 13:31:43 -07004853 intel_crtc = to_intel_crtc(crtc);
4854 if (!intel_crtc->busy)
4855 intel_decrease_pllclock(crtc);
4856 }
4857
Li Peng45ac22c2010-06-12 23:38:35 +08004858 if ((enabled == 1) && (IS_I945G(dev) || IS_I945GM(dev))) {
4859 DRM_DEBUG_DRIVER("enable memory self refresh on 945\n");
4860 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN_MASK | FW_BLC_SELF_EN);
4861 }
4862
Jesse Barnes652c3932009-08-17 13:31:43 -07004863 mutex_unlock(&dev->struct_mutex);
4864}
4865
4866/**
4867 * intel_mark_busy - mark the GPU and possibly the display busy
4868 * @dev: drm device
4869 * @obj: object we're operating on
4870 *
4871 * Callers can use this function to indicate that the GPU is busy processing
4872 * commands. If @obj matches one of the CRTC objects (i.e. it's a scanout
4873 * buffer), we'll also mark the display as busy, so we know to increase its
4874 * clock frequency.
4875 */
4876void intel_mark_busy(struct drm_device *dev, struct drm_gem_object *obj)
4877{
4878 drm_i915_private_t *dev_priv = dev->dev_private;
4879 struct drm_crtc *crtc = NULL;
4880 struct intel_framebuffer *intel_fb;
4881 struct intel_crtc *intel_crtc;
4882
Zhenyu Wang5e17ee72009-09-03 09:30:06 +08004883 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4884 return;
4885
Li Peng060e6452010-02-10 01:54:24 +08004886 if (!dev_priv->busy) {
4887 if (IS_I945G(dev) || IS_I945GM(dev)) {
4888 u32 fw_blc_self;
Li Pengee980b82010-01-27 19:01:11 +08004889
Li Peng060e6452010-02-10 01:54:24 +08004890 DRM_DEBUG_DRIVER("disable memory self refresh on 945\n");
4891 fw_blc_self = I915_READ(FW_BLC_SELF);
4892 fw_blc_self &= ~FW_BLC_SELF_EN;
4893 I915_WRITE(FW_BLC_SELF, fw_blc_self | FW_BLC_SELF_EN_MASK);
4894 }
Chris Wilson28cf7982009-11-30 01:08:56 +00004895 dev_priv->busy = true;
Li Peng060e6452010-02-10 01:54:24 +08004896 } else
Chris Wilson28cf7982009-11-30 01:08:56 +00004897 mod_timer(&dev_priv->idle_timer, jiffies +
4898 msecs_to_jiffies(GPU_IDLE_TIMEOUT));
Jesse Barnes652c3932009-08-17 13:31:43 -07004899
4900 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
4901 if (!crtc->fb)
4902 continue;
4903
4904 intel_crtc = to_intel_crtc(crtc);
4905 intel_fb = to_intel_framebuffer(crtc->fb);
4906 if (intel_fb->obj == obj) {
4907 if (!intel_crtc->busy) {
Li Peng060e6452010-02-10 01:54:24 +08004908 if (IS_I945G(dev) || IS_I945GM(dev)) {
4909 u32 fw_blc_self;
4910
4911 DRM_DEBUG_DRIVER("disable memory self refresh on 945\n");
4912 fw_blc_self = I915_READ(FW_BLC_SELF);
4913 fw_blc_self &= ~FW_BLC_SELF_EN;
4914 I915_WRITE(FW_BLC_SELF, fw_blc_self | FW_BLC_SELF_EN_MASK);
4915 }
Jesse Barnes652c3932009-08-17 13:31:43 -07004916 /* Non-busy -> busy, upclock */
Daniel Vetter3dec0092010-08-20 21:40:52 +02004917 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07004918 intel_crtc->busy = true;
4919 } else {
4920 /* Busy -> busy, put off timer */
4921 mod_timer(&intel_crtc->idle_timer, jiffies +
4922 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
4923 }
4924 }
4925 }
4926}
4927
Jesse Barnes79e53942008-11-07 14:24:08 -08004928static void intel_crtc_destroy(struct drm_crtc *crtc)
4929{
4930 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02004931 struct drm_device *dev = crtc->dev;
4932 struct intel_unpin_work *work;
4933 unsigned long flags;
4934
4935 spin_lock_irqsave(&dev->event_lock, flags);
4936 work = intel_crtc->unpin_work;
4937 intel_crtc->unpin_work = NULL;
4938 spin_unlock_irqrestore(&dev->event_lock, flags);
4939
4940 if (work) {
4941 cancel_work_sync(&work->work);
4942 kfree(work);
4943 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004944
4945 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02004946
Jesse Barnes79e53942008-11-07 14:24:08 -08004947 kfree(intel_crtc);
4948}
4949
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004950static void intel_unpin_work_fn(struct work_struct *__work)
4951{
4952 struct intel_unpin_work *work =
4953 container_of(__work, struct intel_unpin_work, work);
4954
4955 mutex_lock(&work->dev->struct_mutex);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08004956 i915_gem_object_unpin(work->old_fb_obj);
Jesse Barnes75dfca80a2010-02-10 15:09:44 -08004957 drm_gem_object_unreference(work->pending_flip_obj);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08004958 drm_gem_object_unreference(work->old_fb_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004959 mutex_unlock(&work->dev->struct_mutex);
4960 kfree(work);
4961}
4962
Jesse Barnes1afe3e92010-03-26 10:35:20 -07004963static void do_intel_finish_page_flip(struct drm_device *dev,
4964 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004965{
4966 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004967 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4968 struct intel_unpin_work *work;
4969 struct drm_i915_gem_object *obj_priv;
4970 struct drm_pending_vblank_event *e;
4971 struct timeval now;
4972 unsigned long flags;
4973
4974 /* Ignore early vblank irqs */
4975 if (intel_crtc == NULL)
4976 return;
4977
4978 spin_lock_irqsave(&dev->event_lock, flags);
4979 work = intel_crtc->unpin_work;
4980 if (work == NULL || !work->pending) {
4981 spin_unlock_irqrestore(&dev->event_lock, flags);
4982 return;
4983 }
4984
4985 intel_crtc->unpin_work = NULL;
4986 drm_vblank_put(dev, intel_crtc->pipe);
4987
4988 if (work->event) {
4989 e = work->event;
4990 do_gettimeofday(&now);
4991 e->event.sequence = drm_vblank_count(dev, intel_crtc->pipe);
4992 e->event.tv_sec = now.tv_sec;
4993 e->event.tv_usec = now.tv_usec;
4994 list_add_tail(&e->base.link,
4995 &e->base.file_priv->event_list);
4996 wake_up_interruptible(&e->base.file_priv->event_wait);
4997 }
4998
4999 spin_unlock_irqrestore(&dev->event_lock, flags);
5000
Daniel Vetter23010e42010-03-08 13:35:02 +01005001 obj_priv = to_intel_bo(work->pending_flip_obj);
Jesse Barnesde3f4402010-01-14 13:18:02 -08005002
5003 /* Initial scanout buffer will have a 0 pending flip count */
5004 if ((atomic_read(&obj_priv->pending_flip) == 0) ||
5005 atomic_dec_and_test(&obj_priv->pending_flip))
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005006 DRM_WAKEUP(&dev_priv->pending_flip_queue);
5007 schedule_work(&work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07005008
5009 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005010}
5011
Jesse Barnes1afe3e92010-03-26 10:35:20 -07005012void intel_finish_page_flip(struct drm_device *dev, int pipe)
5013{
5014 drm_i915_private_t *dev_priv = dev->dev_private;
5015 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
5016
5017 do_intel_finish_page_flip(dev, crtc);
5018}
5019
5020void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
5021{
5022 drm_i915_private_t *dev_priv = dev->dev_private;
5023 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
5024
5025 do_intel_finish_page_flip(dev, crtc);
5026}
5027
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005028void intel_prepare_page_flip(struct drm_device *dev, int plane)
5029{
5030 drm_i915_private_t *dev_priv = dev->dev_private;
5031 struct intel_crtc *intel_crtc =
5032 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
5033 unsigned long flags;
5034
5035 spin_lock_irqsave(&dev->event_lock, flags);
Jesse Barnesde3f4402010-01-14 13:18:02 -08005036 if (intel_crtc->unpin_work) {
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01005037 if ((++intel_crtc->unpin_work->pending) > 1)
5038 DRM_ERROR("Prepared flip multiple times\n");
Jesse Barnesde3f4402010-01-14 13:18:02 -08005039 } else {
5040 DRM_DEBUG_DRIVER("preparing flip with no unpin work?\n");
5041 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005042 spin_unlock_irqrestore(&dev->event_lock, flags);
5043}
5044
5045static int intel_crtc_page_flip(struct drm_crtc *crtc,
5046 struct drm_framebuffer *fb,
5047 struct drm_pending_vblank_event *event)
5048{
5049 struct drm_device *dev = crtc->dev;
5050 struct drm_i915_private *dev_priv = dev->dev_private;
5051 struct intel_framebuffer *intel_fb;
5052 struct drm_i915_gem_object *obj_priv;
5053 struct drm_gem_object *obj;
5054 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5055 struct intel_unpin_work *work;
Jesse Barnesbe9a3db2010-07-23 12:03:37 -07005056 unsigned long flags, offset;
Chris Wilson52e68632010-08-08 10:15:59 +01005057 int pipe = intel_crtc->pipe;
5058 u32 pf, pipesrc;
5059 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005060
5061 work = kzalloc(sizeof *work, GFP_KERNEL);
5062 if (work == NULL)
5063 return -ENOMEM;
5064
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005065 work->event = event;
5066 work->dev = crtc->dev;
5067 intel_fb = to_intel_framebuffer(crtc->fb);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08005068 work->old_fb_obj = intel_fb->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005069 INIT_WORK(&work->work, intel_unpin_work_fn);
5070
5071 /* We borrow the event spin lock for protecting unpin_work */
5072 spin_lock_irqsave(&dev->event_lock, flags);
5073 if (intel_crtc->unpin_work) {
5074 spin_unlock_irqrestore(&dev->event_lock, flags);
5075 kfree(work);
Chris Wilson468f0b42010-05-27 13:18:13 +01005076
5077 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005078 return -EBUSY;
5079 }
5080 intel_crtc->unpin_work = work;
5081 spin_unlock_irqrestore(&dev->event_lock, flags);
5082
5083 intel_fb = to_intel_framebuffer(fb);
5084 obj = intel_fb->obj;
5085
Chris Wilson468f0b42010-05-27 13:18:13 +01005086 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005087 ret = intel_pin_and_fence_fb_obj(dev, obj);
Chris Wilson96b099f2010-06-07 14:03:04 +01005088 if (ret)
5089 goto cleanup_work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005090
Jesse Barnes75dfca80a2010-02-10 15:09:44 -08005091 /* Reference the objects for the scheduled work. */
Jesse Barnesb1b87f62010-01-26 14:40:05 -08005092 drm_gem_object_reference(work->old_fb_obj);
Jesse Barnes75dfca80a2010-02-10 15:09:44 -08005093 drm_gem_object_reference(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005094
5095 crtc->fb = fb;
Chris Wilson2dafb1e2010-06-07 14:03:05 +01005096 ret = i915_gem_object_flush_write_domain(obj);
5097 if (ret)
5098 goto cleanup_objs;
Chris Wilson96b099f2010-06-07 14:03:04 +01005099
5100 ret = drm_vblank_get(dev, intel_crtc->pipe);
5101 if (ret)
5102 goto cleanup_objs;
5103
Daniel Vetter23010e42010-03-08 13:35:02 +01005104 obj_priv = to_intel_bo(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005105 atomic_inc(&obj_priv->pending_flip);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08005106 work->pending_flip_obj = obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005107
Daniel Vetter6146b3d2010-08-04 21:22:10 +02005108 if (IS_GEN3(dev) || IS_GEN2(dev)) {
Chris Wilson52e68632010-08-08 10:15:59 +01005109 u32 flip_mask;
5110
5111 if (intel_crtc->plane)
5112 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
5113 else
5114 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
5115
Daniel Vetter6146b3d2010-08-04 21:22:10 +02005116 BEGIN_LP_RING(2);
5117 OUT_RING(MI_WAIT_FOR_EVENT | flip_mask);
5118 OUT_RING(0);
5119 ADVANCE_LP_RING();
5120 }
Jesse Barnes83f7fd02010-04-05 14:03:51 -07005121
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01005122 work->enable_stall_check = true;
5123
Jesse Barnesbe9a3db2010-07-23 12:03:37 -07005124 /* Offset into the new buffer for cases of shared fbs between CRTCs */
Chris Wilson52e68632010-08-08 10:15:59 +01005125 offset = crtc->y * fb->pitch + crtc->x * fb->bits_per_pixel/8;
Jesse Barnesbe9a3db2010-07-23 12:03:37 -07005126
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005127 BEGIN_LP_RING(4);
Chris Wilson52e68632010-08-08 10:15:59 +01005128 switch(INTEL_INFO(dev)->gen) {
5129 case 2:
Jesse Barnes1afe3e92010-03-26 10:35:20 -07005130 OUT_RING(MI_DISPLAY_FLIP |
5131 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
5132 OUT_RING(fb->pitch);
Chris Wilson52e68632010-08-08 10:15:59 +01005133 OUT_RING(obj_priv->gtt_offset + offset);
5134 OUT_RING(MI_NOOP);
5135 break;
5136
5137 case 3:
Jesse Barnes1afe3e92010-03-26 10:35:20 -07005138 OUT_RING(MI_DISPLAY_FLIP_I915 |
5139 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
5140 OUT_RING(fb->pitch);
Chris Wilson52e68632010-08-08 10:15:59 +01005141 OUT_RING(obj_priv->gtt_offset + offset);
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08005142 OUT_RING(MI_NOOP);
Chris Wilson52e68632010-08-08 10:15:59 +01005143 break;
5144
5145 case 4:
5146 case 5:
5147 /* i965+ uses the linear or tiled offsets from the
5148 * Display Registers (which do not change across a page-flip)
5149 * so we need only reprogram the base address.
5150 */
Daniel Vetter69d0b962010-08-04 21:22:09 +02005151 OUT_RING(MI_DISPLAY_FLIP |
5152 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
5153 OUT_RING(fb->pitch);
Chris Wilson52e68632010-08-08 10:15:59 +01005154 OUT_RING(obj_priv->gtt_offset | obj_priv->tiling_mode);
5155
5156 /* XXX Enabling the panel-fitter across page-flip is so far
5157 * untested on non-native modes, so ignore it for now.
5158 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
5159 */
5160 pf = 0;
5161 pipesrc = I915_READ(pipe == 0 ? PIPEASRC : PIPEBSRC) & 0x0fff0fff;
5162 OUT_RING(pf | pipesrc);
5163 break;
5164
5165 case 6:
5166 OUT_RING(MI_DISPLAY_FLIP |
5167 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
5168 OUT_RING(fb->pitch | obj_priv->tiling_mode);
5169 OUT_RING(obj_priv->gtt_offset);
5170
5171 pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
5172 pipesrc = I915_READ(pipe == 0 ? PIPEASRC : PIPEBSRC) & 0x0fff0fff;
5173 OUT_RING(pf | pipesrc);
5174 break;
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08005175 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005176 ADVANCE_LP_RING();
5177
5178 mutex_unlock(&dev->struct_mutex);
5179
Jesse Barnese5510fa2010-07-01 16:48:37 -07005180 trace_i915_flip_request(intel_crtc->plane, obj);
5181
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005182 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01005183
5184cleanup_objs:
5185 drm_gem_object_unreference(work->old_fb_obj);
5186 drm_gem_object_unreference(obj);
5187cleanup_work:
5188 mutex_unlock(&dev->struct_mutex);
5189
5190 spin_lock_irqsave(&dev->event_lock, flags);
5191 intel_crtc->unpin_work = NULL;
5192 spin_unlock_irqrestore(&dev->event_lock, flags);
5193
5194 kfree(work);
5195
5196 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005197}
5198
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07005199static struct drm_crtc_helper_funcs intel_helper_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08005200 .dpms = intel_crtc_dpms,
5201 .mode_fixup = intel_crtc_mode_fixup,
5202 .mode_set = intel_crtc_mode_set,
5203 .mode_set_base = intel_pipe_set_base,
Jesse Barnes81255562010-08-02 12:07:50 -07005204 .mode_set_base_atomic = intel_pipe_set_base_atomic,
Dave Airlie068143d2009-10-05 09:58:02 +10005205 .load_lut = intel_crtc_load_lut,
Jesse Barnes79e53942008-11-07 14:24:08 -08005206};
5207
5208static const struct drm_crtc_funcs intel_crtc_funcs = {
5209 .cursor_set = intel_crtc_cursor_set,
5210 .cursor_move = intel_crtc_cursor_move,
5211 .gamma_set = intel_crtc_gamma_set,
5212 .set_config = drm_crtc_helper_set_config,
5213 .destroy = intel_crtc_destroy,
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005214 .page_flip = intel_crtc_page_flip,
Jesse Barnes79e53942008-11-07 14:24:08 -08005215};
5216
5217
Hannes Ederb358d0a2008-12-18 21:18:47 +01005218static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08005219{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08005220 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08005221 struct intel_crtc *intel_crtc;
5222 int i;
5223
5224 intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
5225 if (intel_crtc == NULL)
5226 return;
5227
5228 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
5229
5230 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
5231 intel_crtc->pipe = pipe;
Shaohua Li7662c8b2009-06-26 11:23:55 +08005232 intel_crtc->plane = pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08005233 for (i = 0; i < 256; i++) {
5234 intel_crtc->lut_r[i] = i;
5235 intel_crtc->lut_g[i] = i;
5236 intel_crtc->lut_b[i] = i;
5237 }
5238
Jesse Barnes80824002009-09-10 15:28:06 -07005239 /* Swap pipes & planes for FBC on pre-965 */
5240 intel_crtc->pipe = pipe;
5241 intel_crtc->plane = pipe;
5242 if (IS_MOBILE(dev) && (IS_I9XX(dev) && !IS_I965G(dev))) {
Zhao Yakui28c97732009-10-09 11:39:41 +08005243 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Jesse Barnes80824002009-09-10 15:28:06 -07005244 intel_crtc->plane = ((pipe == 0) ? 1 : 0);
5245 }
5246
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08005247 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
5248 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
5249 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
5250 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
5251
Jesse Barnes79e53942008-11-07 14:24:08 -08005252 intel_crtc->cursor_addr = 0;
Chris Wilson032d2a02010-09-06 16:17:22 +01005253 intel_crtc->dpms_mode = -1;
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07005254
5255 if (HAS_PCH_SPLIT(dev)) {
5256 intel_helper_funcs.prepare = ironlake_crtc_prepare;
5257 intel_helper_funcs.commit = ironlake_crtc_commit;
5258 } else {
5259 intel_helper_funcs.prepare = i9xx_crtc_prepare;
5260 intel_helper_funcs.commit = i9xx_crtc_commit;
5261 }
5262
Jesse Barnes79e53942008-11-07 14:24:08 -08005263 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
5264
Jesse Barnes652c3932009-08-17 13:31:43 -07005265 intel_crtc->busy = false;
5266
5267 setup_timer(&intel_crtc->idle_timer, intel_crtc_idle_timer,
5268 (unsigned long)intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005269}
5270
Carl Worth08d7b3d2009-04-29 14:43:54 -07005271int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
5272 struct drm_file *file_priv)
5273{
5274 drm_i915_private_t *dev_priv = dev->dev_private;
5275 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +02005276 struct drm_mode_object *drmmode_obj;
5277 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -07005278
5279 if (!dev_priv) {
5280 DRM_ERROR("called with no initialization\n");
5281 return -EINVAL;
5282 }
5283
Daniel Vetterc05422d2009-08-11 16:05:30 +02005284 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
5285 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -07005286
Daniel Vetterc05422d2009-08-11 16:05:30 +02005287 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -07005288 DRM_ERROR("no such CRTC id\n");
5289 return -EINVAL;
5290 }
5291
Daniel Vetterc05422d2009-08-11 16:05:30 +02005292 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
5293 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -07005294
Daniel Vetterc05422d2009-08-11 16:05:30 +02005295 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -07005296}
5297
Zhenyu Wangc5e4df32010-03-30 14:39:27 +08005298static int intel_encoder_clones(struct drm_device *dev, int type_mask)
Jesse Barnes79e53942008-11-07 14:24:08 -08005299{
Chris Wilson4ef69c72010-09-09 15:14:28 +01005300 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08005301 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005302 int entry = 0;
5303
Chris Wilson4ef69c72010-09-09 15:14:28 +01005304 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
5305 if (type_mask & encoder->clone_mask)
Jesse Barnes79e53942008-11-07 14:24:08 -08005306 index_mask |= (1 << entry);
5307 entry++;
5308 }
Chris Wilson4ef69c72010-09-09 15:14:28 +01005309
Jesse Barnes79e53942008-11-07 14:24:08 -08005310 return index_mask;
5311}
5312
Jesse Barnes79e53942008-11-07 14:24:08 -08005313static void intel_setup_outputs(struct drm_device *dev)
5314{
Eric Anholt725e30a2009-01-22 13:01:02 -08005315 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +01005316 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -04005317 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08005318
Zhenyu Wang541998a2009-06-05 15:38:44 +08005319 if (IS_MOBILE(dev) && !IS_I830(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08005320 intel_lvds_init(dev);
5321
Eric Anholtbad720f2009-10-22 16:11:14 -07005322 if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04005323 dpd_is_edp = intel_dpd_is_edp(dev);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08005324
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005325 if (IS_MOBILE(dev) && (I915_READ(DP_A) & DP_DETECTED))
5326 intel_dp_init(dev, DP_A);
5327
Adam Jacksoncb0953d2010-07-16 14:46:29 -04005328 if (dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
5329 intel_dp_init(dev, PCH_DP_D);
5330 }
5331
5332 intel_crt_init(dev);
5333
5334 if (HAS_PCH_SPLIT(dev)) {
5335 int found;
5336
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08005337 if (I915_READ(HDMIB) & PORT_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +08005338 /* PCH SDVOB multiplex with HDMIB */
5339 found = intel_sdvo_init(dev, PCH_SDVOB);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08005340 if (!found)
5341 intel_hdmi_init(dev, HDMIB);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005342 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
5343 intel_dp_init(dev, PCH_DP_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08005344 }
5345
5346 if (I915_READ(HDMIC) & PORT_DETECTED)
5347 intel_hdmi_init(dev, HDMIC);
5348
5349 if (I915_READ(HDMID) & PORT_DETECTED)
5350 intel_hdmi_init(dev, HDMID);
5351
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005352 if (I915_READ(PCH_DP_C) & DP_DETECTED)
5353 intel_dp_init(dev, PCH_DP_C);
5354
Adam Jacksoncb0953d2010-07-16 14:46:29 -04005355 if (!dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005356 intel_dp_init(dev, PCH_DP_D);
5357
Zhenyu Wang103a1962009-11-27 11:44:36 +08005358 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +08005359 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -08005360
Eric Anholt725e30a2009-01-22 13:01:02 -08005361 if (I915_READ(SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005362 DRM_DEBUG_KMS("probing SDVOB\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08005363 found = intel_sdvo_init(dev, SDVOB);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005364 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
5365 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08005366 intel_hdmi_init(dev, SDVOB);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005367 }
Ma Ling27185ae2009-08-24 13:50:23 +08005368
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005369 if (!found && SUPPORTS_INTEGRATED_DP(dev)) {
5370 DRM_DEBUG_KMS("probing DP_B\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005371 intel_dp_init(dev, DP_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005372 }
Eric Anholt725e30a2009-01-22 13:01:02 -08005373 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -04005374
5375 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -04005376
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005377 if (I915_READ(SDVOB) & SDVO_DETECTED) {
5378 DRM_DEBUG_KMS("probing SDVOC\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08005379 found = intel_sdvo_init(dev, SDVOC);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005380 }
Ma Ling27185ae2009-08-24 13:50:23 +08005381
5382 if (!found && (I915_READ(SDVOC) & SDVO_DETECTED)) {
5383
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005384 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
5385 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08005386 intel_hdmi_init(dev, SDVOC);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005387 }
5388 if (SUPPORTS_INTEGRATED_DP(dev)) {
5389 DRM_DEBUG_KMS("probing DP_C\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005390 intel_dp_init(dev, DP_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005391 }
Eric Anholt725e30a2009-01-22 13:01:02 -08005392 }
Ma Ling27185ae2009-08-24 13:50:23 +08005393
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005394 if (SUPPORTS_INTEGRATED_DP(dev) &&
5395 (I915_READ(DP_D) & DP_DETECTED)) {
5396 DRM_DEBUG_KMS("probing DP_D\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005397 intel_dp_init(dev, DP_D);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005398 }
Eric Anholtbad720f2009-10-22 16:11:14 -07005399 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08005400 intel_dvo_init(dev);
5401
Zhenyu Wang103a1962009-11-27 11:44:36 +08005402 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08005403 intel_tv_init(dev);
5404
Chris Wilson4ef69c72010-09-09 15:14:28 +01005405 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
5406 encoder->base.possible_crtcs = encoder->crtc_mask;
5407 encoder->base.possible_clones =
5408 intel_encoder_clones(dev, encoder->clone_mask);
Jesse Barnes79e53942008-11-07 14:24:08 -08005409 }
5410}
5411
5412static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
5413{
5414 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08005415
5416 drm_framebuffer_cleanup(fb);
Luca Barbieribc9025b2010-02-09 05:49:12 +00005417 drm_gem_object_unreference_unlocked(intel_fb->obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08005418
5419 kfree(intel_fb);
5420}
5421
5422static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
5423 struct drm_file *file_priv,
5424 unsigned int *handle)
5425{
5426 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
5427 struct drm_gem_object *object = intel_fb->obj;
5428
5429 return drm_gem_handle_create(file_priv, object, handle);
5430}
5431
5432static const struct drm_framebuffer_funcs intel_fb_funcs = {
5433 .destroy = intel_user_framebuffer_destroy,
5434 .create_handle = intel_user_framebuffer_create_handle,
5435};
5436
Dave Airlie38651672010-03-30 05:34:13 +00005437int intel_framebuffer_init(struct drm_device *dev,
5438 struct intel_framebuffer *intel_fb,
5439 struct drm_mode_fb_cmd *mode_cmd,
5440 struct drm_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -08005441{
Chris Wilson57cd6502010-08-08 12:34:44 +01005442 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08005443 int ret;
5444
Chris Wilson57cd6502010-08-08 12:34:44 +01005445 if (obj_priv->tiling_mode == I915_TILING_Y)
5446 return -EINVAL;
5447
5448 if (mode_cmd->pitch & 63)
5449 return -EINVAL;
5450
5451 switch (mode_cmd->bpp) {
5452 case 8:
5453 case 16:
5454 case 24:
5455 case 32:
5456 break;
5457 default:
5458 return -EINVAL;
5459 }
5460
Jesse Barnes79e53942008-11-07 14:24:08 -08005461 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
5462 if (ret) {
5463 DRM_ERROR("framebuffer init failed %d\n", ret);
5464 return ret;
5465 }
5466
5467 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
Jesse Barnes79e53942008-11-07 14:24:08 -08005468 intel_fb->obj = obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08005469 return 0;
5470}
5471
Jesse Barnes79e53942008-11-07 14:24:08 -08005472static struct drm_framebuffer *
5473intel_user_framebuffer_create(struct drm_device *dev,
5474 struct drm_file *filp,
5475 struct drm_mode_fb_cmd *mode_cmd)
5476{
5477 struct drm_gem_object *obj;
Dave Airlie38651672010-03-30 05:34:13 +00005478 struct intel_framebuffer *intel_fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08005479 int ret;
5480
5481 obj = drm_gem_object_lookup(dev, filp, mode_cmd->handle);
5482 if (!obj)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01005483 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -08005484
Dave Airlie38651672010-03-30 05:34:13 +00005485 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
5486 if (!intel_fb)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01005487 return ERR_PTR(-ENOMEM);
Dave Airlie38651672010-03-30 05:34:13 +00005488
5489 ret = intel_framebuffer_init(dev, intel_fb,
5490 mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08005491 if (ret) {
Luca Barbieribc9025b2010-02-09 05:49:12 +00005492 drm_gem_object_unreference_unlocked(obj);
Dave Airlie38651672010-03-30 05:34:13 +00005493 kfree(intel_fb);
Chris Wilsoncce13ff2010-08-08 13:36:38 +01005494 return ERR_PTR(ret);
Jesse Barnes79e53942008-11-07 14:24:08 -08005495 }
5496
Dave Airlie38651672010-03-30 05:34:13 +00005497 return &intel_fb->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08005498}
5499
Jesse Barnes79e53942008-11-07 14:24:08 -08005500static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08005501 .fb_create = intel_user_framebuffer_create,
Dave Airlieeb1f8e42010-05-07 06:42:51 +00005502 .output_poll_changed = intel_fb_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -08005503};
5504
Chris Wilson9ea8d052010-01-04 18:57:56 +00005505static struct drm_gem_object *
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005506intel_alloc_context_page(struct drm_device *dev)
Chris Wilson9ea8d052010-01-04 18:57:56 +00005507{
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005508 struct drm_gem_object *ctx;
Chris Wilson9ea8d052010-01-04 18:57:56 +00005509 int ret;
5510
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005511 ctx = i915_gem_alloc_object(dev, 4096);
5512 if (!ctx) {
Chris Wilson9ea8d052010-01-04 18:57:56 +00005513 DRM_DEBUG("failed to alloc power context, RC6 disabled\n");
5514 return NULL;
5515 }
5516
5517 mutex_lock(&dev->struct_mutex);
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005518 ret = i915_gem_object_pin(ctx, 4096);
Chris Wilson9ea8d052010-01-04 18:57:56 +00005519 if (ret) {
5520 DRM_ERROR("failed to pin power context: %d\n", ret);
5521 goto err_unref;
5522 }
5523
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005524 ret = i915_gem_object_set_to_gtt_domain(ctx, 1);
Chris Wilson9ea8d052010-01-04 18:57:56 +00005525 if (ret) {
5526 DRM_ERROR("failed to set-domain on power context: %d\n", ret);
5527 goto err_unpin;
5528 }
5529 mutex_unlock(&dev->struct_mutex);
5530
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005531 return ctx;
Chris Wilson9ea8d052010-01-04 18:57:56 +00005532
5533err_unpin:
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005534 i915_gem_object_unpin(ctx);
Chris Wilson9ea8d052010-01-04 18:57:56 +00005535err_unref:
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005536 drm_gem_object_unreference(ctx);
Chris Wilson9ea8d052010-01-04 18:57:56 +00005537 mutex_unlock(&dev->struct_mutex);
5538 return NULL;
5539}
5540
Jesse Barnes7648fa92010-05-20 14:28:11 -07005541bool ironlake_set_drps(struct drm_device *dev, u8 val)
5542{
5543 struct drm_i915_private *dev_priv = dev->dev_private;
5544 u16 rgvswctl;
5545
5546 rgvswctl = I915_READ16(MEMSWCTL);
5547 if (rgvswctl & MEMCTL_CMD_STS) {
5548 DRM_DEBUG("gpu busy, RCS change rejected\n");
5549 return false; /* still busy with another command */
5550 }
5551
5552 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
5553 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
5554 I915_WRITE16(MEMSWCTL, rgvswctl);
5555 POSTING_READ16(MEMSWCTL);
5556
5557 rgvswctl |= MEMCTL_CMD_STS;
5558 I915_WRITE16(MEMSWCTL, rgvswctl);
5559
5560 return true;
5561}
5562
Jesse Barnesf97108d2010-01-29 11:27:07 -08005563void ironlake_enable_drps(struct drm_device *dev)
5564{
5565 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07005566 u32 rgvmodectl = I915_READ(MEMMODECTL);
Jesse Barnesf97108d2010-01-29 11:27:07 -08005567 u8 fmax, fmin, fstart, vstart;
Jesse Barnesf97108d2010-01-29 11:27:07 -08005568
Jesse Barnesea056c12010-09-10 10:02:13 -07005569 /* Enable temp reporting */
5570 I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
5571 I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
5572
Jesse Barnesf97108d2010-01-29 11:27:07 -08005573 /* 100ms RC evaluation intervals */
5574 I915_WRITE(RCUPEI, 100000);
5575 I915_WRITE(RCDNEI, 100000);
5576
5577 /* Set max/min thresholds to 90ms and 80ms respectively */
5578 I915_WRITE(RCBMAXAVG, 90000);
5579 I915_WRITE(RCBMINAVG, 80000);
5580
5581 I915_WRITE(MEMIHYST, 1);
5582
5583 /* Set up min, max, and cur for interrupt handling */
5584 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
5585 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
5586 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
5587 MEMMODE_FSTART_SHIFT;
Jesse Barnes7648fa92010-05-20 14:28:11 -07005588 fstart = fmax;
5589
Jesse Barnesf97108d2010-01-29 11:27:07 -08005590 vstart = (I915_READ(PXVFREQ_BASE + (fstart * 4)) & PXVFREQ_PX_MASK) >>
5591 PXVFREQ_PX_SHIFT;
5592
Jesse Barnes7648fa92010-05-20 14:28:11 -07005593 dev_priv->fmax = fstart; /* IPS callback will increase this */
5594 dev_priv->fstart = fstart;
5595
5596 dev_priv->max_delay = fmax;
Jesse Barnesf97108d2010-01-29 11:27:07 -08005597 dev_priv->min_delay = fmin;
5598 dev_priv->cur_delay = fstart;
5599
Jesse Barnes7648fa92010-05-20 14:28:11 -07005600 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n", fmax, fmin,
5601 fstart);
5602
Jesse Barnesf97108d2010-01-29 11:27:07 -08005603 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
5604
5605 /*
5606 * Interrupts will be enabled in ironlake_irq_postinstall
5607 */
5608
5609 I915_WRITE(VIDSTART, vstart);
5610 POSTING_READ(VIDSTART);
5611
5612 rgvmodectl |= MEMMODE_SWMODE_EN;
5613 I915_WRITE(MEMMODECTL, rgvmodectl);
5614
Chris Wilson481b6af2010-08-23 17:43:35 +01005615 if (wait_for((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
Chris Wilson913d8d12010-08-07 11:01:35 +01005616 DRM_ERROR("stuck trying to change perf mode\n");
Jesse Barnesf97108d2010-01-29 11:27:07 -08005617 msleep(1);
5618
Jesse Barnes7648fa92010-05-20 14:28:11 -07005619 ironlake_set_drps(dev, fstart);
Jesse Barnesf97108d2010-01-29 11:27:07 -08005620
Jesse Barnes7648fa92010-05-20 14:28:11 -07005621 dev_priv->last_count1 = I915_READ(0x112e4) + I915_READ(0x112e8) +
5622 I915_READ(0x112e0);
5623 dev_priv->last_time1 = jiffies_to_msecs(jiffies);
5624 dev_priv->last_count2 = I915_READ(0x112f4);
5625 getrawmonotonic(&dev_priv->last_time2);
Jesse Barnesf97108d2010-01-29 11:27:07 -08005626}
5627
5628void ironlake_disable_drps(struct drm_device *dev)
5629{
5630 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07005631 u16 rgvswctl = I915_READ16(MEMSWCTL);
Jesse Barnesf97108d2010-01-29 11:27:07 -08005632
5633 /* Ack interrupts, disable EFC interrupt */
5634 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
5635 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
5636 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
5637 I915_WRITE(DEIIR, DE_PCU_EVENT);
5638 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
5639
5640 /* Go back to the starting frequency */
Jesse Barnes7648fa92010-05-20 14:28:11 -07005641 ironlake_set_drps(dev, dev_priv->fstart);
Jesse Barnesf97108d2010-01-29 11:27:07 -08005642 msleep(1);
5643 rgvswctl |= MEMCTL_CMD_STS;
5644 I915_WRITE(MEMSWCTL, rgvswctl);
5645 msleep(1);
5646
5647}
5648
Jesse Barnes7648fa92010-05-20 14:28:11 -07005649static unsigned long intel_pxfreq(u32 vidfreq)
5650{
5651 unsigned long freq;
5652 int div = (vidfreq & 0x3f0000) >> 16;
5653 int post = (vidfreq & 0x3000) >> 12;
5654 int pre = (vidfreq & 0x7);
5655
5656 if (!pre)
5657 return 0;
5658
5659 freq = ((div * 133333) / ((1<<post) * pre));
5660
5661 return freq;
5662}
5663
5664void intel_init_emon(struct drm_device *dev)
5665{
5666 struct drm_i915_private *dev_priv = dev->dev_private;
5667 u32 lcfuse;
5668 u8 pxw[16];
5669 int i;
5670
5671 /* Disable to program */
5672 I915_WRITE(ECR, 0);
5673 POSTING_READ(ECR);
5674
5675 /* Program energy weights for various events */
5676 I915_WRITE(SDEW, 0x15040d00);
5677 I915_WRITE(CSIEW0, 0x007f0000);
5678 I915_WRITE(CSIEW1, 0x1e220004);
5679 I915_WRITE(CSIEW2, 0x04000004);
5680
5681 for (i = 0; i < 5; i++)
5682 I915_WRITE(PEW + (i * 4), 0);
5683 for (i = 0; i < 3; i++)
5684 I915_WRITE(DEW + (i * 4), 0);
5685
5686 /* Program P-state weights to account for frequency power adjustment */
5687 for (i = 0; i < 16; i++) {
5688 u32 pxvidfreq = I915_READ(PXVFREQ_BASE + (i * 4));
5689 unsigned long freq = intel_pxfreq(pxvidfreq);
5690 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
5691 PXVFREQ_PX_SHIFT;
5692 unsigned long val;
5693
5694 val = vid * vid;
5695 val *= (freq / 1000);
5696 val *= 255;
5697 val /= (127*127*900);
5698 if (val > 0xff)
5699 DRM_ERROR("bad pxval: %ld\n", val);
5700 pxw[i] = val;
5701 }
5702 /* Render standby states get 0 weight */
5703 pxw[14] = 0;
5704 pxw[15] = 0;
5705
5706 for (i = 0; i < 4; i++) {
5707 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
5708 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
5709 I915_WRITE(PXW + (i * 4), val);
5710 }
5711
5712 /* Adjust magic regs to magic values (more experimental results) */
5713 I915_WRITE(OGW0, 0);
5714 I915_WRITE(OGW1, 0);
5715 I915_WRITE(EG0, 0x00007f00);
5716 I915_WRITE(EG1, 0x0000000e);
5717 I915_WRITE(EG2, 0x000e0000);
5718 I915_WRITE(EG3, 0x68000300);
5719 I915_WRITE(EG4, 0x42000000);
5720 I915_WRITE(EG5, 0x00140031);
5721 I915_WRITE(EG6, 0);
5722 I915_WRITE(EG7, 0);
5723
5724 for (i = 0; i < 8; i++)
5725 I915_WRITE(PXWL + (i * 4), 0);
5726
5727 /* Enable PMON + select events */
5728 I915_WRITE(ECR, 0x80000019);
5729
5730 lcfuse = I915_READ(LCFUSE02);
5731
5732 dev_priv->corr = (lcfuse & LCFUSE_HIV_MASK);
5733}
5734
Jesse Barnes652c3932009-08-17 13:31:43 -07005735void intel_init_clock_gating(struct drm_device *dev)
5736{
5737 struct drm_i915_private *dev_priv = dev->dev_private;
5738
5739 /*
5740 * Disable clock gating reported to work incorrectly according to the
5741 * specs, but enable as much else as we can.
5742 */
Eric Anholtbad720f2009-10-22 16:11:14 -07005743 if (HAS_PCH_SPLIT(dev)) {
Eric Anholt8956c8b2010-03-18 13:21:14 -07005744 uint32_t dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE;
5745
5746 if (IS_IRONLAKE(dev)) {
5747 /* Required for FBC */
5748 dspclk_gate |= DPFDUNIT_CLOCK_GATE_DISABLE;
5749 /* Required for CxSR */
5750 dspclk_gate |= DPARBUNIT_CLOCK_GATE_DISABLE;
5751
5752 I915_WRITE(PCH_3DCGDIS0,
5753 MARIUNIT_CLOCK_GATE_DISABLE |
5754 SVSMUNIT_CLOCK_GATE_DISABLE);
5755 }
5756
5757 I915_WRITE(PCH_DSPCLK_GATE_D, dspclk_gate);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005758
5759 /*
5760 * According to the spec the following bits should be set in
5761 * order to enable memory self-refresh
5762 * The bit 22/21 of 0x42004
5763 * The bit 5 of 0x42020
5764 * The bit 15 of 0x45000
5765 */
5766 if (IS_IRONLAKE(dev)) {
5767 I915_WRITE(ILK_DISPLAY_CHICKEN2,
5768 (I915_READ(ILK_DISPLAY_CHICKEN2) |
5769 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
5770 I915_WRITE(ILK_DSPCLK_GATE,
5771 (I915_READ(ILK_DSPCLK_GATE) |
5772 ILK_DPARB_CLK_GATE));
5773 I915_WRITE(DISP_ARB_CTL,
5774 (I915_READ(DISP_ARB_CTL) |
5775 DISP_FBC_WM_DIS));
Jesse Barnesdd8849c2010-09-09 11:58:02 -07005776 I915_WRITE(WM3_LP_ILK, 0);
5777 I915_WRITE(WM2_LP_ILK, 0);
5778 I915_WRITE(WM1_LP_ILK, 0);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005779 }
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08005780 /*
5781 * Based on the document from hardware guys the following bits
5782 * should be set unconditionally in order to enable FBC.
5783 * The bit 22 of 0x42000
5784 * The bit 22 of 0x42004
5785 * The bit 7,8,9 of 0x42020.
5786 */
5787 if (IS_IRONLAKE_M(dev)) {
5788 I915_WRITE(ILK_DISPLAY_CHICKEN1,
5789 I915_READ(ILK_DISPLAY_CHICKEN1) |
5790 ILK_FBCQ_DIS);
5791 I915_WRITE(ILK_DISPLAY_CHICKEN2,
5792 I915_READ(ILK_DISPLAY_CHICKEN2) |
5793 ILK_DPARB_GATE);
5794 I915_WRITE(ILK_DSPCLK_GATE,
5795 I915_READ(ILK_DSPCLK_GATE) |
5796 ILK_DPFC_DIS1 |
5797 ILK_DPFC_DIS2 |
5798 ILK_CLK_FBC);
5799 }
Chris Wilsonbc416062010-09-07 21:51:02 +01005800 return;
Zhenyu Wangc03342f2009-09-29 11:01:23 +08005801 } else if (IS_G4X(dev)) {
Jesse Barnes652c3932009-08-17 13:31:43 -07005802 uint32_t dspclk_gate;
5803 I915_WRITE(RENCLK_GATE_D1, 0);
5804 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
5805 GS_UNIT_CLOCK_GATE_DISABLE |
5806 CL_UNIT_CLOCK_GATE_DISABLE);
5807 I915_WRITE(RAMCLK_GATE_D, 0);
5808 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
5809 OVRUNIT_CLOCK_GATE_DISABLE |
5810 OVCUNIT_CLOCK_GATE_DISABLE;
5811 if (IS_GM45(dev))
5812 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
5813 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
5814 } else if (IS_I965GM(dev)) {
5815 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
5816 I915_WRITE(RENCLK_GATE_D2, 0);
5817 I915_WRITE(DSPCLK_GATE_D, 0);
5818 I915_WRITE(RAMCLK_GATE_D, 0);
5819 I915_WRITE16(DEUC, 0);
5820 } else if (IS_I965G(dev)) {
5821 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
5822 I965_RCC_CLOCK_GATE_DISABLE |
5823 I965_RCPB_CLOCK_GATE_DISABLE |
5824 I965_ISC_CLOCK_GATE_DISABLE |
5825 I965_FBC_CLOCK_GATE_DISABLE);
5826 I915_WRITE(RENCLK_GATE_D2, 0);
5827 } else if (IS_I9XX(dev)) {
5828 u32 dstate = I915_READ(D_STATE);
5829
5830 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
5831 DSTATE_DOT_CLOCK_GATING;
5832 I915_WRITE(D_STATE, dstate);
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02005833 } else if (IS_I85X(dev) || IS_I865G(dev)) {
Jesse Barnes652c3932009-08-17 13:31:43 -07005834 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
5835 } else if (IS_I830(dev)) {
5836 I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
5837 }
Jesse Barnes97f5ab62009-10-08 10:16:48 -07005838
5839 /*
5840 * GPU can automatically power down the render unit if given a page
5841 * to save state.
5842 */
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005843 if (IS_IRONLAKE_M(dev)) {
5844 if (dev_priv->renderctx == NULL)
5845 dev_priv->renderctx = intel_alloc_context_page(dev);
5846 if (dev_priv->renderctx) {
5847 struct drm_i915_gem_object *obj_priv;
5848 obj_priv = to_intel_bo(dev_priv->renderctx);
5849 if (obj_priv) {
5850 BEGIN_LP_RING(4);
5851 OUT_RING(MI_SET_CONTEXT);
5852 OUT_RING(obj_priv->gtt_offset |
5853 MI_MM_SPACE_GTT |
5854 MI_SAVE_EXT_STATE_EN |
5855 MI_RESTORE_EXT_STATE_EN |
5856 MI_RESTORE_INHIBIT);
5857 OUT_RING(MI_NOOP);
5858 OUT_RING(MI_FLUSH);
5859 ADVANCE_LP_RING();
5860 }
Chris Wilsonbc416062010-09-07 21:51:02 +01005861 } else
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005862 DRM_DEBUG_KMS("Failed to allocate render context."
Chris Wilsonbc416062010-09-07 21:51:02 +01005863 "Disable RC6\n");
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005864 }
5865
Andrew Lutomirski1d3c36ad2009-12-21 10:10:22 -05005866 if (I915_HAS_RC6(dev) && drm_core_check_feature(dev, DRIVER_MODESET)) {
Chris Wilson9ea8d052010-01-04 18:57:56 +00005867 struct drm_i915_gem_object *obj_priv = NULL;
Jesse Barnes97f5ab62009-10-08 10:16:48 -07005868
Andrew Lutomirski7e8b60f2009-11-08 13:49:51 -05005869 if (dev_priv->pwrctx) {
Daniel Vetter23010e42010-03-08 13:35:02 +01005870 obj_priv = to_intel_bo(dev_priv->pwrctx);
Andrew Lutomirski7e8b60f2009-11-08 13:49:51 -05005871 } else {
Chris Wilson9ea8d052010-01-04 18:57:56 +00005872 struct drm_gem_object *pwrctx;
5873
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005874 pwrctx = intel_alloc_context_page(dev);
Chris Wilson9ea8d052010-01-04 18:57:56 +00005875 if (pwrctx) {
5876 dev_priv->pwrctx = pwrctx;
Daniel Vetter23010e42010-03-08 13:35:02 +01005877 obj_priv = to_intel_bo(pwrctx);
Andrew Lutomirski7e8b60f2009-11-08 13:49:51 -05005878 }
Jesse Barnes97f5ab62009-10-08 10:16:48 -07005879 }
5880
Chris Wilson9ea8d052010-01-04 18:57:56 +00005881 if (obj_priv) {
5882 I915_WRITE(PWRCTXA, obj_priv->gtt_offset | PWRCTX_EN);
5883 I915_WRITE(MCHBAR_RENDER_STANDBY,
5884 I915_READ(MCHBAR_RENDER_STANDBY) & ~RCX_SW_EXIT);
5885 }
Jesse Barnes97f5ab62009-10-08 10:16:48 -07005886 }
Jesse Barnes652c3932009-08-17 13:31:43 -07005887}
5888
Jesse Barnese70236a2009-09-21 10:42:27 -07005889/* Set up chip specific display functions */
5890static void intel_init_display(struct drm_device *dev)
5891{
5892 struct drm_i915_private *dev_priv = dev->dev_private;
5893
5894 /* We always want a DPMS function */
Eric Anholtbad720f2009-10-22 16:11:14 -07005895 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005896 dev_priv->display.dpms = ironlake_crtc_dpms;
Jesse Barnese70236a2009-09-21 10:42:27 -07005897 else
5898 dev_priv->display.dpms = i9xx_crtc_dpms;
5899
Adam Jacksonee5382a2010-04-23 11:17:39 -04005900 if (I915_HAS_FBC(dev)) {
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08005901 if (IS_IRONLAKE_M(dev)) {
5902 dev_priv->display.fbc_enabled = ironlake_fbc_enabled;
5903 dev_priv->display.enable_fbc = ironlake_enable_fbc;
5904 dev_priv->display.disable_fbc = ironlake_disable_fbc;
5905 } else if (IS_GM45(dev)) {
Jesse Barnes74dff282009-09-14 15:39:40 -07005906 dev_priv->display.fbc_enabled = g4x_fbc_enabled;
5907 dev_priv->display.enable_fbc = g4x_enable_fbc;
5908 dev_priv->display.disable_fbc = g4x_disable_fbc;
Robert Hooker8d06a1e2010-03-19 15:13:27 -04005909 } else if (IS_I965GM(dev)) {
Jesse Barnese70236a2009-09-21 10:42:27 -07005910 dev_priv->display.fbc_enabled = i8xx_fbc_enabled;
5911 dev_priv->display.enable_fbc = i8xx_enable_fbc;
5912 dev_priv->display.disable_fbc = i8xx_disable_fbc;
5913 }
Jesse Barnes74dff282009-09-14 15:39:40 -07005914 /* 855GM needs testing */
Jesse Barnese70236a2009-09-21 10:42:27 -07005915 }
5916
5917 /* Returns the core display clock speed */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005918 if (IS_I945G(dev) || (IS_G33(dev) && ! IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -07005919 dev_priv->display.get_display_clock_speed =
5920 i945_get_display_clock_speed;
5921 else if (IS_I915G(dev))
5922 dev_priv->display.get_display_clock_speed =
5923 i915_get_display_clock_speed;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005924 else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07005925 dev_priv->display.get_display_clock_speed =
5926 i9xx_misc_get_display_clock_speed;
5927 else if (IS_I915GM(dev))
5928 dev_priv->display.get_display_clock_speed =
5929 i915gm_get_display_clock_speed;
5930 else if (IS_I865G(dev))
5931 dev_priv->display.get_display_clock_speed =
5932 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02005933 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07005934 dev_priv->display.get_display_clock_speed =
5935 i855_get_display_clock_speed;
5936 else /* 852, 830 */
5937 dev_priv->display.get_display_clock_speed =
5938 i830_get_display_clock_speed;
5939
5940 /* For FIFO watermark updates */
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005941 if (HAS_PCH_SPLIT(dev)) {
5942 if (IS_IRONLAKE(dev)) {
5943 if (I915_READ(MLTR_ILK) & ILK_SRLT_MASK)
5944 dev_priv->display.update_wm = ironlake_update_wm;
5945 else {
5946 DRM_DEBUG_KMS("Failed to get proper latency. "
5947 "Disable CxSR\n");
5948 dev_priv->display.update_wm = NULL;
5949 }
5950 } else
5951 dev_priv->display.update_wm = NULL;
5952 } else if (IS_PINEVIEW(dev)) {
Zhao Yakuid4294342010-03-22 22:45:36 +08005953 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev),
Li Peng95534262010-05-18 18:58:44 +08005954 dev_priv->is_ddr3,
Zhao Yakuid4294342010-03-22 22:45:36 +08005955 dev_priv->fsb_freq,
5956 dev_priv->mem_freq)) {
5957 DRM_INFO("failed to find known CxSR latency "
Li Peng95534262010-05-18 18:58:44 +08005958 "(found ddr%s fsb freq %d, mem freq %d), "
Zhao Yakuid4294342010-03-22 22:45:36 +08005959 "disabling CxSR\n",
Li Peng95534262010-05-18 18:58:44 +08005960 (dev_priv->is_ddr3 == 1) ? "3": "2",
Zhao Yakuid4294342010-03-22 22:45:36 +08005961 dev_priv->fsb_freq, dev_priv->mem_freq);
5962 /* Disable CxSR and never update its watermark again */
5963 pineview_disable_cxsr(dev);
5964 dev_priv->display.update_wm = NULL;
5965 } else
5966 dev_priv->display.update_wm = pineview_update_wm;
5967 } else if (IS_G4X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07005968 dev_priv->display.update_wm = g4x_update_wm;
5969 else if (IS_I965G(dev))
5970 dev_priv->display.update_wm = i965_update_wm;
Adam Jackson8f4695e2010-04-16 18:20:57 -04005971 else if (IS_I9XX(dev)) {
Jesse Barnese70236a2009-09-21 10:42:27 -07005972 dev_priv->display.update_wm = i9xx_update_wm;
5973 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
Adam Jackson8f4695e2010-04-16 18:20:57 -04005974 } else if (IS_I85X(dev)) {
5975 dev_priv->display.update_wm = i9xx_update_wm;
5976 dev_priv->display.get_fifo_size = i85x_get_fifo_size;
Jesse Barnese70236a2009-09-21 10:42:27 -07005977 } else {
Adam Jackson8f4695e2010-04-16 18:20:57 -04005978 dev_priv->display.update_wm = i830_update_wm;
5979 if (IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07005980 dev_priv->display.get_fifo_size = i845_get_fifo_size;
5981 else
5982 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Jesse Barnese70236a2009-09-21 10:42:27 -07005983 }
5984}
5985
Jesse Barnesb690e962010-07-19 13:53:12 -07005986/*
5987 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
5988 * resume, or other times. This quirk makes sure that's the case for
5989 * affected systems.
5990 */
5991static void quirk_pipea_force (struct drm_device *dev)
5992{
5993 struct drm_i915_private *dev_priv = dev->dev_private;
5994
5995 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
5996 DRM_DEBUG_DRIVER("applying pipe a force quirk\n");
5997}
5998
5999struct intel_quirk {
6000 int device;
6001 int subsystem_vendor;
6002 int subsystem_device;
6003 void (*hook)(struct drm_device *dev);
6004};
6005
6006struct intel_quirk intel_quirks[] = {
6007 /* HP Compaq 2730p needs pipe A force quirk (LP: #291555) */
6008 { 0x2a42, 0x103c, 0x30eb, quirk_pipea_force },
6009 /* HP Mini needs pipe A force quirk (LP: #322104) */
6010 { 0x27ae,0x103c, 0x361a, quirk_pipea_force },
6011
6012 /* Thinkpad R31 needs pipe A force quirk */
6013 { 0x3577, 0x1014, 0x0505, quirk_pipea_force },
6014 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
6015 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
6016
6017 /* ThinkPad X30 needs pipe A force quirk (LP: #304614) */
6018 { 0x3577, 0x1014, 0x0513, quirk_pipea_force },
6019 /* ThinkPad X40 needs pipe A force quirk */
6020
6021 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
6022 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
6023
6024 /* 855 & before need to leave pipe A & dpll A up */
6025 { 0x3582, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
6026 { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
6027};
6028
6029static void intel_init_quirks(struct drm_device *dev)
6030{
6031 struct pci_dev *d = dev->pdev;
6032 int i;
6033
6034 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
6035 struct intel_quirk *q = &intel_quirks[i];
6036
6037 if (d->device == q->device &&
6038 (d->subsystem_vendor == q->subsystem_vendor ||
6039 q->subsystem_vendor == PCI_ANY_ID) &&
6040 (d->subsystem_device == q->subsystem_device ||
6041 q->subsystem_device == PCI_ANY_ID))
6042 q->hook(dev);
6043 }
6044}
6045
Jesse Barnes9cce37f2010-08-13 15:11:26 -07006046/* Disable the VGA plane that we never use */
6047static void i915_disable_vga(struct drm_device *dev)
6048{
6049 struct drm_i915_private *dev_priv = dev->dev_private;
6050 u8 sr1;
6051 u32 vga_reg;
6052
6053 if (HAS_PCH_SPLIT(dev))
6054 vga_reg = CPU_VGACNTRL;
6055 else
6056 vga_reg = VGACNTRL;
6057
6058 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
6059 outb(1, VGA_SR_INDEX);
6060 sr1 = inb(VGA_SR_DATA);
6061 outb(sr1 | 1<<5, VGA_SR_DATA);
6062 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
6063 udelay(300);
6064
6065 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
6066 POSTING_READ(vga_reg);
6067}
6068
Jesse Barnes79e53942008-11-07 14:24:08 -08006069void intel_modeset_init(struct drm_device *dev)
6070{
Jesse Barnes652c3932009-08-17 13:31:43 -07006071 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08006072 int i;
6073
6074 drm_mode_config_init(dev);
6075
6076 dev->mode_config.min_width = 0;
6077 dev->mode_config.min_height = 0;
6078
6079 dev->mode_config.funcs = (void *)&intel_mode_funcs;
6080
Jesse Barnesb690e962010-07-19 13:53:12 -07006081 intel_init_quirks(dev);
6082
Jesse Barnese70236a2009-09-21 10:42:27 -07006083 intel_init_display(dev);
6084
Jesse Barnes79e53942008-11-07 14:24:08 -08006085 if (IS_I965G(dev)) {
6086 dev->mode_config.max_width = 8192;
6087 dev->mode_config.max_height = 8192;
Keith Packard5e4d6fa2009-07-12 23:53:17 -07006088 } else if (IS_I9XX(dev)) {
6089 dev->mode_config.max_width = 4096;
6090 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -08006091 } else {
6092 dev->mode_config.max_width = 2048;
6093 dev->mode_config.max_height = 2048;
6094 }
6095
6096 /* set memory base */
6097 if (IS_I9XX(dev))
6098 dev->mode_config.fb_base = pci_resource_start(dev->pdev, 2);
6099 else
6100 dev->mode_config.fb_base = pci_resource_start(dev->pdev, 0);
6101
6102 if (IS_MOBILE(dev) || IS_I9XX(dev))
Dave Airliea3524f12010-06-06 18:59:41 +10006103 dev_priv->num_pipe = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08006104 else
Dave Airliea3524f12010-06-06 18:59:41 +10006105 dev_priv->num_pipe = 1;
Zhao Yakui28c97732009-10-09 11:39:41 +08006106 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Dave Airliea3524f12010-06-06 18:59:41 +10006107 dev_priv->num_pipe, dev_priv->num_pipe > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -08006108
Dave Airliea3524f12010-06-06 18:59:41 +10006109 for (i = 0; i < dev_priv->num_pipe; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006110 intel_crtc_init(dev, i);
6111 }
6112
6113 intel_setup_outputs(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -07006114
6115 intel_init_clock_gating(dev);
6116
Jesse Barnes9cce37f2010-08-13 15:11:26 -07006117 /* Just disable it once at startup */
6118 i915_disable_vga(dev);
6119
Jesse Barnes7648fa92010-05-20 14:28:11 -07006120 if (IS_IRONLAKE_M(dev)) {
Jesse Barnesf97108d2010-01-29 11:27:07 -08006121 ironlake_enable_drps(dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07006122 intel_init_emon(dev);
6123 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08006124
Jesse Barnes652c3932009-08-17 13:31:43 -07006125 INIT_WORK(&dev_priv->idle_work, intel_idle_update);
6126 setup_timer(&dev_priv->idle_timer, intel_gpu_idle_timer,
6127 (unsigned long)dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02006128
6129 intel_setup_overlay(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006130}
6131
6132void intel_modeset_cleanup(struct drm_device *dev)
6133{
Jesse Barnes652c3932009-08-17 13:31:43 -07006134 struct drm_i915_private *dev_priv = dev->dev_private;
6135 struct drm_crtc *crtc;
6136 struct intel_crtc *intel_crtc;
6137
6138 mutex_lock(&dev->struct_mutex);
6139
Dave Airlieeb1f8e42010-05-07 06:42:51 +00006140 drm_kms_helper_poll_fini(dev);
Dave Airlie38651672010-03-30 05:34:13 +00006141 intel_fbdev_fini(dev);
6142
Jesse Barnes652c3932009-08-17 13:31:43 -07006143 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
6144 /* Skip inactive CRTCs */
6145 if (!crtc->fb)
6146 continue;
6147
6148 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3dec0092010-08-20 21:40:52 +02006149 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07006150 }
6151
Jesse Barnese70236a2009-09-21 10:42:27 -07006152 if (dev_priv->display.disable_fbc)
6153 dev_priv->display.disable_fbc(dev);
6154
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08006155 if (dev_priv->renderctx) {
6156 struct drm_i915_gem_object *obj_priv;
6157
6158 obj_priv = to_intel_bo(dev_priv->renderctx);
6159 I915_WRITE(CCID, obj_priv->gtt_offset &~ CCID_EN);
6160 I915_READ(CCID);
6161 i915_gem_object_unpin(dev_priv->renderctx);
6162 drm_gem_object_unreference(dev_priv->renderctx);
6163 }
6164
Jesse Barnes97f5ab62009-10-08 10:16:48 -07006165 if (dev_priv->pwrctx) {
Kristian Høgsbergc1b5dea2009-11-11 12:19:18 -05006166 struct drm_i915_gem_object *obj_priv;
6167
Daniel Vetter23010e42010-03-08 13:35:02 +01006168 obj_priv = to_intel_bo(dev_priv->pwrctx);
Kristian Høgsbergc1b5dea2009-11-11 12:19:18 -05006169 I915_WRITE(PWRCTXA, obj_priv->gtt_offset &~ PWRCTX_EN);
6170 I915_READ(PWRCTXA);
Jesse Barnes97f5ab62009-10-08 10:16:48 -07006171 i915_gem_object_unpin(dev_priv->pwrctx);
6172 drm_gem_object_unreference(dev_priv->pwrctx);
6173 }
6174
Jesse Barnesf97108d2010-01-29 11:27:07 -08006175 if (IS_IRONLAKE_M(dev))
6176 ironlake_disable_drps(dev);
6177
Kristian Høgsberg69341a52009-11-11 12:19:17 -05006178 mutex_unlock(&dev->struct_mutex);
6179
Daniel Vetter6c0d93502010-08-20 18:26:46 +02006180 /* Disable the irq before mode object teardown, for the irq might
6181 * enqueue unpin/hotplug work. */
6182 drm_irq_uninstall(dev);
6183 cancel_work_sync(&dev_priv->hotplug_work);
6184
Daniel Vetter3dec0092010-08-20 21:40:52 +02006185 /* Shut off idle work before the crtcs get freed. */
6186 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
6187 intel_crtc = to_intel_crtc(crtc);
6188 del_timer_sync(&intel_crtc->idle_timer);
6189 }
6190 del_timer_sync(&dev_priv->idle_timer);
6191 cancel_work_sync(&dev_priv->idle_work);
6192
Jesse Barnes79e53942008-11-07 14:24:08 -08006193 drm_mode_config_cleanup(dev);
6194}
6195
Dave Airlie28d52042009-09-21 14:33:58 +10006196/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +08006197 * Return which encoder is currently attached for connector.
6198 */
Chris Wilsondf0e9242010-09-09 16:20:55 +01006199struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08006200{
Chris Wilsondf0e9242010-09-09 16:20:55 +01006201 return &intel_attached_encoder(connector)->base;
6202}
Jesse Barnes79e53942008-11-07 14:24:08 -08006203
Chris Wilsondf0e9242010-09-09 16:20:55 +01006204void intel_connector_attach_encoder(struct intel_connector *connector,
6205 struct intel_encoder *encoder)
6206{
6207 connector->encoder = encoder;
6208 drm_mode_connector_attach_encoder(&connector->base,
6209 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08006210}
Dave Airlie28d52042009-09-21 14:33:58 +10006211
6212/*
6213 * set vga decode state - true == enable VGA decode
6214 */
6215int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
6216{
6217 struct drm_i915_private *dev_priv = dev->dev_private;
6218 u16 gmch_ctrl;
6219
6220 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
6221 if (state)
6222 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
6223 else
6224 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
6225 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
6226 return 0;
6227}