blob: 39fa2258f235c86c6f64b3c9c6374b8aa2fe7622 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2007-8 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice shall be included in
13 * all copies or substantial portions of the Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
19 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
20 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
21 * OTHER DEALINGS IN THE SOFTWARE.
22 *
23 * Authors: Dave Airlie
24 * Alex Deucher
25 */
26#include "drmP.h"
27#include "drm_crtc_helper.h"
28#include "radeon_drm.h"
29#include "radeon.h"
30#include "atom.h"
31
32extern int atom_debug;
33
Alex Deucher5a9bcac2009-10-08 15:09:31 -040034/* evil but including atombios.h is much worse */
35bool radeon_atom_get_tv_timings(struct radeon_device *rdev, int index,
36 struct drm_display_mode *mode);
37
Dave Airlie1f3b6a42009-10-13 14:10:37 +100038static uint32_t radeon_encoder_clones(struct drm_encoder *encoder)
39{
40 struct drm_device *dev = encoder->dev;
41 struct radeon_device *rdev = dev->dev_private;
42 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
43 struct drm_encoder *clone_encoder;
44 uint32_t index_mask = 0;
45 int count;
46
47 /* DIG routing gets problematic */
48 if (rdev->family >= CHIP_R600)
49 return index_mask;
50 /* LVDS/TV are too wacky */
51 if (radeon_encoder->devices & ATOM_DEVICE_LCD_SUPPORT)
52 return index_mask;
53 /* DVO requires 2x ppll clocks depending on tmds chip */
54 if (radeon_encoder->devices & ATOM_DEVICE_DFP2_SUPPORT)
55 return index_mask;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -050056
Dave Airlie1f3b6a42009-10-13 14:10:37 +100057 count = -1;
58 list_for_each_entry(clone_encoder, &dev->mode_config.encoder_list, head) {
59 struct radeon_encoder *radeon_clone = to_radeon_encoder(clone_encoder);
60 count++;
61
62 if (clone_encoder == encoder)
63 continue;
64 if (radeon_clone->devices & (ATOM_DEVICE_LCD_SUPPORT))
65 continue;
66 if (radeon_clone->devices & ATOM_DEVICE_DFP2_SUPPORT)
67 continue;
68 else
69 index_mask |= (1 << count);
70 }
71 return index_mask;
72}
73
74void radeon_setup_encoder_clones(struct drm_device *dev)
75{
76 struct drm_encoder *encoder;
77
78 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
79 encoder->possible_clones = radeon_encoder_clones(encoder);
80 }
81}
82
Jerome Glisse771fe6b2009-06-05 14:42:42 +020083uint32_t
Alex Deucher5137ee92010-08-12 18:58:47 -040084radeon_get_encoder_enum(struct drm_device *dev, uint32_t supported_device, uint8_t dac)
Jerome Glisse771fe6b2009-06-05 14:42:42 +020085{
86 struct radeon_device *rdev = dev->dev_private;
87 uint32_t ret = 0;
88
89 switch (supported_device) {
90 case ATOM_DEVICE_CRT1_SUPPORT:
91 case ATOM_DEVICE_TV1_SUPPORT:
92 case ATOM_DEVICE_TV2_SUPPORT:
93 case ATOM_DEVICE_CRT2_SUPPORT:
94 case ATOM_DEVICE_CV_SUPPORT:
95 switch (dac) {
96 case 1: /* dac a */
97 if ((rdev->family == CHIP_RS300) ||
98 (rdev->family == CHIP_RS400) ||
99 (rdev->family == CHIP_RS480))
Alex Deucher5137ee92010-08-12 18:58:47 -0400100 ret = ENCODER_INTERNAL_DAC2_ENUM_ID1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200101 else if (ASIC_IS_AVIVO(rdev))
Alex Deucher5137ee92010-08-12 18:58:47 -0400102 ret = ENCODER_INTERNAL_KLDSCP_DAC1_ENUM_ID1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200103 else
Alex Deucher5137ee92010-08-12 18:58:47 -0400104 ret = ENCODER_INTERNAL_DAC1_ENUM_ID1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200105 break;
106 case 2: /* dac b */
107 if (ASIC_IS_AVIVO(rdev))
Alex Deucher5137ee92010-08-12 18:58:47 -0400108 ret = ENCODER_INTERNAL_KLDSCP_DAC2_ENUM_ID1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200109 else {
110 /*if (rdev->family == CHIP_R200)
Alex Deucher5137ee92010-08-12 18:58:47 -0400111 ret = ENCODER_INTERNAL_DVO1_ENUM_ID1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200112 else*/
Alex Deucher5137ee92010-08-12 18:58:47 -0400113 ret = ENCODER_INTERNAL_DAC2_ENUM_ID1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200114 }
115 break;
116 case 3: /* external dac */
117 if (ASIC_IS_AVIVO(rdev))
Alex Deucher5137ee92010-08-12 18:58:47 -0400118 ret = ENCODER_INTERNAL_KLDSCP_DVO1_ENUM_ID1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200119 else
Alex Deucher5137ee92010-08-12 18:58:47 -0400120 ret = ENCODER_INTERNAL_DVO1_ENUM_ID1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200121 break;
122 }
123 break;
124 case ATOM_DEVICE_LCD1_SUPPORT:
125 if (ASIC_IS_AVIVO(rdev))
Alex Deucher5137ee92010-08-12 18:58:47 -0400126 ret = ENCODER_INTERNAL_LVTM1_ENUM_ID1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200127 else
Alex Deucher5137ee92010-08-12 18:58:47 -0400128 ret = ENCODER_INTERNAL_LVDS_ENUM_ID1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200129 break;
130 case ATOM_DEVICE_DFP1_SUPPORT:
131 if ((rdev->family == CHIP_RS300) ||
132 (rdev->family == CHIP_RS400) ||
133 (rdev->family == CHIP_RS480))
Alex Deucher5137ee92010-08-12 18:58:47 -0400134 ret = ENCODER_INTERNAL_DVO1_ENUM_ID1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200135 else if (ASIC_IS_AVIVO(rdev))
Alex Deucher5137ee92010-08-12 18:58:47 -0400136 ret = ENCODER_INTERNAL_KLDSCP_TMDS1_ENUM_ID1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200137 else
Alex Deucher5137ee92010-08-12 18:58:47 -0400138 ret = ENCODER_INTERNAL_TMDS1_ENUM_ID1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200139 break;
140 case ATOM_DEVICE_LCD2_SUPPORT:
141 case ATOM_DEVICE_DFP2_SUPPORT:
142 if ((rdev->family == CHIP_RS600) ||
143 (rdev->family == CHIP_RS690) ||
144 (rdev->family == CHIP_RS740))
Alex Deucher5137ee92010-08-12 18:58:47 -0400145 ret = ENCODER_INTERNAL_DDI_ENUM_ID1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200146 else if (ASIC_IS_AVIVO(rdev))
Alex Deucher5137ee92010-08-12 18:58:47 -0400147 ret = ENCODER_INTERNAL_KLDSCP_DVO1_ENUM_ID1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200148 else
Alex Deucher5137ee92010-08-12 18:58:47 -0400149 ret = ENCODER_INTERNAL_DVO1_ENUM_ID1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200150 break;
151 case ATOM_DEVICE_DFP3_SUPPORT:
Alex Deucher5137ee92010-08-12 18:58:47 -0400152 ret = ENCODER_INTERNAL_LVTM1_ENUM_ID1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200153 break;
154 }
155
156 return ret;
157}
158
Dave Airlief28cf332010-01-28 17:15:25 +1000159static inline bool radeon_encoder_is_digital(struct drm_encoder *encoder)
160{
161 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
162 switch (radeon_encoder->encoder_id) {
163 case ENCODER_OBJECT_ID_INTERNAL_LVDS:
164 case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
165 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
166 case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
167 case ENCODER_OBJECT_ID_INTERNAL_DVO1:
168 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
169 case ENCODER_OBJECT_ID_INTERNAL_DDI:
170 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
171 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
172 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
173 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
174 return true;
175 default:
176 return false;
177 }
178}
Alex Deucher99999aa2010-11-16 12:09:41 -0500179
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200180void
181radeon_link_encoder_connector(struct drm_device *dev)
182{
183 struct drm_connector *connector;
184 struct radeon_connector *radeon_connector;
185 struct drm_encoder *encoder;
186 struct radeon_encoder *radeon_encoder;
187
188 /* walk the list and link encoders to connectors */
189 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
190 radeon_connector = to_radeon_connector(connector);
191 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
192 radeon_encoder = to_radeon_encoder(encoder);
193 if (radeon_encoder->devices & radeon_connector->devices)
194 drm_mode_connector_attach_encoder(connector, encoder);
195 }
196 }
197}
198
Dave Airlie4ce001a2009-08-13 16:32:14 +1000199void radeon_encoder_set_active_device(struct drm_encoder *encoder)
200{
201 struct drm_device *dev = encoder->dev;
202 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
203 struct drm_connector *connector;
204
205 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
206 if (connector->encoder == encoder) {
207 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
208 radeon_encoder->active_device = radeon_encoder->devices & radeon_connector->devices;
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000209 DRM_DEBUG_KMS("setting active device to %08x from %08x %08x for encoder %d\n",
Dave Airlief641e512009-09-08 11:17:38 +1000210 radeon_encoder->active_device, radeon_encoder->devices,
211 radeon_connector->devices, encoder->encoder_type);
Dave Airlie4ce001a2009-08-13 16:32:14 +1000212 }
213 }
214}
215
Alex Deucher5b1714d2010-08-03 19:59:20 -0400216struct drm_connector *
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200217radeon_get_connector_for_encoder(struct drm_encoder *encoder)
218{
219 struct drm_device *dev = encoder->dev;
220 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
221 struct drm_connector *connector;
222 struct radeon_connector *radeon_connector;
223
224 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
225 radeon_connector = to_radeon_connector(connector);
Dave Airlie43c33ed2010-01-29 15:55:30 +1000226 if (radeon_encoder->active_device & radeon_connector->devices)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200227 return connector;
228 }
229 return NULL;
230}
231
Alex Deucherac89af12011-05-22 13:20:36 -0400232static struct drm_connector *
233radeon_get_connector_for_encoder_init(struct drm_encoder *encoder)
234{
235 struct drm_device *dev = encoder->dev;
236 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
237 struct drm_connector *connector;
238 struct radeon_connector *radeon_connector;
239
240 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
241 radeon_connector = to_radeon_connector(connector);
242 if (radeon_encoder->devices & radeon_connector->devices)
243 return connector;
244 }
245 return NULL;
246}
247
Alex Deucher3e4b9982010-11-16 12:09:42 -0500248struct drm_encoder *radeon_atom_get_external_encoder(struct drm_encoder *encoder)
249{
250 struct drm_device *dev = encoder->dev;
251 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
252 struct drm_encoder *other_encoder;
253 struct radeon_encoder *other_radeon_encoder;
254
255 if (radeon_encoder->is_ext_encoder)
256 return NULL;
257
258 list_for_each_entry(other_encoder, &dev->mode_config.encoder_list, head) {
259 if (other_encoder == encoder)
260 continue;
261 other_radeon_encoder = to_radeon_encoder(other_encoder);
262 if (other_radeon_encoder->is_ext_encoder &&
263 (radeon_encoder->devices & other_radeon_encoder->devices))
264 return other_encoder;
265 }
266 return NULL;
267}
268
Alex Deucherd7fa8bb2011-05-20 04:34:21 -0400269bool radeon_encoder_is_dp_bridge(struct drm_encoder *encoder)
270{
271 struct drm_encoder *other_encoder = radeon_atom_get_external_encoder(encoder);
272
273 if (other_encoder) {
274 struct radeon_encoder *radeon_encoder = to_radeon_encoder(other_encoder);
275
276 switch (radeon_encoder->encoder_id) {
277 case ENCODER_OBJECT_ID_TRAVIS:
278 case ENCODER_OBJECT_ID_NUTMEG:
279 return true;
280 default:
281 return false;
282 }
283 }
284
285 return false;
286}
287
Alex Deucher35153872010-04-30 12:00:44 -0400288void radeon_panel_mode_fixup(struct drm_encoder *encoder,
289 struct drm_display_mode *adjusted_mode)
290{
291 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
292 struct drm_device *dev = encoder->dev;
293 struct radeon_device *rdev = dev->dev_private;
294 struct drm_display_mode *native_mode = &radeon_encoder->native_mode;
295 unsigned hblank = native_mode->htotal - native_mode->hdisplay;
296 unsigned vblank = native_mode->vtotal - native_mode->vdisplay;
297 unsigned hover = native_mode->hsync_start - native_mode->hdisplay;
298 unsigned vover = native_mode->vsync_start - native_mode->vdisplay;
299 unsigned hsync_width = native_mode->hsync_end - native_mode->hsync_start;
300 unsigned vsync_width = native_mode->vsync_end - native_mode->vsync_start;
301
302 adjusted_mode->clock = native_mode->clock;
303 adjusted_mode->flags = native_mode->flags;
304
305 if (ASIC_IS_AVIVO(rdev)) {
306 adjusted_mode->hdisplay = native_mode->hdisplay;
307 adjusted_mode->vdisplay = native_mode->vdisplay;
308 }
309
310 adjusted_mode->htotal = native_mode->hdisplay + hblank;
311 adjusted_mode->hsync_start = native_mode->hdisplay + hover;
312 adjusted_mode->hsync_end = adjusted_mode->hsync_start + hsync_width;
313
314 adjusted_mode->vtotal = native_mode->vdisplay + vblank;
315 adjusted_mode->vsync_start = native_mode->vdisplay + vover;
316 adjusted_mode->vsync_end = adjusted_mode->vsync_start + vsync_width;
317
318 drm_mode_set_crtcinfo(adjusted_mode, CRTC_INTERLACE_HALVE_V);
319
320 if (ASIC_IS_AVIVO(rdev)) {
321 adjusted_mode->crtc_hdisplay = native_mode->hdisplay;
322 adjusted_mode->crtc_vdisplay = native_mode->vdisplay;
323 }
324
325 adjusted_mode->crtc_htotal = adjusted_mode->crtc_hdisplay + hblank;
326 adjusted_mode->crtc_hsync_start = adjusted_mode->crtc_hdisplay + hover;
327 adjusted_mode->crtc_hsync_end = adjusted_mode->crtc_hsync_start + hsync_width;
328
329 adjusted_mode->crtc_vtotal = adjusted_mode->crtc_vdisplay + vblank;
330 adjusted_mode->crtc_vsync_start = adjusted_mode->crtc_vdisplay + vover;
331 adjusted_mode->crtc_vsync_end = adjusted_mode->crtc_vsync_start + vsync_width;
332
333}
334
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200335static bool radeon_atom_mode_fixup(struct drm_encoder *encoder,
336 struct drm_display_mode *mode,
337 struct drm_display_mode *adjusted_mode)
338{
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200339 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400340 struct drm_device *dev = encoder->dev;
341 struct radeon_device *rdev = dev->dev_private;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200342
Alex Deucher8c2a6d72009-10-14 02:00:42 -0400343 /* set the active encoder to connector routing */
344 radeon_encoder_set_active_device(encoder);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200345 drm_mode_set_crtcinfo(adjusted_mode, 0);
346
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200347 /* hw bug */
348 if ((mode->flags & DRM_MODE_FLAG_INTERLACE)
349 && (mode->crtc_vsync_start < (mode->crtc_vdisplay + 2)))
350 adjusted_mode->crtc_vsync_start = adjusted_mode->crtc_vdisplay + 2;
351
Alex Deucher80297e82009-11-12 14:55:14 -0500352 /* get the native mode for LVDS */
Alex Deucher35153872010-04-30 12:00:44 -0400353 if (radeon_encoder->active_device & (ATOM_DEVICE_LCD_SUPPORT))
354 radeon_panel_mode_fixup(encoder, adjusted_mode);
Alex Deucher80297e82009-11-12 14:55:14 -0500355
356 /* get the native mode for TV */
Alex Deucherceefedd2009-10-13 23:57:47 -0400357 if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT)) {
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400358 struct radeon_encoder_atom_dac *tv_dac = radeon_encoder->enc_priv;
359 if (tv_dac) {
360 if (tv_dac->tv_std == TV_STD_NTSC ||
361 tv_dac->tv_std == TV_STD_NTSC_J ||
362 tv_dac->tv_std == TV_STD_PAL_M)
363 radeon_atom_get_tv_timings(rdev, 0, adjusted_mode);
364 else
365 radeon_atom_get_tv_timings(rdev, 1, adjusted_mode);
366 }
367 }
368
Alex Deucher5801ead2009-11-24 13:32:59 -0500369 if (ASIC_IS_DCE3(rdev) &&
Alex Deucher9f998ad2010-03-29 21:37:08 -0400370 (radeon_encoder->active_device & (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT))) {
Alex Deucher5801ead2009-11-24 13:32:59 -0500371 struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
372 radeon_dp_set_link_config(connector, mode);
373 }
374
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200375 return true;
376}
377
378static void
379atombios_dac_setup(struct drm_encoder *encoder, int action)
380{
381 struct drm_device *dev = encoder->dev;
382 struct radeon_device *rdev = dev->dev_private;
383 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
384 DAC_ENCODER_CONTROL_PS_ALLOCATION args;
Alex Deucheraffd8582010-04-06 01:22:41 -0400385 int index = 0;
Dave Airlie445282d2009-09-09 17:40:54 +1000386 struct radeon_encoder_atom_dac *dac_info = radeon_encoder->enc_priv;
Dave Airlie445282d2009-09-09 17:40:54 +1000387
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200388 memset(&args, 0, sizeof(args));
389
390 switch (radeon_encoder->encoder_id) {
391 case ENCODER_OBJECT_ID_INTERNAL_DAC1:
392 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
393 index = GetIndexIntoMasterTable(COMMAND, DAC1EncoderControl);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200394 break;
395 case ENCODER_OBJECT_ID_INTERNAL_DAC2:
396 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
397 index = GetIndexIntoMasterTable(COMMAND, DAC2EncoderControl);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200398 break;
399 }
400
401 args.ucAction = action;
402
Dave Airlie4ce001a2009-08-13 16:32:14 +1000403 if (radeon_encoder->active_device & (ATOM_DEVICE_CRT_SUPPORT))
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200404 args.ucDacStandard = ATOM_DAC1_PS2;
Dave Airlie4ce001a2009-08-13 16:32:14 +1000405 else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200406 args.ucDacStandard = ATOM_DAC1_CV;
407 else {
Alex Deucheraffd8582010-04-06 01:22:41 -0400408 switch (dac_info->tv_std) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200409 case TV_STD_PAL:
410 case TV_STD_PAL_M:
411 case TV_STD_SCART_PAL:
412 case TV_STD_SECAM:
413 case TV_STD_PAL_CN:
414 args.ucDacStandard = ATOM_DAC1_PAL;
415 break;
416 case TV_STD_NTSC:
417 case TV_STD_NTSC_J:
418 case TV_STD_PAL_60:
419 default:
420 args.ucDacStandard = ATOM_DAC1_NTSC;
421 break;
422 }
423 }
424 args.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
425
426 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
427
428}
429
430static void
431atombios_tv_setup(struct drm_encoder *encoder, int action)
432{
433 struct drm_device *dev = encoder->dev;
434 struct radeon_device *rdev = dev->dev_private;
435 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
436 TV_ENCODER_CONTROL_PS_ALLOCATION args;
437 int index = 0;
Dave Airlie445282d2009-09-09 17:40:54 +1000438 struct radeon_encoder_atom_dac *dac_info = radeon_encoder->enc_priv;
Dave Airlie445282d2009-09-09 17:40:54 +1000439
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200440 memset(&args, 0, sizeof(args));
441
442 index = GetIndexIntoMasterTable(COMMAND, TVEncoderControl);
443
444 args.sTVEncoder.ucAction = action;
445
Dave Airlie4ce001a2009-08-13 16:32:14 +1000446 if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200447 args.sTVEncoder.ucTvStandard = ATOM_TV_CV;
448 else {
Alex Deucheraffd8582010-04-06 01:22:41 -0400449 switch (dac_info->tv_std) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200450 case TV_STD_NTSC:
451 args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC;
452 break;
453 case TV_STD_PAL:
454 args.sTVEncoder.ucTvStandard = ATOM_TV_PAL;
455 break;
456 case TV_STD_PAL_M:
457 args.sTVEncoder.ucTvStandard = ATOM_TV_PALM;
458 break;
459 case TV_STD_PAL_60:
460 args.sTVEncoder.ucTvStandard = ATOM_TV_PAL60;
461 break;
462 case TV_STD_NTSC_J:
463 args.sTVEncoder.ucTvStandard = ATOM_TV_NTSCJ;
464 break;
465 case TV_STD_SCART_PAL:
466 args.sTVEncoder.ucTvStandard = ATOM_TV_PAL; /* ??? */
467 break;
468 case TV_STD_SECAM:
469 args.sTVEncoder.ucTvStandard = ATOM_TV_SECAM;
470 break;
471 case TV_STD_PAL_CN:
472 args.sTVEncoder.ucTvStandard = ATOM_TV_PALCN;
473 break;
474 default:
475 args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC;
476 break;
477 }
478 }
479
480 args.sTVEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
481
482 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
483
484}
485
Alex Deucher99999aa2010-11-16 12:09:41 -0500486union dvo_encoder_control {
487 ENABLE_EXTERNAL_TMDS_ENCODER_PS_ALLOCATION ext_tmds;
488 DVO_ENCODER_CONTROL_PS_ALLOCATION dvo;
489 DVO_ENCODER_CONTROL_PS_ALLOCATION_V3 dvo_v3;
490};
491
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200492void
Alex Deucher99999aa2010-11-16 12:09:41 -0500493atombios_dvo_setup(struct drm_encoder *encoder, int action)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200494{
495 struct drm_device *dev = encoder->dev;
496 struct radeon_device *rdev = dev->dev_private;
497 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
Alex Deucher99999aa2010-11-16 12:09:41 -0500498 union dvo_encoder_control args;
499 int index = GetIndexIntoMasterTable(COMMAND, DVOEncoderControl);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200500
501 memset(&args, 0, sizeof(args));
502
Alex Deucher99999aa2010-11-16 12:09:41 -0500503 if (ASIC_IS_DCE3(rdev)) {
504 /* DCE3+ */
505 args.dvo_v3.ucAction = action;
506 args.dvo_v3.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
507 args.dvo_v3.ucDVOConfig = 0; /* XXX */
508 } else if (ASIC_IS_DCE2(rdev)) {
509 /* DCE2 (pre-DCE3 R6xx, RS600/690/740 */
510 args.dvo.sDVOEncoder.ucAction = action;
511 args.dvo.sDVOEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
512 /* DFP1, CRT1, TV1 depending on the type of port */
513 args.dvo.sDVOEncoder.ucDeviceType = ATOM_DEVICE_DFP1_INDEX;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200514
Alex Deucher99999aa2010-11-16 12:09:41 -0500515 if (radeon_encoder->pixel_clock > 165000)
516 args.dvo.sDVOEncoder.usDevAttr.sDigAttrib.ucAttribute |= PANEL_ENCODER_MISC_DUAL;
517 } else {
518 /* R4xx, R5xx */
519 args.ext_tmds.sXTmdsEncoder.ucEnable = action;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200520
Alex Deucher99999aa2010-11-16 12:09:41 -0500521 if (radeon_encoder->pixel_clock > 165000)
522 args.ext_tmds.sXTmdsEncoder.ucMisc |= PANEL_ENCODER_MISC_DUAL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200523
Alex Deucher99999aa2010-11-16 12:09:41 -0500524 /*if (pScrn->rgbBits == 8)*/
525 args.ext_tmds.sXTmdsEncoder.ucMisc |= ATOM_PANEL_MISC_888RGB;
526 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200527
528 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200529}
530
531union lvds_encoder_control {
532 LVDS_ENCODER_CONTROL_PS_ALLOCATION v1;
533 LVDS_ENCODER_CONTROL_PS_ALLOCATION_V2 v2;
534};
535
Alex Deucher32f48ff2009-11-30 01:54:16 -0500536void
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200537atombios_digital_setup(struct drm_encoder *encoder, int action)
538{
539 struct drm_device *dev = encoder->dev;
540 struct radeon_device *rdev = dev->dev_private;
541 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
Alex Deucher9ae47862010-02-01 19:06:06 -0500542 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200543 union lvds_encoder_control args;
544 int index = 0;
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200545 int hdmi_detected = 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200546 uint8_t frev, crev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200547
Alex Deucher4aab97e2010-08-12 18:58:48 -0400548 if (!dig)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200549 return;
550
Alex Deucher9ae47862010-02-01 19:06:06 -0500551 if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI)
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200552 hdmi_detected = 1;
553
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200554 memset(&args, 0, sizeof(args));
555
556 switch (radeon_encoder->encoder_id) {
557 case ENCODER_OBJECT_ID_INTERNAL_LVDS:
558 index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl);
559 break;
560 case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
561 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
562 index = GetIndexIntoMasterTable(COMMAND, TMDS1EncoderControl);
563 break;
564 case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
565 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
566 index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl);
567 else
568 index = GetIndexIntoMasterTable(COMMAND, TMDS2EncoderControl);
569 break;
570 }
571
Alex Deuchera084e6e2010-03-18 01:04:01 -0400572 if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
573 return;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200574
575 switch (frev) {
576 case 1:
577 case 2:
578 switch (crev) {
579 case 1:
580 args.v1.ucMisc = 0;
581 args.v1.ucAction = action;
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200582 if (hdmi_detected)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200583 args.v1.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE;
584 args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
585 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
Alex Deucherba032a52010-10-04 17:13:01 -0400586 if (dig->lcd_misc & ATOM_PANEL_MISC_DUAL)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200587 args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL;
Alex Deucherba032a52010-10-04 17:13:01 -0400588 if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
Alex Deucher99999aa2010-11-16 12:09:41 -0500589 args.v1.ucMisc |= ATOM_PANEL_MISC_888RGB;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200590 } else {
Alex Deucher5137ee92010-08-12 18:58:47 -0400591 if (dig->linkb)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200592 args.v1.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB;
593 if (radeon_encoder->pixel_clock > 165000)
594 args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL;
595 /*if (pScrn->rgbBits == 8) */
Alex Deucher99999aa2010-11-16 12:09:41 -0500596 args.v1.ucMisc |= ATOM_PANEL_MISC_888RGB;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200597 }
598 break;
599 case 2:
600 case 3:
601 args.v2.ucMisc = 0;
602 args.v2.ucAction = action;
603 if (crev == 3) {
604 if (dig->coherent_mode)
605 args.v2.ucMisc |= PANEL_ENCODER_MISC_COHERENT;
606 }
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200607 if (hdmi_detected)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200608 args.v2.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE;
609 args.v2.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
610 args.v2.ucTruncate = 0;
611 args.v2.ucSpatial = 0;
612 args.v2.ucTemporal = 0;
613 args.v2.ucFRC = 0;
614 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
Alex Deucherba032a52010-10-04 17:13:01 -0400615 if (dig->lcd_misc & ATOM_PANEL_MISC_DUAL)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200616 args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL;
Alex Deucherba032a52010-10-04 17:13:01 -0400617 if (dig->lcd_misc & ATOM_PANEL_MISC_SPATIAL) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200618 args.v2.ucSpatial = PANEL_ENCODER_SPATIAL_DITHER_EN;
Alex Deucherba032a52010-10-04 17:13:01 -0400619 if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200620 args.v2.ucSpatial |= PANEL_ENCODER_SPATIAL_DITHER_DEPTH;
621 }
Alex Deucherba032a52010-10-04 17:13:01 -0400622 if (dig->lcd_misc & ATOM_PANEL_MISC_TEMPORAL) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200623 args.v2.ucTemporal = PANEL_ENCODER_TEMPORAL_DITHER_EN;
Alex Deucherba032a52010-10-04 17:13:01 -0400624 if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200625 args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_DITHER_DEPTH;
Alex Deucherba032a52010-10-04 17:13:01 -0400626 if (((dig->lcd_misc >> ATOM_PANEL_MISC_GREY_LEVEL_SHIFT) & 0x3) == 2)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200627 args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_LEVEL_4;
628 }
629 } else {
Alex Deucher5137ee92010-08-12 18:58:47 -0400630 if (dig->linkb)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200631 args.v2.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB;
632 if (radeon_encoder->pixel_clock > 165000)
633 args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL;
634 }
635 break;
636 default:
637 DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
638 break;
639 }
640 break;
641 default:
642 DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
643 break;
644 }
645
646 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200647}
648
649int
650atombios_get_encoder_mode(struct drm_encoder *encoder)
651{
Alex Deucherc7a71fc2010-11-17 02:49:40 -0500652 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
Alex Deucherd033af82010-08-20 01:09:22 -0400653 struct drm_device *dev = encoder->dev;
654 struct radeon_device *rdev = dev->dev_private;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200655 struct drm_connector *connector;
656 struct radeon_connector *radeon_connector;
Alex Deucher9ae47862010-02-01 19:06:06 -0500657 struct radeon_connector_atom_dig *dig_connector;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200658
Alex Deucherd7fa8bb2011-05-20 04:34:21 -0400659 /* dp bridges are always DP */
660 if (radeon_encoder_is_dp_bridge(encoder))
661 return ATOM_ENCODER_MODE_DP;
662
Alex Deucherfbb87772011-06-13 17:13:31 -0400663 /* DVO is always DVO */
664 if (radeon_encoder->encoder_id == ATOM_ENCODER_MODE_DVO)
665 return ATOM_ENCODER_MODE_DVO;
666
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200667 connector = radeon_get_connector_for_encoder(encoder);
Alex Deucherfbb87772011-06-13 17:13:31 -0400668 /* if we don't have an active device yet, just use one of
669 * the connectors tied to the encoder.
670 */
671 if (!connector)
672 connector = radeon_get_connector_for_encoder_init(encoder);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200673 radeon_connector = to_radeon_connector(connector);
674
675 switch (connector->connector_type) {
676 case DRM_MODE_CONNECTOR_DVII:
Alex Deucher705af9c2009-09-10 16:31:13 -0400677 case DRM_MODE_CONNECTOR_HDMIB: /* HDMI-B is basically DL-DVI; analog works fine */
Alex Deucher9453d622011-01-24 22:25:48 -0500678 if (drm_detect_monitor_audio(radeon_connector->edid) && radeon_audio) {
Alex Deucherd033af82010-08-20 01:09:22 -0400679 /* fix me */
680 if (ASIC_IS_DCE4(rdev))
681 return ATOM_ENCODER_MODE_DVI;
682 else
683 return ATOM_ENCODER_MODE_HDMI;
684 } else if (radeon_connector->use_digital)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200685 return ATOM_ENCODER_MODE_DVI;
686 else
687 return ATOM_ENCODER_MODE_CRT;
688 break;
689 case DRM_MODE_CONNECTOR_DVID:
690 case DRM_MODE_CONNECTOR_HDMIA:
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200691 default:
Alex Deucher9453d622011-01-24 22:25:48 -0500692 if (drm_detect_monitor_audio(radeon_connector->edid) && radeon_audio) {
Alex Deucherd033af82010-08-20 01:09:22 -0400693 /* fix me */
694 if (ASIC_IS_DCE4(rdev))
695 return ATOM_ENCODER_MODE_DVI;
696 else
697 return ATOM_ENCODER_MODE_HDMI;
698 } else
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200699 return ATOM_ENCODER_MODE_DVI;
700 break;
701 case DRM_MODE_CONNECTOR_LVDS:
702 return ATOM_ENCODER_MODE_LVDS;
703 break;
704 case DRM_MODE_CONNECTOR_DisplayPort:
Alex Deucher9ae47862010-02-01 19:06:06 -0500705 dig_connector = radeon_connector->con_priv;
706 if ((dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT) ||
707 (dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_eDP))
Alex Deucherf92a8b62009-11-23 18:40:40 -0500708 return ATOM_ENCODER_MODE_DP;
Alex Deucher9453d622011-01-24 22:25:48 -0500709 else if (drm_detect_monitor_audio(radeon_connector->edid) && radeon_audio) {
Alex Deucherd033af82010-08-20 01:09:22 -0400710 /* fix me */
711 if (ASIC_IS_DCE4(rdev))
712 return ATOM_ENCODER_MODE_DVI;
713 else
714 return ATOM_ENCODER_MODE_HDMI;
715 } else
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200716 return ATOM_ENCODER_MODE_DVI;
717 break;
Alex Deucher3a5f4a22011-05-20 04:34:18 -0400718 case DRM_MODE_CONNECTOR_eDP:
719 return ATOM_ENCODER_MODE_DP;
Alex Deuchera5899fc2010-01-07 14:19:47 -0500720 case DRM_MODE_CONNECTOR_DVIA:
721 case DRM_MODE_CONNECTOR_VGA:
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200722 return ATOM_ENCODER_MODE_CRT;
723 break;
Alex Deuchera5899fc2010-01-07 14:19:47 -0500724 case DRM_MODE_CONNECTOR_Composite:
725 case DRM_MODE_CONNECTOR_SVIDEO:
726 case DRM_MODE_CONNECTOR_9PinDIN:
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200727 /* fix me */
728 return ATOM_ENCODER_MODE_TV;
729 /*return ATOM_ENCODER_MODE_CV;*/
730 break;
731 }
732}
733
Alex Deucher1a66c952009-11-20 19:40:13 -0500734/*
735 * DIG Encoder/Transmitter Setup
736 *
737 * DCE 3.0/3.1
738 * - 2 DIG transmitter blocks. UNIPHY (links A and B) and LVTMA.
739 * Supports up to 3 digital outputs
740 * - 2 DIG encoder blocks.
741 * DIG1 can drive UNIPHY link A or link B
742 * DIG2 can drive UNIPHY link B or LVTMA
743 *
744 * DCE 3.2
745 * - 3 DIG transmitter blocks. UNIPHY0/1/2 (links A and B).
746 * Supports up to 5 digital outputs
747 * - 2 DIG encoder blocks.
748 * DIG1/2 can drive UNIPHY0/1/2 link A or link B
749 *
Alex Deuchera0011822011-01-06 21:19:17 -0500750 * DCE 4.0/5.0
Alex Deucher4e8c65a2010-11-22 17:56:23 -0500751 * - 3 DIG transmitter blocks UNIPHY0/1/2 (links A and B).
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500752 * Supports up to 6 digital outputs
753 * - 6 DIG encoder blocks.
754 * - DIG to PHY mapping is hardcoded
755 * DIG1 drives UNIPHY0 link A, A+B
756 * DIG2 drives UNIPHY0 link B
757 * DIG3 drives UNIPHY1 link A, A+B
758 * DIG4 drives UNIPHY1 link B
759 * DIG5 drives UNIPHY2 link A, A+B
760 * DIG6 drives UNIPHY2 link B
761 *
Alex Deucher4e8c65a2010-11-22 17:56:23 -0500762 * DCE 4.1
763 * - 3 DIG transmitter blocks UNIPHY0/1/2 (links A and B).
764 * Supports up to 6 digital outputs
765 * - 2 DIG encoder blocks.
766 * DIG1/2 can drive UNIPHY0/1/2 link A or link B
767 *
Alex Deucher1a66c952009-11-20 19:40:13 -0500768 * Routing
769 * crtc -> dig encoder -> UNIPHY/LVTMA (1 or 2 links)
770 * Examples:
771 * crtc0 -> dig2 -> LVTMA links A+B -> TMDS/HDMI
772 * crtc1 -> dig1 -> UNIPHY0 link B -> DP
773 * crtc0 -> dig1 -> UNIPHY2 link A -> LVDS
774 * crtc1 -> dig2 -> UNIPHY1 link B+A -> TMDS/HDMI
775 */
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500776
777union dig_encoder_control {
778 DIG_ENCODER_CONTROL_PS_ALLOCATION v1;
779 DIG_ENCODER_CONTROL_PARAMETERS_V2 v2;
780 DIG_ENCODER_CONTROL_PARAMETERS_V3 v3;
Alex Deucherbadbb572011-01-06 21:19:18 -0500781 DIG_ENCODER_CONTROL_PARAMETERS_V4 v4;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500782};
783
784void
Alex Deucher558e27d2011-05-20 04:34:27 -0400785atombios_dig_encoder_setup(struct drm_encoder *encoder, int action, int panel_mode)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200786{
787 struct drm_device *dev = encoder->dev;
788 struct radeon_device *rdev = dev->dev_private;
789 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
Alex Deucher9ae47862010-02-01 19:06:06 -0500790 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
Alex Deucher4aab97e2010-08-12 18:58:48 -0400791 struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500792 union dig_encoder_control args;
Alex Deucherd9c9fe32010-03-29 17:39:44 -0400793 int index = 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200794 uint8_t frev, crev;
Alex Deucher4aab97e2010-08-12 18:58:48 -0400795 int dp_clock = 0;
796 int dp_lane_count = 0;
Alex Deucherbadbb572011-01-06 21:19:18 -0500797 int hpd_id = RADEON_HPD_NONE;
Alex Deucherdf271be2011-05-20 04:34:15 -0400798 int bpc = 8;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200799
Alex Deucher4aab97e2010-08-12 18:58:48 -0400800 if (connector) {
801 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
802 struct radeon_connector_atom_dig *dig_connector =
803 radeon_connector->con_priv;
804
805 dp_clock = dig_connector->dp_clock;
806 dp_lane_count = dig_connector->dp_lane_count;
Alex Deucherbadbb572011-01-06 21:19:18 -0500807 hpd_id = radeon_connector->hpd.hpd;
Alex Deucherdf271be2011-05-20 04:34:15 -0400808 bpc = connector->display_info.bpc;
Alex Deucher4aab97e2010-08-12 18:58:48 -0400809 }
810
811 /* no dig encoder assigned */
812 if (dig->dig_encoder == -1)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200813 return;
814
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200815 memset(&args, 0, sizeof(args));
816
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500817 if (ASIC_IS_DCE4(rdev))
818 index = GetIndexIntoMasterTable(COMMAND, DIGxEncoderControl);
819 else {
820 if (dig->dig_encoder)
821 index = GetIndexIntoMasterTable(COMMAND, DIG2EncoderControl);
822 else
823 index = GetIndexIntoMasterTable(COMMAND, DIG1EncoderControl);
824 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200825
Alex Deuchera084e6e2010-03-18 01:04:01 -0400826 if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
827 return;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200828
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500829 args.v1.ucAction = action;
830 args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
Alex Deucher558e27d2011-05-20 04:34:27 -0400831 if (action == ATOM_ENCODER_CMD_SETUP_PANEL_MODE)
832 args.v3.ucPanelMode = panel_mode;
833 else
834 args.v1.ucEncoderMode = atombios_get_encoder_mode(encoder);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200835
Alex Deucherbadbb572011-01-06 21:19:18 -0500836 if ((args.v1.ucEncoderMode == ATOM_ENCODER_MODE_DP) ||
837 (args.v1.ucEncoderMode == ATOM_ENCODER_MODE_DP_MST))
Alex Deucher4aab97e2010-08-12 18:58:48 -0400838 args.v1.ucLaneNum = dp_lane_count;
Alex Deucherbadbb572011-01-06 21:19:18 -0500839 else if (radeon_encoder->pixel_clock > 165000)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500840 args.v1.ucLaneNum = 8;
841 else
842 args.v1.ucLaneNum = 4;
843
Alex Deucherbadbb572011-01-06 21:19:18 -0500844 if (ASIC_IS_DCE5(rdev)) {
845 if ((args.v1.ucEncoderMode == ATOM_ENCODER_MODE_DP) ||
846 (args.v1.ucEncoderMode == ATOM_ENCODER_MODE_DP_MST)) {
847 if (dp_clock == 270000)
848 args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V4_DPLINKRATE_2_70GHZ;
849 else if (dp_clock == 540000)
850 args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V4_DPLINKRATE_5_40GHZ;
851 }
852 args.v4.acConfig.ucDigSel = dig->dig_encoder;
Alex Deucherdf271be2011-05-20 04:34:15 -0400853 switch (bpc) {
854 case 0:
855 args.v4.ucBitPerColor = PANEL_BPC_UNDEFINE;
856 break;
857 case 6:
858 args.v4.ucBitPerColor = PANEL_6BIT_PER_COLOR;
859 break;
860 case 8:
861 default:
862 args.v4.ucBitPerColor = PANEL_8BIT_PER_COLOR;
863 break;
864 case 10:
865 args.v4.ucBitPerColor = PANEL_10BIT_PER_COLOR;
866 break;
867 case 12:
868 args.v4.ucBitPerColor = PANEL_12BIT_PER_COLOR;
869 break;
870 case 16:
871 args.v4.ucBitPerColor = PANEL_16BIT_PER_COLOR;
872 break;
873 }
Alex Deucherbadbb572011-01-06 21:19:18 -0500874 if (hpd_id == RADEON_HPD_NONE)
875 args.v4.ucHPD_ID = 0;
876 else
877 args.v4.ucHPD_ID = hpd_id + 1;
878 } else if (ASIC_IS_DCE4(rdev)) {
879 if ((args.v1.ucEncoderMode == ATOM_ENCODER_MODE_DP) && (dp_clock == 270000))
880 args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V3_DPLINKRATE_2_70GHZ;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500881 args.v3.acConfig.ucDigSel = dig->dig_encoder;
Alex Deucherdf271be2011-05-20 04:34:15 -0400882 switch (bpc) {
883 case 0:
884 args.v3.ucBitPerColor = PANEL_BPC_UNDEFINE;
885 break;
886 case 6:
887 args.v3.ucBitPerColor = PANEL_6BIT_PER_COLOR;
888 break;
889 case 8:
890 default:
891 args.v3.ucBitPerColor = PANEL_8BIT_PER_COLOR;
892 break;
893 case 10:
894 args.v3.ucBitPerColor = PANEL_10BIT_PER_COLOR;
895 break;
896 case 12:
897 args.v3.ucBitPerColor = PANEL_12BIT_PER_COLOR;
898 break;
899 case 16:
900 args.v3.ucBitPerColor = PANEL_16BIT_PER_COLOR;
901 break;
902 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200903 } else {
Alex Deucherbadbb572011-01-06 21:19:18 -0500904 if ((args.v1.ucEncoderMode == ATOM_ENCODER_MODE_DP) && (dp_clock == 270000))
905 args.v1.ucConfig |= ATOM_ENCODER_CONFIG_DPLINKRATE_2_70GHZ;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200906 switch (radeon_encoder->encoder_id) {
907 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500908 args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200909 break;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500910 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200911 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500912 args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER2;
913 break;
914 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
915 args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER3;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200916 break;
917 }
Alex Deucher5137ee92010-08-12 18:58:47 -0400918 if (dig->linkb)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500919 args.v1.ucConfig |= ATOM_ENCODER_CONFIG_LINKB;
920 else
921 args.v1.ucConfig |= ATOM_ENCODER_CONFIG_LINKA;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200922 }
923
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200924 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
925
926}
927
928union dig_transmitter_control {
929 DIG_TRANSMITTER_CONTROL_PS_ALLOCATION v1;
930 DIG_TRANSMITTER_CONTROL_PARAMETERS_V2 v2;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500931 DIG_TRANSMITTER_CONTROL_PARAMETERS_V3 v3;
Alex Deuchera0011822011-01-06 21:19:17 -0500932 DIG_TRANSMITTER_CONTROL_PARAMETERS_V4 v4;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200933};
934
Alex Deucher5801ead2009-11-24 13:32:59 -0500935void
Alex Deucher1a66c952009-11-20 19:40:13 -0500936atombios_dig_transmitter_setup(struct drm_encoder *encoder, int action, uint8_t lane_num, uint8_t lane_set)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200937{
938 struct drm_device *dev = encoder->dev;
939 struct radeon_device *rdev = dev->dev_private;
940 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
Alex Deucher9ae47862010-02-01 19:06:06 -0500941 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
Alex Deucherac89af12011-05-22 13:20:36 -0400942 struct drm_connector *connector;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200943 union dig_transmitter_control args;
Alex Deucherd9c9fe32010-03-29 17:39:44 -0400944 int index = 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200945 uint8_t frev, crev;
Alex Deucherf92a8b62009-11-23 18:40:40 -0500946 bool is_dp = false;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500947 int pll_id = 0;
Alex Deucher4aab97e2010-08-12 18:58:48 -0400948 int dp_clock = 0;
949 int dp_lane_count = 0;
950 int connector_object_id = 0;
951 int igp_lane_info = 0;
Alex Deucherf3aecea2011-06-03 16:39:06 -0400952 int dig_encoder = dig->dig_encoder;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200953
Alex Deucherf3aecea2011-06-03 16:39:06 -0400954 if (action == ATOM_TRANSMITTER_ACTION_INIT) {
Alex Deucherac89af12011-05-22 13:20:36 -0400955 connector = radeon_get_connector_for_encoder_init(encoder);
Alex Deucherf3aecea2011-06-03 16:39:06 -0400956 /* just needed to avoid bailing in the encoder check. the encoder
957 * isn't used for init
958 */
959 dig_encoder = 0;
960 } else
Alex Deucherac89af12011-05-22 13:20:36 -0400961 connector = radeon_get_connector_for_encoder(encoder);
962
Alex Deucher4aab97e2010-08-12 18:58:48 -0400963 if (connector) {
964 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
965 struct radeon_connector_atom_dig *dig_connector =
966 radeon_connector->con_priv;
967
968 dp_clock = dig_connector->dp_clock;
969 dp_lane_count = dig_connector->dp_lane_count;
970 connector_object_id =
971 (radeon_connector->connector_object_id & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
972 igp_lane_info = dig_connector->igp_lane_info;
973 }
974
975 /* no dig encoder assigned */
Alex Deucherf3aecea2011-06-03 16:39:06 -0400976 if (dig_encoder == -1)
Alex Deucher9ae47862010-02-01 19:06:06 -0500977 return;
978
Alex Deucherf92a8b62009-11-23 18:40:40 -0500979 if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_DP)
980 is_dp = true;
981
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200982 memset(&args, 0, sizeof(args));
983
Alex Deucher4aab97e2010-08-12 18:58:48 -0400984 switch (radeon_encoder->encoder_id) {
Alex Deucher99999aa2010-11-16 12:09:41 -0500985 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
986 index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl);
987 break;
Alex Deucher4aab97e2010-08-12 18:58:48 -0400988 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
989 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
990 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200991 index = GetIndexIntoMasterTable(COMMAND, UNIPHYTransmitterControl);
Alex Deucher4aab97e2010-08-12 18:58:48 -0400992 break;
993 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
994 index = GetIndexIntoMasterTable(COMMAND, LVTMATransmitterControl);
995 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200996 }
997
Alex Deuchera084e6e2010-03-18 01:04:01 -0400998 if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
999 return;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001000
1001 args.v1.ucAction = action;
Alex Deucherf95a9f02009-11-05 02:21:06 -05001002 if (action == ATOM_TRANSMITTER_ACTION_INIT) {
Cédric Cano45894332011-02-11 19:45:37 -05001003 args.v1.usInitInfo = cpu_to_le16(connector_object_id);
Alex Deucher1a66c952009-11-20 19:40:13 -05001004 } else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
1005 args.v1.asMode.ucLaneSel = lane_num;
1006 args.v1.asMode.ucLaneSet = lane_set;
Alex Deucherf95a9f02009-11-05 02:21:06 -05001007 } else {
Alex Deucherf92a8b62009-11-23 18:40:40 -05001008 if (is_dp)
1009 args.v1.usPixelClock =
Alex Deucher4aab97e2010-08-12 18:58:48 -04001010 cpu_to_le16(dp_clock / 10);
Alex Deucherf92a8b62009-11-23 18:40:40 -05001011 else if (radeon_encoder->pixel_clock > 165000)
Alex Deucherf95a9f02009-11-05 02:21:06 -05001012 args.v1.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
1013 else
1014 args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
1015 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001016 if (ASIC_IS_DCE4(rdev)) {
1017 if (is_dp)
Alex Deucher4aab97e2010-08-12 18:58:48 -04001018 args.v3.ucLaneNum = dp_lane_count;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001019 else if (radeon_encoder->pixel_clock > 165000)
1020 args.v3.ucLaneNum = 8;
1021 else
1022 args.v3.ucLaneNum = 4;
1023
Alex Deucher96b3bef2011-05-20 04:34:14 -04001024 if (dig->linkb)
Alex Deucherb61c99d2010-12-16 18:40:29 -05001025 args.v3.acConfig.ucLinkSel = 1;
Alex Deucherf3aecea2011-06-03 16:39:06 -04001026 if (dig_encoder & 1)
Alex Deucherb61c99d2010-12-16 18:40:29 -05001027 args.v3.acConfig.ucEncoderSel = 1;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001028
1029 /* Select the PLL for the PHY
1030 * DP PHY should be clocked from external src if there is
1031 * one.
1032 */
1033 if (encoder->crtc) {
1034 struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
1035 pll_id = radeon_crtc->pll_id;
1036 }
Alex Deuchera0011822011-01-06 21:19:17 -05001037
1038 if (ASIC_IS_DCE5(rdev)) {
Alex Deucher86a94de2011-05-20 04:34:17 -04001039 /* On DCE5 DCPLL usually generates the DP ref clock */
1040 if (is_dp) {
1041 if (rdev->clock.dp_extclk)
1042 args.v4.acConfig.ucRefClkSource = ENCODER_REFCLK_SRC_EXTCLK;
1043 else
1044 args.v4.acConfig.ucRefClkSource = ENCODER_REFCLK_SRC_DCPLL;
1045 } else
Alex Deuchera0011822011-01-06 21:19:17 -05001046 args.v4.acConfig.ucRefClkSource = pll_id;
1047 } else {
Alex Deucher86a94de2011-05-20 04:34:17 -04001048 /* On DCE4, if there is an external clock, it generates the DP ref clock */
Alex Deuchera0011822011-01-06 21:19:17 -05001049 if (is_dp && rdev->clock.dp_extclk)
1050 args.v3.acConfig.ucRefClkSource = 2; /* external src */
1051 else
1052 args.v3.acConfig.ucRefClkSource = pll_id;
1053 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001054
1055 switch (radeon_encoder->encoder_id) {
1056 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
1057 args.v3.acConfig.ucTransmitterSel = 0;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001058 break;
1059 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
1060 args.v3.acConfig.ucTransmitterSel = 1;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001061 break;
1062 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
1063 args.v3.acConfig.ucTransmitterSel = 2;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001064 break;
1065 }
1066
1067 if (is_dp)
1068 args.v3.acConfig.fCoherentMode = 1; /* DP requires coherent */
1069 else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
1070 if (dig->coherent_mode)
1071 args.v3.acConfig.fCoherentMode = 1;
Alex Deucherb317a9ce2010-04-15 16:54:38 -04001072 if (radeon_encoder->pixel_clock > 165000)
1073 args.v3.acConfig.fDualLinkConnector = 1;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001074 }
1075 } else if (ASIC_IS_DCE32(rdev)) {
Alex Deucherf3aecea2011-06-03 16:39:06 -04001076 args.v2.acConfig.ucEncoderSel = dig_encoder;
Alex Deucher5137ee92010-08-12 18:58:47 -04001077 if (dig->linkb)
Alex Deucher1a66c952009-11-20 19:40:13 -05001078 args.v2.acConfig.ucLinkSel = 1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001079
1080 switch (radeon_encoder->encoder_id) {
1081 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
1082 args.v2.acConfig.ucTransmitterSel = 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001083 break;
1084 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
1085 args.v2.acConfig.ucTransmitterSel = 1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001086 break;
1087 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
1088 args.v2.acConfig.ucTransmitterSel = 2;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001089 break;
1090 }
1091
Alex Deucherf92a8b62009-11-23 18:40:40 -05001092 if (is_dp)
1093 args.v2.acConfig.fCoherentMode = 1;
1094 else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001095 if (dig->coherent_mode)
1096 args.v2.acConfig.fCoherentMode = 1;
Alex Deucherb317a9ce2010-04-15 16:54:38 -04001097 if (radeon_encoder->pixel_clock > 165000)
1098 args.v2.acConfig.fDualLinkConnector = 1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001099 }
1100 } else {
1101 args.v1.ucConfig = ATOM_TRANSMITTER_CONFIG_CLKSRC_PPLL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001102
Alex Deucherf3aecea2011-06-03 16:39:06 -04001103 if (dig_encoder)
Dave Airlief28cf332010-01-28 17:15:25 +10001104 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG2_ENCODER;
1105 else
1106 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG1_ENCODER;
1107
Alex Deucherd9c9fe32010-03-29 17:39:44 -04001108 if ((rdev->flags & RADEON_IS_IGP) &&
1109 (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_UNIPHY)) {
1110 if (is_dp || (radeon_encoder->pixel_clock <= 165000)) {
Alex Deucher4aab97e2010-08-12 18:58:48 -04001111 if (igp_lane_info & 0x1)
Alex Deucherd9c9fe32010-03-29 17:39:44 -04001112 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_3;
Alex Deucher4aab97e2010-08-12 18:58:48 -04001113 else if (igp_lane_info & 0x2)
Alex Deucherd9c9fe32010-03-29 17:39:44 -04001114 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_4_7;
Alex Deucher4aab97e2010-08-12 18:58:48 -04001115 else if (igp_lane_info & 0x4)
Alex Deucherd9c9fe32010-03-29 17:39:44 -04001116 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_11;
Alex Deucher4aab97e2010-08-12 18:58:48 -04001117 else if (igp_lane_info & 0x8)
Alex Deucherd9c9fe32010-03-29 17:39:44 -04001118 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_12_15;
1119 } else {
Alex Deucher4aab97e2010-08-12 18:58:48 -04001120 if (igp_lane_info & 0x3)
Alex Deucherd9c9fe32010-03-29 17:39:44 -04001121 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_7;
Alex Deucher4aab97e2010-08-12 18:58:48 -04001122 else if (igp_lane_info & 0xc)
Alex Deucherd9c9fe32010-03-29 17:39:44 -04001123 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_15;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001124 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001125 }
1126
Alex Deucher5137ee92010-08-12 18:58:47 -04001127 if (dig->linkb)
Alex Deucher1a66c952009-11-20 19:40:13 -05001128 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKB;
1129 else
1130 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKA;
1131
Alex Deucherf92a8b62009-11-23 18:40:40 -05001132 if (is_dp)
1133 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_COHERENT;
1134 else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001135 if (dig->coherent_mode)
1136 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_COHERENT;
Alex Deucherd9c9fe32010-03-29 17:39:44 -04001137 if (radeon_encoder->pixel_clock > 165000)
1138 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_8LANE_LINK;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001139 }
1140 }
1141
1142 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001143}
1144
Alex Deucher2dafb742011-05-20 04:34:19 -04001145bool
Alex Deucher8b834852010-11-17 02:54:42 -05001146atombios_set_edp_panel_power(struct drm_connector *connector, int action)
1147{
1148 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
1149 struct drm_device *dev = radeon_connector->base.dev;
1150 struct radeon_device *rdev = dev->dev_private;
1151 union dig_transmitter_control args;
1152 int index = GetIndexIntoMasterTable(COMMAND, UNIPHYTransmitterControl);
1153 uint8_t frev, crev;
1154
1155 if (connector->connector_type != DRM_MODE_CONNECTOR_eDP)
Alex Deucher2dafb742011-05-20 04:34:19 -04001156 goto done;
Alex Deucher8b834852010-11-17 02:54:42 -05001157
1158 if (!ASIC_IS_DCE4(rdev))
Alex Deucher2dafb742011-05-20 04:34:19 -04001159 goto done;
Alex Deucher8b834852010-11-17 02:54:42 -05001160
Stefan Weile468e002011-01-28 23:35:18 +01001161 if ((action != ATOM_TRANSMITTER_ACTION_POWER_ON) &&
Alex Deucher8b834852010-11-17 02:54:42 -05001162 (action != ATOM_TRANSMITTER_ACTION_POWER_OFF))
Alex Deucher2dafb742011-05-20 04:34:19 -04001163 goto done;
Alex Deucher8b834852010-11-17 02:54:42 -05001164
1165 if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
Alex Deucher2dafb742011-05-20 04:34:19 -04001166 goto done;
Alex Deucher8b834852010-11-17 02:54:42 -05001167
1168 memset(&args, 0, sizeof(args));
1169
1170 args.v1.ucAction = action;
1171
1172 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
Alex Deucher2dafb742011-05-20 04:34:19 -04001173
1174 /* wait for the panel to power up */
1175 if (action == ATOM_TRANSMITTER_ACTION_POWER_ON) {
1176 int i;
1177
1178 for (i = 0; i < 300; i++) {
1179 if (radeon_hpd_sense(rdev, radeon_connector->hpd.hpd))
1180 return true;
1181 mdelay(1);
1182 }
1183 return false;
1184 }
1185done:
1186 return true;
Alex Deucher8b834852010-11-17 02:54:42 -05001187}
1188
Alex Deucher3e4b9982010-11-16 12:09:42 -05001189union external_encoder_control {
1190 EXTERNAL_ENCODER_CONTROL_PS_ALLOCATION v1;
Alex Deucherbf982eb2010-11-22 17:56:24 -05001191 EXTERNAL_ENCODER_CONTROL_PS_ALLOCATION_V3 v3;
Alex Deucher3e4b9982010-11-16 12:09:42 -05001192};
1193
1194static void
1195atombios_external_encoder_setup(struct drm_encoder *encoder,
1196 struct drm_encoder *ext_encoder,
1197 int action)
1198{
1199 struct drm_device *dev = encoder->dev;
1200 struct radeon_device *rdev = dev->dev_private;
1201 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
Alex Deucherbf982eb2010-11-22 17:56:24 -05001202 struct radeon_encoder *ext_radeon_encoder = to_radeon_encoder(ext_encoder);
Alex Deucher3e4b9982010-11-16 12:09:42 -05001203 union external_encoder_control args;
Alex Deucherac89af12011-05-22 13:20:36 -04001204 struct drm_connector *connector;
Alex Deucher3e4b9982010-11-16 12:09:42 -05001205 int index = GetIndexIntoMasterTable(COMMAND, ExternalEncoderControl);
1206 u8 frev, crev;
1207 int dp_clock = 0;
1208 int dp_lane_count = 0;
1209 int connector_object_id = 0;
Alex Deucherbf982eb2010-11-22 17:56:24 -05001210 u32 ext_enum = (ext_radeon_encoder->encoder_enum & ENUM_ID_MASK) >> ENUM_ID_SHIFT;
Alex Deucherdf271be2011-05-20 04:34:15 -04001211 int bpc = 8;
Alex Deucher3e4b9982010-11-16 12:09:42 -05001212
Alex Deucherac89af12011-05-22 13:20:36 -04001213 if (action == EXTERNAL_ENCODER_ACTION_V3_ENCODER_INIT)
1214 connector = radeon_get_connector_for_encoder_init(encoder);
1215 else
1216 connector = radeon_get_connector_for_encoder(encoder);
1217
Alex Deucher3e4b9982010-11-16 12:09:42 -05001218 if (connector) {
1219 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
1220 struct radeon_connector_atom_dig *dig_connector =
1221 radeon_connector->con_priv;
1222
1223 dp_clock = dig_connector->dp_clock;
1224 dp_lane_count = dig_connector->dp_lane_count;
1225 connector_object_id =
1226 (radeon_connector->connector_object_id & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
Alex Deucherdf271be2011-05-20 04:34:15 -04001227 bpc = connector->display_info.bpc;
Alex Deucher3e4b9982010-11-16 12:09:42 -05001228 }
1229
1230 memset(&args, 0, sizeof(args));
1231
1232 if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
1233 return;
1234
1235 switch (frev) {
1236 case 1:
1237 /* no params on frev 1 */
1238 break;
1239 case 2:
1240 switch (crev) {
1241 case 1:
1242 case 2:
1243 args.v1.sDigEncoder.ucAction = action;
1244 args.v1.sDigEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
1245 args.v1.sDigEncoder.ucEncoderMode = atombios_get_encoder_mode(encoder);
1246
1247 if (args.v1.sDigEncoder.ucEncoderMode == ATOM_ENCODER_MODE_DP) {
1248 if (dp_clock == 270000)
1249 args.v1.sDigEncoder.ucConfig |= ATOM_ENCODER_CONFIG_DPLINKRATE_2_70GHZ;
1250 args.v1.sDigEncoder.ucLaneNum = dp_lane_count;
1251 } else if (radeon_encoder->pixel_clock > 165000)
1252 args.v1.sDigEncoder.ucLaneNum = 8;
1253 else
1254 args.v1.sDigEncoder.ucLaneNum = 4;
1255 break;
Alex Deucherbf982eb2010-11-22 17:56:24 -05001256 case 3:
1257 args.v3.sExtEncoder.ucAction = action;
1258 if (action == EXTERNAL_ENCODER_ACTION_V3_ENCODER_INIT)
Cédric Cano45894332011-02-11 19:45:37 -05001259 args.v3.sExtEncoder.usConnectorId = cpu_to_le16(connector_object_id);
Alex Deucherbf982eb2010-11-22 17:56:24 -05001260 else
1261 args.v3.sExtEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
1262 args.v3.sExtEncoder.ucEncoderMode = atombios_get_encoder_mode(encoder);
1263
1264 if (args.v3.sExtEncoder.ucEncoderMode == ATOM_ENCODER_MODE_DP) {
1265 if (dp_clock == 270000)
1266 args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_2_70GHZ;
1267 else if (dp_clock == 540000)
1268 args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_5_40GHZ;
1269 args.v3.sExtEncoder.ucLaneNum = dp_lane_count;
1270 } else if (radeon_encoder->pixel_clock > 165000)
1271 args.v3.sExtEncoder.ucLaneNum = 8;
1272 else
1273 args.v3.sExtEncoder.ucLaneNum = 4;
1274 switch (ext_enum) {
1275 case GRAPH_OBJECT_ENUM_ID1:
1276 args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_ENCODER1;
1277 break;
1278 case GRAPH_OBJECT_ENUM_ID2:
1279 args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_ENCODER2;
1280 break;
1281 case GRAPH_OBJECT_ENUM_ID3:
1282 args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_ENCODER3;
1283 break;
1284 }
Alex Deucherdf271be2011-05-20 04:34:15 -04001285 switch (bpc) {
1286 case 0:
1287 args.v3.sExtEncoder.ucBitPerColor = PANEL_BPC_UNDEFINE;
1288 break;
1289 case 6:
1290 args.v3.sExtEncoder.ucBitPerColor = PANEL_6BIT_PER_COLOR;
1291 break;
1292 case 8:
1293 default:
1294 args.v3.sExtEncoder.ucBitPerColor = PANEL_8BIT_PER_COLOR;
1295 break;
1296 case 10:
1297 args.v3.sExtEncoder.ucBitPerColor = PANEL_10BIT_PER_COLOR;
1298 break;
1299 case 12:
1300 args.v3.sExtEncoder.ucBitPerColor = PANEL_12BIT_PER_COLOR;
1301 break;
1302 case 16:
1303 args.v3.sExtEncoder.ucBitPerColor = PANEL_16BIT_PER_COLOR;
1304 break;
1305 }
Alex Deucherbf982eb2010-11-22 17:56:24 -05001306 break;
Alex Deucher3e4b9982010-11-16 12:09:42 -05001307 default:
1308 DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
1309 return;
1310 }
1311 break;
1312 default:
1313 DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
1314 return;
1315 }
1316 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
1317}
1318
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001319static void
1320atombios_yuv_setup(struct drm_encoder *encoder, bool enable)
1321{
1322 struct drm_device *dev = encoder->dev;
1323 struct radeon_device *rdev = dev->dev_private;
1324 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
1325 struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
1326 ENABLE_YUV_PS_ALLOCATION args;
1327 int index = GetIndexIntoMasterTable(COMMAND, EnableYUV);
1328 uint32_t temp, reg;
1329
1330 memset(&args, 0, sizeof(args));
1331
1332 if (rdev->family >= CHIP_R600)
1333 reg = R600_BIOS_3_SCRATCH;
1334 else
1335 reg = RADEON_BIOS_3_SCRATCH;
1336
1337 /* XXX: fix up scratch reg handling */
1338 temp = RREG32(reg);
Dave Airlie4ce001a2009-08-13 16:32:14 +10001339 if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001340 WREG32(reg, (ATOM_S3_TV1_ACTIVE |
1341 (radeon_crtc->crtc_id << 18)));
Dave Airlie4ce001a2009-08-13 16:32:14 +10001342 else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001343 WREG32(reg, (ATOM_S3_CV_ACTIVE | (radeon_crtc->crtc_id << 24)));
1344 else
1345 WREG32(reg, 0);
1346
1347 if (enable)
1348 args.ucEnable = ATOM_ENABLE;
1349 args.ucCRTC = radeon_crtc->crtc_id;
1350
1351 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
1352
1353 WREG32(reg, temp);
1354}
1355
1356static void
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001357radeon_atom_encoder_dpms(struct drm_encoder *encoder, int mode)
1358{
1359 struct drm_device *dev = encoder->dev;
1360 struct radeon_device *rdev = dev->dev_private;
1361 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
Alex Deucher3e4b9982010-11-16 12:09:42 -05001362 struct drm_encoder *ext_encoder = radeon_atom_get_external_encoder(encoder);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001363 DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION args;
1364 int index = 0;
1365 bool is_dig = false;
Alex Deucher69c74522011-01-06 21:19:19 -05001366 bool is_dce5_dac = false;
Alex Deucherd07f4e82011-01-06 21:19:20 -05001367 bool is_dce5_dvo = false;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001368
1369 memset(&args, 0, sizeof(args));
1370
Dave Airlied9fdaaf2010-08-02 10:42:55 +10001371 DRM_DEBUG_KMS("encoder dpms %d to mode %d, devices %08x, active_devices %08x\n",
Dave Airlief641e512009-09-08 11:17:38 +10001372 radeon_encoder->encoder_id, mode, radeon_encoder->devices,
1373 radeon_encoder->active_device);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001374 switch (radeon_encoder->encoder_id) {
1375 case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
1376 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
1377 index = GetIndexIntoMasterTable(COMMAND, TMDSAOutputControl);
1378 break;
1379 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
1380 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
1381 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
1382 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
1383 is_dig = true;
1384 break;
1385 case ENCODER_OBJECT_ID_INTERNAL_DVO1:
1386 case ENCODER_OBJECT_ID_INTERNAL_DDI:
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001387 index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl);
1388 break;
Alex Deucher99999aa2010-11-16 12:09:41 -05001389 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
Alex Deucherd07f4e82011-01-06 21:19:20 -05001390 if (ASIC_IS_DCE5(rdev))
1391 is_dce5_dvo = true;
1392 else if (ASIC_IS_DCE3(rdev))
Alex Deucher99999aa2010-11-16 12:09:41 -05001393 is_dig = true;
1394 else
1395 index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl);
1396 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001397 case ENCODER_OBJECT_ID_INTERNAL_LVDS:
1398 index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
1399 break;
1400 case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
1401 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
1402 index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
1403 else
1404 index = GetIndexIntoMasterTable(COMMAND, LVTMAOutputControl);
1405 break;
1406 case ENCODER_OBJECT_ID_INTERNAL_DAC1:
1407 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
Alex Deucher69c74522011-01-06 21:19:19 -05001408 if (ASIC_IS_DCE5(rdev))
1409 is_dce5_dac = true;
1410 else {
1411 if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
1412 index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl);
1413 else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
1414 index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl);
1415 else
1416 index = GetIndexIntoMasterTable(COMMAND, DAC1OutputControl);
1417 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001418 break;
1419 case ENCODER_OBJECT_ID_INTERNAL_DAC2:
1420 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
Alex Deucher8c2a6d72009-10-14 02:00:42 -04001421 if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001422 index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl);
Alex Deucher8c2a6d72009-10-14 02:00:42 -04001423 else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001424 index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl);
1425 else
1426 index = GetIndexIntoMasterTable(COMMAND, DAC2OutputControl);
1427 break;
1428 }
1429
1430 if (is_dig) {
1431 switch (mode) {
1432 case DRM_MODE_DPMS_ON:
Alex Deuchere13b2ac2010-08-12 18:58:46 -04001433 atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE_OUTPUT, 0, 0);
Alex Deucherfb668c22010-03-31 14:42:11 -04001434 if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_DP) {
Dave Airlie58682f12009-11-26 08:56:35 +10001435 struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
Alex Deucherfb668c22010-03-31 14:42:11 -04001436
Alex Deucher8b834852010-11-17 02:54:42 -05001437 if (connector &&
1438 (connector->connector_type == DRM_MODE_CONNECTOR_eDP)) {
1439 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
1440 struct radeon_connector_atom_dig *radeon_dig_connector =
1441 radeon_connector->con_priv;
1442 atombios_set_edp_panel_power(connector,
1443 ATOM_TRANSMITTER_ACTION_POWER_ON);
1444 radeon_dig_connector->edp_on = true;
1445 }
Alex Deucher224d94b2011-05-20 04:34:28 -04001446 if (ASIC_IS_DCE4(rdev))
1447 atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_DP_VIDEO_OFF, 0);
1448 radeon_dp_link_train(encoder, connector);
Alex Deucherfb668c22010-03-31 14:42:11 -04001449 if (ASIC_IS_DCE4(rdev))
Alex Deucher558e27d2011-05-20 04:34:27 -04001450 atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_DP_VIDEO_ON, 0);
Dave Airlie58682f12009-11-26 08:56:35 +10001451 }
Alex Deucherba251bd2010-11-16 12:09:39 -05001452 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
1453 atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_LCD_BLON, 0, 0);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001454 break;
1455 case DRM_MODE_DPMS_STANDBY:
1456 case DRM_MODE_DPMS_SUSPEND:
1457 case DRM_MODE_DPMS_OFF:
Alex Deuchere13b2ac2010-08-12 18:58:46 -04001458 atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE_OUTPUT, 0, 0);
Alex Deucherfb668c22010-03-31 14:42:11 -04001459 if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_DP) {
Alex Deucher8b834852010-11-17 02:54:42 -05001460 struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
1461
Alex Deucherfb668c22010-03-31 14:42:11 -04001462 if (ASIC_IS_DCE4(rdev))
Alex Deucher558e27d2011-05-20 04:34:27 -04001463 atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_DP_VIDEO_OFF, 0);
Alex Deucher8b834852010-11-17 02:54:42 -05001464 if (connector &&
1465 (connector->connector_type == DRM_MODE_CONNECTOR_eDP)) {
1466 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
1467 struct radeon_connector_atom_dig *radeon_dig_connector =
1468 radeon_connector->con_priv;
1469 atombios_set_edp_panel_power(connector,
1470 ATOM_TRANSMITTER_ACTION_POWER_OFF);
1471 radeon_dig_connector->edp_on = false;
1472 }
Alex Deucherfb668c22010-03-31 14:42:11 -04001473 }
Alex Deucherba251bd2010-11-16 12:09:39 -05001474 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
1475 atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_LCD_BLOFF, 0, 0);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001476 break;
1477 }
Alex Deucher69c74522011-01-06 21:19:19 -05001478 } else if (is_dce5_dac) {
1479 switch (mode) {
1480 case DRM_MODE_DPMS_ON:
1481 atombios_dac_setup(encoder, ATOM_ENABLE);
1482 break;
1483 case DRM_MODE_DPMS_STANDBY:
1484 case DRM_MODE_DPMS_SUSPEND:
1485 case DRM_MODE_DPMS_OFF:
1486 atombios_dac_setup(encoder, ATOM_DISABLE);
1487 break;
1488 }
Alex Deucherd07f4e82011-01-06 21:19:20 -05001489 } else if (is_dce5_dvo) {
1490 switch (mode) {
1491 case DRM_MODE_DPMS_ON:
1492 atombios_dvo_setup(encoder, ATOM_ENABLE);
1493 break;
1494 case DRM_MODE_DPMS_STANDBY:
1495 case DRM_MODE_DPMS_SUSPEND:
1496 case DRM_MODE_DPMS_OFF:
1497 atombios_dvo_setup(encoder, ATOM_DISABLE);
1498 break;
1499 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001500 } else {
1501 switch (mode) {
1502 case DRM_MODE_DPMS_ON:
1503 args.ucAction = ATOM_ENABLE;
Alex Deucherba251bd2010-11-16 12:09:39 -05001504 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
1505 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
1506 args.ucAction = ATOM_LCD_BLON;
1507 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
1508 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001509 break;
1510 case DRM_MODE_DPMS_STANDBY:
1511 case DRM_MODE_DPMS_SUSPEND:
1512 case DRM_MODE_DPMS_OFF:
1513 args.ucAction = ATOM_DISABLE;
Alex Deucherba251bd2010-11-16 12:09:39 -05001514 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
1515 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
1516 args.ucAction = ATOM_LCD_BLOFF;
1517 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
1518 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001519 break;
1520 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001521 }
Alex Deucher3e4b9982010-11-16 12:09:42 -05001522
1523 if (ext_encoder) {
1524 int action;
1525
1526 switch (mode) {
1527 case DRM_MODE_DPMS_ON:
1528 default:
Alex Deucher633b9162011-01-06 21:19:11 -05001529 if (ASIC_IS_DCE41(rdev))
Alex Deucherbf982eb2010-11-22 17:56:24 -05001530 action = EXTERNAL_ENCODER_ACTION_V3_ENABLE_OUTPUT;
1531 else
1532 action = ATOM_ENABLE;
Alex Deucher3e4b9982010-11-16 12:09:42 -05001533 break;
1534 case DRM_MODE_DPMS_STANDBY:
1535 case DRM_MODE_DPMS_SUSPEND:
1536 case DRM_MODE_DPMS_OFF:
Alex Deucher633b9162011-01-06 21:19:11 -05001537 if (ASIC_IS_DCE41(rdev))
Alex Deucherbf982eb2010-11-22 17:56:24 -05001538 action = EXTERNAL_ENCODER_ACTION_V3_DISABLE_OUTPUT;
1539 else
1540 action = ATOM_DISABLE;
Alex Deucher3e4b9982010-11-16 12:09:42 -05001541 break;
1542 }
1543 atombios_external_encoder_setup(encoder, ext_encoder, action);
1544 }
1545
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001546 radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
Rafał Miłeckic913e232009-12-22 23:02:16 +01001547
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001548}
1549
Alex Deucher9ae47862010-02-01 19:06:06 -05001550union crtc_source_param {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001551 SELECT_CRTC_SOURCE_PS_ALLOCATION v1;
1552 SELECT_CRTC_SOURCE_PARAMETERS_V2 v2;
1553};
1554
1555static void
1556atombios_set_encoder_crtc_source(struct drm_encoder *encoder)
1557{
1558 struct drm_device *dev = encoder->dev;
1559 struct radeon_device *rdev = dev->dev_private;
1560 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
1561 struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
Alex Deucher9ae47862010-02-01 19:06:06 -05001562 union crtc_source_param args;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001563 int index = GetIndexIntoMasterTable(COMMAND, SelectCRTC_Source);
1564 uint8_t frev, crev;
Dave Airlief28cf332010-01-28 17:15:25 +10001565 struct radeon_encoder_atom_dig *dig;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001566
1567 memset(&args, 0, sizeof(args));
1568
Alex Deuchera084e6e2010-03-18 01:04:01 -04001569 if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
1570 return;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001571
1572 switch (frev) {
1573 case 1:
1574 switch (crev) {
1575 case 1:
1576 default:
1577 if (ASIC_IS_AVIVO(rdev))
1578 args.v1.ucCRTC = radeon_crtc->crtc_id;
1579 else {
1580 if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) {
1581 args.v1.ucCRTC = radeon_crtc->crtc_id;
1582 } else {
1583 args.v1.ucCRTC = radeon_crtc->crtc_id << 2;
1584 }
1585 }
1586 switch (radeon_encoder->encoder_id) {
1587 case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
1588 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
1589 args.v1.ucDevice = ATOM_DEVICE_DFP1_INDEX;
1590 break;
1591 case ENCODER_OBJECT_ID_INTERNAL_LVDS:
1592 case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
1593 if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT)
1594 args.v1.ucDevice = ATOM_DEVICE_LCD1_INDEX;
1595 else
1596 args.v1.ucDevice = ATOM_DEVICE_DFP3_INDEX;
1597 break;
1598 case ENCODER_OBJECT_ID_INTERNAL_DVO1:
1599 case ENCODER_OBJECT_ID_INTERNAL_DDI:
1600 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
1601 args.v1.ucDevice = ATOM_DEVICE_DFP2_INDEX;
1602 break;
1603 case ENCODER_OBJECT_ID_INTERNAL_DAC1:
1604 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
Dave Airlie4ce001a2009-08-13 16:32:14 +10001605 if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001606 args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX;
Dave Airlie4ce001a2009-08-13 16:32:14 +10001607 else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001608 args.v1.ucDevice = ATOM_DEVICE_CV_INDEX;
1609 else
1610 args.v1.ucDevice = ATOM_DEVICE_CRT1_INDEX;
1611 break;
1612 case ENCODER_OBJECT_ID_INTERNAL_DAC2:
1613 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
Dave Airlie4ce001a2009-08-13 16:32:14 +10001614 if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001615 args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX;
Dave Airlie4ce001a2009-08-13 16:32:14 +10001616 else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001617 args.v1.ucDevice = ATOM_DEVICE_CV_INDEX;
1618 else
1619 args.v1.ucDevice = ATOM_DEVICE_CRT2_INDEX;
1620 break;
1621 }
1622 break;
1623 case 2:
1624 args.v2.ucCRTC = radeon_crtc->crtc_id;
1625 args.v2.ucEncodeMode = atombios_get_encoder_mode(encoder);
1626 switch (radeon_encoder->encoder_id) {
1627 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
1628 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
1629 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
Dave Airlief28cf332010-01-28 17:15:25 +10001630 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
1631 dig = radeon_encoder->enc_priv;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001632 switch (dig->dig_encoder) {
1633 case 0:
Dave Airlief28cf332010-01-28 17:15:25 +10001634 args.v2.ucEncoderID = ASIC_INT_DIG1_ENCODER_ID;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001635 break;
1636 case 1:
1637 args.v2.ucEncoderID = ASIC_INT_DIG2_ENCODER_ID;
1638 break;
1639 case 2:
1640 args.v2.ucEncoderID = ASIC_INT_DIG3_ENCODER_ID;
1641 break;
1642 case 3:
1643 args.v2.ucEncoderID = ASIC_INT_DIG4_ENCODER_ID;
1644 break;
1645 case 4:
1646 args.v2.ucEncoderID = ASIC_INT_DIG5_ENCODER_ID;
1647 break;
1648 case 5:
1649 args.v2.ucEncoderID = ASIC_INT_DIG6_ENCODER_ID;
1650 break;
1651 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001652 break;
1653 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
1654 args.v2.ucEncoderID = ASIC_INT_DVO_ENCODER_ID;
1655 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001656 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
Dave Airlie4ce001a2009-08-13 16:32:14 +10001657 if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001658 args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
Dave Airlie4ce001a2009-08-13 16:32:14 +10001659 else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001660 args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
1661 else
1662 args.v2.ucEncoderID = ASIC_INT_DAC1_ENCODER_ID;
1663 break;
1664 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
Dave Airlie4ce001a2009-08-13 16:32:14 +10001665 if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001666 args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
Dave Airlie4ce001a2009-08-13 16:32:14 +10001667 else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001668 args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
1669 else
1670 args.v2.ucEncoderID = ASIC_INT_DAC2_ENCODER_ID;
1671 break;
1672 }
1673 break;
1674 }
1675 break;
1676 default:
1677 DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
Alex Deucher99999aa2010-11-16 12:09:41 -05001678 return;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001679 }
1680
1681 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
Alex Deucher267364a2010-03-08 17:10:41 -05001682
1683 /* update scratch regs with new routing */
1684 radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001685}
1686
1687static void
1688atombios_apply_encoder_quirks(struct drm_encoder *encoder,
1689 struct drm_display_mode *mode)
1690{
1691 struct drm_device *dev = encoder->dev;
1692 struct radeon_device *rdev = dev->dev_private;
1693 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
1694 struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
1695
1696 /* Funky macbooks */
1697 if ((dev->pdev->device == 0x71C5) &&
1698 (dev->pdev->subsystem_vendor == 0x106b) &&
1699 (dev->pdev->subsystem_device == 0x0080)) {
1700 if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) {
1701 uint32_t lvtma_bit_depth_control = RREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL);
1702
1703 lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_TRUNCATE_EN;
1704 lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_SPATIAL_DITHER_EN;
1705
1706 WREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL, lvtma_bit_depth_control);
1707 }
1708 }
1709
1710 /* set scaler clears this on some chips */
Alex Deucherc9417bd2011-02-06 14:23:26 -05001711 if (ASIC_IS_AVIVO(rdev) &&
1712 (!(radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT)))) {
1713 if (ASIC_IS_DCE4(rdev)) {
1714 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
1715 WREG32(EVERGREEN_DATA_FORMAT + radeon_crtc->crtc_offset,
1716 EVERGREEN_INTERLEAVE_EN);
1717 else
1718 WREG32(EVERGREEN_DATA_FORMAT + radeon_crtc->crtc_offset, 0);
1719 } else {
1720 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
1721 WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset,
1722 AVIVO_D1MODE_INTERLEAVE_EN);
1723 else
1724 WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset, 0);
1725 }
Alex Deucherceefedd2009-10-13 23:57:47 -04001726 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001727}
1728
Dave Airlief28cf332010-01-28 17:15:25 +10001729static int radeon_atom_pick_dig_encoder(struct drm_encoder *encoder)
1730{
1731 struct drm_device *dev = encoder->dev;
1732 struct radeon_device *rdev = dev->dev_private;
1733 struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
1734 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
1735 struct drm_encoder *test_encoder;
1736 struct radeon_encoder_atom_dig *dig;
1737 uint32_t dig_enc_in_use = 0;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001738
Alex Deucherbadbb572011-01-06 21:19:18 -05001739 /* DCE4/5 */
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001740 if (ASIC_IS_DCE4(rdev)) {
Alex Deucher5137ee92010-08-12 18:58:47 -04001741 dig = radeon_encoder->enc_priv;
Alex Deucher96b3bef2011-05-20 04:34:14 -04001742 if (ASIC_IS_DCE41(rdev))
1743 return radeon_crtc->crtc_id;
1744 else {
Alex Deucherb61c99d2010-12-16 18:40:29 -05001745 switch (radeon_encoder->encoder_id) {
1746 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
1747 if (dig->linkb)
1748 return 1;
1749 else
1750 return 0;
1751 break;
1752 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
1753 if (dig->linkb)
1754 return 3;
1755 else
1756 return 2;
1757 break;
1758 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
1759 if (dig->linkb)
1760 return 5;
1761 else
1762 return 4;
1763 break;
1764 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001765 }
1766 }
1767
Dave Airlief28cf332010-01-28 17:15:25 +10001768 /* on DCE32 and encoder can driver any block so just crtc id */
1769 if (ASIC_IS_DCE32(rdev)) {
1770 return radeon_crtc->crtc_id;
1771 }
1772
1773 /* on DCE3 - LVTMA can only be driven by DIGB */
1774 list_for_each_entry(test_encoder, &dev->mode_config.encoder_list, head) {
1775 struct radeon_encoder *radeon_test_encoder;
1776
1777 if (encoder == test_encoder)
1778 continue;
1779
1780 if (!radeon_encoder_is_digital(test_encoder))
1781 continue;
1782
1783 radeon_test_encoder = to_radeon_encoder(test_encoder);
1784 dig = radeon_test_encoder->enc_priv;
1785
1786 if (dig->dig_encoder >= 0)
1787 dig_enc_in_use |= (1 << dig->dig_encoder);
1788 }
1789
1790 if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA) {
1791 if (dig_enc_in_use & 0x2)
1792 DRM_ERROR("LVDS required digital encoder 2 but it was in use - stealing\n");
1793 return 1;
1794 }
1795 if (!(dig_enc_in_use & 1))
1796 return 0;
1797 return 1;
1798}
1799
Alex Deucherac89af12011-05-22 13:20:36 -04001800/* This only needs to be called once at startup */
1801void
1802radeon_atom_encoder_init(struct radeon_device *rdev)
1803{
1804 struct drm_device *dev = rdev->ddev;
1805 struct drm_encoder *encoder;
1806
1807 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
1808 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
1809 struct drm_encoder *ext_encoder = radeon_atom_get_external_encoder(encoder);
1810
1811 switch (radeon_encoder->encoder_id) {
1812 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
1813 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
1814 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
1815 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
1816 atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_INIT, 0, 0);
1817 break;
1818 default:
1819 break;
1820 }
1821
1822 if (ext_encoder && ASIC_IS_DCE41(rdev))
1823 atombios_external_encoder_setup(encoder, ext_encoder,
1824 EXTERNAL_ENCODER_ACTION_V3_ENCODER_INIT);
1825 }
1826}
1827
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001828static void
1829radeon_atom_encoder_mode_set(struct drm_encoder *encoder,
1830 struct drm_display_mode *mode,
1831 struct drm_display_mode *adjusted_mode)
1832{
1833 struct drm_device *dev = encoder->dev;
1834 struct radeon_device *rdev = dev->dev_private;
1835 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
Alex Deucher3e4b9982010-11-16 12:09:42 -05001836 struct drm_encoder *ext_encoder = radeon_atom_get_external_encoder(encoder);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001837
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001838 radeon_encoder->pixel_clock = adjusted_mode->clock;
1839
Alex Deucherc6f85052010-04-23 02:26:55 -04001840 if (ASIC_IS_AVIVO(rdev) && !ASIC_IS_DCE4(rdev)) {
Dave Airlie4ce001a2009-08-13 16:32:14 +10001841 if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT | ATOM_DEVICE_TV_SUPPORT))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001842 atombios_yuv_setup(encoder, true);
1843 else
1844 atombios_yuv_setup(encoder, false);
1845 }
1846
1847 switch (radeon_encoder->encoder_id) {
1848 case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
1849 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
1850 case ENCODER_OBJECT_ID_INTERNAL_LVDS:
1851 case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
1852 atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_ENABLE);
1853 break;
1854 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
1855 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
1856 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
1857 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001858 if (ASIC_IS_DCE4(rdev)) {
1859 /* disable the transmitter */
1860 atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
1861 /* setup and enable the encoder */
Alex Deucher558e27d2011-05-20 04:34:27 -04001862 atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_SETUP, 0);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001863
Alex Deucherac89af12011-05-22 13:20:36 -04001864 /* enable the transmitter */
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001865 atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE, 0, 0);
1866 } else {
1867 /* disable the encoder and transmitter */
1868 atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
Alex Deucher558e27d2011-05-20 04:34:27 -04001869 atombios_dig_encoder_setup(encoder, ATOM_DISABLE, 0);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001870
1871 /* setup and enable the encoder and transmitter */
Alex Deucher558e27d2011-05-20 04:34:27 -04001872 atombios_dig_encoder_setup(encoder, ATOM_ENABLE, 0);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001873 atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_SETUP, 0, 0);
1874 atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE, 0, 0);
1875 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001876 break;
1877 case ENCODER_OBJECT_ID_INTERNAL_DDI:
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001878 case ENCODER_OBJECT_ID_INTERNAL_DVO1:
1879 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
Alex Deucher99999aa2010-11-16 12:09:41 -05001880 atombios_dvo_setup(encoder, ATOM_ENABLE);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001881 break;
1882 case ENCODER_OBJECT_ID_INTERNAL_DAC1:
1883 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
1884 case ENCODER_OBJECT_ID_INTERNAL_DAC2:
1885 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
1886 atombios_dac_setup(encoder, ATOM_ENABLE);
Alex Deucherd3a67a42010-04-13 11:21:59 -04001887 if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT)) {
1888 if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
1889 atombios_tv_setup(encoder, ATOM_ENABLE);
1890 else
1891 atombios_tv_setup(encoder, ATOM_DISABLE);
1892 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001893 break;
1894 }
Alex Deucher3e4b9982010-11-16 12:09:42 -05001895
1896 if (ext_encoder) {
Alex Deucherac89af12011-05-22 13:20:36 -04001897 if (ASIC_IS_DCE41(rdev))
Alex Deucherbf982eb2010-11-22 17:56:24 -05001898 atombios_external_encoder_setup(encoder, ext_encoder,
1899 EXTERNAL_ENCODER_ACTION_V3_ENCODER_SETUP);
Alex Deucherac89af12011-05-22 13:20:36 -04001900 else
Alex Deucherbf982eb2010-11-22 17:56:24 -05001901 atombios_external_encoder_setup(encoder, ext_encoder, ATOM_ENABLE);
Alex Deucher3e4b9982010-11-16 12:09:42 -05001902 }
1903
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001904 atombios_apply_encoder_quirks(encoder, adjusted_mode);
Christian Koenigdafc3bd2009-10-11 23:49:13 +02001905
Rafał Miłecki2cd62182010-03-08 22:14:01 +00001906 if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI) {
1907 r600_hdmi_enable(encoder);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001908 r600_hdmi_setmode(encoder, adjusted_mode);
Rafał Miłecki2cd62182010-03-08 22:14:01 +00001909 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001910}
1911
1912static bool
Dave Airlie4ce001a2009-08-13 16:32:14 +10001913atombios_dac_load_detect(struct drm_encoder *encoder, struct drm_connector *connector)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001914{
1915 struct drm_device *dev = encoder->dev;
1916 struct radeon_device *rdev = dev->dev_private;
1917 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
Dave Airlie4ce001a2009-08-13 16:32:14 +10001918 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001919
1920 if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT |
1921 ATOM_DEVICE_CV_SUPPORT |
1922 ATOM_DEVICE_CRT_SUPPORT)) {
1923 DAC_LOAD_DETECTION_PS_ALLOCATION args;
1924 int index = GetIndexIntoMasterTable(COMMAND, DAC_LoadDetection);
1925 uint8_t frev, crev;
1926
1927 memset(&args, 0, sizeof(args));
1928
Alex Deuchera084e6e2010-03-18 01:04:01 -04001929 if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
1930 return false;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001931
1932 args.sDacload.ucMisc = 0;
1933
1934 if ((radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) ||
1935 (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1))
1936 args.sDacload.ucDacType = ATOM_DAC_A;
1937 else
1938 args.sDacload.ucDacType = ATOM_DAC_B;
1939
Dave Airlie4ce001a2009-08-13 16:32:14 +10001940 if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001941 args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT1_SUPPORT);
Dave Airlie4ce001a2009-08-13 16:32:14 +10001942 else if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001943 args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT2_SUPPORT);
Dave Airlie4ce001a2009-08-13 16:32:14 +10001944 else if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001945 args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CV_SUPPORT);
1946 if (crev >= 3)
1947 args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb;
Dave Airlie4ce001a2009-08-13 16:32:14 +10001948 } else if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001949 args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_TV1_SUPPORT);
1950 if (crev >= 3)
1951 args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb;
1952 }
1953
1954 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
1955
1956 return true;
1957 } else
1958 return false;
1959}
1960
1961static enum drm_connector_status
1962radeon_atom_dac_detect(struct drm_encoder *encoder, struct drm_connector *connector)
1963{
1964 struct drm_device *dev = encoder->dev;
1965 struct radeon_device *rdev = dev->dev_private;
1966 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
Dave Airlie4ce001a2009-08-13 16:32:14 +10001967 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001968 uint32_t bios_0_scratch;
1969
Dave Airlie4ce001a2009-08-13 16:32:14 +10001970 if (!atombios_dac_load_detect(encoder, connector)) {
Dave Airlied9fdaaf2010-08-02 10:42:55 +10001971 DRM_DEBUG_KMS("detect returned false \n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001972 return connector_status_unknown;
1973 }
1974
1975 if (rdev->family >= CHIP_R600)
1976 bios_0_scratch = RREG32(R600_BIOS_0_SCRATCH);
1977 else
1978 bios_0_scratch = RREG32(RADEON_BIOS_0_SCRATCH);
1979
Dave Airlied9fdaaf2010-08-02 10:42:55 +10001980 DRM_DEBUG_KMS("Bios 0 scratch %x %08x\n", bios_0_scratch, radeon_encoder->devices);
Dave Airlie4ce001a2009-08-13 16:32:14 +10001981 if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001982 if (bios_0_scratch & ATOM_S0_CRT1_MASK)
1983 return connector_status_connected;
Dave Airlie4ce001a2009-08-13 16:32:14 +10001984 }
1985 if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001986 if (bios_0_scratch & ATOM_S0_CRT2_MASK)
1987 return connector_status_connected;
Dave Airlie4ce001a2009-08-13 16:32:14 +10001988 }
1989 if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001990 if (bios_0_scratch & (ATOM_S0_CV_MASK|ATOM_S0_CV_MASK_A))
1991 return connector_status_connected;
Dave Airlie4ce001a2009-08-13 16:32:14 +10001992 }
1993 if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001994 if (bios_0_scratch & (ATOM_S0_TV1_COMPOSITE | ATOM_S0_TV1_COMPOSITE_A))
1995 return connector_status_connected; /* CTV */
1996 else if (bios_0_scratch & (ATOM_S0_TV1_SVIDEO | ATOM_S0_TV1_SVIDEO_A))
1997 return connector_status_connected; /* STV */
1998 }
1999 return connector_status_disconnected;
2000}
2001
2002static void radeon_atom_encoder_prepare(struct drm_encoder *encoder)
2003{
Alex Deucher267364a2010-03-08 17:10:41 -05002004 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
Alex Deucherfb939df2010-11-08 16:08:29 +00002005 struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
Alex Deucher267364a2010-03-08 17:10:41 -05002006
Alex Deuchereac4dff2011-05-20 04:34:22 -04002007 if ((radeon_encoder->active_device &
2008 (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT)) ||
2009 radeon_encoder_is_dp_bridge(encoder)) {
Alex Deucher267364a2010-03-08 17:10:41 -05002010 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
2011 if (dig)
2012 dig->dig_encoder = radeon_atom_pick_dig_encoder(encoder);
2013 }
2014
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002015 radeon_atom_output_lock(encoder, true);
2016 radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
Alex Deucher267364a2010-03-08 17:10:41 -05002017
Alex Deucherfb939df2010-11-08 16:08:29 +00002018 if (connector) {
2019 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
Alex Deucher4e633932011-05-20 04:34:20 -04002020
2021 /* select the clock/data port if it uses a router */
Alex Deucherfb939df2010-11-08 16:08:29 +00002022 if (radeon_connector->router.cd_valid)
2023 radeon_router_select_cd_port(radeon_connector);
Alex Deucher4e633932011-05-20 04:34:20 -04002024
2025 /* turn eDP panel on for mode set */
2026 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
2027 atombios_set_edp_panel_power(connector,
2028 ATOM_TRANSMITTER_ACTION_POWER_ON);
Alex Deucherfb939df2010-11-08 16:08:29 +00002029 }
2030
Alex Deucher267364a2010-03-08 17:10:41 -05002031 /* this is needed for the pll/ss setup to work correctly in some cases */
2032 atombios_set_encoder_crtc_source(encoder);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002033}
2034
2035static void radeon_atom_encoder_commit(struct drm_encoder *encoder)
2036{
2037 radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_ON);
2038 radeon_atom_output_lock(encoder, false);
2039}
2040
Dave Airlie4ce001a2009-08-13 16:32:14 +10002041static void radeon_atom_encoder_disable(struct drm_encoder *encoder)
2042{
Alex Deucheraa961392010-05-07 17:05:22 -04002043 struct drm_device *dev = encoder->dev;
2044 struct radeon_device *rdev = dev->dev_private;
Dave Airlie4ce001a2009-08-13 16:32:14 +10002045 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
Dave Airlief28cf332010-01-28 17:15:25 +10002046 struct radeon_encoder_atom_dig *dig;
Alex Deuchera0ae5862010-11-02 05:26:48 +00002047
2048 /* check for pre-DCE3 cards with shared encoders;
2049 * can't really use the links individually, so don't disable
2050 * the encoder if it's in use by another connector
2051 */
2052 if (!ASIC_IS_DCE3(rdev)) {
2053 struct drm_encoder *other_encoder;
2054 struct radeon_encoder *other_radeon_encoder;
2055
2056 list_for_each_entry(other_encoder, &dev->mode_config.encoder_list, head) {
2057 other_radeon_encoder = to_radeon_encoder(other_encoder);
2058 if ((radeon_encoder->encoder_id == other_radeon_encoder->encoder_id) &&
2059 drm_helper_encoder_in_use(other_encoder))
2060 goto disable_done;
2061 }
2062 }
2063
Dave Airlie4ce001a2009-08-13 16:32:14 +10002064 radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
Dave Airlief28cf332010-01-28 17:15:25 +10002065
Alex Deucheraa961392010-05-07 17:05:22 -04002066 switch (radeon_encoder->encoder_id) {
2067 case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
2068 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
2069 case ENCODER_OBJECT_ID_INTERNAL_LVDS:
2070 case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
2071 atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_DISABLE);
2072 break;
2073 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
2074 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
2075 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
2076 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
2077 if (ASIC_IS_DCE4(rdev))
2078 /* disable the transmitter */
2079 atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
2080 else {
2081 /* disable the encoder and transmitter */
2082 atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
Alex Deucher558e27d2011-05-20 04:34:27 -04002083 atombios_dig_encoder_setup(encoder, ATOM_DISABLE, 0);
Alex Deucheraa961392010-05-07 17:05:22 -04002084 }
2085 break;
2086 case ENCODER_OBJECT_ID_INTERNAL_DDI:
Alex Deucheraa961392010-05-07 17:05:22 -04002087 case ENCODER_OBJECT_ID_INTERNAL_DVO1:
2088 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
Alex Deucher99999aa2010-11-16 12:09:41 -05002089 atombios_dvo_setup(encoder, ATOM_DISABLE);
Alex Deucheraa961392010-05-07 17:05:22 -04002090 break;
2091 case ENCODER_OBJECT_ID_INTERNAL_DAC1:
2092 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
2093 case ENCODER_OBJECT_ID_INTERNAL_DAC2:
2094 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
2095 atombios_dac_setup(encoder, ATOM_DISABLE);
Alex Deucher8bf3aae2010-05-07 23:17:20 -04002096 if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
Alex Deucheraa961392010-05-07 17:05:22 -04002097 atombios_tv_setup(encoder, ATOM_DISABLE);
2098 break;
2099 }
2100
Alex Deuchera0ae5862010-11-02 05:26:48 +00002101disable_done:
Dave Airlief28cf332010-01-28 17:15:25 +10002102 if (radeon_encoder_is_digital(encoder)) {
Rafał Miłecki2cd62182010-03-08 22:14:01 +00002103 if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI)
2104 r600_hdmi_disable(encoder);
Dave Airlief28cf332010-01-28 17:15:25 +10002105 dig = radeon_encoder->enc_priv;
2106 dig->dig_encoder = -1;
2107 }
Dave Airlie4ce001a2009-08-13 16:32:14 +10002108 radeon_encoder->active_device = 0;
2109}
2110
Alex Deucher3e4b9982010-11-16 12:09:42 -05002111/* these are handled by the primary encoders */
2112static void radeon_atom_ext_prepare(struct drm_encoder *encoder)
2113{
2114
2115}
2116
2117static void radeon_atom_ext_commit(struct drm_encoder *encoder)
2118{
2119
2120}
2121
2122static void
2123radeon_atom_ext_mode_set(struct drm_encoder *encoder,
2124 struct drm_display_mode *mode,
2125 struct drm_display_mode *adjusted_mode)
2126{
2127
2128}
2129
2130static void radeon_atom_ext_disable(struct drm_encoder *encoder)
2131{
2132
2133}
2134
2135static void
2136radeon_atom_ext_dpms(struct drm_encoder *encoder, int mode)
2137{
2138
2139}
2140
2141static bool radeon_atom_ext_mode_fixup(struct drm_encoder *encoder,
2142 struct drm_display_mode *mode,
2143 struct drm_display_mode *adjusted_mode)
2144{
2145 return true;
2146}
2147
2148static const struct drm_encoder_helper_funcs radeon_atom_ext_helper_funcs = {
2149 .dpms = radeon_atom_ext_dpms,
2150 .mode_fixup = radeon_atom_ext_mode_fixup,
2151 .prepare = radeon_atom_ext_prepare,
2152 .mode_set = radeon_atom_ext_mode_set,
2153 .commit = radeon_atom_ext_commit,
2154 .disable = radeon_atom_ext_disable,
2155 /* no detect for TMDS/LVDS yet */
2156};
2157
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002158static const struct drm_encoder_helper_funcs radeon_atom_dig_helper_funcs = {
2159 .dpms = radeon_atom_encoder_dpms,
2160 .mode_fixup = radeon_atom_mode_fixup,
2161 .prepare = radeon_atom_encoder_prepare,
2162 .mode_set = radeon_atom_encoder_mode_set,
2163 .commit = radeon_atom_encoder_commit,
Dave Airlie4ce001a2009-08-13 16:32:14 +10002164 .disable = radeon_atom_encoder_disable,
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002165 /* no detect for TMDS/LVDS yet */
2166};
2167
2168static const struct drm_encoder_helper_funcs radeon_atom_dac_helper_funcs = {
2169 .dpms = radeon_atom_encoder_dpms,
2170 .mode_fixup = radeon_atom_mode_fixup,
2171 .prepare = radeon_atom_encoder_prepare,
2172 .mode_set = radeon_atom_encoder_mode_set,
2173 .commit = radeon_atom_encoder_commit,
2174 .detect = radeon_atom_dac_detect,
2175};
2176
2177void radeon_enc_destroy(struct drm_encoder *encoder)
2178{
2179 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
2180 kfree(radeon_encoder->enc_priv);
2181 drm_encoder_cleanup(encoder);
2182 kfree(radeon_encoder);
2183}
2184
2185static const struct drm_encoder_funcs radeon_atom_enc_funcs = {
2186 .destroy = radeon_enc_destroy,
2187};
2188
Dave Airlie4ce001a2009-08-13 16:32:14 +10002189struct radeon_encoder_atom_dac *
2190radeon_atombios_set_dac_info(struct radeon_encoder *radeon_encoder)
2191{
Alex Deucheraffd8582010-04-06 01:22:41 -04002192 struct drm_device *dev = radeon_encoder->base.dev;
2193 struct radeon_device *rdev = dev->dev_private;
Dave Airlie4ce001a2009-08-13 16:32:14 +10002194 struct radeon_encoder_atom_dac *dac = kzalloc(sizeof(struct radeon_encoder_atom_dac), GFP_KERNEL);
2195
2196 if (!dac)
2197 return NULL;
2198
Alex Deucheraffd8582010-04-06 01:22:41 -04002199 dac->tv_std = radeon_atombios_get_tv_info(rdev);
Dave Airlie4ce001a2009-08-13 16:32:14 +10002200 return dac;
2201}
2202
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002203struct radeon_encoder_atom_dig *
2204radeon_atombios_set_dig_info(struct radeon_encoder *radeon_encoder)
2205{
Alex Deucher5137ee92010-08-12 18:58:47 -04002206 int encoder_enum = (radeon_encoder->encoder_enum & ENUM_ID_MASK) >> ENUM_ID_SHIFT;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002207 struct radeon_encoder_atom_dig *dig = kzalloc(sizeof(struct radeon_encoder_atom_dig), GFP_KERNEL);
2208
2209 if (!dig)
2210 return NULL;
2211
2212 /* coherent mode by default */
2213 dig->coherent_mode = true;
Dave Airlief28cf332010-01-28 17:15:25 +10002214 dig->dig_encoder = -1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002215
Alex Deucher5137ee92010-08-12 18:58:47 -04002216 if (encoder_enum == 2)
2217 dig->linkb = true;
2218 else
2219 dig->linkb = false;
2220
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002221 return dig;
2222}
2223
2224void
Alex Deucher36868bd2011-01-06 21:19:21 -05002225radeon_add_atom_encoder(struct drm_device *dev,
2226 uint32_t encoder_enum,
2227 uint32_t supported_device,
2228 u16 caps)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002229{
Dave Airliedfee5612009-10-02 09:19:09 +10002230 struct radeon_device *rdev = dev->dev_private;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002231 struct drm_encoder *encoder;
2232 struct radeon_encoder *radeon_encoder;
2233
2234 /* see if we already added it */
2235 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
2236 radeon_encoder = to_radeon_encoder(encoder);
Alex Deucher5137ee92010-08-12 18:58:47 -04002237 if (radeon_encoder->encoder_enum == encoder_enum) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002238 radeon_encoder->devices |= supported_device;
2239 return;
2240 }
2241
2242 }
2243
2244 /* add a new one */
2245 radeon_encoder = kzalloc(sizeof(struct radeon_encoder), GFP_KERNEL);
2246 if (!radeon_encoder)
2247 return;
2248
2249 encoder = &radeon_encoder->base;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002250 switch (rdev->num_crtc) {
2251 case 1:
Dave Airliedfee5612009-10-02 09:19:09 +10002252 encoder->possible_crtcs = 0x1;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002253 break;
2254 case 2:
2255 default:
Dave Airliedfee5612009-10-02 09:19:09 +10002256 encoder->possible_crtcs = 0x3;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002257 break;
2258 case 6:
2259 encoder->possible_crtcs = 0x3f;
2260 break;
2261 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002262
2263 radeon_encoder->enc_priv = NULL;
2264
Alex Deucher5137ee92010-08-12 18:58:47 -04002265 radeon_encoder->encoder_enum = encoder_enum;
2266 radeon_encoder->encoder_id = (encoder_enum & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002267 radeon_encoder->devices = supported_device;
Jerome Glissec93bb852009-07-13 21:04:08 +02002268 radeon_encoder->rmx_type = RMX_OFF;
Alex Deucher5b1714d2010-08-03 19:59:20 -04002269 radeon_encoder->underscan_type = UNDERSCAN_OFF;
Alex Deucher3e4b9982010-11-16 12:09:42 -05002270 radeon_encoder->is_ext_encoder = false;
Alex Deucher36868bd2011-01-06 21:19:21 -05002271 radeon_encoder->caps = caps;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002272
2273 switch (radeon_encoder->encoder_id) {
2274 case ENCODER_OBJECT_ID_INTERNAL_LVDS:
2275 case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
2276 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
2277 case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
2278 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
2279 radeon_encoder->rmx_type = RMX_FULL;
2280 drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
2281 radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
2282 } else {
2283 drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
2284 radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
2285 }
2286 drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs);
2287 break;
2288 case ENCODER_OBJECT_ID_INTERNAL_DAC1:
2289 drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
Alex Deucheraffd8582010-04-06 01:22:41 -04002290 radeon_encoder->enc_priv = radeon_atombios_set_dac_info(radeon_encoder);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002291 drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs);
2292 break;
2293 case ENCODER_OBJECT_ID_INTERNAL_DAC2:
2294 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
2295 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
2296 drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TVDAC);
Dave Airlie4ce001a2009-08-13 16:32:14 +10002297 radeon_encoder->enc_priv = radeon_atombios_set_dac_info(radeon_encoder);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002298 drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs);
2299 break;
2300 case ENCODER_OBJECT_ID_INTERNAL_DVO1:
2301 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
2302 case ENCODER_OBJECT_ID_INTERNAL_DDI:
2303 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
2304 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
2305 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
2306 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
Alex Deucher60d15f52009-09-08 14:22:45 -04002307 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
2308 radeon_encoder->rmx_type = RMX_FULL;
2309 drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
2310 radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
Alex Deucher3e4b9982010-11-16 12:09:42 -05002311 } else if (radeon_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT)) {
2312 drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
2313 radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
Alex Deucher60d15f52009-09-08 14:22:45 -04002314 } else {
2315 drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
2316 radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
2317 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002318 drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs);
2319 break;
Alex Deucher3e4b9982010-11-16 12:09:42 -05002320 case ENCODER_OBJECT_ID_SI170B:
2321 case ENCODER_OBJECT_ID_CH7303:
2322 case ENCODER_OBJECT_ID_EXTERNAL_SDVOA:
2323 case ENCODER_OBJECT_ID_EXTERNAL_SDVOB:
2324 case ENCODER_OBJECT_ID_TITFP513:
2325 case ENCODER_OBJECT_ID_VT1623:
2326 case ENCODER_OBJECT_ID_HDMI_SI1930:
Alex Deucherbf982eb2010-11-22 17:56:24 -05002327 case ENCODER_OBJECT_ID_TRAVIS:
2328 case ENCODER_OBJECT_ID_NUTMEG:
Alex Deucher3e4b9982010-11-16 12:09:42 -05002329 /* these are handled by the primary encoders */
2330 radeon_encoder->is_ext_encoder = true;
2331 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
2332 drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
2333 else if (radeon_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT))
2334 drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
2335 else
2336 drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
2337 drm_encoder_helper_add(encoder, &radeon_atom_ext_helper_funcs);
2338 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002339 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002340}