blob: 6473edb50137fdb412b3826da685eacc0164733f [file] [log] [blame]
Ben Chengba4fc8b2009-06-01 13:00:29 -07001/*
2 * Copyright (C) 2009 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
Bill Buzbee50a6bf22009-07-08 13:08:04 -070017/*
18 * This file contains codegen and support common to all supported
19 * ARM variants. It is included by:
20 *
21 * Codegen-$(TARGET_ARCH_VARIANT).c
22 *
23 * which combines this common code with specific support found in the
24 * applicable directory below this one.
25 */
26
buzbee919eb062010-07-12 12:59:22 -070027/*
28 * Mark garbage collection card. Skip if the value we're storing is null.
29 */
30static void markCard(CompilationUnit *cUnit, int valReg, int tgtAddrReg)
31{
32 int regCardBase = dvmCompilerAllocTemp(cUnit);
33 int regCardNo = dvmCompilerAllocTemp(cUnit);
buzbee8f8109a2010-08-31 10:16:35 -070034 ArmLIR *branchOver = genCmpImmBranch(cUnit, kArmCondEq, valReg, 0);
buzbee919eb062010-07-12 12:59:22 -070035 loadWordDisp(cUnit, rGLUE, offsetof(InterpState, cardTable),
36 regCardBase);
37 opRegRegImm(cUnit, kOpLsr, regCardNo, tgtAddrReg, GC_CARD_SHIFT);
38 storeBaseIndexed(cUnit, regCardBase, regCardNo, regCardBase, 0,
39 kUnsignedByte);
40 ArmLIR *target = newLIR0(cUnit, kArmPseudoTargetLabel);
41 target->defMask = ENCODE_ALL;
42 branchOver->generic.target = (LIR *)target;
buzbeebaf196a2010-08-04 10:13:15 -070043 dvmCompilerFreeTemp(cUnit, regCardBase);
44 dvmCompilerFreeTemp(cUnit, regCardNo);
buzbee919eb062010-07-12 12:59:22 -070045}
46
Ben Cheng5d90c202009-11-22 23:31:11 -080047static bool genConversionCall(CompilationUnit *cUnit, MIR *mir, void *funct,
48 int srcSize, int tgtSize)
49{
50 /*
51 * Don't optimize the register usage since it calls out to template
52 * functions
53 */
54 RegLocation rlSrc;
55 RegLocation rlDest;
Bill Buzbeec6f10662010-02-09 11:16:15 -080056 dvmCompilerFlushAllRegs(cUnit); /* Send everything to home location */
Ben Cheng5d90c202009-11-22 23:31:11 -080057 if (srcSize == 1) {
Bill Buzbeec6f10662010-02-09 11:16:15 -080058 rlSrc = dvmCompilerGetSrc(cUnit, mir, 0);
Ben Cheng5d90c202009-11-22 23:31:11 -080059 loadValueDirectFixed(cUnit, rlSrc, r0);
60 } else {
Bill Buzbeec6f10662010-02-09 11:16:15 -080061 rlSrc = dvmCompilerGetSrcWide(cUnit, mir, 0, 1);
Ben Cheng5d90c202009-11-22 23:31:11 -080062 loadValueDirectWideFixed(cUnit, rlSrc, r0, r1);
63 }
Ben Chengbd1326d2010-04-02 15:04:53 -070064 LOAD_FUNC_ADDR(cUnit, r2, (int)funct);
Ben Cheng5d90c202009-11-22 23:31:11 -080065 opReg(cUnit, kOpBlx, r2);
Elliott Hughes6a555132010-02-25 15:41:42 -080066 dvmCompilerClobberCallRegs(cUnit);
Ben Cheng5d90c202009-11-22 23:31:11 -080067 if (tgtSize == 1) {
68 RegLocation rlResult;
Bill Buzbeec6f10662010-02-09 11:16:15 -080069 rlDest = dvmCompilerGetDest(cUnit, mir, 0);
70 rlResult = dvmCompilerGetReturn(cUnit);
Ben Cheng5d90c202009-11-22 23:31:11 -080071 storeValue(cUnit, rlDest, rlResult);
72 } else {
73 RegLocation rlResult;
Bill Buzbeec6f10662010-02-09 11:16:15 -080074 rlDest = dvmCompilerGetDestWide(cUnit, mir, 0, 1);
75 rlResult = dvmCompilerGetReturnWide(cUnit);
Ben Cheng5d90c202009-11-22 23:31:11 -080076 storeValueWide(cUnit, rlDest, rlResult);
77 }
78 return false;
79}
Ben Chengba4fc8b2009-06-01 13:00:29 -070080
Ben Cheng5d90c202009-11-22 23:31:11 -080081static bool genArithOpFloatPortable(CompilationUnit *cUnit, MIR *mir,
82 RegLocation rlDest, RegLocation rlSrc1,
83 RegLocation rlSrc2)
84{
85 RegLocation rlResult;
86 void* funct;
87
Dan Bornstein9a1f8162010-12-01 17:02:26 -080088 switch (mir->dalvikInsn.opcode) {
Ben Cheng5d90c202009-11-22 23:31:11 -080089 case OP_ADD_FLOAT_2ADDR:
90 case OP_ADD_FLOAT:
91 funct = (void*) __aeabi_fadd;
92 break;
93 case OP_SUB_FLOAT_2ADDR:
94 case OP_SUB_FLOAT:
95 funct = (void*) __aeabi_fsub;
96 break;
97 case OP_DIV_FLOAT_2ADDR:
98 case OP_DIV_FLOAT:
99 funct = (void*) __aeabi_fdiv;
100 break;
101 case OP_MUL_FLOAT_2ADDR:
102 case OP_MUL_FLOAT:
103 funct = (void*) __aeabi_fmul;
104 break;
105 case OP_REM_FLOAT_2ADDR:
106 case OP_REM_FLOAT:
107 funct = (void*) fmodf;
108 break;
109 case OP_NEG_FLOAT: {
110 genNegFloat(cUnit, rlDest, rlSrc1);
111 return false;
112 }
113 default:
114 return true;
115 }
Bill Buzbeec6f10662010-02-09 11:16:15 -0800116 dvmCompilerFlushAllRegs(cUnit); /* Send everything to home location */
Ben Cheng5d90c202009-11-22 23:31:11 -0800117 loadValueDirectFixed(cUnit, rlSrc1, r0);
118 loadValueDirectFixed(cUnit, rlSrc2, r1);
Ben Chengbd1326d2010-04-02 15:04:53 -0700119 LOAD_FUNC_ADDR(cUnit, r2, (int)funct);
Ben Cheng5d90c202009-11-22 23:31:11 -0800120 opReg(cUnit, kOpBlx, r2);
Elliott Hughes6a555132010-02-25 15:41:42 -0800121 dvmCompilerClobberCallRegs(cUnit);
Bill Buzbeec6f10662010-02-09 11:16:15 -0800122 rlResult = dvmCompilerGetReturn(cUnit);
Ben Cheng5d90c202009-11-22 23:31:11 -0800123 storeValue(cUnit, rlDest, rlResult);
124 return false;
125}
126
127static bool genArithOpDoublePortable(CompilationUnit *cUnit, MIR *mir,
128 RegLocation rlDest, RegLocation rlSrc1,
129 RegLocation rlSrc2)
130{
131 RegLocation rlResult;
132 void* funct;
133
Dan Bornstein9a1f8162010-12-01 17:02:26 -0800134 switch (mir->dalvikInsn.opcode) {
Ben Cheng5d90c202009-11-22 23:31:11 -0800135 case OP_ADD_DOUBLE_2ADDR:
136 case OP_ADD_DOUBLE:
137 funct = (void*) __aeabi_dadd;
138 break;
139 case OP_SUB_DOUBLE_2ADDR:
140 case OP_SUB_DOUBLE:
141 funct = (void*) __aeabi_dsub;
142 break;
143 case OP_DIV_DOUBLE_2ADDR:
144 case OP_DIV_DOUBLE:
145 funct = (void*) __aeabi_ddiv;
146 break;
147 case OP_MUL_DOUBLE_2ADDR:
148 case OP_MUL_DOUBLE:
149 funct = (void*) __aeabi_dmul;
150 break;
151 case OP_REM_DOUBLE_2ADDR:
152 case OP_REM_DOUBLE:
153 funct = (void*) fmod;
154 break;
155 case OP_NEG_DOUBLE: {
156 genNegDouble(cUnit, rlDest, rlSrc1);
157 return false;
158 }
159 default:
160 return true;
161 }
Bill Buzbeec6f10662010-02-09 11:16:15 -0800162 dvmCompilerFlushAllRegs(cUnit); /* Send everything to home location */
Ben Chengbd1326d2010-04-02 15:04:53 -0700163 LOAD_FUNC_ADDR(cUnit, rlr, (int)funct);
Ben Cheng5d90c202009-11-22 23:31:11 -0800164 loadValueDirectWideFixed(cUnit, rlSrc1, r0, r1);
165 loadValueDirectWideFixed(cUnit, rlSrc2, r2, r3);
166 opReg(cUnit, kOpBlx, rlr);
Elliott Hughes6a555132010-02-25 15:41:42 -0800167 dvmCompilerClobberCallRegs(cUnit);
Bill Buzbeec6f10662010-02-09 11:16:15 -0800168 rlResult = dvmCompilerGetReturnWide(cUnit);
Ben Cheng5d90c202009-11-22 23:31:11 -0800169 storeValueWide(cUnit, rlDest, rlResult);
170 return false;
171}
172
173static bool genConversionPortable(CompilationUnit *cUnit, MIR *mir)
174{
Dan Bornstein9a1f8162010-12-01 17:02:26 -0800175 Opcode opcode = mir->dalvikInsn.opcode;
Ben Cheng5d90c202009-11-22 23:31:11 -0800176
Dan Bornstein9a1f8162010-12-01 17:02:26 -0800177 switch (opcode) {
Ben Cheng5d90c202009-11-22 23:31:11 -0800178 case OP_INT_TO_FLOAT:
179 return genConversionCall(cUnit, mir, (void*)__aeabi_i2f, 1, 1);
180 case OP_FLOAT_TO_INT:
181 return genConversionCall(cUnit, mir, (void*)__aeabi_f2iz, 1, 1);
182 case OP_DOUBLE_TO_FLOAT:
183 return genConversionCall(cUnit, mir, (void*)__aeabi_d2f, 2, 1);
184 case OP_FLOAT_TO_DOUBLE:
185 return genConversionCall(cUnit, mir, (void*)__aeabi_f2d, 1, 2);
186 case OP_INT_TO_DOUBLE:
187 return genConversionCall(cUnit, mir, (void*)__aeabi_i2d, 1, 2);
188 case OP_DOUBLE_TO_INT:
189 return genConversionCall(cUnit, mir, (void*)__aeabi_d2iz, 2, 1);
190 case OP_FLOAT_TO_LONG:
191 return genConversionCall(cUnit, mir, (void*)dvmJitf2l, 1, 2);
192 case OP_LONG_TO_FLOAT:
193 return genConversionCall(cUnit, mir, (void*)__aeabi_l2f, 2, 1);
194 case OP_DOUBLE_TO_LONG:
195 return genConversionCall(cUnit, mir, (void*)dvmJitd2l, 2, 2);
196 case OP_LONG_TO_DOUBLE:
197 return genConversionCall(cUnit, mir, (void*)__aeabi_l2d, 2, 2);
198 default:
199 return true;
200 }
201 return false;
202}
Ben Chengba4fc8b2009-06-01 13:00:29 -0700203
Jeff Hao97319a82009-08-12 16:57:15 -0700204#if defined(WITH_SELF_VERIFICATION)
Dan Bornstein9a1f8162010-12-01 17:02:26 -0800205static void selfVerificationBranchInsert(LIR *currentLIR, ArmOpcode opcode,
jeffhao9e45c0b2010-02-03 10:24:05 -0800206 int dest, int src1)
Jeff Hao97319a82009-08-12 16:57:15 -0700207{
Carl Shapirofc75f3e2010-12-07 11:43:38 -0800208 ArmLIR *insn = (ArmLIR *) dvmCompilerNew(sizeof(ArmLIR), true);
Dan Bornstein9a1f8162010-12-01 17:02:26 -0800209 insn->opcode = opcode;
jeffhao9e45c0b2010-02-03 10:24:05 -0800210 insn->operands[0] = dest;
211 insn->operands[1] = src1;
212 setupResourceMasks(insn);
213 dvmCompilerInsertLIRBefore(currentLIR, (LIR *) insn);
Jeff Hao97319a82009-08-12 16:57:15 -0700214}
215
jeffhao9e45c0b2010-02-03 10:24:05 -0800216static void selfVerificationBranchInsertPass(CompilationUnit *cUnit)
Jeff Hao97319a82009-08-12 16:57:15 -0700217{
jeffhao9e45c0b2010-02-03 10:24:05 -0800218 ArmLIR *thisLIR;
Dan Bornstein9a1f8162010-12-01 17:02:26 -0800219 TemplateOpcode opcode = TEMPLATE_MEM_OP_DECODE;
Jeff Hao97319a82009-08-12 16:57:15 -0700220
jeffhao9e45c0b2010-02-03 10:24:05 -0800221 for (thisLIR = (ArmLIR *) cUnit->firstLIRInsn;
222 thisLIR != (ArmLIR *) cUnit->lastLIRInsn;
223 thisLIR = NEXT_LIR(thisLIR)) {
224 if (thisLIR->branchInsertSV) {
225 /* Branch to mem op decode template */
226 selfVerificationBranchInsert((LIR *) thisLIR, kThumbBlx1,
Dan Bornstein9a1f8162010-12-01 17:02:26 -0800227 (int) gDvmJit.codeCache + templateEntryOffsets[opcode],
228 (int) gDvmJit.codeCache + templateEntryOffsets[opcode]);
jeffhao9e45c0b2010-02-03 10:24:05 -0800229 selfVerificationBranchInsert((LIR *) thisLIR, kThumbBlx2,
Dan Bornstein9a1f8162010-12-01 17:02:26 -0800230 (int) gDvmJit.codeCache + templateEntryOffsets[opcode],
231 (int) gDvmJit.codeCache + templateEntryOffsets[opcode]);
Jeff Hao97319a82009-08-12 16:57:15 -0700232 }
233 }
Jeff Hao97319a82009-08-12 16:57:15 -0700234}
Jeff Hao97319a82009-08-12 16:57:15 -0700235#endif
236
Bill Buzbeebe6534f2010-03-12 16:01:35 -0800237/* Generate conditional branch instructions */
238static ArmLIR *genConditionalBranch(CompilationUnit *cUnit,
239 ArmConditionCode cond,
240 ArmLIR *target)
241{
242 ArmLIR *branch = opCondBranch(cUnit, cond);
243 branch->generic.target = (LIR *) target;
244 return branch;
245}
246
Ben Chengba4fc8b2009-06-01 13:00:29 -0700247/* Generate a unconditional branch to go to the interpreter */
Bill Buzbee89efc3d2009-07-28 11:22:22 -0700248static inline ArmLIR *genTrap(CompilationUnit *cUnit, int dOffset,
249 ArmLIR *pcrLabel)
Ben Chengba4fc8b2009-06-01 13:00:29 -0700250{
Bill Buzbee1465db52009-09-23 17:17:35 -0700251 ArmLIR *branch = opNone(cUnit, kOpUncondBr);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700252 return genCheckCommon(cUnit, dOffset, branch, pcrLabel);
253}
254
255/* Load a wide field from an object instance */
256static void genIGetWide(CompilationUnit *cUnit, MIR *mir, int fieldOffset)
257{
Bill Buzbeec6f10662010-02-09 11:16:15 -0800258 RegLocation rlObj = dvmCompilerGetSrc(cUnit, mir, 0);
259 RegLocation rlDest = dvmCompilerGetDestWide(cUnit, mir, 0, 1);
Bill Buzbee1465db52009-09-23 17:17:35 -0700260 RegLocation rlResult;
261 rlObj = loadValue(cUnit, rlObj, kCoreReg);
Bill Buzbeec6f10662010-02-09 11:16:15 -0800262 int regPtr = dvmCompilerAllocTemp(cUnit);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700263
Bill Buzbee1465db52009-09-23 17:17:35 -0700264 assert(rlDest.wide);
Ben Chenge9695e52009-06-16 16:11:47 -0700265
Bill Buzbee1465db52009-09-23 17:17:35 -0700266 genNullCheck(cUnit, rlObj.sRegLow, rlObj.lowReg, mir->offset,
267 NULL);/* null object? */
268 opRegRegImm(cUnit, kOpAdd, regPtr, rlObj.lowReg, fieldOffset);
Bill Buzbeec6f10662010-02-09 11:16:15 -0800269 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kAnyReg, true);
Ben Cheng11d8f142010-03-24 15:24:19 -0700270
271 HEAP_ACCESS_SHADOW(true);
Bill Buzbee1465db52009-09-23 17:17:35 -0700272 loadPair(cUnit, regPtr, rlResult.lowReg, rlResult.highReg);
Ben Cheng11d8f142010-03-24 15:24:19 -0700273 HEAP_ACCESS_SHADOW(false);
274
Bill Buzbeec6f10662010-02-09 11:16:15 -0800275 dvmCompilerFreeTemp(cUnit, regPtr);
Bill Buzbee1465db52009-09-23 17:17:35 -0700276 storeValueWide(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700277}
278
279/* Store a wide field to an object instance */
280static void genIPutWide(CompilationUnit *cUnit, MIR *mir, int fieldOffset)
281{
Bill Buzbeec6f10662010-02-09 11:16:15 -0800282 RegLocation rlSrc = dvmCompilerGetSrcWide(cUnit, mir, 0, 1);
283 RegLocation rlObj = dvmCompilerGetSrc(cUnit, mir, 2);
Bill Buzbee1465db52009-09-23 17:17:35 -0700284 rlObj = loadValue(cUnit, rlObj, kCoreReg);
285 int regPtr;
286 rlSrc = loadValueWide(cUnit, rlSrc, kAnyReg);
287 genNullCheck(cUnit, rlObj.sRegLow, rlObj.lowReg, mir->offset,
288 NULL);/* null object? */
Bill Buzbeec6f10662010-02-09 11:16:15 -0800289 regPtr = dvmCompilerAllocTemp(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -0700290 opRegRegImm(cUnit, kOpAdd, regPtr, rlObj.lowReg, fieldOffset);
Ben Cheng11d8f142010-03-24 15:24:19 -0700291
292 HEAP_ACCESS_SHADOW(true);
Bill Buzbee1465db52009-09-23 17:17:35 -0700293 storePair(cUnit, regPtr, rlSrc.lowReg, rlSrc.highReg);
Ben Cheng11d8f142010-03-24 15:24:19 -0700294 HEAP_ACCESS_SHADOW(false);
295
Bill Buzbeec6f10662010-02-09 11:16:15 -0800296 dvmCompilerFreeTemp(cUnit, regPtr);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700297}
298
299/*
300 * Load a field from an object instance
301 *
Ben Chengba4fc8b2009-06-01 13:00:29 -0700302 */
Bill Buzbee270c1d62009-08-13 16:58:07 -0700303static void genIGet(CompilationUnit *cUnit, MIR *mir, OpSize size,
buzbeeecf8f6e2010-07-20 14:53:42 -0700304 int fieldOffset, bool isVolatile)
Ben Chengba4fc8b2009-06-01 13:00:29 -0700305{
Bill Buzbee1465db52009-09-23 17:17:35 -0700306 RegLocation rlResult;
Bill Buzbee749e8162010-07-07 06:55:56 -0700307 RegisterClass regClass = dvmCompilerRegClassBySize(size);
Bill Buzbeec6f10662010-02-09 11:16:15 -0800308 RegLocation rlObj = dvmCompilerGetSrc(cUnit, mir, 0);
309 RegLocation rlDest = dvmCompilerGetDest(cUnit, mir, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -0700310 rlObj = loadValue(cUnit, rlObj, kCoreReg);
Bill Buzbee749e8162010-07-07 06:55:56 -0700311 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, regClass, true);
Bill Buzbee1465db52009-09-23 17:17:35 -0700312 genNullCheck(cUnit, rlObj.sRegLow, rlObj.lowReg, mir->offset,
313 NULL);/* null object? */
Ben Cheng11d8f142010-03-24 15:24:19 -0700314
315 HEAP_ACCESS_SHADOW(true);
Ben Cheng5d90c202009-11-22 23:31:11 -0800316 loadBaseDisp(cUnit, mir, rlObj.lowReg, fieldOffset, rlResult.lowReg,
317 size, rlObj.sRegLow);
Ben Cheng11d8f142010-03-24 15:24:19 -0700318 HEAP_ACCESS_SHADOW(false);
buzbeeecf8f6e2010-07-20 14:53:42 -0700319 if (isVolatile) {
buzbee2ce33c92010-11-01 15:53:27 -0700320 dvmCompilerGenMemBarrier(cUnit, kSY);
buzbeeecf8f6e2010-07-20 14:53:42 -0700321 }
Ben Cheng11d8f142010-03-24 15:24:19 -0700322
Bill Buzbee1465db52009-09-23 17:17:35 -0700323 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700324}
325
326/*
327 * Store a field to an object instance
328 *
Ben Chengba4fc8b2009-06-01 13:00:29 -0700329 */
Bill Buzbee270c1d62009-08-13 16:58:07 -0700330static void genIPut(CompilationUnit *cUnit, MIR *mir, OpSize size,
buzbeeecf8f6e2010-07-20 14:53:42 -0700331 int fieldOffset, bool isObject, bool isVolatile)
Ben Chengba4fc8b2009-06-01 13:00:29 -0700332{
Bill Buzbee749e8162010-07-07 06:55:56 -0700333 RegisterClass regClass = dvmCompilerRegClassBySize(size);
Bill Buzbeec6f10662010-02-09 11:16:15 -0800334 RegLocation rlSrc = dvmCompilerGetSrc(cUnit, mir, 0);
335 RegLocation rlObj = dvmCompilerGetSrc(cUnit, mir, 1);
Bill Buzbee1465db52009-09-23 17:17:35 -0700336 rlObj = loadValue(cUnit, rlObj, kCoreReg);
Bill Buzbee749e8162010-07-07 06:55:56 -0700337 rlSrc = loadValue(cUnit, rlSrc, regClass);
Bill Buzbee1465db52009-09-23 17:17:35 -0700338 genNullCheck(cUnit, rlObj.sRegLow, rlObj.lowReg, mir->offset,
339 NULL);/* null object? */
Ben Cheng11d8f142010-03-24 15:24:19 -0700340
buzbeeecf8f6e2010-07-20 14:53:42 -0700341 if (isVolatile) {
buzbee2ce33c92010-11-01 15:53:27 -0700342 dvmCompilerGenMemBarrier(cUnit, kSY);
buzbeeecf8f6e2010-07-20 14:53:42 -0700343 }
Ben Cheng11d8f142010-03-24 15:24:19 -0700344 HEAP_ACCESS_SHADOW(true);
Bill Buzbee1465db52009-09-23 17:17:35 -0700345 storeBaseDisp(cUnit, rlObj.lowReg, fieldOffset, rlSrc.lowReg, size);
Ben Cheng11d8f142010-03-24 15:24:19 -0700346 HEAP_ACCESS_SHADOW(false);
buzbee919eb062010-07-12 12:59:22 -0700347 if (isObject) {
348 /* NOTE: marking card based on object head */
349 markCard(cUnit, rlSrc.lowReg, rlObj.lowReg);
350 }
Ben Chengba4fc8b2009-06-01 13:00:29 -0700351}
352
353
Ben Chengba4fc8b2009-06-01 13:00:29 -0700354/*
355 * Generate array load
Ben Chengba4fc8b2009-06-01 13:00:29 -0700356 */
Bill Buzbee270c1d62009-08-13 16:58:07 -0700357static void genArrayGet(CompilationUnit *cUnit, MIR *mir, OpSize size,
Bill Buzbee1465db52009-09-23 17:17:35 -0700358 RegLocation rlArray, RegLocation rlIndex,
359 RegLocation rlDest, int scale)
Ben Chengba4fc8b2009-06-01 13:00:29 -0700360{
Bill Buzbee749e8162010-07-07 06:55:56 -0700361 RegisterClass regClass = dvmCompilerRegClassBySize(size);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700362 int lenOffset = offsetof(ArrayObject, length);
363 int dataOffset = offsetof(ArrayObject, contents);
Bill Buzbee1465db52009-09-23 17:17:35 -0700364 RegLocation rlResult;
365 rlArray = loadValue(cUnit, rlArray, kCoreReg);
366 rlIndex = loadValue(cUnit, rlIndex, kCoreReg);
367 int regPtr;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700368
369 /* null object? */
Ben Cheng4238ec22009-08-24 16:32:22 -0700370 ArmLIR * pcrLabel = NULL;
371
372 if (!(mir->OptimizationFlags & MIR_IGNORE_NULL_CHECK)) {
Bill Buzbee1465db52009-09-23 17:17:35 -0700373 pcrLabel = genNullCheck(cUnit, rlArray.sRegLow,
374 rlArray.lowReg, mir->offset, NULL);
Ben Cheng4238ec22009-08-24 16:32:22 -0700375 }
376
Bill Buzbeec6f10662010-02-09 11:16:15 -0800377 regPtr = dvmCompilerAllocTemp(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -0700378
Ben Cheng4238ec22009-08-24 16:32:22 -0700379 if (!(mir->OptimizationFlags & MIR_IGNORE_RANGE_CHECK)) {
Bill Buzbeec6f10662010-02-09 11:16:15 -0800380 int regLen = dvmCompilerAllocTemp(cUnit);
Ben Cheng4238ec22009-08-24 16:32:22 -0700381 /* Get len */
Bill Buzbee1465db52009-09-23 17:17:35 -0700382 loadWordDisp(cUnit, rlArray.lowReg, lenOffset, regLen);
383 /* regPtr -> array data */
384 opRegRegImm(cUnit, kOpAdd, regPtr, rlArray.lowReg, dataOffset);
385 genBoundsCheck(cUnit, rlIndex.lowReg, regLen, mir->offset,
386 pcrLabel);
Bill Buzbeec6f10662010-02-09 11:16:15 -0800387 dvmCompilerFreeTemp(cUnit, regLen);
Ben Cheng4238ec22009-08-24 16:32:22 -0700388 } else {
Bill Buzbee1465db52009-09-23 17:17:35 -0700389 /* regPtr -> array data */
390 opRegRegImm(cUnit, kOpAdd, regPtr, rlArray.lowReg, dataOffset);
Ben Cheng4238ec22009-08-24 16:32:22 -0700391 }
Bill Buzbee1465db52009-09-23 17:17:35 -0700392 if ((size == kLong) || (size == kDouble)) {
393 if (scale) {
Bill Buzbeec6f10662010-02-09 11:16:15 -0800394 int rNewIndex = dvmCompilerAllocTemp(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -0700395 opRegRegImm(cUnit, kOpLsl, rNewIndex, rlIndex.lowReg, scale);
396 opRegReg(cUnit, kOpAdd, regPtr, rNewIndex);
Bill Buzbeec6f10662010-02-09 11:16:15 -0800397 dvmCompilerFreeTemp(cUnit, rNewIndex);
Bill Buzbee1465db52009-09-23 17:17:35 -0700398 } else {
399 opRegReg(cUnit, kOpAdd, regPtr, rlIndex.lowReg);
400 }
Bill Buzbee749e8162010-07-07 06:55:56 -0700401 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, regClass, true);
Ben Cheng11d8f142010-03-24 15:24:19 -0700402
403 HEAP_ACCESS_SHADOW(true);
Bill Buzbee1465db52009-09-23 17:17:35 -0700404 loadPair(cUnit, regPtr, rlResult.lowReg, rlResult.highReg);
Ben Cheng11d8f142010-03-24 15:24:19 -0700405 HEAP_ACCESS_SHADOW(false);
406
Bill Buzbeec6f10662010-02-09 11:16:15 -0800407 dvmCompilerFreeTemp(cUnit, regPtr);
Bill Buzbee1465db52009-09-23 17:17:35 -0700408 storeValueWide(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700409 } else {
Bill Buzbee749e8162010-07-07 06:55:56 -0700410 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, regClass, true);
Ben Cheng11d8f142010-03-24 15:24:19 -0700411
412 HEAP_ACCESS_SHADOW(true);
Bill Buzbee1465db52009-09-23 17:17:35 -0700413 loadBaseIndexed(cUnit, regPtr, rlIndex.lowReg, rlResult.lowReg,
414 scale, size);
Ben Cheng11d8f142010-03-24 15:24:19 -0700415 HEAP_ACCESS_SHADOW(false);
416
Bill Buzbeec6f10662010-02-09 11:16:15 -0800417 dvmCompilerFreeTemp(cUnit, regPtr);
Bill Buzbee1465db52009-09-23 17:17:35 -0700418 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700419 }
420}
421
Ben Chengba4fc8b2009-06-01 13:00:29 -0700422/*
423 * Generate array store
424 *
Ben Chengba4fc8b2009-06-01 13:00:29 -0700425 */
Bill Buzbee270c1d62009-08-13 16:58:07 -0700426static void genArrayPut(CompilationUnit *cUnit, MIR *mir, OpSize size,
Bill Buzbee1465db52009-09-23 17:17:35 -0700427 RegLocation rlArray, RegLocation rlIndex,
428 RegLocation rlSrc, int scale)
Ben Chengba4fc8b2009-06-01 13:00:29 -0700429{
Bill Buzbee749e8162010-07-07 06:55:56 -0700430 RegisterClass regClass = dvmCompilerRegClassBySize(size);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700431 int lenOffset = offsetof(ArrayObject, length);
432 int dataOffset = offsetof(ArrayObject, contents);
433
Bill Buzbee1465db52009-09-23 17:17:35 -0700434 int regPtr;
435 rlArray = loadValue(cUnit, rlArray, kCoreReg);
436 rlIndex = loadValue(cUnit, rlIndex, kCoreReg);
Ben Chenge9695e52009-06-16 16:11:47 -0700437
Bill Buzbeec6f10662010-02-09 11:16:15 -0800438 if (dvmCompilerIsTemp(cUnit, rlArray.lowReg)) {
439 dvmCompilerClobber(cUnit, rlArray.lowReg);
Bill Buzbee1465db52009-09-23 17:17:35 -0700440 regPtr = rlArray.lowReg;
441 } else {
Bill Buzbeec6f10662010-02-09 11:16:15 -0800442 regPtr = dvmCompilerAllocTemp(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -0700443 genRegCopy(cUnit, regPtr, rlArray.lowReg);
444 }
Ben Chenge9695e52009-06-16 16:11:47 -0700445
Ben Cheng1efc9c52009-06-08 18:25:27 -0700446 /* null object? */
Ben Cheng4238ec22009-08-24 16:32:22 -0700447 ArmLIR * pcrLabel = NULL;
448
449 if (!(mir->OptimizationFlags & MIR_IGNORE_NULL_CHECK)) {
Bill Buzbee1465db52009-09-23 17:17:35 -0700450 pcrLabel = genNullCheck(cUnit, rlArray.sRegLow, rlArray.lowReg,
451 mir->offset, NULL);
Ben Cheng4238ec22009-08-24 16:32:22 -0700452 }
453
454 if (!(mir->OptimizationFlags & MIR_IGNORE_RANGE_CHECK)) {
Bill Buzbeec6f10662010-02-09 11:16:15 -0800455 int regLen = dvmCompilerAllocTemp(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -0700456 //NOTE: max live temps(4) here.
Ben Cheng4238ec22009-08-24 16:32:22 -0700457 /* Get len */
Bill Buzbee1465db52009-09-23 17:17:35 -0700458 loadWordDisp(cUnit, rlArray.lowReg, lenOffset, regLen);
459 /* regPtr -> array data */
460 opRegImm(cUnit, kOpAdd, regPtr, dataOffset);
461 genBoundsCheck(cUnit, rlIndex.lowReg, regLen, mir->offset,
462 pcrLabel);
Bill Buzbeec6f10662010-02-09 11:16:15 -0800463 dvmCompilerFreeTemp(cUnit, regLen);
Ben Cheng4238ec22009-08-24 16:32:22 -0700464 } else {
Bill Buzbee1465db52009-09-23 17:17:35 -0700465 /* regPtr -> array data */
466 opRegImm(cUnit, kOpAdd, regPtr, dataOffset);
Ben Cheng4238ec22009-08-24 16:32:22 -0700467 }
Bill Buzbee1465db52009-09-23 17:17:35 -0700468 /* at this point, regPtr points to array, 2 live temps */
Bill Buzbee1465db52009-09-23 17:17:35 -0700469 if ((size == kLong) || (size == kDouble)) {
470 //TODO: need specific wide routine that can handle fp regs
471 if (scale) {
Bill Buzbeec6f10662010-02-09 11:16:15 -0800472 int rNewIndex = dvmCompilerAllocTemp(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -0700473 opRegRegImm(cUnit, kOpLsl, rNewIndex, rlIndex.lowReg, scale);
474 opRegReg(cUnit, kOpAdd, regPtr, rNewIndex);
Bill Buzbeec6f10662010-02-09 11:16:15 -0800475 dvmCompilerFreeTemp(cUnit, rNewIndex);
Bill Buzbee1465db52009-09-23 17:17:35 -0700476 } else {
477 opRegReg(cUnit, kOpAdd, regPtr, rlIndex.lowReg);
478 }
Bill Buzbee749e8162010-07-07 06:55:56 -0700479 rlSrc = loadValueWide(cUnit, rlSrc, regClass);
Ben Cheng11d8f142010-03-24 15:24:19 -0700480
481 HEAP_ACCESS_SHADOW(true);
Bill Buzbee1465db52009-09-23 17:17:35 -0700482 storePair(cUnit, regPtr, rlSrc.lowReg, rlSrc.highReg);
Ben Cheng11d8f142010-03-24 15:24:19 -0700483 HEAP_ACCESS_SHADOW(false);
484
Bill Buzbeec6f10662010-02-09 11:16:15 -0800485 dvmCompilerFreeTemp(cUnit, regPtr);
Bill Buzbee270c1d62009-08-13 16:58:07 -0700486 } else {
Bill Buzbee749e8162010-07-07 06:55:56 -0700487 rlSrc = loadValue(cUnit, rlSrc, regClass);
Ben Cheng11d8f142010-03-24 15:24:19 -0700488
489 HEAP_ACCESS_SHADOW(true);
Bill Buzbee1465db52009-09-23 17:17:35 -0700490 storeBaseIndexed(cUnit, regPtr, rlIndex.lowReg, rlSrc.lowReg,
491 scale, size);
Ben Cheng11d8f142010-03-24 15:24:19 -0700492 HEAP_ACCESS_SHADOW(false);
jeffhao9e45c0b2010-02-03 10:24:05 -0800493 }
Ben Chengba4fc8b2009-06-01 13:00:29 -0700494}
495
Bill Buzbeebe6534f2010-03-12 16:01:35 -0800496/*
497 * Generate array object store
498 * Must use explicit register allocation here because of
499 * call-out to dvmCanPutArrayElement
500 */
501static void genArrayObjectPut(CompilationUnit *cUnit, MIR *mir,
502 RegLocation rlArray, RegLocation rlIndex,
503 RegLocation rlSrc, int scale)
504{
505 int lenOffset = offsetof(ArrayObject, length);
506 int dataOffset = offsetof(ArrayObject, contents);
507
508 dvmCompilerFlushAllRegs(cUnit);
509
510 int regLen = r0;
511 int regPtr = r4PC; /* Preserved across call */
512 int regArray = r1;
513 int regIndex = r7; /* Preserved across call */
514
515 loadValueDirectFixed(cUnit, rlArray, regArray);
516 loadValueDirectFixed(cUnit, rlIndex, regIndex);
517
518 /* null object? */
519 ArmLIR * pcrLabel = NULL;
520
521 if (!(mir->OptimizationFlags & MIR_IGNORE_NULL_CHECK)) {
522 pcrLabel = genNullCheck(cUnit, rlArray.sRegLow, regArray,
523 mir->offset, NULL);
524 }
525
526 if (!(mir->OptimizationFlags & MIR_IGNORE_RANGE_CHECK)) {
527 /* Get len */
528 loadWordDisp(cUnit, regArray, lenOffset, regLen);
529 /* regPtr -> array data */
530 opRegRegImm(cUnit, kOpAdd, regPtr, regArray, dataOffset);
531 genBoundsCheck(cUnit, regIndex, regLen, mir->offset,
532 pcrLabel);
533 } else {
534 /* regPtr -> array data */
535 opRegRegImm(cUnit, kOpAdd, regPtr, regArray, dataOffset);
536 }
537
538 /* Get object to store */
539 loadValueDirectFixed(cUnit, rlSrc, r0);
Ben Chengbd1326d2010-04-02 15:04:53 -0700540 LOAD_FUNC_ADDR(cUnit, r2, (int)dvmCanPutArrayElement);
Bill Buzbeebe6534f2010-03-12 16:01:35 -0800541
542 /* Are we storing null? If so, avoid check */
buzbee8f8109a2010-08-31 10:16:35 -0700543 ArmLIR *branchOver = genCmpImmBranch(cUnit, kArmCondEq, r0, 0);
Bill Buzbeebe6534f2010-03-12 16:01:35 -0800544
545 /* Make sure the types are compatible */
546 loadWordDisp(cUnit, regArray, offsetof(Object, clazz), r1);
547 loadWordDisp(cUnit, r0, offsetof(Object, clazz), r0);
548 opReg(cUnit, kOpBlx, r2);
549 dvmCompilerClobberCallRegs(cUnit);
Bill Buzbee900a3af2010-03-16 12:41:43 -0700550
551 /*
552 * Using fixed registers here, and counting on r4 and r7 being
553 * preserved across the above call. Tell the register allocation
554 * utilities about the regs we are using directly
555 */
556 dvmCompilerLockTemp(cUnit, regPtr); // r4PC
557 dvmCompilerLockTemp(cUnit, regIndex); // r7
558 dvmCompilerLockTemp(cUnit, r0);
buzbee919eb062010-07-12 12:59:22 -0700559 dvmCompilerLockTemp(cUnit, r1);
Bill Buzbee900a3af2010-03-16 12:41:43 -0700560
Bill Buzbeebe6534f2010-03-12 16:01:35 -0800561 /* Bad? - roll back and re-execute if so */
562 genRegImmCheck(cUnit, kArmCondEq, r0, 0, mir->offset, pcrLabel);
563
buzbee919eb062010-07-12 12:59:22 -0700564 /* Resume here - must reload element & array, regPtr & index preserved */
Bill Buzbeebe6534f2010-03-12 16:01:35 -0800565 loadValueDirectFixed(cUnit, rlSrc, r0);
buzbee919eb062010-07-12 12:59:22 -0700566 loadValueDirectFixed(cUnit, rlArray, r1);
Bill Buzbeebe6534f2010-03-12 16:01:35 -0800567
568 ArmLIR *target = newLIR0(cUnit, kArmPseudoTargetLabel);
569 target->defMask = ENCODE_ALL;
570 branchOver->generic.target = (LIR *) target;
571
Ben Cheng11d8f142010-03-24 15:24:19 -0700572 HEAP_ACCESS_SHADOW(true);
Bill Buzbeebe6534f2010-03-12 16:01:35 -0800573 storeBaseIndexed(cUnit, regPtr, regIndex, r0,
574 scale, kWord);
Ben Cheng11d8f142010-03-24 15:24:19 -0700575 HEAP_ACCESS_SHADOW(false);
buzbee919eb062010-07-12 12:59:22 -0700576
buzbeebaf196a2010-08-04 10:13:15 -0700577 dvmCompilerFreeTemp(cUnit, regPtr);
578 dvmCompilerFreeTemp(cUnit, regIndex);
579
buzbee919eb062010-07-12 12:59:22 -0700580 /* NOTE: marking card here based on object head */
581 markCard(cUnit, r0, r1);
Bill Buzbeebe6534f2010-03-12 16:01:35 -0800582}
583
Ben Cheng5d90c202009-11-22 23:31:11 -0800584static bool genShiftOpLong(CompilationUnit *cUnit, MIR *mir,
585 RegLocation rlDest, RegLocation rlSrc1,
586 RegLocation rlShift)
Ben Chengba4fc8b2009-06-01 13:00:29 -0700587{
Ben Chenge9695e52009-06-16 16:11:47 -0700588 /*
589 * Don't mess with the regsiters here as there is a particular calling
590 * convention to the out-of-line handler.
591 */
Bill Buzbee1465db52009-09-23 17:17:35 -0700592 RegLocation rlResult;
593
594 loadValueDirectWideFixed(cUnit, rlSrc1, r0, r1);
595 loadValueDirect(cUnit, rlShift, r2);
Dan Bornstein9a1f8162010-12-01 17:02:26 -0800596 switch( mir->dalvikInsn.opcode) {
Ben Chenge9695e52009-06-16 16:11:47 -0700597 case OP_SHL_LONG:
598 case OP_SHL_LONG_2ADDR:
599 genDispatchToHandler(cUnit, TEMPLATE_SHL_LONG);
600 break;
601 case OP_SHR_LONG:
602 case OP_SHR_LONG_2ADDR:
603 genDispatchToHandler(cUnit, TEMPLATE_SHR_LONG);
604 break;
605 case OP_USHR_LONG:
606 case OP_USHR_LONG_2ADDR:
607 genDispatchToHandler(cUnit, TEMPLATE_USHR_LONG);
608 break;
609 default:
610 return true;
611 }
Bill Buzbeec6f10662010-02-09 11:16:15 -0800612 rlResult = dvmCompilerGetReturnWide(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -0700613 storeValueWide(cUnit, rlDest, rlResult);
Ben Chenge9695e52009-06-16 16:11:47 -0700614 return false;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700615}
Ben Chenge9695e52009-06-16 16:11:47 -0700616
Ben Cheng5d90c202009-11-22 23:31:11 -0800617static bool genArithOpLong(CompilationUnit *cUnit, MIR *mir,
618 RegLocation rlDest, RegLocation rlSrc1,
619 RegLocation rlSrc2)
Ben Chengba4fc8b2009-06-01 13:00:29 -0700620{
Bill Buzbee1465db52009-09-23 17:17:35 -0700621 RegLocation rlResult;
622 OpKind firstOp = kOpBkpt;
623 OpKind secondOp = kOpBkpt;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700624 bool callOut = false;
625 void *callTgt;
626 int retReg = r0;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700627
Dan Bornstein9a1f8162010-12-01 17:02:26 -0800628 switch (mir->dalvikInsn.opcode) {
Ben Chengba4fc8b2009-06-01 13:00:29 -0700629 case OP_NOT_LONG:
Bill Buzbee1465db52009-09-23 17:17:35 -0700630 rlSrc2 = loadValueWide(cUnit, rlSrc2, kCoreReg);
Bill Buzbeec6f10662010-02-09 11:16:15 -0800631 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Bill Buzbee1465db52009-09-23 17:17:35 -0700632 opRegReg(cUnit, kOpMvn, rlResult.lowReg, rlSrc2.lowReg);
633 opRegReg(cUnit, kOpMvn, rlResult.highReg, rlSrc2.highReg);
634 storeValueWide(cUnit, rlDest, rlResult);
635 return false;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700636 break;
637 case OP_ADD_LONG:
638 case OP_ADD_LONG_2ADDR:
Bill Buzbee1465db52009-09-23 17:17:35 -0700639 firstOp = kOpAdd;
640 secondOp = kOpAdc;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700641 break;
642 case OP_SUB_LONG:
643 case OP_SUB_LONG_2ADDR:
Bill Buzbee1465db52009-09-23 17:17:35 -0700644 firstOp = kOpSub;
645 secondOp = kOpSbc;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700646 break;
647 case OP_MUL_LONG:
648 case OP_MUL_LONG_2ADDR:
Bill Buzbee1465db52009-09-23 17:17:35 -0700649 genMulLong(cUnit, rlDest, rlSrc1, rlSrc2);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700650 return false;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700651 case OP_DIV_LONG:
652 case OP_DIV_LONG_2ADDR:
653 callOut = true;
654 retReg = r0;
655 callTgt = (void*)__aeabi_ldivmod;
656 break;
657 /* NOTE - result is in r2/r3 instead of r0/r1 */
658 case OP_REM_LONG:
659 case OP_REM_LONG_2ADDR:
660 callOut = true;
661 callTgt = (void*)__aeabi_ldivmod;
662 retReg = r2;
663 break;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700664 case OP_AND_LONG_2ADDR:
Bill Buzbee1465db52009-09-23 17:17:35 -0700665 case OP_AND_LONG:
666 firstOp = kOpAnd;
667 secondOp = kOpAnd;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700668 break;
669 case OP_OR_LONG:
670 case OP_OR_LONG_2ADDR:
Bill Buzbee1465db52009-09-23 17:17:35 -0700671 firstOp = kOpOr;
672 secondOp = kOpOr;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700673 break;
674 case OP_XOR_LONG:
675 case OP_XOR_LONG_2ADDR:
Bill Buzbee1465db52009-09-23 17:17:35 -0700676 firstOp = kOpXor;
677 secondOp = kOpXor;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700678 break;
Ben Chenge9695e52009-06-16 16:11:47 -0700679 case OP_NEG_LONG: {
Bill Buzbee51ecf602010-01-14 14:27:52 -0800680 //TUNING: can improve this using Thumb2 code
Bill Buzbeec6f10662010-02-09 11:16:15 -0800681 int tReg = dvmCompilerAllocTemp(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -0700682 rlSrc2 = loadValueWide(cUnit, rlSrc2, kCoreReg);
Bill Buzbeec6f10662010-02-09 11:16:15 -0800683 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Ben Chengbd1326d2010-04-02 15:04:53 -0700684 loadConstantNoClobber(cUnit, tReg, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -0700685 opRegRegReg(cUnit, kOpSub, rlResult.lowReg,
Bill Buzbee51ecf602010-01-14 14:27:52 -0800686 tReg, rlSrc2.lowReg);
687 opRegReg(cUnit, kOpSbc, tReg, rlSrc2.highReg);
688 genRegCopy(cUnit, rlResult.highReg, tReg);
Bill Buzbee1465db52009-09-23 17:17:35 -0700689 storeValueWide(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700690 return false;
Ben Chenge9695e52009-06-16 16:11:47 -0700691 }
Ben Chengba4fc8b2009-06-01 13:00:29 -0700692 default:
693 LOGE("Invalid long arith op");
Bill Buzbeefc519dc2010-03-06 23:30:57 -0800694 dvmCompilerAbort(cUnit);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700695 }
696 if (!callOut) {
Bill Buzbee80cef862010-03-25 10:38:34 -0700697 genLong3Addr(cUnit, mir, firstOp, secondOp, rlDest, rlSrc1, rlSrc2);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700698 } else {
Bill Buzbee1465db52009-09-23 17:17:35 -0700699 // Adjust return regs in to handle case of rem returning r2/r3
Bill Buzbeec6f10662010-02-09 11:16:15 -0800700 dvmCompilerFlushAllRegs(cUnit); /* Send everything to home location */
Bill Buzbee1465db52009-09-23 17:17:35 -0700701 loadValueDirectWideFixed(cUnit, rlSrc1, r0, r1);
Ben Chengbd1326d2010-04-02 15:04:53 -0700702 LOAD_FUNC_ADDR(cUnit, rlr, (int) callTgt);
Bill Buzbee1465db52009-09-23 17:17:35 -0700703 loadValueDirectWideFixed(cUnit, rlSrc2, r2, r3);
704 opReg(cUnit, kOpBlx, rlr);
Elliott Hughes6a555132010-02-25 15:41:42 -0800705 dvmCompilerClobberCallRegs(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -0700706 if (retReg == r0)
Bill Buzbeec6f10662010-02-09 11:16:15 -0800707 rlResult = dvmCompilerGetReturnWide(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -0700708 else
Bill Buzbeec6f10662010-02-09 11:16:15 -0800709 rlResult = dvmCompilerGetReturnWideAlt(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -0700710 storeValueWide(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700711 }
712 return false;
713}
714
Ben Cheng5d90c202009-11-22 23:31:11 -0800715static bool genArithOpInt(CompilationUnit *cUnit, MIR *mir,
716 RegLocation rlDest, RegLocation rlSrc1,
717 RegLocation rlSrc2)
Ben Chengba4fc8b2009-06-01 13:00:29 -0700718{
Bill Buzbee1465db52009-09-23 17:17:35 -0700719 OpKind op = kOpBkpt;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700720 bool callOut = false;
721 bool checkZero = false;
Bill Buzbee1465db52009-09-23 17:17:35 -0700722 bool unary = false;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700723 int retReg = r0;
724 void *callTgt;
Bill Buzbee1465db52009-09-23 17:17:35 -0700725 RegLocation rlResult;
Bill Buzbee0e605272009-12-01 14:28:05 -0800726 bool shiftOp = false;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700727
Dan Bornstein9a1f8162010-12-01 17:02:26 -0800728 switch (mir->dalvikInsn.opcode) {
Ben Chengba4fc8b2009-06-01 13:00:29 -0700729 case OP_NEG_INT:
Bill Buzbee1465db52009-09-23 17:17:35 -0700730 op = kOpNeg;
731 unary = true;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700732 break;
733 case OP_NOT_INT:
Bill Buzbee1465db52009-09-23 17:17:35 -0700734 op = kOpMvn;
735 unary = true;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700736 break;
737 case OP_ADD_INT:
738 case OP_ADD_INT_2ADDR:
Bill Buzbee1465db52009-09-23 17:17:35 -0700739 op = kOpAdd;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700740 break;
741 case OP_SUB_INT:
742 case OP_SUB_INT_2ADDR:
Bill Buzbee1465db52009-09-23 17:17:35 -0700743 op = kOpSub;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700744 break;
745 case OP_MUL_INT:
746 case OP_MUL_INT_2ADDR:
Bill Buzbee1465db52009-09-23 17:17:35 -0700747 op = kOpMul;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700748 break;
749 case OP_DIV_INT:
750 case OP_DIV_INT_2ADDR:
751 callOut = true;
752 checkZero = true;
753 callTgt = __aeabi_idiv;
754 retReg = r0;
755 break;
756 /* NOTE: returns in r1 */
757 case OP_REM_INT:
758 case OP_REM_INT_2ADDR:
759 callOut = true;
760 checkZero = true;
761 callTgt = __aeabi_idivmod;
762 retReg = r1;
763 break;
764 case OP_AND_INT:
765 case OP_AND_INT_2ADDR:
Bill Buzbee1465db52009-09-23 17:17:35 -0700766 op = kOpAnd;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700767 break;
768 case OP_OR_INT:
769 case OP_OR_INT_2ADDR:
Bill Buzbee1465db52009-09-23 17:17:35 -0700770 op = kOpOr;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700771 break;
772 case OP_XOR_INT:
773 case OP_XOR_INT_2ADDR:
Bill Buzbee1465db52009-09-23 17:17:35 -0700774 op = kOpXor;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700775 break;
776 case OP_SHL_INT:
777 case OP_SHL_INT_2ADDR:
Bill Buzbee0e605272009-12-01 14:28:05 -0800778 shiftOp = true;
Bill Buzbee1465db52009-09-23 17:17:35 -0700779 op = kOpLsl;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700780 break;
781 case OP_SHR_INT:
782 case OP_SHR_INT_2ADDR:
Bill Buzbee0e605272009-12-01 14:28:05 -0800783 shiftOp = true;
Bill Buzbee1465db52009-09-23 17:17:35 -0700784 op = kOpAsr;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700785 break;
786 case OP_USHR_INT:
787 case OP_USHR_INT_2ADDR:
Bill Buzbee0e605272009-12-01 14:28:05 -0800788 shiftOp = true;
Bill Buzbee1465db52009-09-23 17:17:35 -0700789 op = kOpLsr;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700790 break;
791 default:
792 LOGE("Invalid word arith op: 0x%x(%d)",
Dan Bornstein9a1f8162010-12-01 17:02:26 -0800793 mir->dalvikInsn.opcode, mir->dalvikInsn.opcode);
Bill Buzbeefc519dc2010-03-06 23:30:57 -0800794 dvmCompilerAbort(cUnit);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700795 }
796 if (!callOut) {
Bill Buzbee1465db52009-09-23 17:17:35 -0700797 rlSrc1 = loadValue(cUnit, rlSrc1, kCoreReg);
798 if (unary) {
Bill Buzbeec6f10662010-02-09 11:16:15 -0800799 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Bill Buzbee1465db52009-09-23 17:17:35 -0700800 opRegReg(cUnit, op, rlResult.lowReg,
801 rlSrc1.lowReg);
Ben Chenge9695e52009-06-16 16:11:47 -0700802 } else {
Bill Buzbee1465db52009-09-23 17:17:35 -0700803 rlSrc2 = loadValue(cUnit, rlSrc2, kCoreReg);
Bill Buzbee0e605272009-12-01 14:28:05 -0800804 if (shiftOp) {
Bill Buzbeec6f10662010-02-09 11:16:15 -0800805 int tReg = dvmCompilerAllocTemp(cUnit);
Bill Buzbee0e605272009-12-01 14:28:05 -0800806 opRegRegImm(cUnit, kOpAnd, tReg, rlSrc2.lowReg, 31);
Bill Buzbeec6f10662010-02-09 11:16:15 -0800807 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Bill Buzbee0e605272009-12-01 14:28:05 -0800808 opRegRegReg(cUnit, op, rlResult.lowReg,
809 rlSrc1.lowReg, tReg);
Bill Buzbeec6f10662010-02-09 11:16:15 -0800810 dvmCompilerFreeTemp(cUnit, tReg);
Bill Buzbee0e605272009-12-01 14:28:05 -0800811 } else {
Bill Buzbeec6f10662010-02-09 11:16:15 -0800812 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Bill Buzbee0e605272009-12-01 14:28:05 -0800813 opRegRegReg(cUnit, op, rlResult.lowReg,
814 rlSrc1.lowReg, rlSrc2.lowReg);
815 }
Ben Chenge9695e52009-06-16 16:11:47 -0700816 }
Bill Buzbee1465db52009-09-23 17:17:35 -0700817 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700818 } else {
Bill Buzbee1465db52009-09-23 17:17:35 -0700819 RegLocation rlResult;
Bill Buzbeec6f10662010-02-09 11:16:15 -0800820 dvmCompilerFlushAllRegs(cUnit); /* Send everything to home location */
Bill Buzbee1465db52009-09-23 17:17:35 -0700821 loadValueDirectFixed(cUnit, rlSrc2, r1);
Ben Chengbd1326d2010-04-02 15:04:53 -0700822 LOAD_FUNC_ADDR(cUnit, r2, (int) callTgt);
Bill Buzbee1465db52009-09-23 17:17:35 -0700823 loadValueDirectFixed(cUnit, rlSrc1, r0);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700824 if (checkZero) {
Bill Buzbee1465db52009-09-23 17:17:35 -0700825 genNullCheck(cUnit, rlSrc2.sRegLow, r1, mir->offset, NULL);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700826 }
Bill Buzbee1465db52009-09-23 17:17:35 -0700827 opReg(cUnit, kOpBlx, r2);
Elliott Hughes6a555132010-02-25 15:41:42 -0800828 dvmCompilerClobberCallRegs(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -0700829 if (retReg == r0)
Bill Buzbeec6f10662010-02-09 11:16:15 -0800830 rlResult = dvmCompilerGetReturn(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -0700831 else
Bill Buzbeec6f10662010-02-09 11:16:15 -0800832 rlResult = dvmCompilerGetReturnAlt(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -0700833 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700834 }
835 return false;
836}
837
Ben Cheng5d90c202009-11-22 23:31:11 -0800838static bool genArithOp(CompilationUnit *cUnit, MIR *mir)
Ben Chengba4fc8b2009-06-01 13:00:29 -0700839{
Dan Bornstein9a1f8162010-12-01 17:02:26 -0800840 Opcode opcode = mir->dalvikInsn.opcode;
Bill Buzbee1465db52009-09-23 17:17:35 -0700841 RegLocation rlDest;
842 RegLocation rlSrc1;
843 RegLocation rlSrc2;
844 /* Deduce sizes of operands */
845 if (mir->ssaRep->numUses == 2) {
Bill Buzbeec6f10662010-02-09 11:16:15 -0800846 rlSrc1 = dvmCompilerGetSrc(cUnit, mir, 0);
847 rlSrc2 = dvmCompilerGetSrc(cUnit, mir, 1);
Bill Buzbee1465db52009-09-23 17:17:35 -0700848 } else if (mir->ssaRep->numUses == 3) {
Bill Buzbeec6f10662010-02-09 11:16:15 -0800849 rlSrc1 = dvmCompilerGetSrcWide(cUnit, mir, 0, 1);
850 rlSrc2 = dvmCompilerGetSrc(cUnit, mir, 2);
Bill Buzbee1465db52009-09-23 17:17:35 -0700851 } else {
Bill Buzbeec6f10662010-02-09 11:16:15 -0800852 rlSrc1 = dvmCompilerGetSrcWide(cUnit, mir, 0, 1);
853 rlSrc2 = dvmCompilerGetSrcWide(cUnit, mir, 2, 3);
Bill Buzbee1465db52009-09-23 17:17:35 -0700854 assert(mir->ssaRep->numUses == 4);
855 }
856 if (mir->ssaRep->numDefs == 1) {
Bill Buzbeec6f10662010-02-09 11:16:15 -0800857 rlDest = dvmCompilerGetDest(cUnit, mir, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -0700858 } else {
859 assert(mir->ssaRep->numDefs == 2);
Bill Buzbeec6f10662010-02-09 11:16:15 -0800860 rlDest = dvmCompilerGetDestWide(cUnit, mir, 0, 1);
Bill Buzbee1465db52009-09-23 17:17:35 -0700861 }
Ben Chengba4fc8b2009-06-01 13:00:29 -0700862
Dan Bornstein9a1f8162010-12-01 17:02:26 -0800863 if ((opcode >= OP_ADD_LONG_2ADDR) && (opcode <= OP_XOR_LONG_2ADDR)) {
Ben Cheng5d90c202009-11-22 23:31:11 -0800864 return genArithOpLong(cUnit,mir, rlDest, rlSrc1, rlSrc2);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700865 }
Dan Bornstein9a1f8162010-12-01 17:02:26 -0800866 if ((opcode >= OP_ADD_LONG) && (opcode <= OP_XOR_LONG)) {
Ben Cheng5d90c202009-11-22 23:31:11 -0800867 return genArithOpLong(cUnit,mir, rlDest, rlSrc1, rlSrc2);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700868 }
Dan Bornstein9a1f8162010-12-01 17:02:26 -0800869 if ((opcode >= OP_SHL_LONG_2ADDR) && (opcode <= OP_USHR_LONG_2ADDR)) {
Ben Cheng5d90c202009-11-22 23:31:11 -0800870 return genShiftOpLong(cUnit,mir, rlDest, rlSrc1, rlSrc2);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700871 }
Dan Bornstein9a1f8162010-12-01 17:02:26 -0800872 if ((opcode >= OP_SHL_LONG) && (opcode <= OP_USHR_LONG)) {
Ben Cheng5d90c202009-11-22 23:31:11 -0800873 return genShiftOpLong(cUnit,mir, rlDest, rlSrc1, rlSrc2);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700874 }
Dan Bornstein9a1f8162010-12-01 17:02:26 -0800875 if ((opcode >= OP_ADD_INT_2ADDR) && (opcode <= OP_USHR_INT_2ADDR)) {
Ben Cheng5d90c202009-11-22 23:31:11 -0800876 return genArithOpInt(cUnit,mir, rlDest, rlSrc1, rlSrc2);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700877 }
Dan Bornstein9a1f8162010-12-01 17:02:26 -0800878 if ((opcode >= OP_ADD_INT) && (opcode <= OP_USHR_INT)) {
Ben Cheng5d90c202009-11-22 23:31:11 -0800879 return genArithOpInt(cUnit,mir, rlDest, rlSrc1, rlSrc2);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700880 }
Dan Bornstein9a1f8162010-12-01 17:02:26 -0800881 if ((opcode >= OP_ADD_FLOAT_2ADDR) && (opcode <= OP_REM_FLOAT_2ADDR)) {
Ben Cheng5d90c202009-11-22 23:31:11 -0800882 return genArithOpFloat(cUnit,mir, rlDest, rlSrc1, rlSrc2);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700883 }
Dan Bornstein9a1f8162010-12-01 17:02:26 -0800884 if ((opcode >= OP_ADD_FLOAT) && (opcode <= OP_REM_FLOAT)) {
Ben Cheng5d90c202009-11-22 23:31:11 -0800885 return genArithOpFloat(cUnit, mir, rlDest, rlSrc1, rlSrc2);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700886 }
Dan Bornstein9a1f8162010-12-01 17:02:26 -0800887 if ((opcode >= OP_ADD_DOUBLE_2ADDR) && (opcode <= OP_REM_DOUBLE_2ADDR)) {
Ben Cheng5d90c202009-11-22 23:31:11 -0800888 return genArithOpDouble(cUnit,mir, rlDest, rlSrc1, rlSrc2);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700889 }
Dan Bornstein9a1f8162010-12-01 17:02:26 -0800890 if ((opcode >= OP_ADD_DOUBLE) && (opcode <= OP_REM_DOUBLE)) {
Ben Cheng5d90c202009-11-22 23:31:11 -0800891 return genArithOpDouble(cUnit,mir, rlDest, rlSrc1, rlSrc2);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700892 }
893 return true;
894}
895
Bill Buzbee1465db52009-09-23 17:17:35 -0700896/* Generate unconditional branch instructions */
897static ArmLIR *genUnconditionalBranch(CompilationUnit *cUnit, ArmLIR *target)
898{
899 ArmLIR *branch = opNone(cUnit, kOpUncondBr);
900 branch->generic.target = (LIR *) target;
901 return branch;
902}
903
Bill Buzbee1465db52009-09-23 17:17:35 -0700904/* Perform the actual operation for OP_RETURN_* */
905static void genReturnCommon(CompilationUnit *cUnit, MIR *mir)
906{
907 genDispatchToHandler(cUnit, TEMPLATE_RETURN);
Ben Cheng978738d2010-05-13 13:45:57 -0700908#if defined(WITH_JIT_TUNING)
Bill Buzbee1465db52009-09-23 17:17:35 -0700909 gDvmJit.returnOp++;
910#endif
911 int dPC = (int) (cUnit->method->insns + mir->offset);
912 /* Insert branch, but defer setting of target */
913 ArmLIR *branch = genUnconditionalBranch(cUnit, NULL);
914 /* Set up the place holder to reconstruct this Dalvik PC */
Carl Shapirofc75f3e2010-12-07 11:43:38 -0800915 ArmLIR *pcrLabel = (ArmLIR *) dvmCompilerNew(sizeof(ArmLIR), true);
Dan Bornstein9a1f8162010-12-01 17:02:26 -0800916 pcrLabel->opcode = kArmPseudoPCReconstructionCell;
Bill Buzbee1465db52009-09-23 17:17:35 -0700917 pcrLabel->operands[0] = dPC;
918 pcrLabel->operands[1] = mir->offset;
919 /* Insert the place holder to the growable list */
Ben Cheng00603072010-10-28 11:13:58 -0700920 dvmInsertGrowableList(&cUnit->pcReconstructionList, (intptr_t) pcrLabel);
Bill Buzbee1465db52009-09-23 17:17:35 -0700921 /* Branch to the PC reconstruction code */
922 branch->generic.target = (LIR *) pcrLabel;
923}
924
Ben Chengba4fc8b2009-06-01 13:00:29 -0700925static void genProcessArgsNoRange(CompilationUnit *cUnit, MIR *mir,
926 DecodedInstruction *dInsn,
Bill Buzbee89efc3d2009-07-28 11:22:22 -0700927 ArmLIR **pcrLabel)
Ben Chengba4fc8b2009-06-01 13:00:29 -0700928{
929 unsigned int i;
930 unsigned int regMask = 0;
Bill Buzbee1465db52009-09-23 17:17:35 -0700931 RegLocation rlArg;
932 int numDone = 0;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700933
Bill Buzbee1465db52009-09-23 17:17:35 -0700934 /*
935 * Load arguments to r0..r4. Note that these registers may contain
936 * live values, so we clobber them immediately after loading to prevent
937 * them from being used as sources for subsequent loads.
938 */
Bill Buzbeec6f10662010-02-09 11:16:15 -0800939 dvmCompilerLockAllTemps(cUnit);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700940 for (i = 0; i < dInsn->vA; i++) {
941 regMask |= 1 << i;
Bill Buzbeec6f10662010-02-09 11:16:15 -0800942 rlArg = dvmCompilerGetSrc(cUnit, mir, numDone++);
Bill Buzbee1465db52009-09-23 17:17:35 -0700943 loadValueDirectFixed(cUnit, rlArg, i);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700944 }
945 if (regMask) {
946 /* Up to 5 args are pushed on top of FP - sizeofStackSaveArea */
Bill Buzbee1465db52009-09-23 17:17:35 -0700947 opRegRegImm(cUnit, kOpSub, r7, rFP,
948 sizeof(StackSaveArea) + (dInsn->vA << 2));
Ben Chengba4fc8b2009-06-01 13:00:29 -0700949 /* generate null check */
950 if (pcrLabel) {
Bill Buzbeec6f10662010-02-09 11:16:15 -0800951 *pcrLabel = genNullCheck(cUnit, dvmCompilerSSASrc(mir, 0), r0,
Bill Buzbee1465db52009-09-23 17:17:35 -0700952 mir->offset, NULL);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700953 }
Bill Buzbee270c1d62009-08-13 16:58:07 -0700954 storeMultiple(cUnit, r7, regMask);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700955 }
956}
957
958static void genProcessArgsRange(CompilationUnit *cUnit, MIR *mir,
959 DecodedInstruction *dInsn,
Bill Buzbee89efc3d2009-07-28 11:22:22 -0700960 ArmLIR **pcrLabel)
Ben Chengba4fc8b2009-06-01 13:00:29 -0700961{
962 int srcOffset = dInsn->vC << 2;
963 int numArgs = dInsn->vA;
964 int regMask;
Bill Buzbee1465db52009-09-23 17:17:35 -0700965
966 /*
967 * Note: here, all promoted registers will have been flushed
968 * back to the Dalvik base locations, so register usage restrictins
969 * are lifted. All parms loaded from original Dalvik register
970 * region - even though some might conceivably have valid copies
971 * cached in a preserved register.
972 */
Bill Buzbeec6f10662010-02-09 11:16:15 -0800973 dvmCompilerLockAllTemps(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -0700974
Ben Chengba4fc8b2009-06-01 13:00:29 -0700975 /*
976 * r4PC : &rFP[vC]
977 * r7: &newFP[0]
978 */
Bill Buzbee1465db52009-09-23 17:17:35 -0700979 opRegRegImm(cUnit, kOpAdd, r4PC, rFP, srcOffset);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700980 /* load [r0 .. min(numArgs,4)] */
981 regMask = (1 << ((numArgs < 4) ? numArgs : 4)) - 1;
Ben Chengd7d426a2009-09-22 11:23:36 -0700982 /*
983 * Protect the loadMultiple instruction from being reordered with other
984 * Dalvik stack accesses.
985 */
Bill Buzbee270c1d62009-08-13 16:58:07 -0700986 loadMultiple(cUnit, r4PC, regMask);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700987
Bill Buzbee1465db52009-09-23 17:17:35 -0700988 opRegRegImm(cUnit, kOpSub, r7, rFP,
989 sizeof(StackSaveArea) + (numArgs << 2));
Ben Chengba4fc8b2009-06-01 13:00:29 -0700990 /* generate null check */
991 if (pcrLabel) {
Bill Buzbeec6f10662010-02-09 11:16:15 -0800992 *pcrLabel = genNullCheck(cUnit, dvmCompilerSSASrc(mir, 0), r0,
Bill Buzbee1465db52009-09-23 17:17:35 -0700993 mir->offset, NULL);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700994 }
995
996 /*
997 * Handle remaining 4n arguments:
998 * store previously loaded 4 values and load the next 4 values
999 */
1000 if (numArgs >= 8) {
Bill Buzbee89efc3d2009-07-28 11:22:22 -07001001 ArmLIR *loopLabel = NULL;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001002 /*
1003 * r0 contains "this" and it will be used later, so push it to the stack
Bill Buzbee270c1d62009-08-13 16:58:07 -07001004 * first. Pushing r5 (rFP) is just for stack alignment purposes.
Ben Chengba4fc8b2009-06-01 13:00:29 -07001005 */
Bill Buzbee1465db52009-09-23 17:17:35 -07001006 opImm(cUnit, kOpPush, (1 << r0 | 1 << rFP));
Ben Chengba4fc8b2009-06-01 13:00:29 -07001007 /* No need to generate the loop structure if numArgs <= 11 */
1008 if (numArgs > 11) {
1009 loadConstant(cUnit, 5, ((numArgs - 4) >> 2) << 2);
Bill Buzbee1465db52009-09-23 17:17:35 -07001010 loopLabel = newLIR0(cUnit, kArmPseudoTargetLabel);
Ben Chengd7d426a2009-09-22 11:23:36 -07001011 loopLabel->defMask = ENCODE_ALL;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001012 }
Bill Buzbee270c1d62009-08-13 16:58:07 -07001013 storeMultiple(cUnit, r7, regMask);
Ben Chengd7d426a2009-09-22 11:23:36 -07001014 /*
1015 * Protect the loadMultiple instruction from being reordered with other
1016 * Dalvik stack accesses.
1017 */
Bill Buzbee270c1d62009-08-13 16:58:07 -07001018 loadMultiple(cUnit, r4PC, regMask);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001019 /* No need to generate the loop structure if numArgs <= 11 */
1020 if (numArgs > 11) {
Bill Buzbee1465db52009-09-23 17:17:35 -07001021 opRegImm(cUnit, kOpSub, rFP, 4);
1022 genConditionalBranch(cUnit, kArmCondNe, loopLabel);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001023 }
1024 }
1025
1026 /* Save the last batch of loaded values */
Bill Buzbee270c1d62009-08-13 16:58:07 -07001027 storeMultiple(cUnit, r7, regMask);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001028
1029 /* Generate the loop epilogue - don't use r0 */
1030 if ((numArgs > 4) && (numArgs % 4)) {
1031 regMask = ((1 << (numArgs & 0x3)) - 1) << 1;
Ben Chengd7d426a2009-09-22 11:23:36 -07001032 /*
1033 * Protect the loadMultiple instruction from being reordered with other
1034 * Dalvik stack accesses.
1035 */
Bill Buzbee270c1d62009-08-13 16:58:07 -07001036 loadMultiple(cUnit, r4PC, regMask);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001037 }
1038 if (numArgs >= 8)
Bill Buzbee1465db52009-09-23 17:17:35 -07001039 opImm(cUnit, kOpPop, (1 << r0 | 1 << rFP));
Ben Chengba4fc8b2009-06-01 13:00:29 -07001040
1041 /* Save the modulo 4 arguments */
1042 if ((numArgs > 4) && (numArgs % 4)) {
Bill Buzbee270c1d62009-08-13 16:58:07 -07001043 storeMultiple(cUnit, r7, regMask);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001044 }
1045}
1046
Ben Cheng38329f52009-07-07 14:19:20 -07001047/*
1048 * Generate code to setup the call stack then jump to the chaining cell if it
1049 * is not a native method.
1050 */
1051static void genInvokeSingletonCommon(CompilationUnit *cUnit, MIR *mir,
Bill Buzbee89efc3d2009-07-28 11:22:22 -07001052 BasicBlock *bb, ArmLIR *labelList,
1053 ArmLIR *pcrLabel,
Ben Cheng38329f52009-07-07 14:19:20 -07001054 const Method *calleeMethod)
Ben Chengba4fc8b2009-06-01 13:00:29 -07001055{
Bill Buzbee1465db52009-09-23 17:17:35 -07001056 /*
1057 * Note: all Dalvik register state should be flushed to
1058 * memory by the point, so register usage restrictions no
1059 * longer apply. All temp & preserved registers may be used.
1060 */
Bill Buzbeec6f10662010-02-09 11:16:15 -08001061 dvmCompilerLockAllTemps(cUnit);
Bill Buzbee89efc3d2009-07-28 11:22:22 -07001062 ArmLIR *retChainingCell = &labelList[bb->fallThrough->id];
Ben Chengba4fc8b2009-06-01 13:00:29 -07001063
1064 /* r1 = &retChainingCell */
Bill Buzbee1465db52009-09-23 17:17:35 -07001065 ArmLIR *addrRetChain = opRegRegImm(cUnit, kOpAdd, r1, rpc, 0);
Ben Chengc8293e72010-10-12 11:50:10 -07001066
Ben Chengba4fc8b2009-06-01 13:00:29 -07001067 /* r4PC = dalvikCallsite */
1068 loadConstant(cUnit, r4PC,
1069 (int) (cUnit->method->insns + mir->offset));
1070 addrRetChain->generic.target = (LIR *) retChainingCell;
Ben Chengc8293e72010-10-12 11:50:10 -07001071
1072 /* r7 = calleeMethod->registersSize */
1073 loadConstant(cUnit, r7, calleeMethod->registersSize);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001074 /*
Ben Cheng38329f52009-07-07 14:19:20 -07001075 * r0 = calleeMethod (loaded upon calling genInvokeSingletonCommon)
Ben Chengba4fc8b2009-06-01 13:00:29 -07001076 * r1 = &ChainingCell
Ben Chengc8293e72010-10-12 11:50:10 -07001077 * r2 = calleeMethod->outsSize (to be loaded later for Java callees)
Ben Chengba4fc8b2009-06-01 13:00:29 -07001078 * r4PC = callsiteDPC
Ben Chengc8293e72010-10-12 11:50:10 -07001079 * r7 = calleeMethod->registersSize
Ben Chengba4fc8b2009-06-01 13:00:29 -07001080 */
1081 if (dvmIsNativeMethod(calleeMethod)) {
Ben Cheng38329f52009-07-07 14:19:20 -07001082 genDispatchToHandler(cUnit, TEMPLATE_INVOKE_METHOD_NATIVE);
Ben Cheng978738d2010-05-13 13:45:57 -07001083#if defined(WITH_JIT_TUNING)
Ben Cheng38329f52009-07-07 14:19:20 -07001084 gDvmJit.invokeNative++;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001085#endif
1086 } else {
Ben Chengc8293e72010-10-12 11:50:10 -07001087 /* For Java callees, set up r2 to be calleeMethod->outsSize */
1088 loadConstant(cUnit, r2, calleeMethod->outsSize);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001089 genDispatchToHandler(cUnit, TEMPLATE_INVOKE_METHOD_CHAIN);
Ben Cheng978738d2010-05-13 13:45:57 -07001090#if defined(WITH_JIT_TUNING)
Ben Cheng86717f72010-03-05 15:27:21 -08001091 gDvmJit.invokeMonomorphic++;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001092#endif
Ben Cheng38329f52009-07-07 14:19:20 -07001093 /* Branch to the chaining cell */
Ben Chengba4fc8b2009-06-01 13:00:29 -07001094 genUnconditionalBranch(cUnit, &labelList[bb->taken->id]);
1095 }
1096 /* Handle exceptions using the interpreter */
1097 genTrap(cUnit, mir->offset, pcrLabel);
1098}
1099
Ben Cheng38329f52009-07-07 14:19:20 -07001100/*
1101 * Generate code to check the validity of a predicted chain and take actions
1102 * based on the result.
1103 *
1104 * 0x426a99aa : ldr r4, [pc, #72] --> r4 <- dalvikPC of this invoke
1105 * 0x426a99ac : add r1, pc, #32 --> r1 <- &retChainingCell
1106 * 0x426a99ae : add r2, pc, #40 --> r2 <- &predictedChainingCell
1107 * 0x426a99b0 : blx_1 0x426a918c --+ TEMPLATE_INVOKE_METHOD_PREDICTED_CHAIN
1108 * 0x426a99b2 : blx_2 see above --+
1109 * 0x426a99b4 : b 0x426a99d8 --> off to the predicted chain
1110 * 0x426a99b6 : b 0x426a99c8 --> punt to the interpreter
1111 * 0x426a99b8 : ldr r0, [r7, #44] --> r0 <- this->class->vtable[methodIdx]
1112 * 0x426a99ba : cmp r1, #0 --> compare r1 (rechain count) against 0
1113 * 0x426a99bc : bgt 0x426a99c2 --> >=0? don't rechain
1114 * 0x426a99be : ldr r7, [r6, #96] --+ dvmJitToPatchPredictedChain
1115 * 0x426a99c0 : blx r7 --+
1116 * 0x426a99c2 : add r1, pc, #12 --> r1 <- &retChainingCell
1117 * 0x426a99c4 : blx_1 0x426a9098 --+ TEMPLATE_INVOKE_METHOD_NO_OPT
1118 * 0x426a99c6 : blx_2 see above --+
1119 */
1120static void genInvokeVirtualCommon(CompilationUnit *cUnit, MIR *mir,
1121 int methodIndex,
Bill Buzbee89efc3d2009-07-28 11:22:22 -07001122 ArmLIR *retChainingCell,
1123 ArmLIR *predChainingCell,
1124 ArmLIR *pcrLabel)
Ben Cheng38329f52009-07-07 14:19:20 -07001125{
Bill Buzbee1465db52009-09-23 17:17:35 -07001126 /*
1127 * Note: all Dalvik register state should be flushed to
1128 * memory by the point, so register usage restrictions no
1129 * longer apply. Lock temps to prevent them from being
1130 * allocated by utility routines.
1131 */
Bill Buzbeec6f10662010-02-09 11:16:15 -08001132 dvmCompilerLockAllTemps(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -07001133
Ben Cheng38329f52009-07-07 14:19:20 -07001134 /* "this" is already left in r0 by genProcessArgs* */
1135
1136 /* r4PC = dalvikCallsite */
1137 loadConstant(cUnit, r4PC,
1138 (int) (cUnit->method->insns + mir->offset));
1139
1140 /* r1 = &retChainingCell */
Bill Buzbee1465db52009-09-23 17:17:35 -07001141 ArmLIR *addrRetChain = opRegRegImm(cUnit, kOpAdd, r1, rpc, 0);
Ben Cheng38329f52009-07-07 14:19:20 -07001142 addrRetChain->generic.target = (LIR *) retChainingCell;
1143
1144 /* r2 = &predictedChainingCell */
Bill Buzbee1465db52009-09-23 17:17:35 -07001145 ArmLIR *predictedChainingCell = opRegRegImm(cUnit, kOpAdd, r2, rpc, 0);
Ben Cheng38329f52009-07-07 14:19:20 -07001146 predictedChainingCell->generic.target = (LIR *) predChainingCell;
1147
1148 genDispatchToHandler(cUnit, TEMPLATE_INVOKE_METHOD_PREDICTED_CHAIN);
1149
1150 /* return through lr - jump to the chaining cell */
1151 genUnconditionalBranch(cUnit, predChainingCell);
1152
1153 /*
1154 * null-check on "this" may have been eliminated, but we still need a PC-
1155 * reconstruction label for stack overflow bailout.
1156 */
1157 if (pcrLabel == NULL) {
1158 int dPC = (int) (cUnit->method->insns + mir->offset);
Carl Shapirofc75f3e2010-12-07 11:43:38 -08001159 pcrLabel = (ArmLIR *) dvmCompilerNew(sizeof(ArmLIR), true);
Dan Bornstein9a1f8162010-12-01 17:02:26 -08001160 pcrLabel->opcode = kArmPseudoPCReconstructionCell;
Ben Cheng38329f52009-07-07 14:19:20 -07001161 pcrLabel->operands[0] = dPC;
1162 pcrLabel->operands[1] = mir->offset;
1163 /* Insert the place holder to the growable list */
Ben Cheng00603072010-10-28 11:13:58 -07001164 dvmInsertGrowableList(&cUnit->pcReconstructionList,
1165 (intptr_t) pcrLabel);
Ben Cheng38329f52009-07-07 14:19:20 -07001166 }
1167
1168 /* return through lr+2 - punt to the interpreter */
1169 genUnconditionalBranch(cUnit, pcrLabel);
1170
1171 /*
1172 * return through lr+4 - fully resolve the callee method.
1173 * r1 <- count
1174 * r2 <- &predictedChainCell
1175 * r3 <- this->class
1176 * r4 <- dPC
1177 * r7 <- this->class->vtable
1178 */
1179
1180 /* r0 <- calleeMethod */
Bill Buzbee270c1d62009-08-13 16:58:07 -07001181 loadWordDisp(cUnit, r7, methodIndex * 4, r0);
Ben Cheng38329f52009-07-07 14:19:20 -07001182
1183 /* Check if rechain limit is reached */
buzbee8f8109a2010-08-31 10:16:35 -07001184 ArmLIR *bypassRechaining = genCmpImmBranch(cUnit, kArmCondGt, r1, 0);
Ben Cheng38329f52009-07-07 14:19:20 -07001185
Bill Buzbee270c1d62009-08-13 16:58:07 -07001186 loadWordDisp(cUnit, rGLUE, offsetof(InterpState,
1187 jitToInterpEntries.dvmJitToPatchPredictedChain), r7);
Ben Cheng38329f52009-07-07 14:19:20 -07001188
Ben Chengb88ec3c2010-05-17 12:50:33 -07001189 genRegCopy(cUnit, r1, rGLUE);
1190
Ben Cheng38329f52009-07-07 14:19:20 -07001191 /*
1192 * r0 = calleeMethod
1193 * r2 = &predictedChainingCell
1194 * r3 = class
1195 *
1196 * &returnChainingCell has been loaded into r1 but is not needed
1197 * when patching the chaining cell and will be clobbered upon
1198 * returning so it will be reconstructed again.
1199 */
Bill Buzbee1465db52009-09-23 17:17:35 -07001200 opReg(cUnit, kOpBlx, r7);
Ben Cheng38329f52009-07-07 14:19:20 -07001201
1202 /* r1 = &retChainingCell */
Bill Buzbee1465db52009-09-23 17:17:35 -07001203 addrRetChain = opRegRegImm(cUnit, kOpAdd, r1, rpc, 0);
Ben Cheng38329f52009-07-07 14:19:20 -07001204 addrRetChain->generic.target = (LIR *) retChainingCell;
1205
1206 bypassRechaining->generic.target = (LIR *) addrRetChain;
1207 /*
1208 * r0 = calleeMethod,
1209 * r1 = &ChainingCell,
1210 * r4PC = callsiteDPC,
1211 */
1212 genDispatchToHandler(cUnit, TEMPLATE_INVOKE_METHOD_NO_OPT);
Ben Cheng978738d2010-05-13 13:45:57 -07001213#if defined(WITH_JIT_TUNING)
Ben Cheng86717f72010-03-05 15:27:21 -08001214 gDvmJit.invokePolymorphic++;
Ben Cheng38329f52009-07-07 14:19:20 -07001215#endif
1216 /* Handle exceptions using the interpreter */
1217 genTrap(cUnit, mir->offset, pcrLabel);
1218}
1219
Ben Chengba4fc8b2009-06-01 13:00:29 -07001220/* Geneate a branch to go back to the interpreter */
1221static void genPuntToInterp(CompilationUnit *cUnit, unsigned int offset)
1222{
1223 /* r0 = dalvik pc */
Bill Buzbeec6f10662010-02-09 11:16:15 -08001224 dvmCompilerFlushAllRegs(cUnit);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001225 loadConstant(cUnit, r0, (int) (cUnit->method->insns + offset));
Bill Buzbee270c1d62009-08-13 16:58:07 -07001226 loadWordDisp(cUnit, rGLUE, offsetof(InterpState,
1227 jitToInterpEntries.dvmJitToInterpPunt), r1);
Bill Buzbee1465db52009-09-23 17:17:35 -07001228 opReg(cUnit, kOpBlx, r1);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001229}
1230
1231/*
1232 * Attempt to single step one instruction using the interpreter and return
1233 * to the compiled code for the next Dalvik instruction
1234 */
1235static void genInterpSingleStep(CompilationUnit *cUnit, MIR *mir)
1236{
Dan Bornsteine4852762010-12-02 12:45:00 -08001237 int flags = dexGetFlagsFromOpcode(mir->dalvikInsn.opcode);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001238 int flagsToCheck = kInstrCanBranch | kInstrCanSwitch | kInstrCanReturn |
1239 kInstrCanThrow;
Bill Buzbee1465db52009-09-23 17:17:35 -07001240
Bill Buzbee45273872010-03-11 11:12:15 -08001241 //If already optimized out, just ignore
Dan Bornstein9a1f8162010-12-01 17:02:26 -08001242 if (mir->dalvikInsn.opcode == OP_NOP)
Bill Buzbee45273872010-03-11 11:12:15 -08001243 return;
1244
Bill Buzbee1465db52009-09-23 17:17:35 -07001245 //Ugly, but necessary. Flush all Dalvik regs so Interp can find them
Bill Buzbeec6f10662010-02-09 11:16:15 -08001246 dvmCompilerFlushAllRegs(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -07001247
Ben Chengba4fc8b2009-06-01 13:00:29 -07001248 if ((mir->next == NULL) || (flags & flagsToCheck)) {
1249 genPuntToInterp(cUnit, mir->offset);
1250 return;
1251 }
1252 int entryAddr = offsetof(InterpState,
1253 jitToInterpEntries.dvmJitToInterpSingleStep);
Bill Buzbee270c1d62009-08-13 16:58:07 -07001254 loadWordDisp(cUnit, rGLUE, entryAddr, r2);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001255 /* r0 = dalvik pc */
1256 loadConstant(cUnit, r0, (int) (cUnit->method->insns + mir->offset));
1257 /* r1 = dalvik pc of following instruction */
1258 loadConstant(cUnit, r1, (int) (cUnit->method->insns + mir->next->offset));
Bill Buzbee1465db52009-09-23 17:17:35 -07001259 opReg(cUnit, kOpBlx, r2);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001260}
1261
Ben Chengfc075c22010-05-28 15:20:08 -07001262#if defined(WITH_DEADLOCK_PREDICTION) || defined(WITH_MONITOR_TRACKING) || \
1263 defined(_ARMV5TE) || defined(_ARMV5TE_VFP)
Bill Buzbeec1d9ed42010-02-02 11:04:33 -08001264/*
1265 * To prevent a thread in a monitor wait from blocking the Jit from
1266 * resetting the code cache, heavyweight monitor lock will not
1267 * be allowed to return to an existing translation. Instead, we will
1268 * handle them by branching to a handler, which will in turn call the
1269 * runtime lock routine and then branch directly back to the
1270 * interpreter main loop. Given the high cost of the heavyweight
1271 * lock operation, this additional cost should be slight (especially when
1272 * considering that we expect the vast majority of lock operations to
1273 * use the fast-path thin lock bypass).
1274 */
Ben Cheng5d90c202009-11-22 23:31:11 -08001275static void genMonitorPortable(CompilationUnit *cUnit, MIR *mir)
Bill Buzbee270c1d62009-08-13 16:58:07 -07001276{
Dan Bornstein9a1f8162010-12-01 17:02:26 -08001277 bool isEnter = (mir->dalvikInsn.opcode == OP_MONITOR_ENTER);
Bill Buzbee1465db52009-09-23 17:17:35 -07001278 genExportPC(cUnit, mir);
Bill Buzbeec6f10662010-02-09 11:16:15 -08001279 dvmCompilerFlushAllRegs(cUnit); /* Send everything to home location */
1280 RegLocation rlSrc = dvmCompilerGetSrc(cUnit, mir, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -07001281 loadValueDirectFixed(cUnit, rlSrc, r1);
1282 loadWordDisp(cUnit, rGLUE, offsetof(InterpState, self), r0);
Bill Buzbeec1d9ed42010-02-02 11:04:33 -08001283 genNullCheck(cUnit, rlSrc.sRegLow, r1, mir->offset, NULL);
Bill Buzbeeefbd3c52009-11-04 22:18:40 -08001284 if (isEnter) {
Bill Buzbeec1d9ed42010-02-02 11:04:33 -08001285 /* Get dPC of next insn */
1286 loadConstant(cUnit, r4PC, (int)(cUnit->method->insns + mir->offset +
Dan Bornsteine4852762010-12-02 12:45:00 -08001287 dexGetWidthFromOpcode(OP_MONITOR_ENTER)));
Bill Buzbeec1d9ed42010-02-02 11:04:33 -08001288#if defined(WITH_DEADLOCK_PREDICTION)
1289 genDispatchToHandler(cUnit, TEMPLATE_MONITOR_ENTER_DEBUG);
1290#else
1291 genDispatchToHandler(cUnit, TEMPLATE_MONITOR_ENTER);
1292#endif
Bill Buzbee1465db52009-09-23 17:17:35 -07001293 } else {
Ben Chengbd1326d2010-04-02 15:04:53 -07001294 LOAD_FUNC_ADDR(cUnit, r2, (int)dvmUnlockObject);
Bill Buzbeec1d9ed42010-02-02 11:04:33 -08001295 /* Do the call */
1296 opReg(cUnit, kOpBlx, r2);
buzbee8f8109a2010-08-31 10:16:35 -07001297 /* Did we throw? */
1298 ArmLIR *branchOver = genCmpImmBranch(cUnit, kArmCondNe, r0, 0);
Bill Buzbee6bbdd6b2010-02-16 14:40:01 -08001299 loadConstant(cUnit, r0,
1300 (int) (cUnit->method->insns + mir->offset +
Dan Bornsteine4852762010-12-02 12:45:00 -08001301 dexGetWidthFromOpcode(OP_MONITOR_EXIT)));
Bill Buzbee6bbdd6b2010-02-16 14:40:01 -08001302 genDispatchToHandler(cUnit, TEMPLATE_THROW_EXCEPTION_COMMON);
1303 ArmLIR *target = newLIR0(cUnit, kArmPseudoTargetLabel);
1304 target->defMask = ENCODE_ALL;
1305 branchOver->generic.target = (LIR *) target;
Elliott Hughes6a555132010-02-25 15:41:42 -08001306 dvmCompilerClobberCallRegs(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -07001307 }
Bill Buzbee270c1d62009-08-13 16:58:07 -07001308}
Ben Chengfc075c22010-05-28 15:20:08 -07001309#endif
Bill Buzbee270c1d62009-08-13 16:58:07 -07001310
Ben Chengba4fc8b2009-06-01 13:00:29 -07001311/*
1312 * The following are the first-level codegen routines that analyze the format
1313 * of each bytecode then either dispatch special purpose codegen routines
1314 * or produce corresponding Thumb instructions directly.
1315 */
1316
1317static bool handleFmt10t_Fmt20t_Fmt30t(CompilationUnit *cUnit, MIR *mir,
Bill Buzbee89efc3d2009-07-28 11:22:22 -07001318 BasicBlock *bb, ArmLIR *labelList)
Ben Chengba4fc8b2009-06-01 13:00:29 -07001319{
1320 /* For OP_GOTO, OP_GOTO_16, and OP_GOTO_32 */
1321 genUnconditionalBranch(cUnit, &labelList[bb->taken->id]);
1322 return false;
1323}
1324
1325static bool handleFmt10x(CompilationUnit *cUnit, MIR *mir)
1326{
Dan Bornstein9a1f8162010-12-01 17:02:26 -08001327 Opcode dalvikOpcode = mir->dalvikInsn.opcode;
1328 if ((dalvikOpcode >= OP_UNUSED_3E) && (dalvikOpcode <= OP_UNUSED_43)) {
1329 LOGE("Codegen: got unused opcode 0x%x\n",dalvikOpcode);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001330 return true;
1331 }
Dan Bornstein9a1f8162010-12-01 17:02:26 -08001332 switch (dalvikOpcode) {
Andy McFadden291758c2010-09-10 08:04:52 -07001333 case OP_RETURN_VOID_BARRIER:
buzbee2ce33c92010-11-01 15:53:27 -07001334 dvmCompilerGenMemBarrier(cUnit, kST);
1335 // Intentional fallthrough
1336 case OP_RETURN_VOID:
Ben Chengba4fc8b2009-06-01 13:00:29 -07001337 genReturnCommon(cUnit,mir);
1338 break;
1339 case OP_UNUSED_73:
1340 case OP_UNUSED_79:
1341 case OP_UNUSED_7A:
Dan Bornstein90f15432010-12-02 16:46:25 -08001342 case OP_DISPATCH_FF:
Dan Bornstein9a1f8162010-12-01 17:02:26 -08001343 LOGE("Codegen: got unused opcode 0x%x\n",dalvikOpcode);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001344 return true;
1345 case OP_NOP:
1346 break;
1347 default:
1348 return true;
1349 }
1350 return false;
1351}
1352
1353static bool handleFmt11n_Fmt31i(CompilationUnit *cUnit, MIR *mir)
1354{
Bill Buzbee1465db52009-09-23 17:17:35 -07001355 RegLocation rlDest;
1356 RegLocation rlResult;
1357 if (mir->ssaRep->numDefs == 2) {
Bill Buzbeec6f10662010-02-09 11:16:15 -08001358 rlDest = dvmCompilerGetDestWide(cUnit, mir, 0, 1);
Bill Buzbee1465db52009-09-23 17:17:35 -07001359 } else {
Bill Buzbeec6f10662010-02-09 11:16:15 -08001360 rlDest = dvmCompilerGetDest(cUnit, mir, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -07001361 }
Ben Chenge9695e52009-06-16 16:11:47 -07001362
Dan Bornstein9a1f8162010-12-01 17:02:26 -08001363 switch (mir->dalvikInsn.opcode) {
Ben Chengba4fc8b2009-06-01 13:00:29 -07001364 case OP_CONST:
Ben Chenge9695e52009-06-16 16:11:47 -07001365 case OP_CONST_4: {
Bill Buzbeec6f10662010-02-09 11:16:15 -08001366 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kAnyReg, true);
Ben Chengbd1326d2010-04-02 15:04:53 -07001367 loadConstantNoClobber(cUnit, rlResult.lowReg, mir->dalvikInsn.vB);
Bill Buzbee1465db52009-09-23 17:17:35 -07001368 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001369 break;
Ben Chenge9695e52009-06-16 16:11:47 -07001370 }
1371 case OP_CONST_WIDE_32: {
Bill Buzbee1465db52009-09-23 17:17:35 -07001372 //TUNING: single routine to load constant pair for support doubles
Bill Buzbee964a7b02010-01-28 12:54:19 -08001373 //TUNING: load 0/-1 separately to avoid load dependency
Bill Buzbeec6f10662010-02-09 11:16:15 -08001374 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Ben Chengbd1326d2010-04-02 15:04:53 -07001375 loadConstantNoClobber(cUnit, rlResult.lowReg, mir->dalvikInsn.vB);
Bill Buzbee1465db52009-09-23 17:17:35 -07001376 opRegRegImm(cUnit, kOpAsr, rlResult.highReg,
1377 rlResult.lowReg, 31);
1378 storeValueWide(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001379 break;
Ben Chenge9695e52009-06-16 16:11:47 -07001380 }
Ben Chengba4fc8b2009-06-01 13:00:29 -07001381 default:
1382 return true;
1383 }
1384 return false;
1385}
1386
1387static bool handleFmt21h(CompilationUnit *cUnit, MIR *mir)
1388{
Bill Buzbee1465db52009-09-23 17:17:35 -07001389 RegLocation rlDest;
1390 RegLocation rlResult;
1391 if (mir->ssaRep->numDefs == 2) {
Bill Buzbeec6f10662010-02-09 11:16:15 -08001392 rlDest = dvmCompilerGetDestWide(cUnit, mir, 0, 1);
Bill Buzbee1465db52009-09-23 17:17:35 -07001393 } else {
Bill Buzbeec6f10662010-02-09 11:16:15 -08001394 rlDest = dvmCompilerGetDest(cUnit, mir, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -07001395 }
Bill Buzbeec6f10662010-02-09 11:16:15 -08001396 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kAnyReg, true);
Ben Chenge9695e52009-06-16 16:11:47 -07001397
Dan Bornstein9a1f8162010-12-01 17:02:26 -08001398 switch (mir->dalvikInsn.opcode) {
Ben Chenge9695e52009-06-16 16:11:47 -07001399 case OP_CONST_HIGH16: {
Ben Chengbd1326d2010-04-02 15:04:53 -07001400 loadConstantNoClobber(cUnit, rlResult.lowReg,
1401 mir->dalvikInsn.vB << 16);
Bill Buzbee1465db52009-09-23 17:17:35 -07001402 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001403 break;
Ben Chenge9695e52009-06-16 16:11:47 -07001404 }
1405 case OP_CONST_WIDE_HIGH16: {
Bill Buzbee1465db52009-09-23 17:17:35 -07001406 loadConstantValueWide(cUnit, rlResult.lowReg, rlResult.highReg,
1407 0, mir->dalvikInsn.vB << 16);
1408 storeValueWide(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001409 break;
Ben Chenge9695e52009-06-16 16:11:47 -07001410 }
Ben Chengba4fc8b2009-06-01 13:00:29 -07001411 default:
1412 return true;
1413 }
1414 return false;
1415}
1416
1417static bool handleFmt20bc(CompilationUnit *cUnit, MIR *mir)
1418{
1419 /* For OP_THROW_VERIFICATION_ERROR */
1420 genInterpSingleStep(cUnit, mir);
1421 return false;
1422}
1423
1424static bool handleFmt21c_Fmt31c(CompilationUnit *cUnit, MIR *mir)
1425{
Bill Buzbee1465db52009-09-23 17:17:35 -07001426 RegLocation rlResult;
1427 RegLocation rlDest;
1428 RegLocation rlSrc;
Ben Chenge9695e52009-06-16 16:11:47 -07001429
Dan Bornstein9a1f8162010-12-01 17:02:26 -08001430 switch (mir->dalvikInsn.opcode) {
Ben Chengba4fc8b2009-06-01 13:00:29 -07001431 case OP_CONST_STRING_JUMBO:
1432 case OP_CONST_STRING: {
1433 void *strPtr = (void*)
1434 (cUnit->method->clazz->pDvmDex->pResStrings[mir->dalvikInsn.vB]);
Ben Chengdd6e8702010-05-07 13:05:47 -07001435
1436 if (strPtr == NULL) {
1437 LOGE("Unexpected null string");
1438 dvmAbort();
1439 }
1440
Bill Buzbeec6f10662010-02-09 11:16:15 -08001441 rlDest = dvmCompilerGetDest(cUnit, mir, 0);
1442 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Ben Chengbd1326d2010-04-02 15:04:53 -07001443 loadConstantNoClobber(cUnit, rlResult.lowReg, (int) strPtr );
Bill Buzbee1465db52009-09-23 17:17:35 -07001444 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001445 break;
1446 }
Ben Chengba4fc8b2009-06-01 13:00:29 -07001447 case OP_CONST_CLASS: {
1448 void *classPtr = (void*)
1449 (cUnit->method->clazz->pDvmDex->pResClasses[mir->dalvikInsn.vB]);
Ben Chengdd6e8702010-05-07 13:05:47 -07001450
1451 if (classPtr == NULL) {
1452 LOGE("Unexpected null class");
1453 dvmAbort();
1454 }
1455
Bill Buzbeec6f10662010-02-09 11:16:15 -08001456 rlDest = dvmCompilerGetDest(cUnit, mir, 0);
1457 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Ben Chengbd1326d2010-04-02 15:04:53 -07001458 loadConstantNoClobber(cUnit, rlResult.lowReg, (int) classPtr );
Bill Buzbee1465db52009-09-23 17:17:35 -07001459 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001460 break;
1461 }
buzbeeecf8f6e2010-07-20 14:53:42 -07001462 case OP_SGET_VOLATILE:
1463 case OP_SGET_OBJECT_VOLATILE:
Ben Chengba4fc8b2009-06-01 13:00:29 -07001464 case OP_SGET_OBJECT:
1465 case OP_SGET_BOOLEAN:
1466 case OP_SGET_CHAR:
1467 case OP_SGET_BYTE:
1468 case OP_SGET_SHORT:
1469 case OP_SGET: {
Bill Buzbee50a6bf22009-07-08 13:08:04 -07001470 int valOffset = offsetof(StaticField, value);
Bill Buzbeec6f10662010-02-09 11:16:15 -08001471 int tReg = dvmCompilerAllocTemp(cUnit);
buzbeeecf8f6e2010-07-20 14:53:42 -07001472 bool isVolatile;
Ben Cheng7a2697d2010-06-07 13:44:23 -07001473 const Method *method = (mir->OptimizationFlags & MIR_CALLEE) ?
1474 mir->meta.calleeMethod : cUnit->method;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001475 void *fieldPtr = (void*)
Ben Cheng7a2697d2010-06-07 13:44:23 -07001476 (method->clazz->pDvmDex->pResFields[mir->dalvikInsn.vB]);
Ben Chengdd6e8702010-05-07 13:05:47 -07001477
1478 if (fieldPtr == NULL) {
1479 LOGE("Unexpected null static field");
1480 dvmAbort();
1481 }
1482
Dan Bornstein9a1f8162010-12-01 17:02:26 -08001483 isVolatile = (mir->dalvikInsn.opcode == OP_SGET_VOLATILE) ||
1484 (mir->dalvikInsn.opcode == OP_SGET_OBJECT_VOLATILE) ||
Carl Shapirofc75f3e2010-12-07 11:43:38 -08001485 dvmIsVolatileField((Field *) fieldPtr);
buzbeeecf8f6e2010-07-20 14:53:42 -07001486
Bill Buzbeec6f10662010-02-09 11:16:15 -08001487 rlDest = dvmCompilerGetDest(cUnit, mir, 0);
1488 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kAnyReg, true);
Bill Buzbee1465db52009-09-23 17:17:35 -07001489 loadConstant(cUnit, tReg, (int) fieldPtr + valOffset);
Ben Cheng11d8f142010-03-24 15:24:19 -07001490
buzbeeecf8f6e2010-07-20 14:53:42 -07001491 if (isVolatile) {
buzbee2ce33c92010-11-01 15:53:27 -07001492 dvmCompilerGenMemBarrier(cUnit, kSY);
buzbeeecf8f6e2010-07-20 14:53:42 -07001493 }
Ben Cheng11d8f142010-03-24 15:24:19 -07001494 HEAP_ACCESS_SHADOW(true);
Bill Buzbee1465db52009-09-23 17:17:35 -07001495 loadWordDisp(cUnit, tReg, 0, rlResult.lowReg);
Ben Cheng11d8f142010-03-24 15:24:19 -07001496 HEAP_ACCESS_SHADOW(false);
1497
Bill Buzbee1465db52009-09-23 17:17:35 -07001498 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001499 break;
1500 }
1501 case OP_SGET_WIDE: {
Bill Buzbee50a6bf22009-07-08 13:08:04 -07001502 int valOffset = offsetof(StaticField, value);
Ben Cheng7a2697d2010-06-07 13:44:23 -07001503 const Method *method = (mir->OptimizationFlags & MIR_CALLEE) ?
1504 mir->meta.calleeMethod : cUnit->method;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001505 void *fieldPtr = (void*)
Ben Cheng7a2697d2010-06-07 13:44:23 -07001506 (method->clazz->pDvmDex->pResFields[mir->dalvikInsn.vB]);
Ben Chengdd6e8702010-05-07 13:05:47 -07001507
1508 if (fieldPtr == NULL) {
1509 LOGE("Unexpected null static field");
1510 dvmAbort();
1511 }
1512
Bill Buzbeec6f10662010-02-09 11:16:15 -08001513 int tReg = dvmCompilerAllocTemp(cUnit);
Bill Buzbeec6f10662010-02-09 11:16:15 -08001514 rlDest = dvmCompilerGetDestWide(cUnit, mir, 0, 1);
1515 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kAnyReg, true);
Bill Buzbee1465db52009-09-23 17:17:35 -07001516 loadConstant(cUnit, tReg, (int) fieldPtr + valOffset);
Ben Cheng11d8f142010-03-24 15:24:19 -07001517
1518 HEAP_ACCESS_SHADOW(true);
Bill Buzbee1465db52009-09-23 17:17:35 -07001519 loadPair(cUnit, tReg, rlResult.lowReg, rlResult.highReg);
Ben Cheng11d8f142010-03-24 15:24:19 -07001520 HEAP_ACCESS_SHADOW(false);
1521
Bill Buzbee1465db52009-09-23 17:17:35 -07001522 storeValueWide(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001523 break;
1524 }
1525 case OP_SPUT_OBJECT:
buzbeeddc7d292010-09-02 17:16:24 -07001526 case OP_SPUT_OBJECT_VOLATILE:
1527 case OP_SPUT_VOLATILE:
Ben Chengba4fc8b2009-06-01 13:00:29 -07001528 case OP_SPUT_BOOLEAN:
1529 case OP_SPUT_CHAR:
1530 case OP_SPUT_BYTE:
1531 case OP_SPUT_SHORT:
1532 case OP_SPUT: {
Bill Buzbee50a6bf22009-07-08 13:08:04 -07001533 int valOffset = offsetof(StaticField, value);
Bill Buzbeec6f10662010-02-09 11:16:15 -08001534 int tReg = dvmCompilerAllocTemp(cUnit);
buzbeed3b0a4b2010-09-27 11:30:22 -07001535 int objHead;
buzbeeecf8f6e2010-07-20 14:53:42 -07001536 bool isVolatile;
buzbeed3b0a4b2010-09-27 11:30:22 -07001537 bool isSputObject;
Ben Cheng7a2697d2010-06-07 13:44:23 -07001538 const Method *method = (mir->OptimizationFlags & MIR_CALLEE) ?
1539 mir->meta.calleeMethod : cUnit->method;
1540 void *fieldPtr = (void*)
1541 (method->clazz->pDvmDex->pResFields[mir->dalvikInsn.vB]);
Ben Chenge9695e52009-06-16 16:11:47 -07001542
Dan Bornstein9a1f8162010-12-01 17:02:26 -08001543 isVolatile = (mir->dalvikInsn.opcode == OP_SPUT_VOLATILE) ||
1544 (mir->dalvikInsn.opcode == OP_SPUT_OBJECT_VOLATILE) ||
Carl Shapirofc75f3e2010-12-07 11:43:38 -08001545 dvmIsVolatileField((Field *) fieldPtr);
buzbeeecf8f6e2010-07-20 14:53:42 -07001546
Dan Bornstein9a1f8162010-12-01 17:02:26 -08001547 isSputObject = (mir->dalvikInsn.opcode == OP_SPUT_OBJECT) ||
1548 (mir->dalvikInsn.opcode == OP_SPUT_OBJECT_VOLATILE);
buzbeed3b0a4b2010-09-27 11:30:22 -07001549
Ben Chengdd6e8702010-05-07 13:05:47 -07001550 if (fieldPtr == NULL) {
1551 LOGE("Unexpected null static field");
1552 dvmAbort();
1553 }
1554
Bill Buzbeec6f10662010-02-09 11:16:15 -08001555 rlSrc = dvmCompilerGetSrc(cUnit, mir, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -07001556 rlSrc = loadValue(cUnit, rlSrc, kAnyReg);
buzbeeb78c76f2010-09-30 19:08:20 -07001557 loadConstant(cUnit, tReg, (int) fieldPtr);
buzbeed3b0a4b2010-09-27 11:30:22 -07001558 if (isSputObject) {
1559 objHead = dvmCompilerAllocTemp(cUnit);
buzbeeb78c76f2010-09-30 19:08:20 -07001560 loadWordDisp(cUnit, tReg, offsetof(Field, clazz), objHead);
buzbeed3b0a4b2010-09-27 11:30:22 -07001561 }
Ben Cheng11d8f142010-03-24 15:24:19 -07001562 HEAP_ACCESS_SHADOW(true);
buzbeeb78c76f2010-09-30 19:08:20 -07001563 storeWordDisp(cUnit, tReg, valOffset ,rlSrc.lowReg);
buzbeed3b0a4b2010-09-27 11:30:22 -07001564 dvmCompilerFreeTemp(cUnit, tReg);
Ben Cheng11d8f142010-03-24 15:24:19 -07001565 HEAP_ACCESS_SHADOW(false);
buzbeeecf8f6e2010-07-20 14:53:42 -07001566 if (isVolatile) {
buzbee2ce33c92010-11-01 15:53:27 -07001567 dvmCompilerGenMemBarrier(cUnit, kSY);
buzbeeecf8f6e2010-07-20 14:53:42 -07001568 }
buzbeed3b0a4b2010-09-27 11:30:22 -07001569 if (isSputObject) {
buzbeeb78c76f2010-09-30 19:08:20 -07001570 /* NOTE: marking card based sfield->clazz */
buzbeed3b0a4b2010-09-27 11:30:22 -07001571 markCard(cUnit, rlSrc.lowReg, objHead);
1572 dvmCompilerFreeTemp(cUnit, objHead);
buzbee919eb062010-07-12 12:59:22 -07001573 }
Ben Cheng11d8f142010-03-24 15:24:19 -07001574
Ben Chengba4fc8b2009-06-01 13:00:29 -07001575 break;
1576 }
1577 case OP_SPUT_WIDE: {
Bill Buzbeec6f10662010-02-09 11:16:15 -08001578 int tReg = dvmCompilerAllocTemp(cUnit);
Bill Buzbee50a6bf22009-07-08 13:08:04 -07001579 int valOffset = offsetof(StaticField, value);
Ben Cheng7a2697d2010-06-07 13:44:23 -07001580 const Method *method = (mir->OptimizationFlags & MIR_CALLEE) ?
1581 mir->meta.calleeMethod : cUnit->method;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001582 void *fieldPtr = (void*)
Ben Cheng7a2697d2010-06-07 13:44:23 -07001583 (method->clazz->pDvmDex->pResFields[mir->dalvikInsn.vB]);
Ben Chenge9695e52009-06-16 16:11:47 -07001584
Ben Chengdd6e8702010-05-07 13:05:47 -07001585 if (fieldPtr == NULL) {
1586 LOGE("Unexpected null static field");
1587 dvmAbort();
1588 }
1589
Bill Buzbeec6f10662010-02-09 11:16:15 -08001590 rlSrc = dvmCompilerGetSrcWide(cUnit, mir, 0, 1);
Bill Buzbee1465db52009-09-23 17:17:35 -07001591 rlSrc = loadValueWide(cUnit, rlSrc, kAnyReg);
1592 loadConstant(cUnit, tReg, (int) fieldPtr + valOffset);
Ben Cheng11d8f142010-03-24 15:24:19 -07001593
1594 HEAP_ACCESS_SHADOW(true);
Bill Buzbee1465db52009-09-23 17:17:35 -07001595 storePair(cUnit, tReg, rlSrc.lowReg, rlSrc.highReg);
Ben Cheng11d8f142010-03-24 15:24:19 -07001596 HEAP_ACCESS_SHADOW(false);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001597 break;
1598 }
1599 case OP_NEW_INSTANCE: {
Ben Chenge9695e52009-06-16 16:11:47 -07001600 /*
1601 * Obey the calling convention and don't mess with the register
1602 * usage.
1603 */
Carl Shapirofc75f3e2010-12-07 11:43:38 -08001604 ClassObject *classPtr = (ClassObject *)
Ben Chengba4fc8b2009-06-01 13:00:29 -07001605 (cUnit->method->clazz->pDvmDex->pResClasses[mir->dalvikInsn.vB]);
Ben Chengdd6e8702010-05-07 13:05:47 -07001606
1607 if (classPtr == NULL) {
1608 LOGE("Unexpected null class");
1609 dvmAbort();
1610 }
1611
Ben Cheng79d173c2009-09-29 16:12:51 -07001612 /*
1613 * If it is going to throw, it should not make to the trace to begin
Bill Buzbee1465db52009-09-23 17:17:35 -07001614 * with. However, Alloc might throw, so we need to genExportPC()
Ben Cheng79d173c2009-09-29 16:12:51 -07001615 */
1616 assert((classPtr->accessFlags & (ACC_INTERFACE|ACC_ABSTRACT)) == 0);
Bill Buzbeec6f10662010-02-09 11:16:15 -08001617 dvmCompilerFlushAllRegs(cUnit); /* Everything to home location */
Bill Buzbee1465db52009-09-23 17:17:35 -07001618 genExportPC(cUnit, mir);
Ben Chengbd1326d2010-04-02 15:04:53 -07001619 LOAD_FUNC_ADDR(cUnit, r2, (int)dvmAllocObject);
Ben Chenge9695e52009-06-16 16:11:47 -07001620 loadConstant(cUnit, r0, (int) classPtr);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001621 loadConstant(cUnit, r1, ALLOC_DONT_TRACK);
Bill Buzbee1465db52009-09-23 17:17:35 -07001622 opReg(cUnit, kOpBlx, r2);
Elliott Hughes6a555132010-02-25 15:41:42 -08001623 dvmCompilerClobberCallRegs(cUnit);
Ben Cheng4f489172009-09-27 17:08:35 -07001624 /* generate a branch over if allocation is successful */
buzbee8f8109a2010-08-31 10:16:35 -07001625 ArmLIR *branchOver = genCmpImmBranch(cUnit, kArmCondNe, r0, 0);
Ben Cheng4f489172009-09-27 17:08:35 -07001626 /*
1627 * OOM exception needs to be thrown here and cannot re-execute
1628 */
1629 loadConstant(cUnit, r0,
1630 (int) (cUnit->method->insns + mir->offset));
1631 genDispatchToHandler(cUnit, TEMPLATE_THROW_EXCEPTION_COMMON);
1632 /* noreturn */
1633
Bill Buzbee1465db52009-09-23 17:17:35 -07001634 ArmLIR *target = newLIR0(cUnit, kArmPseudoTargetLabel);
Ben Cheng4f489172009-09-27 17:08:35 -07001635 target->defMask = ENCODE_ALL;
1636 branchOver->generic.target = (LIR *) target;
Bill Buzbeec6f10662010-02-09 11:16:15 -08001637 rlDest = dvmCompilerGetDest(cUnit, mir, 0);
1638 rlResult = dvmCompilerGetReturn(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -07001639 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001640 break;
1641 }
1642 case OP_CHECK_CAST: {
Ben Chenge9695e52009-06-16 16:11:47 -07001643 /*
1644 * Obey the calling convention and don't mess with the register
1645 * usage.
1646 */
Ben Chengba4fc8b2009-06-01 13:00:29 -07001647 ClassObject *classPtr =
1648 (cUnit->method->clazz->pDvmDex->pResClasses[mir->dalvikInsn.vB]);
Bill Buzbee4df41a52009-11-12 17:07:16 -08001649 /*
1650 * Note: It is possible that classPtr is NULL at this point,
1651 * even though this instruction has been successfully interpreted.
1652 * If the previous interpretation had a null source, the
1653 * interpreter would not have bothered to resolve the clazz.
1654 * Bail out to the interpreter in this case, and log it
1655 * so that we can tell if it happens frequently.
1656 */
1657 if (classPtr == NULL) {
Ben Cheng11d8f142010-03-24 15:24:19 -07001658 LOGVV("null clazz in OP_CHECK_CAST, single-stepping");
Bill Buzbee4df41a52009-11-12 17:07:16 -08001659 genInterpSingleStep(cUnit, mir);
1660 return false;
1661 }
Bill Buzbeec6f10662010-02-09 11:16:15 -08001662 dvmCompilerFlushAllRegs(cUnit); /* Everything to home location */
Ben Chengba4fc8b2009-06-01 13:00:29 -07001663 loadConstant(cUnit, r1, (int) classPtr );
Bill Buzbeec6f10662010-02-09 11:16:15 -08001664 rlSrc = dvmCompilerGetSrc(cUnit, mir, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -07001665 rlSrc = loadValue(cUnit, rlSrc, kCoreReg);
buzbee8f8109a2010-08-31 10:16:35 -07001666 /* Null? */
1667 ArmLIR *branch1 = genCmpImmBranch(cUnit, kArmCondEq,
1668 rlSrc.lowReg, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -07001669 /*
1670 * rlSrc.lowReg now contains object->clazz. Note that
1671 * it could have been allocated r0, but we're okay so long
1672 * as we don't do anything desctructive until r0 is loaded
1673 * with clazz.
1674 */
Ben Chengba4fc8b2009-06-01 13:00:29 -07001675 /* r0 now contains object->clazz */
Bill Buzbee1465db52009-09-23 17:17:35 -07001676 loadWordDisp(cUnit, rlSrc.lowReg, offsetof(Object, clazz), r0);
Ben Chengbd1326d2010-04-02 15:04:53 -07001677 LOAD_FUNC_ADDR(cUnit, r2, (int)dvmInstanceofNonTrivial);
Bill Buzbee1465db52009-09-23 17:17:35 -07001678 opRegReg(cUnit, kOpCmp, r0, r1);
1679 ArmLIR *branch2 = opCondBranch(cUnit, kArmCondEq);
1680 opReg(cUnit, kOpBlx, r2);
Elliott Hughes6a555132010-02-25 15:41:42 -08001681 dvmCompilerClobberCallRegs(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -07001682 /*
1683 * If null, check cast failed - punt to the interpreter. Because
1684 * interpreter will be the one throwing, we don't need to
1685 * genExportPC() here.
1686 */
Bill Buzbee270c1d62009-08-13 16:58:07 -07001687 genZeroCheck(cUnit, r0, mir->offset, NULL);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001688 /* check cast passed - branch target here */
Bill Buzbee1465db52009-09-23 17:17:35 -07001689 ArmLIR *target = newLIR0(cUnit, kArmPseudoTargetLabel);
Ben Chengd7d426a2009-09-22 11:23:36 -07001690 target->defMask = ENCODE_ALL;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001691 branch1->generic.target = (LIR *)target;
1692 branch2->generic.target = (LIR *)target;
1693 break;
1694 }
buzbee4d92e682010-07-29 15:24:14 -07001695 case OP_SGET_WIDE_VOLATILE:
1696 case OP_SPUT_WIDE_VOLATILE:
1697 genInterpSingleStep(cUnit, mir);
1698 break;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001699 default:
1700 return true;
1701 }
1702 return false;
1703}
1704
Ben Cheng7a2697d2010-06-07 13:44:23 -07001705/*
1706 * A typical example of inlined getter/setter from a monomorphic callsite:
1707 *
1708 * D/dalvikvm( 289): -------- dalvik offset: 0x0000 @ invoke-static (I)
1709 * D/dalvikvm( 289): -------- dalvik offset: 0x0000 @ sget-object (C) v0, ...
1710 * D/dalvikvm( 289): 0x4427fc22 (0002): ldr r0, [pc, #56]
1711 * D/dalvikvm( 289): 0x4427fc24 (0004): ldr r1, [r0, #0]
1712 * D/dalvikvm( 289): 0x4427fc26 (0006): str r1, [r5, #0]
1713 * D/dalvikvm( 289): 0x4427fc28 (0008): .align4
1714 * D/dalvikvm( 289): L0x0003:
1715 * D/dalvikvm( 289): -------- dalvik offset: 0x0003 @ move-result-object (I) v0
1716 *
1717 * Note the invoke-static and move-result-object with the (I) notation are
1718 * turned into no-op.
1719 */
Ben Chengba4fc8b2009-06-01 13:00:29 -07001720static bool handleFmt11x(CompilationUnit *cUnit, MIR *mir)
1721{
Dan Bornstein9a1f8162010-12-01 17:02:26 -08001722 Opcode dalvikOpcode = mir->dalvikInsn.opcode;
Bill Buzbee1465db52009-09-23 17:17:35 -07001723 RegLocation rlResult;
Dan Bornstein9a1f8162010-12-01 17:02:26 -08001724 switch (dalvikOpcode) {
Ben Chengba4fc8b2009-06-01 13:00:29 -07001725 case OP_MOVE_EXCEPTION: {
1726 int offset = offsetof(InterpState, self);
1727 int exOffset = offsetof(Thread, exception);
Bill Buzbeec6f10662010-02-09 11:16:15 -08001728 int selfReg = dvmCompilerAllocTemp(cUnit);
1729 int resetReg = dvmCompilerAllocTemp(cUnit);
1730 RegLocation rlDest = dvmCompilerGetDest(cUnit, mir, 0);
1731 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Bill Buzbee1465db52009-09-23 17:17:35 -07001732 loadWordDisp(cUnit, rGLUE, offset, selfReg);
Bill Buzbeef9f33282009-11-22 12:45:30 -08001733 loadConstant(cUnit, resetReg, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -07001734 loadWordDisp(cUnit, selfReg, exOffset, rlResult.lowReg);
Bill Buzbeef9f33282009-11-22 12:45:30 -08001735 storeWordDisp(cUnit, selfReg, exOffset, resetReg);
Bill Buzbee1465db52009-09-23 17:17:35 -07001736 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001737 break;
1738 }
1739 case OP_MOVE_RESULT:
1740 case OP_MOVE_RESULT_OBJECT: {
Ben Cheng7a2697d2010-06-07 13:44:23 -07001741 /* An inlined move result is effectively no-op */
1742 if (mir->OptimizationFlags & MIR_INLINED)
1743 break;
Bill Buzbeec6f10662010-02-09 11:16:15 -08001744 RegLocation rlDest = dvmCompilerGetDest(cUnit, mir, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -07001745 RegLocation rlSrc = LOC_DALVIK_RETURN_VAL;
1746 rlSrc.fp = rlDest.fp;
1747 storeValue(cUnit, rlDest, rlSrc);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001748 break;
1749 }
1750 case OP_MOVE_RESULT_WIDE: {
Ben Cheng7a2697d2010-06-07 13:44:23 -07001751 /* An inlined move result is effectively no-op */
1752 if (mir->OptimizationFlags & MIR_INLINED)
1753 break;
Bill Buzbeec6f10662010-02-09 11:16:15 -08001754 RegLocation rlDest = dvmCompilerGetDestWide(cUnit, mir, 0, 1);
Bill Buzbee1465db52009-09-23 17:17:35 -07001755 RegLocation rlSrc = LOC_DALVIK_RETURN_VAL_WIDE;
1756 rlSrc.fp = rlDest.fp;
1757 storeValueWide(cUnit, rlDest, rlSrc);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001758 break;
1759 }
1760 case OP_RETURN_WIDE: {
Bill Buzbeec6f10662010-02-09 11:16:15 -08001761 RegLocation rlSrc = dvmCompilerGetSrcWide(cUnit, mir, 0, 1);
Bill Buzbee1465db52009-09-23 17:17:35 -07001762 RegLocation rlDest = LOC_DALVIK_RETURN_VAL_WIDE;
1763 rlDest.fp = rlSrc.fp;
1764 storeValueWide(cUnit, rlDest, rlSrc);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001765 genReturnCommon(cUnit,mir);
1766 break;
1767 }
1768 case OP_RETURN:
1769 case OP_RETURN_OBJECT: {
Bill Buzbeec6f10662010-02-09 11:16:15 -08001770 RegLocation rlSrc = dvmCompilerGetSrc(cUnit, mir, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -07001771 RegLocation rlDest = LOC_DALVIK_RETURN_VAL;
1772 rlDest.fp = rlSrc.fp;
1773 storeValue(cUnit, rlDest, rlSrc);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001774 genReturnCommon(cUnit,mir);
1775 break;
1776 }
Bill Buzbee1465db52009-09-23 17:17:35 -07001777 case OP_MONITOR_EXIT:
Ben Chengba4fc8b2009-06-01 13:00:29 -07001778 case OP_MONITOR_ENTER:
Bill Buzbeed0937ef2009-12-22 16:15:39 -08001779#if defined(WITH_DEADLOCK_PREDICTION) || defined(WITH_MONITOR_TRACKING)
Ben Cheng5d90c202009-11-22 23:31:11 -08001780 genMonitorPortable(cUnit, mir);
Bill Buzbee1465db52009-09-23 17:17:35 -07001781#else
Ben Cheng5d90c202009-11-22 23:31:11 -08001782 genMonitor(cUnit, mir);
Bill Buzbee1465db52009-09-23 17:17:35 -07001783#endif
Ben Chengba4fc8b2009-06-01 13:00:29 -07001784 break;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001785 case OP_THROW: {
1786 genInterpSingleStep(cUnit, mir);
1787 break;
1788 }
1789 default:
1790 return true;
1791 }
1792 return false;
1793}
1794
Bill Buzbeed45ba372009-06-15 17:00:57 -07001795static bool handleFmt12x(CompilationUnit *cUnit, MIR *mir)
1796{
Dan Bornstein9a1f8162010-12-01 17:02:26 -08001797 Opcode opcode = mir->dalvikInsn.opcode;
Bill Buzbee1465db52009-09-23 17:17:35 -07001798 RegLocation rlDest;
1799 RegLocation rlSrc;
1800 RegLocation rlResult;
Bill Buzbeed45ba372009-06-15 17:00:57 -07001801
Dan Bornstein9a1f8162010-12-01 17:02:26 -08001802 if ( (opcode >= OP_ADD_INT_2ADDR) && (opcode <= OP_REM_DOUBLE_2ADDR)) {
Ben Cheng5d90c202009-11-22 23:31:11 -08001803 return genArithOp( cUnit, mir );
Ben Chengba4fc8b2009-06-01 13:00:29 -07001804 }
1805
Bill Buzbee1465db52009-09-23 17:17:35 -07001806 if (mir->ssaRep->numUses == 2)
Bill Buzbeec6f10662010-02-09 11:16:15 -08001807 rlSrc = dvmCompilerGetSrcWide(cUnit, mir, 0, 1);
Bill Buzbee1465db52009-09-23 17:17:35 -07001808 else
Bill Buzbeec6f10662010-02-09 11:16:15 -08001809 rlSrc = dvmCompilerGetSrc(cUnit, mir, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -07001810 if (mir->ssaRep->numDefs == 2)
Bill Buzbeec6f10662010-02-09 11:16:15 -08001811 rlDest = dvmCompilerGetDestWide(cUnit, mir, 0, 1);
Bill Buzbee1465db52009-09-23 17:17:35 -07001812 else
Bill Buzbeec6f10662010-02-09 11:16:15 -08001813 rlDest = dvmCompilerGetDest(cUnit, mir, 0);
Ben Chenge9695e52009-06-16 16:11:47 -07001814
Dan Bornstein9a1f8162010-12-01 17:02:26 -08001815 switch (opcode) {
Bill Buzbee1465db52009-09-23 17:17:35 -07001816 case OP_DOUBLE_TO_INT:
Ben Chengba4fc8b2009-06-01 13:00:29 -07001817 case OP_INT_TO_FLOAT:
Ben Chengba4fc8b2009-06-01 13:00:29 -07001818 case OP_FLOAT_TO_INT:
Ben Chengba4fc8b2009-06-01 13:00:29 -07001819 case OP_DOUBLE_TO_FLOAT:
Ben Chengba4fc8b2009-06-01 13:00:29 -07001820 case OP_FLOAT_TO_DOUBLE:
Ben Chengba4fc8b2009-06-01 13:00:29 -07001821 case OP_INT_TO_DOUBLE:
Ben Chengba4fc8b2009-06-01 13:00:29 -07001822 case OP_FLOAT_TO_LONG:
Ben Chengba4fc8b2009-06-01 13:00:29 -07001823 case OP_LONG_TO_FLOAT:
Ben Chengba4fc8b2009-06-01 13:00:29 -07001824 case OP_DOUBLE_TO_LONG:
Ben Chengba4fc8b2009-06-01 13:00:29 -07001825 case OP_LONG_TO_DOUBLE:
Ben Cheng5d90c202009-11-22 23:31:11 -08001826 return genConversion(cUnit, mir);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001827 case OP_NEG_INT:
1828 case OP_NOT_INT:
Ben Cheng5d90c202009-11-22 23:31:11 -08001829 return genArithOpInt(cUnit, mir, rlDest, rlSrc, rlSrc);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001830 case OP_NEG_LONG:
1831 case OP_NOT_LONG:
Ben Cheng5d90c202009-11-22 23:31:11 -08001832 return genArithOpLong(cUnit, mir, rlDest, rlSrc, rlSrc);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001833 case OP_NEG_FLOAT:
Ben Cheng5d90c202009-11-22 23:31:11 -08001834 return genArithOpFloat(cUnit, mir, rlDest, rlSrc, rlSrc);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001835 case OP_NEG_DOUBLE:
Ben Cheng5d90c202009-11-22 23:31:11 -08001836 return genArithOpDouble(cUnit, mir, rlDest, rlSrc, rlSrc);
Bill Buzbee1465db52009-09-23 17:17:35 -07001837 case OP_MOVE_WIDE:
1838 storeValueWide(cUnit, rlDest, rlSrc);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001839 break;
Bill Buzbee1465db52009-09-23 17:17:35 -07001840 case OP_INT_TO_LONG:
Bill Buzbeec6f10662010-02-09 11:16:15 -08001841 rlSrc = dvmCompilerUpdateLoc(cUnit, rlSrc);
1842 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Bill Buzbee964a7b02010-01-28 12:54:19 -08001843 //TUNING: shouldn't loadValueDirect already check for phys reg?
Bill Buzbee1465db52009-09-23 17:17:35 -07001844 if (rlSrc.location == kLocPhysReg) {
1845 genRegCopy(cUnit, rlResult.lowReg, rlSrc.lowReg);
1846 } else {
1847 loadValueDirect(cUnit, rlSrc, rlResult.lowReg);
1848 }
1849 opRegRegImm(cUnit, kOpAsr, rlResult.highReg,
1850 rlResult.lowReg, 31);
1851 storeValueWide(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001852 break;
Bill Buzbee1465db52009-09-23 17:17:35 -07001853 case OP_LONG_TO_INT:
Bill Buzbeec6f10662010-02-09 11:16:15 -08001854 rlSrc = dvmCompilerUpdateLocWide(cUnit, rlSrc);
1855 rlSrc = dvmCompilerWideToNarrow(cUnit, rlSrc);
Bill Buzbee1465db52009-09-23 17:17:35 -07001856 // Intentional fallthrough
Ben Chengba4fc8b2009-06-01 13:00:29 -07001857 case OP_MOVE:
1858 case OP_MOVE_OBJECT:
Bill Buzbee1465db52009-09-23 17:17:35 -07001859 storeValue(cUnit, rlDest, rlSrc);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001860 break;
1861 case OP_INT_TO_BYTE:
Bill Buzbee1465db52009-09-23 17:17:35 -07001862 rlSrc = loadValue(cUnit, rlSrc, kCoreReg);
Bill Buzbeec6f10662010-02-09 11:16:15 -08001863 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Bill Buzbee1465db52009-09-23 17:17:35 -07001864 opRegReg(cUnit, kOp2Byte, rlResult.lowReg, rlSrc.lowReg);
1865 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001866 break;
1867 case OP_INT_TO_SHORT:
Bill Buzbee1465db52009-09-23 17:17:35 -07001868 rlSrc = loadValue(cUnit, rlSrc, kCoreReg);
Bill Buzbeec6f10662010-02-09 11:16:15 -08001869 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Bill Buzbee1465db52009-09-23 17:17:35 -07001870 opRegReg(cUnit, kOp2Short, rlResult.lowReg, rlSrc.lowReg);
1871 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001872 break;
1873 case OP_INT_TO_CHAR:
Bill Buzbee1465db52009-09-23 17:17:35 -07001874 rlSrc = loadValue(cUnit, rlSrc, kCoreReg);
Bill Buzbeec6f10662010-02-09 11:16:15 -08001875 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Bill Buzbee1465db52009-09-23 17:17:35 -07001876 opRegReg(cUnit, kOp2Char, rlResult.lowReg, rlSrc.lowReg);
1877 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001878 break;
1879 case OP_ARRAY_LENGTH: {
1880 int lenOffset = offsetof(ArrayObject, length);
Bill Buzbee1465db52009-09-23 17:17:35 -07001881 rlSrc = loadValue(cUnit, rlSrc, kCoreReg);
1882 genNullCheck(cUnit, rlSrc.sRegLow, rlSrc.lowReg,
1883 mir->offset, NULL);
Bill Buzbeec6f10662010-02-09 11:16:15 -08001884 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Bill Buzbee1465db52009-09-23 17:17:35 -07001885 loadWordDisp(cUnit, rlSrc.lowReg, lenOffset,
1886 rlResult.lowReg);
1887 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001888 break;
1889 }
1890 default:
1891 return true;
1892 }
1893 return false;
1894}
1895
1896static bool handleFmt21s(CompilationUnit *cUnit, MIR *mir)
1897{
Dan Bornstein9a1f8162010-12-01 17:02:26 -08001898 Opcode dalvikOpcode = mir->dalvikInsn.opcode;
Bill Buzbee1465db52009-09-23 17:17:35 -07001899 RegLocation rlDest;
1900 RegLocation rlResult;
1901 int BBBB = mir->dalvikInsn.vB;
Dan Bornstein9a1f8162010-12-01 17:02:26 -08001902 if (dalvikOpcode == OP_CONST_WIDE_16) {
Bill Buzbeec6f10662010-02-09 11:16:15 -08001903 rlDest = dvmCompilerGetDestWide(cUnit, mir, 0, 1);
1904 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Ben Chengbd1326d2010-04-02 15:04:53 -07001905 loadConstantNoClobber(cUnit, rlResult.lowReg, BBBB);
Bill Buzbee964a7b02010-01-28 12:54:19 -08001906 //TUNING: do high separately to avoid load dependency
Bill Buzbee1465db52009-09-23 17:17:35 -07001907 opRegRegImm(cUnit, kOpAsr, rlResult.highReg, rlResult.lowReg, 31);
1908 storeValueWide(cUnit, rlDest, rlResult);
Dan Bornstein9a1f8162010-12-01 17:02:26 -08001909 } else if (dalvikOpcode == OP_CONST_16) {
Bill Buzbeec6f10662010-02-09 11:16:15 -08001910 rlDest = dvmCompilerGetDest(cUnit, mir, 0);
1911 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kAnyReg, true);
Ben Chengbd1326d2010-04-02 15:04:53 -07001912 loadConstantNoClobber(cUnit, rlResult.lowReg, BBBB);
Bill Buzbee1465db52009-09-23 17:17:35 -07001913 storeValue(cUnit, rlDest, rlResult);
1914 } else
Ben Chengba4fc8b2009-06-01 13:00:29 -07001915 return true;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001916 return false;
1917}
1918
1919/* Compare agaist zero */
1920static bool handleFmt21t(CompilationUnit *cUnit, MIR *mir, BasicBlock *bb,
Bill Buzbee89efc3d2009-07-28 11:22:22 -07001921 ArmLIR *labelList)
Ben Chengba4fc8b2009-06-01 13:00:29 -07001922{
Dan Bornstein9a1f8162010-12-01 17:02:26 -08001923 Opcode dalvikOpcode = mir->dalvikInsn.opcode;
Bill Buzbee89efc3d2009-07-28 11:22:22 -07001924 ArmConditionCode cond;
Bill Buzbeec6f10662010-02-09 11:16:15 -08001925 RegLocation rlSrc = dvmCompilerGetSrc(cUnit, mir, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -07001926 rlSrc = loadValue(cUnit, rlSrc, kCoreReg);
1927 opRegImm(cUnit, kOpCmp, rlSrc.lowReg, 0);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001928
Bill Buzbee270c1d62009-08-13 16:58:07 -07001929//TUNING: break this out to allow use of Thumb2 CB[N]Z
Dan Bornstein9a1f8162010-12-01 17:02:26 -08001930 switch (dalvikOpcode) {
Ben Chengba4fc8b2009-06-01 13:00:29 -07001931 case OP_IF_EQZ:
Bill Buzbee1465db52009-09-23 17:17:35 -07001932 cond = kArmCondEq;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001933 break;
1934 case OP_IF_NEZ:
Bill Buzbee1465db52009-09-23 17:17:35 -07001935 cond = kArmCondNe;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001936 break;
1937 case OP_IF_LTZ:
Bill Buzbee1465db52009-09-23 17:17:35 -07001938 cond = kArmCondLt;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001939 break;
1940 case OP_IF_GEZ:
Bill Buzbee1465db52009-09-23 17:17:35 -07001941 cond = kArmCondGe;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001942 break;
1943 case OP_IF_GTZ:
Bill Buzbee1465db52009-09-23 17:17:35 -07001944 cond = kArmCondGt;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001945 break;
1946 case OP_IF_LEZ:
Bill Buzbee1465db52009-09-23 17:17:35 -07001947 cond = kArmCondLe;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001948 break;
1949 default:
1950 cond = 0;
Dan Bornstein9a1f8162010-12-01 17:02:26 -08001951 LOGE("Unexpected opcode (%d) for Fmt21t\n", dalvikOpcode);
Bill Buzbeefc519dc2010-03-06 23:30:57 -08001952 dvmCompilerAbort(cUnit);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001953 }
1954 genConditionalBranch(cUnit, cond, &labelList[bb->taken->id]);
1955 /* This mostly likely will be optimized away in a later phase */
1956 genUnconditionalBranch(cUnit, &labelList[bb->fallThrough->id]);
1957 return false;
1958}
1959
Elliott Hughesb4c05972010-02-24 16:36:18 -08001960static bool isPowerOfTwo(int x)
1961{
1962 return (x & (x - 1)) == 0;
1963}
1964
1965// Returns true if no more than two bits are set in 'x'.
1966static bool isPopCountLE2(unsigned int x)
1967{
1968 x &= x - 1;
1969 return (x & (x - 1)) == 0;
1970}
1971
1972// Returns the index of the lowest set bit in 'x'.
1973static int lowestSetBit(unsigned int x) {
1974 int bit_posn = 0;
1975 while ((x & 0xf) == 0) {
1976 bit_posn += 4;
1977 x >>= 4;
Bill Buzbee78cb0e22010-02-11 14:04:53 -08001978 }
Elliott Hughesb4c05972010-02-24 16:36:18 -08001979 while ((x & 1) == 0) {
1980 bit_posn++;
1981 x >>= 1;
1982 }
1983 return bit_posn;
1984}
1985
Elliott Hughes672511b2010-04-26 17:40:13 -07001986// Returns true if it added instructions to 'cUnit' to divide 'rlSrc' by 'lit'
1987// and store the result in 'rlDest'.
Dan Bornstein9a1f8162010-12-01 17:02:26 -08001988static bool handleEasyDivide(CompilationUnit *cUnit, Opcode dalvikOpcode,
Elliott Hughes672511b2010-04-26 17:40:13 -07001989 RegLocation rlSrc, RegLocation rlDest, int lit)
1990{
1991 if (lit < 2 || !isPowerOfTwo(lit)) {
1992 return false;
1993 }
1994 int k = lowestSetBit(lit);
1995 if (k >= 30) {
1996 // Avoid special cases.
1997 return false;
1998 }
Dan Bornstein9a1f8162010-12-01 17:02:26 -08001999 bool div = (dalvikOpcode == OP_DIV_INT_LIT8 || dalvikOpcode == OP_DIV_INT_LIT16);
Elliott Hughes672511b2010-04-26 17:40:13 -07002000 rlSrc = loadValue(cUnit, rlSrc, kCoreReg);
2001 RegLocation rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Elliott Hughes9c457022010-04-28 16:15:38 -07002002 if (div) {
2003 int tReg = dvmCompilerAllocTemp(cUnit);
2004 if (lit == 2) {
2005 // Division by 2 is by far the most common division by constant.
2006 opRegRegImm(cUnit, kOpLsr, tReg, rlSrc.lowReg, 32 - k);
2007 opRegRegReg(cUnit, kOpAdd, tReg, tReg, rlSrc.lowReg);
2008 opRegRegImm(cUnit, kOpAsr, rlResult.lowReg, tReg, k);
2009 } else {
2010 opRegRegImm(cUnit, kOpAsr, tReg, rlSrc.lowReg, 31);
2011 opRegRegImm(cUnit, kOpLsr, tReg, tReg, 32 - k);
2012 opRegRegReg(cUnit, kOpAdd, tReg, tReg, rlSrc.lowReg);
2013 opRegRegImm(cUnit, kOpAsr, rlResult.lowReg, tReg, k);
2014 }
Elliott Hughes672511b2010-04-26 17:40:13 -07002015 } else {
Elliott Hughes9c457022010-04-28 16:15:38 -07002016 int cReg = dvmCompilerAllocTemp(cUnit);
2017 loadConstant(cUnit, cReg, lit - 1);
2018 int tReg1 = dvmCompilerAllocTemp(cUnit);
2019 int tReg2 = dvmCompilerAllocTemp(cUnit);
2020 if (lit == 2) {
2021 opRegRegImm(cUnit, kOpLsr, tReg1, rlSrc.lowReg, 32 - k);
2022 opRegRegReg(cUnit, kOpAdd, tReg2, tReg1, rlSrc.lowReg);
2023 opRegRegReg(cUnit, kOpAnd, tReg2, tReg2, cReg);
2024 opRegRegReg(cUnit, kOpSub, rlResult.lowReg, tReg2, tReg1);
2025 } else {
2026 opRegRegImm(cUnit, kOpAsr, tReg1, rlSrc.lowReg, 31);
2027 opRegRegImm(cUnit, kOpLsr, tReg1, tReg1, 32 - k);
2028 opRegRegReg(cUnit, kOpAdd, tReg2, tReg1, rlSrc.lowReg);
2029 opRegRegReg(cUnit, kOpAnd, tReg2, tReg2, cReg);
2030 opRegRegReg(cUnit, kOpSub, rlResult.lowReg, tReg2, tReg1);
2031 }
Elliott Hughes672511b2010-04-26 17:40:13 -07002032 }
2033 storeValue(cUnit, rlDest, rlResult);
2034 return true;
2035}
2036
Elliott Hughesb4c05972010-02-24 16:36:18 -08002037// Returns true if it added instructions to 'cUnit' to multiply 'rlSrc' by 'lit'
2038// and store the result in 'rlDest'.
2039static bool handleEasyMultiply(CompilationUnit *cUnit,
2040 RegLocation rlSrc, RegLocation rlDest, int lit)
2041{
2042 // Can we simplify this multiplication?
2043 bool powerOfTwo = false;
2044 bool popCountLE2 = false;
2045 bool powerOfTwoMinusOne = false;
2046 if (lit < 2) {
2047 // Avoid special cases.
2048 return false;
2049 } else if (isPowerOfTwo(lit)) {
2050 powerOfTwo = true;
2051 } else if (isPopCountLE2(lit)) {
2052 popCountLE2 = true;
2053 } else if (isPowerOfTwo(lit + 1)) {
2054 powerOfTwoMinusOne = true;
2055 } else {
2056 return false;
2057 }
2058 rlSrc = loadValue(cUnit, rlSrc, kCoreReg);
2059 RegLocation rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
2060 if (powerOfTwo) {
2061 // Shift.
2062 opRegRegImm(cUnit, kOpLsl, rlResult.lowReg, rlSrc.lowReg,
2063 lowestSetBit(lit));
2064 } else if (popCountLE2) {
2065 // Shift and add and shift.
2066 int firstBit = lowestSetBit(lit);
2067 int secondBit = lowestSetBit(lit ^ (1 << firstBit));
2068 genMultiplyByTwoBitMultiplier(cUnit, rlSrc, rlResult, lit,
2069 firstBit, secondBit);
2070 } else {
2071 // Reverse subtract: (src << (shift + 1)) - src.
2072 assert(powerOfTwoMinusOne);
2073 // TODO: rsb dst, src, src lsl#lowestSetBit(lit + 1)
2074 int tReg = dvmCompilerAllocTemp(cUnit);
2075 opRegRegImm(cUnit, kOpLsl, tReg, rlSrc.lowReg, lowestSetBit(lit + 1));
2076 opRegRegReg(cUnit, kOpSub, rlResult.lowReg, tReg, rlSrc.lowReg);
2077 }
2078 storeValue(cUnit, rlDest, rlResult);
2079 return true;
Bill Buzbee78cb0e22010-02-11 14:04:53 -08002080}
2081
Ben Chengba4fc8b2009-06-01 13:00:29 -07002082static bool handleFmt22b_Fmt22s(CompilationUnit *cUnit, MIR *mir)
2083{
Dan Bornstein9a1f8162010-12-01 17:02:26 -08002084 Opcode dalvikOpcode = mir->dalvikInsn.opcode;
Bill Buzbeec6f10662010-02-09 11:16:15 -08002085 RegLocation rlSrc = dvmCompilerGetSrc(cUnit, mir, 0);
2086 RegLocation rlDest = dvmCompilerGetDest(cUnit, mir, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -07002087 RegLocation rlResult;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002088 int lit = mir->dalvikInsn.vC;
Ben Cheng4f489172009-09-27 17:08:35 -07002089 OpKind op = 0; /* Make gcc happy */
Bill Buzbee1465db52009-09-23 17:17:35 -07002090 int shiftOp = false;
2091 bool isDiv = false;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002092
Dan Bornstein9a1f8162010-12-01 17:02:26 -08002093 switch (dalvikOpcode) {
Bill Buzbee1465db52009-09-23 17:17:35 -07002094 case OP_RSUB_INT_LIT8:
2095 case OP_RSUB_INT: {
2096 int tReg;
2097 //TUNING: add support for use of Arm rsub op
2098 rlSrc = loadValue(cUnit, rlSrc, kCoreReg);
Bill Buzbeec6f10662010-02-09 11:16:15 -08002099 tReg = dvmCompilerAllocTemp(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -07002100 loadConstant(cUnit, tReg, lit);
Bill Buzbeec6f10662010-02-09 11:16:15 -08002101 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Bill Buzbee1465db52009-09-23 17:17:35 -07002102 opRegRegReg(cUnit, kOpSub, rlResult.lowReg,
2103 tReg, rlSrc.lowReg);
2104 storeValue(cUnit, rlDest, rlResult);
2105 return false;
2106 break;
2107 }
2108
Ben Chengba4fc8b2009-06-01 13:00:29 -07002109 case OP_ADD_INT_LIT8:
2110 case OP_ADD_INT_LIT16:
Bill Buzbee1465db52009-09-23 17:17:35 -07002111 op = kOpAdd;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002112 break;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002113 case OP_MUL_INT_LIT8:
Bill Buzbee78cb0e22010-02-11 14:04:53 -08002114 case OP_MUL_INT_LIT16: {
Elliott Hughesb4c05972010-02-24 16:36:18 -08002115 if (handleEasyMultiply(cUnit, rlSrc, rlDest, lit)) {
2116 return false;
Bill Buzbee78cb0e22010-02-11 14:04:53 -08002117 }
Elliott Hughesb4c05972010-02-24 16:36:18 -08002118 op = kOpMul;
Bill Buzbee1465db52009-09-23 17:17:35 -07002119 break;
Bill Buzbee78cb0e22010-02-11 14:04:53 -08002120 }
Ben Chengba4fc8b2009-06-01 13:00:29 -07002121 case OP_AND_INT_LIT8:
2122 case OP_AND_INT_LIT16:
Bill Buzbee1465db52009-09-23 17:17:35 -07002123 op = kOpAnd;
2124 break;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002125 case OP_OR_INT_LIT8:
2126 case OP_OR_INT_LIT16:
Bill Buzbee1465db52009-09-23 17:17:35 -07002127 op = kOpOr;
2128 break;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002129 case OP_XOR_INT_LIT8:
2130 case OP_XOR_INT_LIT16:
Bill Buzbee1465db52009-09-23 17:17:35 -07002131 op = kOpXor;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002132 break;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002133 case OP_SHL_INT_LIT8:
Bill Buzbee0e605272009-12-01 14:28:05 -08002134 lit &= 31;
Bill Buzbee1465db52009-09-23 17:17:35 -07002135 shiftOp = true;
2136 op = kOpLsl;
2137 break;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002138 case OP_SHR_INT_LIT8:
Bill Buzbee0e605272009-12-01 14:28:05 -08002139 lit &= 31;
Bill Buzbee1465db52009-09-23 17:17:35 -07002140 shiftOp = true;
2141 op = kOpAsr;
2142 break;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002143 case OP_USHR_INT_LIT8:
Bill Buzbee0e605272009-12-01 14:28:05 -08002144 lit &= 31;
Bill Buzbee1465db52009-09-23 17:17:35 -07002145 shiftOp = true;
2146 op = kOpLsr;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002147 break;
2148
2149 case OP_DIV_INT_LIT8:
2150 case OP_DIV_INT_LIT16:
Ben Chengba4fc8b2009-06-01 13:00:29 -07002151 case OP_REM_INT_LIT8:
2152 case OP_REM_INT_LIT16:
2153 if (lit == 0) {
2154 /* Let the interpreter deal with div by 0 */
2155 genInterpSingleStep(cUnit, mir);
2156 return false;
2157 }
Dan Bornstein9a1f8162010-12-01 17:02:26 -08002158 if (handleEasyDivide(cUnit, dalvikOpcode, rlSrc, rlDest, lit)) {
Elliott Hughes672511b2010-04-26 17:40:13 -07002159 return false;
2160 }
Bill Buzbeec6f10662010-02-09 11:16:15 -08002161 dvmCompilerFlushAllRegs(cUnit); /* Everything to home location */
Bill Buzbee1465db52009-09-23 17:17:35 -07002162 loadValueDirectFixed(cUnit, rlSrc, r0);
Bill Buzbeec6f10662010-02-09 11:16:15 -08002163 dvmCompilerClobber(cUnit, r0);
Dan Bornstein9a1f8162010-12-01 17:02:26 -08002164 if ((dalvikOpcode == OP_DIV_INT_LIT8) ||
2165 (dalvikOpcode == OP_DIV_INT_LIT16)) {
Ben Chengbd1326d2010-04-02 15:04:53 -07002166 LOAD_FUNC_ADDR(cUnit, r2, (int)__aeabi_idiv);
Bill Buzbee1465db52009-09-23 17:17:35 -07002167 isDiv = true;
2168 } else {
Ben Chengbd1326d2010-04-02 15:04:53 -07002169 LOAD_FUNC_ADDR(cUnit, r2, (int)__aeabi_idivmod);
Bill Buzbee1465db52009-09-23 17:17:35 -07002170 isDiv = false;
2171 }
Ben Chengba4fc8b2009-06-01 13:00:29 -07002172 loadConstant(cUnit, r1, lit);
Bill Buzbee1465db52009-09-23 17:17:35 -07002173 opReg(cUnit, kOpBlx, r2);
Elliott Hughes6a555132010-02-25 15:41:42 -08002174 dvmCompilerClobberCallRegs(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -07002175 if (isDiv)
Bill Buzbeec6f10662010-02-09 11:16:15 -08002176 rlResult = dvmCompilerGetReturn(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -07002177 else
Bill Buzbeec6f10662010-02-09 11:16:15 -08002178 rlResult = dvmCompilerGetReturnAlt(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -07002179 storeValue(cUnit, rlDest, rlResult);
2180 return false;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002181 break;
2182 default:
2183 return true;
2184 }
Bill Buzbee1465db52009-09-23 17:17:35 -07002185 rlSrc = loadValue(cUnit, rlSrc, kCoreReg);
Bill Buzbeec6f10662010-02-09 11:16:15 -08002186 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Bill Buzbee1465db52009-09-23 17:17:35 -07002187 // Avoid shifts by literal 0 - no support in Thumb. Change to copy
2188 if (shiftOp && (lit == 0)) {
2189 genRegCopy(cUnit, rlResult.lowReg, rlSrc.lowReg);
2190 } else {
2191 opRegRegImm(cUnit, op, rlResult.lowReg, rlSrc.lowReg, lit);
2192 }
2193 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002194 return false;
2195}
2196
2197static bool handleFmt22c(CompilationUnit *cUnit, MIR *mir)
2198{
Dan Bornstein9a1f8162010-12-01 17:02:26 -08002199 Opcode dalvikOpcode = mir->dalvikInsn.opcode;
buzbee4d92e682010-07-29 15:24:14 -07002200 int fieldOffset = -1;
buzbeeecf8f6e2010-07-20 14:53:42 -07002201 bool isVolatile = false;
Dan Bornstein9a1f8162010-12-01 17:02:26 -08002202 switch (dalvikOpcode) {
buzbee4d92e682010-07-29 15:24:14 -07002203 /*
2204 * Wide volatiles currently handled via single step.
2205 * Add them here if generating in-line code.
2206 * case OP_IGET_WIDE_VOLATILE:
2207 * case OP_IPUT_WIDE_VOLATILE:
2208 */
2209 case OP_IGET:
2210 case OP_IGET_VOLATILE:
2211 case OP_IGET_WIDE:
2212 case OP_IGET_OBJECT:
2213 case OP_IGET_OBJECT_VOLATILE:
2214 case OP_IGET_BOOLEAN:
2215 case OP_IGET_BYTE:
2216 case OP_IGET_CHAR:
2217 case OP_IGET_SHORT:
2218 case OP_IPUT:
2219 case OP_IPUT_VOLATILE:
2220 case OP_IPUT_WIDE:
2221 case OP_IPUT_OBJECT:
2222 case OP_IPUT_OBJECT_VOLATILE:
2223 case OP_IPUT_BOOLEAN:
2224 case OP_IPUT_BYTE:
2225 case OP_IPUT_CHAR:
2226 case OP_IPUT_SHORT: {
Ben Cheng7a2697d2010-06-07 13:44:23 -07002227 const Method *method = (mir->OptimizationFlags & MIR_CALLEE) ?
2228 mir->meta.calleeMethod : cUnit->method;
buzbee4d92e682010-07-29 15:24:14 -07002229 Field *fieldPtr =
Ben Cheng7a2697d2010-06-07 13:44:23 -07002230 method->clazz->pDvmDex->pResFields[mir->dalvikInsn.vC];
Ben Chengba4fc8b2009-06-01 13:00:29 -07002231
buzbee4d92e682010-07-29 15:24:14 -07002232 if (fieldPtr == NULL) {
2233 LOGE("Unexpected null instance field");
2234 dvmAbort();
2235 }
2236 isVolatile = dvmIsVolatileField(fieldPtr);
2237 fieldOffset = ((InstField *)fieldPtr)->byteOffset;
2238 break;
Ben Chengdd6e8702010-05-07 13:05:47 -07002239 }
buzbee4d92e682010-07-29 15:24:14 -07002240 default:
2241 break;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002242 }
buzbee4d92e682010-07-29 15:24:14 -07002243
Dan Bornstein9a1f8162010-12-01 17:02:26 -08002244 switch (dalvikOpcode) {
Ben Chengba4fc8b2009-06-01 13:00:29 -07002245 case OP_NEW_ARRAY: {
Bill Buzbee1465db52009-09-23 17:17:35 -07002246 // Generates a call - use explicit registers
Bill Buzbeec6f10662010-02-09 11:16:15 -08002247 RegLocation rlSrc = dvmCompilerGetSrc(cUnit, mir, 0);
2248 RegLocation rlDest = dvmCompilerGetDest(cUnit, mir, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -07002249 RegLocation rlResult;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002250 void *classPtr = (void*)
2251 (cUnit->method->clazz->pDvmDex->pResClasses[mir->dalvikInsn.vC]);
Ben Chengdd6e8702010-05-07 13:05:47 -07002252
2253 if (classPtr == NULL) {
2254 LOGE("Unexpected null class");
2255 dvmAbort();
2256 }
2257
Bill Buzbeec6f10662010-02-09 11:16:15 -08002258 dvmCompilerFlushAllRegs(cUnit); /* Everything to home location */
Bill Buzbee1465db52009-09-23 17:17:35 -07002259 genExportPC(cUnit, mir);
2260 loadValueDirectFixed(cUnit, rlSrc, r1); /* Len */
Ben Chengba4fc8b2009-06-01 13:00:29 -07002261 loadConstant(cUnit, r0, (int) classPtr );
Ben Chengbd1326d2010-04-02 15:04:53 -07002262 LOAD_FUNC_ADDR(cUnit, r3, (int)dvmAllocArrayByClass);
Ben Cheng4f489172009-09-27 17:08:35 -07002263 /*
2264 * "len < 0": bail to the interpreter to re-execute the
2265 * instruction
2266 */
Carl Shapiroe3c01da2010-05-20 22:54:18 -07002267 genRegImmCheck(cUnit, kArmCondMi, r1, 0, mir->offset, NULL);
Bill Buzbee270c1d62009-08-13 16:58:07 -07002268 loadConstant(cUnit, r2, ALLOC_DONT_TRACK);
Bill Buzbee1465db52009-09-23 17:17:35 -07002269 opReg(cUnit, kOpBlx, r3);
Elliott Hughes6a555132010-02-25 15:41:42 -08002270 dvmCompilerClobberCallRegs(cUnit);
Ben Cheng4f489172009-09-27 17:08:35 -07002271 /* generate a branch over if allocation is successful */
buzbee8f8109a2010-08-31 10:16:35 -07002272 ArmLIR *branchOver = genCmpImmBranch(cUnit, kArmCondNe, r0, 0);
Ben Cheng4f489172009-09-27 17:08:35 -07002273 /*
2274 * OOM exception needs to be thrown here and cannot re-execute
2275 */
2276 loadConstant(cUnit, r0,
2277 (int) (cUnit->method->insns + mir->offset));
2278 genDispatchToHandler(cUnit, TEMPLATE_THROW_EXCEPTION_COMMON);
2279 /* noreturn */
2280
Bill Buzbee1465db52009-09-23 17:17:35 -07002281 ArmLIR *target = newLIR0(cUnit, kArmPseudoTargetLabel);
Ben Cheng4f489172009-09-27 17:08:35 -07002282 target->defMask = ENCODE_ALL;
2283 branchOver->generic.target = (LIR *) target;
Bill Buzbeec6f10662010-02-09 11:16:15 -08002284 rlResult = dvmCompilerGetReturn(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -07002285 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002286 break;
2287 }
Ben Chengba4fc8b2009-06-01 13:00:29 -07002288 case OP_INSTANCE_OF: {
Bill Buzbee1465db52009-09-23 17:17:35 -07002289 // May generate a call - use explicit registers
Bill Buzbeec6f10662010-02-09 11:16:15 -08002290 RegLocation rlSrc = dvmCompilerGetSrc(cUnit, mir, 0);
2291 RegLocation rlDest = dvmCompilerGetDest(cUnit, mir, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -07002292 RegLocation rlResult;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002293 ClassObject *classPtr =
2294 (cUnit->method->clazz->pDvmDex->pResClasses[mir->dalvikInsn.vC]);
Bill Buzbee480e6782010-01-27 15:43:08 -08002295 /*
2296 * Note: It is possible that classPtr is NULL at this point,
2297 * even though this instruction has been successfully interpreted.
2298 * If the previous interpretation had a null source, the
2299 * interpreter would not have bothered to resolve the clazz.
2300 * Bail out to the interpreter in this case, and log it
2301 * so that we can tell if it happens frequently.
2302 */
2303 if (classPtr == NULL) {
2304 LOGD("null clazz in OP_INSTANCE_OF, single-stepping");
2305 genInterpSingleStep(cUnit, mir);
2306 break;
2307 }
Bill Buzbeec6f10662010-02-09 11:16:15 -08002308 dvmCompilerFlushAllRegs(cUnit); /* Everything to home location */
Bill Buzbee1465db52009-09-23 17:17:35 -07002309 loadValueDirectFixed(cUnit, rlSrc, r0); /* Ref */
Ben Chengba4fc8b2009-06-01 13:00:29 -07002310 loadConstant(cUnit, r2, (int) classPtr );
Ben Cheng752c7942009-06-22 10:50:07 -07002311 /* When taken r0 has NULL which can be used for store directly */
buzbee8f8109a2010-08-31 10:16:35 -07002312 ArmLIR *branch1 = genCmpImmBranch(cUnit, kArmCondEq, r0, 0);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002313 /* r1 now contains object->clazz */
Bill Buzbee270c1d62009-08-13 16:58:07 -07002314 loadWordDisp(cUnit, r0, offsetof(Object, clazz), r1);
Bill Buzbee1465db52009-09-23 17:17:35 -07002315 /* r1 now contains object->clazz */
Ben Chengbd1326d2010-04-02 15:04:53 -07002316 LOAD_FUNC_ADDR(cUnit, r3, (int)dvmInstanceofNonTrivial);
Ben Cheng752c7942009-06-22 10:50:07 -07002317 loadConstant(cUnit, r0, 1); /* Assume true */
Bill Buzbee1465db52009-09-23 17:17:35 -07002318 opRegReg(cUnit, kOpCmp, r1, r2);
2319 ArmLIR *branch2 = opCondBranch(cUnit, kArmCondEq);
2320 genRegCopy(cUnit, r0, r1);
2321 genRegCopy(cUnit, r1, r2);
2322 opReg(cUnit, kOpBlx, r3);
Elliott Hughes6a555132010-02-25 15:41:42 -08002323 dvmCompilerClobberCallRegs(cUnit);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002324 /* branch target here */
Bill Buzbee1465db52009-09-23 17:17:35 -07002325 ArmLIR *target = newLIR0(cUnit, kArmPseudoTargetLabel);
Ben Chengd7d426a2009-09-22 11:23:36 -07002326 target->defMask = ENCODE_ALL;
Bill Buzbeec6f10662010-02-09 11:16:15 -08002327 rlResult = dvmCompilerGetReturn(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -07002328 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002329 branch1->generic.target = (LIR *)target;
2330 branch2->generic.target = (LIR *)target;
2331 break;
2332 }
2333 case OP_IGET_WIDE:
2334 genIGetWide(cUnit, mir, fieldOffset);
2335 break;
buzbeeecf8f6e2010-07-20 14:53:42 -07002336 case OP_IGET_VOLATILE:
2337 case OP_IGET_OBJECT_VOLATILE:
2338 isVolatile = true;
2339 // NOTE: intentional fallthrough
Ben Chengba4fc8b2009-06-01 13:00:29 -07002340 case OP_IGET:
2341 case OP_IGET_OBJECT:
Ben Chengba4fc8b2009-06-01 13:00:29 -07002342 case OP_IGET_BOOLEAN:
Ben Chengba4fc8b2009-06-01 13:00:29 -07002343 case OP_IGET_BYTE:
Ben Chengba4fc8b2009-06-01 13:00:29 -07002344 case OP_IGET_CHAR:
Ben Chengba4fc8b2009-06-01 13:00:29 -07002345 case OP_IGET_SHORT:
buzbee3272e2f2010-09-09 14:07:01 -07002346 genIGet(cUnit, mir, kWord, fieldOffset, isVolatile);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002347 break;
2348 case OP_IPUT_WIDE:
2349 genIPutWide(cUnit, mir, fieldOffset);
2350 break;
2351 case OP_IPUT:
buzbee3272e2f2010-09-09 14:07:01 -07002352 case OP_IPUT_SHORT:
2353 case OP_IPUT_CHAR:
2354 case OP_IPUT_BYTE:
2355 case OP_IPUT_BOOLEAN:
buzbeeecf8f6e2010-07-20 14:53:42 -07002356 genIPut(cUnit, mir, kWord, fieldOffset, false, isVolatile);
buzbee919eb062010-07-12 12:59:22 -07002357 break;
buzbee4d92e682010-07-29 15:24:14 -07002358 case OP_IPUT_VOLATILE:
buzbeeecf8f6e2010-07-20 14:53:42 -07002359 case OP_IPUT_OBJECT_VOLATILE:
2360 isVolatile = true;
2361 // NOTE: intentional fallthrough
Ben Chengba4fc8b2009-06-01 13:00:29 -07002362 case OP_IPUT_OBJECT:
buzbeeecf8f6e2010-07-20 14:53:42 -07002363 genIPut(cUnit, mir, kWord, fieldOffset, true, isVolatile);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002364 break;
Bill Buzbeeb16344a2010-03-15 17:19:12 -07002365 case OP_IGET_WIDE_VOLATILE:
2366 case OP_IPUT_WIDE_VOLATILE:
Bill Buzbeeb16344a2010-03-15 17:19:12 -07002367 genInterpSingleStep(cUnit, mir);
2368 break;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002369 default:
2370 return true;
2371 }
2372 return false;
2373}
2374
2375static bool handleFmt22cs(CompilationUnit *cUnit, MIR *mir)
2376{
Dan Bornstein9a1f8162010-12-01 17:02:26 -08002377 Opcode dalvikOpcode = mir->dalvikInsn.opcode;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002378 int fieldOffset = mir->dalvikInsn.vC;
Dan Bornstein9a1f8162010-12-01 17:02:26 -08002379 switch (dalvikOpcode) {
Ben Chengba4fc8b2009-06-01 13:00:29 -07002380 case OP_IGET_QUICK:
2381 case OP_IGET_OBJECT_QUICK:
buzbeeecf8f6e2010-07-20 14:53:42 -07002382 genIGet(cUnit, mir, kWord, fieldOffset, false);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002383 break;
2384 case OP_IPUT_QUICK:
buzbeeecf8f6e2010-07-20 14:53:42 -07002385 genIPut(cUnit, mir, kWord, fieldOffset, false, false);
buzbee919eb062010-07-12 12:59:22 -07002386 break;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002387 case OP_IPUT_OBJECT_QUICK:
buzbeeecf8f6e2010-07-20 14:53:42 -07002388 genIPut(cUnit, mir, kWord, fieldOffset, true, false);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002389 break;
2390 case OP_IGET_WIDE_QUICK:
2391 genIGetWide(cUnit, mir, fieldOffset);
2392 break;
2393 case OP_IPUT_WIDE_QUICK:
2394 genIPutWide(cUnit, mir, fieldOffset);
2395 break;
2396 default:
2397 return true;
2398 }
2399 return false;
2400
2401}
2402
2403/* Compare agaist zero */
2404static bool handleFmt22t(CompilationUnit *cUnit, MIR *mir, BasicBlock *bb,
Bill Buzbee89efc3d2009-07-28 11:22:22 -07002405 ArmLIR *labelList)
Ben Chengba4fc8b2009-06-01 13:00:29 -07002406{
Dan Bornstein9a1f8162010-12-01 17:02:26 -08002407 Opcode dalvikOpcode = mir->dalvikInsn.opcode;
Bill Buzbee89efc3d2009-07-28 11:22:22 -07002408 ArmConditionCode cond;
Bill Buzbeec6f10662010-02-09 11:16:15 -08002409 RegLocation rlSrc1 = dvmCompilerGetSrc(cUnit, mir, 0);
2410 RegLocation rlSrc2 = dvmCompilerGetSrc(cUnit, mir, 1);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002411
Bill Buzbee1465db52009-09-23 17:17:35 -07002412 rlSrc1 = loadValue(cUnit, rlSrc1, kCoreReg);
2413 rlSrc2 = loadValue(cUnit, rlSrc2, kCoreReg);
2414 opRegReg(cUnit, kOpCmp, rlSrc1.lowReg, rlSrc2.lowReg);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002415
Dan Bornstein9a1f8162010-12-01 17:02:26 -08002416 switch (dalvikOpcode) {
Ben Chengba4fc8b2009-06-01 13:00:29 -07002417 case OP_IF_EQ:
Bill Buzbee1465db52009-09-23 17:17:35 -07002418 cond = kArmCondEq;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002419 break;
2420 case OP_IF_NE:
Bill Buzbee1465db52009-09-23 17:17:35 -07002421 cond = kArmCondNe;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002422 break;
2423 case OP_IF_LT:
Bill Buzbee1465db52009-09-23 17:17:35 -07002424 cond = kArmCondLt;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002425 break;
2426 case OP_IF_GE:
Bill Buzbee1465db52009-09-23 17:17:35 -07002427 cond = kArmCondGe;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002428 break;
2429 case OP_IF_GT:
Bill Buzbee1465db52009-09-23 17:17:35 -07002430 cond = kArmCondGt;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002431 break;
2432 case OP_IF_LE:
Bill Buzbee1465db52009-09-23 17:17:35 -07002433 cond = kArmCondLe;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002434 break;
2435 default:
2436 cond = 0;
Dan Bornstein9a1f8162010-12-01 17:02:26 -08002437 LOGE("Unexpected opcode (%d) for Fmt22t\n", dalvikOpcode);
Bill Buzbeefc519dc2010-03-06 23:30:57 -08002438 dvmCompilerAbort(cUnit);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002439 }
2440 genConditionalBranch(cUnit, cond, &labelList[bb->taken->id]);
2441 /* This mostly likely will be optimized away in a later phase */
2442 genUnconditionalBranch(cUnit, &labelList[bb->fallThrough->id]);
2443 return false;
2444}
2445
2446static bool handleFmt22x_Fmt32x(CompilationUnit *cUnit, MIR *mir)
2447{
Dan Bornstein9a1f8162010-12-01 17:02:26 -08002448 Opcode opcode = mir->dalvikInsn.opcode;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002449
Dan Bornstein9a1f8162010-12-01 17:02:26 -08002450 switch (opcode) {
Ben Chengba4fc8b2009-06-01 13:00:29 -07002451 case OP_MOVE_16:
2452 case OP_MOVE_OBJECT_16:
2453 case OP_MOVE_FROM16:
Ben Chenge9695e52009-06-16 16:11:47 -07002454 case OP_MOVE_OBJECT_FROM16: {
Bill Buzbeec6f10662010-02-09 11:16:15 -08002455 storeValue(cUnit, dvmCompilerGetDest(cUnit, mir, 0),
2456 dvmCompilerGetSrc(cUnit, mir, 0));
Ben Chengba4fc8b2009-06-01 13:00:29 -07002457 break;
Ben Chenge9695e52009-06-16 16:11:47 -07002458 }
Ben Chengba4fc8b2009-06-01 13:00:29 -07002459 case OP_MOVE_WIDE_16:
Ben Chenge9695e52009-06-16 16:11:47 -07002460 case OP_MOVE_WIDE_FROM16: {
Bill Buzbeec6f10662010-02-09 11:16:15 -08002461 storeValueWide(cUnit, dvmCompilerGetDestWide(cUnit, mir, 0, 1),
2462 dvmCompilerGetSrcWide(cUnit, mir, 0, 1));
Ben Chengba4fc8b2009-06-01 13:00:29 -07002463 break;
Ben Chenge9695e52009-06-16 16:11:47 -07002464 }
Ben Chengba4fc8b2009-06-01 13:00:29 -07002465 default:
2466 return true;
2467 }
2468 return false;
2469}
2470
2471static bool handleFmt23x(CompilationUnit *cUnit, MIR *mir)
2472{
Dan Bornstein9a1f8162010-12-01 17:02:26 -08002473 Opcode opcode = mir->dalvikInsn.opcode;
Bill Buzbee1465db52009-09-23 17:17:35 -07002474 RegLocation rlSrc1;
2475 RegLocation rlSrc2;
2476 RegLocation rlDest;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002477
Dan Bornstein9a1f8162010-12-01 17:02:26 -08002478 if ( (opcode >= OP_ADD_INT) && (opcode <= OP_REM_DOUBLE)) {
Ben Cheng5d90c202009-11-22 23:31:11 -08002479 return genArithOp( cUnit, mir );
Ben Chengba4fc8b2009-06-01 13:00:29 -07002480 }
2481
Bill Buzbee1465db52009-09-23 17:17:35 -07002482 /* APUTs have 3 sources and no targets */
2483 if (mir->ssaRep->numDefs == 0) {
2484 if (mir->ssaRep->numUses == 3) {
Bill Buzbeec6f10662010-02-09 11:16:15 -08002485 rlDest = dvmCompilerGetSrc(cUnit, mir, 0);
2486 rlSrc1 = dvmCompilerGetSrc(cUnit, mir, 1);
2487 rlSrc2 = dvmCompilerGetSrc(cUnit, mir, 2);
Bill Buzbee1465db52009-09-23 17:17:35 -07002488 } else {
2489 assert(mir->ssaRep->numUses == 4);
Bill Buzbeec6f10662010-02-09 11:16:15 -08002490 rlDest = dvmCompilerGetSrcWide(cUnit, mir, 0, 1);
2491 rlSrc1 = dvmCompilerGetSrc(cUnit, mir, 2);
2492 rlSrc2 = dvmCompilerGetSrc(cUnit, mir, 3);
Bill Buzbee1465db52009-09-23 17:17:35 -07002493 }
2494 } else {
2495 /* Two sources and 1 dest. Deduce the operand sizes */
2496 if (mir->ssaRep->numUses == 4) {
Bill Buzbeec6f10662010-02-09 11:16:15 -08002497 rlSrc1 = dvmCompilerGetSrcWide(cUnit, mir, 0, 1);
2498 rlSrc2 = dvmCompilerGetSrcWide(cUnit, mir, 2, 3);
Bill Buzbee1465db52009-09-23 17:17:35 -07002499 } else {
2500 assert(mir->ssaRep->numUses == 2);
Bill Buzbeec6f10662010-02-09 11:16:15 -08002501 rlSrc1 = dvmCompilerGetSrc(cUnit, mir, 0);
2502 rlSrc2 = dvmCompilerGetSrc(cUnit, mir, 1);
Bill Buzbee1465db52009-09-23 17:17:35 -07002503 }
2504 if (mir->ssaRep->numDefs == 2) {
Bill Buzbeec6f10662010-02-09 11:16:15 -08002505 rlDest = dvmCompilerGetDestWide(cUnit, mir, 0, 1);
Bill Buzbee1465db52009-09-23 17:17:35 -07002506 } else {
2507 assert(mir->ssaRep->numDefs == 1);
Bill Buzbeec6f10662010-02-09 11:16:15 -08002508 rlDest = dvmCompilerGetDest(cUnit, mir, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -07002509 }
2510 }
2511
2512
Dan Bornstein9a1f8162010-12-01 17:02:26 -08002513 switch (opcode) {
Bill Buzbeed45ba372009-06-15 17:00:57 -07002514 case OP_CMPL_FLOAT:
2515 case OP_CMPG_FLOAT:
2516 case OP_CMPL_DOUBLE:
2517 case OP_CMPG_DOUBLE:
Ben Cheng5d90c202009-11-22 23:31:11 -08002518 return genCmpFP(cUnit, mir, rlDest, rlSrc1, rlSrc2);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002519 case OP_CMP_LONG:
Bill Buzbee1465db52009-09-23 17:17:35 -07002520 genCmpLong(cUnit, mir, rlDest, rlSrc1, rlSrc2);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002521 break;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002522 case OP_AGET_WIDE:
Bill Buzbee1465db52009-09-23 17:17:35 -07002523 genArrayGet(cUnit, mir, kLong, rlSrc1, rlSrc2, rlDest, 3);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002524 break;
2525 case OP_AGET:
2526 case OP_AGET_OBJECT:
Bill Buzbee1465db52009-09-23 17:17:35 -07002527 genArrayGet(cUnit, mir, kWord, rlSrc1, rlSrc2, rlDest, 2);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002528 break;
2529 case OP_AGET_BOOLEAN:
Bill Buzbee1465db52009-09-23 17:17:35 -07002530 genArrayGet(cUnit, mir, kUnsignedByte, rlSrc1, rlSrc2, rlDest, 0);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002531 break;
2532 case OP_AGET_BYTE:
Bill Buzbee1465db52009-09-23 17:17:35 -07002533 genArrayGet(cUnit, mir, kSignedByte, rlSrc1, rlSrc2, rlDest, 0);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002534 break;
2535 case OP_AGET_CHAR:
Bill Buzbee1465db52009-09-23 17:17:35 -07002536 genArrayGet(cUnit, mir, kUnsignedHalf, rlSrc1, rlSrc2, rlDest, 1);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002537 break;
2538 case OP_AGET_SHORT:
Bill Buzbee1465db52009-09-23 17:17:35 -07002539 genArrayGet(cUnit, mir, kSignedHalf, rlSrc1, rlSrc2, rlDest, 1);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002540 break;
2541 case OP_APUT_WIDE:
Bill Buzbee1465db52009-09-23 17:17:35 -07002542 genArrayPut(cUnit, mir, kLong, rlSrc1, rlSrc2, rlDest, 3);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002543 break;
2544 case OP_APUT:
Bill Buzbee1465db52009-09-23 17:17:35 -07002545 genArrayPut(cUnit, mir, kWord, rlSrc1, rlSrc2, rlDest, 2);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002546 break;
Bill Buzbeebe6534f2010-03-12 16:01:35 -08002547 case OP_APUT_OBJECT:
2548 genArrayObjectPut(cUnit, mir, rlSrc1, rlSrc2, rlDest, 2);
2549 break;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002550 case OP_APUT_SHORT:
2551 case OP_APUT_CHAR:
Bill Buzbee1465db52009-09-23 17:17:35 -07002552 genArrayPut(cUnit, mir, kUnsignedHalf, rlSrc1, rlSrc2, rlDest, 1);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002553 break;
2554 case OP_APUT_BYTE:
2555 case OP_APUT_BOOLEAN:
Bill Buzbee1465db52009-09-23 17:17:35 -07002556 genArrayPut(cUnit, mir, kUnsignedByte, rlSrc1, rlSrc2, rlDest, 0);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002557 break;
2558 default:
2559 return true;
2560 }
2561 return false;
2562}
2563
Ben Cheng6c10a972009-10-29 14:39:18 -07002564/*
2565 * Find the matching case.
2566 *
2567 * return values:
2568 * r0 (low 32-bit): pc of the chaining cell corresponding to the resolved case,
2569 * including default which is placed at MIN(size, MAX_CHAINED_SWITCH_CASES).
2570 * r1 (high 32-bit): the branch offset of the matching case (only for indexes
2571 * above MAX_CHAINED_SWITCH_CASES).
2572 *
2573 * Instructions around the call are:
2574 *
2575 * mov r2, pc
2576 * blx &findPackedSwitchIndex
2577 * mov pc, r0
2578 * .align4
Bill Buzbeebd047242010-05-13 13:02:53 -07002579 * chaining cell for case 0 [12 bytes]
2580 * chaining cell for case 1 [12 bytes]
Ben Cheng6c10a972009-10-29 14:39:18 -07002581 * :
Bill Buzbeebd047242010-05-13 13:02:53 -07002582 * chaining cell for case MIN(size, MAX_CHAINED_SWITCH_CASES)-1 [12 bytes]
Ben Cheng6c10a972009-10-29 14:39:18 -07002583 * chaining cell for case default [8 bytes]
2584 * noChain exit
2585 */
Ben Chengbd1326d2010-04-02 15:04:53 -07002586static s8 findPackedSwitchIndex(const u2* switchData, int testVal, int pc)
Ben Cheng6c10a972009-10-29 14:39:18 -07002587{
2588 int size;
2589 int firstKey;
2590 const int *entries;
2591 int index;
2592 int jumpIndex;
2593 int caseDPCOffset = 0;
2594 /* In Thumb mode pc is 4 ahead of the "mov r2, pc" instruction */
2595 int chainingPC = (pc + 4) & ~3;
2596
2597 /*
2598 * Packed switch data format:
2599 * ushort ident = 0x0100 magic value
2600 * ushort size number of entries in the table
2601 * int first_key first (and lowest) switch case value
2602 * int targets[size] branch targets, relative to switch opcode
2603 *
2604 * Total size is (4+size*2) 16-bit code units.
2605 */
2606 size = switchData[1];
2607 assert(size > 0);
2608
2609 firstKey = switchData[2];
2610 firstKey |= switchData[3] << 16;
2611
2612
2613 /* The entries are guaranteed to be aligned on a 32-bit boundary;
2614 * we can treat them as a native int array.
2615 */
2616 entries = (const int*) &switchData[4];
2617 assert(((u4)entries & 0x3) == 0);
2618
2619 index = testVal - firstKey;
2620
2621 /* Jump to the default cell */
2622 if (index < 0 || index >= size) {
2623 jumpIndex = MIN(size, MAX_CHAINED_SWITCH_CASES);
2624 /* Jump to the non-chaining exit point */
2625 } else if (index >= MAX_CHAINED_SWITCH_CASES) {
2626 jumpIndex = MAX_CHAINED_SWITCH_CASES + 1;
2627 caseDPCOffset = entries[index];
2628 /* Jump to the inline chaining cell */
2629 } else {
2630 jumpIndex = index;
2631 }
2632
Bill Buzbeebd047242010-05-13 13:02:53 -07002633 chainingPC += jumpIndex * CHAIN_CELL_NORMAL_SIZE;
Ben Cheng6c10a972009-10-29 14:39:18 -07002634 return (((s8) caseDPCOffset) << 32) | (u8) chainingPC;
2635}
2636
2637/* See comments for findPackedSwitchIndex */
Ben Chengbd1326d2010-04-02 15:04:53 -07002638static s8 findSparseSwitchIndex(const u2* switchData, int testVal, int pc)
Ben Cheng6c10a972009-10-29 14:39:18 -07002639{
2640 int size;
2641 const int *keys;
2642 const int *entries;
2643 int chainingPC = (pc + 4) & ~3;
2644 int i;
2645
2646 /*
2647 * Sparse switch data format:
2648 * ushort ident = 0x0200 magic value
2649 * ushort size number of entries in the table; > 0
2650 * int keys[size] keys, sorted low-to-high; 32-bit aligned
2651 * int targets[size] branch targets, relative to switch opcode
2652 *
2653 * Total size is (2+size*4) 16-bit code units.
2654 */
2655
2656 size = switchData[1];
2657 assert(size > 0);
2658
2659 /* The keys are guaranteed to be aligned on a 32-bit boundary;
2660 * we can treat them as a native int array.
2661 */
2662 keys = (const int*) &switchData[2];
2663 assert(((u4)keys & 0x3) == 0);
2664
2665 /* The entries are guaranteed to be aligned on a 32-bit boundary;
2666 * we can treat them as a native int array.
2667 */
2668 entries = keys + size;
2669 assert(((u4)entries & 0x3) == 0);
2670
2671 /*
2672 * Run through the list of keys, which are guaranteed to
2673 * be sorted low-to-high.
2674 *
2675 * Most tables have 3-4 entries. Few have more than 10. A binary
2676 * search here is probably not useful.
2677 */
2678 for (i = 0; i < size; i++) {
2679 int k = keys[i];
2680 if (k == testVal) {
2681 /* MAX_CHAINED_SWITCH_CASES + 1 is the start of the overflow case */
2682 int jumpIndex = (i < MAX_CHAINED_SWITCH_CASES) ?
2683 i : MAX_CHAINED_SWITCH_CASES + 1;
Bill Buzbeebd047242010-05-13 13:02:53 -07002684 chainingPC += jumpIndex * CHAIN_CELL_NORMAL_SIZE;
Ben Cheng6c10a972009-10-29 14:39:18 -07002685 return (((s8) entries[i]) << 32) | (u8) chainingPC;
2686 } else if (k > testVal) {
2687 break;
2688 }
2689 }
Bill Buzbeebd047242010-05-13 13:02:53 -07002690 return chainingPC + MIN(size, MAX_CHAINED_SWITCH_CASES) *
2691 CHAIN_CELL_NORMAL_SIZE;
Ben Cheng6c10a972009-10-29 14:39:18 -07002692}
2693
Ben Chengba4fc8b2009-06-01 13:00:29 -07002694static bool handleFmt31t(CompilationUnit *cUnit, MIR *mir)
2695{
Dan Bornstein9a1f8162010-12-01 17:02:26 -08002696 Opcode dalvikOpcode = mir->dalvikInsn.opcode;
2697 switch (dalvikOpcode) {
Ben Chengba4fc8b2009-06-01 13:00:29 -07002698 case OP_FILL_ARRAY_DATA: {
Bill Buzbeec6f10662010-02-09 11:16:15 -08002699 RegLocation rlSrc = dvmCompilerGetSrc(cUnit, mir, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -07002700 // Making a call - use explicit registers
Bill Buzbeec6f10662010-02-09 11:16:15 -08002701 dvmCompilerFlushAllRegs(cUnit); /* Everything to home location */
Bill Buzbee1465db52009-09-23 17:17:35 -07002702 genExportPC(cUnit, mir);
2703 loadValueDirectFixed(cUnit, rlSrc, r0);
Ben Chengbd1326d2010-04-02 15:04:53 -07002704 LOAD_FUNC_ADDR(cUnit, r2, (int)dvmInterpHandleFillArrayData);
Ben Cheng6c10a972009-10-29 14:39:18 -07002705 loadConstant(cUnit, r1,
2706 (int) (cUnit->method->insns + mir->offset + mir->dalvikInsn.vB));
Bill Buzbee1465db52009-09-23 17:17:35 -07002707 opReg(cUnit, kOpBlx, r2);
Elliott Hughes6a555132010-02-25 15:41:42 -08002708 dvmCompilerClobberCallRegs(cUnit);
Bill Buzbeefd023aa2009-11-02 09:23:49 -08002709 /* generate a branch over if successful */
buzbee8f8109a2010-08-31 10:16:35 -07002710 ArmLIR *branchOver = genCmpImmBranch(cUnit, kArmCondNe, r0, 0);
Bill Buzbeefd023aa2009-11-02 09:23:49 -08002711 loadConstant(cUnit, r0,
2712 (int) (cUnit->method->insns + mir->offset));
2713 genDispatchToHandler(cUnit, TEMPLATE_THROW_EXCEPTION_COMMON);
2714 ArmLIR *target = newLIR0(cUnit, kArmPseudoTargetLabel);
2715 target->defMask = ENCODE_ALL;
2716 branchOver->generic.target = (LIR *) target;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002717 break;
2718 }
2719 /*
Ben Cheng6c10a972009-10-29 14:39:18 -07002720 * Compute the goto target of up to
2721 * MIN(switchSize, MAX_CHAINED_SWITCH_CASES) + 1 chaining cells.
2722 * See the comment before findPackedSwitchIndex for the code layout.
Ben Chengba4fc8b2009-06-01 13:00:29 -07002723 */
2724 case OP_PACKED_SWITCH:
2725 case OP_SPARSE_SWITCH: {
Bill Buzbeec6f10662010-02-09 11:16:15 -08002726 RegLocation rlSrc = dvmCompilerGetSrc(cUnit, mir, 0);
2727 dvmCompilerFlushAllRegs(cUnit); /* Everything to home location */
Bill Buzbee1465db52009-09-23 17:17:35 -07002728 loadValueDirectFixed(cUnit, rlSrc, r1);
Bill Buzbeec6f10662010-02-09 11:16:15 -08002729 dvmCompilerLockAllTemps(cUnit);
Dan Bornstein9a1f8162010-12-01 17:02:26 -08002730 if (dalvikOpcode == OP_PACKED_SWITCH) {
Ben Chengbd1326d2010-04-02 15:04:53 -07002731 LOAD_FUNC_ADDR(cUnit, r4PC, (int)findPackedSwitchIndex);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002732 } else {
Ben Chengbd1326d2010-04-02 15:04:53 -07002733 LOAD_FUNC_ADDR(cUnit, r4PC, (int)findSparseSwitchIndex);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002734 }
Ben Cheng6c10a972009-10-29 14:39:18 -07002735 /* r0 <- Addr of the switch data */
2736 loadConstant(cUnit, r0,
2737 (int) (cUnit->method->insns + mir->offset + mir->dalvikInsn.vB));
2738 /* r2 <- pc of the instruction following the blx */
2739 opRegReg(cUnit, kOpMov, r2, rpc);
Bill Buzbee1465db52009-09-23 17:17:35 -07002740 opReg(cUnit, kOpBlx, r4PC);
Elliott Hughes6a555132010-02-25 15:41:42 -08002741 dvmCompilerClobberCallRegs(cUnit);
Ben Cheng6c10a972009-10-29 14:39:18 -07002742 /* pc <- computed goto target */
2743 opRegReg(cUnit, kOpMov, rpc, r0);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002744 break;
2745 }
2746 default:
2747 return true;
2748 }
2749 return false;
2750}
2751
Ben Cheng7a2697d2010-06-07 13:44:23 -07002752/*
2753 * See the example of predicted inlining listed before the
2754 * genValidationForPredictedInline function. The function here takes care the
2755 * branch over at 0x4858de78 and the misprediction target at 0x4858de7a.
2756 */
2757static void genLandingPadForMispredictedCallee(CompilationUnit *cUnit, MIR *mir,
2758 BasicBlock *bb,
2759 ArmLIR *labelList)
2760{
2761 BasicBlock *fallThrough = bb->fallThrough;
2762
2763 /* Bypass the move-result block if there is one */
2764 if (fallThrough->firstMIRInsn) {
2765 assert(fallThrough->firstMIRInsn->OptimizationFlags & MIR_INLINED_PRED);
2766 fallThrough = fallThrough->fallThrough;
2767 }
2768 /* Generate a branch over if the predicted inlining is correct */
2769 genUnconditionalBranch(cUnit, &labelList[fallThrough->id]);
2770
2771 /* Reset the register state */
2772 dvmCompilerResetRegPool(cUnit);
2773 dvmCompilerClobberAllRegs(cUnit);
2774 dvmCompilerResetNullCheck(cUnit);
2775
2776 /* Target for the slow invoke path */
2777 ArmLIR *target = newLIR0(cUnit, kArmPseudoTargetLabel);
2778 target->defMask = ENCODE_ALL;
2779 /* Hook up the target to the verification branch */
2780 mir->meta.callsiteInfo->misPredBranchOver->target = (LIR *) target;
2781}
2782
Ben Chengba4fc8b2009-06-01 13:00:29 -07002783static bool handleFmt35c_3rc(CompilationUnit *cUnit, MIR *mir, BasicBlock *bb,
Bill Buzbee89efc3d2009-07-28 11:22:22 -07002784 ArmLIR *labelList)
Ben Chengba4fc8b2009-06-01 13:00:29 -07002785{
Bill Buzbee9bc3df32009-07-30 10:52:29 -07002786 ArmLIR *retChainingCell = NULL;
Bill Buzbee89efc3d2009-07-28 11:22:22 -07002787 ArmLIR *pcrLabel = NULL;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002788
Ben Cheng7a2697d2010-06-07 13:44:23 -07002789 /* An invoke with the MIR_INLINED is effectively a no-op */
2790 if (mir->OptimizationFlags & MIR_INLINED)
2791 return false;
2792
Bill Buzbeef4ce16f2009-07-28 13:28:25 -07002793 if (bb->fallThrough != NULL)
2794 retChainingCell = &labelList[bb->fallThrough->id];
2795
Ben Chengba4fc8b2009-06-01 13:00:29 -07002796 DecodedInstruction *dInsn = &mir->dalvikInsn;
Dan Bornstein9a1f8162010-12-01 17:02:26 -08002797 switch (mir->dalvikInsn.opcode) {
Ben Chengba4fc8b2009-06-01 13:00:29 -07002798 /*
2799 * calleeMethod = this->clazz->vtable[
2800 * method->clazz->pDvmDex->pResMethods[BBBB]->methodIndex
2801 * ]
2802 */
2803 case OP_INVOKE_VIRTUAL:
2804 case OP_INVOKE_VIRTUAL_RANGE: {
Bill Buzbee89efc3d2009-07-28 11:22:22 -07002805 ArmLIR *predChainingCell = &labelList[bb->taken->id];
Ben Chengba4fc8b2009-06-01 13:00:29 -07002806 int methodIndex =
2807 cUnit->method->clazz->pDvmDex->pResMethods[dInsn->vB]->
2808 methodIndex;
2809
Ben Cheng7a2697d2010-06-07 13:44:23 -07002810 /*
2811 * If the invoke has non-null misPredBranchOver, we need to generate
2812 * the non-inlined version of the invoke here to handle the
2813 * mispredicted case.
2814 */
2815 if (mir->meta.callsiteInfo->misPredBranchOver) {
2816 genLandingPadForMispredictedCallee(cUnit, mir, bb, labelList);
2817 }
2818
Dan Bornstein9a1f8162010-12-01 17:02:26 -08002819 if (mir->dalvikInsn.opcode == OP_INVOKE_VIRTUAL)
Ben Chengba4fc8b2009-06-01 13:00:29 -07002820 genProcessArgsNoRange(cUnit, mir, dInsn, &pcrLabel);
2821 else
2822 genProcessArgsRange(cUnit, mir, dInsn, &pcrLabel);
2823
Ben Cheng38329f52009-07-07 14:19:20 -07002824 genInvokeVirtualCommon(cUnit, mir, methodIndex,
2825 retChainingCell,
2826 predChainingCell,
2827 pcrLabel);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002828 break;
2829 }
2830 /*
2831 * calleeMethod = method->clazz->super->vtable[method->clazz->pDvmDex
2832 * ->pResMethods[BBBB]->methodIndex]
2833 */
Ben Chengba4fc8b2009-06-01 13:00:29 -07002834 case OP_INVOKE_SUPER:
2835 case OP_INVOKE_SUPER_RANGE: {
Ben Cheng7a2697d2010-06-07 13:44:23 -07002836 /* Grab the method ptr directly from what the interpreter sees */
2837 const Method *calleeMethod = mir->meta.callsiteInfo->method;
2838 assert(calleeMethod == cUnit->method->clazz->super->vtable[
2839 cUnit->method->clazz->pDvmDex->
2840 pResMethods[dInsn->vB]->methodIndex]);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002841
Dan Bornstein9a1f8162010-12-01 17:02:26 -08002842 if (mir->dalvikInsn.opcode == OP_INVOKE_SUPER)
Ben Chengba4fc8b2009-06-01 13:00:29 -07002843 genProcessArgsNoRange(cUnit, mir, dInsn, &pcrLabel);
2844 else
2845 genProcessArgsRange(cUnit, mir, dInsn, &pcrLabel);
2846
2847 /* r0 = calleeMethod */
2848 loadConstant(cUnit, r0, (int) calleeMethod);
2849
Ben Cheng38329f52009-07-07 14:19:20 -07002850 genInvokeSingletonCommon(cUnit, mir, bb, labelList, pcrLabel,
2851 calleeMethod);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002852 break;
2853 }
2854 /* calleeMethod = method->clazz->pDvmDex->pResMethods[BBBB] */
2855 case OP_INVOKE_DIRECT:
2856 case OP_INVOKE_DIRECT_RANGE: {
Ben Cheng7a2697d2010-06-07 13:44:23 -07002857 /* Grab the method ptr directly from what the interpreter sees */
2858 const Method *calleeMethod = mir->meta.callsiteInfo->method;
2859 assert(calleeMethod ==
2860 cUnit->method->clazz->pDvmDex->pResMethods[dInsn->vB]);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002861
Dan Bornstein9a1f8162010-12-01 17:02:26 -08002862 if (mir->dalvikInsn.opcode == OP_INVOKE_DIRECT)
Ben Chengba4fc8b2009-06-01 13:00:29 -07002863 genProcessArgsNoRange(cUnit, mir, dInsn, &pcrLabel);
2864 else
2865 genProcessArgsRange(cUnit, mir, dInsn, &pcrLabel);
2866
2867 /* r0 = calleeMethod */
2868 loadConstant(cUnit, r0, (int) calleeMethod);
2869
Ben Cheng38329f52009-07-07 14:19:20 -07002870 genInvokeSingletonCommon(cUnit, mir, bb, labelList, pcrLabel,
2871 calleeMethod);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002872 break;
2873 }
2874 /* calleeMethod = method->clazz->pDvmDex->pResMethods[BBBB] */
2875 case OP_INVOKE_STATIC:
2876 case OP_INVOKE_STATIC_RANGE: {
Ben Cheng7a2697d2010-06-07 13:44:23 -07002877 /* Grab the method ptr directly from what the interpreter sees */
2878 const Method *calleeMethod = mir->meta.callsiteInfo->method;
2879 assert(calleeMethod ==
2880 cUnit->method->clazz->pDvmDex->pResMethods[dInsn->vB]);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002881
Dan Bornstein9a1f8162010-12-01 17:02:26 -08002882 if (mir->dalvikInsn.opcode == OP_INVOKE_STATIC)
Ben Chengba4fc8b2009-06-01 13:00:29 -07002883 genProcessArgsNoRange(cUnit, mir, dInsn,
2884 NULL /* no null check */);
2885 else
2886 genProcessArgsRange(cUnit, mir, dInsn,
2887 NULL /* no null check */);
2888
2889 /* r0 = calleeMethod */
2890 loadConstant(cUnit, r0, (int) calleeMethod);
2891
Ben Cheng38329f52009-07-07 14:19:20 -07002892 genInvokeSingletonCommon(cUnit, mir, bb, labelList, pcrLabel,
2893 calleeMethod);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002894 break;
2895 }
Ben Cheng09e50c92010-05-02 10:45:32 -07002896 /*
Ben Chengba4fc8b2009-06-01 13:00:29 -07002897 * calleeMethod = dvmFindInterfaceMethodInCache(this->clazz,
2898 * BBBB, method, method->clazz->pDvmDex)
Ben Cheng38329f52009-07-07 14:19:20 -07002899 *
Ben Cheng09e50c92010-05-02 10:45:32 -07002900 * The following is an example of generated code for
2901 * "invoke-interface v0"
Ben Cheng38329f52009-07-07 14:19:20 -07002902 *
Ben Cheng09e50c92010-05-02 10:45:32 -07002903 * -------- dalvik offset: 0x0008 @ invoke-interface v0
2904 * 0x47357e36 : ldr r0, [r5, #0] --+
2905 * 0x47357e38 : sub r7,r5,#24 |
2906 * 0x47357e3c : cmp r0, #0 | genProcessArgsNoRange
2907 * 0x47357e3e : beq 0x47357e82 |
2908 * 0x47357e40 : stmia r7, <r0> --+
2909 * 0x47357e42 : ldr r4, [pc, #120] --> r4 <- dalvikPC of this invoke
2910 * 0x47357e44 : add r1, pc, #64 --> r1 <- &retChainingCell
2911 * 0x47357e46 : add r2, pc, #72 --> r2 <- &predictedChainingCell
2912 * 0x47357e48 : blx_1 0x47348190 --+ TEMPLATE_INVOKE_METHOD_
2913 * 0x47357e4a : blx_2 see above --+ PREDICTED_CHAIN
2914 * 0x47357e4c : b 0x47357e90 --> off to the predicted chain
2915 * 0x47357e4e : b 0x47357e82 --> punt to the interpreter
2916 * 0x47357e50 : mov r8, r1 --+
2917 * 0x47357e52 : mov r9, r2 |
2918 * 0x47357e54 : ldr r2, [pc, #96] |
2919 * 0x47357e56 : mov r10, r3 |
2920 * 0x47357e58 : movs r0, r3 | dvmFindInterfaceMethodInCache
2921 * 0x47357e5a : ldr r3, [pc, #88] |
2922 * 0x47357e5c : ldr r7, [pc, #80] |
2923 * 0x47357e5e : mov r1, #1452 |
2924 * 0x47357e62 : blx r7 --+
2925 * 0x47357e64 : cmp r0, #0 --> calleeMethod == NULL?
2926 * 0x47357e66 : bne 0x47357e6e --> branch over the throw if !r0
2927 * 0x47357e68 : ldr r0, [pc, #80] --> load Dalvik PC of the invoke
2928 * 0x47357e6a : blx_1 0x47348494 --+ TEMPLATE_THROW_EXCEPTION_
2929 * 0x47357e6c : blx_2 see above --+ COMMON
2930 * 0x47357e6e : mov r1, r8 --> r1 <- &retChainingCell
2931 * 0x47357e70 : cmp r1, #0 --> compare against 0
2932 * 0x47357e72 : bgt 0x47357e7c --> >=0? don't rechain
2933 * 0x47357e74 : ldr r7, [r6, #108] --+
2934 * 0x47357e76 : mov r2, r9 | dvmJitToPatchPredictedChain
2935 * 0x47357e78 : mov r3, r10 |
2936 * 0x47357e7a : blx r7 --+
2937 * 0x47357e7c : add r1, pc, #8 --> r1 <- &retChainingCell
2938 * 0x47357e7e : blx_1 0x4734809c --+ TEMPLATE_INVOKE_METHOD_NO_OPT
2939 * 0x47357e80 : blx_2 see above --+
2940 * -------- reconstruct dalvik PC : 0x425719dc @ +0x0008
2941 * 0x47357e82 : ldr r0, [pc, #56]
Ben Cheng38329f52009-07-07 14:19:20 -07002942 * Exception_Handling:
Ben Cheng09e50c92010-05-02 10:45:32 -07002943 * 0x47357e84 : ldr r1, [r6, #92]
2944 * 0x47357e86 : blx r1
2945 * 0x47357e88 : .align4
2946 * -------- chaining cell (hot): 0x000b
2947 * 0x47357e88 : ldr r0, [r6, #104]
2948 * 0x47357e8a : blx r0
2949 * 0x47357e8c : data 0x19e2(6626)
2950 * 0x47357e8e : data 0x4257(16983)
2951 * 0x47357e90 : .align4
Ben Cheng38329f52009-07-07 14:19:20 -07002952 * -------- chaining cell (predicted)
Ben Cheng09e50c92010-05-02 10:45:32 -07002953 * 0x47357e90 : data 0xe7fe(59390) --> will be patched into bx
2954 * 0x47357e92 : data 0x0000(0)
2955 * 0x47357e94 : data 0x0000(0) --> class
2956 * 0x47357e96 : data 0x0000(0)
2957 * 0x47357e98 : data 0x0000(0) --> method
2958 * 0x47357e9a : data 0x0000(0)
2959 * 0x47357e9c : data 0x0000(0) --> rechain count
2960 * 0x47357e9e : data 0x0000(0)
2961 * -------- end of chaining cells (0x006c)
2962 * 0x47357eb0 : .word (0xad03e369)
2963 * 0x47357eb4 : .word (0x28a90)
2964 * 0x47357eb8 : .word (0x41a63394)
2965 * 0x47357ebc : .word (0x425719dc)
Ben Chengba4fc8b2009-06-01 13:00:29 -07002966 */
2967 case OP_INVOKE_INTERFACE:
2968 case OP_INVOKE_INTERFACE_RANGE: {
Bill Buzbee89efc3d2009-07-28 11:22:22 -07002969 ArmLIR *predChainingCell = &labelList[bb->taken->id];
Ben Chengba4fc8b2009-06-01 13:00:29 -07002970
Ben Cheng7a2697d2010-06-07 13:44:23 -07002971 /*
2972 * If the invoke has non-null misPredBranchOver, we need to generate
2973 * the non-inlined version of the invoke here to handle the
2974 * mispredicted case.
2975 */
2976 if (mir->meta.callsiteInfo->misPredBranchOver) {
2977 genLandingPadForMispredictedCallee(cUnit, mir, bb, labelList);
2978 }
Bill Buzbee1465db52009-09-23 17:17:35 -07002979
Dan Bornstein9a1f8162010-12-01 17:02:26 -08002980 if (mir->dalvikInsn.opcode == OP_INVOKE_INTERFACE)
Ben Chengba4fc8b2009-06-01 13:00:29 -07002981 genProcessArgsNoRange(cUnit, mir, dInsn, &pcrLabel);
2982 else
2983 genProcessArgsRange(cUnit, mir, dInsn, &pcrLabel);
2984
Ben Cheng38329f52009-07-07 14:19:20 -07002985 /* "this" is already left in r0 by genProcessArgs* */
2986
2987 /* r4PC = dalvikCallsite */
2988 loadConstant(cUnit, r4PC,
2989 (int) (cUnit->method->insns + mir->offset));
2990
2991 /* r1 = &retChainingCell */
Bill Buzbee270c1d62009-08-13 16:58:07 -07002992 ArmLIR *addrRetChain =
Bill Buzbee1465db52009-09-23 17:17:35 -07002993 opRegRegImm(cUnit, kOpAdd, r1, rpc, 0);
Ben Cheng38329f52009-07-07 14:19:20 -07002994 addrRetChain->generic.target = (LIR *) retChainingCell;
2995
2996 /* r2 = &predictedChainingCell */
Bill Buzbee89efc3d2009-07-28 11:22:22 -07002997 ArmLIR *predictedChainingCell =
Bill Buzbee1465db52009-09-23 17:17:35 -07002998 opRegRegImm(cUnit, kOpAdd, r2, rpc, 0);
Ben Cheng38329f52009-07-07 14:19:20 -07002999 predictedChainingCell->generic.target = (LIR *) predChainingCell;
3000
3001 genDispatchToHandler(cUnit, TEMPLATE_INVOKE_METHOD_PREDICTED_CHAIN);
3002
3003 /* return through lr - jump to the chaining cell */
3004 genUnconditionalBranch(cUnit, predChainingCell);
3005
3006 /*
3007 * null-check on "this" may have been eliminated, but we still need
3008 * a PC-reconstruction label for stack overflow bailout.
3009 */
3010 if (pcrLabel == NULL) {
3011 int dPC = (int) (cUnit->method->insns + mir->offset);
Carl Shapirofc75f3e2010-12-07 11:43:38 -08003012 pcrLabel = (ArmLIR *) dvmCompilerNew(sizeof(ArmLIR), true);
Dan Bornstein9a1f8162010-12-01 17:02:26 -08003013 pcrLabel->opcode = kArmPseudoPCReconstructionCell;
Ben Cheng38329f52009-07-07 14:19:20 -07003014 pcrLabel->operands[0] = dPC;
3015 pcrLabel->operands[1] = mir->offset;
3016 /* Insert the place holder to the growable list */
Ben Cheng00603072010-10-28 11:13:58 -07003017 dvmInsertGrowableList(&cUnit->pcReconstructionList,
3018 (intptr_t) pcrLabel);
Ben Cheng38329f52009-07-07 14:19:20 -07003019 }
3020
3021 /* return through lr+2 - punt to the interpreter */
3022 genUnconditionalBranch(cUnit, pcrLabel);
3023
3024 /*
3025 * return through lr+4 - fully resolve the callee method.
3026 * r1 <- count
3027 * r2 <- &predictedChainCell
3028 * r3 <- this->class
3029 * r4 <- dPC
3030 * r7 <- this->class->vtable
3031 */
3032
3033 /* Save count, &predictedChainCell, and class to high regs first */
Bill Buzbee1465db52009-09-23 17:17:35 -07003034 genRegCopy(cUnit, r8, r1);
3035 genRegCopy(cUnit, r9, r2);
3036 genRegCopy(cUnit, r10, r3);
Ben Cheng38329f52009-07-07 14:19:20 -07003037
Ben Chengba4fc8b2009-06-01 13:00:29 -07003038 /* r0 now contains this->clazz */
Bill Buzbee1465db52009-09-23 17:17:35 -07003039 genRegCopy(cUnit, r0, r3);
Ben Chengba4fc8b2009-06-01 13:00:29 -07003040
3041 /* r1 = BBBB */
3042 loadConstant(cUnit, r1, dInsn->vB);
3043
3044 /* r2 = method (caller) */
3045 loadConstant(cUnit, r2, (int) cUnit->method);
3046
3047 /* r3 = pDvmDex */
3048 loadConstant(cUnit, r3, (int) cUnit->method->clazz->pDvmDex);
3049
Ben Chengbd1326d2010-04-02 15:04:53 -07003050 LOAD_FUNC_ADDR(cUnit, r7,
3051 (intptr_t) dvmFindInterfaceMethodInCache);
Bill Buzbee1465db52009-09-23 17:17:35 -07003052 opReg(cUnit, kOpBlx, r7);
Ben Chengba4fc8b2009-06-01 13:00:29 -07003053 /* r0 = calleeMethod (returned from dvmFindInterfaceMethodInCache */
3054
Ben Cheng09e50c92010-05-02 10:45:32 -07003055 dvmCompilerClobberCallRegs(cUnit);
3056 /* generate a branch over if the interface method is resolved */
buzbee8f8109a2010-08-31 10:16:35 -07003057 ArmLIR *branchOver = genCmpImmBranch(cUnit, kArmCondNe, r0, 0);
Ben Cheng09e50c92010-05-02 10:45:32 -07003058 /*
3059 * calleeMethod == NULL -> throw
3060 */
3061 loadConstant(cUnit, r0,
3062 (int) (cUnit->method->insns + mir->offset));
3063 genDispatchToHandler(cUnit, TEMPLATE_THROW_EXCEPTION_COMMON);
3064 /* noreturn */
3065
3066 ArmLIR *target = newLIR0(cUnit, kArmPseudoTargetLabel);
3067 target->defMask = ENCODE_ALL;
3068 branchOver->generic.target = (LIR *) target;
3069
Bill Buzbee1465db52009-09-23 17:17:35 -07003070 genRegCopy(cUnit, r1, r8);
Ben Chengba4fc8b2009-06-01 13:00:29 -07003071
Ben Cheng38329f52009-07-07 14:19:20 -07003072 /* Check if rechain limit is reached */
buzbee8f8109a2010-08-31 10:16:35 -07003073 ArmLIR *bypassRechaining = genCmpImmBranch(cUnit, kArmCondGt,
3074 r1, 0);
Ben Cheng38329f52009-07-07 14:19:20 -07003075
Bill Buzbee270c1d62009-08-13 16:58:07 -07003076 loadWordDisp(cUnit, rGLUE, offsetof(InterpState,
3077 jitToInterpEntries.dvmJitToPatchPredictedChain), r7);
Ben Cheng38329f52009-07-07 14:19:20 -07003078
Ben Chengb88ec3c2010-05-17 12:50:33 -07003079 genRegCopy(cUnit, r1, rGLUE);
Bill Buzbee1465db52009-09-23 17:17:35 -07003080 genRegCopy(cUnit, r2, r9);
3081 genRegCopy(cUnit, r3, r10);
Ben Cheng38329f52009-07-07 14:19:20 -07003082
3083 /*
3084 * r0 = calleeMethod
3085 * r2 = &predictedChainingCell
3086 * r3 = class
3087 *
3088 * &returnChainingCell has been loaded into r1 but is not needed
3089 * when patching the chaining cell and will be clobbered upon
3090 * returning so it will be reconstructed again.
3091 */
Bill Buzbee1465db52009-09-23 17:17:35 -07003092 opReg(cUnit, kOpBlx, r7);
Ben Cheng38329f52009-07-07 14:19:20 -07003093
3094 /* r1 = &retChainingCell */
Bill Buzbee1465db52009-09-23 17:17:35 -07003095 addrRetChain = opRegRegImm(cUnit, kOpAdd, r1, rpc, 0);
Ben Chengba4fc8b2009-06-01 13:00:29 -07003096 addrRetChain->generic.target = (LIR *) retChainingCell;
Ben Cheng38329f52009-07-07 14:19:20 -07003097
3098 bypassRechaining->generic.target = (LIR *) addrRetChain;
3099
Ben Chengba4fc8b2009-06-01 13:00:29 -07003100 /*
3101 * r0 = this, r1 = calleeMethod,
3102 * r1 = &ChainingCell,
3103 * r4PC = callsiteDPC,
3104 */
3105 genDispatchToHandler(cUnit, TEMPLATE_INVOKE_METHOD_NO_OPT);
Ben Cheng978738d2010-05-13 13:45:57 -07003106#if defined(WITH_JIT_TUNING)
Ben Cheng86717f72010-03-05 15:27:21 -08003107 gDvmJit.invokePolymorphic++;
Ben Chengba4fc8b2009-06-01 13:00:29 -07003108#endif
3109 /* Handle exceptions using the interpreter */
3110 genTrap(cUnit, mir->offset, pcrLabel);
3111 break;
3112 }
3113 /* NOP */
3114 case OP_INVOKE_DIRECT_EMPTY: {
3115 return false;
3116 }
3117 case OP_FILLED_NEW_ARRAY:
3118 case OP_FILLED_NEW_ARRAY_RANGE: {
3119 /* Just let the interpreter deal with these */
3120 genInterpSingleStep(cUnit, mir);
3121 break;
3122 }
3123 default:
3124 return true;
3125 }
3126 return false;
3127}
3128
3129static bool handleFmt35ms_3rms(CompilationUnit *cUnit, MIR *mir,
Bill Buzbee89efc3d2009-07-28 11:22:22 -07003130 BasicBlock *bb, ArmLIR *labelList)
Ben Chengba4fc8b2009-06-01 13:00:29 -07003131{
Bill Buzbee89efc3d2009-07-28 11:22:22 -07003132 ArmLIR *retChainingCell = &labelList[bb->fallThrough->id];
3133 ArmLIR *predChainingCell = &labelList[bb->taken->id];
3134 ArmLIR *pcrLabel = NULL;
Ben Chengba4fc8b2009-06-01 13:00:29 -07003135
Ben Cheng7a2697d2010-06-07 13:44:23 -07003136 /* An invoke with the MIR_INLINED is effectively a no-op */
3137 if (mir->OptimizationFlags & MIR_INLINED)
3138 return false;
3139
Ben Chengba4fc8b2009-06-01 13:00:29 -07003140 DecodedInstruction *dInsn = &mir->dalvikInsn;
Dan Bornstein9a1f8162010-12-01 17:02:26 -08003141 switch (mir->dalvikInsn.opcode) {
Ben Chengba4fc8b2009-06-01 13:00:29 -07003142 /* calleeMethod = this->clazz->vtable[BBBB] */
3143 case OP_INVOKE_VIRTUAL_QUICK_RANGE:
3144 case OP_INVOKE_VIRTUAL_QUICK: {
3145 int methodIndex = dInsn->vB;
Ben Cheng7a2697d2010-06-07 13:44:23 -07003146
3147 /*
3148 * If the invoke has non-null misPredBranchOver, we need to generate
3149 * the non-inlined version of the invoke here to handle the
3150 * mispredicted case.
3151 */
3152 if (mir->meta.callsiteInfo->misPredBranchOver) {
3153 genLandingPadForMispredictedCallee(cUnit, mir, bb, labelList);
3154 }
3155
Dan Bornstein9a1f8162010-12-01 17:02:26 -08003156 if (mir->dalvikInsn.opcode == OP_INVOKE_VIRTUAL_QUICK)
Ben Chengba4fc8b2009-06-01 13:00:29 -07003157 genProcessArgsNoRange(cUnit, mir, dInsn, &pcrLabel);
3158 else
3159 genProcessArgsRange(cUnit, mir, dInsn, &pcrLabel);
3160
Ben Cheng38329f52009-07-07 14:19:20 -07003161 genInvokeVirtualCommon(cUnit, mir, methodIndex,
3162 retChainingCell,
3163 predChainingCell,
3164 pcrLabel);
Ben Chengba4fc8b2009-06-01 13:00:29 -07003165 break;
3166 }
3167 /* calleeMethod = method->clazz->super->vtable[BBBB] */
3168 case OP_INVOKE_SUPER_QUICK:
3169 case OP_INVOKE_SUPER_QUICK_RANGE: {
Ben Cheng7a2697d2010-06-07 13:44:23 -07003170 /* Grab the method ptr directly from what the interpreter sees */
3171 const Method *calleeMethod = mir->meta.callsiteInfo->method;
3172 assert(calleeMethod ==
3173 cUnit->method->clazz->super->vtable[dInsn->vB]);
Ben Chengba4fc8b2009-06-01 13:00:29 -07003174
Dan Bornstein9a1f8162010-12-01 17:02:26 -08003175 if (mir->dalvikInsn.opcode == OP_INVOKE_SUPER_QUICK)
Ben Chengba4fc8b2009-06-01 13:00:29 -07003176 genProcessArgsNoRange(cUnit, mir, dInsn, &pcrLabel);
3177 else
3178 genProcessArgsRange(cUnit, mir, dInsn, &pcrLabel);
3179
3180 /* r0 = calleeMethod */
3181 loadConstant(cUnit, r0, (int) calleeMethod);
3182
Ben Cheng38329f52009-07-07 14:19:20 -07003183 genInvokeSingletonCommon(cUnit, mir, bb, labelList, pcrLabel,
3184 calleeMethod);
Ben Chengba4fc8b2009-06-01 13:00:29 -07003185 break;
3186 }
Ben Chengba4fc8b2009-06-01 13:00:29 -07003187 default:
3188 return true;
3189 }
Ben Chengba4fc8b2009-06-01 13:00:29 -07003190 return false;
3191}
3192
3193/*
Bill Buzbeefd023aa2009-11-02 09:23:49 -08003194 * This operation is complex enough that we'll do it partly inline
3195 * and partly with a handler. NOTE: the handler uses hardcoded
3196 * values for string object offsets and must be revisitied if the
3197 * layout changes.
3198 */
3199static bool genInlinedCompareTo(CompilationUnit *cUnit, MIR *mir)
3200{
3201#if defined(USE_GLOBAL_STRING_DEFS)
3202 return false;
3203#else
3204 ArmLIR *rollback;
Bill Buzbeec6f10662010-02-09 11:16:15 -08003205 RegLocation rlThis = dvmCompilerGetSrc(cUnit, mir, 0);
3206 RegLocation rlComp = dvmCompilerGetSrc(cUnit, mir, 1);
Bill Buzbeefd023aa2009-11-02 09:23:49 -08003207
3208 loadValueDirectFixed(cUnit, rlThis, r0);
3209 loadValueDirectFixed(cUnit, rlComp, r1);
3210 /* Test objects for NULL */
3211 rollback = genNullCheck(cUnit, rlThis.sRegLow, r0, mir->offset, NULL);
3212 genNullCheck(cUnit, rlComp.sRegLow, r1, mir->offset, rollback);
3213 /*
3214 * TUNING: we could check for object pointer equality before invoking
3215 * handler. Unclear whether the gain would be worth the added code size
3216 * expansion.
3217 */
3218 genDispatchToHandler(cUnit, TEMPLATE_STRING_COMPARETO);
Bill Buzbeec6f10662010-02-09 11:16:15 -08003219 storeValue(cUnit, inlinedTarget(cUnit, mir, false),
3220 dvmCompilerGetReturn(cUnit));
Bill Buzbeefd023aa2009-11-02 09:23:49 -08003221 return true;
3222#endif
3223}
3224
Elliott Hughes2bdbcb62010-04-12 14:29:37 -07003225static bool genInlinedFastIndexOf(CompilationUnit *cUnit, MIR *mir)
Bill Buzbeefd023aa2009-11-02 09:23:49 -08003226{
3227#if defined(USE_GLOBAL_STRING_DEFS)
3228 return false;
3229#else
Bill Buzbeec6f10662010-02-09 11:16:15 -08003230 RegLocation rlThis = dvmCompilerGetSrc(cUnit, mir, 0);
3231 RegLocation rlChar = dvmCompilerGetSrc(cUnit, mir, 1);
Bill Buzbeefd023aa2009-11-02 09:23:49 -08003232
3233 loadValueDirectFixed(cUnit, rlThis, r0);
3234 loadValueDirectFixed(cUnit, rlChar, r1);
Elliott Hughes2bdbcb62010-04-12 14:29:37 -07003235 RegLocation rlStart = dvmCompilerGetSrc(cUnit, mir, 2);
3236 loadValueDirectFixed(cUnit, rlStart, r2);
Bill Buzbeefd023aa2009-11-02 09:23:49 -08003237 /* Test objects for NULL */
3238 genNullCheck(cUnit, rlThis.sRegLow, r0, mir->offset, NULL);
3239 genDispatchToHandler(cUnit, TEMPLATE_STRING_INDEXOF);
Bill Buzbeec6f10662010-02-09 11:16:15 -08003240 storeValue(cUnit, inlinedTarget(cUnit, mir, false),
3241 dvmCompilerGetReturn(cUnit));
Bill Buzbeefd023aa2009-11-02 09:23:49 -08003242 return true;
3243#endif
3244}
3245
Elliott Hughesee34f592010-04-05 18:13:52 -07003246// Generates an inlined String.isEmpty or String.length.
3247static bool genInlinedStringIsEmptyOrLength(CompilationUnit *cUnit, MIR *mir,
3248 bool isEmpty)
Bill Buzbee1f748632010-03-02 16:14:41 -08003249{
Elliott Hughesee34f592010-04-05 18:13:52 -07003250 // dst = src.length();
Bill Buzbee1f748632010-03-02 16:14:41 -08003251 RegLocation rlObj = dvmCompilerGetSrc(cUnit, mir, 0);
3252 RegLocation rlDest = inlinedTarget(cUnit, mir, false);
3253 rlObj = loadValue(cUnit, rlObj, kCoreReg);
3254 RegLocation rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
3255 genNullCheck(cUnit, rlObj.sRegLow, rlObj.lowReg, mir->offset, NULL);
3256 loadWordDisp(cUnit, rlObj.lowReg, gDvm.offJavaLangString_count,
3257 rlResult.lowReg);
Elliott Hughesee34f592010-04-05 18:13:52 -07003258 if (isEmpty) {
3259 // dst = (dst == 0);
3260 int tReg = dvmCompilerAllocTemp(cUnit);
3261 opRegReg(cUnit, kOpNeg, tReg, rlResult.lowReg);
3262 opRegRegReg(cUnit, kOpAdc, rlResult.lowReg, rlResult.lowReg, tReg);
3263 }
Bill Buzbee1f748632010-03-02 16:14:41 -08003264 storeValue(cUnit, rlDest, rlResult);
3265 return false;
3266}
3267
Elliott Hughesee34f592010-04-05 18:13:52 -07003268static bool genInlinedStringLength(CompilationUnit *cUnit, MIR *mir)
3269{
3270 return genInlinedStringIsEmptyOrLength(cUnit, mir, false);
3271}
3272
3273static bool genInlinedStringIsEmpty(CompilationUnit *cUnit, MIR *mir)
3274{
3275 return genInlinedStringIsEmptyOrLength(cUnit, mir, true);
3276}
3277
Bill Buzbee1f748632010-03-02 16:14:41 -08003278static bool genInlinedStringCharAt(CompilationUnit *cUnit, MIR *mir)
3279{
3280 int contents = offsetof(ArrayObject, contents);
3281 RegLocation rlObj = dvmCompilerGetSrc(cUnit, mir, 0);
3282 RegLocation rlIdx = dvmCompilerGetSrc(cUnit, mir, 1);
3283 RegLocation rlDest = inlinedTarget(cUnit, mir, false);
3284 RegLocation rlResult;
3285 rlObj = loadValue(cUnit, rlObj, kCoreReg);
3286 rlIdx = loadValue(cUnit, rlIdx, kCoreReg);
3287 int regMax = dvmCompilerAllocTemp(cUnit);
3288 int regOff = dvmCompilerAllocTemp(cUnit);
3289 int regPtr = dvmCompilerAllocTemp(cUnit);
3290 ArmLIR *pcrLabel = genNullCheck(cUnit, rlObj.sRegLow, rlObj.lowReg,
3291 mir->offset, NULL);
3292 loadWordDisp(cUnit, rlObj.lowReg, gDvm.offJavaLangString_count, regMax);
3293 loadWordDisp(cUnit, rlObj.lowReg, gDvm.offJavaLangString_offset, regOff);
3294 loadWordDisp(cUnit, rlObj.lowReg, gDvm.offJavaLangString_value, regPtr);
3295 genBoundsCheck(cUnit, rlIdx.lowReg, regMax, mir->offset, pcrLabel);
3296 dvmCompilerFreeTemp(cUnit, regMax);
3297 opRegImm(cUnit, kOpAdd, regPtr, contents);
3298 opRegReg(cUnit, kOpAdd, regOff, rlIdx.lowReg);
3299 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
3300 loadBaseIndexed(cUnit, regPtr, regOff, rlResult.lowReg, 1, kUnsignedHalf);
3301 storeValue(cUnit, rlDest, rlResult);
3302 return false;
3303}
3304
3305static bool genInlinedAbsInt(CompilationUnit *cUnit, MIR *mir)
3306{
3307 RegLocation rlSrc = dvmCompilerGetSrc(cUnit, mir, 0);
3308 rlSrc = loadValue(cUnit, rlSrc, kCoreReg);
Elliott Hughese22bd842010-08-20 18:47:36 -07003309 RegLocation rlDest = inlinedTarget(cUnit, mir, false);
Bill Buzbee1f748632010-03-02 16:14:41 -08003310 RegLocation rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
3311 int signReg = dvmCompilerAllocTemp(cUnit);
3312 /*
3313 * abs(x) = y<=x>>31, (x+y)^y.
3314 * Thumb2's IT block also yields 3 instructions, but imposes
3315 * scheduling constraints.
3316 */
3317 opRegRegImm(cUnit, kOpAsr, signReg, rlSrc.lowReg, 31);
3318 opRegRegReg(cUnit, kOpAdd, rlResult.lowReg, rlSrc.lowReg, signReg);
3319 opRegReg(cUnit, kOpXor, rlResult.lowReg, signReg);
3320 storeValue(cUnit, rlDest, rlResult);
3321 return false;
3322}
3323
3324static bool genInlinedAbsLong(CompilationUnit *cUnit, MIR *mir)
3325{
3326 RegLocation rlSrc = dvmCompilerGetSrcWide(cUnit, mir, 0, 1);
3327 RegLocation rlDest = inlinedTargetWide(cUnit, mir, false);
3328 rlSrc = loadValueWide(cUnit, rlSrc, kCoreReg);
3329 RegLocation rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
3330 int signReg = dvmCompilerAllocTemp(cUnit);
3331 /*
3332 * abs(x) = y<=x>>31, (x+y)^y.
3333 * Thumb2 IT block allows slightly shorter sequence,
3334 * but introduces a scheduling barrier. Stick with this
3335 * mechanism for now.
3336 */
3337 opRegRegImm(cUnit, kOpAsr, signReg, rlSrc.highReg, 31);
3338 opRegRegReg(cUnit, kOpAdd, rlResult.lowReg, rlSrc.lowReg, signReg);
3339 opRegRegReg(cUnit, kOpAdc, rlResult.highReg, rlSrc.highReg, signReg);
3340 opRegReg(cUnit, kOpXor, rlResult.lowReg, signReg);
3341 opRegReg(cUnit, kOpXor, rlResult.highReg, signReg);
3342 storeValueWide(cUnit, rlDest, rlResult);
3343 return false;
3344}
Bill Buzbeefd023aa2009-11-02 09:23:49 -08003345
Elliott Hughese22bd842010-08-20 18:47:36 -07003346static bool genInlinedIntFloatConversion(CompilationUnit *cUnit, MIR *mir)
3347{
3348 // Just move from source to destination...
3349 RegLocation rlSrc = dvmCompilerGetSrc(cUnit, mir, 0);
3350 RegLocation rlDest = inlinedTarget(cUnit, mir, false);
3351 storeValue(cUnit, rlDest, rlSrc);
3352 return false;
3353}
3354
3355static bool genInlinedLongDoubleConversion(CompilationUnit *cUnit, MIR *mir)
3356{
3357 // Just move from source to destination...
3358 RegLocation rlSrc = dvmCompilerGetSrcWide(cUnit, mir, 0, 1);
3359 RegLocation rlDest = inlinedTargetWide(cUnit, mir, false);
3360 storeValueWide(cUnit, rlDest, rlSrc);
3361 return false;
3362}
3363
Bill Buzbeefd023aa2009-11-02 09:23:49 -08003364/*
Bill Buzbeece46c942009-11-20 15:41:34 -08003365 * NOTE: Handles both range and non-range versions (arguments
3366 * have already been normalized by this point).
Ben Chengba4fc8b2009-06-01 13:00:29 -07003367 */
Bill Buzbeece46c942009-11-20 15:41:34 -08003368static bool handleExecuteInline(CompilationUnit *cUnit, MIR *mir)
Ben Chengba4fc8b2009-06-01 13:00:29 -07003369{
3370 DecodedInstruction *dInsn = &mir->dalvikInsn;
Dan Bornstein9a1f8162010-12-01 17:02:26 -08003371 switch( mir->dalvikInsn.opcode) {
Bill Buzbeece46c942009-11-20 15:41:34 -08003372 case OP_EXECUTE_INLINE_RANGE:
Ben Chengba4fc8b2009-06-01 13:00:29 -07003373 case OP_EXECUTE_INLINE: {
3374 unsigned int i;
3375 const InlineOperation* inLineTable = dvmGetInlineOpsTable();
Bill Buzbee50a6bf22009-07-08 13:08:04 -07003376 int offset = offsetof(InterpState, retval);
Ben Chengba4fc8b2009-06-01 13:00:29 -07003377 int operation = dInsn->vB;
Bill Buzbee50a6bf22009-07-08 13:08:04 -07003378 switch (operation) {
3379 case INLINE_EMPTYINLINEMETHOD:
3380 return false; /* Nop */
3381 case INLINE_STRING_LENGTH:
3382 return genInlinedStringLength(cUnit, mir);
Elliott Hughesee34f592010-04-05 18:13:52 -07003383 case INLINE_STRING_IS_EMPTY:
3384 return genInlinedStringIsEmpty(cUnit, mir);
Bill Buzbee50a6bf22009-07-08 13:08:04 -07003385 case INLINE_MATH_ABS_INT:
3386 return genInlinedAbsInt(cUnit, mir);
3387 case INLINE_MATH_ABS_LONG:
3388 return genInlinedAbsLong(cUnit, mir);
3389 case INLINE_MATH_MIN_INT:
3390 return genInlinedMinMaxInt(cUnit, mir, true);
3391 case INLINE_MATH_MAX_INT:
3392 return genInlinedMinMaxInt(cUnit, mir, false);
3393 case INLINE_STRING_CHARAT:
3394 return genInlinedStringCharAt(cUnit, mir);
3395 case INLINE_MATH_SQRT:
3396 if (genInlineSqrt(cUnit, mir))
Bill Buzbee9727c3d2009-08-01 11:32:36 -07003397 return false;
Bill Buzbee50a6bf22009-07-08 13:08:04 -07003398 else
3399 break; /* Handle with C routine */
Bill Buzbee50a6bf22009-07-08 13:08:04 -07003400 case INLINE_MATH_ABS_FLOAT:
Bill Buzbee1465db52009-09-23 17:17:35 -07003401 if (genInlinedAbsFloat(cUnit, mir))
3402 return false;
3403 else
3404 break;
Bill Buzbee50a6bf22009-07-08 13:08:04 -07003405 case INLINE_MATH_ABS_DOUBLE:
Bill Buzbee1465db52009-09-23 17:17:35 -07003406 if (genInlinedAbsDouble(cUnit, mir))
3407 return false;
3408 else
3409 break;
Bill Buzbee50a6bf22009-07-08 13:08:04 -07003410 case INLINE_STRING_COMPARETO:
Bill Buzbeefd023aa2009-11-02 09:23:49 -08003411 if (genInlinedCompareTo(cUnit, mir))
3412 return false;
3413 else
3414 break;
Elliott Hughes2bdbcb62010-04-12 14:29:37 -07003415 case INLINE_STRING_FASTINDEXOF_II:
3416 if (genInlinedFastIndexOf(cUnit, mir))
Bill Buzbeefd023aa2009-11-02 09:23:49 -08003417 return false;
3418 else
3419 break;
Elliott Hughese22bd842010-08-20 18:47:36 -07003420 case INLINE_FLOAT_TO_RAW_INT_BITS:
3421 case INLINE_INT_BITS_TO_FLOAT:
3422 return genInlinedIntFloatConversion(cUnit, mir);
3423 case INLINE_DOUBLE_TO_RAW_LONG_BITS:
3424 case INLINE_LONG_BITS_TO_DOUBLE:
3425 return genInlinedLongDoubleConversion(cUnit, mir);
Bill Buzbeefd023aa2009-11-02 09:23:49 -08003426 case INLINE_STRING_EQUALS:
3427 case INLINE_MATH_COS:
3428 case INLINE_MATH_SIN:
Elliott Hughese22bd842010-08-20 18:47:36 -07003429 case INLINE_FLOAT_TO_INT_BITS:
3430 case INLINE_DOUBLE_TO_LONG_BITS:
Bill Buzbeefd023aa2009-11-02 09:23:49 -08003431 break; /* Handle with C routine */
Bill Buzbee50a6bf22009-07-08 13:08:04 -07003432 default:
Bill Buzbeefc519dc2010-03-06 23:30:57 -08003433 dvmCompilerAbort(cUnit);
Ben Chengba4fc8b2009-06-01 13:00:29 -07003434 }
Bill Buzbeec6f10662010-02-09 11:16:15 -08003435 dvmCompilerFlushAllRegs(cUnit); /* Everything to home location */
Elliott Hughes6a555132010-02-25 15:41:42 -08003436 dvmCompilerClobberCallRegs(cUnit);
Bill Buzbeec6f10662010-02-09 11:16:15 -08003437 dvmCompilerClobber(cUnit, r4PC);
3438 dvmCompilerClobber(cUnit, r7);
Bill Buzbee1465db52009-09-23 17:17:35 -07003439 opRegRegImm(cUnit, kOpAdd, r4PC, rGLUE, offset);
3440 opImm(cUnit, kOpPush, (1<<r4PC) | (1<<r7));
Ben Chengbd1326d2010-04-02 15:04:53 -07003441 LOAD_FUNC_ADDR(cUnit, r4PC, (int)inLineTable[operation].func);
Bill Buzbee1465db52009-09-23 17:17:35 -07003442 genExportPC(cUnit, mir);
Ben Chengba4fc8b2009-06-01 13:00:29 -07003443 for (i=0; i < dInsn->vA; i++) {
Bill Buzbeec6f10662010-02-09 11:16:15 -08003444 loadValueDirect(cUnit, dvmCompilerGetSrc(cUnit, mir, i), i);
Ben Chengba4fc8b2009-06-01 13:00:29 -07003445 }
Bill Buzbee1465db52009-09-23 17:17:35 -07003446 opReg(cUnit, kOpBlx, r4PC);
3447 opRegImm(cUnit, kOpAdd, r13, 8);
buzbee8f8109a2010-08-31 10:16:35 -07003448 /* NULL? */
3449 ArmLIR *branchOver = genCmpImmBranch(cUnit, kArmCondNe, r0, 0);
Bill Buzbeece46c942009-11-20 15:41:34 -08003450 loadConstant(cUnit, r0,
3451 (int) (cUnit->method->insns + mir->offset));
3452 genDispatchToHandler(cUnit, TEMPLATE_THROW_EXCEPTION_COMMON);
3453 ArmLIR *target = newLIR0(cUnit, kArmPseudoTargetLabel);
3454 target->defMask = ENCODE_ALL;
3455 branchOver->generic.target = (LIR *) target;
Ben Chengba4fc8b2009-06-01 13:00:29 -07003456 break;
3457 }
3458 default:
3459 return true;
3460 }
3461 return false;
3462}
3463
3464static bool handleFmt51l(CompilationUnit *cUnit, MIR *mir)
3465{
Bill Buzbee1465db52009-09-23 17:17:35 -07003466 //TUNING: We're using core regs here - not optimal when target is a double
Bill Buzbeec6f10662010-02-09 11:16:15 -08003467 RegLocation rlDest = dvmCompilerGetDestWide(cUnit, mir, 0, 1);
3468 RegLocation rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Ben Chengbd1326d2010-04-02 15:04:53 -07003469 loadConstantNoClobber(cUnit, rlResult.lowReg,
3470 mir->dalvikInsn.vB_wide & 0xFFFFFFFFUL);
3471 loadConstantNoClobber(cUnit, rlResult.highReg,
3472 (mir->dalvikInsn.vB_wide>>32) & 0xFFFFFFFFUL);
Bill Buzbee1465db52009-09-23 17:17:35 -07003473 storeValueWide(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07003474 return false;
3475}
3476
Ben Chengba4fc8b2009-06-01 13:00:29 -07003477/*
3478 * The following are special processing routines that handle transfer of
3479 * controls between compiled code and the interpreter. Certain VM states like
3480 * Dalvik PC and special-purpose registers are reconstructed here.
3481 */
3482
Bill Buzbeebd047242010-05-13 13:02:53 -07003483/*
3484 * Insert a
3485 * b .+4
3486 * nop
3487 * pair at the beginning of a chaining cell. This serves as the
3488 * switch branch that selects between reverting to the interpreter or
3489 * not. Once the cell is chained to a translation, the cell will
3490 * contain a 32-bit branch. Subsequent chain/unchain operations will
3491 * then only alter that first 16-bits - the "b .+4" for unchaining,
3492 * and the restoration of the first half of the 32-bit branch for
3493 * rechaining.
3494 */
3495static void insertChainingSwitch(CompilationUnit *cUnit)
3496{
3497 ArmLIR *branch = newLIR0(cUnit, kThumbBUncond);
3498 newLIR2(cUnit, kThumbOrr, r0, r0);
3499 ArmLIR *target = newLIR0(cUnit, kArmPseudoTargetLabel);
3500 target->defMask = ENCODE_ALL;
3501 branch->generic.target = (LIR *) target;
3502}
3503
Ben Cheng1efc9c52009-06-08 18:25:27 -07003504/* Chaining cell for code that may need warmup. */
3505static void handleNormalChainingCell(CompilationUnit *cUnit,
3506 unsigned int offset)
Ben Chengba4fc8b2009-06-01 13:00:29 -07003507{
Ben Cheng11d8f142010-03-24 15:24:19 -07003508 /*
3509 * Use raw instruction constructors to guarantee that the generated
3510 * instructions fit the predefined cell size.
3511 */
Bill Buzbeebd047242010-05-13 13:02:53 -07003512 insertChainingSwitch(cUnit);
Ben Cheng11d8f142010-03-24 15:24:19 -07003513 newLIR3(cUnit, kThumbLdrRRI5, r0, rGLUE,
3514 offsetof(InterpState,
3515 jitToInterpEntries.dvmJitToInterpNormal) >> 2);
3516 newLIR1(cUnit, kThumbBlxR, r0);
Ben Chengba4fc8b2009-06-01 13:00:29 -07003517 addWordData(cUnit, (int) (cUnit->method->insns + offset), true);
3518}
3519
3520/*
Ben Cheng1efc9c52009-06-08 18:25:27 -07003521 * Chaining cell for instructions that immediately following already translated
3522 * code.
Ben Chengba4fc8b2009-06-01 13:00:29 -07003523 */
Ben Cheng1efc9c52009-06-08 18:25:27 -07003524static void handleHotChainingCell(CompilationUnit *cUnit,
3525 unsigned int offset)
Ben Chengba4fc8b2009-06-01 13:00:29 -07003526{
Ben Cheng11d8f142010-03-24 15:24:19 -07003527 /*
3528 * Use raw instruction constructors to guarantee that the generated
3529 * instructions fit the predefined cell size.
3530 */
Bill Buzbeebd047242010-05-13 13:02:53 -07003531 insertChainingSwitch(cUnit);
Ben Cheng11d8f142010-03-24 15:24:19 -07003532 newLIR3(cUnit, kThumbLdrRRI5, r0, rGLUE,
3533 offsetof(InterpState,
3534 jitToInterpEntries.dvmJitToInterpTraceSelect) >> 2);
3535 newLIR1(cUnit, kThumbBlxR, r0);
Ben Chengba4fc8b2009-06-01 13:00:29 -07003536 addWordData(cUnit, (int) (cUnit->method->insns + offset), true);
3537}
3538
Bill Buzbee9c4b7c82009-09-10 10:10:38 -07003539#if defined(WITH_SELF_VERIFICATION) || defined(WITH_JIT_TUNING)
Jeff Hao97319a82009-08-12 16:57:15 -07003540/* Chaining cell for branches that branch back into the same basic block */
3541static void handleBackwardBranchChainingCell(CompilationUnit *cUnit,
3542 unsigned int offset)
3543{
Ben Cheng11d8f142010-03-24 15:24:19 -07003544 /*
3545 * Use raw instruction constructors to guarantee that the generated
3546 * instructions fit the predefined cell size.
3547 */
Bill Buzbeebd047242010-05-13 13:02:53 -07003548 insertChainingSwitch(cUnit);
Bill Buzbee9c4b7c82009-09-10 10:10:38 -07003549#if defined(WITH_SELF_VERIFICATION)
Bill Buzbee1465db52009-09-23 17:17:35 -07003550 newLIR3(cUnit, kThumbLdrRRI5, r0, rGLUE,
Ben Cheng40094c12010-02-24 20:58:44 -08003551 offsetof(InterpState,
3552 jitToInterpEntries.dvmJitToInterpBackwardBranch) >> 2);
Bill Buzbee9c4b7c82009-09-10 10:10:38 -07003553#else
Bill Buzbee1465db52009-09-23 17:17:35 -07003554 newLIR3(cUnit, kThumbLdrRRI5, r0, rGLUE,
Bill Buzbee9c4b7c82009-09-10 10:10:38 -07003555 offsetof(InterpState, jitToInterpEntries.dvmJitToInterpNormal) >> 2);
3556#endif
Bill Buzbee1465db52009-09-23 17:17:35 -07003557 newLIR1(cUnit, kThumbBlxR, r0);
Jeff Hao97319a82009-08-12 16:57:15 -07003558 addWordData(cUnit, (int) (cUnit->method->insns + offset), true);
3559}
3560
3561#endif
Ben Chengba4fc8b2009-06-01 13:00:29 -07003562/* Chaining cell for monomorphic method invocations. */
Ben Cheng38329f52009-07-07 14:19:20 -07003563static void handleInvokeSingletonChainingCell(CompilationUnit *cUnit,
3564 const Method *callee)
Ben Chengba4fc8b2009-06-01 13:00:29 -07003565{
Ben Cheng11d8f142010-03-24 15:24:19 -07003566 /*
3567 * Use raw instruction constructors to guarantee that the generated
3568 * instructions fit the predefined cell size.
3569 */
Bill Buzbeebd047242010-05-13 13:02:53 -07003570 insertChainingSwitch(cUnit);
Ben Cheng11d8f142010-03-24 15:24:19 -07003571 newLIR3(cUnit, kThumbLdrRRI5, r0, rGLUE,
3572 offsetof(InterpState,
3573 jitToInterpEntries.dvmJitToInterpTraceSelect) >> 2);
3574 newLIR1(cUnit, kThumbBlxR, r0);
Ben Chengba4fc8b2009-06-01 13:00:29 -07003575 addWordData(cUnit, (int) (callee->insns), true);
3576}
3577
Ben Cheng38329f52009-07-07 14:19:20 -07003578/* Chaining cell for monomorphic method invocations. */
3579static void handleInvokePredictedChainingCell(CompilationUnit *cUnit)
3580{
3581
3582 /* Should not be executed in the initial state */
3583 addWordData(cUnit, PREDICTED_CHAIN_BX_PAIR_INIT, true);
3584 /* To be filled: class */
3585 addWordData(cUnit, PREDICTED_CHAIN_CLAZZ_INIT, true);
3586 /* To be filled: method */
3587 addWordData(cUnit, PREDICTED_CHAIN_METHOD_INIT, true);
3588 /*
3589 * Rechain count. The initial value of 0 here will trigger chaining upon
3590 * the first invocation of this callsite.
3591 */
3592 addWordData(cUnit, PREDICTED_CHAIN_COUNTER_INIT, true);
3593}
3594
Ben Chengba4fc8b2009-06-01 13:00:29 -07003595/* Load the Dalvik PC into r0 and jump to the specified target */
3596static void handlePCReconstruction(CompilationUnit *cUnit,
Bill Buzbee89efc3d2009-07-28 11:22:22 -07003597 ArmLIR *targetLabel)
Ben Chengba4fc8b2009-06-01 13:00:29 -07003598{
Bill Buzbee89efc3d2009-07-28 11:22:22 -07003599 ArmLIR **pcrLabel =
3600 (ArmLIR **) cUnit->pcReconstructionList.elemList;
Ben Chengba4fc8b2009-06-01 13:00:29 -07003601 int numElems = cUnit->pcReconstructionList.numUsed;
3602 int i;
3603 for (i = 0; i < numElems; i++) {
3604 dvmCompilerAppendLIR(cUnit, (LIR *) pcrLabel[i]);
3605 /* r0 = dalvik PC */
3606 loadConstant(cUnit, r0, pcrLabel[i]->operands[0]);
3607 genUnconditionalBranch(cUnit, targetLabel);
3608 }
3609}
3610
Bill Buzbee1465db52009-09-23 17:17:35 -07003611static char *extendedMIROpNames[kMirOpLast - kMirOpFirst] = {
3612 "kMirOpPhi",
3613 "kMirOpNullNRangeUpCheck",
3614 "kMirOpNullNRangeDownCheck",
3615 "kMirOpLowerBound",
3616 "kMirOpPunt",
Ben Cheng7a2697d2010-06-07 13:44:23 -07003617 "kMirOpCheckInlinePrediction",
Ben Cheng4238ec22009-08-24 16:32:22 -07003618};
3619
3620/*
3621 * vA = arrayReg;
3622 * vB = idxReg;
3623 * vC = endConditionReg;
3624 * arg[0] = maxC
3625 * arg[1] = minC
3626 * arg[2] = loopBranchConditionCode
3627 */
3628static void genHoistedChecksForCountUpLoop(CompilationUnit *cUnit, MIR *mir)
3629{
Bill Buzbee1465db52009-09-23 17:17:35 -07003630 /*
3631 * NOTE: these synthesized blocks don't have ssa names assigned
3632 * for Dalvik registers. However, because they dominate the following
3633 * blocks we can simply use the Dalvik name w/ subscript 0 as the
3634 * ssa name.
3635 */
Ben Cheng4238ec22009-08-24 16:32:22 -07003636 DecodedInstruction *dInsn = &mir->dalvikInsn;
3637 const int lenOffset = offsetof(ArrayObject, length);
Ben Cheng4238ec22009-08-24 16:32:22 -07003638 const int maxC = dInsn->arg[0];
Bill Buzbee1465db52009-09-23 17:17:35 -07003639 int regLength;
3640 RegLocation rlArray = cUnit->regLocation[mir->dalvikInsn.vA];
3641 RegLocation rlIdxEnd = cUnit->regLocation[mir->dalvikInsn.vC];
Ben Cheng4238ec22009-08-24 16:32:22 -07003642
3643 /* regArray <- arrayRef */
Bill Buzbee1465db52009-09-23 17:17:35 -07003644 rlArray = loadValue(cUnit, rlArray, kCoreReg);
3645 rlIdxEnd = loadValue(cUnit, rlIdxEnd, kCoreReg);
3646 genRegImmCheck(cUnit, kArmCondEq, rlArray.lowReg, 0, 0,
Ben Cheng4238ec22009-08-24 16:32:22 -07003647 (ArmLIR *) cUnit->loopAnalysis->branchToPCR);
3648
3649 /* regLength <- len(arrayRef) */
Bill Buzbeec6f10662010-02-09 11:16:15 -08003650 regLength = dvmCompilerAllocTemp(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -07003651 loadWordDisp(cUnit, rlArray.lowReg, lenOffset, regLength);
Ben Cheng4238ec22009-08-24 16:32:22 -07003652
3653 int delta = maxC;
3654 /*
3655 * If the loop end condition is ">=" instead of ">", then the largest value
3656 * of the index is "endCondition - 1".
3657 */
3658 if (dInsn->arg[2] == OP_IF_GE) {
3659 delta--;
3660 }
3661
3662 if (delta) {
Bill Buzbeec6f10662010-02-09 11:16:15 -08003663 int tReg = dvmCompilerAllocTemp(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -07003664 opRegRegImm(cUnit, kOpAdd, tReg, rlIdxEnd.lowReg, delta);
3665 rlIdxEnd.lowReg = tReg;
Bill Buzbeec6f10662010-02-09 11:16:15 -08003666 dvmCompilerFreeTemp(cUnit, tReg);
Ben Cheng4238ec22009-08-24 16:32:22 -07003667 }
3668 /* Punt if "regIdxEnd < len(Array)" is false */
Bill Buzbee1465db52009-09-23 17:17:35 -07003669 genRegRegCheck(cUnit, kArmCondGe, rlIdxEnd.lowReg, regLength, 0,
Ben Cheng0fd31e42009-09-03 14:40:16 -07003670 (ArmLIR *) cUnit->loopAnalysis->branchToPCR);
Ben Cheng4238ec22009-08-24 16:32:22 -07003671}
3672
3673/*
3674 * vA = arrayReg;
3675 * vB = idxReg;
3676 * vC = endConditionReg;
3677 * arg[0] = maxC
3678 * arg[1] = minC
3679 * arg[2] = loopBranchConditionCode
3680 */
3681static void genHoistedChecksForCountDownLoop(CompilationUnit *cUnit, MIR *mir)
3682{
3683 DecodedInstruction *dInsn = &mir->dalvikInsn;
3684 const int lenOffset = offsetof(ArrayObject, length);
Bill Buzbeec6f10662010-02-09 11:16:15 -08003685 const int regLength = dvmCompilerAllocTemp(cUnit);
Ben Cheng4238ec22009-08-24 16:32:22 -07003686 const int maxC = dInsn->arg[0];
Bill Buzbee1465db52009-09-23 17:17:35 -07003687 RegLocation rlArray = cUnit->regLocation[mir->dalvikInsn.vA];
3688 RegLocation rlIdxInit = cUnit->regLocation[mir->dalvikInsn.vB];
Ben Cheng4238ec22009-08-24 16:32:22 -07003689
3690 /* regArray <- arrayRef */
Bill Buzbee1465db52009-09-23 17:17:35 -07003691 rlArray = loadValue(cUnit, rlArray, kCoreReg);
3692 rlIdxInit = loadValue(cUnit, rlIdxInit, kCoreReg);
3693 genRegImmCheck(cUnit, kArmCondEq, rlArray.lowReg, 0, 0,
Ben Cheng4238ec22009-08-24 16:32:22 -07003694 (ArmLIR *) cUnit->loopAnalysis->branchToPCR);
3695
3696 /* regLength <- len(arrayRef) */
Bill Buzbee1465db52009-09-23 17:17:35 -07003697 loadWordDisp(cUnit, rlArray.lowReg, lenOffset, regLength);
Ben Cheng4238ec22009-08-24 16:32:22 -07003698
3699 if (maxC) {
Bill Buzbeec6f10662010-02-09 11:16:15 -08003700 int tReg = dvmCompilerAllocTemp(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -07003701 opRegRegImm(cUnit, kOpAdd, tReg, rlIdxInit.lowReg, maxC);
3702 rlIdxInit.lowReg = tReg;
Bill Buzbeec6f10662010-02-09 11:16:15 -08003703 dvmCompilerFreeTemp(cUnit, tReg);
Ben Cheng4238ec22009-08-24 16:32:22 -07003704 }
3705
3706 /* Punt if "regIdxInit < len(Array)" is false */
Bill Buzbee1465db52009-09-23 17:17:35 -07003707 genRegRegCheck(cUnit, kArmCondGe, rlIdxInit.lowReg, regLength, 0,
Ben Cheng0fd31e42009-09-03 14:40:16 -07003708 (ArmLIR *) cUnit->loopAnalysis->branchToPCR);
Ben Cheng4238ec22009-08-24 16:32:22 -07003709}
3710
3711/*
3712 * vA = idxReg;
3713 * vB = minC;
3714 */
3715static void genHoistedLowerBoundCheck(CompilationUnit *cUnit, MIR *mir)
3716{
3717 DecodedInstruction *dInsn = &mir->dalvikInsn;
Ben Cheng4238ec22009-08-24 16:32:22 -07003718 const int minC = dInsn->vB;
Bill Buzbee1465db52009-09-23 17:17:35 -07003719 RegLocation rlIdx = cUnit->regLocation[mir->dalvikInsn.vA];
Ben Cheng4238ec22009-08-24 16:32:22 -07003720
3721 /* regIdx <- initial index value */
Bill Buzbee1465db52009-09-23 17:17:35 -07003722 rlIdx = loadValue(cUnit, rlIdx, kCoreReg);
Ben Cheng4238ec22009-08-24 16:32:22 -07003723
3724 /* Punt if "regIdxInit + minC >= 0" is false */
Bill Buzbee1465db52009-09-23 17:17:35 -07003725 genRegImmCheck(cUnit, kArmCondLt, rlIdx.lowReg, -minC, 0,
Ben Cheng4238ec22009-08-24 16:32:22 -07003726 (ArmLIR *) cUnit->loopAnalysis->branchToPCR);
3727}
3728
Ben Cheng7a2697d2010-06-07 13:44:23 -07003729/*
3730 * vC = this
3731 *
3732 * A predicted inlining target looks like the following, where instructions
3733 * between 0x4858de66 and 0x4858de72 are checking if the predicted class
3734 * matches "this", and the verificaion code is generated by this routine.
3735 *
3736 * (C) means the instruction is inlined from the callee, and (PI) means the
3737 * instruction is the predicted inlined invoke, whose corresponding
3738 * instructions are still generated to handle the mispredicted case.
3739 *
3740 * D/dalvikvm( 86): -------- kMirOpCheckInlinePrediction
3741 * D/dalvikvm( 86): 0x4858de66 (0002): ldr r0, [r5, #68]
3742 * D/dalvikvm( 86): 0x4858de68 (0004): ldr r1, [pc, #140]
3743 * D/dalvikvm( 86): 0x4858de6a (0006): cmp r0, #0
3744 * D/dalvikvm( 86): 0x4858de6c (0008): beq 0x4858deb2
3745 * D/dalvikvm( 86): 0x4858de6e (000a): ldr r2, [r0, #0]
3746 * D/dalvikvm( 86): 0x4858de70 (000c): cmp r1, r2
3747 * D/dalvikvm( 86): 0x4858de72 (000e): bne 0x4858de7a
3748 * D/dalvikvm( 86): -------- dalvik offset: 0x004c @ +iget-object-quick (C)
3749 * v4, v17, (#8)
3750 * D/dalvikvm( 86): 0x4858de74 (0010): ldr r3, [r0, #8]
3751 * D/dalvikvm( 86): 0x4858de76 (0012): str r3, [r5, #16]
3752 * D/dalvikvm( 86): -------- dalvik offset: 0x004c @
3753 * +invoke-virtual-quick/range (PI) v17..v17
3754 * D/dalvikvm( 86): 0x4858de78 (0014): b 0x4858debc
3755 * D/dalvikvm( 86): 0x4858de7a (0016): add r4,r5,#68
3756 * D/dalvikvm( 86): -------- BARRIER
3757 * D/dalvikvm( 86): 0x4858de7e (001a): ldmia r4, <r0>
3758 * D/dalvikvm( 86): -------- BARRIER
3759 * D/dalvikvm( 86): 0x4858de80 (001c): sub r7,r5,#24
3760 * D/dalvikvm( 86): 0x4858de84 (0020): cmp r0, #0
3761 * D/dalvikvm( 86): 0x4858de86 (0022): beq 0x4858deb6
3762 * D/dalvikvm( 86): -------- BARRIER
3763 * D/dalvikvm( 86): 0x4858de88 (0024): stmia r7, <r0>
3764 * D/dalvikvm( 86): -------- BARRIER
3765 * D/dalvikvm( 86): 0x4858de8a (0026): ldr r4, [pc, #104]
3766 * D/dalvikvm( 86): 0x4858de8c (0028): add r1, pc, #28
3767 * D/dalvikvm( 86): 0x4858de8e (002a): add r2, pc, #56
3768 * D/dalvikvm( 86): 0x4858de90 (002c): blx_1 0x48589198
3769 * D/dalvikvm( 86): 0x4858de92 (002e): blx_2 see above
3770 * D/dalvikvm( 86): 0x4858de94 (0030): b 0x4858dec8
3771 * D/dalvikvm( 86): 0x4858de96 (0032): b 0x4858deb6
3772 * D/dalvikvm( 86): 0x4858de98 (0034): ldr r0, [r7, #72]
3773 * D/dalvikvm( 86): 0x4858de9a (0036): cmp r1, #0
3774 * D/dalvikvm( 86): 0x4858de9c (0038): bgt 0x4858dea4
3775 * D/dalvikvm( 86): 0x4858de9e (003a): ldr r7, [r6, #116]
3776 * D/dalvikvm( 86): 0x4858dea0 (003c): movs r1, r6
3777 * D/dalvikvm( 86): 0x4858dea2 (003e): blx r7
3778 * D/dalvikvm( 86): 0x4858dea4 (0040): add r1, pc, #4
3779 * D/dalvikvm( 86): 0x4858dea6 (0042): blx_1 0x485890a0
3780 * D/dalvikvm( 86): 0x4858dea8 (0044): blx_2 see above
3781 * D/dalvikvm( 86): 0x4858deaa (0046): b 0x4858deb6
3782 * D/dalvikvm( 86): 0x4858deac (0048): .align4
3783 * D/dalvikvm( 86): L0x004f:
3784 * D/dalvikvm( 86): -------- dalvik offset: 0x004f @ move-result-object (PI)
3785 * v4, (#0), (#0)
3786 * D/dalvikvm( 86): 0x4858deac (0048): ldr r4, [r6, #8]
3787 * D/dalvikvm( 86): 0x4858deae (004a): str r4, [r5, #16]
3788 * D/dalvikvm( 86): 0x4858deb0 (004c): b 0x4858debc
3789 * D/dalvikvm( 86): -------- reconstruct dalvik PC : 0x42beefcc @ +0x004c
3790 * D/dalvikvm( 86): 0x4858deb2 (004e): ldr r0, [pc, #64]
3791 * D/dalvikvm( 86): 0x4858deb4 (0050): b 0x4858deb8
3792 * D/dalvikvm( 86): -------- reconstruct dalvik PC : 0x42beefcc @ +0x004c
3793 * D/dalvikvm( 86): 0x4858deb6 (0052): ldr r0, [pc, #60]
3794 * D/dalvikvm( 86): Exception_Handling:
3795 * D/dalvikvm( 86): 0x4858deb8 (0054): ldr r1, [r6, #100]
3796 * D/dalvikvm( 86): 0x4858deba (0056): blx r1
3797 * D/dalvikvm( 86): 0x4858debc (0058): .align4
3798 * D/dalvikvm( 86): -------- chaining cell (hot): 0x0050
3799 * D/dalvikvm( 86): 0x4858debc (0058): b 0x4858dec0
3800 * D/dalvikvm( 86): 0x4858debe (005a): orrs r0, r0
3801 * D/dalvikvm( 86): 0x4858dec0 (005c): ldr r0, [r6, #112]
3802 * D/dalvikvm( 86): 0x4858dec2 (005e): blx r0
3803 * D/dalvikvm( 86): 0x4858dec4 (0060): data 0xefd4(61396)
3804 * D/dalvikvm( 86): 0x4858dec6 (0062): data 0x42be(17086)
3805 * D/dalvikvm( 86): 0x4858dec8 (0064): .align4
3806 * D/dalvikvm( 86): -------- chaining cell (predicted)
3807 * D/dalvikvm( 86): 0x4858dec8 (0064): data 0xe7fe(59390)
3808 * D/dalvikvm( 86): 0x4858deca (0066): data 0x0000(0)
3809 * D/dalvikvm( 86): 0x4858decc (0068): data 0x0000(0)
3810 * D/dalvikvm( 86): 0x4858dece (006a): data 0x0000(0)
3811 * :
3812 */
3813static void genValidationForPredictedInline(CompilationUnit *cUnit, MIR *mir)
3814{
3815 CallsiteInfo *callsiteInfo = mir->meta.callsiteInfo;
3816 RegLocation rlThis = cUnit->regLocation[mir->dalvikInsn.vC];
3817
3818 rlThis = loadValue(cUnit, rlThis, kCoreReg);
3819 int regPredictedClass = dvmCompilerAllocTemp(cUnit);
3820 loadConstant(cUnit, regPredictedClass, (int) callsiteInfo->clazz);
3821 genNullCheck(cUnit, rlThis.sRegLow, rlThis.lowReg, mir->offset,
3822 NULL);/* null object? */
3823 int regActualClass = dvmCompilerAllocTemp(cUnit);
3824 loadWordDisp(cUnit, rlThis.lowReg, offsetof(Object, clazz), regActualClass);
3825 opRegReg(cUnit, kOpCmp, regPredictedClass, regActualClass);
3826 /*
3827 * Set the misPredBranchOver target so that it will be generated when the
3828 * code for the non-optimized invoke is generated.
3829 */
3830 callsiteInfo->misPredBranchOver = (LIR *) opCondBranch(cUnit, kArmCondNe);
3831}
3832
Ben Cheng4238ec22009-08-24 16:32:22 -07003833/* Extended MIR instructions like PHI */
3834static void handleExtendedMIR(CompilationUnit *cUnit, MIR *mir)
3835{
Dan Bornstein9a1f8162010-12-01 17:02:26 -08003836 int opOffset = mir->dalvikInsn.opcode - kMirOpFirst;
Carl Shapirofc75f3e2010-12-07 11:43:38 -08003837 char *msg = (char *)dvmCompilerNew(strlen(extendedMIROpNames[opOffset]) + 1,
3838 false);
Ben Cheng4238ec22009-08-24 16:32:22 -07003839 strcpy(msg, extendedMIROpNames[opOffset]);
Bill Buzbee1465db52009-09-23 17:17:35 -07003840 newLIR1(cUnit, kArmPseudoExtended, (int) msg);
Ben Cheng4238ec22009-08-24 16:32:22 -07003841
Dan Bornstein9a1f8162010-12-01 17:02:26 -08003842 switch (mir->dalvikInsn.opcode) {
Bill Buzbee1465db52009-09-23 17:17:35 -07003843 case kMirOpPhi: {
Ben Cheng4238ec22009-08-24 16:32:22 -07003844 char *ssaString = dvmCompilerGetSSAString(cUnit, mir->ssaRep);
Bill Buzbee1465db52009-09-23 17:17:35 -07003845 newLIR1(cUnit, kArmPseudoSSARep, (int) ssaString);
Ben Cheng4238ec22009-08-24 16:32:22 -07003846 break;
3847 }
Bill Buzbee1465db52009-09-23 17:17:35 -07003848 case kMirOpNullNRangeUpCheck: {
Ben Cheng4238ec22009-08-24 16:32:22 -07003849 genHoistedChecksForCountUpLoop(cUnit, mir);
3850 break;
3851 }
Bill Buzbee1465db52009-09-23 17:17:35 -07003852 case kMirOpNullNRangeDownCheck: {
Ben Cheng4238ec22009-08-24 16:32:22 -07003853 genHoistedChecksForCountDownLoop(cUnit, mir);
3854 break;
3855 }
Bill Buzbee1465db52009-09-23 17:17:35 -07003856 case kMirOpLowerBound: {
Ben Cheng4238ec22009-08-24 16:32:22 -07003857 genHoistedLowerBoundCheck(cUnit, mir);
3858 break;
3859 }
Bill Buzbee1465db52009-09-23 17:17:35 -07003860 case kMirOpPunt: {
Ben Cheng4238ec22009-08-24 16:32:22 -07003861 genUnconditionalBranch(cUnit,
3862 (ArmLIR *) cUnit->loopAnalysis->branchToPCR);
3863 break;
3864 }
Ben Cheng7a2697d2010-06-07 13:44:23 -07003865 case kMirOpCheckInlinePrediction: {
3866 genValidationForPredictedInline(cUnit, mir);
3867 break;
3868 }
Ben Cheng4238ec22009-08-24 16:32:22 -07003869 default:
3870 break;
3871 }
3872}
3873
3874/*
3875 * Create a PC-reconstruction cell for the starting offset of this trace.
3876 * Since the PCR cell is placed near the end of the compiled code which is
3877 * usually out of range for a conditional branch, we put two branches (one
3878 * branch over to the loop body and one layover branch to the actual PCR) at the
3879 * end of the entry block.
3880 */
3881static void setupLoopEntryBlock(CompilationUnit *cUnit, BasicBlock *entry,
3882 ArmLIR *bodyLabel)
3883{
3884 /* Set up the place holder to reconstruct this Dalvik PC */
Carl Shapirofc75f3e2010-12-07 11:43:38 -08003885 ArmLIR *pcrLabel = (ArmLIR *) dvmCompilerNew(sizeof(ArmLIR), true);
Dan Bornstein9a1f8162010-12-01 17:02:26 -08003886 pcrLabel->opcode = kArmPseudoPCReconstructionCell;
Ben Cheng4238ec22009-08-24 16:32:22 -07003887 pcrLabel->operands[0] =
3888 (int) (cUnit->method->insns + entry->startOffset);
3889 pcrLabel->operands[1] = entry->startOffset;
3890 /* Insert the place holder to the growable list */
Ben Cheng00603072010-10-28 11:13:58 -07003891 dvmInsertGrowableList(&cUnit->pcReconstructionList, (intptr_t) pcrLabel);
Ben Cheng4238ec22009-08-24 16:32:22 -07003892
3893 /*
3894 * Next, create two branches - one branch over to the loop body and the
3895 * other branch to the PCR cell to punt.
3896 */
Carl Shapirofc75f3e2010-12-07 11:43:38 -08003897 ArmLIR *branchToBody = (ArmLIR *) dvmCompilerNew(sizeof(ArmLIR), true);
Dan Bornstein9a1f8162010-12-01 17:02:26 -08003898 branchToBody->opcode = kThumbBUncond;
Ben Cheng4238ec22009-08-24 16:32:22 -07003899 branchToBody->generic.target = (LIR *) bodyLabel;
Ben Chengdcf3e5d2009-09-11 13:42:05 -07003900 setupResourceMasks(branchToBody);
Ben Cheng4238ec22009-08-24 16:32:22 -07003901 cUnit->loopAnalysis->branchToBody = (LIR *) branchToBody;
3902
Carl Shapirofc75f3e2010-12-07 11:43:38 -08003903 ArmLIR *branchToPCR = (ArmLIR *) dvmCompilerNew(sizeof(ArmLIR), true);
Dan Bornstein9a1f8162010-12-01 17:02:26 -08003904 branchToPCR->opcode = kThumbBUncond;
Ben Cheng4238ec22009-08-24 16:32:22 -07003905 branchToPCR->generic.target = (LIR *) pcrLabel;
Ben Chengdcf3e5d2009-09-11 13:42:05 -07003906 setupResourceMasks(branchToPCR);
Ben Cheng4238ec22009-08-24 16:32:22 -07003907 cUnit->loopAnalysis->branchToPCR = (LIR *) branchToPCR;
3908}
3909
Ben Chengd5adae12010-03-26 17:45:28 -07003910#if defined(WITH_SELF_VERIFICATION)
3911static bool selfVerificationPuntOps(MIR *mir)
3912{
3913 DecodedInstruction *decInsn = &mir->dalvikInsn;
Dan Bornstein9a1f8162010-12-01 17:02:26 -08003914 Opcode op = decInsn->opcode;
Ben Cheng7a2697d2010-06-07 13:44:23 -07003915
Ben Chengd5adae12010-03-26 17:45:28 -07003916 /*
3917 * All opcodes that can throw exceptions and use the
3918 * TEMPLATE_THROW_EXCEPTION_COMMON template should be excluded in the trace
3919 * under self-verification mode.
3920 */
3921 return (op == OP_MONITOR_ENTER || op == OP_MONITOR_EXIT ||
3922 op == OP_NEW_INSTANCE || op == OP_NEW_ARRAY ||
3923 op == OP_CHECK_CAST || op == OP_MOVE_EXCEPTION ||
3924 op == OP_FILL_ARRAY_DATA || op == OP_EXECUTE_INLINE ||
Ben Cheng7a2697d2010-06-07 13:44:23 -07003925 op == OP_EXECUTE_INLINE_RANGE);
Ben Chengd5adae12010-03-26 17:45:28 -07003926}
3927#endif
3928
Ben Chengba4fc8b2009-06-01 13:00:29 -07003929void dvmCompilerMIR2LIR(CompilationUnit *cUnit)
3930{
3931 /* Used to hold the labels of each block */
Bill Buzbee89efc3d2009-07-28 11:22:22 -07003932 ArmLIR *labelList =
Carl Shapirofc75f3e2010-12-07 11:43:38 -08003933 (ArmLIR *) dvmCompilerNew(sizeof(ArmLIR) * cUnit->numBlocks, true);
Ben Chengcec26f62010-01-15 15:29:33 -08003934 GrowableList chainingListByType[kChainingCellGap];
Ben Chengba4fc8b2009-06-01 13:00:29 -07003935 int i;
3936
3937 /*
Ben Cheng38329f52009-07-07 14:19:20 -07003938 * Initialize various types chaining lists.
Ben Chengba4fc8b2009-06-01 13:00:29 -07003939 */
Ben Chengcec26f62010-01-15 15:29:33 -08003940 for (i = 0; i < kChainingCellGap; i++) {
Ben Chengba4fc8b2009-06-01 13:00:29 -07003941 dvmInitGrowableList(&chainingListByType[i], 2);
3942 }
3943
Ben Cheng00603072010-10-28 11:13:58 -07003944 GrowableListIterator iterator;
3945 dvmGrowableListIteratorInit(&cUnit->blockList, &iterator);
Ben Chengba4fc8b2009-06-01 13:00:29 -07003946
Bill Buzbee6e963e12009-06-17 16:56:19 -07003947 if (cUnit->executionCount) {
3948 /*
3949 * Reserve 6 bytes at the beginning of the trace
3950 * +----------------------------+
3951 * | execution count (4 bytes) |
3952 * +----------------------------+
3953 * | chain cell offset (2 bytes)|
3954 * +----------------------------+
3955 * ...and then code to increment the execution
3956 * count:
3957 * mov r0, pc @ move adr of "mov r0,pc" + 4 to r0
3958 * sub r0, #10 @ back up to addr of executionCount
3959 * ldr r1, [r0]
3960 * add r1, #1
3961 * str r1, [r0]
3962 */
Bill Buzbee1465db52009-09-23 17:17:35 -07003963 newLIR1(cUnit, kArm16BitData, 0);
3964 newLIR1(cUnit, kArm16BitData, 0);
Ben Chengcc6600c2009-06-22 14:45:16 -07003965 cUnit->chainCellOffsetLIR =
Bill Buzbee1465db52009-09-23 17:17:35 -07003966 (LIR *) newLIR1(cUnit, kArm16BitData, CHAIN_CELL_OFFSET_TAG);
Bill Buzbee6e963e12009-06-17 16:56:19 -07003967 cUnit->headerSize = 6;
Bill Buzbee270c1d62009-08-13 16:58:07 -07003968 /* Thumb instruction used directly here to ensure correct size */
Bill Buzbee1465db52009-09-23 17:17:35 -07003969 newLIR2(cUnit, kThumbMovRR_H2L, r0, rpc);
3970 newLIR2(cUnit, kThumbSubRI8, r0, 10);
3971 newLIR3(cUnit, kThumbLdrRRI5, r1, r0, 0);
3972 newLIR2(cUnit, kThumbAddRI8, r1, 1);
3973 newLIR3(cUnit, kThumbStrRRI5, r1, r0, 0);
Bill Buzbee6e963e12009-06-17 16:56:19 -07003974 } else {
3975 /* Just reserve 2 bytes for the chain cell offset */
Ben Chengcc6600c2009-06-22 14:45:16 -07003976 cUnit->chainCellOffsetLIR =
Bill Buzbee1465db52009-09-23 17:17:35 -07003977 (LIR *) newLIR1(cUnit, kArm16BitData, CHAIN_CELL_OFFSET_TAG);
Bill Buzbee6e963e12009-06-17 16:56:19 -07003978 cUnit->headerSize = 2;
3979 }
Ben Cheng1efc9c52009-06-08 18:25:27 -07003980
Ben Chengba4fc8b2009-06-01 13:00:29 -07003981 /* Handle the content in each basic block */
Ben Cheng00603072010-10-28 11:13:58 -07003982 for (i = 0; ; i++) {
Ben Chengba4fc8b2009-06-01 13:00:29 -07003983 MIR *mir;
Ben Cheng00603072010-10-28 11:13:58 -07003984 BasicBlock *bb = (BasicBlock *) dvmGrowableListIteratorNext(&iterator);
3985 if (bb == NULL) break;
Ben Chengba4fc8b2009-06-01 13:00:29 -07003986
Ben Cheng00603072010-10-28 11:13:58 -07003987 labelList[i].operands[0] = bb->startOffset;
Ben Chengba4fc8b2009-06-01 13:00:29 -07003988
Ben Cheng00603072010-10-28 11:13:58 -07003989 if (bb->blockType >= kChainingCellGap) {
3990 if (bb->isFallThroughFromInvoke == true) {
Ben Chengd44faf52010-06-02 15:33:51 -07003991 /* Align this block first since it is a return chaining cell */
3992 newLIR0(cUnit, kArmPseudoPseudoAlign4);
3993 }
Ben Chengba4fc8b2009-06-01 13:00:29 -07003994 /*
3995 * Append the label pseudo LIR first. Chaining cells will be handled
3996 * separately afterwards.
3997 */
3998 dvmCompilerAppendLIR(cUnit, (LIR *) &labelList[i]);
3999 }
4000
Ben Cheng00603072010-10-28 11:13:58 -07004001 if (bb->blockType == kTraceEntryBlock) {
Dan Bornstein9a1f8162010-12-01 17:02:26 -08004002 labelList[i].opcode = kArmPseudoEntryBlock;
Ben Cheng00603072010-10-28 11:13:58 -07004003 if (bb->firstMIRInsn == NULL) {
Ben Cheng4238ec22009-08-24 16:32:22 -07004004 continue;
4005 } else {
Ben Cheng00603072010-10-28 11:13:58 -07004006 setupLoopEntryBlock(cUnit, bb,
4007 &labelList[bb->fallThrough->id]);
Ben Cheng4238ec22009-08-24 16:32:22 -07004008 }
Ben Cheng00603072010-10-28 11:13:58 -07004009 } else if (bb->blockType == kTraceExitBlock) {
Dan Bornstein9a1f8162010-12-01 17:02:26 -08004010 labelList[i].opcode = kArmPseudoExitBlock;
Ben Cheng4238ec22009-08-24 16:32:22 -07004011 goto gen_fallthrough;
Ben Cheng00603072010-10-28 11:13:58 -07004012 } else if (bb->blockType == kDalvikByteCode) {
Dan Bornstein9a1f8162010-12-01 17:02:26 -08004013 labelList[i].opcode = kArmPseudoNormalBlockLabel;
Ben Chenge9695e52009-06-16 16:11:47 -07004014 /* Reset the register state */
Bill Buzbeec6f10662010-02-09 11:16:15 -08004015 dvmCompilerResetRegPool(cUnit);
4016 dvmCompilerClobberAllRegs(cUnit);
4017 dvmCompilerResetNullCheck(cUnit);
Ben Chengba4fc8b2009-06-01 13:00:29 -07004018 } else {
Ben Cheng00603072010-10-28 11:13:58 -07004019 switch (bb->blockType) {
Bill Buzbee1465db52009-09-23 17:17:35 -07004020 case kChainingCellNormal:
Dan Bornstein9a1f8162010-12-01 17:02:26 -08004021 labelList[i].opcode = kArmPseudoChainingCellNormal;
Ben Chengba4fc8b2009-06-01 13:00:29 -07004022 /* handle the codegen later */
4023 dvmInsertGrowableList(
Ben Cheng00603072010-10-28 11:13:58 -07004024 &chainingListByType[kChainingCellNormal], i);
Ben Chengba4fc8b2009-06-01 13:00:29 -07004025 break;
Bill Buzbee1465db52009-09-23 17:17:35 -07004026 case kChainingCellInvokeSingleton:
Dan Bornstein9a1f8162010-12-01 17:02:26 -08004027 labelList[i].opcode =
Ben Chenga4973592010-03-31 11:59:18 -07004028 kArmPseudoChainingCellInvokeSingleton;
Ben Chengba4fc8b2009-06-01 13:00:29 -07004029 labelList[i].operands[0] =
Ben Cheng00603072010-10-28 11:13:58 -07004030 (int) bb->containingMethod;
Ben Chengba4fc8b2009-06-01 13:00:29 -07004031 /* handle the codegen later */
4032 dvmInsertGrowableList(
Ben Cheng00603072010-10-28 11:13:58 -07004033 &chainingListByType[kChainingCellInvokeSingleton], i);
Ben Cheng38329f52009-07-07 14:19:20 -07004034 break;
Bill Buzbee1465db52009-09-23 17:17:35 -07004035 case kChainingCellInvokePredicted:
Dan Bornstein9a1f8162010-12-01 17:02:26 -08004036 labelList[i].opcode =
Ben Chenga4973592010-03-31 11:59:18 -07004037 kArmPseudoChainingCellInvokePredicted;
Ben Cheng38329f52009-07-07 14:19:20 -07004038 /* handle the codegen later */
4039 dvmInsertGrowableList(
Ben Cheng00603072010-10-28 11:13:58 -07004040 &chainingListByType[kChainingCellInvokePredicted], i);
Ben Chengba4fc8b2009-06-01 13:00:29 -07004041 break;
Bill Buzbee1465db52009-09-23 17:17:35 -07004042 case kChainingCellHot:
Dan Bornstein9a1f8162010-12-01 17:02:26 -08004043 labelList[i].opcode =
Ben Chenga4973592010-03-31 11:59:18 -07004044 kArmPseudoChainingCellHot;
Ben Chengba4fc8b2009-06-01 13:00:29 -07004045 /* handle the codegen later */
4046 dvmInsertGrowableList(
Ben Cheng00603072010-10-28 11:13:58 -07004047 &chainingListByType[kChainingCellHot], i);
Ben Chengba4fc8b2009-06-01 13:00:29 -07004048 break;
Bill Buzbee1465db52009-09-23 17:17:35 -07004049 case kPCReconstruction:
Ben Chengba4fc8b2009-06-01 13:00:29 -07004050 /* Make sure exception handling block is next */
Dan Bornstein9a1f8162010-12-01 17:02:26 -08004051 labelList[i].opcode =
Ben Chenga4973592010-03-31 11:59:18 -07004052 kArmPseudoPCReconstructionBlockLabel;
Ben Chengba4fc8b2009-06-01 13:00:29 -07004053 assert (i == cUnit->numBlocks - 2);
4054 handlePCReconstruction(cUnit, &labelList[i+1]);
4055 break;
Bill Buzbee1465db52009-09-23 17:17:35 -07004056 case kExceptionHandling:
Dan Bornstein9a1f8162010-12-01 17:02:26 -08004057 labelList[i].opcode = kArmPseudoEHBlockLabel;
Ben Chengba4fc8b2009-06-01 13:00:29 -07004058 if (cUnit->pcReconstructionList.numUsed) {
Bill Buzbee270c1d62009-08-13 16:58:07 -07004059 loadWordDisp(cUnit, rGLUE, offsetof(InterpState,
4060 jitToInterpEntries.dvmJitToInterpPunt),
4061 r1);
Bill Buzbee1465db52009-09-23 17:17:35 -07004062 opReg(cUnit, kOpBlx, r1);
Ben Chengba4fc8b2009-06-01 13:00:29 -07004063 }
4064 break;
Bill Buzbee9c4b7c82009-09-10 10:10:38 -07004065#if defined(WITH_SELF_VERIFICATION) || defined(WITH_JIT_TUNING)
Bill Buzbee1465db52009-09-23 17:17:35 -07004066 case kChainingCellBackwardBranch:
Dan Bornstein9a1f8162010-12-01 17:02:26 -08004067 labelList[i].opcode =
Ben Chenga4973592010-03-31 11:59:18 -07004068 kArmPseudoChainingCellBackwardBranch;
Jeff Hao97319a82009-08-12 16:57:15 -07004069 /* handle the codegen later */
4070 dvmInsertGrowableList(
Bill Buzbee1465db52009-09-23 17:17:35 -07004071 &chainingListByType[kChainingCellBackwardBranch],
Ben Cheng00603072010-10-28 11:13:58 -07004072 i);
Jeff Hao97319a82009-08-12 16:57:15 -07004073 break;
4074#endif
Ben Chengba4fc8b2009-06-01 13:00:29 -07004075 default:
4076 break;
4077 }
4078 continue;
4079 }
Ben Chenge9695e52009-06-16 16:11:47 -07004080
Bill Buzbee89efc3d2009-07-28 11:22:22 -07004081 ArmLIR *headLIR = NULL;
Ben Chenge9695e52009-06-16 16:11:47 -07004082
Ben Cheng00603072010-10-28 11:13:58 -07004083 for (mir = bb->firstMIRInsn; mir; mir = mir->next) {
Bill Buzbee1465db52009-09-23 17:17:35 -07004084
Bill Buzbeec6f10662010-02-09 11:16:15 -08004085 dvmCompilerResetRegPool(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -07004086 if (gDvmJit.disableOpt & (1 << kTrackLiveTemps)) {
Bill Buzbeec6f10662010-02-09 11:16:15 -08004087 dvmCompilerClobberAllRegs(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -07004088 }
4089
4090 if (gDvmJit.disableOpt & (1 << kSuppressLoads)) {
Bill Buzbeec6f10662010-02-09 11:16:15 -08004091 dvmCompilerResetDefTracking(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -07004092 }
4093
Dan Bornstein9a1f8162010-12-01 17:02:26 -08004094 if (mir->dalvikInsn.opcode >= kMirOpFirst) {
Ben Cheng4238ec22009-08-24 16:32:22 -07004095 handleExtendedMIR(cUnit, mir);
4096 continue;
4097 }
4098
Bill Buzbee1465db52009-09-23 17:17:35 -07004099
Dan Bornstein9a1f8162010-12-01 17:02:26 -08004100 Opcode dalvikOpcode = mir->dalvikInsn.opcode;
Dan Bornsteine4852762010-12-02 12:45:00 -08004101 InstructionFormat dalvikFormat = dexGetFormatFromOpcode(dalvikOpcode);
Ben Cheng7a2697d2010-06-07 13:44:23 -07004102 char *note;
4103 if (mir->OptimizationFlags & MIR_INLINED) {
4104 note = " (I)";
4105 } else if (mir->OptimizationFlags & MIR_INLINED_PRED) {
4106 note = " (PI)";
4107 } else if (mir->OptimizationFlags & MIR_CALLEE) {
4108 note = " (C)";
4109 } else {
4110 note = NULL;
4111 }
4112
Bill Buzbee89efc3d2009-07-28 11:22:22 -07004113 ArmLIR *boundaryLIR =
Ben Chenga4973592010-03-31 11:59:18 -07004114 newLIR2(cUnit, kArmPseudoDalvikByteCodeBoundary,
Ben Chengccd6c012009-10-15 14:52:45 -07004115 mir->offset,
Ben Cheng7a2697d2010-06-07 13:44:23 -07004116 (int) dvmCompilerGetDalvikDisassembly(&mir->dalvikInsn,
4117 note));
Ben Cheng4238ec22009-08-24 16:32:22 -07004118 if (mir->ssaRep) {
4119 char *ssaString = dvmCompilerGetSSAString(cUnit, mir->ssaRep);
Bill Buzbee1465db52009-09-23 17:17:35 -07004120 newLIR1(cUnit, kArmPseudoSSARep, (int) ssaString);
Ben Cheng4238ec22009-08-24 16:32:22 -07004121 }
4122
Ben Chenge9695e52009-06-16 16:11:47 -07004123 /* Remember the first LIR for this block */
4124 if (headLIR == NULL) {
4125 headLIR = boundaryLIR;
Ben Chengd7d426a2009-09-22 11:23:36 -07004126 /* Set the first boundaryLIR as a scheduling barrier */
4127 headLIR->defMask = ENCODE_ALL;
Ben Chenge9695e52009-06-16 16:11:47 -07004128 }
Ben Cheng4238ec22009-08-24 16:32:22 -07004129
Ben Chengba4fc8b2009-06-01 13:00:29 -07004130 bool notHandled;
4131 /*
4132 * Debugging: screen the opcode first to see if it is in the
4133 * do[-not]-compile list
4134 */
Dan Bornstein9a1f8162010-12-01 17:02:26 -08004135 bool singleStepMe = SINGLE_STEP_OP(dalvikOpcode);
Ben Chengd5adae12010-03-26 17:45:28 -07004136#if defined(WITH_SELF_VERIFICATION)
4137 if (singleStepMe == false) {
4138 singleStepMe = selfVerificationPuntOps(mir);
4139 }
4140#endif
Ben Chengba4fc8b2009-06-01 13:00:29 -07004141 if (singleStepMe || cUnit->allSingleStep) {
4142 notHandled = false;
4143 genInterpSingleStep(cUnit, mir);
4144 } else {
Dan Bornstein9a1f8162010-12-01 17:02:26 -08004145 opcodeCoverage[dalvikOpcode]++;
Ben Chengba4fc8b2009-06-01 13:00:29 -07004146 switch (dalvikFormat) {
4147 case kFmt10t:
4148 case kFmt20t:
4149 case kFmt30t:
4150 notHandled = handleFmt10t_Fmt20t_Fmt30t(cUnit,
Ben Cheng00603072010-10-28 11:13:58 -07004151 mir, bb, labelList);
Ben Chengba4fc8b2009-06-01 13:00:29 -07004152 break;
4153 case kFmt10x:
4154 notHandled = handleFmt10x(cUnit, mir);
4155 break;
4156 case kFmt11n:
4157 case kFmt31i:
4158 notHandled = handleFmt11n_Fmt31i(cUnit, mir);
4159 break;
4160 case kFmt11x:
4161 notHandled = handleFmt11x(cUnit, mir);
4162 break;
4163 case kFmt12x:
4164 notHandled = handleFmt12x(cUnit, mir);
4165 break;
4166 case kFmt20bc:
4167 notHandled = handleFmt20bc(cUnit, mir);
4168 break;
4169 case kFmt21c:
4170 case kFmt31c:
4171 notHandled = handleFmt21c_Fmt31c(cUnit, mir);
4172 break;
4173 case kFmt21h:
4174 notHandled = handleFmt21h(cUnit, mir);
4175 break;
4176 case kFmt21s:
4177 notHandled = handleFmt21s(cUnit, mir);
4178 break;
4179 case kFmt21t:
Ben Cheng00603072010-10-28 11:13:58 -07004180 notHandled = handleFmt21t(cUnit, mir, bb, labelList);
Ben Chengba4fc8b2009-06-01 13:00:29 -07004181 break;
4182 case kFmt22b:
4183 case kFmt22s:
4184 notHandled = handleFmt22b_Fmt22s(cUnit, mir);
4185 break;
4186 case kFmt22c:
4187 notHandled = handleFmt22c(cUnit, mir);
4188 break;
4189 case kFmt22cs:
4190 notHandled = handleFmt22cs(cUnit, mir);
4191 break;
4192 case kFmt22t:
Ben Cheng00603072010-10-28 11:13:58 -07004193 notHandled = handleFmt22t(cUnit, mir, bb, labelList);
Ben Chengba4fc8b2009-06-01 13:00:29 -07004194 break;
4195 case kFmt22x:
4196 case kFmt32x:
4197 notHandled = handleFmt22x_Fmt32x(cUnit, mir);
4198 break;
4199 case kFmt23x:
4200 notHandled = handleFmt23x(cUnit, mir);
4201 break;
4202 case kFmt31t:
4203 notHandled = handleFmt31t(cUnit, mir);
4204 break;
4205 case kFmt3rc:
4206 case kFmt35c:
Ben Cheng00603072010-10-28 11:13:58 -07004207 notHandled = handleFmt35c_3rc(cUnit, mir, bb,
Ben Chengba4fc8b2009-06-01 13:00:29 -07004208 labelList);
4209 break;
4210 case kFmt3rms:
4211 case kFmt35ms:
Ben Cheng00603072010-10-28 11:13:58 -07004212 notHandled = handleFmt35ms_3rms(cUnit, mir, bb,
Ben Chengba4fc8b2009-06-01 13:00:29 -07004213 labelList);
4214 break;
Dan Bornstein7b3e9b02010-11-09 17:15:10 -08004215 case kFmt35mi:
4216 case kFmt3rmi:
Bill Buzbeece46c942009-11-20 15:41:34 -08004217 notHandled = handleExecuteInline(cUnit, mir);
Andy McFaddenb0a05412009-11-19 10:23:41 -08004218 break;
Ben Chengba4fc8b2009-06-01 13:00:29 -07004219 case kFmt51l:
4220 notHandled = handleFmt51l(cUnit, mir);
4221 break;
4222 default:
4223 notHandled = true;
4224 break;
4225 }
4226 }
4227 if (notHandled) {
4228 LOGE("%#06x: Opcode 0x%x (%s) / Fmt %d not handled\n",
4229 mir->offset,
Dan Bornstein9a1f8162010-12-01 17:02:26 -08004230 dalvikOpcode, dexGetOpcodeName(dalvikOpcode),
Ben Chengba4fc8b2009-06-01 13:00:29 -07004231 dalvikFormat);
Bill Buzbeefc519dc2010-03-06 23:30:57 -08004232 dvmCompilerAbort(cUnit);
Ben Chengba4fc8b2009-06-01 13:00:29 -07004233 break;
Ben Chengba4fc8b2009-06-01 13:00:29 -07004234 }
4235 }
Ben Cheng4238ec22009-08-24 16:32:22 -07004236
Ben Cheng00603072010-10-28 11:13:58 -07004237 if (bb->blockType == kTraceEntryBlock) {
Ben Cheng4238ec22009-08-24 16:32:22 -07004238 dvmCompilerAppendLIR(cUnit,
4239 (LIR *) cUnit->loopAnalysis->branchToBody);
4240 dvmCompilerAppendLIR(cUnit,
4241 (LIR *) cUnit->loopAnalysis->branchToPCR);
4242 }
4243
4244 if (headLIR) {
4245 /*
4246 * Eliminate redundant loads/stores and delay stores into later
4247 * slots
4248 */
4249 dvmCompilerApplyLocalOptimizations(cUnit, (LIR *) headLIR,
4250 cUnit->lastLIRInsn);
4251 }
4252
4253gen_fallthrough:
Ben Cheng1efc9c52009-06-08 18:25:27 -07004254 /*
4255 * Check if the block is terminated due to trace length constraint -
4256 * insert an unconditional branch to the chaining cell.
4257 */
Ben Cheng00603072010-10-28 11:13:58 -07004258 if (bb->needFallThroughBranch) {
Ben Cheng1efc9c52009-06-08 18:25:27 -07004259 genUnconditionalBranch(cUnit,
Ben Cheng00603072010-10-28 11:13:58 -07004260 &labelList[bb->fallThrough->id]);
Ben Cheng1efc9c52009-06-08 18:25:27 -07004261 }
4262
Ben Chengba4fc8b2009-06-01 13:00:29 -07004263 }
4264
Ben Chenge9695e52009-06-16 16:11:47 -07004265 /* Handle the chaining cells in predefined order */
Ben Chengcec26f62010-01-15 15:29:33 -08004266 for (i = 0; i < kChainingCellGap; i++) {
Ben Chengba4fc8b2009-06-01 13:00:29 -07004267 size_t j;
4268 int *blockIdList = (int *) chainingListByType[i].elemList;
4269
4270 cUnit->numChainingCells[i] = chainingListByType[i].numUsed;
4271
4272 /* No chaining cells of this type */
4273 if (cUnit->numChainingCells[i] == 0)
4274 continue;
4275
4276 /* Record the first LIR for a new type of chaining cell */
4277 cUnit->firstChainingLIR[i] = (LIR *) &labelList[blockIdList[0]];
4278
4279 for (j = 0; j < chainingListByType[i].numUsed; j++) {
4280 int blockId = blockIdList[j];
Ben Cheng00603072010-10-28 11:13:58 -07004281 BasicBlock *chainingBlock =
4282 (BasicBlock *) dvmGrowableListGetElement(&cUnit->blockList,
4283 blockId);
Ben Chengba4fc8b2009-06-01 13:00:29 -07004284
4285 /* Align this chaining cell first */
Bill Buzbee1465db52009-09-23 17:17:35 -07004286 newLIR0(cUnit, kArmPseudoPseudoAlign4);
Ben Chengba4fc8b2009-06-01 13:00:29 -07004287
4288 /* Insert the pseudo chaining instruction */
4289 dvmCompilerAppendLIR(cUnit, (LIR *) &labelList[blockId]);
4290
4291
Ben Cheng00603072010-10-28 11:13:58 -07004292 switch (chainingBlock->blockType) {
Bill Buzbee1465db52009-09-23 17:17:35 -07004293 case kChainingCellNormal:
Ben Cheng00603072010-10-28 11:13:58 -07004294 handleNormalChainingCell(cUnit, chainingBlock->startOffset);
Ben Chengba4fc8b2009-06-01 13:00:29 -07004295 break;
Bill Buzbee1465db52009-09-23 17:17:35 -07004296 case kChainingCellInvokeSingleton:
Ben Cheng38329f52009-07-07 14:19:20 -07004297 handleInvokeSingletonChainingCell(cUnit,
Ben Cheng00603072010-10-28 11:13:58 -07004298 chainingBlock->containingMethod);
Ben Chengba4fc8b2009-06-01 13:00:29 -07004299 break;
Bill Buzbee1465db52009-09-23 17:17:35 -07004300 case kChainingCellInvokePredicted:
Ben Cheng38329f52009-07-07 14:19:20 -07004301 handleInvokePredictedChainingCell(cUnit);
4302 break;
Bill Buzbee1465db52009-09-23 17:17:35 -07004303 case kChainingCellHot:
Ben Cheng00603072010-10-28 11:13:58 -07004304 handleHotChainingCell(cUnit, chainingBlock->startOffset);
Ben Chengba4fc8b2009-06-01 13:00:29 -07004305 break;
Bill Buzbee9c4b7c82009-09-10 10:10:38 -07004306#if defined(WITH_SELF_VERIFICATION) || defined(WITH_JIT_TUNING)
Bill Buzbee1465db52009-09-23 17:17:35 -07004307 case kChainingCellBackwardBranch:
Jeff Hao97319a82009-08-12 16:57:15 -07004308 handleBackwardBranchChainingCell(cUnit,
Ben Cheng00603072010-10-28 11:13:58 -07004309 chainingBlock->startOffset);
Jeff Hao97319a82009-08-12 16:57:15 -07004310 break;
4311#endif
Ben Chengba4fc8b2009-06-01 13:00:29 -07004312 default:
Ben Cheng00603072010-10-28 11:13:58 -07004313 LOGE("Bad blocktype %d", chainingBlock->blockType);
Bill Buzbeefc519dc2010-03-06 23:30:57 -08004314 dvmCompilerAbort(cUnit);
Ben Chengba4fc8b2009-06-01 13:00:29 -07004315 }
4316 }
4317 }
Ben Chenge9695e52009-06-16 16:11:47 -07004318
Ben Chengcec26f62010-01-15 15:29:33 -08004319 /* Mark the bottom of chaining cells */
4320 cUnit->chainingCellBottom = (LIR *) newLIR0(cUnit, kArmChainingCellBottom);
4321
Ben Cheng6c10a972009-10-29 14:39:18 -07004322 /*
4323 * Generate the branch to the dvmJitToInterpNoChain entry point at the end
4324 * of all chaining cells for the overflow cases.
4325 */
4326 if (cUnit->switchOverflowPad) {
4327 loadConstant(cUnit, r0, (int) cUnit->switchOverflowPad);
4328 loadWordDisp(cUnit, rGLUE, offsetof(InterpState,
4329 jitToInterpEntries.dvmJitToInterpNoChain), r2);
4330 opRegReg(cUnit, kOpAdd, r1, r1);
4331 opRegRegReg(cUnit, kOpAdd, r4PC, r0, r1);
Ben Cheng978738d2010-05-13 13:45:57 -07004332#if defined(WITH_JIT_TUNING)
Ben Cheng6c10a972009-10-29 14:39:18 -07004333 loadConstant(cUnit, r0, kSwitchOverflow);
4334#endif
4335 opReg(cUnit, kOpBlx, r2);
4336 }
4337
Ben Chenge9695e52009-06-16 16:11:47 -07004338 dvmCompilerApplyGlobalOptimizations(cUnit);
jeffhao9e45c0b2010-02-03 10:24:05 -08004339
4340#if defined(WITH_SELF_VERIFICATION)
4341 selfVerificationBranchInsertPass(cUnit);
4342#endif
Ben Chengba4fc8b2009-06-01 13:00:29 -07004343}
4344
4345/* Accept the work and start compiling */
Bill Buzbee716f1202009-07-23 13:22:09 -07004346bool dvmCompilerDoWork(CompilerWorkOrder *work)
Ben Chengba4fc8b2009-06-01 13:00:29 -07004347{
Carl Shapirofc75f3e2010-12-07 11:43:38 -08004348 JitTraceDescription *desc;
Ben Chengccd6c012009-10-15 14:52:45 -07004349 bool res;
Ben Chengba4fc8b2009-06-01 13:00:29 -07004350
Ben Cheng6999d842010-01-26 16:46:15 -08004351 if (gDvmJit.codeCacheFull) {
Ben Chengccd6c012009-10-15 14:52:45 -07004352 return false;
4353 }
Ben Chengba4fc8b2009-06-01 13:00:29 -07004354
Ben Chengccd6c012009-10-15 14:52:45 -07004355 switch (work->kind) {
Ben Chengccd6c012009-10-15 14:52:45 -07004356 case kWorkOrderTrace:
4357 /* Start compilation with maximally allowed trace length */
Carl Shapirofc75f3e2010-12-07 11:43:38 -08004358 desc = (JitTraceDescription *)work->info;
4359 res = dvmCompileTrace(desc, JIT_MAX_TRACE_LEN, &work->result,
Ben Cheng4a419582010-08-04 13:23:09 -07004360 work->bailPtr, 0 /* no hints */);
Ben Chengccd6c012009-10-15 14:52:45 -07004361 break;
4362 case kWorkOrderTraceDebug: {
4363 bool oldPrintMe = gDvmJit.printMe;
4364 gDvmJit.printMe = true;
4365 /* Start compilation with maximally allowed trace length */
Carl Shapirofc75f3e2010-12-07 11:43:38 -08004366 desc = (JitTraceDescription *)work->info;
4367 res = dvmCompileTrace(desc, JIT_MAX_TRACE_LEN, &work->result,
Ben Cheng4a419582010-08-04 13:23:09 -07004368 work->bailPtr, 0 /* no hints */);
Elliott Hughes672511b2010-04-26 17:40:13 -07004369 gDvmJit.printMe = oldPrintMe;
Ben Chengccd6c012009-10-15 14:52:45 -07004370 break;
4371 }
4372 default:
4373 res = false;
Bill Buzbeefc519dc2010-03-06 23:30:57 -08004374 LOGE("Jit: unknown work order type");
Elliott Hughes672511b2010-04-26 17:40:13 -07004375 assert(0); // Bail if debug build, discard otherwise
Ben Chengccd6c012009-10-15 14:52:45 -07004376 }
4377 return res;
Ben Chengba4fc8b2009-06-01 13:00:29 -07004378}
4379
Ben Chengba4fc8b2009-06-01 13:00:29 -07004380/* Architectural-specific debugging helpers go here */
4381void dvmCompilerArchDump(void)
4382{
4383 /* Print compiled opcode in this VM instance */
4384 int i, start, streak;
4385 char buf[1024];
4386
4387 streak = i = 0;
4388 buf[0] = 0;
Dan Bornsteinccaab182010-12-03 15:32:40 -08004389 while (opcodeCoverage[i] == 0 && i < kNumPackedOpcodes) {
Ben Chengba4fc8b2009-06-01 13:00:29 -07004390 i++;
4391 }
Dan Bornsteinccaab182010-12-03 15:32:40 -08004392 if (i == kNumPackedOpcodes) {
Ben Chengba4fc8b2009-06-01 13:00:29 -07004393 return;
4394 }
Dan Bornsteinccaab182010-12-03 15:32:40 -08004395 for (start = i++, streak = 1; i < kNumPackedOpcodes; i++) {
Ben Chengba4fc8b2009-06-01 13:00:29 -07004396 if (opcodeCoverage[i]) {
4397 streak++;
4398 } else {
4399 if (streak == 1) {
4400 sprintf(buf+strlen(buf), "%x,", start);
4401 } else {
4402 sprintf(buf+strlen(buf), "%x-%x,", start, start + streak - 1);
4403 }
4404 streak = 0;
Dan Bornsteinccaab182010-12-03 15:32:40 -08004405 while (opcodeCoverage[i] == 0 && i < kNumPackedOpcodes) {
Ben Chengba4fc8b2009-06-01 13:00:29 -07004406 i++;
4407 }
Dan Bornsteinccaab182010-12-03 15:32:40 -08004408 if (i < kNumPackedOpcodes) {
Ben Chengba4fc8b2009-06-01 13:00:29 -07004409 streak = 1;
4410 start = i;
4411 }
4412 }
4413 }
4414 if (streak) {
4415 if (streak == 1) {
4416 sprintf(buf+strlen(buf), "%x", start);
4417 } else {
4418 sprintf(buf+strlen(buf), "%x-%x", start, start + streak - 1);
4419 }
4420 }
4421 if (strlen(buf)) {
Ben Cheng8b258bf2009-06-24 17:27:07 -07004422 LOGD("dalvik.vm.jit.op = %s", buf);
Ben Chengba4fc8b2009-06-01 13:00:29 -07004423 }
4424}
Ben Chengd7d426a2009-09-22 11:23:36 -07004425
4426/* Common initialization routine for an architecture family */
4427bool dvmCompilerArchInit()
4428{
4429 int i;
4430
Bill Buzbee1465db52009-09-23 17:17:35 -07004431 for (i = 0; i < kArmLast; i++) {
Dan Bornstein9a1f8162010-12-01 17:02:26 -08004432 if (EncodingMap[i].opcode != i) {
Ben Chengd7d426a2009-09-22 11:23:36 -07004433 LOGE("Encoding order for %s is wrong: expecting %d, seeing %d",
Dan Bornstein9a1f8162010-12-01 17:02:26 -08004434 EncodingMap[i].name, i, EncodingMap[i].opcode);
Bill Buzbeefc519dc2010-03-06 23:30:57 -08004435 dvmAbort(); // OK to dvmAbort - build error
Ben Chengd7d426a2009-09-22 11:23:36 -07004436 }
4437 }
4438
Ben Cheng5d90c202009-11-22 23:31:11 -08004439 return dvmCompilerArchVariantInit();
4440}
4441
4442void *dvmCompilerGetInterpretTemplate()
4443{
4444 return (void*) ((int)gDvmJit.codeCache +
4445 templateEntryOffsets[TEMPLATE_INTERPRET]);
4446}
4447
buzbeebff121a2010-08-04 15:25:06 -07004448/* Needed by the Assembler */
4449void dvmCompilerSetupResourceMasks(ArmLIR *lir)
4450{
4451 setupResourceMasks(lir);
4452}
4453
Ben Cheng5d90c202009-11-22 23:31:11 -08004454/* Needed by the ld/st optmizatons */
4455ArmLIR* dvmCompilerRegCopyNoInsert(CompilationUnit *cUnit, int rDest, int rSrc)
4456{
4457 return genRegCopyNoInsert(cUnit, rDest, rSrc);
4458}
4459
4460/* Needed by the register allocator */
4461ArmLIR* dvmCompilerRegCopy(CompilationUnit *cUnit, int rDest, int rSrc)
4462{
4463 return genRegCopy(cUnit, rDest, rSrc);
4464}
4465
4466/* Needed by the register allocator */
4467void dvmCompilerRegCopyWide(CompilationUnit *cUnit, int destLo, int destHi,
4468 int srcLo, int srcHi)
4469{
4470 genRegCopyWide(cUnit, destLo, destHi, srcLo, srcHi);
4471}
4472
4473void dvmCompilerFlushRegImpl(CompilationUnit *cUnit, int rBase,
4474 int displacement, int rSrc, OpSize size)
4475{
4476 storeBaseDisp(cUnit, rBase, displacement, rSrc, size);
4477}
4478
4479void dvmCompilerFlushRegWideImpl(CompilationUnit *cUnit, int rBase,
4480 int displacement, int rSrcLo, int rSrcHi)
4481{
4482 storeBaseDispWide(cUnit, rBase, displacement, rSrcLo, rSrcHi);
Ben Chengd7d426a2009-09-22 11:23:36 -07004483}