| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2009 The Android Open Source Project |
| 3 | * |
| 4 | * Licensed under the Apache License, Version 2.0 (the "License"); |
| 5 | * you may not use this file except in compliance with the License. |
| 6 | * You may obtain a copy of the License at |
| 7 | * |
| 8 | * http://www.apache.org/licenses/LICENSE-2.0 |
| 9 | * |
| 10 | * Unless required by applicable law or agreed to in writing, software |
| 11 | * distributed under the License is distributed on an "AS IS" BASIS, |
| 12 | * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied. |
| 13 | * See the License for the specific language governing permissions and |
| 14 | * limitations under the License. |
| 15 | */ |
| 16 | |
| Bill Buzbee | 50a6bf2 | 2009-07-08 13:08:04 -0700 | [diff] [blame] | 17 | /* |
| 18 | * This file contains codegen and support common to all supported |
| 19 | * ARM variants. It is included by: |
| 20 | * |
| 21 | * Codegen-$(TARGET_ARCH_VARIANT).c |
| 22 | * |
| 23 | * which combines this common code with specific support found in the |
| 24 | * applicable directory below this one. |
| 25 | */ |
| 26 | |
| buzbee | 919eb06 | 2010-07-12 12:59:22 -0700 | [diff] [blame] | 27 | /* |
| 28 | * Mark garbage collection card. Skip if the value we're storing is null. |
| 29 | */ |
| 30 | static void markCard(CompilationUnit *cUnit, int valReg, int tgtAddrReg) |
| 31 | { |
| 32 | int regCardBase = dvmCompilerAllocTemp(cUnit); |
| 33 | int regCardNo = dvmCompilerAllocTemp(cUnit); |
| buzbee | 8f8109a | 2010-08-31 10:16:35 -0700 | [diff] [blame] | 34 | ArmLIR *branchOver = genCmpImmBranch(cUnit, kArmCondEq, valReg, 0); |
| buzbee | 919eb06 | 2010-07-12 12:59:22 -0700 | [diff] [blame] | 35 | loadWordDisp(cUnit, rGLUE, offsetof(InterpState, cardTable), |
| 36 | regCardBase); |
| 37 | opRegRegImm(cUnit, kOpLsr, regCardNo, tgtAddrReg, GC_CARD_SHIFT); |
| 38 | storeBaseIndexed(cUnit, regCardBase, regCardNo, regCardBase, 0, |
| 39 | kUnsignedByte); |
| 40 | ArmLIR *target = newLIR0(cUnit, kArmPseudoTargetLabel); |
| 41 | target->defMask = ENCODE_ALL; |
| 42 | branchOver->generic.target = (LIR *)target; |
| buzbee | baf196a | 2010-08-04 10:13:15 -0700 | [diff] [blame] | 43 | dvmCompilerFreeTemp(cUnit, regCardBase); |
| 44 | dvmCompilerFreeTemp(cUnit, regCardNo); |
| buzbee | 919eb06 | 2010-07-12 12:59:22 -0700 | [diff] [blame] | 45 | } |
| 46 | |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 47 | static bool genConversionCall(CompilationUnit *cUnit, MIR *mir, void *funct, |
| 48 | int srcSize, int tgtSize) |
| 49 | { |
| 50 | /* |
| 51 | * Don't optimize the register usage since it calls out to template |
| 52 | * functions |
| 53 | */ |
| 54 | RegLocation rlSrc; |
| 55 | RegLocation rlDest; |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 56 | dvmCompilerFlushAllRegs(cUnit); /* Send everything to home location */ |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 57 | if (srcSize == 1) { |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 58 | rlSrc = dvmCompilerGetSrc(cUnit, mir, 0); |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 59 | loadValueDirectFixed(cUnit, rlSrc, r0); |
| 60 | } else { |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 61 | rlSrc = dvmCompilerGetSrcWide(cUnit, mir, 0, 1); |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 62 | loadValueDirectWideFixed(cUnit, rlSrc, r0, r1); |
| 63 | } |
| Ben Cheng | bd1326d | 2010-04-02 15:04:53 -0700 | [diff] [blame] | 64 | LOAD_FUNC_ADDR(cUnit, r2, (int)funct); |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 65 | opReg(cUnit, kOpBlx, r2); |
| Elliott Hughes | 6a55513 | 2010-02-25 15:41:42 -0800 | [diff] [blame] | 66 | dvmCompilerClobberCallRegs(cUnit); |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 67 | if (tgtSize == 1) { |
| 68 | RegLocation rlResult; |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 69 | rlDest = dvmCompilerGetDest(cUnit, mir, 0); |
| 70 | rlResult = dvmCompilerGetReturn(cUnit); |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 71 | storeValue(cUnit, rlDest, rlResult); |
| 72 | } else { |
| 73 | RegLocation rlResult; |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 74 | rlDest = dvmCompilerGetDestWide(cUnit, mir, 0, 1); |
| 75 | rlResult = dvmCompilerGetReturnWide(cUnit); |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 76 | storeValueWide(cUnit, rlDest, rlResult); |
| 77 | } |
| 78 | return false; |
| 79 | } |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 80 | |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 81 | static bool genArithOpFloatPortable(CompilationUnit *cUnit, MIR *mir, |
| 82 | RegLocation rlDest, RegLocation rlSrc1, |
| 83 | RegLocation rlSrc2) |
| 84 | { |
| 85 | RegLocation rlResult; |
| 86 | void* funct; |
| 87 | |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 88 | switch (mir->dalvikInsn.opCode) { |
| 89 | case OP_ADD_FLOAT_2ADDR: |
| 90 | case OP_ADD_FLOAT: |
| 91 | funct = (void*) __aeabi_fadd; |
| 92 | break; |
| 93 | case OP_SUB_FLOAT_2ADDR: |
| 94 | case OP_SUB_FLOAT: |
| 95 | funct = (void*) __aeabi_fsub; |
| 96 | break; |
| 97 | case OP_DIV_FLOAT_2ADDR: |
| 98 | case OP_DIV_FLOAT: |
| 99 | funct = (void*) __aeabi_fdiv; |
| 100 | break; |
| 101 | case OP_MUL_FLOAT_2ADDR: |
| 102 | case OP_MUL_FLOAT: |
| 103 | funct = (void*) __aeabi_fmul; |
| 104 | break; |
| 105 | case OP_REM_FLOAT_2ADDR: |
| 106 | case OP_REM_FLOAT: |
| 107 | funct = (void*) fmodf; |
| 108 | break; |
| 109 | case OP_NEG_FLOAT: { |
| 110 | genNegFloat(cUnit, rlDest, rlSrc1); |
| 111 | return false; |
| 112 | } |
| 113 | default: |
| 114 | return true; |
| 115 | } |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 116 | dvmCompilerFlushAllRegs(cUnit); /* Send everything to home location */ |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 117 | loadValueDirectFixed(cUnit, rlSrc1, r0); |
| 118 | loadValueDirectFixed(cUnit, rlSrc2, r1); |
| Ben Cheng | bd1326d | 2010-04-02 15:04:53 -0700 | [diff] [blame] | 119 | LOAD_FUNC_ADDR(cUnit, r2, (int)funct); |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 120 | opReg(cUnit, kOpBlx, r2); |
| Elliott Hughes | 6a55513 | 2010-02-25 15:41:42 -0800 | [diff] [blame] | 121 | dvmCompilerClobberCallRegs(cUnit); |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 122 | rlResult = dvmCompilerGetReturn(cUnit); |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 123 | storeValue(cUnit, rlDest, rlResult); |
| 124 | return false; |
| 125 | } |
| 126 | |
| 127 | static bool genArithOpDoublePortable(CompilationUnit *cUnit, MIR *mir, |
| 128 | RegLocation rlDest, RegLocation rlSrc1, |
| 129 | RegLocation rlSrc2) |
| 130 | { |
| 131 | RegLocation rlResult; |
| 132 | void* funct; |
| 133 | |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 134 | switch (mir->dalvikInsn.opCode) { |
| 135 | case OP_ADD_DOUBLE_2ADDR: |
| 136 | case OP_ADD_DOUBLE: |
| 137 | funct = (void*) __aeabi_dadd; |
| 138 | break; |
| 139 | case OP_SUB_DOUBLE_2ADDR: |
| 140 | case OP_SUB_DOUBLE: |
| 141 | funct = (void*) __aeabi_dsub; |
| 142 | break; |
| 143 | case OP_DIV_DOUBLE_2ADDR: |
| 144 | case OP_DIV_DOUBLE: |
| 145 | funct = (void*) __aeabi_ddiv; |
| 146 | break; |
| 147 | case OP_MUL_DOUBLE_2ADDR: |
| 148 | case OP_MUL_DOUBLE: |
| 149 | funct = (void*) __aeabi_dmul; |
| 150 | break; |
| 151 | case OP_REM_DOUBLE_2ADDR: |
| 152 | case OP_REM_DOUBLE: |
| 153 | funct = (void*) fmod; |
| 154 | break; |
| 155 | case OP_NEG_DOUBLE: { |
| 156 | genNegDouble(cUnit, rlDest, rlSrc1); |
| 157 | return false; |
| 158 | } |
| 159 | default: |
| 160 | return true; |
| 161 | } |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 162 | dvmCompilerFlushAllRegs(cUnit); /* Send everything to home location */ |
| Ben Cheng | bd1326d | 2010-04-02 15:04:53 -0700 | [diff] [blame] | 163 | LOAD_FUNC_ADDR(cUnit, rlr, (int)funct); |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 164 | loadValueDirectWideFixed(cUnit, rlSrc1, r0, r1); |
| 165 | loadValueDirectWideFixed(cUnit, rlSrc2, r2, r3); |
| 166 | opReg(cUnit, kOpBlx, rlr); |
| Elliott Hughes | 6a55513 | 2010-02-25 15:41:42 -0800 | [diff] [blame] | 167 | dvmCompilerClobberCallRegs(cUnit); |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 168 | rlResult = dvmCompilerGetReturnWide(cUnit); |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 169 | storeValueWide(cUnit, rlDest, rlResult); |
| 170 | return false; |
| 171 | } |
| 172 | |
| 173 | static bool genConversionPortable(CompilationUnit *cUnit, MIR *mir) |
| 174 | { |
| 175 | OpCode opCode = mir->dalvikInsn.opCode; |
| 176 | |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 177 | switch (opCode) { |
| 178 | case OP_INT_TO_FLOAT: |
| 179 | return genConversionCall(cUnit, mir, (void*)__aeabi_i2f, 1, 1); |
| 180 | case OP_FLOAT_TO_INT: |
| 181 | return genConversionCall(cUnit, mir, (void*)__aeabi_f2iz, 1, 1); |
| 182 | case OP_DOUBLE_TO_FLOAT: |
| 183 | return genConversionCall(cUnit, mir, (void*)__aeabi_d2f, 2, 1); |
| 184 | case OP_FLOAT_TO_DOUBLE: |
| 185 | return genConversionCall(cUnit, mir, (void*)__aeabi_f2d, 1, 2); |
| 186 | case OP_INT_TO_DOUBLE: |
| 187 | return genConversionCall(cUnit, mir, (void*)__aeabi_i2d, 1, 2); |
| 188 | case OP_DOUBLE_TO_INT: |
| 189 | return genConversionCall(cUnit, mir, (void*)__aeabi_d2iz, 2, 1); |
| 190 | case OP_FLOAT_TO_LONG: |
| 191 | return genConversionCall(cUnit, mir, (void*)dvmJitf2l, 1, 2); |
| 192 | case OP_LONG_TO_FLOAT: |
| 193 | return genConversionCall(cUnit, mir, (void*)__aeabi_l2f, 2, 1); |
| 194 | case OP_DOUBLE_TO_LONG: |
| 195 | return genConversionCall(cUnit, mir, (void*)dvmJitd2l, 2, 2); |
| 196 | case OP_LONG_TO_DOUBLE: |
| 197 | return genConversionCall(cUnit, mir, (void*)__aeabi_l2d, 2, 2); |
| 198 | default: |
| 199 | return true; |
| 200 | } |
| 201 | return false; |
| 202 | } |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 203 | |
| Jeff Hao | 97319a8 | 2009-08-12 16:57:15 -0700 | [diff] [blame] | 204 | #if defined(WITH_SELF_VERIFICATION) |
| jeffhao | 9e45c0b | 2010-02-03 10:24:05 -0800 | [diff] [blame] | 205 | static void selfVerificationBranchInsert(LIR *currentLIR, ArmOpCode opCode, |
| 206 | int dest, int src1) |
| Jeff Hao | 97319a8 | 2009-08-12 16:57:15 -0700 | [diff] [blame] | 207 | { |
| jeffhao | 9e45c0b | 2010-02-03 10:24:05 -0800 | [diff] [blame] | 208 | ArmLIR *insn = dvmCompilerNew(sizeof(ArmLIR), true); |
| 209 | insn->opCode = opCode; |
| 210 | insn->operands[0] = dest; |
| 211 | insn->operands[1] = src1; |
| 212 | setupResourceMasks(insn); |
| 213 | dvmCompilerInsertLIRBefore(currentLIR, (LIR *) insn); |
| Jeff Hao | 97319a8 | 2009-08-12 16:57:15 -0700 | [diff] [blame] | 214 | } |
| 215 | |
| jeffhao | 9e45c0b | 2010-02-03 10:24:05 -0800 | [diff] [blame] | 216 | static void selfVerificationBranchInsertPass(CompilationUnit *cUnit) |
| Jeff Hao | 97319a8 | 2009-08-12 16:57:15 -0700 | [diff] [blame] | 217 | { |
| jeffhao | 9e45c0b | 2010-02-03 10:24:05 -0800 | [diff] [blame] | 218 | ArmLIR *thisLIR; |
| jeffhao | 9e45c0b | 2010-02-03 10:24:05 -0800 | [diff] [blame] | 219 | TemplateOpCode opCode = TEMPLATE_MEM_OP_DECODE; |
| Jeff Hao | 97319a8 | 2009-08-12 16:57:15 -0700 | [diff] [blame] | 220 | |
| jeffhao | 9e45c0b | 2010-02-03 10:24:05 -0800 | [diff] [blame] | 221 | for (thisLIR = (ArmLIR *) cUnit->firstLIRInsn; |
| 222 | thisLIR != (ArmLIR *) cUnit->lastLIRInsn; |
| 223 | thisLIR = NEXT_LIR(thisLIR)) { |
| 224 | if (thisLIR->branchInsertSV) { |
| 225 | /* Branch to mem op decode template */ |
| 226 | selfVerificationBranchInsert((LIR *) thisLIR, kThumbBlx1, |
| 227 | (int) gDvmJit.codeCache + templateEntryOffsets[opCode], |
| 228 | (int) gDvmJit.codeCache + templateEntryOffsets[opCode]); |
| 229 | selfVerificationBranchInsert((LIR *) thisLIR, kThumbBlx2, |
| 230 | (int) gDvmJit.codeCache + templateEntryOffsets[opCode], |
| 231 | (int) gDvmJit.codeCache + templateEntryOffsets[opCode]); |
| Jeff Hao | 97319a8 | 2009-08-12 16:57:15 -0700 | [diff] [blame] | 232 | } |
| 233 | } |
| Jeff Hao | 97319a8 | 2009-08-12 16:57:15 -0700 | [diff] [blame] | 234 | } |
| Jeff Hao | 97319a8 | 2009-08-12 16:57:15 -0700 | [diff] [blame] | 235 | #endif |
| 236 | |
| Bill Buzbee | be6534f | 2010-03-12 16:01:35 -0800 | [diff] [blame] | 237 | /* Generate conditional branch instructions */ |
| 238 | static ArmLIR *genConditionalBranch(CompilationUnit *cUnit, |
| 239 | ArmConditionCode cond, |
| 240 | ArmLIR *target) |
| 241 | { |
| 242 | ArmLIR *branch = opCondBranch(cUnit, cond); |
| 243 | branch->generic.target = (LIR *) target; |
| 244 | return branch; |
| 245 | } |
| 246 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 247 | /* Generate a unconditional branch to go to the interpreter */ |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 248 | static inline ArmLIR *genTrap(CompilationUnit *cUnit, int dOffset, |
| 249 | ArmLIR *pcrLabel) |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 250 | { |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 251 | ArmLIR *branch = opNone(cUnit, kOpUncondBr); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 252 | return genCheckCommon(cUnit, dOffset, branch, pcrLabel); |
| 253 | } |
| 254 | |
| 255 | /* Load a wide field from an object instance */ |
| 256 | static void genIGetWide(CompilationUnit *cUnit, MIR *mir, int fieldOffset) |
| 257 | { |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 258 | RegLocation rlObj = dvmCompilerGetSrc(cUnit, mir, 0); |
| 259 | RegLocation rlDest = dvmCompilerGetDestWide(cUnit, mir, 0, 1); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 260 | RegLocation rlResult; |
| 261 | rlObj = loadValue(cUnit, rlObj, kCoreReg); |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 262 | int regPtr = dvmCompilerAllocTemp(cUnit); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 263 | |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 264 | assert(rlDest.wide); |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 265 | |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 266 | genNullCheck(cUnit, rlObj.sRegLow, rlObj.lowReg, mir->offset, |
| 267 | NULL);/* null object? */ |
| 268 | opRegRegImm(cUnit, kOpAdd, regPtr, rlObj.lowReg, fieldOffset); |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 269 | rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kAnyReg, true); |
| Ben Cheng | 11d8f14 | 2010-03-24 15:24:19 -0700 | [diff] [blame] | 270 | |
| 271 | HEAP_ACCESS_SHADOW(true); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 272 | loadPair(cUnit, regPtr, rlResult.lowReg, rlResult.highReg); |
| Ben Cheng | 11d8f14 | 2010-03-24 15:24:19 -0700 | [diff] [blame] | 273 | HEAP_ACCESS_SHADOW(false); |
| 274 | |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 275 | dvmCompilerFreeTemp(cUnit, regPtr); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 276 | storeValueWide(cUnit, rlDest, rlResult); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 277 | } |
| 278 | |
| 279 | /* Store a wide field to an object instance */ |
| 280 | static void genIPutWide(CompilationUnit *cUnit, MIR *mir, int fieldOffset) |
| 281 | { |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 282 | RegLocation rlSrc = dvmCompilerGetSrcWide(cUnit, mir, 0, 1); |
| 283 | RegLocation rlObj = dvmCompilerGetSrc(cUnit, mir, 2); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 284 | rlObj = loadValue(cUnit, rlObj, kCoreReg); |
| 285 | int regPtr; |
| 286 | rlSrc = loadValueWide(cUnit, rlSrc, kAnyReg); |
| 287 | genNullCheck(cUnit, rlObj.sRegLow, rlObj.lowReg, mir->offset, |
| 288 | NULL);/* null object? */ |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 289 | regPtr = dvmCompilerAllocTemp(cUnit); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 290 | opRegRegImm(cUnit, kOpAdd, regPtr, rlObj.lowReg, fieldOffset); |
| Ben Cheng | 11d8f14 | 2010-03-24 15:24:19 -0700 | [diff] [blame] | 291 | |
| 292 | HEAP_ACCESS_SHADOW(true); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 293 | storePair(cUnit, regPtr, rlSrc.lowReg, rlSrc.highReg); |
| Ben Cheng | 11d8f14 | 2010-03-24 15:24:19 -0700 | [diff] [blame] | 294 | HEAP_ACCESS_SHADOW(false); |
| 295 | |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 296 | dvmCompilerFreeTemp(cUnit, regPtr); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 297 | } |
| 298 | |
| 299 | /* |
| 300 | * Load a field from an object instance |
| 301 | * |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 302 | */ |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 303 | static void genIGet(CompilationUnit *cUnit, MIR *mir, OpSize size, |
| buzbee | ecf8f6e | 2010-07-20 14:53:42 -0700 | [diff] [blame] | 304 | int fieldOffset, bool isVolatile) |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 305 | { |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 306 | RegLocation rlResult; |
| Bill Buzbee | 749e816 | 2010-07-07 06:55:56 -0700 | [diff] [blame] | 307 | RegisterClass regClass = dvmCompilerRegClassBySize(size); |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 308 | RegLocation rlObj = dvmCompilerGetSrc(cUnit, mir, 0); |
| 309 | RegLocation rlDest = dvmCompilerGetDest(cUnit, mir, 0); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 310 | rlObj = loadValue(cUnit, rlObj, kCoreReg); |
| Bill Buzbee | 749e816 | 2010-07-07 06:55:56 -0700 | [diff] [blame] | 311 | rlResult = dvmCompilerEvalLoc(cUnit, rlDest, regClass, true); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 312 | genNullCheck(cUnit, rlObj.sRegLow, rlObj.lowReg, mir->offset, |
| 313 | NULL);/* null object? */ |
| Ben Cheng | 11d8f14 | 2010-03-24 15:24:19 -0700 | [diff] [blame] | 314 | |
| 315 | HEAP_ACCESS_SHADOW(true); |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 316 | loadBaseDisp(cUnit, mir, rlObj.lowReg, fieldOffset, rlResult.lowReg, |
| 317 | size, rlObj.sRegLow); |
| Ben Cheng | 11d8f14 | 2010-03-24 15:24:19 -0700 | [diff] [blame] | 318 | HEAP_ACCESS_SHADOW(false); |
| buzbee | ecf8f6e | 2010-07-20 14:53:42 -0700 | [diff] [blame] | 319 | if (isVolatile) { |
| buzbee | 2ce33c9 | 2010-11-01 15:53:27 -0700 | [diff] [blame] | 320 | dvmCompilerGenMemBarrier(cUnit, kSY); |
| buzbee | ecf8f6e | 2010-07-20 14:53:42 -0700 | [diff] [blame] | 321 | } |
| Ben Cheng | 11d8f14 | 2010-03-24 15:24:19 -0700 | [diff] [blame] | 322 | |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 323 | storeValue(cUnit, rlDest, rlResult); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 324 | } |
| 325 | |
| 326 | /* |
| 327 | * Store a field to an object instance |
| 328 | * |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 329 | */ |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 330 | static void genIPut(CompilationUnit *cUnit, MIR *mir, OpSize size, |
| buzbee | ecf8f6e | 2010-07-20 14:53:42 -0700 | [diff] [blame] | 331 | int fieldOffset, bool isObject, bool isVolatile) |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 332 | { |
| Bill Buzbee | 749e816 | 2010-07-07 06:55:56 -0700 | [diff] [blame] | 333 | RegisterClass regClass = dvmCompilerRegClassBySize(size); |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 334 | RegLocation rlSrc = dvmCompilerGetSrc(cUnit, mir, 0); |
| 335 | RegLocation rlObj = dvmCompilerGetSrc(cUnit, mir, 1); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 336 | rlObj = loadValue(cUnit, rlObj, kCoreReg); |
| Bill Buzbee | 749e816 | 2010-07-07 06:55:56 -0700 | [diff] [blame] | 337 | rlSrc = loadValue(cUnit, rlSrc, regClass); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 338 | genNullCheck(cUnit, rlObj.sRegLow, rlObj.lowReg, mir->offset, |
| 339 | NULL);/* null object? */ |
| Ben Cheng | 11d8f14 | 2010-03-24 15:24:19 -0700 | [diff] [blame] | 340 | |
| buzbee | ecf8f6e | 2010-07-20 14:53:42 -0700 | [diff] [blame] | 341 | if (isVolatile) { |
| buzbee | 2ce33c9 | 2010-11-01 15:53:27 -0700 | [diff] [blame] | 342 | dvmCompilerGenMemBarrier(cUnit, kSY); |
| buzbee | ecf8f6e | 2010-07-20 14:53:42 -0700 | [diff] [blame] | 343 | } |
| Ben Cheng | 11d8f14 | 2010-03-24 15:24:19 -0700 | [diff] [blame] | 344 | HEAP_ACCESS_SHADOW(true); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 345 | storeBaseDisp(cUnit, rlObj.lowReg, fieldOffset, rlSrc.lowReg, size); |
| Ben Cheng | 11d8f14 | 2010-03-24 15:24:19 -0700 | [diff] [blame] | 346 | HEAP_ACCESS_SHADOW(false); |
| buzbee | 919eb06 | 2010-07-12 12:59:22 -0700 | [diff] [blame] | 347 | if (isObject) { |
| 348 | /* NOTE: marking card based on object head */ |
| 349 | markCard(cUnit, rlSrc.lowReg, rlObj.lowReg); |
| 350 | } |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 351 | } |
| 352 | |
| 353 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 354 | /* |
| 355 | * Generate array load |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 356 | */ |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 357 | static void genArrayGet(CompilationUnit *cUnit, MIR *mir, OpSize size, |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 358 | RegLocation rlArray, RegLocation rlIndex, |
| 359 | RegLocation rlDest, int scale) |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 360 | { |
| Bill Buzbee | 749e816 | 2010-07-07 06:55:56 -0700 | [diff] [blame] | 361 | RegisterClass regClass = dvmCompilerRegClassBySize(size); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 362 | int lenOffset = offsetof(ArrayObject, length); |
| 363 | int dataOffset = offsetof(ArrayObject, contents); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 364 | RegLocation rlResult; |
| 365 | rlArray = loadValue(cUnit, rlArray, kCoreReg); |
| 366 | rlIndex = loadValue(cUnit, rlIndex, kCoreReg); |
| 367 | int regPtr; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 368 | |
| 369 | /* null object? */ |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 370 | ArmLIR * pcrLabel = NULL; |
| 371 | |
| 372 | if (!(mir->OptimizationFlags & MIR_IGNORE_NULL_CHECK)) { |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 373 | pcrLabel = genNullCheck(cUnit, rlArray.sRegLow, |
| 374 | rlArray.lowReg, mir->offset, NULL); |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 375 | } |
| 376 | |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 377 | regPtr = dvmCompilerAllocTemp(cUnit); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 378 | |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 379 | if (!(mir->OptimizationFlags & MIR_IGNORE_RANGE_CHECK)) { |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 380 | int regLen = dvmCompilerAllocTemp(cUnit); |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 381 | /* Get len */ |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 382 | loadWordDisp(cUnit, rlArray.lowReg, lenOffset, regLen); |
| 383 | /* regPtr -> array data */ |
| 384 | opRegRegImm(cUnit, kOpAdd, regPtr, rlArray.lowReg, dataOffset); |
| 385 | genBoundsCheck(cUnit, rlIndex.lowReg, regLen, mir->offset, |
| 386 | pcrLabel); |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 387 | dvmCompilerFreeTemp(cUnit, regLen); |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 388 | } else { |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 389 | /* regPtr -> array data */ |
| 390 | opRegRegImm(cUnit, kOpAdd, regPtr, rlArray.lowReg, dataOffset); |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 391 | } |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 392 | if ((size == kLong) || (size == kDouble)) { |
| 393 | if (scale) { |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 394 | int rNewIndex = dvmCompilerAllocTemp(cUnit); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 395 | opRegRegImm(cUnit, kOpLsl, rNewIndex, rlIndex.lowReg, scale); |
| 396 | opRegReg(cUnit, kOpAdd, regPtr, rNewIndex); |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 397 | dvmCompilerFreeTemp(cUnit, rNewIndex); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 398 | } else { |
| 399 | opRegReg(cUnit, kOpAdd, regPtr, rlIndex.lowReg); |
| 400 | } |
| Bill Buzbee | 749e816 | 2010-07-07 06:55:56 -0700 | [diff] [blame] | 401 | rlResult = dvmCompilerEvalLoc(cUnit, rlDest, regClass, true); |
| Ben Cheng | 11d8f14 | 2010-03-24 15:24:19 -0700 | [diff] [blame] | 402 | |
| 403 | HEAP_ACCESS_SHADOW(true); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 404 | loadPair(cUnit, regPtr, rlResult.lowReg, rlResult.highReg); |
| Ben Cheng | 11d8f14 | 2010-03-24 15:24:19 -0700 | [diff] [blame] | 405 | HEAP_ACCESS_SHADOW(false); |
| 406 | |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 407 | dvmCompilerFreeTemp(cUnit, regPtr); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 408 | storeValueWide(cUnit, rlDest, rlResult); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 409 | } else { |
| Bill Buzbee | 749e816 | 2010-07-07 06:55:56 -0700 | [diff] [blame] | 410 | rlResult = dvmCompilerEvalLoc(cUnit, rlDest, regClass, true); |
| Ben Cheng | 11d8f14 | 2010-03-24 15:24:19 -0700 | [diff] [blame] | 411 | |
| 412 | HEAP_ACCESS_SHADOW(true); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 413 | loadBaseIndexed(cUnit, regPtr, rlIndex.lowReg, rlResult.lowReg, |
| 414 | scale, size); |
| Ben Cheng | 11d8f14 | 2010-03-24 15:24:19 -0700 | [diff] [blame] | 415 | HEAP_ACCESS_SHADOW(false); |
| 416 | |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 417 | dvmCompilerFreeTemp(cUnit, regPtr); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 418 | storeValue(cUnit, rlDest, rlResult); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 419 | } |
| 420 | } |
| 421 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 422 | /* |
| 423 | * Generate array store |
| 424 | * |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 425 | */ |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 426 | static void genArrayPut(CompilationUnit *cUnit, MIR *mir, OpSize size, |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 427 | RegLocation rlArray, RegLocation rlIndex, |
| 428 | RegLocation rlSrc, int scale) |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 429 | { |
| Bill Buzbee | 749e816 | 2010-07-07 06:55:56 -0700 | [diff] [blame] | 430 | RegisterClass regClass = dvmCompilerRegClassBySize(size); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 431 | int lenOffset = offsetof(ArrayObject, length); |
| 432 | int dataOffset = offsetof(ArrayObject, contents); |
| 433 | |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 434 | int regPtr; |
| 435 | rlArray = loadValue(cUnit, rlArray, kCoreReg); |
| 436 | rlIndex = loadValue(cUnit, rlIndex, kCoreReg); |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 437 | |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 438 | if (dvmCompilerIsTemp(cUnit, rlArray.lowReg)) { |
| 439 | dvmCompilerClobber(cUnit, rlArray.lowReg); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 440 | regPtr = rlArray.lowReg; |
| 441 | } else { |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 442 | regPtr = dvmCompilerAllocTemp(cUnit); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 443 | genRegCopy(cUnit, regPtr, rlArray.lowReg); |
| 444 | } |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 445 | |
| Ben Cheng | 1efc9c5 | 2009-06-08 18:25:27 -0700 | [diff] [blame] | 446 | /* null object? */ |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 447 | ArmLIR * pcrLabel = NULL; |
| 448 | |
| 449 | if (!(mir->OptimizationFlags & MIR_IGNORE_NULL_CHECK)) { |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 450 | pcrLabel = genNullCheck(cUnit, rlArray.sRegLow, rlArray.lowReg, |
| 451 | mir->offset, NULL); |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 452 | } |
| 453 | |
| 454 | if (!(mir->OptimizationFlags & MIR_IGNORE_RANGE_CHECK)) { |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 455 | int regLen = dvmCompilerAllocTemp(cUnit); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 456 | //NOTE: max live temps(4) here. |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 457 | /* Get len */ |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 458 | loadWordDisp(cUnit, rlArray.lowReg, lenOffset, regLen); |
| 459 | /* regPtr -> array data */ |
| 460 | opRegImm(cUnit, kOpAdd, regPtr, dataOffset); |
| 461 | genBoundsCheck(cUnit, rlIndex.lowReg, regLen, mir->offset, |
| 462 | pcrLabel); |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 463 | dvmCompilerFreeTemp(cUnit, regLen); |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 464 | } else { |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 465 | /* regPtr -> array data */ |
| 466 | opRegImm(cUnit, kOpAdd, regPtr, dataOffset); |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 467 | } |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 468 | /* at this point, regPtr points to array, 2 live temps */ |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 469 | if ((size == kLong) || (size == kDouble)) { |
| 470 | //TODO: need specific wide routine that can handle fp regs |
| 471 | if (scale) { |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 472 | int rNewIndex = dvmCompilerAllocTemp(cUnit); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 473 | opRegRegImm(cUnit, kOpLsl, rNewIndex, rlIndex.lowReg, scale); |
| 474 | opRegReg(cUnit, kOpAdd, regPtr, rNewIndex); |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 475 | dvmCompilerFreeTemp(cUnit, rNewIndex); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 476 | } else { |
| 477 | opRegReg(cUnit, kOpAdd, regPtr, rlIndex.lowReg); |
| 478 | } |
| Bill Buzbee | 749e816 | 2010-07-07 06:55:56 -0700 | [diff] [blame] | 479 | rlSrc = loadValueWide(cUnit, rlSrc, regClass); |
| Ben Cheng | 11d8f14 | 2010-03-24 15:24:19 -0700 | [diff] [blame] | 480 | |
| 481 | HEAP_ACCESS_SHADOW(true); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 482 | storePair(cUnit, regPtr, rlSrc.lowReg, rlSrc.highReg); |
| Ben Cheng | 11d8f14 | 2010-03-24 15:24:19 -0700 | [diff] [blame] | 483 | HEAP_ACCESS_SHADOW(false); |
| 484 | |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 485 | dvmCompilerFreeTemp(cUnit, regPtr); |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 486 | } else { |
| Bill Buzbee | 749e816 | 2010-07-07 06:55:56 -0700 | [diff] [blame] | 487 | rlSrc = loadValue(cUnit, rlSrc, regClass); |
| Ben Cheng | 11d8f14 | 2010-03-24 15:24:19 -0700 | [diff] [blame] | 488 | |
| 489 | HEAP_ACCESS_SHADOW(true); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 490 | storeBaseIndexed(cUnit, regPtr, rlIndex.lowReg, rlSrc.lowReg, |
| 491 | scale, size); |
| Ben Cheng | 11d8f14 | 2010-03-24 15:24:19 -0700 | [diff] [blame] | 492 | HEAP_ACCESS_SHADOW(false); |
| jeffhao | 9e45c0b | 2010-02-03 10:24:05 -0800 | [diff] [blame] | 493 | } |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 494 | } |
| 495 | |
| Bill Buzbee | be6534f | 2010-03-12 16:01:35 -0800 | [diff] [blame] | 496 | /* |
| 497 | * Generate array object store |
| 498 | * Must use explicit register allocation here because of |
| 499 | * call-out to dvmCanPutArrayElement |
| 500 | */ |
| 501 | static void genArrayObjectPut(CompilationUnit *cUnit, MIR *mir, |
| 502 | RegLocation rlArray, RegLocation rlIndex, |
| 503 | RegLocation rlSrc, int scale) |
| 504 | { |
| 505 | int lenOffset = offsetof(ArrayObject, length); |
| 506 | int dataOffset = offsetof(ArrayObject, contents); |
| 507 | |
| 508 | dvmCompilerFlushAllRegs(cUnit); |
| 509 | |
| 510 | int regLen = r0; |
| 511 | int regPtr = r4PC; /* Preserved across call */ |
| 512 | int regArray = r1; |
| 513 | int regIndex = r7; /* Preserved across call */ |
| 514 | |
| 515 | loadValueDirectFixed(cUnit, rlArray, regArray); |
| 516 | loadValueDirectFixed(cUnit, rlIndex, regIndex); |
| 517 | |
| 518 | /* null object? */ |
| 519 | ArmLIR * pcrLabel = NULL; |
| 520 | |
| 521 | if (!(mir->OptimizationFlags & MIR_IGNORE_NULL_CHECK)) { |
| 522 | pcrLabel = genNullCheck(cUnit, rlArray.sRegLow, regArray, |
| 523 | mir->offset, NULL); |
| 524 | } |
| 525 | |
| 526 | if (!(mir->OptimizationFlags & MIR_IGNORE_RANGE_CHECK)) { |
| 527 | /* Get len */ |
| 528 | loadWordDisp(cUnit, regArray, lenOffset, regLen); |
| 529 | /* regPtr -> array data */ |
| 530 | opRegRegImm(cUnit, kOpAdd, regPtr, regArray, dataOffset); |
| 531 | genBoundsCheck(cUnit, regIndex, regLen, mir->offset, |
| 532 | pcrLabel); |
| 533 | } else { |
| 534 | /* regPtr -> array data */ |
| 535 | opRegRegImm(cUnit, kOpAdd, regPtr, regArray, dataOffset); |
| 536 | } |
| 537 | |
| 538 | /* Get object to store */ |
| 539 | loadValueDirectFixed(cUnit, rlSrc, r0); |
| Ben Cheng | bd1326d | 2010-04-02 15:04:53 -0700 | [diff] [blame] | 540 | LOAD_FUNC_ADDR(cUnit, r2, (int)dvmCanPutArrayElement); |
| Bill Buzbee | be6534f | 2010-03-12 16:01:35 -0800 | [diff] [blame] | 541 | |
| 542 | /* Are we storing null? If so, avoid check */ |
| buzbee | 8f8109a | 2010-08-31 10:16:35 -0700 | [diff] [blame] | 543 | ArmLIR *branchOver = genCmpImmBranch(cUnit, kArmCondEq, r0, 0); |
| Bill Buzbee | be6534f | 2010-03-12 16:01:35 -0800 | [diff] [blame] | 544 | |
| 545 | /* Make sure the types are compatible */ |
| 546 | loadWordDisp(cUnit, regArray, offsetof(Object, clazz), r1); |
| 547 | loadWordDisp(cUnit, r0, offsetof(Object, clazz), r0); |
| 548 | opReg(cUnit, kOpBlx, r2); |
| 549 | dvmCompilerClobberCallRegs(cUnit); |
| Bill Buzbee | 900a3af | 2010-03-16 12:41:43 -0700 | [diff] [blame] | 550 | |
| 551 | /* |
| 552 | * Using fixed registers here, and counting on r4 and r7 being |
| 553 | * preserved across the above call. Tell the register allocation |
| 554 | * utilities about the regs we are using directly |
| 555 | */ |
| 556 | dvmCompilerLockTemp(cUnit, regPtr); // r4PC |
| 557 | dvmCompilerLockTemp(cUnit, regIndex); // r7 |
| 558 | dvmCompilerLockTemp(cUnit, r0); |
| buzbee | 919eb06 | 2010-07-12 12:59:22 -0700 | [diff] [blame] | 559 | dvmCompilerLockTemp(cUnit, r1); |
| Bill Buzbee | 900a3af | 2010-03-16 12:41:43 -0700 | [diff] [blame] | 560 | |
| Bill Buzbee | be6534f | 2010-03-12 16:01:35 -0800 | [diff] [blame] | 561 | /* Bad? - roll back and re-execute if so */ |
| 562 | genRegImmCheck(cUnit, kArmCondEq, r0, 0, mir->offset, pcrLabel); |
| 563 | |
| buzbee | 919eb06 | 2010-07-12 12:59:22 -0700 | [diff] [blame] | 564 | /* Resume here - must reload element & array, regPtr & index preserved */ |
| Bill Buzbee | be6534f | 2010-03-12 16:01:35 -0800 | [diff] [blame] | 565 | loadValueDirectFixed(cUnit, rlSrc, r0); |
| buzbee | 919eb06 | 2010-07-12 12:59:22 -0700 | [diff] [blame] | 566 | loadValueDirectFixed(cUnit, rlArray, r1); |
| Bill Buzbee | be6534f | 2010-03-12 16:01:35 -0800 | [diff] [blame] | 567 | |
| 568 | ArmLIR *target = newLIR0(cUnit, kArmPseudoTargetLabel); |
| 569 | target->defMask = ENCODE_ALL; |
| 570 | branchOver->generic.target = (LIR *) target; |
| 571 | |
| Ben Cheng | 11d8f14 | 2010-03-24 15:24:19 -0700 | [diff] [blame] | 572 | HEAP_ACCESS_SHADOW(true); |
| Bill Buzbee | be6534f | 2010-03-12 16:01:35 -0800 | [diff] [blame] | 573 | storeBaseIndexed(cUnit, regPtr, regIndex, r0, |
| 574 | scale, kWord); |
| Ben Cheng | 11d8f14 | 2010-03-24 15:24:19 -0700 | [diff] [blame] | 575 | HEAP_ACCESS_SHADOW(false); |
| buzbee | 919eb06 | 2010-07-12 12:59:22 -0700 | [diff] [blame] | 576 | |
| buzbee | baf196a | 2010-08-04 10:13:15 -0700 | [diff] [blame] | 577 | dvmCompilerFreeTemp(cUnit, regPtr); |
| 578 | dvmCompilerFreeTemp(cUnit, regIndex); |
| 579 | |
| buzbee | 919eb06 | 2010-07-12 12:59:22 -0700 | [diff] [blame] | 580 | /* NOTE: marking card here based on object head */ |
| 581 | markCard(cUnit, r0, r1); |
| Bill Buzbee | be6534f | 2010-03-12 16:01:35 -0800 | [diff] [blame] | 582 | } |
| 583 | |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 584 | static bool genShiftOpLong(CompilationUnit *cUnit, MIR *mir, |
| 585 | RegLocation rlDest, RegLocation rlSrc1, |
| 586 | RegLocation rlShift) |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 587 | { |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 588 | /* |
| 589 | * Don't mess with the regsiters here as there is a particular calling |
| 590 | * convention to the out-of-line handler. |
| 591 | */ |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 592 | RegLocation rlResult; |
| 593 | |
| 594 | loadValueDirectWideFixed(cUnit, rlSrc1, r0, r1); |
| 595 | loadValueDirect(cUnit, rlShift, r2); |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 596 | switch( mir->dalvikInsn.opCode) { |
| 597 | case OP_SHL_LONG: |
| 598 | case OP_SHL_LONG_2ADDR: |
| 599 | genDispatchToHandler(cUnit, TEMPLATE_SHL_LONG); |
| 600 | break; |
| 601 | case OP_SHR_LONG: |
| 602 | case OP_SHR_LONG_2ADDR: |
| 603 | genDispatchToHandler(cUnit, TEMPLATE_SHR_LONG); |
| 604 | break; |
| 605 | case OP_USHR_LONG: |
| 606 | case OP_USHR_LONG_2ADDR: |
| 607 | genDispatchToHandler(cUnit, TEMPLATE_USHR_LONG); |
| 608 | break; |
| 609 | default: |
| 610 | return true; |
| 611 | } |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 612 | rlResult = dvmCompilerGetReturnWide(cUnit); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 613 | storeValueWide(cUnit, rlDest, rlResult); |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 614 | return false; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 615 | } |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 616 | |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 617 | static bool genArithOpLong(CompilationUnit *cUnit, MIR *mir, |
| 618 | RegLocation rlDest, RegLocation rlSrc1, |
| 619 | RegLocation rlSrc2) |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 620 | { |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 621 | RegLocation rlResult; |
| 622 | OpKind firstOp = kOpBkpt; |
| 623 | OpKind secondOp = kOpBkpt; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 624 | bool callOut = false; |
| 625 | void *callTgt; |
| 626 | int retReg = r0; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 627 | |
| 628 | switch (mir->dalvikInsn.opCode) { |
| 629 | case OP_NOT_LONG: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 630 | rlSrc2 = loadValueWide(cUnit, rlSrc2, kCoreReg); |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 631 | rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 632 | opRegReg(cUnit, kOpMvn, rlResult.lowReg, rlSrc2.lowReg); |
| 633 | opRegReg(cUnit, kOpMvn, rlResult.highReg, rlSrc2.highReg); |
| 634 | storeValueWide(cUnit, rlDest, rlResult); |
| 635 | return false; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 636 | break; |
| 637 | case OP_ADD_LONG: |
| 638 | case OP_ADD_LONG_2ADDR: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 639 | firstOp = kOpAdd; |
| 640 | secondOp = kOpAdc; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 641 | break; |
| 642 | case OP_SUB_LONG: |
| 643 | case OP_SUB_LONG_2ADDR: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 644 | firstOp = kOpSub; |
| 645 | secondOp = kOpSbc; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 646 | break; |
| 647 | case OP_MUL_LONG: |
| 648 | case OP_MUL_LONG_2ADDR: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 649 | genMulLong(cUnit, rlDest, rlSrc1, rlSrc2); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 650 | return false; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 651 | case OP_DIV_LONG: |
| 652 | case OP_DIV_LONG_2ADDR: |
| 653 | callOut = true; |
| 654 | retReg = r0; |
| 655 | callTgt = (void*)__aeabi_ldivmod; |
| 656 | break; |
| 657 | /* NOTE - result is in r2/r3 instead of r0/r1 */ |
| 658 | case OP_REM_LONG: |
| 659 | case OP_REM_LONG_2ADDR: |
| 660 | callOut = true; |
| 661 | callTgt = (void*)__aeabi_ldivmod; |
| 662 | retReg = r2; |
| 663 | break; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 664 | case OP_AND_LONG_2ADDR: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 665 | case OP_AND_LONG: |
| 666 | firstOp = kOpAnd; |
| 667 | secondOp = kOpAnd; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 668 | break; |
| 669 | case OP_OR_LONG: |
| 670 | case OP_OR_LONG_2ADDR: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 671 | firstOp = kOpOr; |
| 672 | secondOp = kOpOr; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 673 | break; |
| 674 | case OP_XOR_LONG: |
| 675 | case OP_XOR_LONG_2ADDR: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 676 | firstOp = kOpXor; |
| 677 | secondOp = kOpXor; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 678 | break; |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 679 | case OP_NEG_LONG: { |
| Bill Buzbee | 51ecf60 | 2010-01-14 14:27:52 -0800 | [diff] [blame] | 680 | //TUNING: can improve this using Thumb2 code |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 681 | int tReg = dvmCompilerAllocTemp(cUnit); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 682 | rlSrc2 = loadValueWide(cUnit, rlSrc2, kCoreReg); |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 683 | rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true); |
| Ben Cheng | bd1326d | 2010-04-02 15:04:53 -0700 | [diff] [blame] | 684 | loadConstantNoClobber(cUnit, tReg, 0); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 685 | opRegRegReg(cUnit, kOpSub, rlResult.lowReg, |
| Bill Buzbee | 51ecf60 | 2010-01-14 14:27:52 -0800 | [diff] [blame] | 686 | tReg, rlSrc2.lowReg); |
| 687 | opRegReg(cUnit, kOpSbc, tReg, rlSrc2.highReg); |
| 688 | genRegCopy(cUnit, rlResult.highReg, tReg); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 689 | storeValueWide(cUnit, rlDest, rlResult); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 690 | return false; |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 691 | } |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 692 | default: |
| 693 | LOGE("Invalid long arith op"); |
| Bill Buzbee | fc519dc | 2010-03-06 23:30:57 -0800 | [diff] [blame] | 694 | dvmCompilerAbort(cUnit); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 695 | } |
| 696 | if (!callOut) { |
| Bill Buzbee | 80cef86 | 2010-03-25 10:38:34 -0700 | [diff] [blame] | 697 | genLong3Addr(cUnit, mir, firstOp, secondOp, rlDest, rlSrc1, rlSrc2); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 698 | } else { |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 699 | // Adjust return regs in to handle case of rem returning r2/r3 |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 700 | dvmCompilerFlushAllRegs(cUnit); /* Send everything to home location */ |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 701 | loadValueDirectWideFixed(cUnit, rlSrc1, r0, r1); |
| Ben Cheng | bd1326d | 2010-04-02 15:04:53 -0700 | [diff] [blame] | 702 | LOAD_FUNC_ADDR(cUnit, rlr, (int) callTgt); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 703 | loadValueDirectWideFixed(cUnit, rlSrc2, r2, r3); |
| 704 | opReg(cUnit, kOpBlx, rlr); |
| Elliott Hughes | 6a55513 | 2010-02-25 15:41:42 -0800 | [diff] [blame] | 705 | dvmCompilerClobberCallRegs(cUnit); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 706 | if (retReg == r0) |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 707 | rlResult = dvmCompilerGetReturnWide(cUnit); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 708 | else |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 709 | rlResult = dvmCompilerGetReturnWideAlt(cUnit); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 710 | storeValueWide(cUnit, rlDest, rlResult); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 711 | } |
| 712 | return false; |
| 713 | } |
| 714 | |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 715 | static bool genArithOpInt(CompilationUnit *cUnit, MIR *mir, |
| 716 | RegLocation rlDest, RegLocation rlSrc1, |
| 717 | RegLocation rlSrc2) |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 718 | { |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 719 | OpKind op = kOpBkpt; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 720 | bool callOut = false; |
| 721 | bool checkZero = false; |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 722 | bool unary = false; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 723 | int retReg = r0; |
| 724 | void *callTgt; |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 725 | RegLocation rlResult; |
| Bill Buzbee | 0e60527 | 2009-12-01 14:28:05 -0800 | [diff] [blame] | 726 | bool shiftOp = false; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 727 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 728 | switch (mir->dalvikInsn.opCode) { |
| 729 | case OP_NEG_INT: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 730 | op = kOpNeg; |
| 731 | unary = true; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 732 | break; |
| 733 | case OP_NOT_INT: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 734 | op = kOpMvn; |
| 735 | unary = true; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 736 | break; |
| 737 | case OP_ADD_INT: |
| 738 | case OP_ADD_INT_2ADDR: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 739 | op = kOpAdd; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 740 | break; |
| 741 | case OP_SUB_INT: |
| 742 | case OP_SUB_INT_2ADDR: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 743 | op = kOpSub; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 744 | break; |
| 745 | case OP_MUL_INT: |
| 746 | case OP_MUL_INT_2ADDR: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 747 | op = kOpMul; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 748 | break; |
| 749 | case OP_DIV_INT: |
| 750 | case OP_DIV_INT_2ADDR: |
| 751 | callOut = true; |
| 752 | checkZero = true; |
| 753 | callTgt = __aeabi_idiv; |
| 754 | retReg = r0; |
| 755 | break; |
| 756 | /* NOTE: returns in r1 */ |
| 757 | case OP_REM_INT: |
| 758 | case OP_REM_INT_2ADDR: |
| 759 | callOut = true; |
| 760 | checkZero = true; |
| 761 | callTgt = __aeabi_idivmod; |
| 762 | retReg = r1; |
| 763 | break; |
| 764 | case OP_AND_INT: |
| 765 | case OP_AND_INT_2ADDR: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 766 | op = kOpAnd; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 767 | break; |
| 768 | case OP_OR_INT: |
| 769 | case OP_OR_INT_2ADDR: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 770 | op = kOpOr; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 771 | break; |
| 772 | case OP_XOR_INT: |
| 773 | case OP_XOR_INT_2ADDR: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 774 | op = kOpXor; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 775 | break; |
| 776 | case OP_SHL_INT: |
| 777 | case OP_SHL_INT_2ADDR: |
| Bill Buzbee | 0e60527 | 2009-12-01 14:28:05 -0800 | [diff] [blame] | 778 | shiftOp = true; |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 779 | op = kOpLsl; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 780 | break; |
| 781 | case OP_SHR_INT: |
| 782 | case OP_SHR_INT_2ADDR: |
| Bill Buzbee | 0e60527 | 2009-12-01 14:28:05 -0800 | [diff] [blame] | 783 | shiftOp = true; |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 784 | op = kOpAsr; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 785 | break; |
| 786 | case OP_USHR_INT: |
| 787 | case OP_USHR_INT_2ADDR: |
| Bill Buzbee | 0e60527 | 2009-12-01 14:28:05 -0800 | [diff] [blame] | 788 | shiftOp = true; |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 789 | op = kOpLsr; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 790 | break; |
| 791 | default: |
| 792 | LOGE("Invalid word arith op: 0x%x(%d)", |
| 793 | mir->dalvikInsn.opCode, mir->dalvikInsn.opCode); |
| Bill Buzbee | fc519dc | 2010-03-06 23:30:57 -0800 | [diff] [blame] | 794 | dvmCompilerAbort(cUnit); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 795 | } |
| 796 | if (!callOut) { |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 797 | rlSrc1 = loadValue(cUnit, rlSrc1, kCoreReg); |
| 798 | if (unary) { |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 799 | rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 800 | opRegReg(cUnit, op, rlResult.lowReg, |
| 801 | rlSrc1.lowReg); |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 802 | } else { |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 803 | rlSrc2 = loadValue(cUnit, rlSrc2, kCoreReg); |
| Bill Buzbee | 0e60527 | 2009-12-01 14:28:05 -0800 | [diff] [blame] | 804 | if (shiftOp) { |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 805 | int tReg = dvmCompilerAllocTemp(cUnit); |
| Bill Buzbee | 0e60527 | 2009-12-01 14:28:05 -0800 | [diff] [blame] | 806 | opRegRegImm(cUnit, kOpAnd, tReg, rlSrc2.lowReg, 31); |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 807 | rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true); |
| Bill Buzbee | 0e60527 | 2009-12-01 14:28:05 -0800 | [diff] [blame] | 808 | opRegRegReg(cUnit, op, rlResult.lowReg, |
| 809 | rlSrc1.lowReg, tReg); |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 810 | dvmCompilerFreeTemp(cUnit, tReg); |
| Bill Buzbee | 0e60527 | 2009-12-01 14:28:05 -0800 | [diff] [blame] | 811 | } else { |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 812 | rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true); |
| Bill Buzbee | 0e60527 | 2009-12-01 14:28:05 -0800 | [diff] [blame] | 813 | opRegRegReg(cUnit, op, rlResult.lowReg, |
| 814 | rlSrc1.lowReg, rlSrc2.lowReg); |
| 815 | } |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 816 | } |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 817 | storeValue(cUnit, rlDest, rlResult); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 818 | } else { |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 819 | RegLocation rlResult; |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 820 | dvmCompilerFlushAllRegs(cUnit); /* Send everything to home location */ |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 821 | loadValueDirectFixed(cUnit, rlSrc2, r1); |
| Ben Cheng | bd1326d | 2010-04-02 15:04:53 -0700 | [diff] [blame] | 822 | LOAD_FUNC_ADDR(cUnit, r2, (int) callTgt); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 823 | loadValueDirectFixed(cUnit, rlSrc1, r0); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 824 | if (checkZero) { |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 825 | genNullCheck(cUnit, rlSrc2.sRegLow, r1, mir->offset, NULL); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 826 | } |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 827 | opReg(cUnit, kOpBlx, r2); |
| Elliott Hughes | 6a55513 | 2010-02-25 15:41:42 -0800 | [diff] [blame] | 828 | dvmCompilerClobberCallRegs(cUnit); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 829 | if (retReg == r0) |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 830 | rlResult = dvmCompilerGetReturn(cUnit); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 831 | else |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 832 | rlResult = dvmCompilerGetReturnAlt(cUnit); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 833 | storeValue(cUnit, rlDest, rlResult); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 834 | } |
| 835 | return false; |
| 836 | } |
| 837 | |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 838 | static bool genArithOp(CompilationUnit *cUnit, MIR *mir) |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 839 | { |
| 840 | OpCode opCode = mir->dalvikInsn.opCode; |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 841 | RegLocation rlDest; |
| 842 | RegLocation rlSrc1; |
| 843 | RegLocation rlSrc2; |
| 844 | /* Deduce sizes of operands */ |
| 845 | if (mir->ssaRep->numUses == 2) { |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 846 | rlSrc1 = dvmCompilerGetSrc(cUnit, mir, 0); |
| 847 | rlSrc2 = dvmCompilerGetSrc(cUnit, mir, 1); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 848 | } else if (mir->ssaRep->numUses == 3) { |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 849 | rlSrc1 = dvmCompilerGetSrcWide(cUnit, mir, 0, 1); |
| 850 | rlSrc2 = dvmCompilerGetSrc(cUnit, mir, 2); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 851 | } else { |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 852 | rlSrc1 = dvmCompilerGetSrcWide(cUnit, mir, 0, 1); |
| 853 | rlSrc2 = dvmCompilerGetSrcWide(cUnit, mir, 2, 3); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 854 | assert(mir->ssaRep->numUses == 4); |
| 855 | } |
| 856 | if (mir->ssaRep->numDefs == 1) { |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 857 | rlDest = dvmCompilerGetDest(cUnit, mir, 0); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 858 | } else { |
| 859 | assert(mir->ssaRep->numDefs == 2); |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 860 | rlDest = dvmCompilerGetDestWide(cUnit, mir, 0, 1); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 861 | } |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 862 | |
| 863 | if ((opCode >= OP_ADD_LONG_2ADDR) && (opCode <= OP_XOR_LONG_2ADDR)) { |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 864 | return genArithOpLong(cUnit,mir, rlDest, rlSrc1, rlSrc2); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 865 | } |
| 866 | if ((opCode >= OP_ADD_LONG) && (opCode <= OP_XOR_LONG)) { |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 867 | return genArithOpLong(cUnit,mir, rlDest, rlSrc1, rlSrc2); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 868 | } |
| 869 | if ((opCode >= OP_SHL_LONG_2ADDR) && (opCode <= OP_USHR_LONG_2ADDR)) { |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 870 | return genShiftOpLong(cUnit,mir, rlDest, rlSrc1, rlSrc2); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 871 | } |
| 872 | if ((opCode >= OP_SHL_LONG) && (opCode <= OP_USHR_LONG)) { |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 873 | return genShiftOpLong(cUnit,mir, rlDest, rlSrc1, rlSrc2); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 874 | } |
| 875 | if ((opCode >= OP_ADD_INT_2ADDR) && (opCode <= OP_USHR_INT_2ADDR)) { |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 876 | return genArithOpInt(cUnit,mir, rlDest, rlSrc1, rlSrc2); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 877 | } |
| 878 | if ((opCode >= OP_ADD_INT) && (opCode <= OP_USHR_INT)) { |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 879 | return genArithOpInt(cUnit,mir, rlDest, rlSrc1, rlSrc2); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 880 | } |
| 881 | if ((opCode >= OP_ADD_FLOAT_2ADDR) && (opCode <= OP_REM_FLOAT_2ADDR)) { |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 882 | return genArithOpFloat(cUnit,mir, rlDest, rlSrc1, rlSrc2); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 883 | } |
| 884 | if ((opCode >= OP_ADD_FLOAT) && (opCode <= OP_REM_FLOAT)) { |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 885 | return genArithOpFloat(cUnit, mir, rlDest, rlSrc1, rlSrc2); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 886 | } |
| 887 | if ((opCode >= OP_ADD_DOUBLE_2ADDR) && (opCode <= OP_REM_DOUBLE_2ADDR)) { |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 888 | return genArithOpDouble(cUnit,mir, rlDest, rlSrc1, rlSrc2); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 889 | } |
| 890 | if ((opCode >= OP_ADD_DOUBLE) && (opCode <= OP_REM_DOUBLE)) { |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 891 | return genArithOpDouble(cUnit,mir, rlDest, rlSrc1, rlSrc2); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 892 | } |
| 893 | return true; |
| 894 | } |
| 895 | |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 896 | /* Generate unconditional branch instructions */ |
| 897 | static ArmLIR *genUnconditionalBranch(CompilationUnit *cUnit, ArmLIR *target) |
| 898 | { |
| 899 | ArmLIR *branch = opNone(cUnit, kOpUncondBr); |
| 900 | branch->generic.target = (LIR *) target; |
| 901 | return branch; |
| 902 | } |
| 903 | |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 904 | /* Perform the actual operation for OP_RETURN_* */ |
| 905 | static void genReturnCommon(CompilationUnit *cUnit, MIR *mir) |
| 906 | { |
| 907 | genDispatchToHandler(cUnit, TEMPLATE_RETURN); |
| Ben Cheng | 978738d | 2010-05-13 13:45:57 -0700 | [diff] [blame] | 908 | #if defined(WITH_JIT_TUNING) |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 909 | gDvmJit.returnOp++; |
| 910 | #endif |
| 911 | int dPC = (int) (cUnit->method->insns + mir->offset); |
| 912 | /* Insert branch, but defer setting of target */ |
| 913 | ArmLIR *branch = genUnconditionalBranch(cUnit, NULL); |
| 914 | /* Set up the place holder to reconstruct this Dalvik PC */ |
| 915 | ArmLIR *pcrLabel = dvmCompilerNew(sizeof(ArmLIR), true); |
| Ben Cheng | a497359 | 2010-03-31 11:59:18 -0700 | [diff] [blame] | 916 | pcrLabel->opCode = kArmPseudoPCReconstructionCell; |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 917 | pcrLabel->operands[0] = dPC; |
| 918 | pcrLabel->operands[1] = mir->offset; |
| 919 | /* Insert the place holder to the growable list */ |
| 920 | dvmInsertGrowableList(&cUnit->pcReconstructionList, pcrLabel); |
| 921 | /* Branch to the PC reconstruction code */ |
| 922 | branch->generic.target = (LIR *) pcrLabel; |
| 923 | } |
| 924 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 925 | static void genProcessArgsNoRange(CompilationUnit *cUnit, MIR *mir, |
| 926 | DecodedInstruction *dInsn, |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 927 | ArmLIR **pcrLabel) |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 928 | { |
| 929 | unsigned int i; |
| 930 | unsigned int regMask = 0; |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 931 | RegLocation rlArg; |
| 932 | int numDone = 0; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 933 | |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 934 | /* |
| 935 | * Load arguments to r0..r4. Note that these registers may contain |
| 936 | * live values, so we clobber them immediately after loading to prevent |
| 937 | * them from being used as sources for subsequent loads. |
| 938 | */ |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 939 | dvmCompilerLockAllTemps(cUnit); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 940 | for (i = 0; i < dInsn->vA; i++) { |
| 941 | regMask |= 1 << i; |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 942 | rlArg = dvmCompilerGetSrc(cUnit, mir, numDone++); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 943 | loadValueDirectFixed(cUnit, rlArg, i); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 944 | } |
| 945 | if (regMask) { |
| 946 | /* Up to 5 args are pushed on top of FP - sizeofStackSaveArea */ |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 947 | opRegRegImm(cUnit, kOpSub, r7, rFP, |
| 948 | sizeof(StackSaveArea) + (dInsn->vA << 2)); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 949 | /* generate null check */ |
| 950 | if (pcrLabel) { |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 951 | *pcrLabel = genNullCheck(cUnit, dvmCompilerSSASrc(mir, 0), r0, |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 952 | mir->offset, NULL); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 953 | } |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 954 | storeMultiple(cUnit, r7, regMask); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 955 | } |
| 956 | } |
| 957 | |
| 958 | static void genProcessArgsRange(CompilationUnit *cUnit, MIR *mir, |
| 959 | DecodedInstruction *dInsn, |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 960 | ArmLIR **pcrLabel) |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 961 | { |
| 962 | int srcOffset = dInsn->vC << 2; |
| 963 | int numArgs = dInsn->vA; |
| 964 | int regMask; |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 965 | |
| 966 | /* |
| 967 | * Note: here, all promoted registers will have been flushed |
| 968 | * back to the Dalvik base locations, so register usage restrictins |
| 969 | * are lifted. All parms loaded from original Dalvik register |
| 970 | * region - even though some might conceivably have valid copies |
| 971 | * cached in a preserved register. |
| 972 | */ |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 973 | dvmCompilerLockAllTemps(cUnit); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 974 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 975 | /* |
| 976 | * r4PC : &rFP[vC] |
| 977 | * r7: &newFP[0] |
| 978 | */ |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 979 | opRegRegImm(cUnit, kOpAdd, r4PC, rFP, srcOffset); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 980 | /* load [r0 .. min(numArgs,4)] */ |
| 981 | regMask = (1 << ((numArgs < 4) ? numArgs : 4)) - 1; |
| Ben Cheng | d7d426a | 2009-09-22 11:23:36 -0700 | [diff] [blame] | 982 | /* |
| 983 | * Protect the loadMultiple instruction from being reordered with other |
| 984 | * Dalvik stack accesses. |
| 985 | */ |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 986 | loadMultiple(cUnit, r4PC, regMask); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 987 | |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 988 | opRegRegImm(cUnit, kOpSub, r7, rFP, |
| 989 | sizeof(StackSaveArea) + (numArgs << 2)); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 990 | /* generate null check */ |
| 991 | if (pcrLabel) { |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 992 | *pcrLabel = genNullCheck(cUnit, dvmCompilerSSASrc(mir, 0), r0, |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 993 | mir->offset, NULL); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 994 | } |
| 995 | |
| 996 | /* |
| 997 | * Handle remaining 4n arguments: |
| 998 | * store previously loaded 4 values and load the next 4 values |
| 999 | */ |
| 1000 | if (numArgs >= 8) { |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 1001 | ArmLIR *loopLabel = NULL; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1002 | /* |
| 1003 | * r0 contains "this" and it will be used later, so push it to the stack |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 1004 | * first. Pushing r5 (rFP) is just for stack alignment purposes. |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1005 | */ |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1006 | opImm(cUnit, kOpPush, (1 << r0 | 1 << rFP)); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1007 | /* No need to generate the loop structure if numArgs <= 11 */ |
| 1008 | if (numArgs > 11) { |
| 1009 | loadConstant(cUnit, 5, ((numArgs - 4) >> 2) << 2); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1010 | loopLabel = newLIR0(cUnit, kArmPseudoTargetLabel); |
| Ben Cheng | d7d426a | 2009-09-22 11:23:36 -0700 | [diff] [blame] | 1011 | loopLabel->defMask = ENCODE_ALL; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1012 | } |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 1013 | storeMultiple(cUnit, r7, regMask); |
| Ben Cheng | d7d426a | 2009-09-22 11:23:36 -0700 | [diff] [blame] | 1014 | /* |
| 1015 | * Protect the loadMultiple instruction from being reordered with other |
| 1016 | * Dalvik stack accesses. |
| 1017 | */ |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 1018 | loadMultiple(cUnit, r4PC, regMask); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1019 | /* No need to generate the loop structure if numArgs <= 11 */ |
| 1020 | if (numArgs > 11) { |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1021 | opRegImm(cUnit, kOpSub, rFP, 4); |
| 1022 | genConditionalBranch(cUnit, kArmCondNe, loopLabel); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1023 | } |
| 1024 | } |
| 1025 | |
| 1026 | /* Save the last batch of loaded values */ |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 1027 | storeMultiple(cUnit, r7, regMask); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1028 | |
| 1029 | /* Generate the loop epilogue - don't use r0 */ |
| 1030 | if ((numArgs > 4) && (numArgs % 4)) { |
| 1031 | regMask = ((1 << (numArgs & 0x3)) - 1) << 1; |
| Ben Cheng | d7d426a | 2009-09-22 11:23:36 -0700 | [diff] [blame] | 1032 | /* |
| 1033 | * Protect the loadMultiple instruction from being reordered with other |
| 1034 | * Dalvik stack accesses. |
| 1035 | */ |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 1036 | loadMultiple(cUnit, r4PC, regMask); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1037 | } |
| 1038 | if (numArgs >= 8) |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1039 | opImm(cUnit, kOpPop, (1 << r0 | 1 << rFP)); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1040 | |
| 1041 | /* Save the modulo 4 arguments */ |
| 1042 | if ((numArgs > 4) && (numArgs % 4)) { |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 1043 | storeMultiple(cUnit, r7, regMask); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1044 | } |
| 1045 | } |
| 1046 | |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 1047 | /* |
| 1048 | * Generate code to setup the call stack then jump to the chaining cell if it |
| 1049 | * is not a native method. |
| 1050 | */ |
| 1051 | static void genInvokeSingletonCommon(CompilationUnit *cUnit, MIR *mir, |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 1052 | BasicBlock *bb, ArmLIR *labelList, |
| 1053 | ArmLIR *pcrLabel, |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 1054 | const Method *calleeMethod) |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1055 | { |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1056 | /* |
| 1057 | * Note: all Dalvik register state should be flushed to |
| 1058 | * memory by the point, so register usage restrictions no |
| 1059 | * longer apply. All temp & preserved registers may be used. |
| 1060 | */ |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1061 | dvmCompilerLockAllTemps(cUnit); |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 1062 | ArmLIR *retChainingCell = &labelList[bb->fallThrough->id]; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1063 | |
| 1064 | /* r1 = &retChainingCell */ |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1065 | ArmLIR *addrRetChain = opRegRegImm(cUnit, kOpAdd, r1, rpc, 0); |
| Ben Cheng | c8293e7 | 2010-10-12 11:50:10 -0700 | [diff] [blame] | 1066 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1067 | /* r4PC = dalvikCallsite */ |
| 1068 | loadConstant(cUnit, r4PC, |
| 1069 | (int) (cUnit->method->insns + mir->offset)); |
| 1070 | addrRetChain->generic.target = (LIR *) retChainingCell; |
| Ben Cheng | c8293e7 | 2010-10-12 11:50:10 -0700 | [diff] [blame] | 1071 | |
| 1072 | /* r7 = calleeMethod->registersSize */ |
| 1073 | loadConstant(cUnit, r7, calleeMethod->registersSize); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1074 | /* |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 1075 | * r0 = calleeMethod (loaded upon calling genInvokeSingletonCommon) |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1076 | * r1 = &ChainingCell |
| Ben Cheng | c8293e7 | 2010-10-12 11:50:10 -0700 | [diff] [blame] | 1077 | * r2 = calleeMethod->outsSize (to be loaded later for Java callees) |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1078 | * r4PC = callsiteDPC |
| Ben Cheng | c8293e7 | 2010-10-12 11:50:10 -0700 | [diff] [blame] | 1079 | * r7 = calleeMethod->registersSize |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1080 | */ |
| 1081 | if (dvmIsNativeMethod(calleeMethod)) { |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 1082 | genDispatchToHandler(cUnit, TEMPLATE_INVOKE_METHOD_NATIVE); |
| Ben Cheng | 978738d | 2010-05-13 13:45:57 -0700 | [diff] [blame] | 1083 | #if defined(WITH_JIT_TUNING) |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 1084 | gDvmJit.invokeNative++; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1085 | #endif |
| 1086 | } else { |
| Ben Cheng | c8293e7 | 2010-10-12 11:50:10 -0700 | [diff] [blame] | 1087 | /* For Java callees, set up r2 to be calleeMethod->outsSize */ |
| 1088 | loadConstant(cUnit, r2, calleeMethod->outsSize); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1089 | genDispatchToHandler(cUnit, TEMPLATE_INVOKE_METHOD_CHAIN); |
| Ben Cheng | 978738d | 2010-05-13 13:45:57 -0700 | [diff] [blame] | 1090 | #if defined(WITH_JIT_TUNING) |
| Ben Cheng | 86717f7 | 2010-03-05 15:27:21 -0800 | [diff] [blame] | 1091 | gDvmJit.invokeMonomorphic++; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1092 | #endif |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 1093 | /* Branch to the chaining cell */ |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1094 | genUnconditionalBranch(cUnit, &labelList[bb->taken->id]); |
| 1095 | } |
| 1096 | /* Handle exceptions using the interpreter */ |
| 1097 | genTrap(cUnit, mir->offset, pcrLabel); |
| 1098 | } |
| 1099 | |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 1100 | /* |
| 1101 | * Generate code to check the validity of a predicted chain and take actions |
| 1102 | * based on the result. |
| 1103 | * |
| 1104 | * 0x426a99aa : ldr r4, [pc, #72] --> r4 <- dalvikPC of this invoke |
| 1105 | * 0x426a99ac : add r1, pc, #32 --> r1 <- &retChainingCell |
| 1106 | * 0x426a99ae : add r2, pc, #40 --> r2 <- &predictedChainingCell |
| 1107 | * 0x426a99b0 : blx_1 0x426a918c --+ TEMPLATE_INVOKE_METHOD_PREDICTED_CHAIN |
| 1108 | * 0x426a99b2 : blx_2 see above --+ |
| 1109 | * 0x426a99b4 : b 0x426a99d8 --> off to the predicted chain |
| 1110 | * 0x426a99b6 : b 0x426a99c8 --> punt to the interpreter |
| 1111 | * 0x426a99b8 : ldr r0, [r7, #44] --> r0 <- this->class->vtable[methodIdx] |
| 1112 | * 0x426a99ba : cmp r1, #0 --> compare r1 (rechain count) against 0 |
| 1113 | * 0x426a99bc : bgt 0x426a99c2 --> >=0? don't rechain |
| 1114 | * 0x426a99be : ldr r7, [r6, #96] --+ dvmJitToPatchPredictedChain |
| 1115 | * 0x426a99c0 : blx r7 --+ |
| 1116 | * 0x426a99c2 : add r1, pc, #12 --> r1 <- &retChainingCell |
| 1117 | * 0x426a99c4 : blx_1 0x426a9098 --+ TEMPLATE_INVOKE_METHOD_NO_OPT |
| 1118 | * 0x426a99c6 : blx_2 see above --+ |
| 1119 | */ |
| 1120 | static void genInvokeVirtualCommon(CompilationUnit *cUnit, MIR *mir, |
| 1121 | int methodIndex, |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 1122 | ArmLIR *retChainingCell, |
| 1123 | ArmLIR *predChainingCell, |
| 1124 | ArmLIR *pcrLabel) |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 1125 | { |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1126 | /* |
| 1127 | * Note: all Dalvik register state should be flushed to |
| 1128 | * memory by the point, so register usage restrictions no |
| 1129 | * longer apply. Lock temps to prevent them from being |
| 1130 | * allocated by utility routines. |
| 1131 | */ |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1132 | dvmCompilerLockAllTemps(cUnit); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1133 | |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 1134 | /* "this" is already left in r0 by genProcessArgs* */ |
| 1135 | |
| 1136 | /* r4PC = dalvikCallsite */ |
| 1137 | loadConstant(cUnit, r4PC, |
| 1138 | (int) (cUnit->method->insns + mir->offset)); |
| 1139 | |
| 1140 | /* r1 = &retChainingCell */ |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1141 | ArmLIR *addrRetChain = opRegRegImm(cUnit, kOpAdd, r1, rpc, 0); |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 1142 | addrRetChain->generic.target = (LIR *) retChainingCell; |
| 1143 | |
| 1144 | /* r2 = &predictedChainingCell */ |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1145 | ArmLIR *predictedChainingCell = opRegRegImm(cUnit, kOpAdd, r2, rpc, 0); |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 1146 | predictedChainingCell->generic.target = (LIR *) predChainingCell; |
| 1147 | |
| 1148 | genDispatchToHandler(cUnit, TEMPLATE_INVOKE_METHOD_PREDICTED_CHAIN); |
| 1149 | |
| 1150 | /* return through lr - jump to the chaining cell */ |
| 1151 | genUnconditionalBranch(cUnit, predChainingCell); |
| 1152 | |
| 1153 | /* |
| 1154 | * null-check on "this" may have been eliminated, but we still need a PC- |
| 1155 | * reconstruction label for stack overflow bailout. |
| 1156 | */ |
| 1157 | if (pcrLabel == NULL) { |
| 1158 | int dPC = (int) (cUnit->method->insns + mir->offset); |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 1159 | pcrLabel = dvmCompilerNew(sizeof(ArmLIR), true); |
| Ben Cheng | a497359 | 2010-03-31 11:59:18 -0700 | [diff] [blame] | 1160 | pcrLabel->opCode = kArmPseudoPCReconstructionCell; |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 1161 | pcrLabel->operands[0] = dPC; |
| 1162 | pcrLabel->operands[1] = mir->offset; |
| 1163 | /* Insert the place holder to the growable list */ |
| 1164 | dvmInsertGrowableList(&cUnit->pcReconstructionList, pcrLabel); |
| 1165 | } |
| 1166 | |
| 1167 | /* return through lr+2 - punt to the interpreter */ |
| 1168 | genUnconditionalBranch(cUnit, pcrLabel); |
| 1169 | |
| 1170 | /* |
| 1171 | * return through lr+4 - fully resolve the callee method. |
| 1172 | * r1 <- count |
| 1173 | * r2 <- &predictedChainCell |
| 1174 | * r3 <- this->class |
| 1175 | * r4 <- dPC |
| 1176 | * r7 <- this->class->vtable |
| 1177 | */ |
| 1178 | |
| 1179 | /* r0 <- calleeMethod */ |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 1180 | loadWordDisp(cUnit, r7, methodIndex * 4, r0); |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 1181 | |
| 1182 | /* Check if rechain limit is reached */ |
| buzbee | 8f8109a | 2010-08-31 10:16:35 -0700 | [diff] [blame] | 1183 | ArmLIR *bypassRechaining = genCmpImmBranch(cUnit, kArmCondGt, r1, 0); |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 1184 | |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 1185 | loadWordDisp(cUnit, rGLUE, offsetof(InterpState, |
| 1186 | jitToInterpEntries.dvmJitToPatchPredictedChain), r7); |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 1187 | |
| Ben Cheng | b88ec3c | 2010-05-17 12:50:33 -0700 | [diff] [blame] | 1188 | genRegCopy(cUnit, r1, rGLUE); |
| 1189 | |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 1190 | /* |
| 1191 | * r0 = calleeMethod |
| 1192 | * r2 = &predictedChainingCell |
| 1193 | * r3 = class |
| 1194 | * |
| 1195 | * &returnChainingCell has been loaded into r1 but is not needed |
| 1196 | * when patching the chaining cell and will be clobbered upon |
| 1197 | * returning so it will be reconstructed again. |
| 1198 | */ |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1199 | opReg(cUnit, kOpBlx, r7); |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 1200 | |
| 1201 | /* r1 = &retChainingCell */ |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1202 | addrRetChain = opRegRegImm(cUnit, kOpAdd, r1, rpc, 0); |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 1203 | addrRetChain->generic.target = (LIR *) retChainingCell; |
| 1204 | |
| 1205 | bypassRechaining->generic.target = (LIR *) addrRetChain; |
| 1206 | /* |
| 1207 | * r0 = calleeMethod, |
| 1208 | * r1 = &ChainingCell, |
| 1209 | * r4PC = callsiteDPC, |
| 1210 | */ |
| 1211 | genDispatchToHandler(cUnit, TEMPLATE_INVOKE_METHOD_NO_OPT); |
| Ben Cheng | 978738d | 2010-05-13 13:45:57 -0700 | [diff] [blame] | 1212 | #if defined(WITH_JIT_TUNING) |
| Ben Cheng | 86717f7 | 2010-03-05 15:27:21 -0800 | [diff] [blame] | 1213 | gDvmJit.invokePolymorphic++; |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 1214 | #endif |
| 1215 | /* Handle exceptions using the interpreter */ |
| 1216 | genTrap(cUnit, mir->offset, pcrLabel); |
| 1217 | } |
| 1218 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1219 | /* Geneate a branch to go back to the interpreter */ |
| 1220 | static void genPuntToInterp(CompilationUnit *cUnit, unsigned int offset) |
| 1221 | { |
| 1222 | /* r0 = dalvik pc */ |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1223 | dvmCompilerFlushAllRegs(cUnit); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1224 | loadConstant(cUnit, r0, (int) (cUnit->method->insns + offset)); |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 1225 | loadWordDisp(cUnit, rGLUE, offsetof(InterpState, |
| 1226 | jitToInterpEntries.dvmJitToInterpPunt), r1); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1227 | opReg(cUnit, kOpBlx, r1); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1228 | } |
| 1229 | |
| 1230 | /* |
| 1231 | * Attempt to single step one instruction using the interpreter and return |
| 1232 | * to the compiled code for the next Dalvik instruction |
| 1233 | */ |
| 1234 | static void genInterpSingleStep(CompilationUnit *cUnit, MIR *mir) |
| 1235 | { |
| 1236 | int flags = dexGetInstrFlags(gDvm.instrFlags, mir->dalvikInsn.opCode); |
| 1237 | int flagsToCheck = kInstrCanBranch | kInstrCanSwitch | kInstrCanReturn | |
| 1238 | kInstrCanThrow; |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1239 | |
| Bill Buzbee | 4527387 | 2010-03-11 11:12:15 -0800 | [diff] [blame] | 1240 | //If already optimized out, just ignore |
| 1241 | if (mir->dalvikInsn.opCode == OP_NOP) |
| 1242 | return; |
| 1243 | |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1244 | //Ugly, but necessary. Flush all Dalvik regs so Interp can find them |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1245 | dvmCompilerFlushAllRegs(cUnit); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1246 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1247 | if ((mir->next == NULL) || (flags & flagsToCheck)) { |
| 1248 | genPuntToInterp(cUnit, mir->offset); |
| 1249 | return; |
| 1250 | } |
| 1251 | int entryAddr = offsetof(InterpState, |
| 1252 | jitToInterpEntries.dvmJitToInterpSingleStep); |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 1253 | loadWordDisp(cUnit, rGLUE, entryAddr, r2); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1254 | /* r0 = dalvik pc */ |
| 1255 | loadConstant(cUnit, r0, (int) (cUnit->method->insns + mir->offset)); |
| 1256 | /* r1 = dalvik pc of following instruction */ |
| 1257 | loadConstant(cUnit, r1, (int) (cUnit->method->insns + mir->next->offset)); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1258 | opReg(cUnit, kOpBlx, r2); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1259 | } |
| 1260 | |
| Ben Cheng | fc075c2 | 2010-05-28 15:20:08 -0700 | [diff] [blame] | 1261 | #if defined(WITH_DEADLOCK_PREDICTION) || defined(WITH_MONITOR_TRACKING) || \ |
| 1262 | defined(_ARMV5TE) || defined(_ARMV5TE_VFP) |
| Bill Buzbee | c1d9ed4 | 2010-02-02 11:04:33 -0800 | [diff] [blame] | 1263 | /* |
| 1264 | * To prevent a thread in a monitor wait from blocking the Jit from |
| 1265 | * resetting the code cache, heavyweight monitor lock will not |
| 1266 | * be allowed to return to an existing translation. Instead, we will |
| 1267 | * handle them by branching to a handler, which will in turn call the |
| 1268 | * runtime lock routine and then branch directly back to the |
| 1269 | * interpreter main loop. Given the high cost of the heavyweight |
| 1270 | * lock operation, this additional cost should be slight (especially when |
| 1271 | * considering that we expect the vast majority of lock operations to |
| 1272 | * use the fast-path thin lock bypass). |
| 1273 | */ |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 1274 | static void genMonitorPortable(CompilationUnit *cUnit, MIR *mir) |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 1275 | { |
| Bill Buzbee | efbd3c5 | 2009-11-04 22:18:40 -0800 | [diff] [blame] | 1276 | bool isEnter = (mir->dalvikInsn.opCode == OP_MONITOR_ENTER); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1277 | genExportPC(cUnit, mir); |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1278 | dvmCompilerFlushAllRegs(cUnit); /* Send everything to home location */ |
| 1279 | RegLocation rlSrc = dvmCompilerGetSrc(cUnit, mir, 0); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1280 | loadValueDirectFixed(cUnit, rlSrc, r1); |
| 1281 | loadWordDisp(cUnit, rGLUE, offsetof(InterpState, self), r0); |
| Bill Buzbee | c1d9ed4 | 2010-02-02 11:04:33 -0800 | [diff] [blame] | 1282 | genNullCheck(cUnit, rlSrc.sRegLow, r1, mir->offset, NULL); |
| Bill Buzbee | efbd3c5 | 2009-11-04 22:18:40 -0800 | [diff] [blame] | 1283 | if (isEnter) { |
| Bill Buzbee | c1d9ed4 | 2010-02-02 11:04:33 -0800 | [diff] [blame] | 1284 | /* Get dPC of next insn */ |
| 1285 | loadConstant(cUnit, r4PC, (int)(cUnit->method->insns + mir->offset + |
| 1286 | dexGetInstrWidthAbs(gDvm.instrWidth, OP_MONITOR_ENTER))); |
| 1287 | #if defined(WITH_DEADLOCK_PREDICTION) |
| 1288 | genDispatchToHandler(cUnit, TEMPLATE_MONITOR_ENTER_DEBUG); |
| 1289 | #else |
| 1290 | genDispatchToHandler(cUnit, TEMPLATE_MONITOR_ENTER); |
| 1291 | #endif |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1292 | } else { |
| Ben Cheng | bd1326d | 2010-04-02 15:04:53 -0700 | [diff] [blame] | 1293 | LOAD_FUNC_ADDR(cUnit, r2, (int)dvmUnlockObject); |
| Bill Buzbee | c1d9ed4 | 2010-02-02 11:04:33 -0800 | [diff] [blame] | 1294 | /* Do the call */ |
| 1295 | opReg(cUnit, kOpBlx, r2); |
| buzbee | 8f8109a | 2010-08-31 10:16:35 -0700 | [diff] [blame] | 1296 | /* Did we throw? */ |
| 1297 | ArmLIR *branchOver = genCmpImmBranch(cUnit, kArmCondNe, r0, 0); |
| Bill Buzbee | 6bbdd6b | 2010-02-16 14:40:01 -0800 | [diff] [blame] | 1298 | loadConstant(cUnit, r0, |
| 1299 | (int) (cUnit->method->insns + mir->offset + |
| 1300 | dexGetInstrWidthAbs(gDvm.instrWidth, OP_MONITOR_EXIT))); |
| 1301 | genDispatchToHandler(cUnit, TEMPLATE_THROW_EXCEPTION_COMMON); |
| 1302 | ArmLIR *target = newLIR0(cUnit, kArmPseudoTargetLabel); |
| 1303 | target->defMask = ENCODE_ALL; |
| 1304 | branchOver->generic.target = (LIR *) target; |
| Elliott Hughes | 6a55513 | 2010-02-25 15:41:42 -0800 | [diff] [blame] | 1305 | dvmCompilerClobberCallRegs(cUnit); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1306 | } |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 1307 | } |
| Ben Cheng | fc075c2 | 2010-05-28 15:20:08 -0700 | [diff] [blame] | 1308 | #endif |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 1309 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1310 | /* |
| 1311 | * The following are the first-level codegen routines that analyze the format |
| 1312 | * of each bytecode then either dispatch special purpose codegen routines |
| 1313 | * or produce corresponding Thumb instructions directly. |
| 1314 | */ |
| 1315 | |
| 1316 | static bool handleFmt10t_Fmt20t_Fmt30t(CompilationUnit *cUnit, MIR *mir, |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 1317 | BasicBlock *bb, ArmLIR *labelList) |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1318 | { |
| 1319 | /* For OP_GOTO, OP_GOTO_16, and OP_GOTO_32 */ |
| 1320 | genUnconditionalBranch(cUnit, &labelList[bb->taken->id]); |
| 1321 | return false; |
| 1322 | } |
| 1323 | |
| 1324 | static bool handleFmt10x(CompilationUnit *cUnit, MIR *mir) |
| 1325 | { |
| 1326 | OpCode dalvikOpCode = mir->dalvikInsn.opCode; |
| Andy McFadden | c35a2ef | 2010-06-17 12:36:00 -0700 | [diff] [blame] | 1327 | if ((dalvikOpCode >= OP_UNUSED_3E) && (dalvikOpCode <= OP_UNUSED_43)) { |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1328 | LOGE("Codegen: got unused opcode 0x%x\n",dalvikOpCode); |
| 1329 | return true; |
| 1330 | } |
| 1331 | switch (dalvikOpCode) { |
| Andy McFadden | 291758c | 2010-09-10 08:04:52 -0700 | [diff] [blame] | 1332 | case OP_RETURN_VOID_BARRIER: |
| buzbee | 2ce33c9 | 2010-11-01 15:53:27 -0700 | [diff] [blame] | 1333 | dvmCompilerGenMemBarrier(cUnit, kST); |
| 1334 | // Intentional fallthrough |
| 1335 | case OP_RETURN_VOID: |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1336 | genReturnCommon(cUnit,mir); |
| 1337 | break; |
| 1338 | case OP_UNUSED_73: |
| 1339 | case OP_UNUSED_79: |
| 1340 | case OP_UNUSED_7A: |
| Andy McFadden | c35a2ef | 2010-06-17 12:36:00 -0700 | [diff] [blame] | 1341 | case OP_UNUSED_FF: |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1342 | LOGE("Codegen: got unused opcode 0x%x\n",dalvikOpCode); |
| 1343 | return true; |
| 1344 | case OP_NOP: |
| 1345 | break; |
| 1346 | default: |
| 1347 | return true; |
| 1348 | } |
| 1349 | return false; |
| 1350 | } |
| 1351 | |
| 1352 | static bool handleFmt11n_Fmt31i(CompilationUnit *cUnit, MIR *mir) |
| 1353 | { |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1354 | RegLocation rlDest; |
| 1355 | RegLocation rlResult; |
| 1356 | if (mir->ssaRep->numDefs == 2) { |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1357 | rlDest = dvmCompilerGetDestWide(cUnit, mir, 0, 1); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1358 | } else { |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1359 | rlDest = dvmCompilerGetDest(cUnit, mir, 0); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1360 | } |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 1361 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1362 | switch (mir->dalvikInsn.opCode) { |
| 1363 | case OP_CONST: |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 1364 | case OP_CONST_4: { |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1365 | rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kAnyReg, true); |
| Ben Cheng | bd1326d | 2010-04-02 15:04:53 -0700 | [diff] [blame] | 1366 | loadConstantNoClobber(cUnit, rlResult.lowReg, mir->dalvikInsn.vB); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1367 | storeValue(cUnit, rlDest, rlResult); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1368 | break; |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 1369 | } |
| 1370 | case OP_CONST_WIDE_32: { |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1371 | //TUNING: single routine to load constant pair for support doubles |
| Bill Buzbee | 964a7b0 | 2010-01-28 12:54:19 -0800 | [diff] [blame] | 1372 | //TUNING: load 0/-1 separately to avoid load dependency |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1373 | rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true); |
| Ben Cheng | bd1326d | 2010-04-02 15:04:53 -0700 | [diff] [blame] | 1374 | loadConstantNoClobber(cUnit, rlResult.lowReg, mir->dalvikInsn.vB); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1375 | opRegRegImm(cUnit, kOpAsr, rlResult.highReg, |
| 1376 | rlResult.lowReg, 31); |
| 1377 | storeValueWide(cUnit, rlDest, rlResult); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1378 | break; |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 1379 | } |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1380 | default: |
| 1381 | return true; |
| 1382 | } |
| 1383 | return false; |
| 1384 | } |
| 1385 | |
| 1386 | static bool handleFmt21h(CompilationUnit *cUnit, MIR *mir) |
| 1387 | { |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1388 | RegLocation rlDest; |
| 1389 | RegLocation rlResult; |
| 1390 | if (mir->ssaRep->numDefs == 2) { |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1391 | rlDest = dvmCompilerGetDestWide(cUnit, mir, 0, 1); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1392 | } else { |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1393 | rlDest = dvmCompilerGetDest(cUnit, mir, 0); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1394 | } |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1395 | rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kAnyReg, true); |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 1396 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1397 | switch (mir->dalvikInsn.opCode) { |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 1398 | case OP_CONST_HIGH16: { |
| Ben Cheng | bd1326d | 2010-04-02 15:04:53 -0700 | [diff] [blame] | 1399 | loadConstantNoClobber(cUnit, rlResult.lowReg, |
| 1400 | mir->dalvikInsn.vB << 16); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1401 | storeValue(cUnit, rlDest, rlResult); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1402 | break; |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 1403 | } |
| 1404 | case OP_CONST_WIDE_HIGH16: { |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1405 | loadConstantValueWide(cUnit, rlResult.lowReg, rlResult.highReg, |
| 1406 | 0, mir->dalvikInsn.vB << 16); |
| 1407 | storeValueWide(cUnit, rlDest, rlResult); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1408 | break; |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 1409 | } |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1410 | default: |
| 1411 | return true; |
| 1412 | } |
| 1413 | return false; |
| 1414 | } |
| 1415 | |
| 1416 | static bool handleFmt20bc(CompilationUnit *cUnit, MIR *mir) |
| 1417 | { |
| 1418 | /* For OP_THROW_VERIFICATION_ERROR */ |
| 1419 | genInterpSingleStep(cUnit, mir); |
| 1420 | return false; |
| 1421 | } |
| 1422 | |
| 1423 | static bool handleFmt21c_Fmt31c(CompilationUnit *cUnit, MIR *mir) |
| 1424 | { |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1425 | RegLocation rlResult; |
| 1426 | RegLocation rlDest; |
| 1427 | RegLocation rlSrc; |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 1428 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1429 | switch (mir->dalvikInsn.opCode) { |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1430 | case OP_CONST_STRING_JUMBO: |
| 1431 | case OP_CONST_STRING: { |
| 1432 | void *strPtr = (void*) |
| 1433 | (cUnit->method->clazz->pDvmDex->pResStrings[mir->dalvikInsn.vB]); |
| Ben Cheng | dd6e870 | 2010-05-07 13:05:47 -0700 | [diff] [blame] | 1434 | |
| 1435 | if (strPtr == NULL) { |
| 1436 | LOGE("Unexpected null string"); |
| 1437 | dvmAbort(); |
| 1438 | } |
| 1439 | |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1440 | rlDest = dvmCompilerGetDest(cUnit, mir, 0); |
| 1441 | rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true); |
| Ben Cheng | bd1326d | 2010-04-02 15:04:53 -0700 | [diff] [blame] | 1442 | loadConstantNoClobber(cUnit, rlResult.lowReg, (int) strPtr ); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1443 | storeValue(cUnit, rlDest, rlResult); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1444 | break; |
| 1445 | } |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1446 | case OP_CONST_CLASS: { |
| 1447 | void *classPtr = (void*) |
| 1448 | (cUnit->method->clazz->pDvmDex->pResClasses[mir->dalvikInsn.vB]); |
| Ben Cheng | dd6e870 | 2010-05-07 13:05:47 -0700 | [diff] [blame] | 1449 | |
| 1450 | if (classPtr == NULL) { |
| 1451 | LOGE("Unexpected null class"); |
| 1452 | dvmAbort(); |
| 1453 | } |
| 1454 | |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1455 | rlDest = dvmCompilerGetDest(cUnit, mir, 0); |
| 1456 | rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true); |
| Ben Cheng | bd1326d | 2010-04-02 15:04:53 -0700 | [diff] [blame] | 1457 | loadConstantNoClobber(cUnit, rlResult.lowReg, (int) classPtr ); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1458 | storeValue(cUnit, rlDest, rlResult); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1459 | break; |
| 1460 | } |
| buzbee | ecf8f6e | 2010-07-20 14:53:42 -0700 | [diff] [blame] | 1461 | case OP_SGET_VOLATILE: |
| 1462 | case OP_SGET_OBJECT_VOLATILE: |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1463 | case OP_SGET_OBJECT: |
| 1464 | case OP_SGET_BOOLEAN: |
| 1465 | case OP_SGET_CHAR: |
| 1466 | case OP_SGET_BYTE: |
| 1467 | case OP_SGET_SHORT: |
| 1468 | case OP_SGET: { |
| Bill Buzbee | 50a6bf2 | 2009-07-08 13:08:04 -0700 | [diff] [blame] | 1469 | int valOffset = offsetof(StaticField, value); |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1470 | int tReg = dvmCompilerAllocTemp(cUnit); |
| buzbee | ecf8f6e | 2010-07-20 14:53:42 -0700 | [diff] [blame] | 1471 | bool isVolatile; |
| Ben Cheng | 7a2697d | 2010-06-07 13:44:23 -0700 | [diff] [blame] | 1472 | const Method *method = (mir->OptimizationFlags & MIR_CALLEE) ? |
| 1473 | mir->meta.calleeMethod : cUnit->method; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1474 | void *fieldPtr = (void*) |
| Ben Cheng | 7a2697d | 2010-06-07 13:44:23 -0700 | [diff] [blame] | 1475 | (method->clazz->pDvmDex->pResFields[mir->dalvikInsn.vB]); |
| Ben Cheng | dd6e870 | 2010-05-07 13:05:47 -0700 | [diff] [blame] | 1476 | |
| 1477 | if (fieldPtr == NULL) { |
| 1478 | LOGE("Unexpected null static field"); |
| 1479 | dvmAbort(); |
| 1480 | } |
| 1481 | |
| buzbee | ecf8f6e | 2010-07-20 14:53:42 -0700 | [diff] [blame] | 1482 | isVolatile = (mir->dalvikInsn.opCode == OP_SGET_VOLATILE) || |
| 1483 | (mir->dalvikInsn.opCode == OP_SGET_OBJECT_VOLATILE) || |
| 1484 | dvmIsVolatileField(fieldPtr); |
| 1485 | |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1486 | rlDest = dvmCompilerGetDest(cUnit, mir, 0); |
| 1487 | rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kAnyReg, true); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1488 | loadConstant(cUnit, tReg, (int) fieldPtr + valOffset); |
| Ben Cheng | 11d8f14 | 2010-03-24 15:24:19 -0700 | [diff] [blame] | 1489 | |
| buzbee | ecf8f6e | 2010-07-20 14:53:42 -0700 | [diff] [blame] | 1490 | if (isVolatile) { |
| buzbee | 2ce33c9 | 2010-11-01 15:53:27 -0700 | [diff] [blame] | 1491 | dvmCompilerGenMemBarrier(cUnit, kSY); |
| buzbee | ecf8f6e | 2010-07-20 14:53:42 -0700 | [diff] [blame] | 1492 | } |
| Ben Cheng | 11d8f14 | 2010-03-24 15:24:19 -0700 | [diff] [blame] | 1493 | HEAP_ACCESS_SHADOW(true); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1494 | loadWordDisp(cUnit, tReg, 0, rlResult.lowReg); |
| Ben Cheng | 11d8f14 | 2010-03-24 15:24:19 -0700 | [diff] [blame] | 1495 | HEAP_ACCESS_SHADOW(false); |
| 1496 | |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1497 | storeValue(cUnit, rlDest, rlResult); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1498 | break; |
| 1499 | } |
| 1500 | case OP_SGET_WIDE: { |
| Bill Buzbee | 50a6bf2 | 2009-07-08 13:08:04 -0700 | [diff] [blame] | 1501 | int valOffset = offsetof(StaticField, value); |
| Ben Cheng | 7a2697d | 2010-06-07 13:44:23 -0700 | [diff] [blame] | 1502 | const Method *method = (mir->OptimizationFlags & MIR_CALLEE) ? |
| 1503 | mir->meta.calleeMethod : cUnit->method; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1504 | void *fieldPtr = (void*) |
| Ben Cheng | 7a2697d | 2010-06-07 13:44:23 -0700 | [diff] [blame] | 1505 | (method->clazz->pDvmDex->pResFields[mir->dalvikInsn.vB]); |
| Ben Cheng | dd6e870 | 2010-05-07 13:05:47 -0700 | [diff] [blame] | 1506 | |
| 1507 | if (fieldPtr == NULL) { |
| 1508 | LOGE("Unexpected null static field"); |
| 1509 | dvmAbort(); |
| 1510 | } |
| 1511 | |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1512 | int tReg = dvmCompilerAllocTemp(cUnit); |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1513 | rlDest = dvmCompilerGetDestWide(cUnit, mir, 0, 1); |
| 1514 | rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kAnyReg, true); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1515 | loadConstant(cUnit, tReg, (int) fieldPtr + valOffset); |
| Ben Cheng | 11d8f14 | 2010-03-24 15:24:19 -0700 | [diff] [blame] | 1516 | |
| 1517 | HEAP_ACCESS_SHADOW(true); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1518 | loadPair(cUnit, tReg, rlResult.lowReg, rlResult.highReg); |
| Ben Cheng | 11d8f14 | 2010-03-24 15:24:19 -0700 | [diff] [blame] | 1519 | HEAP_ACCESS_SHADOW(false); |
| 1520 | |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1521 | storeValueWide(cUnit, rlDest, rlResult); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1522 | break; |
| 1523 | } |
| 1524 | case OP_SPUT_OBJECT: |
| buzbee | ddc7d29 | 2010-09-02 17:16:24 -0700 | [diff] [blame] | 1525 | case OP_SPUT_OBJECT_VOLATILE: |
| 1526 | case OP_SPUT_VOLATILE: |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1527 | case OP_SPUT_BOOLEAN: |
| 1528 | case OP_SPUT_CHAR: |
| 1529 | case OP_SPUT_BYTE: |
| 1530 | case OP_SPUT_SHORT: |
| 1531 | case OP_SPUT: { |
| Bill Buzbee | 50a6bf2 | 2009-07-08 13:08:04 -0700 | [diff] [blame] | 1532 | int valOffset = offsetof(StaticField, value); |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1533 | int tReg = dvmCompilerAllocTemp(cUnit); |
| buzbee | d3b0a4b | 2010-09-27 11:30:22 -0700 | [diff] [blame] | 1534 | int objHead; |
| buzbee | ecf8f6e | 2010-07-20 14:53:42 -0700 | [diff] [blame] | 1535 | bool isVolatile; |
| buzbee | d3b0a4b | 2010-09-27 11:30:22 -0700 | [diff] [blame] | 1536 | bool isSputObject; |
| Ben Cheng | 7a2697d | 2010-06-07 13:44:23 -0700 | [diff] [blame] | 1537 | const Method *method = (mir->OptimizationFlags & MIR_CALLEE) ? |
| 1538 | mir->meta.calleeMethod : cUnit->method; |
| 1539 | void *fieldPtr = (void*) |
| 1540 | (method->clazz->pDvmDex->pResFields[mir->dalvikInsn.vB]); |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 1541 | |
| buzbee | ecf8f6e | 2010-07-20 14:53:42 -0700 | [diff] [blame] | 1542 | isVolatile = (mir->dalvikInsn.opCode == OP_SPUT_VOLATILE) || |
| 1543 | (mir->dalvikInsn.opCode == OP_SPUT_OBJECT_VOLATILE) || |
| 1544 | dvmIsVolatileField(fieldPtr); |
| 1545 | |
| buzbee | d3b0a4b | 2010-09-27 11:30:22 -0700 | [diff] [blame] | 1546 | isSputObject = (mir->dalvikInsn.opCode == OP_SPUT_OBJECT) || |
| 1547 | (mir->dalvikInsn.opCode == OP_SPUT_OBJECT_VOLATILE); |
| 1548 | |
| Ben Cheng | dd6e870 | 2010-05-07 13:05:47 -0700 | [diff] [blame] | 1549 | if (fieldPtr == NULL) { |
| 1550 | LOGE("Unexpected null static field"); |
| 1551 | dvmAbort(); |
| 1552 | } |
| 1553 | |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1554 | rlSrc = dvmCompilerGetSrc(cUnit, mir, 0); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1555 | rlSrc = loadValue(cUnit, rlSrc, kAnyReg); |
| buzbee | b78c76f | 2010-09-30 19:08:20 -0700 | [diff] [blame] | 1556 | loadConstant(cUnit, tReg, (int) fieldPtr); |
| buzbee | d3b0a4b | 2010-09-27 11:30:22 -0700 | [diff] [blame] | 1557 | if (isSputObject) { |
| 1558 | objHead = dvmCompilerAllocTemp(cUnit); |
| buzbee | b78c76f | 2010-09-30 19:08:20 -0700 | [diff] [blame] | 1559 | loadWordDisp(cUnit, tReg, offsetof(Field, clazz), objHead); |
| buzbee | d3b0a4b | 2010-09-27 11:30:22 -0700 | [diff] [blame] | 1560 | } |
| Ben Cheng | 11d8f14 | 2010-03-24 15:24:19 -0700 | [diff] [blame] | 1561 | HEAP_ACCESS_SHADOW(true); |
| buzbee | b78c76f | 2010-09-30 19:08:20 -0700 | [diff] [blame] | 1562 | storeWordDisp(cUnit, tReg, valOffset ,rlSrc.lowReg); |
| buzbee | d3b0a4b | 2010-09-27 11:30:22 -0700 | [diff] [blame] | 1563 | dvmCompilerFreeTemp(cUnit, tReg); |
| Ben Cheng | 11d8f14 | 2010-03-24 15:24:19 -0700 | [diff] [blame] | 1564 | HEAP_ACCESS_SHADOW(false); |
| buzbee | ecf8f6e | 2010-07-20 14:53:42 -0700 | [diff] [blame] | 1565 | if (isVolatile) { |
| buzbee | 2ce33c9 | 2010-11-01 15:53:27 -0700 | [diff] [blame] | 1566 | dvmCompilerGenMemBarrier(cUnit, kSY); |
| buzbee | ecf8f6e | 2010-07-20 14:53:42 -0700 | [diff] [blame] | 1567 | } |
| buzbee | d3b0a4b | 2010-09-27 11:30:22 -0700 | [diff] [blame] | 1568 | if (isSputObject) { |
| buzbee | b78c76f | 2010-09-30 19:08:20 -0700 | [diff] [blame] | 1569 | /* NOTE: marking card based sfield->clazz */ |
| buzbee | d3b0a4b | 2010-09-27 11:30:22 -0700 | [diff] [blame] | 1570 | markCard(cUnit, rlSrc.lowReg, objHead); |
| 1571 | dvmCompilerFreeTemp(cUnit, objHead); |
| buzbee | 919eb06 | 2010-07-12 12:59:22 -0700 | [diff] [blame] | 1572 | } |
| Ben Cheng | 11d8f14 | 2010-03-24 15:24:19 -0700 | [diff] [blame] | 1573 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1574 | break; |
| 1575 | } |
| 1576 | case OP_SPUT_WIDE: { |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1577 | int tReg = dvmCompilerAllocTemp(cUnit); |
| Bill Buzbee | 50a6bf2 | 2009-07-08 13:08:04 -0700 | [diff] [blame] | 1578 | int valOffset = offsetof(StaticField, value); |
| Ben Cheng | 7a2697d | 2010-06-07 13:44:23 -0700 | [diff] [blame] | 1579 | const Method *method = (mir->OptimizationFlags & MIR_CALLEE) ? |
| 1580 | mir->meta.calleeMethod : cUnit->method; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1581 | void *fieldPtr = (void*) |
| Ben Cheng | 7a2697d | 2010-06-07 13:44:23 -0700 | [diff] [blame] | 1582 | (method->clazz->pDvmDex->pResFields[mir->dalvikInsn.vB]); |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 1583 | |
| Ben Cheng | dd6e870 | 2010-05-07 13:05:47 -0700 | [diff] [blame] | 1584 | if (fieldPtr == NULL) { |
| 1585 | LOGE("Unexpected null static field"); |
| 1586 | dvmAbort(); |
| 1587 | } |
| 1588 | |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1589 | rlSrc = dvmCompilerGetSrcWide(cUnit, mir, 0, 1); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1590 | rlSrc = loadValueWide(cUnit, rlSrc, kAnyReg); |
| 1591 | loadConstant(cUnit, tReg, (int) fieldPtr + valOffset); |
| Ben Cheng | 11d8f14 | 2010-03-24 15:24:19 -0700 | [diff] [blame] | 1592 | |
| 1593 | HEAP_ACCESS_SHADOW(true); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1594 | storePair(cUnit, tReg, rlSrc.lowReg, rlSrc.highReg); |
| Ben Cheng | 11d8f14 | 2010-03-24 15:24:19 -0700 | [diff] [blame] | 1595 | HEAP_ACCESS_SHADOW(false); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1596 | break; |
| 1597 | } |
| 1598 | case OP_NEW_INSTANCE: { |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 1599 | /* |
| 1600 | * Obey the calling convention and don't mess with the register |
| 1601 | * usage. |
| 1602 | */ |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1603 | ClassObject *classPtr = (void*) |
| 1604 | (cUnit->method->clazz->pDvmDex->pResClasses[mir->dalvikInsn.vB]); |
| Ben Cheng | dd6e870 | 2010-05-07 13:05:47 -0700 | [diff] [blame] | 1605 | |
| 1606 | if (classPtr == NULL) { |
| 1607 | LOGE("Unexpected null class"); |
| 1608 | dvmAbort(); |
| 1609 | } |
| 1610 | |
| Ben Cheng | 79d173c | 2009-09-29 16:12:51 -0700 | [diff] [blame] | 1611 | /* |
| 1612 | * If it is going to throw, it should not make to the trace to begin |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1613 | * with. However, Alloc might throw, so we need to genExportPC() |
| Ben Cheng | 79d173c | 2009-09-29 16:12:51 -0700 | [diff] [blame] | 1614 | */ |
| 1615 | assert((classPtr->accessFlags & (ACC_INTERFACE|ACC_ABSTRACT)) == 0); |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1616 | dvmCompilerFlushAllRegs(cUnit); /* Everything to home location */ |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1617 | genExportPC(cUnit, mir); |
| Ben Cheng | bd1326d | 2010-04-02 15:04:53 -0700 | [diff] [blame] | 1618 | LOAD_FUNC_ADDR(cUnit, r2, (int)dvmAllocObject); |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 1619 | loadConstant(cUnit, r0, (int) classPtr); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1620 | loadConstant(cUnit, r1, ALLOC_DONT_TRACK); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1621 | opReg(cUnit, kOpBlx, r2); |
| Elliott Hughes | 6a55513 | 2010-02-25 15:41:42 -0800 | [diff] [blame] | 1622 | dvmCompilerClobberCallRegs(cUnit); |
| Ben Cheng | 4f48917 | 2009-09-27 17:08:35 -0700 | [diff] [blame] | 1623 | /* generate a branch over if allocation is successful */ |
| buzbee | 8f8109a | 2010-08-31 10:16:35 -0700 | [diff] [blame] | 1624 | ArmLIR *branchOver = genCmpImmBranch(cUnit, kArmCondNe, r0, 0); |
| Ben Cheng | 4f48917 | 2009-09-27 17:08:35 -0700 | [diff] [blame] | 1625 | /* |
| 1626 | * OOM exception needs to be thrown here and cannot re-execute |
| 1627 | */ |
| 1628 | loadConstant(cUnit, r0, |
| 1629 | (int) (cUnit->method->insns + mir->offset)); |
| 1630 | genDispatchToHandler(cUnit, TEMPLATE_THROW_EXCEPTION_COMMON); |
| 1631 | /* noreturn */ |
| 1632 | |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1633 | ArmLIR *target = newLIR0(cUnit, kArmPseudoTargetLabel); |
| Ben Cheng | 4f48917 | 2009-09-27 17:08:35 -0700 | [diff] [blame] | 1634 | target->defMask = ENCODE_ALL; |
| 1635 | branchOver->generic.target = (LIR *) target; |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1636 | rlDest = dvmCompilerGetDest(cUnit, mir, 0); |
| 1637 | rlResult = dvmCompilerGetReturn(cUnit); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1638 | storeValue(cUnit, rlDest, rlResult); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1639 | break; |
| 1640 | } |
| 1641 | case OP_CHECK_CAST: { |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 1642 | /* |
| 1643 | * Obey the calling convention and don't mess with the register |
| 1644 | * usage. |
| 1645 | */ |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1646 | ClassObject *classPtr = |
| 1647 | (cUnit->method->clazz->pDvmDex->pResClasses[mir->dalvikInsn.vB]); |
| Bill Buzbee | 4df41a5 | 2009-11-12 17:07:16 -0800 | [diff] [blame] | 1648 | /* |
| 1649 | * Note: It is possible that classPtr is NULL at this point, |
| 1650 | * even though this instruction has been successfully interpreted. |
| 1651 | * If the previous interpretation had a null source, the |
| 1652 | * interpreter would not have bothered to resolve the clazz. |
| 1653 | * Bail out to the interpreter in this case, and log it |
| 1654 | * so that we can tell if it happens frequently. |
| 1655 | */ |
| 1656 | if (classPtr == NULL) { |
| Ben Cheng | 11d8f14 | 2010-03-24 15:24:19 -0700 | [diff] [blame] | 1657 | LOGVV("null clazz in OP_CHECK_CAST, single-stepping"); |
| Bill Buzbee | 4df41a5 | 2009-11-12 17:07:16 -0800 | [diff] [blame] | 1658 | genInterpSingleStep(cUnit, mir); |
| 1659 | return false; |
| 1660 | } |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1661 | dvmCompilerFlushAllRegs(cUnit); /* Everything to home location */ |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1662 | loadConstant(cUnit, r1, (int) classPtr ); |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1663 | rlSrc = dvmCompilerGetSrc(cUnit, mir, 0); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1664 | rlSrc = loadValue(cUnit, rlSrc, kCoreReg); |
| buzbee | 8f8109a | 2010-08-31 10:16:35 -0700 | [diff] [blame] | 1665 | /* Null? */ |
| 1666 | ArmLIR *branch1 = genCmpImmBranch(cUnit, kArmCondEq, |
| 1667 | rlSrc.lowReg, 0); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1668 | /* |
| 1669 | * rlSrc.lowReg now contains object->clazz. Note that |
| 1670 | * it could have been allocated r0, but we're okay so long |
| 1671 | * as we don't do anything desctructive until r0 is loaded |
| 1672 | * with clazz. |
| 1673 | */ |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1674 | /* r0 now contains object->clazz */ |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1675 | loadWordDisp(cUnit, rlSrc.lowReg, offsetof(Object, clazz), r0); |
| Ben Cheng | bd1326d | 2010-04-02 15:04:53 -0700 | [diff] [blame] | 1676 | LOAD_FUNC_ADDR(cUnit, r2, (int)dvmInstanceofNonTrivial); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1677 | opRegReg(cUnit, kOpCmp, r0, r1); |
| 1678 | ArmLIR *branch2 = opCondBranch(cUnit, kArmCondEq); |
| 1679 | opReg(cUnit, kOpBlx, r2); |
| Elliott Hughes | 6a55513 | 2010-02-25 15:41:42 -0800 | [diff] [blame] | 1680 | dvmCompilerClobberCallRegs(cUnit); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1681 | /* |
| 1682 | * If null, check cast failed - punt to the interpreter. Because |
| 1683 | * interpreter will be the one throwing, we don't need to |
| 1684 | * genExportPC() here. |
| 1685 | */ |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 1686 | genZeroCheck(cUnit, r0, mir->offset, NULL); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1687 | /* check cast passed - branch target here */ |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1688 | ArmLIR *target = newLIR0(cUnit, kArmPseudoTargetLabel); |
| Ben Cheng | d7d426a | 2009-09-22 11:23:36 -0700 | [diff] [blame] | 1689 | target->defMask = ENCODE_ALL; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1690 | branch1->generic.target = (LIR *)target; |
| 1691 | branch2->generic.target = (LIR *)target; |
| 1692 | break; |
| 1693 | } |
| buzbee | 4d92e68 | 2010-07-29 15:24:14 -0700 | [diff] [blame] | 1694 | case OP_SGET_WIDE_VOLATILE: |
| 1695 | case OP_SPUT_WIDE_VOLATILE: |
| 1696 | genInterpSingleStep(cUnit, mir); |
| 1697 | break; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1698 | default: |
| 1699 | return true; |
| 1700 | } |
| 1701 | return false; |
| 1702 | } |
| 1703 | |
| Ben Cheng | 7a2697d | 2010-06-07 13:44:23 -0700 | [diff] [blame] | 1704 | /* |
| 1705 | * A typical example of inlined getter/setter from a monomorphic callsite: |
| 1706 | * |
| 1707 | * D/dalvikvm( 289): -------- dalvik offset: 0x0000 @ invoke-static (I) |
| 1708 | * D/dalvikvm( 289): -------- dalvik offset: 0x0000 @ sget-object (C) v0, ... |
| 1709 | * D/dalvikvm( 289): 0x4427fc22 (0002): ldr r0, [pc, #56] |
| 1710 | * D/dalvikvm( 289): 0x4427fc24 (0004): ldr r1, [r0, #0] |
| 1711 | * D/dalvikvm( 289): 0x4427fc26 (0006): str r1, [r5, #0] |
| 1712 | * D/dalvikvm( 289): 0x4427fc28 (0008): .align4 |
| 1713 | * D/dalvikvm( 289): L0x0003: |
| 1714 | * D/dalvikvm( 289): -------- dalvik offset: 0x0003 @ move-result-object (I) v0 |
| 1715 | * |
| 1716 | * Note the invoke-static and move-result-object with the (I) notation are |
| 1717 | * turned into no-op. |
| 1718 | */ |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1719 | static bool handleFmt11x(CompilationUnit *cUnit, MIR *mir) |
| 1720 | { |
| 1721 | OpCode dalvikOpCode = mir->dalvikInsn.opCode; |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1722 | RegLocation rlResult; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1723 | switch (dalvikOpCode) { |
| 1724 | case OP_MOVE_EXCEPTION: { |
| 1725 | int offset = offsetof(InterpState, self); |
| 1726 | int exOffset = offsetof(Thread, exception); |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1727 | int selfReg = dvmCompilerAllocTemp(cUnit); |
| 1728 | int resetReg = dvmCompilerAllocTemp(cUnit); |
| 1729 | RegLocation rlDest = dvmCompilerGetDest(cUnit, mir, 0); |
| 1730 | rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1731 | loadWordDisp(cUnit, rGLUE, offset, selfReg); |
| Bill Buzbee | f9f3328 | 2009-11-22 12:45:30 -0800 | [diff] [blame] | 1732 | loadConstant(cUnit, resetReg, 0); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1733 | loadWordDisp(cUnit, selfReg, exOffset, rlResult.lowReg); |
| Bill Buzbee | f9f3328 | 2009-11-22 12:45:30 -0800 | [diff] [blame] | 1734 | storeWordDisp(cUnit, selfReg, exOffset, resetReg); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1735 | storeValue(cUnit, rlDest, rlResult); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1736 | break; |
| 1737 | } |
| 1738 | case OP_MOVE_RESULT: |
| 1739 | case OP_MOVE_RESULT_OBJECT: { |
| Ben Cheng | 7a2697d | 2010-06-07 13:44:23 -0700 | [diff] [blame] | 1740 | /* An inlined move result is effectively no-op */ |
| 1741 | if (mir->OptimizationFlags & MIR_INLINED) |
| 1742 | break; |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1743 | RegLocation rlDest = dvmCompilerGetDest(cUnit, mir, 0); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1744 | RegLocation rlSrc = LOC_DALVIK_RETURN_VAL; |
| 1745 | rlSrc.fp = rlDest.fp; |
| 1746 | storeValue(cUnit, rlDest, rlSrc); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1747 | break; |
| 1748 | } |
| 1749 | case OP_MOVE_RESULT_WIDE: { |
| Ben Cheng | 7a2697d | 2010-06-07 13:44:23 -0700 | [diff] [blame] | 1750 | /* An inlined move result is effectively no-op */ |
| 1751 | if (mir->OptimizationFlags & MIR_INLINED) |
| 1752 | break; |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1753 | RegLocation rlDest = dvmCompilerGetDestWide(cUnit, mir, 0, 1); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1754 | RegLocation rlSrc = LOC_DALVIK_RETURN_VAL_WIDE; |
| 1755 | rlSrc.fp = rlDest.fp; |
| 1756 | storeValueWide(cUnit, rlDest, rlSrc); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1757 | break; |
| 1758 | } |
| 1759 | case OP_RETURN_WIDE: { |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1760 | RegLocation rlSrc = dvmCompilerGetSrcWide(cUnit, mir, 0, 1); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1761 | RegLocation rlDest = LOC_DALVIK_RETURN_VAL_WIDE; |
| 1762 | rlDest.fp = rlSrc.fp; |
| 1763 | storeValueWide(cUnit, rlDest, rlSrc); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1764 | genReturnCommon(cUnit,mir); |
| 1765 | break; |
| 1766 | } |
| 1767 | case OP_RETURN: |
| 1768 | case OP_RETURN_OBJECT: { |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1769 | RegLocation rlSrc = dvmCompilerGetSrc(cUnit, mir, 0); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1770 | RegLocation rlDest = LOC_DALVIK_RETURN_VAL; |
| 1771 | rlDest.fp = rlSrc.fp; |
| 1772 | storeValue(cUnit, rlDest, rlSrc); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1773 | genReturnCommon(cUnit,mir); |
| 1774 | break; |
| 1775 | } |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1776 | case OP_MONITOR_EXIT: |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1777 | case OP_MONITOR_ENTER: |
| Bill Buzbee | d0937ef | 2009-12-22 16:15:39 -0800 | [diff] [blame] | 1778 | #if defined(WITH_DEADLOCK_PREDICTION) || defined(WITH_MONITOR_TRACKING) |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 1779 | genMonitorPortable(cUnit, mir); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1780 | #else |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 1781 | genMonitor(cUnit, mir); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1782 | #endif |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1783 | break; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1784 | case OP_THROW: { |
| 1785 | genInterpSingleStep(cUnit, mir); |
| 1786 | break; |
| 1787 | } |
| 1788 | default: |
| 1789 | return true; |
| 1790 | } |
| 1791 | return false; |
| 1792 | } |
| 1793 | |
| Bill Buzbee | d45ba37 | 2009-06-15 17:00:57 -0700 | [diff] [blame] | 1794 | static bool handleFmt12x(CompilationUnit *cUnit, MIR *mir) |
| 1795 | { |
| 1796 | OpCode opCode = mir->dalvikInsn.opCode; |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1797 | RegLocation rlDest; |
| 1798 | RegLocation rlSrc; |
| 1799 | RegLocation rlResult; |
| Bill Buzbee | d45ba37 | 2009-06-15 17:00:57 -0700 | [diff] [blame] | 1800 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1801 | if ( (opCode >= OP_ADD_INT_2ADDR) && (opCode <= OP_REM_DOUBLE_2ADDR)) { |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 1802 | return genArithOp( cUnit, mir ); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1803 | } |
| 1804 | |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1805 | if (mir->ssaRep->numUses == 2) |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1806 | rlSrc = dvmCompilerGetSrcWide(cUnit, mir, 0, 1); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1807 | else |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1808 | rlSrc = dvmCompilerGetSrc(cUnit, mir, 0); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1809 | if (mir->ssaRep->numDefs == 2) |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1810 | rlDest = dvmCompilerGetDestWide(cUnit, mir, 0, 1); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1811 | else |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1812 | rlDest = dvmCompilerGetDest(cUnit, mir, 0); |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 1813 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1814 | switch (opCode) { |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1815 | case OP_DOUBLE_TO_INT: |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1816 | case OP_INT_TO_FLOAT: |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1817 | case OP_FLOAT_TO_INT: |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1818 | case OP_DOUBLE_TO_FLOAT: |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1819 | case OP_FLOAT_TO_DOUBLE: |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1820 | case OP_INT_TO_DOUBLE: |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1821 | case OP_FLOAT_TO_LONG: |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1822 | case OP_LONG_TO_FLOAT: |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1823 | case OP_DOUBLE_TO_LONG: |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1824 | case OP_LONG_TO_DOUBLE: |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 1825 | return genConversion(cUnit, mir); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1826 | case OP_NEG_INT: |
| 1827 | case OP_NOT_INT: |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 1828 | return genArithOpInt(cUnit, mir, rlDest, rlSrc, rlSrc); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1829 | case OP_NEG_LONG: |
| 1830 | case OP_NOT_LONG: |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 1831 | return genArithOpLong(cUnit, mir, rlDest, rlSrc, rlSrc); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1832 | case OP_NEG_FLOAT: |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 1833 | return genArithOpFloat(cUnit, mir, rlDest, rlSrc, rlSrc); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1834 | case OP_NEG_DOUBLE: |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 1835 | return genArithOpDouble(cUnit, mir, rlDest, rlSrc, rlSrc); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1836 | case OP_MOVE_WIDE: |
| 1837 | storeValueWide(cUnit, rlDest, rlSrc); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1838 | break; |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1839 | case OP_INT_TO_LONG: |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1840 | rlSrc = dvmCompilerUpdateLoc(cUnit, rlSrc); |
| 1841 | rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true); |
| Bill Buzbee | 964a7b0 | 2010-01-28 12:54:19 -0800 | [diff] [blame] | 1842 | //TUNING: shouldn't loadValueDirect already check for phys reg? |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1843 | if (rlSrc.location == kLocPhysReg) { |
| 1844 | genRegCopy(cUnit, rlResult.lowReg, rlSrc.lowReg); |
| 1845 | } else { |
| 1846 | loadValueDirect(cUnit, rlSrc, rlResult.lowReg); |
| 1847 | } |
| 1848 | opRegRegImm(cUnit, kOpAsr, rlResult.highReg, |
| 1849 | rlResult.lowReg, 31); |
| 1850 | storeValueWide(cUnit, rlDest, rlResult); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1851 | break; |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1852 | case OP_LONG_TO_INT: |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1853 | rlSrc = dvmCompilerUpdateLocWide(cUnit, rlSrc); |
| 1854 | rlSrc = dvmCompilerWideToNarrow(cUnit, rlSrc); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1855 | // Intentional fallthrough |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1856 | case OP_MOVE: |
| 1857 | case OP_MOVE_OBJECT: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1858 | storeValue(cUnit, rlDest, rlSrc); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1859 | break; |
| 1860 | case OP_INT_TO_BYTE: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1861 | rlSrc = loadValue(cUnit, rlSrc, kCoreReg); |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1862 | rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1863 | opRegReg(cUnit, kOp2Byte, rlResult.lowReg, rlSrc.lowReg); |
| 1864 | storeValue(cUnit, rlDest, rlResult); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1865 | break; |
| 1866 | case OP_INT_TO_SHORT: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1867 | rlSrc = loadValue(cUnit, rlSrc, kCoreReg); |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1868 | rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1869 | opRegReg(cUnit, kOp2Short, rlResult.lowReg, rlSrc.lowReg); |
| 1870 | storeValue(cUnit, rlDest, rlResult); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1871 | break; |
| 1872 | case OP_INT_TO_CHAR: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1873 | rlSrc = loadValue(cUnit, rlSrc, kCoreReg); |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1874 | rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1875 | opRegReg(cUnit, kOp2Char, rlResult.lowReg, rlSrc.lowReg); |
| 1876 | storeValue(cUnit, rlDest, rlResult); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1877 | break; |
| 1878 | case OP_ARRAY_LENGTH: { |
| 1879 | int lenOffset = offsetof(ArrayObject, length); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1880 | rlSrc = loadValue(cUnit, rlSrc, kCoreReg); |
| 1881 | genNullCheck(cUnit, rlSrc.sRegLow, rlSrc.lowReg, |
| 1882 | mir->offset, NULL); |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1883 | rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1884 | loadWordDisp(cUnit, rlSrc.lowReg, lenOffset, |
| 1885 | rlResult.lowReg); |
| 1886 | storeValue(cUnit, rlDest, rlResult); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1887 | break; |
| 1888 | } |
| 1889 | default: |
| 1890 | return true; |
| 1891 | } |
| 1892 | return false; |
| 1893 | } |
| 1894 | |
| 1895 | static bool handleFmt21s(CompilationUnit *cUnit, MIR *mir) |
| 1896 | { |
| 1897 | OpCode dalvikOpCode = mir->dalvikInsn.opCode; |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1898 | RegLocation rlDest; |
| 1899 | RegLocation rlResult; |
| 1900 | int BBBB = mir->dalvikInsn.vB; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1901 | if (dalvikOpCode == OP_CONST_WIDE_16) { |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1902 | rlDest = dvmCompilerGetDestWide(cUnit, mir, 0, 1); |
| 1903 | rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true); |
| Ben Cheng | bd1326d | 2010-04-02 15:04:53 -0700 | [diff] [blame] | 1904 | loadConstantNoClobber(cUnit, rlResult.lowReg, BBBB); |
| Bill Buzbee | 964a7b0 | 2010-01-28 12:54:19 -0800 | [diff] [blame] | 1905 | //TUNING: do high separately to avoid load dependency |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1906 | opRegRegImm(cUnit, kOpAsr, rlResult.highReg, rlResult.lowReg, 31); |
| 1907 | storeValueWide(cUnit, rlDest, rlResult); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1908 | } else if (dalvikOpCode == OP_CONST_16) { |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1909 | rlDest = dvmCompilerGetDest(cUnit, mir, 0); |
| 1910 | rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kAnyReg, true); |
| Ben Cheng | bd1326d | 2010-04-02 15:04:53 -0700 | [diff] [blame] | 1911 | loadConstantNoClobber(cUnit, rlResult.lowReg, BBBB); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1912 | storeValue(cUnit, rlDest, rlResult); |
| 1913 | } else |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1914 | return true; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1915 | return false; |
| 1916 | } |
| 1917 | |
| 1918 | /* Compare agaist zero */ |
| 1919 | static bool handleFmt21t(CompilationUnit *cUnit, MIR *mir, BasicBlock *bb, |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 1920 | ArmLIR *labelList) |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1921 | { |
| 1922 | OpCode dalvikOpCode = mir->dalvikInsn.opCode; |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 1923 | ArmConditionCode cond; |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1924 | RegLocation rlSrc = dvmCompilerGetSrc(cUnit, mir, 0); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1925 | rlSrc = loadValue(cUnit, rlSrc, kCoreReg); |
| 1926 | opRegImm(cUnit, kOpCmp, rlSrc.lowReg, 0); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1927 | |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 1928 | //TUNING: break this out to allow use of Thumb2 CB[N]Z |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1929 | switch (dalvikOpCode) { |
| 1930 | case OP_IF_EQZ: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1931 | cond = kArmCondEq; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1932 | break; |
| 1933 | case OP_IF_NEZ: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1934 | cond = kArmCondNe; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1935 | break; |
| 1936 | case OP_IF_LTZ: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1937 | cond = kArmCondLt; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1938 | break; |
| 1939 | case OP_IF_GEZ: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1940 | cond = kArmCondGe; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1941 | break; |
| 1942 | case OP_IF_GTZ: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1943 | cond = kArmCondGt; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1944 | break; |
| 1945 | case OP_IF_LEZ: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1946 | cond = kArmCondLe; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1947 | break; |
| 1948 | default: |
| 1949 | cond = 0; |
| 1950 | LOGE("Unexpected opcode (%d) for Fmt21t\n", dalvikOpCode); |
| Bill Buzbee | fc519dc | 2010-03-06 23:30:57 -0800 | [diff] [blame] | 1951 | dvmCompilerAbort(cUnit); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1952 | } |
| 1953 | genConditionalBranch(cUnit, cond, &labelList[bb->taken->id]); |
| 1954 | /* This mostly likely will be optimized away in a later phase */ |
| 1955 | genUnconditionalBranch(cUnit, &labelList[bb->fallThrough->id]); |
| 1956 | return false; |
| 1957 | } |
| 1958 | |
| Elliott Hughes | b4c0597 | 2010-02-24 16:36:18 -0800 | [diff] [blame] | 1959 | static bool isPowerOfTwo(int x) |
| 1960 | { |
| 1961 | return (x & (x - 1)) == 0; |
| 1962 | } |
| 1963 | |
| 1964 | // Returns true if no more than two bits are set in 'x'. |
| 1965 | static bool isPopCountLE2(unsigned int x) |
| 1966 | { |
| 1967 | x &= x - 1; |
| 1968 | return (x & (x - 1)) == 0; |
| 1969 | } |
| 1970 | |
| 1971 | // Returns the index of the lowest set bit in 'x'. |
| 1972 | static int lowestSetBit(unsigned int x) { |
| 1973 | int bit_posn = 0; |
| 1974 | while ((x & 0xf) == 0) { |
| 1975 | bit_posn += 4; |
| 1976 | x >>= 4; |
| Bill Buzbee | 78cb0e2 | 2010-02-11 14:04:53 -0800 | [diff] [blame] | 1977 | } |
| Elliott Hughes | b4c0597 | 2010-02-24 16:36:18 -0800 | [diff] [blame] | 1978 | while ((x & 1) == 0) { |
| 1979 | bit_posn++; |
| 1980 | x >>= 1; |
| 1981 | } |
| 1982 | return bit_posn; |
| 1983 | } |
| 1984 | |
| Elliott Hughes | 672511b | 2010-04-26 17:40:13 -0700 | [diff] [blame] | 1985 | // Returns true if it added instructions to 'cUnit' to divide 'rlSrc' by 'lit' |
| 1986 | // and store the result in 'rlDest'. |
| Elliott Hughes | c7ad9b2 | 2010-04-28 13:52:02 -0700 | [diff] [blame] | 1987 | static bool handleEasyDivide(CompilationUnit *cUnit, OpCode dalvikOpCode, |
| Elliott Hughes | 672511b | 2010-04-26 17:40:13 -0700 | [diff] [blame] | 1988 | RegLocation rlSrc, RegLocation rlDest, int lit) |
| 1989 | { |
| 1990 | if (lit < 2 || !isPowerOfTwo(lit)) { |
| 1991 | return false; |
| 1992 | } |
| 1993 | int k = lowestSetBit(lit); |
| 1994 | if (k >= 30) { |
| 1995 | // Avoid special cases. |
| 1996 | return false; |
| 1997 | } |
| Elliott Hughes | 9c45702 | 2010-04-28 16:15:38 -0700 | [diff] [blame] | 1998 | bool div = (dalvikOpCode == OP_DIV_INT_LIT8 || dalvikOpCode == OP_DIV_INT_LIT16); |
| Elliott Hughes | 672511b | 2010-04-26 17:40:13 -0700 | [diff] [blame] | 1999 | rlSrc = loadValue(cUnit, rlSrc, kCoreReg); |
| 2000 | RegLocation rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true); |
| Elliott Hughes | 9c45702 | 2010-04-28 16:15:38 -0700 | [diff] [blame] | 2001 | if (div) { |
| 2002 | int tReg = dvmCompilerAllocTemp(cUnit); |
| 2003 | if (lit == 2) { |
| 2004 | // Division by 2 is by far the most common division by constant. |
| 2005 | opRegRegImm(cUnit, kOpLsr, tReg, rlSrc.lowReg, 32 - k); |
| 2006 | opRegRegReg(cUnit, kOpAdd, tReg, tReg, rlSrc.lowReg); |
| 2007 | opRegRegImm(cUnit, kOpAsr, rlResult.lowReg, tReg, k); |
| 2008 | } else { |
| 2009 | opRegRegImm(cUnit, kOpAsr, tReg, rlSrc.lowReg, 31); |
| 2010 | opRegRegImm(cUnit, kOpLsr, tReg, tReg, 32 - k); |
| 2011 | opRegRegReg(cUnit, kOpAdd, tReg, tReg, rlSrc.lowReg); |
| 2012 | opRegRegImm(cUnit, kOpAsr, rlResult.lowReg, tReg, k); |
| 2013 | } |
| Elliott Hughes | 672511b | 2010-04-26 17:40:13 -0700 | [diff] [blame] | 2014 | } else { |
| Elliott Hughes | 9c45702 | 2010-04-28 16:15:38 -0700 | [diff] [blame] | 2015 | int cReg = dvmCompilerAllocTemp(cUnit); |
| 2016 | loadConstant(cUnit, cReg, lit - 1); |
| 2017 | int tReg1 = dvmCompilerAllocTemp(cUnit); |
| 2018 | int tReg2 = dvmCompilerAllocTemp(cUnit); |
| 2019 | if (lit == 2) { |
| 2020 | opRegRegImm(cUnit, kOpLsr, tReg1, rlSrc.lowReg, 32 - k); |
| 2021 | opRegRegReg(cUnit, kOpAdd, tReg2, tReg1, rlSrc.lowReg); |
| 2022 | opRegRegReg(cUnit, kOpAnd, tReg2, tReg2, cReg); |
| 2023 | opRegRegReg(cUnit, kOpSub, rlResult.lowReg, tReg2, tReg1); |
| 2024 | } else { |
| 2025 | opRegRegImm(cUnit, kOpAsr, tReg1, rlSrc.lowReg, 31); |
| 2026 | opRegRegImm(cUnit, kOpLsr, tReg1, tReg1, 32 - k); |
| 2027 | opRegRegReg(cUnit, kOpAdd, tReg2, tReg1, rlSrc.lowReg); |
| 2028 | opRegRegReg(cUnit, kOpAnd, tReg2, tReg2, cReg); |
| 2029 | opRegRegReg(cUnit, kOpSub, rlResult.lowReg, tReg2, tReg1); |
| 2030 | } |
| Elliott Hughes | 672511b | 2010-04-26 17:40:13 -0700 | [diff] [blame] | 2031 | } |
| 2032 | storeValue(cUnit, rlDest, rlResult); |
| 2033 | return true; |
| 2034 | } |
| 2035 | |
| Elliott Hughes | b4c0597 | 2010-02-24 16:36:18 -0800 | [diff] [blame] | 2036 | // Returns true if it added instructions to 'cUnit' to multiply 'rlSrc' by 'lit' |
| 2037 | // and store the result in 'rlDest'. |
| 2038 | static bool handleEasyMultiply(CompilationUnit *cUnit, |
| 2039 | RegLocation rlSrc, RegLocation rlDest, int lit) |
| 2040 | { |
| 2041 | // Can we simplify this multiplication? |
| 2042 | bool powerOfTwo = false; |
| 2043 | bool popCountLE2 = false; |
| 2044 | bool powerOfTwoMinusOne = false; |
| 2045 | if (lit < 2) { |
| 2046 | // Avoid special cases. |
| 2047 | return false; |
| 2048 | } else if (isPowerOfTwo(lit)) { |
| 2049 | powerOfTwo = true; |
| 2050 | } else if (isPopCountLE2(lit)) { |
| 2051 | popCountLE2 = true; |
| 2052 | } else if (isPowerOfTwo(lit + 1)) { |
| 2053 | powerOfTwoMinusOne = true; |
| 2054 | } else { |
| 2055 | return false; |
| 2056 | } |
| 2057 | rlSrc = loadValue(cUnit, rlSrc, kCoreReg); |
| 2058 | RegLocation rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true); |
| 2059 | if (powerOfTwo) { |
| 2060 | // Shift. |
| 2061 | opRegRegImm(cUnit, kOpLsl, rlResult.lowReg, rlSrc.lowReg, |
| 2062 | lowestSetBit(lit)); |
| 2063 | } else if (popCountLE2) { |
| 2064 | // Shift and add and shift. |
| 2065 | int firstBit = lowestSetBit(lit); |
| 2066 | int secondBit = lowestSetBit(lit ^ (1 << firstBit)); |
| 2067 | genMultiplyByTwoBitMultiplier(cUnit, rlSrc, rlResult, lit, |
| 2068 | firstBit, secondBit); |
| 2069 | } else { |
| 2070 | // Reverse subtract: (src << (shift + 1)) - src. |
| 2071 | assert(powerOfTwoMinusOne); |
| 2072 | // TODO: rsb dst, src, src lsl#lowestSetBit(lit + 1) |
| 2073 | int tReg = dvmCompilerAllocTemp(cUnit); |
| 2074 | opRegRegImm(cUnit, kOpLsl, tReg, rlSrc.lowReg, lowestSetBit(lit + 1)); |
| 2075 | opRegRegReg(cUnit, kOpSub, rlResult.lowReg, tReg, rlSrc.lowReg); |
| 2076 | } |
| 2077 | storeValue(cUnit, rlDest, rlResult); |
| 2078 | return true; |
| Bill Buzbee | 78cb0e2 | 2010-02-11 14:04:53 -0800 | [diff] [blame] | 2079 | } |
| 2080 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2081 | static bool handleFmt22b_Fmt22s(CompilationUnit *cUnit, MIR *mir) |
| 2082 | { |
| 2083 | OpCode dalvikOpCode = mir->dalvikInsn.opCode; |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 2084 | RegLocation rlSrc = dvmCompilerGetSrc(cUnit, mir, 0); |
| 2085 | RegLocation rlDest = dvmCompilerGetDest(cUnit, mir, 0); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2086 | RegLocation rlResult; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2087 | int lit = mir->dalvikInsn.vC; |
| Ben Cheng | 4f48917 | 2009-09-27 17:08:35 -0700 | [diff] [blame] | 2088 | OpKind op = 0; /* Make gcc happy */ |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2089 | int shiftOp = false; |
| 2090 | bool isDiv = false; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2091 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2092 | switch (dalvikOpCode) { |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2093 | case OP_RSUB_INT_LIT8: |
| 2094 | case OP_RSUB_INT: { |
| 2095 | int tReg; |
| 2096 | //TUNING: add support for use of Arm rsub op |
| 2097 | rlSrc = loadValue(cUnit, rlSrc, kCoreReg); |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 2098 | tReg = dvmCompilerAllocTemp(cUnit); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2099 | loadConstant(cUnit, tReg, lit); |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 2100 | rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2101 | opRegRegReg(cUnit, kOpSub, rlResult.lowReg, |
| 2102 | tReg, rlSrc.lowReg); |
| 2103 | storeValue(cUnit, rlDest, rlResult); |
| 2104 | return false; |
| 2105 | break; |
| 2106 | } |
| 2107 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2108 | case OP_ADD_INT_LIT8: |
| 2109 | case OP_ADD_INT_LIT16: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2110 | op = kOpAdd; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2111 | break; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2112 | case OP_MUL_INT_LIT8: |
| Bill Buzbee | 78cb0e2 | 2010-02-11 14:04:53 -0800 | [diff] [blame] | 2113 | case OP_MUL_INT_LIT16: { |
| Elliott Hughes | b4c0597 | 2010-02-24 16:36:18 -0800 | [diff] [blame] | 2114 | if (handleEasyMultiply(cUnit, rlSrc, rlDest, lit)) { |
| 2115 | return false; |
| Bill Buzbee | 78cb0e2 | 2010-02-11 14:04:53 -0800 | [diff] [blame] | 2116 | } |
| Elliott Hughes | b4c0597 | 2010-02-24 16:36:18 -0800 | [diff] [blame] | 2117 | op = kOpMul; |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2118 | break; |
| Bill Buzbee | 78cb0e2 | 2010-02-11 14:04:53 -0800 | [diff] [blame] | 2119 | } |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2120 | case OP_AND_INT_LIT8: |
| 2121 | case OP_AND_INT_LIT16: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2122 | op = kOpAnd; |
| 2123 | break; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2124 | case OP_OR_INT_LIT8: |
| 2125 | case OP_OR_INT_LIT16: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2126 | op = kOpOr; |
| 2127 | break; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2128 | case OP_XOR_INT_LIT8: |
| 2129 | case OP_XOR_INT_LIT16: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2130 | op = kOpXor; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2131 | break; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2132 | case OP_SHL_INT_LIT8: |
| Bill Buzbee | 0e60527 | 2009-12-01 14:28:05 -0800 | [diff] [blame] | 2133 | lit &= 31; |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2134 | shiftOp = true; |
| 2135 | op = kOpLsl; |
| 2136 | break; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2137 | case OP_SHR_INT_LIT8: |
| Bill Buzbee | 0e60527 | 2009-12-01 14:28:05 -0800 | [diff] [blame] | 2138 | lit &= 31; |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2139 | shiftOp = true; |
| 2140 | op = kOpAsr; |
| 2141 | break; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2142 | case OP_USHR_INT_LIT8: |
| Bill Buzbee | 0e60527 | 2009-12-01 14:28:05 -0800 | [diff] [blame] | 2143 | lit &= 31; |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2144 | shiftOp = true; |
| 2145 | op = kOpLsr; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2146 | break; |
| 2147 | |
| 2148 | case OP_DIV_INT_LIT8: |
| 2149 | case OP_DIV_INT_LIT16: |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2150 | case OP_REM_INT_LIT8: |
| 2151 | case OP_REM_INT_LIT16: |
| 2152 | if (lit == 0) { |
| 2153 | /* Let the interpreter deal with div by 0 */ |
| 2154 | genInterpSingleStep(cUnit, mir); |
| 2155 | return false; |
| 2156 | } |
| Elliott Hughes | c7ad9b2 | 2010-04-28 13:52:02 -0700 | [diff] [blame] | 2157 | if (handleEasyDivide(cUnit, dalvikOpCode, rlSrc, rlDest, lit)) { |
| Elliott Hughes | 672511b | 2010-04-26 17:40:13 -0700 | [diff] [blame] | 2158 | return false; |
| 2159 | } |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 2160 | dvmCompilerFlushAllRegs(cUnit); /* Everything to home location */ |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2161 | loadValueDirectFixed(cUnit, rlSrc, r0); |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 2162 | dvmCompilerClobber(cUnit, r0); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2163 | if ((dalvikOpCode == OP_DIV_INT_LIT8) || |
| 2164 | (dalvikOpCode == OP_DIV_INT_LIT16)) { |
| Ben Cheng | bd1326d | 2010-04-02 15:04:53 -0700 | [diff] [blame] | 2165 | LOAD_FUNC_ADDR(cUnit, r2, (int)__aeabi_idiv); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2166 | isDiv = true; |
| 2167 | } else { |
| Ben Cheng | bd1326d | 2010-04-02 15:04:53 -0700 | [diff] [blame] | 2168 | LOAD_FUNC_ADDR(cUnit, r2, (int)__aeabi_idivmod); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2169 | isDiv = false; |
| 2170 | } |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2171 | loadConstant(cUnit, r1, lit); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2172 | opReg(cUnit, kOpBlx, r2); |
| Elliott Hughes | 6a55513 | 2010-02-25 15:41:42 -0800 | [diff] [blame] | 2173 | dvmCompilerClobberCallRegs(cUnit); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2174 | if (isDiv) |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 2175 | rlResult = dvmCompilerGetReturn(cUnit); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2176 | else |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 2177 | rlResult = dvmCompilerGetReturnAlt(cUnit); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2178 | storeValue(cUnit, rlDest, rlResult); |
| 2179 | return false; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2180 | break; |
| 2181 | default: |
| 2182 | return true; |
| 2183 | } |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2184 | rlSrc = loadValue(cUnit, rlSrc, kCoreReg); |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 2185 | rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2186 | // Avoid shifts by literal 0 - no support in Thumb. Change to copy |
| 2187 | if (shiftOp && (lit == 0)) { |
| 2188 | genRegCopy(cUnit, rlResult.lowReg, rlSrc.lowReg); |
| 2189 | } else { |
| 2190 | opRegRegImm(cUnit, op, rlResult.lowReg, rlSrc.lowReg, lit); |
| 2191 | } |
| 2192 | storeValue(cUnit, rlDest, rlResult); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2193 | return false; |
| 2194 | } |
| 2195 | |
| 2196 | static bool handleFmt22c(CompilationUnit *cUnit, MIR *mir) |
| 2197 | { |
| 2198 | OpCode dalvikOpCode = mir->dalvikInsn.opCode; |
| buzbee | 4d92e68 | 2010-07-29 15:24:14 -0700 | [diff] [blame] | 2199 | int fieldOffset = -1; |
| buzbee | ecf8f6e | 2010-07-20 14:53:42 -0700 | [diff] [blame] | 2200 | bool isVolatile = false; |
| buzbee | 4d92e68 | 2010-07-29 15:24:14 -0700 | [diff] [blame] | 2201 | switch (dalvikOpCode) { |
| 2202 | /* |
| 2203 | * Wide volatiles currently handled via single step. |
| 2204 | * Add them here if generating in-line code. |
| 2205 | * case OP_IGET_WIDE_VOLATILE: |
| 2206 | * case OP_IPUT_WIDE_VOLATILE: |
| 2207 | */ |
| 2208 | case OP_IGET: |
| 2209 | case OP_IGET_VOLATILE: |
| 2210 | case OP_IGET_WIDE: |
| 2211 | case OP_IGET_OBJECT: |
| 2212 | case OP_IGET_OBJECT_VOLATILE: |
| 2213 | case OP_IGET_BOOLEAN: |
| 2214 | case OP_IGET_BYTE: |
| 2215 | case OP_IGET_CHAR: |
| 2216 | case OP_IGET_SHORT: |
| 2217 | case OP_IPUT: |
| 2218 | case OP_IPUT_VOLATILE: |
| 2219 | case OP_IPUT_WIDE: |
| 2220 | case OP_IPUT_OBJECT: |
| 2221 | case OP_IPUT_OBJECT_VOLATILE: |
| 2222 | case OP_IPUT_BOOLEAN: |
| 2223 | case OP_IPUT_BYTE: |
| 2224 | case OP_IPUT_CHAR: |
| 2225 | case OP_IPUT_SHORT: { |
| Ben Cheng | 7a2697d | 2010-06-07 13:44:23 -0700 | [diff] [blame] | 2226 | const Method *method = (mir->OptimizationFlags & MIR_CALLEE) ? |
| 2227 | mir->meta.calleeMethod : cUnit->method; |
| buzbee | 4d92e68 | 2010-07-29 15:24:14 -0700 | [diff] [blame] | 2228 | Field *fieldPtr = |
| Ben Cheng | 7a2697d | 2010-06-07 13:44:23 -0700 | [diff] [blame] | 2229 | method->clazz->pDvmDex->pResFields[mir->dalvikInsn.vC]; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2230 | |
| buzbee | 4d92e68 | 2010-07-29 15:24:14 -0700 | [diff] [blame] | 2231 | if (fieldPtr == NULL) { |
| 2232 | LOGE("Unexpected null instance field"); |
| 2233 | dvmAbort(); |
| 2234 | } |
| 2235 | isVolatile = dvmIsVolatileField(fieldPtr); |
| 2236 | fieldOffset = ((InstField *)fieldPtr)->byteOffset; |
| 2237 | break; |
| Ben Cheng | dd6e870 | 2010-05-07 13:05:47 -0700 | [diff] [blame] | 2238 | } |
| buzbee | 4d92e68 | 2010-07-29 15:24:14 -0700 | [diff] [blame] | 2239 | default: |
| 2240 | break; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2241 | } |
| buzbee | 4d92e68 | 2010-07-29 15:24:14 -0700 | [diff] [blame] | 2242 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2243 | switch (dalvikOpCode) { |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2244 | case OP_NEW_ARRAY: { |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2245 | // Generates a call - use explicit registers |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 2246 | RegLocation rlSrc = dvmCompilerGetSrc(cUnit, mir, 0); |
| 2247 | RegLocation rlDest = dvmCompilerGetDest(cUnit, mir, 0); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2248 | RegLocation rlResult; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2249 | void *classPtr = (void*) |
| 2250 | (cUnit->method->clazz->pDvmDex->pResClasses[mir->dalvikInsn.vC]); |
| Ben Cheng | dd6e870 | 2010-05-07 13:05:47 -0700 | [diff] [blame] | 2251 | |
| 2252 | if (classPtr == NULL) { |
| 2253 | LOGE("Unexpected null class"); |
| 2254 | dvmAbort(); |
| 2255 | } |
| 2256 | |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 2257 | dvmCompilerFlushAllRegs(cUnit); /* Everything to home location */ |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2258 | genExportPC(cUnit, mir); |
| 2259 | loadValueDirectFixed(cUnit, rlSrc, r1); /* Len */ |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2260 | loadConstant(cUnit, r0, (int) classPtr ); |
| Ben Cheng | bd1326d | 2010-04-02 15:04:53 -0700 | [diff] [blame] | 2261 | LOAD_FUNC_ADDR(cUnit, r3, (int)dvmAllocArrayByClass); |
| Ben Cheng | 4f48917 | 2009-09-27 17:08:35 -0700 | [diff] [blame] | 2262 | /* |
| 2263 | * "len < 0": bail to the interpreter to re-execute the |
| 2264 | * instruction |
| 2265 | */ |
| Carl Shapiro | e3c01da | 2010-05-20 22:54:18 -0700 | [diff] [blame] | 2266 | genRegImmCheck(cUnit, kArmCondMi, r1, 0, mir->offset, NULL); |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 2267 | loadConstant(cUnit, r2, ALLOC_DONT_TRACK); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2268 | opReg(cUnit, kOpBlx, r3); |
| Elliott Hughes | 6a55513 | 2010-02-25 15:41:42 -0800 | [diff] [blame] | 2269 | dvmCompilerClobberCallRegs(cUnit); |
| Ben Cheng | 4f48917 | 2009-09-27 17:08:35 -0700 | [diff] [blame] | 2270 | /* generate a branch over if allocation is successful */ |
| buzbee | 8f8109a | 2010-08-31 10:16:35 -0700 | [diff] [blame] | 2271 | ArmLIR *branchOver = genCmpImmBranch(cUnit, kArmCondNe, r0, 0); |
| Ben Cheng | 4f48917 | 2009-09-27 17:08:35 -0700 | [diff] [blame] | 2272 | /* |
| 2273 | * OOM exception needs to be thrown here and cannot re-execute |
| 2274 | */ |
| 2275 | loadConstant(cUnit, r0, |
| 2276 | (int) (cUnit->method->insns + mir->offset)); |
| 2277 | genDispatchToHandler(cUnit, TEMPLATE_THROW_EXCEPTION_COMMON); |
| 2278 | /* noreturn */ |
| 2279 | |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2280 | ArmLIR *target = newLIR0(cUnit, kArmPseudoTargetLabel); |
| Ben Cheng | 4f48917 | 2009-09-27 17:08:35 -0700 | [diff] [blame] | 2281 | target->defMask = ENCODE_ALL; |
| 2282 | branchOver->generic.target = (LIR *) target; |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 2283 | rlResult = dvmCompilerGetReturn(cUnit); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2284 | storeValue(cUnit, rlDest, rlResult); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2285 | break; |
| 2286 | } |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2287 | case OP_INSTANCE_OF: { |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2288 | // May generate a call - use explicit registers |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 2289 | RegLocation rlSrc = dvmCompilerGetSrc(cUnit, mir, 0); |
| 2290 | RegLocation rlDest = dvmCompilerGetDest(cUnit, mir, 0); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2291 | RegLocation rlResult; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2292 | ClassObject *classPtr = |
| 2293 | (cUnit->method->clazz->pDvmDex->pResClasses[mir->dalvikInsn.vC]); |
| Bill Buzbee | 480e678 | 2010-01-27 15:43:08 -0800 | [diff] [blame] | 2294 | /* |
| 2295 | * Note: It is possible that classPtr is NULL at this point, |
| 2296 | * even though this instruction has been successfully interpreted. |
| 2297 | * If the previous interpretation had a null source, the |
| 2298 | * interpreter would not have bothered to resolve the clazz. |
| 2299 | * Bail out to the interpreter in this case, and log it |
| 2300 | * so that we can tell if it happens frequently. |
| 2301 | */ |
| 2302 | if (classPtr == NULL) { |
| 2303 | LOGD("null clazz in OP_INSTANCE_OF, single-stepping"); |
| 2304 | genInterpSingleStep(cUnit, mir); |
| 2305 | break; |
| 2306 | } |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 2307 | dvmCompilerFlushAllRegs(cUnit); /* Everything to home location */ |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2308 | loadValueDirectFixed(cUnit, rlSrc, r0); /* Ref */ |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2309 | loadConstant(cUnit, r2, (int) classPtr ); |
| Ben Cheng | 752c794 | 2009-06-22 10:50:07 -0700 | [diff] [blame] | 2310 | /* When taken r0 has NULL which can be used for store directly */ |
| buzbee | 8f8109a | 2010-08-31 10:16:35 -0700 | [diff] [blame] | 2311 | ArmLIR *branch1 = genCmpImmBranch(cUnit, kArmCondEq, r0, 0); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2312 | /* r1 now contains object->clazz */ |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 2313 | loadWordDisp(cUnit, r0, offsetof(Object, clazz), r1); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2314 | /* r1 now contains object->clazz */ |
| Ben Cheng | bd1326d | 2010-04-02 15:04:53 -0700 | [diff] [blame] | 2315 | LOAD_FUNC_ADDR(cUnit, r3, (int)dvmInstanceofNonTrivial); |
| Ben Cheng | 752c794 | 2009-06-22 10:50:07 -0700 | [diff] [blame] | 2316 | loadConstant(cUnit, r0, 1); /* Assume true */ |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2317 | opRegReg(cUnit, kOpCmp, r1, r2); |
| 2318 | ArmLIR *branch2 = opCondBranch(cUnit, kArmCondEq); |
| 2319 | genRegCopy(cUnit, r0, r1); |
| 2320 | genRegCopy(cUnit, r1, r2); |
| 2321 | opReg(cUnit, kOpBlx, r3); |
| Elliott Hughes | 6a55513 | 2010-02-25 15:41:42 -0800 | [diff] [blame] | 2322 | dvmCompilerClobberCallRegs(cUnit); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2323 | /* branch target here */ |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2324 | ArmLIR *target = newLIR0(cUnit, kArmPseudoTargetLabel); |
| Ben Cheng | d7d426a | 2009-09-22 11:23:36 -0700 | [diff] [blame] | 2325 | target->defMask = ENCODE_ALL; |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 2326 | rlResult = dvmCompilerGetReturn(cUnit); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2327 | storeValue(cUnit, rlDest, rlResult); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2328 | branch1->generic.target = (LIR *)target; |
| 2329 | branch2->generic.target = (LIR *)target; |
| 2330 | break; |
| 2331 | } |
| 2332 | case OP_IGET_WIDE: |
| 2333 | genIGetWide(cUnit, mir, fieldOffset); |
| 2334 | break; |
| buzbee | ecf8f6e | 2010-07-20 14:53:42 -0700 | [diff] [blame] | 2335 | case OP_IGET_VOLATILE: |
| 2336 | case OP_IGET_OBJECT_VOLATILE: |
| 2337 | isVolatile = true; |
| 2338 | // NOTE: intentional fallthrough |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2339 | case OP_IGET: |
| 2340 | case OP_IGET_OBJECT: |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2341 | case OP_IGET_BOOLEAN: |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2342 | case OP_IGET_BYTE: |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2343 | case OP_IGET_CHAR: |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2344 | case OP_IGET_SHORT: |
| buzbee | 3272e2f | 2010-09-09 14:07:01 -0700 | [diff] [blame] | 2345 | genIGet(cUnit, mir, kWord, fieldOffset, isVolatile); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2346 | break; |
| 2347 | case OP_IPUT_WIDE: |
| 2348 | genIPutWide(cUnit, mir, fieldOffset); |
| 2349 | break; |
| 2350 | case OP_IPUT: |
| buzbee | 3272e2f | 2010-09-09 14:07:01 -0700 | [diff] [blame] | 2351 | case OP_IPUT_SHORT: |
| 2352 | case OP_IPUT_CHAR: |
| 2353 | case OP_IPUT_BYTE: |
| 2354 | case OP_IPUT_BOOLEAN: |
| buzbee | ecf8f6e | 2010-07-20 14:53:42 -0700 | [diff] [blame] | 2355 | genIPut(cUnit, mir, kWord, fieldOffset, false, isVolatile); |
| buzbee | 919eb06 | 2010-07-12 12:59:22 -0700 | [diff] [blame] | 2356 | break; |
| buzbee | 4d92e68 | 2010-07-29 15:24:14 -0700 | [diff] [blame] | 2357 | case OP_IPUT_VOLATILE: |
| buzbee | ecf8f6e | 2010-07-20 14:53:42 -0700 | [diff] [blame] | 2358 | case OP_IPUT_OBJECT_VOLATILE: |
| 2359 | isVolatile = true; |
| 2360 | // NOTE: intentional fallthrough |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2361 | case OP_IPUT_OBJECT: |
| buzbee | ecf8f6e | 2010-07-20 14:53:42 -0700 | [diff] [blame] | 2362 | genIPut(cUnit, mir, kWord, fieldOffset, true, isVolatile); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2363 | break; |
| Bill Buzbee | b16344a | 2010-03-15 17:19:12 -0700 | [diff] [blame] | 2364 | case OP_IGET_WIDE_VOLATILE: |
| 2365 | case OP_IPUT_WIDE_VOLATILE: |
| Bill Buzbee | b16344a | 2010-03-15 17:19:12 -0700 | [diff] [blame] | 2366 | genInterpSingleStep(cUnit, mir); |
| 2367 | break; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2368 | default: |
| 2369 | return true; |
| 2370 | } |
| 2371 | return false; |
| 2372 | } |
| 2373 | |
| 2374 | static bool handleFmt22cs(CompilationUnit *cUnit, MIR *mir) |
| 2375 | { |
| 2376 | OpCode dalvikOpCode = mir->dalvikInsn.opCode; |
| 2377 | int fieldOffset = mir->dalvikInsn.vC; |
| 2378 | switch (dalvikOpCode) { |
| 2379 | case OP_IGET_QUICK: |
| 2380 | case OP_IGET_OBJECT_QUICK: |
| buzbee | ecf8f6e | 2010-07-20 14:53:42 -0700 | [diff] [blame] | 2381 | genIGet(cUnit, mir, kWord, fieldOffset, false); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2382 | break; |
| 2383 | case OP_IPUT_QUICK: |
| buzbee | ecf8f6e | 2010-07-20 14:53:42 -0700 | [diff] [blame] | 2384 | genIPut(cUnit, mir, kWord, fieldOffset, false, false); |
| buzbee | 919eb06 | 2010-07-12 12:59:22 -0700 | [diff] [blame] | 2385 | break; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2386 | case OP_IPUT_OBJECT_QUICK: |
| buzbee | ecf8f6e | 2010-07-20 14:53:42 -0700 | [diff] [blame] | 2387 | genIPut(cUnit, mir, kWord, fieldOffset, true, false); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2388 | break; |
| 2389 | case OP_IGET_WIDE_QUICK: |
| 2390 | genIGetWide(cUnit, mir, fieldOffset); |
| 2391 | break; |
| 2392 | case OP_IPUT_WIDE_QUICK: |
| 2393 | genIPutWide(cUnit, mir, fieldOffset); |
| 2394 | break; |
| 2395 | default: |
| 2396 | return true; |
| 2397 | } |
| 2398 | return false; |
| 2399 | |
| 2400 | } |
| 2401 | |
| 2402 | /* Compare agaist zero */ |
| 2403 | static bool handleFmt22t(CompilationUnit *cUnit, MIR *mir, BasicBlock *bb, |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 2404 | ArmLIR *labelList) |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2405 | { |
| 2406 | OpCode dalvikOpCode = mir->dalvikInsn.opCode; |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 2407 | ArmConditionCode cond; |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 2408 | RegLocation rlSrc1 = dvmCompilerGetSrc(cUnit, mir, 0); |
| 2409 | RegLocation rlSrc2 = dvmCompilerGetSrc(cUnit, mir, 1); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2410 | |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2411 | rlSrc1 = loadValue(cUnit, rlSrc1, kCoreReg); |
| 2412 | rlSrc2 = loadValue(cUnit, rlSrc2, kCoreReg); |
| 2413 | opRegReg(cUnit, kOpCmp, rlSrc1.lowReg, rlSrc2.lowReg); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2414 | |
| 2415 | switch (dalvikOpCode) { |
| 2416 | case OP_IF_EQ: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2417 | cond = kArmCondEq; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2418 | break; |
| 2419 | case OP_IF_NE: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2420 | cond = kArmCondNe; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2421 | break; |
| 2422 | case OP_IF_LT: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2423 | cond = kArmCondLt; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2424 | break; |
| 2425 | case OP_IF_GE: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2426 | cond = kArmCondGe; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2427 | break; |
| 2428 | case OP_IF_GT: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2429 | cond = kArmCondGt; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2430 | break; |
| 2431 | case OP_IF_LE: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2432 | cond = kArmCondLe; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2433 | break; |
| 2434 | default: |
| 2435 | cond = 0; |
| 2436 | LOGE("Unexpected opcode (%d) for Fmt22t\n", dalvikOpCode); |
| Bill Buzbee | fc519dc | 2010-03-06 23:30:57 -0800 | [diff] [blame] | 2437 | dvmCompilerAbort(cUnit); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2438 | } |
| 2439 | genConditionalBranch(cUnit, cond, &labelList[bb->taken->id]); |
| 2440 | /* This mostly likely will be optimized away in a later phase */ |
| 2441 | genUnconditionalBranch(cUnit, &labelList[bb->fallThrough->id]); |
| 2442 | return false; |
| 2443 | } |
| 2444 | |
| 2445 | static bool handleFmt22x_Fmt32x(CompilationUnit *cUnit, MIR *mir) |
| 2446 | { |
| 2447 | OpCode opCode = mir->dalvikInsn.opCode; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2448 | |
| 2449 | switch (opCode) { |
| 2450 | case OP_MOVE_16: |
| 2451 | case OP_MOVE_OBJECT_16: |
| 2452 | case OP_MOVE_FROM16: |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 2453 | case OP_MOVE_OBJECT_FROM16: { |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 2454 | storeValue(cUnit, dvmCompilerGetDest(cUnit, mir, 0), |
| 2455 | dvmCompilerGetSrc(cUnit, mir, 0)); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2456 | break; |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 2457 | } |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2458 | case OP_MOVE_WIDE_16: |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 2459 | case OP_MOVE_WIDE_FROM16: { |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 2460 | storeValueWide(cUnit, dvmCompilerGetDestWide(cUnit, mir, 0, 1), |
| 2461 | dvmCompilerGetSrcWide(cUnit, mir, 0, 1)); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2462 | break; |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 2463 | } |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2464 | default: |
| 2465 | return true; |
| 2466 | } |
| 2467 | return false; |
| 2468 | } |
| 2469 | |
| 2470 | static bool handleFmt23x(CompilationUnit *cUnit, MIR *mir) |
| 2471 | { |
| 2472 | OpCode opCode = mir->dalvikInsn.opCode; |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2473 | RegLocation rlSrc1; |
| 2474 | RegLocation rlSrc2; |
| 2475 | RegLocation rlDest; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2476 | |
| 2477 | if ( (opCode >= OP_ADD_INT) && (opCode <= OP_REM_DOUBLE)) { |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 2478 | return genArithOp( cUnit, mir ); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2479 | } |
| 2480 | |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2481 | /* APUTs have 3 sources and no targets */ |
| 2482 | if (mir->ssaRep->numDefs == 0) { |
| 2483 | if (mir->ssaRep->numUses == 3) { |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 2484 | rlDest = dvmCompilerGetSrc(cUnit, mir, 0); |
| 2485 | rlSrc1 = dvmCompilerGetSrc(cUnit, mir, 1); |
| 2486 | rlSrc2 = dvmCompilerGetSrc(cUnit, mir, 2); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2487 | } else { |
| 2488 | assert(mir->ssaRep->numUses == 4); |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 2489 | rlDest = dvmCompilerGetSrcWide(cUnit, mir, 0, 1); |
| 2490 | rlSrc1 = dvmCompilerGetSrc(cUnit, mir, 2); |
| 2491 | rlSrc2 = dvmCompilerGetSrc(cUnit, mir, 3); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2492 | } |
| 2493 | } else { |
| 2494 | /* Two sources and 1 dest. Deduce the operand sizes */ |
| 2495 | if (mir->ssaRep->numUses == 4) { |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 2496 | rlSrc1 = dvmCompilerGetSrcWide(cUnit, mir, 0, 1); |
| 2497 | rlSrc2 = dvmCompilerGetSrcWide(cUnit, mir, 2, 3); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2498 | } else { |
| 2499 | assert(mir->ssaRep->numUses == 2); |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 2500 | rlSrc1 = dvmCompilerGetSrc(cUnit, mir, 0); |
| 2501 | rlSrc2 = dvmCompilerGetSrc(cUnit, mir, 1); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2502 | } |
| 2503 | if (mir->ssaRep->numDefs == 2) { |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 2504 | rlDest = dvmCompilerGetDestWide(cUnit, mir, 0, 1); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2505 | } else { |
| 2506 | assert(mir->ssaRep->numDefs == 1); |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 2507 | rlDest = dvmCompilerGetDest(cUnit, mir, 0); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2508 | } |
| 2509 | } |
| 2510 | |
| 2511 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2512 | switch (opCode) { |
| Bill Buzbee | d45ba37 | 2009-06-15 17:00:57 -0700 | [diff] [blame] | 2513 | case OP_CMPL_FLOAT: |
| 2514 | case OP_CMPG_FLOAT: |
| 2515 | case OP_CMPL_DOUBLE: |
| 2516 | case OP_CMPG_DOUBLE: |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 2517 | return genCmpFP(cUnit, mir, rlDest, rlSrc1, rlSrc2); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2518 | case OP_CMP_LONG: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2519 | genCmpLong(cUnit, mir, rlDest, rlSrc1, rlSrc2); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2520 | break; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2521 | case OP_AGET_WIDE: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2522 | genArrayGet(cUnit, mir, kLong, rlSrc1, rlSrc2, rlDest, 3); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2523 | break; |
| 2524 | case OP_AGET: |
| 2525 | case OP_AGET_OBJECT: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2526 | genArrayGet(cUnit, mir, kWord, rlSrc1, rlSrc2, rlDest, 2); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2527 | break; |
| 2528 | case OP_AGET_BOOLEAN: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2529 | genArrayGet(cUnit, mir, kUnsignedByte, rlSrc1, rlSrc2, rlDest, 0); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2530 | break; |
| 2531 | case OP_AGET_BYTE: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2532 | genArrayGet(cUnit, mir, kSignedByte, rlSrc1, rlSrc2, rlDest, 0); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2533 | break; |
| 2534 | case OP_AGET_CHAR: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2535 | genArrayGet(cUnit, mir, kUnsignedHalf, rlSrc1, rlSrc2, rlDest, 1); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2536 | break; |
| 2537 | case OP_AGET_SHORT: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2538 | genArrayGet(cUnit, mir, kSignedHalf, rlSrc1, rlSrc2, rlDest, 1); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2539 | break; |
| 2540 | case OP_APUT_WIDE: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2541 | genArrayPut(cUnit, mir, kLong, rlSrc1, rlSrc2, rlDest, 3); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2542 | break; |
| 2543 | case OP_APUT: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2544 | genArrayPut(cUnit, mir, kWord, rlSrc1, rlSrc2, rlDest, 2); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2545 | break; |
| Bill Buzbee | be6534f | 2010-03-12 16:01:35 -0800 | [diff] [blame] | 2546 | case OP_APUT_OBJECT: |
| 2547 | genArrayObjectPut(cUnit, mir, rlSrc1, rlSrc2, rlDest, 2); |
| 2548 | break; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2549 | case OP_APUT_SHORT: |
| 2550 | case OP_APUT_CHAR: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2551 | genArrayPut(cUnit, mir, kUnsignedHalf, rlSrc1, rlSrc2, rlDest, 1); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2552 | break; |
| 2553 | case OP_APUT_BYTE: |
| 2554 | case OP_APUT_BOOLEAN: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2555 | genArrayPut(cUnit, mir, kUnsignedByte, rlSrc1, rlSrc2, rlDest, 0); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2556 | break; |
| 2557 | default: |
| 2558 | return true; |
| 2559 | } |
| 2560 | return false; |
| 2561 | } |
| 2562 | |
| Ben Cheng | 6c10a97 | 2009-10-29 14:39:18 -0700 | [diff] [blame] | 2563 | /* |
| 2564 | * Find the matching case. |
| 2565 | * |
| 2566 | * return values: |
| 2567 | * r0 (low 32-bit): pc of the chaining cell corresponding to the resolved case, |
| 2568 | * including default which is placed at MIN(size, MAX_CHAINED_SWITCH_CASES). |
| 2569 | * r1 (high 32-bit): the branch offset of the matching case (only for indexes |
| 2570 | * above MAX_CHAINED_SWITCH_CASES). |
| 2571 | * |
| 2572 | * Instructions around the call are: |
| 2573 | * |
| 2574 | * mov r2, pc |
| 2575 | * blx &findPackedSwitchIndex |
| 2576 | * mov pc, r0 |
| 2577 | * .align4 |
| Bill Buzbee | bd04724 | 2010-05-13 13:02:53 -0700 | [diff] [blame] | 2578 | * chaining cell for case 0 [12 bytes] |
| 2579 | * chaining cell for case 1 [12 bytes] |
| Ben Cheng | 6c10a97 | 2009-10-29 14:39:18 -0700 | [diff] [blame] | 2580 | * : |
| Bill Buzbee | bd04724 | 2010-05-13 13:02:53 -0700 | [diff] [blame] | 2581 | * chaining cell for case MIN(size, MAX_CHAINED_SWITCH_CASES)-1 [12 bytes] |
| Ben Cheng | 6c10a97 | 2009-10-29 14:39:18 -0700 | [diff] [blame] | 2582 | * chaining cell for case default [8 bytes] |
| 2583 | * noChain exit |
| 2584 | */ |
| Ben Cheng | bd1326d | 2010-04-02 15:04:53 -0700 | [diff] [blame] | 2585 | static s8 findPackedSwitchIndex(const u2* switchData, int testVal, int pc) |
| Ben Cheng | 6c10a97 | 2009-10-29 14:39:18 -0700 | [diff] [blame] | 2586 | { |
| 2587 | int size; |
| 2588 | int firstKey; |
| 2589 | const int *entries; |
| 2590 | int index; |
| 2591 | int jumpIndex; |
| 2592 | int caseDPCOffset = 0; |
| 2593 | /* In Thumb mode pc is 4 ahead of the "mov r2, pc" instruction */ |
| 2594 | int chainingPC = (pc + 4) & ~3; |
| 2595 | |
| 2596 | /* |
| 2597 | * Packed switch data format: |
| 2598 | * ushort ident = 0x0100 magic value |
| 2599 | * ushort size number of entries in the table |
| 2600 | * int first_key first (and lowest) switch case value |
| 2601 | * int targets[size] branch targets, relative to switch opcode |
| 2602 | * |
| 2603 | * Total size is (4+size*2) 16-bit code units. |
| 2604 | */ |
| 2605 | size = switchData[1]; |
| 2606 | assert(size > 0); |
| 2607 | |
| 2608 | firstKey = switchData[2]; |
| 2609 | firstKey |= switchData[3] << 16; |
| 2610 | |
| 2611 | |
| 2612 | /* The entries are guaranteed to be aligned on a 32-bit boundary; |
| 2613 | * we can treat them as a native int array. |
| 2614 | */ |
| 2615 | entries = (const int*) &switchData[4]; |
| 2616 | assert(((u4)entries & 0x3) == 0); |
| 2617 | |
| 2618 | index = testVal - firstKey; |
| 2619 | |
| 2620 | /* Jump to the default cell */ |
| 2621 | if (index < 0 || index >= size) { |
| 2622 | jumpIndex = MIN(size, MAX_CHAINED_SWITCH_CASES); |
| 2623 | /* Jump to the non-chaining exit point */ |
| 2624 | } else if (index >= MAX_CHAINED_SWITCH_CASES) { |
| 2625 | jumpIndex = MAX_CHAINED_SWITCH_CASES + 1; |
| 2626 | caseDPCOffset = entries[index]; |
| 2627 | /* Jump to the inline chaining cell */ |
| 2628 | } else { |
| 2629 | jumpIndex = index; |
| 2630 | } |
| 2631 | |
| Bill Buzbee | bd04724 | 2010-05-13 13:02:53 -0700 | [diff] [blame] | 2632 | chainingPC += jumpIndex * CHAIN_CELL_NORMAL_SIZE; |
| Ben Cheng | 6c10a97 | 2009-10-29 14:39:18 -0700 | [diff] [blame] | 2633 | return (((s8) caseDPCOffset) << 32) | (u8) chainingPC; |
| 2634 | } |
| 2635 | |
| 2636 | /* See comments for findPackedSwitchIndex */ |
| Ben Cheng | bd1326d | 2010-04-02 15:04:53 -0700 | [diff] [blame] | 2637 | static s8 findSparseSwitchIndex(const u2* switchData, int testVal, int pc) |
| Ben Cheng | 6c10a97 | 2009-10-29 14:39:18 -0700 | [diff] [blame] | 2638 | { |
| 2639 | int size; |
| 2640 | const int *keys; |
| 2641 | const int *entries; |
| 2642 | int chainingPC = (pc + 4) & ~3; |
| 2643 | int i; |
| 2644 | |
| 2645 | /* |
| 2646 | * Sparse switch data format: |
| 2647 | * ushort ident = 0x0200 magic value |
| 2648 | * ushort size number of entries in the table; > 0 |
| 2649 | * int keys[size] keys, sorted low-to-high; 32-bit aligned |
| 2650 | * int targets[size] branch targets, relative to switch opcode |
| 2651 | * |
| 2652 | * Total size is (2+size*4) 16-bit code units. |
| 2653 | */ |
| 2654 | |
| 2655 | size = switchData[1]; |
| 2656 | assert(size > 0); |
| 2657 | |
| 2658 | /* The keys are guaranteed to be aligned on a 32-bit boundary; |
| 2659 | * we can treat them as a native int array. |
| 2660 | */ |
| 2661 | keys = (const int*) &switchData[2]; |
| 2662 | assert(((u4)keys & 0x3) == 0); |
| 2663 | |
| 2664 | /* The entries are guaranteed to be aligned on a 32-bit boundary; |
| 2665 | * we can treat them as a native int array. |
| 2666 | */ |
| 2667 | entries = keys + size; |
| 2668 | assert(((u4)entries & 0x3) == 0); |
| 2669 | |
| 2670 | /* |
| 2671 | * Run through the list of keys, which are guaranteed to |
| 2672 | * be sorted low-to-high. |
| 2673 | * |
| 2674 | * Most tables have 3-4 entries. Few have more than 10. A binary |
| 2675 | * search here is probably not useful. |
| 2676 | */ |
| 2677 | for (i = 0; i < size; i++) { |
| 2678 | int k = keys[i]; |
| 2679 | if (k == testVal) { |
| 2680 | /* MAX_CHAINED_SWITCH_CASES + 1 is the start of the overflow case */ |
| 2681 | int jumpIndex = (i < MAX_CHAINED_SWITCH_CASES) ? |
| 2682 | i : MAX_CHAINED_SWITCH_CASES + 1; |
| Bill Buzbee | bd04724 | 2010-05-13 13:02:53 -0700 | [diff] [blame] | 2683 | chainingPC += jumpIndex * CHAIN_CELL_NORMAL_SIZE; |
| Ben Cheng | 6c10a97 | 2009-10-29 14:39:18 -0700 | [diff] [blame] | 2684 | return (((s8) entries[i]) << 32) | (u8) chainingPC; |
| 2685 | } else if (k > testVal) { |
| 2686 | break; |
| 2687 | } |
| 2688 | } |
| Bill Buzbee | bd04724 | 2010-05-13 13:02:53 -0700 | [diff] [blame] | 2689 | return chainingPC + MIN(size, MAX_CHAINED_SWITCH_CASES) * |
| 2690 | CHAIN_CELL_NORMAL_SIZE; |
| Ben Cheng | 6c10a97 | 2009-10-29 14:39:18 -0700 | [diff] [blame] | 2691 | } |
| 2692 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2693 | static bool handleFmt31t(CompilationUnit *cUnit, MIR *mir) |
| 2694 | { |
| 2695 | OpCode dalvikOpCode = mir->dalvikInsn.opCode; |
| 2696 | switch (dalvikOpCode) { |
| 2697 | case OP_FILL_ARRAY_DATA: { |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 2698 | RegLocation rlSrc = dvmCompilerGetSrc(cUnit, mir, 0); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2699 | // Making a call - use explicit registers |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 2700 | dvmCompilerFlushAllRegs(cUnit); /* Everything to home location */ |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2701 | genExportPC(cUnit, mir); |
| 2702 | loadValueDirectFixed(cUnit, rlSrc, r0); |
| Ben Cheng | bd1326d | 2010-04-02 15:04:53 -0700 | [diff] [blame] | 2703 | LOAD_FUNC_ADDR(cUnit, r2, (int)dvmInterpHandleFillArrayData); |
| Ben Cheng | 6c10a97 | 2009-10-29 14:39:18 -0700 | [diff] [blame] | 2704 | loadConstant(cUnit, r1, |
| 2705 | (int) (cUnit->method->insns + mir->offset + mir->dalvikInsn.vB)); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2706 | opReg(cUnit, kOpBlx, r2); |
| Elliott Hughes | 6a55513 | 2010-02-25 15:41:42 -0800 | [diff] [blame] | 2707 | dvmCompilerClobberCallRegs(cUnit); |
| Bill Buzbee | fd023aa | 2009-11-02 09:23:49 -0800 | [diff] [blame] | 2708 | /* generate a branch over if successful */ |
| buzbee | 8f8109a | 2010-08-31 10:16:35 -0700 | [diff] [blame] | 2709 | ArmLIR *branchOver = genCmpImmBranch(cUnit, kArmCondNe, r0, 0); |
| Bill Buzbee | fd023aa | 2009-11-02 09:23:49 -0800 | [diff] [blame] | 2710 | loadConstant(cUnit, r0, |
| 2711 | (int) (cUnit->method->insns + mir->offset)); |
| 2712 | genDispatchToHandler(cUnit, TEMPLATE_THROW_EXCEPTION_COMMON); |
| 2713 | ArmLIR *target = newLIR0(cUnit, kArmPseudoTargetLabel); |
| 2714 | target->defMask = ENCODE_ALL; |
| 2715 | branchOver->generic.target = (LIR *) target; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2716 | break; |
| 2717 | } |
| 2718 | /* |
| Ben Cheng | 6c10a97 | 2009-10-29 14:39:18 -0700 | [diff] [blame] | 2719 | * Compute the goto target of up to |
| 2720 | * MIN(switchSize, MAX_CHAINED_SWITCH_CASES) + 1 chaining cells. |
| 2721 | * See the comment before findPackedSwitchIndex for the code layout. |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2722 | */ |
| 2723 | case OP_PACKED_SWITCH: |
| 2724 | case OP_SPARSE_SWITCH: { |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 2725 | RegLocation rlSrc = dvmCompilerGetSrc(cUnit, mir, 0); |
| 2726 | dvmCompilerFlushAllRegs(cUnit); /* Everything to home location */ |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2727 | loadValueDirectFixed(cUnit, rlSrc, r1); |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 2728 | dvmCompilerLockAllTemps(cUnit); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2729 | if (dalvikOpCode == OP_PACKED_SWITCH) { |
| Ben Cheng | bd1326d | 2010-04-02 15:04:53 -0700 | [diff] [blame] | 2730 | LOAD_FUNC_ADDR(cUnit, r4PC, (int)findPackedSwitchIndex); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2731 | } else { |
| Ben Cheng | bd1326d | 2010-04-02 15:04:53 -0700 | [diff] [blame] | 2732 | LOAD_FUNC_ADDR(cUnit, r4PC, (int)findSparseSwitchIndex); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2733 | } |
| Ben Cheng | 6c10a97 | 2009-10-29 14:39:18 -0700 | [diff] [blame] | 2734 | /* r0 <- Addr of the switch data */ |
| 2735 | loadConstant(cUnit, r0, |
| 2736 | (int) (cUnit->method->insns + mir->offset + mir->dalvikInsn.vB)); |
| 2737 | /* r2 <- pc of the instruction following the blx */ |
| 2738 | opRegReg(cUnit, kOpMov, r2, rpc); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2739 | opReg(cUnit, kOpBlx, r4PC); |
| Elliott Hughes | 6a55513 | 2010-02-25 15:41:42 -0800 | [diff] [blame] | 2740 | dvmCompilerClobberCallRegs(cUnit); |
| Ben Cheng | 6c10a97 | 2009-10-29 14:39:18 -0700 | [diff] [blame] | 2741 | /* pc <- computed goto target */ |
| 2742 | opRegReg(cUnit, kOpMov, rpc, r0); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2743 | break; |
| 2744 | } |
| 2745 | default: |
| 2746 | return true; |
| 2747 | } |
| 2748 | return false; |
| 2749 | } |
| 2750 | |
| Ben Cheng | 7a2697d | 2010-06-07 13:44:23 -0700 | [diff] [blame] | 2751 | /* |
| 2752 | * See the example of predicted inlining listed before the |
| 2753 | * genValidationForPredictedInline function. The function here takes care the |
| 2754 | * branch over at 0x4858de78 and the misprediction target at 0x4858de7a. |
| 2755 | */ |
| 2756 | static void genLandingPadForMispredictedCallee(CompilationUnit *cUnit, MIR *mir, |
| 2757 | BasicBlock *bb, |
| 2758 | ArmLIR *labelList) |
| 2759 | { |
| 2760 | BasicBlock *fallThrough = bb->fallThrough; |
| 2761 | |
| 2762 | /* Bypass the move-result block if there is one */ |
| 2763 | if (fallThrough->firstMIRInsn) { |
| 2764 | assert(fallThrough->firstMIRInsn->OptimizationFlags & MIR_INLINED_PRED); |
| 2765 | fallThrough = fallThrough->fallThrough; |
| 2766 | } |
| 2767 | /* Generate a branch over if the predicted inlining is correct */ |
| 2768 | genUnconditionalBranch(cUnit, &labelList[fallThrough->id]); |
| 2769 | |
| 2770 | /* Reset the register state */ |
| 2771 | dvmCompilerResetRegPool(cUnit); |
| 2772 | dvmCompilerClobberAllRegs(cUnit); |
| 2773 | dvmCompilerResetNullCheck(cUnit); |
| 2774 | |
| 2775 | /* Target for the slow invoke path */ |
| 2776 | ArmLIR *target = newLIR0(cUnit, kArmPseudoTargetLabel); |
| 2777 | target->defMask = ENCODE_ALL; |
| 2778 | /* Hook up the target to the verification branch */ |
| 2779 | mir->meta.callsiteInfo->misPredBranchOver->target = (LIR *) target; |
| 2780 | } |
| 2781 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2782 | static bool handleFmt35c_3rc(CompilationUnit *cUnit, MIR *mir, BasicBlock *bb, |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 2783 | ArmLIR *labelList) |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2784 | { |
| Bill Buzbee | 9bc3df3 | 2009-07-30 10:52:29 -0700 | [diff] [blame] | 2785 | ArmLIR *retChainingCell = NULL; |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 2786 | ArmLIR *pcrLabel = NULL; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2787 | |
| Ben Cheng | 7a2697d | 2010-06-07 13:44:23 -0700 | [diff] [blame] | 2788 | /* An invoke with the MIR_INLINED is effectively a no-op */ |
| 2789 | if (mir->OptimizationFlags & MIR_INLINED) |
| 2790 | return false; |
| 2791 | |
| Bill Buzbee | f4ce16f | 2009-07-28 13:28:25 -0700 | [diff] [blame] | 2792 | if (bb->fallThrough != NULL) |
| 2793 | retChainingCell = &labelList[bb->fallThrough->id]; |
| 2794 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2795 | DecodedInstruction *dInsn = &mir->dalvikInsn; |
| 2796 | switch (mir->dalvikInsn.opCode) { |
| 2797 | /* |
| 2798 | * calleeMethod = this->clazz->vtable[ |
| 2799 | * method->clazz->pDvmDex->pResMethods[BBBB]->methodIndex |
| 2800 | * ] |
| 2801 | */ |
| 2802 | case OP_INVOKE_VIRTUAL: |
| 2803 | case OP_INVOKE_VIRTUAL_RANGE: { |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 2804 | ArmLIR *predChainingCell = &labelList[bb->taken->id]; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2805 | int methodIndex = |
| 2806 | cUnit->method->clazz->pDvmDex->pResMethods[dInsn->vB]-> |
| 2807 | methodIndex; |
| 2808 | |
| Ben Cheng | 7a2697d | 2010-06-07 13:44:23 -0700 | [diff] [blame] | 2809 | /* |
| 2810 | * If the invoke has non-null misPredBranchOver, we need to generate |
| 2811 | * the non-inlined version of the invoke here to handle the |
| 2812 | * mispredicted case. |
| 2813 | */ |
| 2814 | if (mir->meta.callsiteInfo->misPredBranchOver) { |
| 2815 | genLandingPadForMispredictedCallee(cUnit, mir, bb, labelList); |
| 2816 | } |
| 2817 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2818 | if (mir->dalvikInsn.opCode == OP_INVOKE_VIRTUAL) |
| 2819 | genProcessArgsNoRange(cUnit, mir, dInsn, &pcrLabel); |
| 2820 | else |
| 2821 | genProcessArgsRange(cUnit, mir, dInsn, &pcrLabel); |
| 2822 | |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 2823 | genInvokeVirtualCommon(cUnit, mir, methodIndex, |
| 2824 | retChainingCell, |
| 2825 | predChainingCell, |
| 2826 | pcrLabel); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2827 | break; |
| 2828 | } |
| 2829 | /* |
| 2830 | * calleeMethod = method->clazz->super->vtable[method->clazz->pDvmDex |
| 2831 | * ->pResMethods[BBBB]->methodIndex] |
| 2832 | */ |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2833 | case OP_INVOKE_SUPER: |
| 2834 | case OP_INVOKE_SUPER_RANGE: { |
| Ben Cheng | 7a2697d | 2010-06-07 13:44:23 -0700 | [diff] [blame] | 2835 | /* Grab the method ptr directly from what the interpreter sees */ |
| 2836 | const Method *calleeMethod = mir->meta.callsiteInfo->method; |
| 2837 | assert(calleeMethod == cUnit->method->clazz->super->vtable[ |
| 2838 | cUnit->method->clazz->pDvmDex-> |
| 2839 | pResMethods[dInsn->vB]->methodIndex]); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2840 | |
| 2841 | if (mir->dalvikInsn.opCode == OP_INVOKE_SUPER) |
| 2842 | genProcessArgsNoRange(cUnit, mir, dInsn, &pcrLabel); |
| 2843 | else |
| 2844 | genProcessArgsRange(cUnit, mir, dInsn, &pcrLabel); |
| 2845 | |
| 2846 | /* r0 = calleeMethod */ |
| 2847 | loadConstant(cUnit, r0, (int) calleeMethod); |
| 2848 | |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 2849 | genInvokeSingletonCommon(cUnit, mir, bb, labelList, pcrLabel, |
| 2850 | calleeMethod); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2851 | break; |
| 2852 | } |
| 2853 | /* calleeMethod = method->clazz->pDvmDex->pResMethods[BBBB] */ |
| 2854 | case OP_INVOKE_DIRECT: |
| 2855 | case OP_INVOKE_DIRECT_RANGE: { |
| Ben Cheng | 7a2697d | 2010-06-07 13:44:23 -0700 | [diff] [blame] | 2856 | /* Grab the method ptr directly from what the interpreter sees */ |
| 2857 | const Method *calleeMethod = mir->meta.callsiteInfo->method; |
| 2858 | assert(calleeMethod == |
| 2859 | cUnit->method->clazz->pDvmDex->pResMethods[dInsn->vB]); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2860 | |
| 2861 | if (mir->dalvikInsn.opCode == OP_INVOKE_DIRECT) |
| 2862 | genProcessArgsNoRange(cUnit, mir, dInsn, &pcrLabel); |
| 2863 | else |
| 2864 | genProcessArgsRange(cUnit, mir, dInsn, &pcrLabel); |
| 2865 | |
| 2866 | /* r0 = calleeMethod */ |
| 2867 | loadConstant(cUnit, r0, (int) calleeMethod); |
| 2868 | |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 2869 | genInvokeSingletonCommon(cUnit, mir, bb, labelList, pcrLabel, |
| 2870 | calleeMethod); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2871 | break; |
| 2872 | } |
| 2873 | /* calleeMethod = method->clazz->pDvmDex->pResMethods[BBBB] */ |
| 2874 | case OP_INVOKE_STATIC: |
| 2875 | case OP_INVOKE_STATIC_RANGE: { |
| Ben Cheng | 7a2697d | 2010-06-07 13:44:23 -0700 | [diff] [blame] | 2876 | /* Grab the method ptr directly from what the interpreter sees */ |
| 2877 | const Method *calleeMethod = mir->meta.callsiteInfo->method; |
| 2878 | assert(calleeMethod == |
| 2879 | cUnit->method->clazz->pDvmDex->pResMethods[dInsn->vB]); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2880 | |
| 2881 | if (mir->dalvikInsn.opCode == OP_INVOKE_STATIC) |
| 2882 | genProcessArgsNoRange(cUnit, mir, dInsn, |
| 2883 | NULL /* no null check */); |
| 2884 | else |
| 2885 | genProcessArgsRange(cUnit, mir, dInsn, |
| 2886 | NULL /* no null check */); |
| 2887 | |
| 2888 | /* r0 = calleeMethod */ |
| 2889 | loadConstant(cUnit, r0, (int) calleeMethod); |
| 2890 | |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 2891 | genInvokeSingletonCommon(cUnit, mir, bb, labelList, pcrLabel, |
| 2892 | calleeMethod); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2893 | break; |
| 2894 | } |
| Ben Cheng | 09e50c9 | 2010-05-02 10:45:32 -0700 | [diff] [blame] | 2895 | /* |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2896 | * calleeMethod = dvmFindInterfaceMethodInCache(this->clazz, |
| 2897 | * BBBB, method, method->clazz->pDvmDex) |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 2898 | * |
| Ben Cheng | 09e50c9 | 2010-05-02 10:45:32 -0700 | [diff] [blame] | 2899 | * The following is an example of generated code for |
| 2900 | * "invoke-interface v0" |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 2901 | * |
| Ben Cheng | 09e50c9 | 2010-05-02 10:45:32 -0700 | [diff] [blame] | 2902 | * -------- dalvik offset: 0x0008 @ invoke-interface v0 |
| 2903 | * 0x47357e36 : ldr r0, [r5, #0] --+ |
| 2904 | * 0x47357e38 : sub r7,r5,#24 | |
| 2905 | * 0x47357e3c : cmp r0, #0 | genProcessArgsNoRange |
| 2906 | * 0x47357e3e : beq 0x47357e82 | |
| 2907 | * 0x47357e40 : stmia r7, <r0> --+ |
| 2908 | * 0x47357e42 : ldr r4, [pc, #120] --> r4 <- dalvikPC of this invoke |
| 2909 | * 0x47357e44 : add r1, pc, #64 --> r1 <- &retChainingCell |
| 2910 | * 0x47357e46 : add r2, pc, #72 --> r2 <- &predictedChainingCell |
| 2911 | * 0x47357e48 : blx_1 0x47348190 --+ TEMPLATE_INVOKE_METHOD_ |
| 2912 | * 0x47357e4a : blx_2 see above --+ PREDICTED_CHAIN |
| 2913 | * 0x47357e4c : b 0x47357e90 --> off to the predicted chain |
| 2914 | * 0x47357e4e : b 0x47357e82 --> punt to the interpreter |
| 2915 | * 0x47357e50 : mov r8, r1 --+ |
| 2916 | * 0x47357e52 : mov r9, r2 | |
| 2917 | * 0x47357e54 : ldr r2, [pc, #96] | |
| 2918 | * 0x47357e56 : mov r10, r3 | |
| 2919 | * 0x47357e58 : movs r0, r3 | dvmFindInterfaceMethodInCache |
| 2920 | * 0x47357e5a : ldr r3, [pc, #88] | |
| 2921 | * 0x47357e5c : ldr r7, [pc, #80] | |
| 2922 | * 0x47357e5e : mov r1, #1452 | |
| 2923 | * 0x47357e62 : blx r7 --+ |
| 2924 | * 0x47357e64 : cmp r0, #0 --> calleeMethod == NULL? |
| 2925 | * 0x47357e66 : bne 0x47357e6e --> branch over the throw if !r0 |
| 2926 | * 0x47357e68 : ldr r0, [pc, #80] --> load Dalvik PC of the invoke |
| 2927 | * 0x47357e6a : blx_1 0x47348494 --+ TEMPLATE_THROW_EXCEPTION_ |
| 2928 | * 0x47357e6c : blx_2 see above --+ COMMON |
| 2929 | * 0x47357e6e : mov r1, r8 --> r1 <- &retChainingCell |
| 2930 | * 0x47357e70 : cmp r1, #0 --> compare against 0 |
| 2931 | * 0x47357e72 : bgt 0x47357e7c --> >=0? don't rechain |
| 2932 | * 0x47357e74 : ldr r7, [r6, #108] --+ |
| 2933 | * 0x47357e76 : mov r2, r9 | dvmJitToPatchPredictedChain |
| 2934 | * 0x47357e78 : mov r3, r10 | |
| 2935 | * 0x47357e7a : blx r7 --+ |
| 2936 | * 0x47357e7c : add r1, pc, #8 --> r1 <- &retChainingCell |
| 2937 | * 0x47357e7e : blx_1 0x4734809c --+ TEMPLATE_INVOKE_METHOD_NO_OPT |
| 2938 | * 0x47357e80 : blx_2 see above --+ |
| 2939 | * -------- reconstruct dalvik PC : 0x425719dc @ +0x0008 |
| 2940 | * 0x47357e82 : ldr r0, [pc, #56] |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 2941 | * Exception_Handling: |
| Ben Cheng | 09e50c9 | 2010-05-02 10:45:32 -0700 | [diff] [blame] | 2942 | * 0x47357e84 : ldr r1, [r6, #92] |
| 2943 | * 0x47357e86 : blx r1 |
| 2944 | * 0x47357e88 : .align4 |
| 2945 | * -------- chaining cell (hot): 0x000b |
| 2946 | * 0x47357e88 : ldr r0, [r6, #104] |
| 2947 | * 0x47357e8a : blx r0 |
| 2948 | * 0x47357e8c : data 0x19e2(6626) |
| 2949 | * 0x47357e8e : data 0x4257(16983) |
| 2950 | * 0x47357e90 : .align4 |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 2951 | * -------- chaining cell (predicted) |
| Ben Cheng | 09e50c9 | 2010-05-02 10:45:32 -0700 | [diff] [blame] | 2952 | * 0x47357e90 : data 0xe7fe(59390) --> will be patched into bx |
| 2953 | * 0x47357e92 : data 0x0000(0) |
| 2954 | * 0x47357e94 : data 0x0000(0) --> class |
| 2955 | * 0x47357e96 : data 0x0000(0) |
| 2956 | * 0x47357e98 : data 0x0000(0) --> method |
| 2957 | * 0x47357e9a : data 0x0000(0) |
| 2958 | * 0x47357e9c : data 0x0000(0) --> rechain count |
| 2959 | * 0x47357e9e : data 0x0000(0) |
| 2960 | * -------- end of chaining cells (0x006c) |
| 2961 | * 0x47357eb0 : .word (0xad03e369) |
| 2962 | * 0x47357eb4 : .word (0x28a90) |
| 2963 | * 0x47357eb8 : .word (0x41a63394) |
| 2964 | * 0x47357ebc : .word (0x425719dc) |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2965 | */ |
| 2966 | case OP_INVOKE_INTERFACE: |
| 2967 | case OP_INVOKE_INTERFACE_RANGE: { |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 2968 | ArmLIR *predChainingCell = &labelList[bb->taken->id]; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2969 | |
| Ben Cheng | 7a2697d | 2010-06-07 13:44:23 -0700 | [diff] [blame] | 2970 | /* |
| 2971 | * If the invoke has non-null misPredBranchOver, we need to generate |
| 2972 | * the non-inlined version of the invoke here to handle the |
| 2973 | * mispredicted case. |
| 2974 | */ |
| 2975 | if (mir->meta.callsiteInfo->misPredBranchOver) { |
| 2976 | genLandingPadForMispredictedCallee(cUnit, mir, bb, labelList); |
| 2977 | } |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2978 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2979 | if (mir->dalvikInsn.opCode == OP_INVOKE_INTERFACE) |
| 2980 | genProcessArgsNoRange(cUnit, mir, dInsn, &pcrLabel); |
| 2981 | else |
| 2982 | genProcessArgsRange(cUnit, mir, dInsn, &pcrLabel); |
| 2983 | |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 2984 | /* "this" is already left in r0 by genProcessArgs* */ |
| 2985 | |
| 2986 | /* r4PC = dalvikCallsite */ |
| 2987 | loadConstant(cUnit, r4PC, |
| 2988 | (int) (cUnit->method->insns + mir->offset)); |
| 2989 | |
| 2990 | /* r1 = &retChainingCell */ |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 2991 | ArmLIR *addrRetChain = |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2992 | opRegRegImm(cUnit, kOpAdd, r1, rpc, 0); |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 2993 | addrRetChain->generic.target = (LIR *) retChainingCell; |
| 2994 | |
| 2995 | /* r2 = &predictedChainingCell */ |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 2996 | ArmLIR *predictedChainingCell = |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2997 | opRegRegImm(cUnit, kOpAdd, r2, rpc, 0); |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 2998 | predictedChainingCell->generic.target = (LIR *) predChainingCell; |
| 2999 | |
| 3000 | genDispatchToHandler(cUnit, TEMPLATE_INVOKE_METHOD_PREDICTED_CHAIN); |
| 3001 | |
| 3002 | /* return through lr - jump to the chaining cell */ |
| 3003 | genUnconditionalBranch(cUnit, predChainingCell); |
| 3004 | |
| 3005 | /* |
| 3006 | * null-check on "this" may have been eliminated, but we still need |
| 3007 | * a PC-reconstruction label for stack overflow bailout. |
| 3008 | */ |
| 3009 | if (pcrLabel == NULL) { |
| 3010 | int dPC = (int) (cUnit->method->insns + mir->offset); |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 3011 | pcrLabel = dvmCompilerNew(sizeof(ArmLIR), true); |
| Ben Cheng | a497359 | 2010-03-31 11:59:18 -0700 | [diff] [blame] | 3012 | pcrLabel->opCode = kArmPseudoPCReconstructionCell; |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 3013 | pcrLabel->operands[0] = dPC; |
| 3014 | pcrLabel->operands[1] = mir->offset; |
| 3015 | /* Insert the place holder to the growable list */ |
| 3016 | dvmInsertGrowableList(&cUnit->pcReconstructionList, pcrLabel); |
| 3017 | } |
| 3018 | |
| 3019 | /* return through lr+2 - punt to the interpreter */ |
| 3020 | genUnconditionalBranch(cUnit, pcrLabel); |
| 3021 | |
| 3022 | /* |
| 3023 | * return through lr+4 - fully resolve the callee method. |
| 3024 | * r1 <- count |
| 3025 | * r2 <- &predictedChainCell |
| 3026 | * r3 <- this->class |
| 3027 | * r4 <- dPC |
| 3028 | * r7 <- this->class->vtable |
| 3029 | */ |
| 3030 | |
| 3031 | /* Save count, &predictedChainCell, and class to high regs first */ |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3032 | genRegCopy(cUnit, r8, r1); |
| 3033 | genRegCopy(cUnit, r9, r2); |
| 3034 | genRegCopy(cUnit, r10, r3); |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 3035 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3036 | /* r0 now contains this->clazz */ |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3037 | genRegCopy(cUnit, r0, r3); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3038 | |
| 3039 | /* r1 = BBBB */ |
| 3040 | loadConstant(cUnit, r1, dInsn->vB); |
| 3041 | |
| 3042 | /* r2 = method (caller) */ |
| 3043 | loadConstant(cUnit, r2, (int) cUnit->method); |
| 3044 | |
| 3045 | /* r3 = pDvmDex */ |
| 3046 | loadConstant(cUnit, r3, (int) cUnit->method->clazz->pDvmDex); |
| 3047 | |
| Ben Cheng | bd1326d | 2010-04-02 15:04:53 -0700 | [diff] [blame] | 3048 | LOAD_FUNC_ADDR(cUnit, r7, |
| 3049 | (intptr_t) dvmFindInterfaceMethodInCache); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3050 | opReg(cUnit, kOpBlx, r7); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3051 | /* r0 = calleeMethod (returned from dvmFindInterfaceMethodInCache */ |
| 3052 | |
| Ben Cheng | 09e50c9 | 2010-05-02 10:45:32 -0700 | [diff] [blame] | 3053 | dvmCompilerClobberCallRegs(cUnit); |
| 3054 | /* generate a branch over if the interface method is resolved */ |
| buzbee | 8f8109a | 2010-08-31 10:16:35 -0700 | [diff] [blame] | 3055 | ArmLIR *branchOver = genCmpImmBranch(cUnit, kArmCondNe, r0, 0); |
| Ben Cheng | 09e50c9 | 2010-05-02 10:45:32 -0700 | [diff] [blame] | 3056 | /* |
| 3057 | * calleeMethod == NULL -> throw |
| 3058 | */ |
| 3059 | loadConstant(cUnit, r0, |
| 3060 | (int) (cUnit->method->insns + mir->offset)); |
| 3061 | genDispatchToHandler(cUnit, TEMPLATE_THROW_EXCEPTION_COMMON); |
| 3062 | /* noreturn */ |
| 3063 | |
| 3064 | ArmLIR *target = newLIR0(cUnit, kArmPseudoTargetLabel); |
| 3065 | target->defMask = ENCODE_ALL; |
| 3066 | branchOver->generic.target = (LIR *) target; |
| 3067 | |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3068 | genRegCopy(cUnit, r1, r8); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3069 | |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 3070 | /* Check if rechain limit is reached */ |
| buzbee | 8f8109a | 2010-08-31 10:16:35 -0700 | [diff] [blame] | 3071 | ArmLIR *bypassRechaining = genCmpImmBranch(cUnit, kArmCondGt, |
| 3072 | r1, 0); |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 3073 | |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 3074 | loadWordDisp(cUnit, rGLUE, offsetof(InterpState, |
| 3075 | jitToInterpEntries.dvmJitToPatchPredictedChain), r7); |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 3076 | |
| Ben Cheng | b88ec3c | 2010-05-17 12:50:33 -0700 | [diff] [blame] | 3077 | genRegCopy(cUnit, r1, rGLUE); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3078 | genRegCopy(cUnit, r2, r9); |
| 3079 | genRegCopy(cUnit, r3, r10); |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 3080 | |
| 3081 | /* |
| 3082 | * r0 = calleeMethod |
| 3083 | * r2 = &predictedChainingCell |
| 3084 | * r3 = class |
| 3085 | * |
| 3086 | * &returnChainingCell has been loaded into r1 but is not needed |
| 3087 | * when patching the chaining cell and will be clobbered upon |
| 3088 | * returning so it will be reconstructed again. |
| 3089 | */ |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3090 | opReg(cUnit, kOpBlx, r7); |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 3091 | |
| 3092 | /* r1 = &retChainingCell */ |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3093 | addrRetChain = opRegRegImm(cUnit, kOpAdd, r1, rpc, 0); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3094 | addrRetChain->generic.target = (LIR *) retChainingCell; |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 3095 | |
| 3096 | bypassRechaining->generic.target = (LIR *) addrRetChain; |
| 3097 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3098 | /* |
| 3099 | * r0 = this, r1 = calleeMethod, |
| 3100 | * r1 = &ChainingCell, |
| 3101 | * r4PC = callsiteDPC, |
| 3102 | */ |
| 3103 | genDispatchToHandler(cUnit, TEMPLATE_INVOKE_METHOD_NO_OPT); |
| Ben Cheng | 978738d | 2010-05-13 13:45:57 -0700 | [diff] [blame] | 3104 | #if defined(WITH_JIT_TUNING) |
| Ben Cheng | 86717f7 | 2010-03-05 15:27:21 -0800 | [diff] [blame] | 3105 | gDvmJit.invokePolymorphic++; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3106 | #endif |
| 3107 | /* Handle exceptions using the interpreter */ |
| 3108 | genTrap(cUnit, mir->offset, pcrLabel); |
| 3109 | break; |
| 3110 | } |
| 3111 | /* NOP */ |
| 3112 | case OP_INVOKE_DIRECT_EMPTY: { |
| 3113 | return false; |
| 3114 | } |
| 3115 | case OP_FILLED_NEW_ARRAY: |
| 3116 | case OP_FILLED_NEW_ARRAY_RANGE: { |
| 3117 | /* Just let the interpreter deal with these */ |
| 3118 | genInterpSingleStep(cUnit, mir); |
| 3119 | break; |
| 3120 | } |
| 3121 | default: |
| 3122 | return true; |
| 3123 | } |
| 3124 | return false; |
| 3125 | } |
| 3126 | |
| 3127 | static bool handleFmt35ms_3rms(CompilationUnit *cUnit, MIR *mir, |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 3128 | BasicBlock *bb, ArmLIR *labelList) |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3129 | { |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 3130 | ArmLIR *retChainingCell = &labelList[bb->fallThrough->id]; |
| 3131 | ArmLIR *predChainingCell = &labelList[bb->taken->id]; |
| 3132 | ArmLIR *pcrLabel = NULL; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3133 | |
| Ben Cheng | 7a2697d | 2010-06-07 13:44:23 -0700 | [diff] [blame] | 3134 | /* An invoke with the MIR_INLINED is effectively a no-op */ |
| 3135 | if (mir->OptimizationFlags & MIR_INLINED) |
| 3136 | return false; |
| 3137 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3138 | DecodedInstruction *dInsn = &mir->dalvikInsn; |
| 3139 | switch (mir->dalvikInsn.opCode) { |
| 3140 | /* calleeMethod = this->clazz->vtable[BBBB] */ |
| 3141 | case OP_INVOKE_VIRTUAL_QUICK_RANGE: |
| 3142 | case OP_INVOKE_VIRTUAL_QUICK: { |
| 3143 | int methodIndex = dInsn->vB; |
| Ben Cheng | 7a2697d | 2010-06-07 13:44:23 -0700 | [diff] [blame] | 3144 | |
| 3145 | /* |
| 3146 | * If the invoke has non-null misPredBranchOver, we need to generate |
| 3147 | * the non-inlined version of the invoke here to handle the |
| 3148 | * mispredicted case. |
| 3149 | */ |
| 3150 | if (mir->meta.callsiteInfo->misPredBranchOver) { |
| 3151 | genLandingPadForMispredictedCallee(cUnit, mir, bb, labelList); |
| 3152 | } |
| 3153 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3154 | if (mir->dalvikInsn.opCode == OP_INVOKE_VIRTUAL_QUICK) |
| 3155 | genProcessArgsNoRange(cUnit, mir, dInsn, &pcrLabel); |
| 3156 | else |
| 3157 | genProcessArgsRange(cUnit, mir, dInsn, &pcrLabel); |
| 3158 | |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 3159 | genInvokeVirtualCommon(cUnit, mir, methodIndex, |
| 3160 | retChainingCell, |
| 3161 | predChainingCell, |
| 3162 | pcrLabel); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3163 | break; |
| 3164 | } |
| 3165 | /* calleeMethod = method->clazz->super->vtable[BBBB] */ |
| 3166 | case OP_INVOKE_SUPER_QUICK: |
| 3167 | case OP_INVOKE_SUPER_QUICK_RANGE: { |
| Ben Cheng | 7a2697d | 2010-06-07 13:44:23 -0700 | [diff] [blame] | 3168 | /* Grab the method ptr directly from what the interpreter sees */ |
| 3169 | const Method *calleeMethod = mir->meta.callsiteInfo->method; |
| 3170 | assert(calleeMethod == |
| 3171 | cUnit->method->clazz->super->vtable[dInsn->vB]); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3172 | |
| 3173 | if (mir->dalvikInsn.opCode == OP_INVOKE_SUPER_QUICK) |
| 3174 | genProcessArgsNoRange(cUnit, mir, dInsn, &pcrLabel); |
| 3175 | else |
| 3176 | genProcessArgsRange(cUnit, mir, dInsn, &pcrLabel); |
| 3177 | |
| 3178 | /* r0 = calleeMethod */ |
| 3179 | loadConstant(cUnit, r0, (int) calleeMethod); |
| 3180 | |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 3181 | genInvokeSingletonCommon(cUnit, mir, bb, labelList, pcrLabel, |
| 3182 | calleeMethod); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3183 | break; |
| 3184 | } |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3185 | default: |
| 3186 | return true; |
| 3187 | } |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3188 | return false; |
| 3189 | } |
| 3190 | |
| 3191 | /* |
| Bill Buzbee | fd023aa | 2009-11-02 09:23:49 -0800 | [diff] [blame] | 3192 | * This operation is complex enough that we'll do it partly inline |
| 3193 | * and partly with a handler. NOTE: the handler uses hardcoded |
| 3194 | * values for string object offsets and must be revisitied if the |
| 3195 | * layout changes. |
| 3196 | */ |
| 3197 | static bool genInlinedCompareTo(CompilationUnit *cUnit, MIR *mir) |
| 3198 | { |
| 3199 | #if defined(USE_GLOBAL_STRING_DEFS) |
| 3200 | return false; |
| 3201 | #else |
| 3202 | ArmLIR *rollback; |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 3203 | RegLocation rlThis = dvmCompilerGetSrc(cUnit, mir, 0); |
| 3204 | RegLocation rlComp = dvmCompilerGetSrc(cUnit, mir, 1); |
| Bill Buzbee | fd023aa | 2009-11-02 09:23:49 -0800 | [diff] [blame] | 3205 | |
| 3206 | loadValueDirectFixed(cUnit, rlThis, r0); |
| 3207 | loadValueDirectFixed(cUnit, rlComp, r1); |
| 3208 | /* Test objects for NULL */ |
| 3209 | rollback = genNullCheck(cUnit, rlThis.sRegLow, r0, mir->offset, NULL); |
| 3210 | genNullCheck(cUnit, rlComp.sRegLow, r1, mir->offset, rollback); |
| 3211 | /* |
| 3212 | * TUNING: we could check for object pointer equality before invoking |
| 3213 | * handler. Unclear whether the gain would be worth the added code size |
| 3214 | * expansion. |
| 3215 | */ |
| 3216 | genDispatchToHandler(cUnit, TEMPLATE_STRING_COMPARETO); |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 3217 | storeValue(cUnit, inlinedTarget(cUnit, mir, false), |
| 3218 | dvmCompilerGetReturn(cUnit)); |
| Bill Buzbee | fd023aa | 2009-11-02 09:23:49 -0800 | [diff] [blame] | 3219 | return true; |
| 3220 | #endif |
| 3221 | } |
| 3222 | |
| Elliott Hughes | 2bdbcb6 | 2010-04-12 14:29:37 -0700 | [diff] [blame] | 3223 | static bool genInlinedFastIndexOf(CompilationUnit *cUnit, MIR *mir) |
| Bill Buzbee | fd023aa | 2009-11-02 09:23:49 -0800 | [diff] [blame] | 3224 | { |
| 3225 | #if defined(USE_GLOBAL_STRING_DEFS) |
| 3226 | return false; |
| 3227 | #else |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 3228 | RegLocation rlThis = dvmCompilerGetSrc(cUnit, mir, 0); |
| 3229 | RegLocation rlChar = dvmCompilerGetSrc(cUnit, mir, 1); |
| Bill Buzbee | fd023aa | 2009-11-02 09:23:49 -0800 | [diff] [blame] | 3230 | |
| 3231 | loadValueDirectFixed(cUnit, rlThis, r0); |
| 3232 | loadValueDirectFixed(cUnit, rlChar, r1); |
| Elliott Hughes | 2bdbcb6 | 2010-04-12 14:29:37 -0700 | [diff] [blame] | 3233 | RegLocation rlStart = dvmCompilerGetSrc(cUnit, mir, 2); |
| 3234 | loadValueDirectFixed(cUnit, rlStart, r2); |
| Bill Buzbee | fd023aa | 2009-11-02 09:23:49 -0800 | [diff] [blame] | 3235 | /* Test objects for NULL */ |
| 3236 | genNullCheck(cUnit, rlThis.sRegLow, r0, mir->offset, NULL); |
| 3237 | genDispatchToHandler(cUnit, TEMPLATE_STRING_INDEXOF); |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 3238 | storeValue(cUnit, inlinedTarget(cUnit, mir, false), |
| 3239 | dvmCompilerGetReturn(cUnit)); |
| Bill Buzbee | fd023aa | 2009-11-02 09:23:49 -0800 | [diff] [blame] | 3240 | return true; |
| 3241 | #endif |
| 3242 | } |
| 3243 | |
| Elliott Hughes | ee34f59 | 2010-04-05 18:13:52 -0700 | [diff] [blame] | 3244 | // Generates an inlined String.isEmpty or String.length. |
| 3245 | static bool genInlinedStringIsEmptyOrLength(CompilationUnit *cUnit, MIR *mir, |
| 3246 | bool isEmpty) |
| Bill Buzbee | 1f74863 | 2010-03-02 16:14:41 -0800 | [diff] [blame] | 3247 | { |
| Elliott Hughes | ee34f59 | 2010-04-05 18:13:52 -0700 | [diff] [blame] | 3248 | // dst = src.length(); |
| Bill Buzbee | 1f74863 | 2010-03-02 16:14:41 -0800 | [diff] [blame] | 3249 | RegLocation rlObj = dvmCompilerGetSrc(cUnit, mir, 0); |
| 3250 | RegLocation rlDest = inlinedTarget(cUnit, mir, false); |
| 3251 | rlObj = loadValue(cUnit, rlObj, kCoreReg); |
| 3252 | RegLocation rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true); |
| 3253 | genNullCheck(cUnit, rlObj.sRegLow, rlObj.lowReg, mir->offset, NULL); |
| 3254 | loadWordDisp(cUnit, rlObj.lowReg, gDvm.offJavaLangString_count, |
| 3255 | rlResult.lowReg); |
| Elliott Hughes | ee34f59 | 2010-04-05 18:13:52 -0700 | [diff] [blame] | 3256 | if (isEmpty) { |
| 3257 | // dst = (dst == 0); |
| 3258 | int tReg = dvmCompilerAllocTemp(cUnit); |
| 3259 | opRegReg(cUnit, kOpNeg, tReg, rlResult.lowReg); |
| 3260 | opRegRegReg(cUnit, kOpAdc, rlResult.lowReg, rlResult.lowReg, tReg); |
| 3261 | } |
| Bill Buzbee | 1f74863 | 2010-03-02 16:14:41 -0800 | [diff] [blame] | 3262 | storeValue(cUnit, rlDest, rlResult); |
| 3263 | return false; |
| 3264 | } |
| 3265 | |
| Elliott Hughes | ee34f59 | 2010-04-05 18:13:52 -0700 | [diff] [blame] | 3266 | static bool genInlinedStringLength(CompilationUnit *cUnit, MIR *mir) |
| 3267 | { |
| 3268 | return genInlinedStringIsEmptyOrLength(cUnit, mir, false); |
| 3269 | } |
| 3270 | |
| 3271 | static bool genInlinedStringIsEmpty(CompilationUnit *cUnit, MIR *mir) |
| 3272 | { |
| 3273 | return genInlinedStringIsEmptyOrLength(cUnit, mir, true); |
| 3274 | } |
| 3275 | |
| Bill Buzbee | 1f74863 | 2010-03-02 16:14:41 -0800 | [diff] [blame] | 3276 | static bool genInlinedStringCharAt(CompilationUnit *cUnit, MIR *mir) |
| 3277 | { |
| 3278 | int contents = offsetof(ArrayObject, contents); |
| 3279 | RegLocation rlObj = dvmCompilerGetSrc(cUnit, mir, 0); |
| 3280 | RegLocation rlIdx = dvmCompilerGetSrc(cUnit, mir, 1); |
| 3281 | RegLocation rlDest = inlinedTarget(cUnit, mir, false); |
| 3282 | RegLocation rlResult; |
| 3283 | rlObj = loadValue(cUnit, rlObj, kCoreReg); |
| 3284 | rlIdx = loadValue(cUnit, rlIdx, kCoreReg); |
| 3285 | int regMax = dvmCompilerAllocTemp(cUnit); |
| 3286 | int regOff = dvmCompilerAllocTemp(cUnit); |
| 3287 | int regPtr = dvmCompilerAllocTemp(cUnit); |
| 3288 | ArmLIR *pcrLabel = genNullCheck(cUnit, rlObj.sRegLow, rlObj.lowReg, |
| 3289 | mir->offset, NULL); |
| 3290 | loadWordDisp(cUnit, rlObj.lowReg, gDvm.offJavaLangString_count, regMax); |
| 3291 | loadWordDisp(cUnit, rlObj.lowReg, gDvm.offJavaLangString_offset, regOff); |
| 3292 | loadWordDisp(cUnit, rlObj.lowReg, gDvm.offJavaLangString_value, regPtr); |
| 3293 | genBoundsCheck(cUnit, rlIdx.lowReg, regMax, mir->offset, pcrLabel); |
| 3294 | dvmCompilerFreeTemp(cUnit, regMax); |
| 3295 | opRegImm(cUnit, kOpAdd, regPtr, contents); |
| 3296 | opRegReg(cUnit, kOpAdd, regOff, rlIdx.lowReg); |
| 3297 | rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true); |
| 3298 | loadBaseIndexed(cUnit, regPtr, regOff, rlResult.lowReg, 1, kUnsignedHalf); |
| 3299 | storeValue(cUnit, rlDest, rlResult); |
| 3300 | return false; |
| 3301 | } |
| 3302 | |
| 3303 | static bool genInlinedAbsInt(CompilationUnit *cUnit, MIR *mir) |
| 3304 | { |
| 3305 | RegLocation rlSrc = dvmCompilerGetSrc(cUnit, mir, 0); |
| 3306 | rlSrc = loadValue(cUnit, rlSrc, kCoreReg); |
| Elliott Hughes | e22bd84 | 2010-08-20 18:47:36 -0700 | [diff] [blame] | 3307 | RegLocation rlDest = inlinedTarget(cUnit, mir, false); |
| Bill Buzbee | 1f74863 | 2010-03-02 16:14:41 -0800 | [diff] [blame] | 3308 | RegLocation rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true); |
| 3309 | int signReg = dvmCompilerAllocTemp(cUnit); |
| 3310 | /* |
| 3311 | * abs(x) = y<=x>>31, (x+y)^y. |
| 3312 | * Thumb2's IT block also yields 3 instructions, but imposes |
| 3313 | * scheduling constraints. |
| 3314 | */ |
| 3315 | opRegRegImm(cUnit, kOpAsr, signReg, rlSrc.lowReg, 31); |
| 3316 | opRegRegReg(cUnit, kOpAdd, rlResult.lowReg, rlSrc.lowReg, signReg); |
| 3317 | opRegReg(cUnit, kOpXor, rlResult.lowReg, signReg); |
| 3318 | storeValue(cUnit, rlDest, rlResult); |
| 3319 | return false; |
| 3320 | } |
| 3321 | |
| 3322 | static bool genInlinedAbsLong(CompilationUnit *cUnit, MIR *mir) |
| 3323 | { |
| 3324 | RegLocation rlSrc = dvmCompilerGetSrcWide(cUnit, mir, 0, 1); |
| 3325 | RegLocation rlDest = inlinedTargetWide(cUnit, mir, false); |
| 3326 | rlSrc = loadValueWide(cUnit, rlSrc, kCoreReg); |
| 3327 | RegLocation rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true); |
| 3328 | int signReg = dvmCompilerAllocTemp(cUnit); |
| 3329 | /* |
| 3330 | * abs(x) = y<=x>>31, (x+y)^y. |
| 3331 | * Thumb2 IT block allows slightly shorter sequence, |
| 3332 | * but introduces a scheduling barrier. Stick with this |
| 3333 | * mechanism for now. |
| 3334 | */ |
| 3335 | opRegRegImm(cUnit, kOpAsr, signReg, rlSrc.highReg, 31); |
| 3336 | opRegRegReg(cUnit, kOpAdd, rlResult.lowReg, rlSrc.lowReg, signReg); |
| 3337 | opRegRegReg(cUnit, kOpAdc, rlResult.highReg, rlSrc.highReg, signReg); |
| 3338 | opRegReg(cUnit, kOpXor, rlResult.lowReg, signReg); |
| 3339 | opRegReg(cUnit, kOpXor, rlResult.highReg, signReg); |
| 3340 | storeValueWide(cUnit, rlDest, rlResult); |
| 3341 | return false; |
| 3342 | } |
| Bill Buzbee | fd023aa | 2009-11-02 09:23:49 -0800 | [diff] [blame] | 3343 | |
| Elliott Hughes | e22bd84 | 2010-08-20 18:47:36 -0700 | [diff] [blame] | 3344 | static bool genInlinedIntFloatConversion(CompilationUnit *cUnit, MIR *mir) |
| 3345 | { |
| 3346 | // Just move from source to destination... |
| 3347 | RegLocation rlSrc = dvmCompilerGetSrc(cUnit, mir, 0); |
| 3348 | RegLocation rlDest = inlinedTarget(cUnit, mir, false); |
| 3349 | storeValue(cUnit, rlDest, rlSrc); |
| 3350 | return false; |
| 3351 | } |
| 3352 | |
| 3353 | static bool genInlinedLongDoubleConversion(CompilationUnit *cUnit, MIR *mir) |
| 3354 | { |
| 3355 | // Just move from source to destination... |
| 3356 | RegLocation rlSrc = dvmCompilerGetSrcWide(cUnit, mir, 0, 1); |
| 3357 | RegLocation rlDest = inlinedTargetWide(cUnit, mir, false); |
| 3358 | storeValueWide(cUnit, rlDest, rlSrc); |
| 3359 | return false; |
| 3360 | } |
| 3361 | |
| Bill Buzbee | fd023aa | 2009-11-02 09:23:49 -0800 | [diff] [blame] | 3362 | /* |
| Bill Buzbee | ce46c94 | 2009-11-20 15:41:34 -0800 | [diff] [blame] | 3363 | * NOTE: Handles both range and non-range versions (arguments |
| 3364 | * have already been normalized by this point). |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3365 | */ |
| Bill Buzbee | ce46c94 | 2009-11-20 15:41:34 -0800 | [diff] [blame] | 3366 | static bool handleExecuteInline(CompilationUnit *cUnit, MIR *mir) |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3367 | { |
| 3368 | DecodedInstruction *dInsn = &mir->dalvikInsn; |
| 3369 | switch( mir->dalvikInsn.opCode) { |
| Bill Buzbee | ce46c94 | 2009-11-20 15:41:34 -0800 | [diff] [blame] | 3370 | case OP_EXECUTE_INLINE_RANGE: |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3371 | case OP_EXECUTE_INLINE: { |
| 3372 | unsigned int i; |
| 3373 | const InlineOperation* inLineTable = dvmGetInlineOpsTable(); |
| Bill Buzbee | 50a6bf2 | 2009-07-08 13:08:04 -0700 | [diff] [blame] | 3374 | int offset = offsetof(InterpState, retval); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3375 | int operation = dInsn->vB; |
| Bill Buzbee | 50a6bf2 | 2009-07-08 13:08:04 -0700 | [diff] [blame] | 3376 | switch (operation) { |
| 3377 | case INLINE_EMPTYINLINEMETHOD: |
| 3378 | return false; /* Nop */ |
| 3379 | case INLINE_STRING_LENGTH: |
| 3380 | return genInlinedStringLength(cUnit, mir); |
| Elliott Hughes | ee34f59 | 2010-04-05 18:13:52 -0700 | [diff] [blame] | 3381 | case INLINE_STRING_IS_EMPTY: |
| 3382 | return genInlinedStringIsEmpty(cUnit, mir); |
| Bill Buzbee | 50a6bf2 | 2009-07-08 13:08:04 -0700 | [diff] [blame] | 3383 | case INLINE_MATH_ABS_INT: |
| 3384 | return genInlinedAbsInt(cUnit, mir); |
| 3385 | case INLINE_MATH_ABS_LONG: |
| 3386 | return genInlinedAbsLong(cUnit, mir); |
| 3387 | case INLINE_MATH_MIN_INT: |
| 3388 | return genInlinedMinMaxInt(cUnit, mir, true); |
| 3389 | case INLINE_MATH_MAX_INT: |
| 3390 | return genInlinedMinMaxInt(cUnit, mir, false); |
| 3391 | case INLINE_STRING_CHARAT: |
| 3392 | return genInlinedStringCharAt(cUnit, mir); |
| 3393 | case INLINE_MATH_SQRT: |
| 3394 | if (genInlineSqrt(cUnit, mir)) |
| Bill Buzbee | 9727c3d | 2009-08-01 11:32:36 -0700 | [diff] [blame] | 3395 | return false; |
| Bill Buzbee | 50a6bf2 | 2009-07-08 13:08:04 -0700 | [diff] [blame] | 3396 | else |
| 3397 | break; /* Handle with C routine */ |
| Bill Buzbee | 50a6bf2 | 2009-07-08 13:08:04 -0700 | [diff] [blame] | 3398 | case INLINE_MATH_ABS_FLOAT: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3399 | if (genInlinedAbsFloat(cUnit, mir)) |
| 3400 | return false; |
| 3401 | else |
| 3402 | break; |
| Bill Buzbee | 50a6bf2 | 2009-07-08 13:08:04 -0700 | [diff] [blame] | 3403 | case INLINE_MATH_ABS_DOUBLE: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3404 | if (genInlinedAbsDouble(cUnit, mir)) |
| 3405 | return false; |
| 3406 | else |
| 3407 | break; |
| Bill Buzbee | 50a6bf2 | 2009-07-08 13:08:04 -0700 | [diff] [blame] | 3408 | case INLINE_STRING_COMPARETO: |
| Bill Buzbee | fd023aa | 2009-11-02 09:23:49 -0800 | [diff] [blame] | 3409 | if (genInlinedCompareTo(cUnit, mir)) |
| 3410 | return false; |
| 3411 | else |
| 3412 | break; |
| Elliott Hughes | 2bdbcb6 | 2010-04-12 14:29:37 -0700 | [diff] [blame] | 3413 | case INLINE_STRING_FASTINDEXOF_II: |
| 3414 | if (genInlinedFastIndexOf(cUnit, mir)) |
| Bill Buzbee | fd023aa | 2009-11-02 09:23:49 -0800 | [diff] [blame] | 3415 | return false; |
| 3416 | else |
| 3417 | break; |
| Elliott Hughes | e22bd84 | 2010-08-20 18:47:36 -0700 | [diff] [blame] | 3418 | case INLINE_FLOAT_TO_RAW_INT_BITS: |
| 3419 | case INLINE_INT_BITS_TO_FLOAT: |
| 3420 | return genInlinedIntFloatConversion(cUnit, mir); |
| 3421 | case INLINE_DOUBLE_TO_RAW_LONG_BITS: |
| 3422 | case INLINE_LONG_BITS_TO_DOUBLE: |
| 3423 | return genInlinedLongDoubleConversion(cUnit, mir); |
| Bill Buzbee | fd023aa | 2009-11-02 09:23:49 -0800 | [diff] [blame] | 3424 | case INLINE_STRING_EQUALS: |
| 3425 | case INLINE_MATH_COS: |
| 3426 | case INLINE_MATH_SIN: |
| Elliott Hughes | e22bd84 | 2010-08-20 18:47:36 -0700 | [diff] [blame] | 3427 | case INLINE_FLOAT_TO_INT_BITS: |
| 3428 | case INLINE_DOUBLE_TO_LONG_BITS: |
| Bill Buzbee | fd023aa | 2009-11-02 09:23:49 -0800 | [diff] [blame] | 3429 | break; /* Handle with C routine */ |
| Bill Buzbee | 50a6bf2 | 2009-07-08 13:08:04 -0700 | [diff] [blame] | 3430 | default: |
| Bill Buzbee | fc519dc | 2010-03-06 23:30:57 -0800 | [diff] [blame] | 3431 | dvmCompilerAbort(cUnit); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3432 | } |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 3433 | dvmCompilerFlushAllRegs(cUnit); /* Everything to home location */ |
| Elliott Hughes | 6a55513 | 2010-02-25 15:41:42 -0800 | [diff] [blame] | 3434 | dvmCompilerClobberCallRegs(cUnit); |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 3435 | dvmCompilerClobber(cUnit, r4PC); |
| 3436 | dvmCompilerClobber(cUnit, r7); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3437 | opRegRegImm(cUnit, kOpAdd, r4PC, rGLUE, offset); |
| 3438 | opImm(cUnit, kOpPush, (1<<r4PC) | (1<<r7)); |
| Ben Cheng | bd1326d | 2010-04-02 15:04:53 -0700 | [diff] [blame] | 3439 | LOAD_FUNC_ADDR(cUnit, r4PC, (int)inLineTable[operation].func); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3440 | genExportPC(cUnit, mir); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3441 | for (i=0; i < dInsn->vA; i++) { |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 3442 | loadValueDirect(cUnit, dvmCompilerGetSrc(cUnit, mir, i), i); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3443 | } |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3444 | opReg(cUnit, kOpBlx, r4PC); |
| 3445 | opRegImm(cUnit, kOpAdd, r13, 8); |
| buzbee | 8f8109a | 2010-08-31 10:16:35 -0700 | [diff] [blame] | 3446 | /* NULL? */ |
| 3447 | ArmLIR *branchOver = genCmpImmBranch(cUnit, kArmCondNe, r0, 0); |
| Bill Buzbee | ce46c94 | 2009-11-20 15:41:34 -0800 | [diff] [blame] | 3448 | loadConstant(cUnit, r0, |
| 3449 | (int) (cUnit->method->insns + mir->offset)); |
| 3450 | genDispatchToHandler(cUnit, TEMPLATE_THROW_EXCEPTION_COMMON); |
| 3451 | ArmLIR *target = newLIR0(cUnit, kArmPseudoTargetLabel); |
| 3452 | target->defMask = ENCODE_ALL; |
| 3453 | branchOver->generic.target = (LIR *) target; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3454 | break; |
| 3455 | } |
| 3456 | default: |
| 3457 | return true; |
| 3458 | } |
| 3459 | return false; |
| 3460 | } |
| 3461 | |
| 3462 | static bool handleFmt51l(CompilationUnit *cUnit, MIR *mir) |
| 3463 | { |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3464 | //TUNING: We're using core regs here - not optimal when target is a double |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 3465 | RegLocation rlDest = dvmCompilerGetDestWide(cUnit, mir, 0, 1); |
| 3466 | RegLocation rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true); |
| Ben Cheng | bd1326d | 2010-04-02 15:04:53 -0700 | [diff] [blame] | 3467 | loadConstantNoClobber(cUnit, rlResult.lowReg, |
| 3468 | mir->dalvikInsn.vB_wide & 0xFFFFFFFFUL); |
| 3469 | loadConstantNoClobber(cUnit, rlResult.highReg, |
| 3470 | (mir->dalvikInsn.vB_wide>>32) & 0xFFFFFFFFUL); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3471 | storeValueWide(cUnit, rlDest, rlResult); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3472 | return false; |
| 3473 | } |
| 3474 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3475 | /* |
| 3476 | * The following are special processing routines that handle transfer of |
| 3477 | * controls between compiled code and the interpreter. Certain VM states like |
| 3478 | * Dalvik PC and special-purpose registers are reconstructed here. |
| 3479 | */ |
| 3480 | |
| Bill Buzbee | bd04724 | 2010-05-13 13:02:53 -0700 | [diff] [blame] | 3481 | /* |
| 3482 | * Insert a |
| 3483 | * b .+4 |
| 3484 | * nop |
| 3485 | * pair at the beginning of a chaining cell. This serves as the |
| 3486 | * switch branch that selects between reverting to the interpreter or |
| 3487 | * not. Once the cell is chained to a translation, the cell will |
| 3488 | * contain a 32-bit branch. Subsequent chain/unchain operations will |
| 3489 | * then only alter that first 16-bits - the "b .+4" for unchaining, |
| 3490 | * and the restoration of the first half of the 32-bit branch for |
| 3491 | * rechaining. |
| 3492 | */ |
| 3493 | static void insertChainingSwitch(CompilationUnit *cUnit) |
| 3494 | { |
| 3495 | ArmLIR *branch = newLIR0(cUnit, kThumbBUncond); |
| 3496 | newLIR2(cUnit, kThumbOrr, r0, r0); |
| 3497 | ArmLIR *target = newLIR0(cUnit, kArmPseudoTargetLabel); |
| 3498 | target->defMask = ENCODE_ALL; |
| 3499 | branch->generic.target = (LIR *) target; |
| 3500 | } |
| 3501 | |
| Ben Cheng | 1efc9c5 | 2009-06-08 18:25:27 -0700 | [diff] [blame] | 3502 | /* Chaining cell for code that may need warmup. */ |
| 3503 | static void handleNormalChainingCell(CompilationUnit *cUnit, |
| 3504 | unsigned int offset) |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3505 | { |
| Ben Cheng | 11d8f14 | 2010-03-24 15:24:19 -0700 | [diff] [blame] | 3506 | /* |
| 3507 | * Use raw instruction constructors to guarantee that the generated |
| 3508 | * instructions fit the predefined cell size. |
| 3509 | */ |
| Bill Buzbee | bd04724 | 2010-05-13 13:02:53 -0700 | [diff] [blame] | 3510 | insertChainingSwitch(cUnit); |
| Ben Cheng | 11d8f14 | 2010-03-24 15:24:19 -0700 | [diff] [blame] | 3511 | newLIR3(cUnit, kThumbLdrRRI5, r0, rGLUE, |
| 3512 | offsetof(InterpState, |
| 3513 | jitToInterpEntries.dvmJitToInterpNormal) >> 2); |
| 3514 | newLIR1(cUnit, kThumbBlxR, r0); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3515 | addWordData(cUnit, (int) (cUnit->method->insns + offset), true); |
| 3516 | } |
| 3517 | |
| 3518 | /* |
| Ben Cheng | 1efc9c5 | 2009-06-08 18:25:27 -0700 | [diff] [blame] | 3519 | * Chaining cell for instructions that immediately following already translated |
| 3520 | * code. |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3521 | */ |
| Ben Cheng | 1efc9c5 | 2009-06-08 18:25:27 -0700 | [diff] [blame] | 3522 | static void handleHotChainingCell(CompilationUnit *cUnit, |
| 3523 | unsigned int offset) |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3524 | { |
| Ben Cheng | 11d8f14 | 2010-03-24 15:24:19 -0700 | [diff] [blame] | 3525 | /* |
| 3526 | * Use raw instruction constructors to guarantee that the generated |
| 3527 | * instructions fit the predefined cell size. |
| 3528 | */ |
| Bill Buzbee | bd04724 | 2010-05-13 13:02:53 -0700 | [diff] [blame] | 3529 | insertChainingSwitch(cUnit); |
| Ben Cheng | 11d8f14 | 2010-03-24 15:24:19 -0700 | [diff] [blame] | 3530 | newLIR3(cUnit, kThumbLdrRRI5, r0, rGLUE, |
| 3531 | offsetof(InterpState, |
| 3532 | jitToInterpEntries.dvmJitToInterpTraceSelect) >> 2); |
| 3533 | newLIR1(cUnit, kThumbBlxR, r0); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3534 | addWordData(cUnit, (int) (cUnit->method->insns + offset), true); |
| 3535 | } |
| 3536 | |
| Bill Buzbee | 9c4b7c8 | 2009-09-10 10:10:38 -0700 | [diff] [blame] | 3537 | #if defined(WITH_SELF_VERIFICATION) || defined(WITH_JIT_TUNING) |
| Jeff Hao | 97319a8 | 2009-08-12 16:57:15 -0700 | [diff] [blame] | 3538 | /* Chaining cell for branches that branch back into the same basic block */ |
| 3539 | static void handleBackwardBranchChainingCell(CompilationUnit *cUnit, |
| 3540 | unsigned int offset) |
| 3541 | { |
| Ben Cheng | 11d8f14 | 2010-03-24 15:24:19 -0700 | [diff] [blame] | 3542 | /* |
| 3543 | * Use raw instruction constructors to guarantee that the generated |
| 3544 | * instructions fit the predefined cell size. |
| 3545 | */ |
| Bill Buzbee | bd04724 | 2010-05-13 13:02:53 -0700 | [diff] [blame] | 3546 | insertChainingSwitch(cUnit); |
| Bill Buzbee | 9c4b7c8 | 2009-09-10 10:10:38 -0700 | [diff] [blame] | 3547 | #if defined(WITH_SELF_VERIFICATION) |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3548 | newLIR3(cUnit, kThumbLdrRRI5, r0, rGLUE, |
| Ben Cheng | 40094c1 | 2010-02-24 20:58:44 -0800 | [diff] [blame] | 3549 | offsetof(InterpState, |
| 3550 | jitToInterpEntries.dvmJitToInterpBackwardBranch) >> 2); |
| Bill Buzbee | 9c4b7c8 | 2009-09-10 10:10:38 -0700 | [diff] [blame] | 3551 | #else |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3552 | newLIR3(cUnit, kThumbLdrRRI5, r0, rGLUE, |
| Bill Buzbee | 9c4b7c8 | 2009-09-10 10:10:38 -0700 | [diff] [blame] | 3553 | offsetof(InterpState, jitToInterpEntries.dvmJitToInterpNormal) >> 2); |
| 3554 | #endif |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3555 | newLIR1(cUnit, kThumbBlxR, r0); |
| Jeff Hao | 97319a8 | 2009-08-12 16:57:15 -0700 | [diff] [blame] | 3556 | addWordData(cUnit, (int) (cUnit->method->insns + offset), true); |
| 3557 | } |
| 3558 | |
| 3559 | #endif |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3560 | /* Chaining cell for monomorphic method invocations. */ |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 3561 | static void handleInvokeSingletonChainingCell(CompilationUnit *cUnit, |
| 3562 | const Method *callee) |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3563 | { |
| Ben Cheng | 11d8f14 | 2010-03-24 15:24:19 -0700 | [diff] [blame] | 3564 | /* |
| 3565 | * Use raw instruction constructors to guarantee that the generated |
| 3566 | * instructions fit the predefined cell size. |
| 3567 | */ |
| Bill Buzbee | bd04724 | 2010-05-13 13:02:53 -0700 | [diff] [blame] | 3568 | insertChainingSwitch(cUnit); |
| Ben Cheng | 11d8f14 | 2010-03-24 15:24:19 -0700 | [diff] [blame] | 3569 | newLIR3(cUnit, kThumbLdrRRI5, r0, rGLUE, |
| 3570 | offsetof(InterpState, |
| 3571 | jitToInterpEntries.dvmJitToInterpTraceSelect) >> 2); |
| 3572 | newLIR1(cUnit, kThumbBlxR, r0); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3573 | addWordData(cUnit, (int) (callee->insns), true); |
| 3574 | } |
| 3575 | |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 3576 | /* Chaining cell for monomorphic method invocations. */ |
| 3577 | static void handleInvokePredictedChainingCell(CompilationUnit *cUnit) |
| 3578 | { |
| 3579 | |
| 3580 | /* Should not be executed in the initial state */ |
| 3581 | addWordData(cUnit, PREDICTED_CHAIN_BX_PAIR_INIT, true); |
| 3582 | /* To be filled: class */ |
| 3583 | addWordData(cUnit, PREDICTED_CHAIN_CLAZZ_INIT, true); |
| 3584 | /* To be filled: method */ |
| 3585 | addWordData(cUnit, PREDICTED_CHAIN_METHOD_INIT, true); |
| 3586 | /* |
| 3587 | * Rechain count. The initial value of 0 here will trigger chaining upon |
| 3588 | * the first invocation of this callsite. |
| 3589 | */ |
| 3590 | addWordData(cUnit, PREDICTED_CHAIN_COUNTER_INIT, true); |
| 3591 | } |
| 3592 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3593 | /* Load the Dalvik PC into r0 and jump to the specified target */ |
| 3594 | static void handlePCReconstruction(CompilationUnit *cUnit, |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 3595 | ArmLIR *targetLabel) |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3596 | { |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 3597 | ArmLIR **pcrLabel = |
| 3598 | (ArmLIR **) cUnit->pcReconstructionList.elemList; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3599 | int numElems = cUnit->pcReconstructionList.numUsed; |
| 3600 | int i; |
| 3601 | for (i = 0; i < numElems; i++) { |
| 3602 | dvmCompilerAppendLIR(cUnit, (LIR *) pcrLabel[i]); |
| 3603 | /* r0 = dalvik PC */ |
| 3604 | loadConstant(cUnit, r0, pcrLabel[i]->operands[0]); |
| 3605 | genUnconditionalBranch(cUnit, targetLabel); |
| 3606 | } |
| 3607 | } |
| 3608 | |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3609 | static char *extendedMIROpNames[kMirOpLast - kMirOpFirst] = { |
| 3610 | "kMirOpPhi", |
| 3611 | "kMirOpNullNRangeUpCheck", |
| 3612 | "kMirOpNullNRangeDownCheck", |
| 3613 | "kMirOpLowerBound", |
| 3614 | "kMirOpPunt", |
| Ben Cheng | 7a2697d | 2010-06-07 13:44:23 -0700 | [diff] [blame] | 3615 | "kMirOpCheckInlinePrediction", |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 3616 | }; |
| 3617 | |
| 3618 | /* |
| 3619 | * vA = arrayReg; |
| 3620 | * vB = idxReg; |
| 3621 | * vC = endConditionReg; |
| 3622 | * arg[0] = maxC |
| 3623 | * arg[1] = minC |
| 3624 | * arg[2] = loopBranchConditionCode |
| 3625 | */ |
| 3626 | static void genHoistedChecksForCountUpLoop(CompilationUnit *cUnit, MIR *mir) |
| 3627 | { |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3628 | /* |
| 3629 | * NOTE: these synthesized blocks don't have ssa names assigned |
| 3630 | * for Dalvik registers. However, because they dominate the following |
| 3631 | * blocks we can simply use the Dalvik name w/ subscript 0 as the |
| 3632 | * ssa name. |
| 3633 | */ |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 3634 | DecodedInstruction *dInsn = &mir->dalvikInsn; |
| 3635 | const int lenOffset = offsetof(ArrayObject, length); |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 3636 | const int maxC = dInsn->arg[0]; |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3637 | int regLength; |
| 3638 | RegLocation rlArray = cUnit->regLocation[mir->dalvikInsn.vA]; |
| 3639 | RegLocation rlIdxEnd = cUnit->regLocation[mir->dalvikInsn.vC]; |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 3640 | |
| 3641 | /* regArray <- arrayRef */ |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3642 | rlArray = loadValue(cUnit, rlArray, kCoreReg); |
| 3643 | rlIdxEnd = loadValue(cUnit, rlIdxEnd, kCoreReg); |
| 3644 | genRegImmCheck(cUnit, kArmCondEq, rlArray.lowReg, 0, 0, |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 3645 | (ArmLIR *) cUnit->loopAnalysis->branchToPCR); |
| 3646 | |
| 3647 | /* regLength <- len(arrayRef) */ |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 3648 | regLength = dvmCompilerAllocTemp(cUnit); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3649 | loadWordDisp(cUnit, rlArray.lowReg, lenOffset, regLength); |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 3650 | |
| 3651 | int delta = maxC; |
| 3652 | /* |
| 3653 | * If the loop end condition is ">=" instead of ">", then the largest value |
| 3654 | * of the index is "endCondition - 1". |
| 3655 | */ |
| 3656 | if (dInsn->arg[2] == OP_IF_GE) { |
| 3657 | delta--; |
| 3658 | } |
| 3659 | |
| 3660 | if (delta) { |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 3661 | int tReg = dvmCompilerAllocTemp(cUnit); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3662 | opRegRegImm(cUnit, kOpAdd, tReg, rlIdxEnd.lowReg, delta); |
| 3663 | rlIdxEnd.lowReg = tReg; |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 3664 | dvmCompilerFreeTemp(cUnit, tReg); |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 3665 | } |
| 3666 | /* Punt if "regIdxEnd < len(Array)" is false */ |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3667 | genRegRegCheck(cUnit, kArmCondGe, rlIdxEnd.lowReg, regLength, 0, |
| Ben Cheng | 0fd31e4 | 2009-09-03 14:40:16 -0700 | [diff] [blame] | 3668 | (ArmLIR *) cUnit->loopAnalysis->branchToPCR); |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 3669 | } |
| 3670 | |
| 3671 | /* |
| 3672 | * vA = arrayReg; |
| 3673 | * vB = idxReg; |
| 3674 | * vC = endConditionReg; |
| 3675 | * arg[0] = maxC |
| 3676 | * arg[1] = minC |
| 3677 | * arg[2] = loopBranchConditionCode |
| 3678 | */ |
| 3679 | static void genHoistedChecksForCountDownLoop(CompilationUnit *cUnit, MIR *mir) |
| 3680 | { |
| 3681 | DecodedInstruction *dInsn = &mir->dalvikInsn; |
| 3682 | const int lenOffset = offsetof(ArrayObject, length); |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 3683 | const int regLength = dvmCompilerAllocTemp(cUnit); |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 3684 | const int maxC = dInsn->arg[0]; |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3685 | RegLocation rlArray = cUnit->regLocation[mir->dalvikInsn.vA]; |
| 3686 | RegLocation rlIdxInit = cUnit->regLocation[mir->dalvikInsn.vB]; |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 3687 | |
| 3688 | /* regArray <- arrayRef */ |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3689 | rlArray = loadValue(cUnit, rlArray, kCoreReg); |
| 3690 | rlIdxInit = loadValue(cUnit, rlIdxInit, kCoreReg); |
| 3691 | genRegImmCheck(cUnit, kArmCondEq, rlArray.lowReg, 0, 0, |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 3692 | (ArmLIR *) cUnit->loopAnalysis->branchToPCR); |
| 3693 | |
| 3694 | /* regLength <- len(arrayRef) */ |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3695 | loadWordDisp(cUnit, rlArray.lowReg, lenOffset, regLength); |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 3696 | |
| 3697 | if (maxC) { |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 3698 | int tReg = dvmCompilerAllocTemp(cUnit); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3699 | opRegRegImm(cUnit, kOpAdd, tReg, rlIdxInit.lowReg, maxC); |
| 3700 | rlIdxInit.lowReg = tReg; |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 3701 | dvmCompilerFreeTemp(cUnit, tReg); |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 3702 | } |
| 3703 | |
| 3704 | /* Punt if "regIdxInit < len(Array)" is false */ |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3705 | genRegRegCheck(cUnit, kArmCondGe, rlIdxInit.lowReg, regLength, 0, |
| Ben Cheng | 0fd31e4 | 2009-09-03 14:40:16 -0700 | [diff] [blame] | 3706 | (ArmLIR *) cUnit->loopAnalysis->branchToPCR); |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 3707 | } |
| 3708 | |
| 3709 | /* |
| 3710 | * vA = idxReg; |
| 3711 | * vB = minC; |
| 3712 | */ |
| 3713 | static void genHoistedLowerBoundCheck(CompilationUnit *cUnit, MIR *mir) |
| 3714 | { |
| 3715 | DecodedInstruction *dInsn = &mir->dalvikInsn; |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 3716 | const int minC = dInsn->vB; |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3717 | RegLocation rlIdx = cUnit->regLocation[mir->dalvikInsn.vA]; |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 3718 | |
| 3719 | /* regIdx <- initial index value */ |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3720 | rlIdx = loadValue(cUnit, rlIdx, kCoreReg); |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 3721 | |
| 3722 | /* Punt if "regIdxInit + minC >= 0" is false */ |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3723 | genRegImmCheck(cUnit, kArmCondLt, rlIdx.lowReg, -minC, 0, |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 3724 | (ArmLIR *) cUnit->loopAnalysis->branchToPCR); |
| 3725 | } |
| 3726 | |
| Ben Cheng | 7a2697d | 2010-06-07 13:44:23 -0700 | [diff] [blame] | 3727 | /* |
| 3728 | * vC = this |
| 3729 | * |
| 3730 | * A predicted inlining target looks like the following, where instructions |
| 3731 | * between 0x4858de66 and 0x4858de72 are checking if the predicted class |
| 3732 | * matches "this", and the verificaion code is generated by this routine. |
| 3733 | * |
| 3734 | * (C) means the instruction is inlined from the callee, and (PI) means the |
| 3735 | * instruction is the predicted inlined invoke, whose corresponding |
| 3736 | * instructions are still generated to handle the mispredicted case. |
| 3737 | * |
| 3738 | * D/dalvikvm( 86): -------- kMirOpCheckInlinePrediction |
| 3739 | * D/dalvikvm( 86): 0x4858de66 (0002): ldr r0, [r5, #68] |
| 3740 | * D/dalvikvm( 86): 0x4858de68 (0004): ldr r1, [pc, #140] |
| 3741 | * D/dalvikvm( 86): 0x4858de6a (0006): cmp r0, #0 |
| 3742 | * D/dalvikvm( 86): 0x4858de6c (0008): beq 0x4858deb2 |
| 3743 | * D/dalvikvm( 86): 0x4858de6e (000a): ldr r2, [r0, #0] |
| 3744 | * D/dalvikvm( 86): 0x4858de70 (000c): cmp r1, r2 |
| 3745 | * D/dalvikvm( 86): 0x4858de72 (000e): bne 0x4858de7a |
| 3746 | * D/dalvikvm( 86): -------- dalvik offset: 0x004c @ +iget-object-quick (C) |
| 3747 | * v4, v17, (#8) |
| 3748 | * D/dalvikvm( 86): 0x4858de74 (0010): ldr r3, [r0, #8] |
| 3749 | * D/dalvikvm( 86): 0x4858de76 (0012): str r3, [r5, #16] |
| 3750 | * D/dalvikvm( 86): -------- dalvik offset: 0x004c @ |
| 3751 | * +invoke-virtual-quick/range (PI) v17..v17 |
| 3752 | * D/dalvikvm( 86): 0x4858de78 (0014): b 0x4858debc |
| 3753 | * D/dalvikvm( 86): 0x4858de7a (0016): add r4,r5,#68 |
| 3754 | * D/dalvikvm( 86): -------- BARRIER |
| 3755 | * D/dalvikvm( 86): 0x4858de7e (001a): ldmia r4, <r0> |
| 3756 | * D/dalvikvm( 86): -------- BARRIER |
| 3757 | * D/dalvikvm( 86): 0x4858de80 (001c): sub r7,r5,#24 |
| 3758 | * D/dalvikvm( 86): 0x4858de84 (0020): cmp r0, #0 |
| 3759 | * D/dalvikvm( 86): 0x4858de86 (0022): beq 0x4858deb6 |
| 3760 | * D/dalvikvm( 86): -------- BARRIER |
| 3761 | * D/dalvikvm( 86): 0x4858de88 (0024): stmia r7, <r0> |
| 3762 | * D/dalvikvm( 86): -------- BARRIER |
| 3763 | * D/dalvikvm( 86): 0x4858de8a (0026): ldr r4, [pc, #104] |
| 3764 | * D/dalvikvm( 86): 0x4858de8c (0028): add r1, pc, #28 |
| 3765 | * D/dalvikvm( 86): 0x4858de8e (002a): add r2, pc, #56 |
| 3766 | * D/dalvikvm( 86): 0x4858de90 (002c): blx_1 0x48589198 |
| 3767 | * D/dalvikvm( 86): 0x4858de92 (002e): blx_2 see above |
| 3768 | * D/dalvikvm( 86): 0x4858de94 (0030): b 0x4858dec8 |
| 3769 | * D/dalvikvm( 86): 0x4858de96 (0032): b 0x4858deb6 |
| 3770 | * D/dalvikvm( 86): 0x4858de98 (0034): ldr r0, [r7, #72] |
| 3771 | * D/dalvikvm( 86): 0x4858de9a (0036): cmp r1, #0 |
| 3772 | * D/dalvikvm( 86): 0x4858de9c (0038): bgt 0x4858dea4 |
| 3773 | * D/dalvikvm( 86): 0x4858de9e (003a): ldr r7, [r6, #116] |
| 3774 | * D/dalvikvm( 86): 0x4858dea0 (003c): movs r1, r6 |
| 3775 | * D/dalvikvm( 86): 0x4858dea2 (003e): blx r7 |
| 3776 | * D/dalvikvm( 86): 0x4858dea4 (0040): add r1, pc, #4 |
| 3777 | * D/dalvikvm( 86): 0x4858dea6 (0042): blx_1 0x485890a0 |
| 3778 | * D/dalvikvm( 86): 0x4858dea8 (0044): blx_2 see above |
| 3779 | * D/dalvikvm( 86): 0x4858deaa (0046): b 0x4858deb6 |
| 3780 | * D/dalvikvm( 86): 0x4858deac (0048): .align4 |
| 3781 | * D/dalvikvm( 86): L0x004f: |
| 3782 | * D/dalvikvm( 86): -------- dalvik offset: 0x004f @ move-result-object (PI) |
| 3783 | * v4, (#0), (#0) |
| 3784 | * D/dalvikvm( 86): 0x4858deac (0048): ldr r4, [r6, #8] |
| 3785 | * D/dalvikvm( 86): 0x4858deae (004a): str r4, [r5, #16] |
| 3786 | * D/dalvikvm( 86): 0x4858deb0 (004c): b 0x4858debc |
| 3787 | * D/dalvikvm( 86): -------- reconstruct dalvik PC : 0x42beefcc @ +0x004c |
| 3788 | * D/dalvikvm( 86): 0x4858deb2 (004e): ldr r0, [pc, #64] |
| 3789 | * D/dalvikvm( 86): 0x4858deb4 (0050): b 0x4858deb8 |
| 3790 | * D/dalvikvm( 86): -------- reconstruct dalvik PC : 0x42beefcc @ +0x004c |
| 3791 | * D/dalvikvm( 86): 0x4858deb6 (0052): ldr r0, [pc, #60] |
| 3792 | * D/dalvikvm( 86): Exception_Handling: |
| 3793 | * D/dalvikvm( 86): 0x4858deb8 (0054): ldr r1, [r6, #100] |
| 3794 | * D/dalvikvm( 86): 0x4858deba (0056): blx r1 |
| 3795 | * D/dalvikvm( 86): 0x4858debc (0058): .align4 |
| 3796 | * D/dalvikvm( 86): -------- chaining cell (hot): 0x0050 |
| 3797 | * D/dalvikvm( 86): 0x4858debc (0058): b 0x4858dec0 |
| 3798 | * D/dalvikvm( 86): 0x4858debe (005a): orrs r0, r0 |
| 3799 | * D/dalvikvm( 86): 0x4858dec0 (005c): ldr r0, [r6, #112] |
| 3800 | * D/dalvikvm( 86): 0x4858dec2 (005e): blx r0 |
| 3801 | * D/dalvikvm( 86): 0x4858dec4 (0060): data 0xefd4(61396) |
| 3802 | * D/dalvikvm( 86): 0x4858dec6 (0062): data 0x42be(17086) |
| 3803 | * D/dalvikvm( 86): 0x4858dec8 (0064): .align4 |
| 3804 | * D/dalvikvm( 86): -------- chaining cell (predicted) |
| 3805 | * D/dalvikvm( 86): 0x4858dec8 (0064): data 0xe7fe(59390) |
| 3806 | * D/dalvikvm( 86): 0x4858deca (0066): data 0x0000(0) |
| 3807 | * D/dalvikvm( 86): 0x4858decc (0068): data 0x0000(0) |
| 3808 | * D/dalvikvm( 86): 0x4858dece (006a): data 0x0000(0) |
| 3809 | * : |
| 3810 | */ |
| 3811 | static void genValidationForPredictedInline(CompilationUnit *cUnit, MIR *mir) |
| 3812 | { |
| 3813 | CallsiteInfo *callsiteInfo = mir->meta.callsiteInfo; |
| 3814 | RegLocation rlThis = cUnit->regLocation[mir->dalvikInsn.vC]; |
| 3815 | |
| 3816 | rlThis = loadValue(cUnit, rlThis, kCoreReg); |
| 3817 | int regPredictedClass = dvmCompilerAllocTemp(cUnit); |
| 3818 | loadConstant(cUnit, regPredictedClass, (int) callsiteInfo->clazz); |
| 3819 | genNullCheck(cUnit, rlThis.sRegLow, rlThis.lowReg, mir->offset, |
| 3820 | NULL);/* null object? */ |
| 3821 | int regActualClass = dvmCompilerAllocTemp(cUnit); |
| 3822 | loadWordDisp(cUnit, rlThis.lowReg, offsetof(Object, clazz), regActualClass); |
| 3823 | opRegReg(cUnit, kOpCmp, regPredictedClass, regActualClass); |
| 3824 | /* |
| 3825 | * Set the misPredBranchOver target so that it will be generated when the |
| 3826 | * code for the non-optimized invoke is generated. |
| 3827 | */ |
| 3828 | callsiteInfo->misPredBranchOver = (LIR *) opCondBranch(cUnit, kArmCondNe); |
| 3829 | } |
| 3830 | |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 3831 | /* Extended MIR instructions like PHI */ |
| 3832 | static void handleExtendedMIR(CompilationUnit *cUnit, MIR *mir) |
| 3833 | { |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3834 | int opOffset = mir->dalvikInsn.opCode - kMirOpFirst; |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 3835 | char *msg = dvmCompilerNew(strlen(extendedMIROpNames[opOffset]) + 1, |
| 3836 | false); |
| 3837 | strcpy(msg, extendedMIROpNames[opOffset]); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3838 | newLIR1(cUnit, kArmPseudoExtended, (int) msg); |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 3839 | |
| 3840 | switch (mir->dalvikInsn.opCode) { |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3841 | case kMirOpPhi: { |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 3842 | char *ssaString = dvmCompilerGetSSAString(cUnit, mir->ssaRep); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3843 | newLIR1(cUnit, kArmPseudoSSARep, (int) ssaString); |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 3844 | break; |
| 3845 | } |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3846 | case kMirOpNullNRangeUpCheck: { |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 3847 | genHoistedChecksForCountUpLoop(cUnit, mir); |
| 3848 | break; |
| 3849 | } |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3850 | case kMirOpNullNRangeDownCheck: { |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 3851 | genHoistedChecksForCountDownLoop(cUnit, mir); |
| 3852 | break; |
| 3853 | } |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3854 | case kMirOpLowerBound: { |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 3855 | genHoistedLowerBoundCheck(cUnit, mir); |
| 3856 | break; |
| 3857 | } |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3858 | case kMirOpPunt: { |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 3859 | genUnconditionalBranch(cUnit, |
| 3860 | (ArmLIR *) cUnit->loopAnalysis->branchToPCR); |
| 3861 | break; |
| 3862 | } |
| Ben Cheng | 7a2697d | 2010-06-07 13:44:23 -0700 | [diff] [blame] | 3863 | case kMirOpCheckInlinePrediction: { |
| 3864 | genValidationForPredictedInline(cUnit, mir); |
| 3865 | break; |
| 3866 | } |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 3867 | default: |
| 3868 | break; |
| 3869 | } |
| 3870 | } |
| 3871 | |
| 3872 | /* |
| 3873 | * Create a PC-reconstruction cell for the starting offset of this trace. |
| 3874 | * Since the PCR cell is placed near the end of the compiled code which is |
| 3875 | * usually out of range for a conditional branch, we put two branches (one |
| 3876 | * branch over to the loop body and one layover branch to the actual PCR) at the |
| 3877 | * end of the entry block. |
| 3878 | */ |
| 3879 | static void setupLoopEntryBlock(CompilationUnit *cUnit, BasicBlock *entry, |
| 3880 | ArmLIR *bodyLabel) |
| 3881 | { |
| 3882 | /* Set up the place holder to reconstruct this Dalvik PC */ |
| 3883 | ArmLIR *pcrLabel = dvmCompilerNew(sizeof(ArmLIR), true); |
| Ben Cheng | a497359 | 2010-03-31 11:59:18 -0700 | [diff] [blame] | 3884 | pcrLabel->opCode = kArmPseudoPCReconstructionCell; |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 3885 | pcrLabel->operands[0] = |
| 3886 | (int) (cUnit->method->insns + entry->startOffset); |
| 3887 | pcrLabel->operands[1] = entry->startOffset; |
| 3888 | /* Insert the place holder to the growable list */ |
| 3889 | dvmInsertGrowableList(&cUnit->pcReconstructionList, pcrLabel); |
| 3890 | |
| 3891 | /* |
| 3892 | * Next, create two branches - one branch over to the loop body and the |
| 3893 | * other branch to the PCR cell to punt. |
| 3894 | */ |
| 3895 | ArmLIR *branchToBody = dvmCompilerNew(sizeof(ArmLIR), true); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3896 | branchToBody->opCode = kThumbBUncond; |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 3897 | branchToBody->generic.target = (LIR *) bodyLabel; |
| Ben Cheng | dcf3e5d | 2009-09-11 13:42:05 -0700 | [diff] [blame] | 3898 | setupResourceMasks(branchToBody); |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 3899 | cUnit->loopAnalysis->branchToBody = (LIR *) branchToBody; |
| 3900 | |
| 3901 | ArmLIR *branchToPCR = dvmCompilerNew(sizeof(ArmLIR), true); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3902 | branchToPCR->opCode = kThumbBUncond; |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 3903 | branchToPCR->generic.target = (LIR *) pcrLabel; |
| Ben Cheng | dcf3e5d | 2009-09-11 13:42:05 -0700 | [diff] [blame] | 3904 | setupResourceMasks(branchToPCR); |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 3905 | cUnit->loopAnalysis->branchToPCR = (LIR *) branchToPCR; |
| 3906 | } |
| 3907 | |
| Ben Cheng | d5adae1 | 2010-03-26 17:45:28 -0700 | [diff] [blame] | 3908 | #if defined(WITH_SELF_VERIFICATION) |
| 3909 | static bool selfVerificationPuntOps(MIR *mir) |
| 3910 | { |
| 3911 | DecodedInstruction *decInsn = &mir->dalvikInsn; |
| 3912 | OpCode op = decInsn->opCode; |
| Ben Cheng | 7a2697d | 2010-06-07 13:44:23 -0700 | [diff] [blame] | 3913 | |
| Ben Cheng | d5adae1 | 2010-03-26 17:45:28 -0700 | [diff] [blame] | 3914 | /* |
| 3915 | * All opcodes that can throw exceptions and use the |
| 3916 | * TEMPLATE_THROW_EXCEPTION_COMMON template should be excluded in the trace |
| 3917 | * under self-verification mode. |
| 3918 | */ |
| 3919 | return (op == OP_MONITOR_ENTER || op == OP_MONITOR_EXIT || |
| 3920 | op == OP_NEW_INSTANCE || op == OP_NEW_ARRAY || |
| 3921 | op == OP_CHECK_CAST || op == OP_MOVE_EXCEPTION || |
| 3922 | op == OP_FILL_ARRAY_DATA || op == OP_EXECUTE_INLINE || |
| Ben Cheng | 7a2697d | 2010-06-07 13:44:23 -0700 | [diff] [blame] | 3923 | op == OP_EXECUTE_INLINE_RANGE); |
| Ben Cheng | d5adae1 | 2010-03-26 17:45:28 -0700 | [diff] [blame] | 3924 | } |
| 3925 | #endif |
| 3926 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3927 | void dvmCompilerMIR2LIR(CompilationUnit *cUnit) |
| 3928 | { |
| 3929 | /* Used to hold the labels of each block */ |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 3930 | ArmLIR *labelList = |
| 3931 | dvmCompilerNew(sizeof(ArmLIR) * cUnit->numBlocks, true); |
| Ben Cheng | cec26f6 | 2010-01-15 15:29:33 -0800 | [diff] [blame] | 3932 | GrowableList chainingListByType[kChainingCellGap]; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3933 | int i; |
| 3934 | |
| 3935 | /* |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 3936 | * Initialize various types chaining lists. |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3937 | */ |
| Ben Cheng | cec26f6 | 2010-01-15 15:29:33 -0800 | [diff] [blame] | 3938 | for (i = 0; i < kChainingCellGap; i++) { |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3939 | dvmInitGrowableList(&chainingListByType[i], 2); |
| 3940 | } |
| 3941 | |
| 3942 | BasicBlock **blockList = cUnit->blockList; |
| 3943 | |
| Bill Buzbee | 6e963e1 | 2009-06-17 16:56:19 -0700 | [diff] [blame] | 3944 | if (cUnit->executionCount) { |
| 3945 | /* |
| 3946 | * Reserve 6 bytes at the beginning of the trace |
| 3947 | * +----------------------------+ |
| 3948 | * | execution count (4 bytes) | |
| 3949 | * +----------------------------+ |
| 3950 | * | chain cell offset (2 bytes)| |
| 3951 | * +----------------------------+ |
| 3952 | * ...and then code to increment the execution |
| 3953 | * count: |
| 3954 | * mov r0, pc @ move adr of "mov r0,pc" + 4 to r0 |
| 3955 | * sub r0, #10 @ back up to addr of executionCount |
| 3956 | * ldr r1, [r0] |
| 3957 | * add r1, #1 |
| 3958 | * str r1, [r0] |
| 3959 | */ |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3960 | newLIR1(cUnit, kArm16BitData, 0); |
| 3961 | newLIR1(cUnit, kArm16BitData, 0); |
| Ben Cheng | cc6600c | 2009-06-22 14:45:16 -0700 | [diff] [blame] | 3962 | cUnit->chainCellOffsetLIR = |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3963 | (LIR *) newLIR1(cUnit, kArm16BitData, CHAIN_CELL_OFFSET_TAG); |
| Bill Buzbee | 6e963e1 | 2009-06-17 16:56:19 -0700 | [diff] [blame] | 3964 | cUnit->headerSize = 6; |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 3965 | /* Thumb instruction used directly here to ensure correct size */ |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3966 | newLIR2(cUnit, kThumbMovRR_H2L, r0, rpc); |
| 3967 | newLIR2(cUnit, kThumbSubRI8, r0, 10); |
| 3968 | newLIR3(cUnit, kThumbLdrRRI5, r1, r0, 0); |
| 3969 | newLIR2(cUnit, kThumbAddRI8, r1, 1); |
| 3970 | newLIR3(cUnit, kThumbStrRRI5, r1, r0, 0); |
| Bill Buzbee | 6e963e1 | 2009-06-17 16:56:19 -0700 | [diff] [blame] | 3971 | } else { |
| 3972 | /* Just reserve 2 bytes for the chain cell offset */ |
| Ben Cheng | cc6600c | 2009-06-22 14:45:16 -0700 | [diff] [blame] | 3973 | cUnit->chainCellOffsetLIR = |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3974 | (LIR *) newLIR1(cUnit, kArm16BitData, CHAIN_CELL_OFFSET_TAG); |
| Bill Buzbee | 6e963e1 | 2009-06-17 16:56:19 -0700 | [diff] [blame] | 3975 | cUnit->headerSize = 2; |
| 3976 | } |
| Ben Cheng | 1efc9c5 | 2009-06-08 18:25:27 -0700 | [diff] [blame] | 3977 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3978 | /* Handle the content in each basic block */ |
| 3979 | for (i = 0; i < cUnit->numBlocks; i++) { |
| 3980 | blockList[i]->visited = true; |
| 3981 | MIR *mir; |
| 3982 | |
| 3983 | labelList[i].operands[0] = blockList[i]->startOffset; |
| 3984 | |
| Ben Cheng | cec26f6 | 2010-01-15 15:29:33 -0800 | [diff] [blame] | 3985 | if (blockList[i]->blockType >= kChainingCellGap) { |
| Ben Cheng | 7a2697d | 2010-06-07 13:44:23 -0700 | [diff] [blame] | 3986 | if (blockList[i]->isFallThroughFromInvoke == true) { |
| Ben Cheng | d44faf5 | 2010-06-02 15:33:51 -0700 | [diff] [blame] | 3987 | /* Align this block first since it is a return chaining cell */ |
| 3988 | newLIR0(cUnit, kArmPseudoPseudoAlign4); |
| 3989 | } |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3990 | /* |
| 3991 | * Append the label pseudo LIR first. Chaining cells will be handled |
| 3992 | * separately afterwards. |
| 3993 | */ |
| 3994 | dvmCompilerAppendLIR(cUnit, (LIR *) &labelList[i]); |
| 3995 | } |
| 3996 | |
| Ben Cheng | 7a2697d | 2010-06-07 13:44:23 -0700 | [diff] [blame] | 3997 | if (blockList[i]->blockType == kTraceEntryBlock) { |
| Ben Cheng | a497359 | 2010-03-31 11:59:18 -0700 | [diff] [blame] | 3998 | labelList[i].opCode = kArmPseudoEntryBlock; |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 3999 | if (blockList[i]->firstMIRInsn == NULL) { |
| 4000 | continue; |
| 4001 | } else { |
| 4002 | setupLoopEntryBlock(cUnit, blockList[i], |
| 4003 | &labelList[blockList[i]->fallThrough->id]); |
| 4004 | } |
| Ben Cheng | 7a2697d | 2010-06-07 13:44:23 -0700 | [diff] [blame] | 4005 | } else if (blockList[i]->blockType == kTraceExitBlock) { |
| Ben Cheng | a497359 | 2010-03-31 11:59:18 -0700 | [diff] [blame] | 4006 | labelList[i].opCode = kArmPseudoExitBlock; |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 4007 | goto gen_fallthrough; |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 4008 | } else if (blockList[i]->blockType == kDalvikByteCode) { |
| 4009 | labelList[i].opCode = kArmPseudoNormalBlockLabel; |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 4010 | /* Reset the register state */ |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 4011 | dvmCompilerResetRegPool(cUnit); |
| 4012 | dvmCompilerClobberAllRegs(cUnit); |
| 4013 | dvmCompilerResetNullCheck(cUnit); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 4014 | } else { |
| 4015 | switch (blockList[i]->blockType) { |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 4016 | case kChainingCellNormal: |
| Ben Cheng | a497359 | 2010-03-31 11:59:18 -0700 | [diff] [blame] | 4017 | labelList[i].opCode = kArmPseudoChainingCellNormal; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 4018 | /* handle the codegen later */ |
| 4019 | dvmInsertGrowableList( |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 4020 | &chainingListByType[kChainingCellNormal], (void *) i); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 4021 | break; |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 4022 | case kChainingCellInvokeSingleton: |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 4023 | labelList[i].opCode = |
| Ben Cheng | a497359 | 2010-03-31 11:59:18 -0700 | [diff] [blame] | 4024 | kArmPseudoChainingCellInvokeSingleton; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 4025 | labelList[i].operands[0] = |
| 4026 | (int) blockList[i]->containingMethod; |
| 4027 | /* handle the codegen later */ |
| 4028 | dvmInsertGrowableList( |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 4029 | &chainingListByType[kChainingCellInvokeSingleton], |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 4030 | (void *) i); |
| 4031 | break; |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 4032 | case kChainingCellInvokePredicted: |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 4033 | labelList[i].opCode = |
| Ben Cheng | a497359 | 2010-03-31 11:59:18 -0700 | [diff] [blame] | 4034 | kArmPseudoChainingCellInvokePredicted; |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 4035 | /* handle the codegen later */ |
| 4036 | dvmInsertGrowableList( |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 4037 | &chainingListByType[kChainingCellInvokePredicted], |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 4038 | (void *) i); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 4039 | break; |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 4040 | case kChainingCellHot: |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 4041 | labelList[i].opCode = |
| Ben Cheng | a497359 | 2010-03-31 11:59:18 -0700 | [diff] [blame] | 4042 | kArmPseudoChainingCellHot; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 4043 | /* handle the codegen later */ |
| 4044 | dvmInsertGrowableList( |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 4045 | &chainingListByType[kChainingCellHot], |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 4046 | (void *) i); |
| 4047 | break; |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 4048 | case kPCReconstruction: |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 4049 | /* Make sure exception handling block is next */ |
| 4050 | labelList[i].opCode = |
| Ben Cheng | a497359 | 2010-03-31 11:59:18 -0700 | [diff] [blame] | 4051 | kArmPseudoPCReconstructionBlockLabel; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 4052 | assert (i == cUnit->numBlocks - 2); |
| 4053 | handlePCReconstruction(cUnit, &labelList[i+1]); |
| 4054 | break; |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 4055 | case kExceptionHandling: |
| 4056 | labelList[i].opCode = kArmPseudoEHBlockLabel; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 4057 | if (cUnit->pcReconstructionList.numUsed) { |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 4058 | loadWordDisp(cUnit, rGLUE, offsetof(InterpState, |
| 4059 | jitToInterpEntries.dvmJitToInterpPunt), |
| 4060 | r1); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 4061 | opReg(cUnit, kOpBlx, r1); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 4062 | } |
| 4063 | break; |
| Bill Buzbee | 9c4b7c8 | 2009-09-10 10:10:38 -0700 | [diff] [blame] | 4064 | #if defined(WITH_SELF_VERIFICATION) || defined(WITH_JIT_TUNING) |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 4065 | case kChainingCellBackwardBranch: |
| Jeff Hao | 97319a8 | 2009-08-12 16:57:15 -0700 | [diff] [blame] | 4066 | labelList[i].opCode = |
| Ben Cheng | a497359 | 2010-03-31 11:59:18 -0700 | [diff] [blame] | 4067 | kArmPseudoChainingCellBackwardBranch; |
| Jeff Hao | 97319a8 | 2009-08-12 16:57:15 -0700 | [diff] [blame] | 4068 | /* handle the codegen later */ |
| 4069 | dvmInsertGrowableList( |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 4070 | &chainingListByType[kChainingCellBackwardBranch], |
| Jeff Hao | 97319a8 | 2009-08-12 16:57:15 -0700 | [diff] [blame] | 4071 | (void *) i); |
| 4072 | break; |
| 4073 | #endif |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 4074 | default: |
| 4075 | break; |
| 4076 | } |
| 4077 | continue; |
| 4078 | } |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 4079 | |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 4080 | ArmLIR *headLIR = NULL; |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 4081 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 4082 | for (mir = blockList[i]->firstMIRInsn; mir; mir = mir->next) { |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 4083 | |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 4084 | dvmCompilerResetRegPool(cUnit); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 4085 | if (gDvmJit.disableOpt & (1 << kTrackLiveTemps)) { |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 4086 | dvmCompilerClobberAllRegs(cUnit); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 4087 | } |
| 4088 | |
| 4089 | if (gDvmJit.disableOpt & (1 << kSuppressLoads)) { |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 4090 | dvmCompilerResetDefTracking(cUnit); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 4091 | } |
| 4092 | |
| 4093 | if (mir->dalvikInsn.opCode >= kMirOpFirst) { |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 4094 | handleExtendedMIR(cUnit, mir); |
| 4095 | continue; |
| 4096 | } |
| 4097 | |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 4098 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 4099 | OpCode dalvikOpCode = mir->dalvikInsn.opCode; |
| 4100 | InstructionFormat dalvikFormat = |
| 4101 | dexGetInstrFormat(gDvm.instrFormat, dalvikOpCode); |
| Ben Cheng | 7a2697d | 2010-06-07 13:44:23 -0700 | [diff] [blame] | 4102 | char *note; |
| 4103 | if (mir->OptimizationFlags & MIR_INLINED) { |
| 4104 | note = " (I)"; |
| 4105 | } else if (mir->OptimizationFlags & MIR_INLINED_PRED) { |
| 4106 | note = " (PI)"; |
| 4107 | } else if (mir->OptimizationFlags & MIR_CALLEE) { |
| 4108 | note = " (C)"; |
| 4109 | } else { |
| 4110 | note = NULL; |
| 4111 | } |
| 4112 | |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 4113 | ArmLIR *boundaryLIR = |
| Ben Cheng | a497359 | 2010-03-31 11:59:18 -0700 | [diff] [blame] | 4114 | newLIR2(cUnit, kArmPseudoDalvikByteCodeBoundary, |
| Ben Cheng | ccd6c01 | 2009-10-15 14:52:45 -0700 | [diff] [blame] | 4115 | mir->offset, |
| Ben Cheng | 7a2697d | 2010-06-07 13:44:23 -0700 | [diff] [blame] | 4116 | (int) dvmCompilerGetDalvikDisassembly(&mir->dalvikInsn, |
| 4117 | note)); |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 4118 | if (mir->ssaRep) { |
| 4119 | char *ssaString = dvmCompilerGetSSAString(cUnit, mir->ssaRep); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 4120 | newLIR1(cUnit, kArmPseudoSSARep, (int) ssaString); |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 4121 | } |
| 4122 | |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 4123 | /* Remember the first LIR for this block */ |
| 4124 | if (headLIR == NULL) { |
| 4125 | headLIR = boundaryLIR; |
| Ben Cheng | d7d426a | 2009-09-22 11:23:36 -0700 | [diff] [blame] | 4126 | /* Set the first boundaryLIR as a scheduling barrier */ |
| 4127 | headLIR->defMask = ENCODE_ALL; |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 4128 | } |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 4129 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 4130 | bool notHandled; |
| 4131 | /* |
| 4132 | * Debugging: screen the opcode first to see if it is in the |
| 4133 | * do[-not]-compile list |
| 4134 | */ |
| Ben Cheng | 34dc796 | 2010-08-26 14:56:31 -0700 | [diff] [blame] | 4135 | bool singleStepMe = SINGLE_STEP_OP(dalvikOpCode); |
| Ben Cheng | d5adae1 | 2010-03-26 17:45:28 -0700 | [diff] [blame] | 4136 | #if defined(WITH_SELF_VERIFICATION) |
| 4137 | if (singleStepMe == false) { |
| 4138 | singleStepMe = selfVerificationPuntOps(mir); |
| 4139 | } |
| 4140 | #endif |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 4141 | if (singleStepMe || cUnit->allSingleStep) { |
| 4142 | notHandled = false; |
| 4143 | genInterpSingleStep(cUnit, mir); |
| 4144 | } else { |
| 4145 | opcodeCoverage[dalvikOpCode]++; |
| 4146 | switch (dalvikFormat) { |
| 4147 | case kFmt10t: |
| 4148 | case kFmt20t: |
| 4149 | case kFmt30t: |
| 4150 | notHandled = handleFmt10t_Fmt20t_Fmt30t(cUnit, |
| 4151 | mir, blockList[i], labelList); |
| 4152 | break; |
| 4153 | case kFmt10x: |
| 4154 | notHandled = handleFmt10x(cUnit, mir); |
| 4155 | break; |
| 4156 | case kFmt11n: |
| 4157 | case kFmt31i: |
| 4158 | notHandled = handleFmt11n_Fmt31i(cUnit, mir); |
| 4159 | break; |
| 4160 | case kFmt11x: |
| 4161 | notHandled = handleFmt11x(cUnit, mir); |
| 4162 | break; |
| 4163 | case kFmt12x: |
| 4164 | notHandled = handleFmt12x(cUnit, mir); |
| 4165 | break; |
| 4166 | case kFmt20bc: |
| 4167 | notHandled = handleFmt20bc(cUnit, mir); |
| 4168 | break; |
| 4169 | case kFmt21c: |
| 4170 | case kFmt31c: |
| 4171 | notHandled = handleFmt21c_Fmt31c(cUnit, mir); |
| 4172 | break; |
| 4173 | case kFmt21h: |
| 4174 | notHandled = handleFmt21h(cUnit, mir); |
| 4175 | break; |
| 4176 | case kFmt21s: |
| 4177 | notHandled = handleFmt21s(cUnit, mir); |
| 4178 | break; |
| 4179 | case kFmt21t: |
| 4180 | notHandled = handleFmt21t(cUnit, mir, blockList[i], |
| 4181 | labelList); |
| 4182 | break; |
| 4183 | case kFmt22b: |
| 4184 | case kFmt22s: |
| 4185 | notHandled = handleFmt22b_Fmt22s(cUnit, mir); |
| 4186 | break; |
| 4187 | case kFmt22c: |
| 4188 | notHandled = handleFmt22c(cUnit, mir); |
| 4189 | break; |
| 4190 | case kFmt22cs: |
| 4191 | notHandled = handleFmt22cs(cUnit, mir); |
| 4192 | break; |
| 4193 | case kFmt22t: |
| 4194 | notHandled = handleFmt22t(cUnit, mir, blockList[i], |
| 4195 | labelList); |
| 4196 | break; |
| 4197 | case kFmt22x: |
| 4198 | case kFmt32x: |
| 4199 | notHandled = handleFmt22x_Fmt32x(cUnit, mir); |
| 4200 | break; |
| 4201 | case kFmt23x: |
| 4202 | notHandled = handleFmt23x(cUnit, mir); |
| 4203 | break; |
| 4204 | case kFmt31t: |
| 4205 | notHandled = handleFmt31t(cUnit, mir); |
| 4206 | break; |
| 4207 | case kFmt3rc: |
| 4208 | case kFmt35c: |
| 4209 | notHandled = handleFmt35c_3rc(cUnit, mir, blockList[i], |
| 4210 | labelList); |
| 4211 | break; |
| 4212 | case kFmt3rms: |
| 4213 | case kFmt35ms: |
| 4214 | notHandled = handleFmt35ms_3rms(cUnit, mir,blockList[i], |
| 4215 | labelList); |
| 4216 | break; |
| Dan Bornstein | 7b3e9b0 | 2010-11-09 17:15:10 -0800 | [diff] [blame^] | 4217 | case kFmt35mi: |
| 4218 | case kFmt3rmi: |
| Bill Buzbee | ce46c94 | 2009-11-20 15:41:34 -0800 | [diff] [blame] | 4219 | notHandled = handleExecuteInline(cUnit, mir); |
| Andy McFadden | b0a0541 | 2009-11-19 10:23:41 -0800 | [diff] [blame] | 4220 | break; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 4221 | case kFmt51l: |
| 4222 | notHandled = handleFmt51l(cUnit, mir); |
| 4223 | break; |
| 4224 | default: |
| 4225 | notHandled = true; |
| 4226 | break; |
| 4227 | } |
| 4228 | } |
| 4229 | if (notHandled) { |
| 4230 | LOGE("%#06x: Opcode 0x%x (%s) / Fmt %d not handled\n", |
| 4231 | mir->offset, |
| Andy McFadden | c6b25c7 | 2010-06-22 11:01:20 -0700 | [diff] [blame] | 4232 | dalvikOpCode, dexGetOpcodeName(dalvikOpCode), |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 4233 | dalvikFormat); |
| Bill Buzbee | fc519dc | 2010-03-06 23:30:57 -0800 | [diff] [blame] | 4234 | dvmCompilerAbort(cUnit); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 4235 | break; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 4236 | } |
| 4237 | } |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 4238 | |
| Ben Cheng | 7a2697d | 2010-06-07 13:44:23 -0700 | [diff] [blame] | 4239 | if (blockList[i]->blockType == kTraceEntryBlock) { |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 4240 | dvmCompilerAppendLIR(cUnit, |
| 4241 | (LIR *) cUnit->loopAnalysis->branchToBody); |
| 4242 | dvmCompilerAppendLIR(cUnit, |
| 4243 | (LIR *) cUnit->loopAnalysis->branchToPCR); |
| 4244 | } |
| 4245 | |
| 4246 | if (headLIR) { |
| 4247 | /* |
| 4248 | * Eliminate redundant loads/stores and delay stores into later |
| 4249 | * slots |
| 4250 | */ |
| 4251 | dvmCompilerApplyLocalOptimizations(cUnit, (LIR *) headLIR, |
| 4252 | cUnit->lastLIRInsn); |
| 4253 | } |
| 4254 | |
| 4255 | gen_fallthrough: |
| Ben Cheng | 1efc9c5 | 2009-06-08 18:25:27 -0700 | [diff] [blame] | 4256 | /* |
| 4257 | * Check if the block is terminated due to trace length constraint - |
| 4258 | * insert an unconditional branch to the chaining cell. |
| 4259 | */ |
| 4260 | if (blockList[i]->needFallThroughBranch) { |
| 4261 | genUnconditionalBranch(cUnit, |
| 4262 | &labelList[blockList[i]->fallThrough->id]); |
| 4263 | } |
| 4264 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 4265 | } |
| 4266 | |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 4267 | /* Handle the chaining cells in predefined order */ |
| Ben Cheng | cec26f6 | 2010-01-15 15:29:33 -0800 | [diff] [blame] | 4268 | for (i = 0; i < kChainingCellGap; i++) { |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 4269 | size_t j; |
| 4270 | int *blockIdList = (int *) chainingListByType[i].elemList; |
| 4271 | |
| 4272 | cUnit->numChainingCells[i] = chainingListByType[i].numUsed; |
| 4273 | |
| 4274 | /* No chaining cells of this type */ |
| 4275 | if (cUnit->numChainingCells[i] == 0) |
| 4276 | continue; |
| 4277 | |
| 4278 | /* Record the first LIR for a new type of chaining cell */ |
| 4279 | cUnit->firstChainingLIR[i] = (LIR *) &labelList[blockIdList[0]]; |
| 4280 | |
| 4281 | for (j = 0; j < chainingListByType[i].numUsed; j++) { |
| 4282 | int blockId = blockIdList[j]; |
| 4283 | |
| 4284 | /* Align this chaining cell first */ |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 4285 | newLIR0(cUnit, kArmPseudoPseudoAlign4); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 4286 | |
| 4287 | /* Insert the pseudo chaining instruction */ |
| 4288 | dvmCompilerAppendLIR(cUnit, (LIR *) &labelList[blockId]); |
| 4289 | |
| 4290 | |
| 4291 | switch (blockList[blockId]->blockType) { |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 4292 | case kChainingCellNormal: |
| Ben Cheng | 1efc9c5 | 2009-06-08 18:25:27 -0700 | [diff] [blame] | 4293 | handleNormalChainingCell(cUnit, |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 4294 | blockList[blockId]->startOffset); |
| 4295 | break; |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 4296 | case kChainingCellInvokeSingleton: |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 4297 | handleInvokeSingletonChainingCell(cUnit, |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 4298 | blockList[blockId]->containingMethod); |
| 4299 | break; |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 4300 | case kChainingCellInvokePredicted: |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 4301 | handleInvokePredictedChainingCell(cUnit); |
| 4302 | break; |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 4303 | case kChainingCellHot: |
| Ben Cheng | 1efc9c5 | 2009-06-08 18:25:27 -0700 | [diff] [blame] | 4304 | handleHotChainingCell(cUnit, |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 4305 | blockList[blockId]->startOffset); |
| 4306 | break; |
| Bill Buzbee | 9c4b7c8 | 2009-09-10 10:10:38 -0700 | [diff] [blame] | 4307 | #if defined(WITH_SELF_VERIFICATION) || defined(WITH_JIT_TUNING) |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 4308 | case kChainingCellBackwardBranch: |
| Jeff Hao | 97319a8 | 2009-08-12 16:57:15 -0700 | [diff] [blame] | 4309 | handleBackwardBranchChainingCell(cUnit, |
| 4310 | blockList[blockId]->startOffset); |
| 4311 | break; |
| 4312 | #endif |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 4313 | default: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 4314 | LOGE("Bad blocktype %d", blockList[blockId]->blockType); |
| Bill Buzbee | fc519dc | 2010-03-06 23:30:57 -0800 | [diff] [blame] | 4315 | dvmCompilerAbort(cUnit); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 4316 | } |
| 4317 | } |
| 4318 | } |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 4319 | |
| Ben Cheng | cec26f6 | 2010-01-15 15:29:33 -0800 | [diff] [blame] | 4320 | /* Mark the bottom of chaining cells */ |
| 4321 | cUnit->chainingCellBottom = (LIR *) newLIR0(cUnit, kArmChainingCellBottom); |
| 4322 | |
| Ben Cheng | 6c10a97 | 2009-10-29 14:39:18 -0700 | [diff] [blame] | 4323 | /* |
| 4324 | * Generate the branch to the dvmJitToInterpNoChain entry point at the end |
| 4325 | * of all chaining cells for the overflow cases. |
| 4326 | */ |
| 4327 | if (cUnit->switchOverflowPad) { |
| 4328 | loadConstant(cUnit, r0, (int) cUnit->switchOverflowPad); |
| 4329 | loadWordDisp(cUnit, rGLUE, offsetof(InterpState, |
| 4330 | jitToInterpEntries.dvmJitToInterpNoChain), r2); |
| 4331 | opRegReg(cUnit, kOpAdd, r1, r1); |
| 4332 | opRegRegReg(cUnit, kOpAdd, r4PC, r0, r1); |
| Ben Cheng | 978738d | 2010-05-13 13:45:57 -0700 | [diff] [blame] | 4333 | #if defined(WITH_JIT_TUNING) |
| Ben Cheng | 6c10a97 | 2009-10-29 14:39:18 -0700 | [diff] [blame] | 4334 | loadConstant(cUnit, r0, kSwitchOverflow); |
| 4335 | #endif |
| 4336 | opReg(cUnit, kOpBlx, r2); |
| 4337 | } |
| 4338 | |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 4339 | dvmCompilerApplyGlobalOptimizations(cUnit); |
| jeffhao | 9e45c0b | 2010-02-03 10:24:05 -0800 | [diff] [blame] | 4340 | |
| 4341 | #if defined(WITH_SELF_VERIFICATION) |
| 4342 | selfVerificationBranchInsertPass(cUnit); |
| 4343 | #endif |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 4344 | } |
| 4345 | |
| 4346 | /* Accept the work and start compiling */ |
| Bill Buzbee | 716f120 | 2009-07-23 13:22:09 -0700 | [diff] [blame] | 4347 | bool dvmCompilerDoWork(CompilerWorkOrder *work) |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 4348 | { |
| Ben Cheng | ccd6c01 | 2009-10-15 14:52:45 -0700 | [diff] [blame] | 4349 | bool res; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 4350 | |
| Ben Cheng | 6999d84 | 2010-01-26 16:46:15 -0800 | [diff] [blame] | 4351 | if (gDvmJit.codeCacheFull) { |
| Ben Cheng | ccd6c01 | 2009-10-15 14:52:45 -0700 | [diff] [blame] | 4352 | return false; |
| 4353 | } |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 4354 | |
| Ben Cheng | ccd6c01 | 2009-10-15 14:52:45 -0700 | [diff] [blame] | 4355 | switch (work->kind) { |
| Ben Cheng | ccd6c01 | 2009-10-15 14:52:45 -0700 | [diff] [blame] | 4356 | case kWorkOrderTrace: |
| 4357 | /* Start compilation with maximally allowed trace length */ |
| Bill Buzbee | fc519dc | 2010-03-06 23:30:57 -0800 | [diff] [blame] | 4358 | res = dvmCompileTrace(work->info, JIT_MAX_TRACE_LEN, &work->result, |
| Ben Cheng | 4a41958 | 2010-08-04 13:23:09 -0700 | [diff] [blame] | 4359 | work->bailPtr, 0 /* no hints */); |
| Ben Cheng | ccd6c01 | 2009-10-15 14:52:45 -0700 | [diff] [blame] | 4360 | break; |
| 4361 | case kWorkOrderTraceDebug: { |
| 4362 | bool oldPrintMe = gDvmJit.printMe; |
| 4363 | gDvmJit.printMe = true; |
| 4364 | /* Start compilation with maximally allowed trace length */ |
| Bill Buzbee | fc519dc | 2010-03-06 23:30:57 -0800 | [diff] [blame] | 4365 | res = dvmCompileTrace(work->info, JIT_MAX_TRACE_LEN, &work->result, |
| Ben Cheng | 4a41958 | 2010-08-04 13:23:09 -0700 | [diff] [blame] | 4366 | work->bailPtr, 0 /* no hints */); |
| Elliott Hughes | 672511b | 2010-04-26 17:40:13 -0700 | [diff] [blame] | 4367 | gDvmJit.printMe = oldPrintMe; |
| Ben Cheng | ccd6c01 | 2009-10-15 14:52:45 -0700 | [diff] [blame] | 4368 | break; |
| 4369 | } |
| 4370 | default: |
| 4371 | res = false; |
| Bill Buzbee | fc519dc | 2010-03-06 23:30:57 -0800 | [diff] [blame] | 4372 | LOGE("Jit: unknown work order type"); |
| Elliott Hughes | 672511b | 2010-04-26 17:40:13 -0700 | [diff] [blame] | 4373 | assert(0); // Bail if debug build, discard otherwise |
| Ben Cheng | ccd6c01 | 2009-10-15 14:52:45 -0700 | [diff] [blame] | 4374 | } |
| 4375 | return res; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 4376 | } |
| 4377 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 4378 | /* Architectural-specific debugging helpers go here */ |
| 4379 | void dvmCompilerArchDump(void) |
| 4380 | { |
| 4381 | /* Print compiled opcode in this VM instance */ |
| 4382 | int i, start, streak; |
| 4383 | char buf[1024]; |
| 4384 | |
| 4385 | streak = i = 0; |
| 4386 | buf[0] = 0; |
| 4387 | while (opcodeCoverage[i] == 0 && i < 256) { |
| 4388 | i++; |
| 4389 | } |
| 4390 | if (i == 256) { |
| 4391 | return; |
| 4392 | } |
| 4393 | for (start = i++, streak = 1; i < 256; i++) { |
| 4394 | if (opcodeCoverage[i]) { |
| 4395 | streak++; |
| 4396 | } else { |
| 4397 | if (streak == 1) { |
| 4398 | sprintf(buf+strlen(buf), "%x,", start); |
| 4399 | } else { |
| 4400 | sprintf(buf+strlen(buf), "%x-%x,", start, start + streak - 1); |
| 4401 | } |
| 4402 | streak = 0; |
| 4403 | while (opcodeCoverage[i] == 0 && i < 256) { |
| 4404 | i++; |
| 4405 | } |
| 4406 | if (i < 256) { |
| 4407 | streak = 1; |
| 4408 | start = i; |
| 4409 | } |
| 4410 | } |
| 4411 | } |
| 4412 | if (streak) { |
| 4413 | if (streak == 1) { |
| 4414 | sprintf(buf+strlen(buf), "%x", start); |
| 4415 | } else { |
| 4416 | sprintf(buf+strlen(buf), "%x-%x", start, start + streak - 1); |
| 4417 | } |
| 4418 | } |
| 4419 | if (strlen(buf)) { |
| Ben Cheng | 8b258bf | 2009-06-24 17:27:07 -0700 | [diff] [blame] | 4420 | LOGD("dalvik.vm.jit.op = %s", buf); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 4421 | } |
| 4422 | } |
| Ben Cheng | d7d426a | 2009-09-22 11:23:36 -0700 | [diff] [blame] | 4423 | |
| 4424 | /* Common initialization routine for an architecture family */ |
| 4425 | bool dvmCompilerArchInit() |
| 4426 | { |
| 4427 | int i; |
| 4428 | |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 4429 | for (i = 0; i < kArmLast; i++) { |
| Ben Cheng | d7d426a | 2009-09-22 11:23:36 -0700 | [diff] [blame] | 4430 | if (EncodingMap[i].opCode != i) { |
| 4431 | LOGE("Encoding order for %s is wrong: expecting %d, seeing %d", |
| 4432 | EncodingMap[i].name, i, EncodingMap[i].opCode); |
| Bill Buzbee | fc519dc | 2010-03-06 23:30:57 -0800 | [diff] [blame] | 4433 | dvmAbort(); // OK to dvmAbort - build error |
| Ben Cheng | d7d426a | 2009-09-22 11:23:36 -0700 | [diff] [blame] | 4434 | } |
| 4435 | } |
| 4436 | |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 4437 | return dvmCompilerArchVariantInit(); |
| 4438 | } |
| 4439 | |
| 4440 | void *dvmCompilerGetInterpretTemplate() |
| 4441 | { |
| 4442 | return (void*) ((int)gDvmJit.codeCache + |
| 4443 | templateEntryOffsets[TEMPLATE_INTERPRET]); |
| 4444 | } |
| 4445 | |
| buzbee | bff121a | 2010-08-04 15:25:06 -0700 | [diff] [blame] | 4446 | /* Needed by the Assembler */ |
| 4447 | void dvmCompilerSetupResourceMasks(ArmLIR *lir) |
| 4448 | { |
| 4449 | setupResourceMasks(lir); |
| 4450 | } |
| 4451 | |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 4452 | /* Needed by the ld/st optmizatons */ |
| 4453 | ArmLIR* dvmCompilerRegCopyNoInsert(CompilationUnit *cUnit, int rDest, int rSrc) |
| 4454 | { |
| 4455 | return genRegCopyNoInsert(cUnit, rDest, rSrc); |
| 4456 | } |
| 4457 | |
| 4458 | /* Needed by the register allocator */ |
| 4459 | ArmLIR* dvmCompilerRegCopy(CompilationUnit *cUnit, int rDest, int rSrc) |
| 4460 | { |
| 4461 | return genRegCopy(cUnit, rDest, rSrc); |
| 4462 | } |
| 4463 | |
| 4464 | /* Needed by the register allocator */ |
| 4465 | void dvmCompilerRegCopyWide(CompilationUnit *cUnit, int destLo, int destHi, |
| 4466 | int srcLo, int srcHi) |
| 4467 | { |
| 4468 | genRegCopyWide(cUnit, destLo, destHi, srcLo, srcHi); |
| 4469 | } |
| 4470 | |
| 4471 | void dvmCompilerFlushRegImpl(CompilationUnit *cUnit, int rBase, |
| 4472 | int displacement, int rSrc, OpSize size) |
| 4473 | { |
| 4474 | storeBaseDisp(cUnit, rBase, displacement, rSrc, size); |
| 4475 | } |
| 4476 | |
| 4477 | void dvmCompilerFlushRegWideImpl(CompilationUnit *cUnit, int rBase, |
| 4478 | int displacement, int rSrcLo, int rSrcHi) |
| 4479 | { |
| 4480 | storeBaseDispWide(cUnit, rBase, displacement, rSrcLo, rSrcHi); |
| Ben Cheng | d7d426a | 2009-09-22 11:23:36 -0700 | [diff] [blame] | 4481 | } |