blob: 2d92d883787f792c032a24dbd805ccbe8c5371b4 [file] [log] [blame]
Ben Chengba4fc8b2009-06-01 13:00:29 -07001/*
2 * Copyright (C) 2009 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
Bill Buzbee50a6bf22009-07-08 13:08:04 -070017/*
18 * This file contains codegen and support common to all supported
19 * ARM variants. It is included by:
20 *
21 * Codegen-$(TARGET_ARCH_VARIANT).c
22 *
23 * which combines this common code with specific support found in the
24 * applicable directory below this one.
25 */
26
buzbee919eb062010-07-12 12:59:22 -070027/*
28 * Mark garbage collection card. Skip if the value we're storing is null.
29 */
30static void markCard(CompilationUnit *cUnit, int valReg, int tgtAddrReg)
31{
32 int regCardBase = dvmCompilerAllocTemp(cUnit);
33 int regCardNo = dvmCompilerAllocTemp(cUnit);
buzbee8f8109a2010-08-31 10:16:35 -070034 ArmLIR *branchOver = genCmpImmBranch(cUnit, kArmCondEq, valReg, 0);
buzbee919eb062010-07-12 12:59:22 -070035 loadWordDisp(cUnit, rGLUE, offsetof(InterpState, cardTable),
36 regCardBase);
37 opRegRegImm(cUnit, kOpLsr, regCardNo, tgtAddrReg, GC_CARD_SHIFT);
38 storeBaseIndexed(cUnit, regCardBase, regCardNo, regCardBase, 0,
39 kUnsignedByte);
40 ArmLIR *target = newLIR0(cUnit, kArmPseudoTargetLabel);
41 target->defMask = ENCODE_ALL;
42 branchOver->generic.target = (LIR *)target;
buzbeebaf196a2010-08-04 10:13:15 -070043 dvmCompilerFreeTemp(cUnit, regCardBase);
44 dvmCompilerFreeTemp(cUnit, regCardNo);
buzbee919eb062010-07-12 12:59:22 -070045}
46
Ben Cheng5d90c202009-11-22 23:31:11 -080047static bool genConversionCall(CompilationUnit *cUnit, MIR *mir, void *funct,
48 int srcSize, int tgtSize)
49{
50 /*
51 * Don't optimize the register usage since it calls out to template
52 * functions
53 */
54 RegLocation rlSrc;
55 RegLocation rlDest;
Bill Buzbeec6f10662010-02-09 11:16:15 -080056 dvmCompilerFlushAllRegs(cUnit); /* Send everything to home location */
Ben Cheng5d90c202009-11-22 23:31:11 -080057 if (srcSize == 1) {
Bill Buzbeec6f10662010-02-09 11:16:15 -080058 rlSrc = dvmCompilerGetSrc(cUnit, mir, 0);
Ben Cheng5d90c202009-11-22 23:31:11 -080059 loadValueDirectFixed(cUnit, rlSrc, r0);
60 } else {
Bill Buzbeec6f10662010-02-09 11:16:15 -080061 rlSrc = dvmCompilerGetSrcWide(cUnit, mir, 0, 1);
Ben Cheng5d90c202009-11-22 23:31:11 -080062 loadValueDirectWideFixed(cUnit, rlSrc, r0, r1);
63 }
Ben Chengbd1326d2010-04-02 15:04:53 -070064 LOAD_FUNC_ADDR(cUnit, r2, (int)funct);
Ben Cheng5d90c202009-11-22 23:31:11 -080065 opReg(cUnit, kOpBlx, r2);
Elliott Hughes6a555132010-02-25 15:41:42 -080066 dvmCompilerClobberCallRegs(cUnit);
Ben Cheng5d90c202009-11-22 23:31:11 -080067 if (tgtSize == 1) {
68 RegLocation rlResult;
Bill Buzbeec6f10662010-02-09 11:16:15 -080069 rlDest = dvmCompilerGetDest(cUnit, mir, 0);
70 rlResult = dvmCompilerGetReturn(cUnit);
Ben Cheng5d90c202009-11-22 23:31:11 -080071 storeValue(cUnit, rlDest, rlResult);
72 } else {
73 RegLocation rlResult;
Bill Buzbeec6f10662010-02-09 11:16:15 -080074 rlDest = dvmCompilerGetDestWide(cUnit, mir, 0, 1);
75 rlResult = dvmCompilerGetReturnWide(cUnit);
Ben Cheng5d90c202009-11-22 23:31:11 -080076 storeValueWide(cUnit, rlDest, rlResult);
77 }
78 return false;
79}
Ben Chengba4fc8b2009-06-01 13:00:29 -070080
Ben Cheng5d90c202009-11-22 23:31:11 -080081static bool genArithOpFloatPortable(CompilationUnit *cUnit, MIR *mir,
82 RegLocation rlDest, RegLocation rlSrc1,
83 RegLocation rlSrc2)
84{
85 RegLocation rlResult;
86 void* funct;
87
Ben Cheng5d90c202009-11-22 23:31:11 -080088 switch (mir->dalvikInsn.opCode) {
89 case OP_ADD_FLOAT_2ADDR:
90 case OP_ADD_FLOAT:
91 funct = (void*) __aeabi_fadd;
92 break;
93 case OP_SUB_FLOAT_2ADDR:
94 case OP_SUB_FLOAT:
95 funct = (void*) __aeabi_fsub;
96 break;
97 case OP_DIV_FLOAT_2ADDR:
98 case OP_DIV_FLOAT:
99 funct = (void*) __aeabi_fdiv;
100 break;
101 case OP_MUL_FLOAT_2ADDR:
102 case OP_MUL_FLOAT:
103 funct = (void*) __aeabi_fmul;
104 break;
105 case OP_REM_FLOAT_2ADDR:
106 case OP_REM_FLOAT:
107 funct = (void*) fmodf;
108 break;
109 case OP_NEG_FLOAT: {
110 genNegFloat(cUnit, rlDest, rlSrc1);
111 return false;
112 }
113 default:
114 return true;
115 }
Bill Buzbeec6f10662010-02-09 11:16:15 -0800116 dvmCompilerFlushAllRegs(cUnit); /* Send everything to home location */
Ben Cheng5d90c202009-11-22 23:31:11 -0800117 loadValueDirectFixed(cUnit, rlSrc1, r0);
118 loadValueDirectFixed(cUnit, rlSrc2, r1);
Ben Chengbd1326d2010-04-02 15:04:53 -0700119 LOAD_FUNC_ADDR(cUnit, r2, (int)funct);
Ben Cheng5d90c202009-11-22 23:31:11 -0800120 opReg(cUnit, kOpBlx, r2);
Elliott Hughes6a555132010-02-25 15:41:42 -0800121 dvmCompilerClobberCallRegs(cUnit);
Bill Buzbeec6f10662010-02-09 11:16:15 -0800122 rlResult = dvmCompilerGetReturn(cUnit);
Ben Cheng5d90c202009-11-22 23:31:11 -0800123 storeValue(cUnit, rlDest, rlResult);
124 return false;
125}
126
127static bool genArithOpDoublePortable(CompilationUnit *cUnit, MIR *mir,
128 RegLocation rlDest, RegLocation rlSrc1,
129 RegLocation rlSrc2)
130{
131 RegLocation rlResult;
132 void* funct;
133
Ben Cheng5d90c202009-11-22 23:31:11 -0800134 switch (mir->dalvikInsn.opCode) {
135 case OP_ADD_DOUBLE_2ADDR:
136 case OP_ADD_DOUBLE:
137 funct = (void*) __aeabi_dadd;
138 break;
139 case OP_SUB_DOUBLE_2ADDR:
140 case OP_SUB_DOUBLE:
141 funct = (void*) __aeabi_dsub;
142 break;
143 case OP_DIV_DOUBLE_2ADDR:
144 case OP_DIV_DOUBLE:
145 funct = (void*) __aeabi_ddiv;
146 break;
147 case OP_MUL_DOUBLE_2ADDR:
148 case OP_MUL_DOUBLE:
149 funct = (void*) __aeabi_dmul;
150 break;
151 case OP_REM_DOUBLE_2ADDR:
152 case OP_REM_DOUBLE:
153 funct = (void*) fmod;
154 break;
155 case OP_NEG_DOUBLE: {
156 genNegDouble(cUnit, rlDest, rlSrc1);
157 return false;
158 }
159 default:
160 return true;
161 }
Bill Buzbeec6f10662010-02-09 11:16:15 -0800162 dvmCompilerFlushAllRegs(cUnit); /* Send everything to home location */
Ben Chengbd1326d2010-04-02 15:04:53 -0700163 LOAD_FUNC_ADDR(cUnit, rlr, (int)funct);
Ben Cheng5d90c202009-11-22 23:31:11 -0800164 loadValueDirectWideFixed(cUnit, rlSrc1, r0, r1);
165 loadValueDirectWideFixed(cUnit, rlSrc2, r2, r3);
166 opReg(cUnit, kOpBlx, rlr);
Elliott Hughes6a555132010-02-25 15:41:42 -0800167 dvmCompilerClobberCallRegs(cUnit);
Bill Buzbeec6f10662010-02-09 11:16:15 -0800168 rlResult = dvmCompilerGetReturnWide(cUnit);
Ben Cheng5d90c202009-11-22 23:31:11 -0800169 storeValueWide(cUnit, rlDest, rlResult);
170 return false;
171}
172
173static bool genConversionPortable(CompilationUnit *cUnit, MIR *mir)
174{
175 OpCode opCode = mir->dalvikInsn.opCode;
176
Ben Cheng5d90c202009-11-22 23:31:11 -0800177 switch (opCode) {
178 case OP_INT_TO_FLOAT:
179 return genConversionCall(cUnit, mir, (void*)__aeabi_i2f, 1, 1);
180 case OP_FLOAT_TO_INT:
181 return genConversionCall(cUnit, mir, (void*)__aeabi_f2iz, 1, 1);
182 case OP_DOUBLE_TO_FLOAT:
183 return genConversionCall(cUnit, mir, (void*)__aeabi_d2f, 2, 1);
184 case OP_FLOAT_TO_DOUBLE:
185 return genConversionCall(cUnit, mir, (void*)__aeabi_f2d, 1, 2);
186 case OP_INT_TO_DOUBLE:
187 return genConversionCall(cUnit, mir, (void*)__aeabi_i2d, 1, 2);
188 case OP_DOUBLE_TO_INT:
189 return genConversionCall(cUnit, mir, (void*)__aeabi_d2iz, 2, 1);
190 case OP_FLOAT_TO_LONG:
191 return genConversionCall(cUnit, mir, (void*)dvmJitf2l, 1, 2);
192 case OP_LONG_TO_FLOAT:
193 return genConversionCall(cUnit, mir, (void*)__aeabi_l2f, 2, 1);
194 case OP_DOUBLE_TO_LONG:
195 return genConversionCall(cUnit, mir, (void*)dvmJitd2l, 2, 2);
196 case OP_LONG_TO_DOUBLE:
197 return genConversionCall(cUnit, mir, (void*)__aeabi_l2d, 2, 2);
198 default:
199 return true;
200 }
201 return false;
202}
Ben Chengba4fc8b2009-06-01 13:00:29 -0700203
Jeff Hao97319a82009-08-12 16:57:15 -0700204#if defined(WITH_SELF_VERIFICATION)
jeffhao9e45c0b2010-02-03 10:24:05 -0800205static void selfVerificationBranchInsert(LIR *currentLIR, ArmOpCode opCode,
206 int dest, int src1)
Jeff Hao97319a82009-08-12 16:57:15 -0700207{
jeffhao9e45c0b2010-02-03 10:24:05 -0800208 ArmLIR *insn = dvmCompilerNew(sizeof(ArmLIR), true);
209 insn->opCode = opCode;
210 insn->operands[0] = dest;
211 insn->operands[1] = src1;
212 setupResourceMasks(insn);
213 dvmCompilerInsertLIRBefore(currentLIR, (LIR *) insn);
Jeff Hao97319a82009-08-12 16:57:15 -0700214}
215
jeffhao9e45c0b2010-02-03 10:24:05 -0800216static void selfVerificationBranchInsertPass(CompilationUnit *cUnit)
Jeff Hao97319a82009-08-12 16:57:15 -0700217{
jeffhao9e45c0b2010-02-03 10:24:05 -0800218 ArmLIR *thisLIR;
jeffhao9e45c0b2010-02-03 10:24:05 -0800219 TemplateOpCode opCode = TEMPLATE_MEM_OP_DECODE;
Jeff Hao97319a82009-08-12 16:57:15 -0700220
jeffhao9e45c0b2010-02-03 10:24:05 -0800221 for (thisLIR = (ArmLIR *) cUnit->firstLIRInsn;
222 thisLIR != (ArmLIR *) cUnit->lastLIRInsn;
223 thisLIR = NEXT_LIR(thisLIR)) {
224 if (thisLIR->branchInsertSV) {
225 /* Branch to mem op decode template */
226 selfVerificationBranchInsert((LIR *) thisLIR, kThumbBlx1,
227 (int) gDvmJit.codeCache + templateEntryOffsets[opCode],
228 (int) gDvmJit.codeCache + templateEntryOffsets[opCode]);
229 selfVerificationBranchInsert((LIR *) thisLIR, kThumbBlx2,
230 (int) gDvmJit.codeCache + templateEntryOffsets[opCode],
231 (int) gDvmJit.codeCache + templateEntryOffsets[opCode]);
Jeff Hao97319a82009-08-12 16:57:15 -0700232 }
233 }
Jeff Hao97319a82009-08-12 16:57:15 -0700234}
Jeff Hao97319a82009-08-12 16:57:15 -0700235#endif
236
Bill Buzbeebe6534f2010-03-12 16:01:35 -0800237/* Generate conditional branch instructions */
238static ArmLIR *genConditionalBranch(CompilationUnit *cUnit,
239 ArmConditionCode cond,
240 ArmLIR *target)
241{
242 ArmLIR *branch = opCondBranch(cUnit, cond);
243 branch->generic.target = (LIR *) target;
244 return branch;
245}
246
Ben Chengba4fc8b2009-06-01 13:00:29 -0700247/* Generate a unconditional branch to go to the interpreter */
Bill Buzbee89efc3d2009-07-28 11:22:22 -0700248static inline ArmLIR *genTrap(CompilationUnit *cUnit, int dOffset,
249 ArmLIR *pcrLabel)
Ben Chengba4fc8b2009-06-01 13:00:29 -0700250{
Bill Buzbee1465db52009-09-23 17:17:35 -0700251 ArmLIR *branch = opNone(cUnit, kOpUncondBr);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700252 return genCheckCommon(cUnit, dOffset, branch, pcrLabel);
253}
254
255/* Load a wide field from an object instance */
256static void genIGetWide(CompilationUnit *cUnit, MIR *mir, int fieldOffset)
257{
Bill Buzbeec6f10662010-02-09 11:16:15 -0800258 RegLocation rlObj = dvmCompilerGetSrc(cUnit, mir, 0);
259 RegLocation rlDest = dvmCompilerGetDestWide(cUnit, mir, 0, 1);
Bill Buzbee1465db52009-09-23 17:17:35 -0700260 RegLocation rlResult;
261 rlObj = loadValue(cUnit, rlObj, kCoreReg);
Bill Buzbeec6f10662010-02-09 11:16:15 -0800262 int regPtr = dvmCompilerAllocTemp(cUnit);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700263
Bill Buzbee1465db52009-09-23 17:17:35 -0700264 assert(rlDest.wide);
Ben Chenge9695e52009-06-16 16:11:47 -0700265
Bill Buzbee1465db52009-09-23 17:17:35 -0700266 genNullCheck(cUnit, rlObj.sRegLow, rlObj.lowReg, mir->offset,
267 NULL);/* null object? */
268 opRegRegImm(cUnit, kOpAdd, regPtr, rlObj.lowReg, fieldOffset);
Bill Buzbeec6f10662010-02-09 11:16:15 -0800269 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kAnyReg, true);
Ben Cheng11d8f142010-03-24 15:24:19 -0700270
271 HEAP_ACCESS_SHADOW(true);
Bill Buzbee1465db52009-09-23 17:17:35 -0700272 loadPair(cUnit, regPtr, rlResult.lowReg, rlResult.highReg);
Ben Cheng11d8f142010-03-24 15:24:19 -0700273 HEAP_ACCESS_SHADOW(false);
274
Bill Buzbeec6f10662010-02-09 11:16:15 -0800275 dvmCompilerFreeTemp(cUnit, regPtr);
Bill Buzbee1465db52009-09-23 17:17:35 -0700276 storeValueWide(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700277}
278
279/* Store a wide field to an object instance */
280static void genIPutWide(CompilationUnit *cUnit, MIR *mir, int fieldOffset)
281{
Bill Buzbeec6f10662010-02-09 11:16:15 -0800282 RegLocation rlSrc = dvmCompilerGetSrcWide(cUnit, mir, 0, 1);
283 RegLocation rlObj = dvmCompilerGetSrc(cUnit, mir, 2);
Bill Buzbee1465db52009-09-23 17:17:35 -0700284 rlObj = loadValue(cUnit, rlObj, kCoreReg);
285 int regPtr;
286 rlSrc = loadValueWide(cUnit, rlSrc, kAnyReg);
287 genNullCheck(cUnit, rlObj.sRegLow, rlObj.lowReg, mir->offset,
288 NULL);/* null object? */
Bill Buzbeec6f10662010-02-09 11:16:15 -0800289 regPtr = dvmCompilerAllocTemp(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -0700290 opRegRegImm(cUnit, kOpAdd, regPtr, rlObj.lowReg, fieldOffset);
Ben Cheng11d8f142010-03-24 15:24:19 -0700291
292 HEAP_ACCESS_SHADOW(true);
Bill Buzbee1465db52009-09-23 17:17:35 -0700293 storePair(cUnit, regPtr, rlSrc.lowReg, rlSrc.highReg);
Ben Cheng11d8f142010-03-24 15:24:19 -0700294 HEAP_ACCESS_SHADOW(false);
295
Bill Buzbeec6f10662010-02-09 11:16:15 -0800296 dvmCompilerFreeTemp(cUnit, regPtr);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700297}
298
299/*
300 * Load a field from an object instance
301 *
Ben Chengba4fc8b2009-06-01 13:00:29 -0700302 */
Bill Buzbee270c1d62009-08-13 16:58:07 -0700303static void genIGet(CompilationUnit *cUnit, MIR *mir, OpSize size,
buzbeeecf8f6e2010-07-20 14:53:42 -0700304 int fieldOffset, bool isVolatile)
Ben Chengba4fc8b2009-06-01 13:00:29 -0700305{
Bill Buzbee1465db52009-09-23 17:17:35 -0700306 RegLocation rlResult;
Bill Buzbee749e8162010-07-07 06:55:56 -0700307 RegisterClass regClass = dvmCompilerRegClassBySize(size);
Bill Buzbeec6f10662010-02-09 11:16:15 -0800308 RegLocation rlObj = dvmCompilerGetSrc(cUnit, mir, 0);
309 RegLocation rlDest = dvmCompilerGetDest(cUnit, mir, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -0700310 rlObj = loadValue(cUnit, rlObj, kCoreReg);
Bill Buzbee749e8162010-07-07 06:55:56 -0700311 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, regClass, true);
Bill Buzbee1465db52009-09-23 17:17:35 -0700312 genNullCheck(cUnit, rlObj.sRegLow, rlObj.lowReg, mir->offset,
313 NULL);/* null object? */
Ben Cheng11d8f142010-03-24 15:24:19 -0700314
315 HEAP_ACCESS_SHADOW(true);
Ben Cheng5d90c202009-11-22 23:31:11 -0800316 loadBaseDisp(cUnit, mir, rlObj.lowReg, fieldOffset, rlResult.lowReg,
317 size, rlObj.sRegLow);
Ben Cheng11d8f142010-03-24 15:24:19 -0700318 HEAP_ACCESS_SHADOW(false);
buzbeeecf8f6e2010-07-20 14:53:42 -0700319 if (isVolatile) {
320 dvmCompilerGenMemBarrier(cUnit);
321 }
Ben Cheng11d8f142010-03-24 15:24:19 -0700322
Bill Buzbee1465db52009-09-23 17:17:35 -0700323 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700324}
325
326/*
327 * Store a field to an object instance
328 *
Ben Chengba4fc8b2009-06-01 13:00:29 -0700329 */
Bill Buzbee270c1d62009-08-13 16:58:07 -0700330static void genIPut(CompilationUnit *cUnit, MIR *mir, OpSize size,
buzbeeecf8f6e2010-07-20 14:53:42 -0700331 int fieldOffset, bool isObject, bool isVolatile)
Ben Chengba4fc8b2009-06-01 13:00:29 -0700332{
Bill Buzbee749e8162010-07-07 06:55:56 -0700333 RegisterClass regClass = dvmCompilerRegClassBySize(size);
Bill Buzbeec6f10662010-02-09 11:16:15 -0800334 RegLocation rlSrc = dvmCompilerGetSrc(cUnit, mir, 0);
335 RegLocation rlObj = dvmCompilerGetSrc(cUnit, mir, 1);
Bill Buzbee1465db52009-09-23 17:17:35 -0700336 rlObj = loadValue(cUnit, rlObj, kCoreReg);
Bill Buzbee749e8162010-07-07 06:55:56 -0700337 rlSrc = loadValue(cUnit, rlSrc, regClass);
Bill Buzbee1465db52009-09-23 17:17:35 -0700338 genNullCheck(cUnit, rlObj.sRegLow, rlObj.lowReg, mir->offset,
339 NULL);/* null object? */
Ben Cheng11d8f142010-03-24 15:24:19 -0700340
buzbeeecf8f6e2010-07-20 14:53:42 -0700341 if (isVolatile) {
342 dvmCompilerGenMemBarrier(cUnit);
343 }
Ben Cheng11d8f142010-03-24 15:24:19 -0700344 HEAP_ACCESS_SHADOW(true);
Bill Buzbee1465db52009-09-23 17:17:35 -0700345 storeBaseDisp(cUnit, rlObj.lowReg, fieldOffset, rlSrc.lowReg, size);
Ben Cheng11d8f142010-03-24 15:24:19 -0700346 HEAP_ACCESS_SHADOW(false);
buzbee919eb062010-07-12 12:59:22 -0700347 if (isObject) {
348 /* NOTE: marking card based on object head */
349 markCard(cUnit, rlSrc.lowReg, rlObj.lowReg);
350 }
Ben Chengba4fc8b2009-06-01 13:00:29 -0700351}
352
353
Ben Chengba4fc8b2009-06-01 13:00:29 -0700354/*
355 * Generate array load
Ben Chengba4fc8b2009-06-01 13:00:29 -0700356 */
Bill Buzbee270c1d62009-08-13 16:58:07 -0700357static void genArrayGet(CompilationUnit *cUnit, MIR *mir, OpSize size,
Bill Buzbee1465db52009-09-23 17:17:35 -0700358 RegLocation rlArray, RegLocation rlIndex,
359 RegLocation rlDest, int scale)
Ben Chengba4fc8b2009-06-01 13:00:29 -0700360{
Bill Buzbee749e8162010-07-07 06:55:56 -0700361 RegisterClass regClass = dvmCompilerRegClassBySize(size);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700362 int lenOffset = offsetof(ArrayObject, length);
363 int dataOffset = offsetof(ArrayObject, contents);
Bill Buzbee1465db52009-09-23 17:17:35 -0700364 RegLocation rlResult;
365 rlArray = loadValue(cUnit, rlArray, kCoreReg);
366 rlIndex = loadValue(cUnit, rlIndex, kCoreReg);
367 int regPtr;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700368
369 /* null object? */
Ben Cheng4238ec22009-08-24 16:32:22 -0700370 ArmLIR * pcrLabel = NULL;
371
372 if (!(mir->OptimizationFlags & MIR_IGNORE_NULL_CHECK)) {
Bill Buzbee1465db52009-09-23 17:17:35 -0700373 pcrLabel = genNullCheck(cUnit, rlArray.sRegLow,
374 rlArray.lowReg, mir->offset, NULL);
Ben Cheng4238ec22009-08-24 16:32:22 -0700375 }
376
Bill Buzbeec6f10662010-02-09 11:16:15 -0800377 regPtr = dvmCompilerAllocTemp(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -0700378
Ben Cheng4238ec22009-08-24 16:32:22 -0700379 if (!(mir->OptimizationFlags & MIR_IGNORE_RANGE_CHECK)) {
Bill Buzbeec6f10662010-02-09 11:16:15 -0800380 int regLen = dvmCompilerAllocTemp(cUnit);
Ben Cheng4238ec22009-08-24 16:32:22 -0700381 /* Get len */
Bill Buzbee1465db52009-09-23 17:17:35 -0700382 loadWordDisp(cUnit, rlArray.lowReg, lenOffset, regLen);
383 /* regPtr -> array data */
384 opRegRegImm(cUnit, kOpAdd, regPtr, rlArray.lowReg, dataOffset);
385 genBoundsCheck(cUnit, rlIndex.lowReg, regLen, mir->offset,
386 pcrLabel);
Bill Buzbeec6f10662010-02-09 11:16:15 -0800387 dvmCompilerFreeTemp(cUnit, regLen);
Ben Cheng4238ec22009-08-24 16:32:22 -0700388 } else {
Bill Buzbee1465db52009-09-23 17:17:35 -0700389 /* regPtr -> array data */
390 opRegRegImm(cUnit, kOpAdd, regPtr, rlArray.lowReg, dataOffset);
Ben Cheng4238ec22009-08-24 16:32:22 -0700391 }
Bill Buzbee1465db52009-09-23 17:17:35 -0700392 if ((size == kLong) || (size == kDouble)) {
393 if (scale) {
Bill Buzbeec6f10662010-02-09 11:16:15 -0800394 int rNewIndex = dvmCompilerAllocTemp(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -0700395 opRegRegImm(cUnit, kOpLsl, rNewIndex, rlIndex.lowReg, scale);
396 opRegReg(cUnit, kOpAdd, regPtr, rNewIndex);
Bill Buzbeec6f10662010-02-09 11:16:15 -0800397 dvmCompilerFreeTemp(cUnit, rNewIndex);
Bill Buzbee1465db52009-09-23 17:17:35 -0700398 } else {
399 opRegReg(cUnit, kOpAdd, regPtr, rlIndex.lowReg);
400 }
Bill Buzbee749e8162010-07-07 06:55:56 -0700401 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, regClass, true);
Ben Cheng11d8f142010-03-24 15:24:19 -0700402
403 HEAP_ACCESS_SHADOW(true);
Bill Buzbee1465db52009-09-23 17:17:35 -0700404 loadPair(cUnit, regPtr, rlResult.lowReg, rlResult.highReg);
Ben Cheng11d8f142010-03-24 15:24:19 -0700405 HEAP_ACCESS_SHADOW(false);
406
Bill Buzbeec6f10662010-02-09 11:16:15 -0800407 dvmCompilerFreeTemp(cUnit, regPtr);
Bill Buzbee1465db52009-09-23 17:17:35 -0700408 storeValueWide(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700409 } else {
Bill Buzbee749e8162010-07-07 06:55:56 -0700410 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, regClass, true);
Ben Cheng11d8f142010-03-24 15:24:19 -0700411
412 HEAP_ACCESS_SHADOW(true);
Bill Buzbee1465db52009-09-23 17:17:35 -0700413 loadBaseIndexed(cUnit, regPtr, rlIndex.lowReg, rlResult.lowReg,
414 scale, size);
Ben Cheng11d8f142010-03-24 15:24:19 -0700415 HEAP_ACCESS_SHADOW(false);
416
Bill Buzbeec6f10662010-02-09 11:16:15 -0800417 dvmCompilerFreeTemp(cUnit, regPtr);
Bill Buzbee1465db52009-09-23 17:17:35 -0700418 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700419 }
420}
421
Ben Chengba4fc8b2009-06-01 13:00:29 -0700422/*
423 * Generate array store
424 *
Ben Chengba4fc8b2009-06-01 13:00:29 -0700425 */
Bill Buzbee270c1d62009-08-13 16:58:07 -0700426static void genArrayPut(CompilationUnit *cUnit, MIR *mir, OpSize size,
Bill Buzbee1465db52009-09-23 17:17:35 -0700427 RegLocation rlArray, RegLocation rlIndex,
428 RegLocation rlSrc, int scale)
Ben Chengba4fc8b2009-06-01 13:00:29 -0700429{
Bill Buzbee749e8162010-07-07 06:55:56 -0700430 RegisterClass regClass = dvmCompilerRegClassBySize(size);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700431 int lenOffset = offsetof(ArrayObject, length);
432 int dataOffset = offsetof(ArrayObject, contents);
433
Bill Buzbee1465db52009-09-23 17:17:35 -0700434 int regPtr;
435 rlArray = loadValue(cUnit, rlArray, kCoreReg);
436 rlIndex = loadValue(cUnit, rlIndex, kCoreReg);
Ben Chenge9695e52009-06-16 16:11:47 -0700437
Bill Buzbeec6f10662010-02-09 11:16:15 -0800438 if (dvmCompilerIsTemp(cUnit, rlArray.lowReg)) {
439 dvmCompilerClobber(cUnit, rlArray.lowReg);
Bill Buzbee1465db52009-09-23 17:17:35 -0700440 regPtr = rlArray.lowReg;
441 } else {
Bill Buzbeec6f10662010-02-09 11:16:15 -0800442 regPtr = dvmCompilerAllocTemp(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -0700443 genRegCopy(cUnit, regPtr, rlArray.lowReg);
444 }
Ben Chenge9695e52009-06-16 16:11:47 -0700445
Ben Cheng1efc9c52009-06-08 18:25:27 -0700446 /* null object? */
Ben Cheng4238ec22009-08-24 16:32:22 -0700447 ArmLIR * pcrLabel = NULL;
448
449 if (!(mir->OptimizationFlags & MIR_IGNORE_NULL_CHECK)) {
Bill Buzbee1465db52009-09-23 17:17:35 -0700450 pcrLabel = genNullCheck(cUnit, rlArray.sRegLow, rlArray.lowReg,
451 mir->offset, NULL);
Ben Cheng4238ec22009-08-24 16:32:22 -0700452 }
453
454 if (!(mir->OptimizationFlags & MIR_IGNORE_RANGE_CHECK)) {
Bill Buzbeec6f10662010-02-09 11:16:15 -0800455 int regLen = dvmCompilerAllocTemp(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -0700456 //NOTE: max live temps(4) here.
Ben Cheng4238ec22009-08-24 16:32:22 -0700457 /* Get len */
Bill Buzbee1465db52009-09-23 17:17:35 -0700458 loadWordDisp(cUnit, rlArray.lowReg, lenOffset, regLen);
459 /* regPtr -> array data */
460 opRegImm(cUnit, kOpAdd, regPtr, dataOffset);
461 genBoundsCheck(cUnit, rlIndex.lowReg, regLen, mir->offset,
462 pcrLabel);
Bill Buzbeec6f10662010-02-09 11:16:15 -0800463 dvmCompilerFreeTemp(cUnit, regLen);
Ben Cheng4238ec22009-08-24 16:32:22 -0700464 } else {
Bill Buzbee1465db52009-09-23 17:17:35 -0700465 /* regPtr -> array data */
466 opRegImm(cUnit, kOpAdd, regPtr, dataOffset);
Ben Cheng4238ec22009-08-24 16:32:22 -0700467 }
Bill Buzbee1465db52009-09-23 17:17:35 -0700468 /* at this point, regPtr points to array, 2 live temps */
Bill Buzbee1465db52009-09-23 17:17:35 -0700469 if ((size == kLong) || (size == kDouble)) {
470 //TODO: need specific wide routine that can handle fp regs
471 if (scale) {
Bill Buzbeec6f10662010-02-09 11:16:15 -0800472 int rNewIndex = dvmCompilerAllocTemp(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -0700473 opRegRegImm(cUnit, kOpLsl, rNewIndex, rlIndex.lowReg, scale);
474 opRegReg(cUnit, kOpAdd, regPtr, rNewIndex);
Bill Buzbeec6f10662010-02-09 11:16:15 -0800475 dvmCompilerFreeTemp(cUnit, rNewIndex);
Bill Buzbee1465db52009-09-23 17:17:35 -0700476 } else {
477 opRegReg(cUnit, kOpAdd, regPtr, rlIndex.lowReg);
478 }
Bill Buzbee749e8162010-07-07 06:55:56 -0700479 rlSrc = loadValueWide(cUnit, rlSrc, regClass);
Ben Cheng11d8f142010-03-24 15:24:19 -0700480
481 HEAP_ACCESS_SHADOW(true);
Bill Buzbee1465db52009-09-23 17:17:35 -0700482 storePair(cUnit, regPtr, rlSrc.lowReg, rlSrc.highReg);
Ben Cheng11d8f142010-03-24 15:24:19 -0700483 HEAP_ACCESS_SHADOW(false);
484
Bill Buzbeec6f10662010-02-09 11:16:15 -0800485 dvmCompilerFreeTemp(cUnit, regPtr);
Bill Buzbee270c1d62009-08-13 16:58:07 -0700486 } else {
Bill Buzbee749e8162010-07-07 06:55:56 -0700487 rlSrc = loadValue(cUnit, rlSrc, regClass);
Ben Cheng11d8f142010-03-24 15:24:19 -0700488
489 HEAP_ACCESS_SHADOW(true);
Bill Buzbee1465db52009-09-23 17:17:35 -0700490 storeBaseIndexed(cUnit, regPtr, rlIndex.lowReg, rlSrc.lowReg,
491 scale, size);
Ben Cheng11d8f142010-03-24 15:24:19 -0700492 HEAP_ACCESS_SHADOW(false);
jeffhao9e45c0b2010-02-03 10:24:05 -0800493 }
Ben Chengba4fc8b2009-06-01 13:00:29 -0700494}
495
Bill Buzbeebe6534f2010-03-12 16:01:35 -0800496/*
497 * Generate array object store
498 * Must use explicit register allocation here because of
499 * call-out to dvmCanPutArrayElement
500 */
501static void genArrayObjectPut(CompilationUnit *cUnit, MIR *mir,
502 RegLocation rlArray, RegLocation rlIndex,
503 RegLocation rlSrc, int scale)
504{
505 int lenOffset = offsetof(ArrayObject, length);
506 int dataOffset = offsetof(ArrayObject, contents);
507
508 dvmCompilerFlushAllRegs(cUnit);
509
510 int regLen = r0;
511 int regPtr = r4PC; /* Preserved across call */
512 int regArray = r1;
513 int regIndex = r7; /* Preserved across call */
514
515 loadValueDirectFixed(cUnit, rlArray, regArray);
516 loadValueDirectFixed(cUnit, rlIndex, regIndex);
517
518 /* null object? */
519 ArmLIR * pcrLabel = NULL;
520
521 if (!(mir->OptimizationFlags & MIR_IGNORE_NULL_CHECK)) {
522 pcrLabel = genNullCheck(cUnit, rlArray.sRegLow, regArray,
523 mir->offset, NULL);
524 }
525
526 if (!(mir->OptimizationFlags & MIR_IGNORE_RANGE_CHECK)) {
527 /* Get len */
528 loadWordDisp(cUnit, regArray, lenOffset, regLen);
529 /* regPtr -> array data */
530 opRegRegImm(cUnit, kOpAdd, regPtr, regArray, dataOffset);
531 genBoundsCheck(cUnit, regIndex, regLen, mir->offset,
532 pcrLabel);
533 } else {
534 /* regPtr -> array data */
535 opRegRegImm(cUnit, kOpAdd, regPtr, regArray, dataOffset);
536 }
537
538 /* Get object to store */
539 loadValueDirectFixed(cUnit, rlSrc, r0);
Ben Chengbd1326d2010-04-02 15:04:53 -0700540 LOAD_FUNC_ADDR(cUnit, r2, (int)dvmCanPutArrayElement);
Bill Buzbeebe6534f2010-03-12 16:01:35 -0800541
542 /* Are we storing null? If so, avoid check */
buzbee8f8109a2010-08-31 10:16:35 -0700543 ArmLIR *branchOver = genCmpImmBranch(cUnit, kArmCondEq, r0, 0);
Bill Buzbeebe6534f2010-03-12 16:01:35 -0800544
545 /* Make sure the types are compatible */
546 loadWordDisp(cUnit, regArray, offsetof(Object, clazz), r1);
547 loadWordDisp(cUnit, r0, offsetof(Object, clazz), r0);
548 opReg(cUnit, kOpBlx, r2);
549 dvmCompilerClobberCallRegs(cUnit);
Bill Buzbee900a3af2010-03-16 12:41:43 -0700550
551 /*
552 * Using fixed registers here, and counting on r4 and r7 being
553 * preserved across the above call. Tell the register allocation
554 * utilities about the regs we are using directly
555 */
556 dvmCompilerLockTemp(cUnit, regPtr); // r4PC
557 dvmCompilerLockTemp(cUnit, regIndex); // r7
558 dvmCompilerLockTemp(cUnit, r0);
buzbee919eb062010-07-12 12:59:22 -0700559 dvmCompilerLockTemp(cUnit, r1);
Bill Buzbee900a3af2010-03-16 12:41:43 -0700560
Bill Buzbeebe6534f2010-03-12 16:01:35 -0800561 /* Bad? - roll back and re-execute if so */
562 genRegImmCheck(cUnit, kArmCondEq, r0, 0, mir->offset, pcrLabel);
563
buzbee919eb062010-07-12 12:59:22 -0700564 /* Resume here - must reload element & array, regPtr & index preserved */
Bill Buzbeebe6534f2010-03-12 16:01:35 -0800565 loadValueDirectFixed(cUnit, rlSrc, r0);
buzbee919eb062010-07-12 12:59:22 -0700566 loadValueDirectFixed(cUnit, rlArray, r1);
Bill Buzbeebe6534f2010-03-12 16:01:35 -0800567
568 ArmLIR *target = newLIR0(cUnit, kArmPseudoTargetLabel);
569 target->defMask = ENCODE_ALL;
570 branchOver->generic.target = (LIR *) target;
571
Ben Cheng11d8f142010-03-24 15:24:19 -0700572 HEAP_ACCESS_SHADOW(true);
Bill Buzbeebe6534f2010-03-12 16:01:35 -0800573 storeBaseIndexed(cUnit, regPtr, regIndex, r0,
574 scale, kWord);
Ben Cheng11d8f142010-03-24 15:24:19 -0700575 HEAP_ACCESS_SHADOW(false);
buzbee919eb062010-07-12 12:59:22 -0700576
buzbeebaf196a2010-08-04 10:13:15 -0700577 dvmCompilerFreeTemp(cUnit, regPtr);
578 dvmCompilerFreeTemp(cUnit, regIndex);
579
buzbee919eb062010-07-12 12:59:22 -0700580 /* NOTE: marking card here based on object head */
581 markCard(cUnit, r0, r1);
Bill Buzbeebe6534f2010-03-12 16:01:35 -0800582}
583
Ben Cheng5d90c202009-11-22 23:31:11 -0800584static bool genShiftOpLong(CompilationUnit *cUnit, MIR *mir,
585 RegLocation rlDest, RegLocation rlSrc1,
586 RegLocation rlShift)
Ben Chengba4fc8b2009-06-01 13:00:29 -0700587{
Ben Chenge9695e52009-06-16 16:11:47 -0700588 /*
589 * Don't mess with the regsiters here as there is a particular calling
590 * convention to the out-of-line handler.
591 */
Bill Buzbee1465db52009-09-23 17:17:35 -0700592 RegLocation rlResult;
593
594 loadValueDirectWideFixed(cUnit, rlSrc1, r0, r1);
595 loadValueDirect(cUnit, rlShift, r2);
Ben Chenge9695e52009-06-16 16:11:47 -0700596 switch( mir->dalvikInsn.opCode) {
597 case OP_SHL_LONG:
598 case OP_SHL_LONG_2ADDR:
599 genDispatchToHandler(cUnit, TEMPLATE_SHL_LONG);
600 break;
601 case OP_SHR_LONG:
602 case OP_SHR_LONG_2ADDR:
603 genDispatchToHandler(cUnit, TEMPLATE_SHR_LONG);
604 break;
605 case OP_USHR_LONG:
606 case OP_USHR_LONG_2ADDR:
607 genDispatchToHandler(cUnit, TEMPLATE_USHR_LONG);
608 break;
609 default:
610 return true;
611 }
Bill Buzbeec6f10662010-02-09 11:16:15 -0800612 rlResult = dvmCompilerGetReturnWide(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -0700613 storeValueWide(cUnit, rlDest, rlResult);
Ben Chenge9695e52009-06-16 16:11:47 -0700614 return false;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700615}
Ben Chenge9695e52009-06-16 16:11:47 -0700616
Ben Cheng5d90c202009-11-22 23:31:11 -0800617static bool genArithOpLong(CompilationUnit *cUnit, MIR *mir,
618 RegLocation rlDest, RegLocation rlSrc1,
619 RegLocation rlSrc2)
Ben Chengba4fc8b2009-06-01 13:00:29 -0700620{
Bill Buzbee1465db52009-09-23 17:17:35 -0700621 RegLocation rlResult;
622 OpKind firstOp = kOpBkpt;
623 OpKind secondOp = kOpBkpt;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700624 bool callOut = false;
625 void *callTgt;
626 int retReg = r0;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700627
628 switch (mir->dalvikInsn.opCode) {
629 case OP_NOT_LONG:
Bill Buzbee1465db52009-09-23 17:17:35 -0700630 rlSrc2 = loadValueWide(cUnit, rlSrc2, kCoreReg);
Bill Buzbeec6f10662010-02-09 11:16:15 -0800631 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Bill Buzbee1465db52009-09-23 17:17:35 -0700632 opRegReg(cUnit, kOpMvn, rlResult.lowReg, rlSrc2.lowReg);
633 opRegReg(cUnit, kOpMvn, rlResult.highReg, rlSrc2.highReg);
634 storeValueWide(cUnit, rlDest, rlResult);
635 return false;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700636 break;
637 case OP_ADD_LONG:
638 case OP_ADD_LONG_2ADDR:
Bill Buzbee1465db52009-09-23 17:17:35 -0700639 firstOp = kOpAdd;
640 secondOp = kOpAdc;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700641 break;
642 case OP_SUB_LONG:
643 case OP_SUB_LONG_2ADDR:
Bill Buzbee1465db52009-09-23 17:17:35 -0700644 firstOp = kOpSub;
645 secondOp = kOpSbc;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700646 break;
647 case OP_MUL_LONG:
648 case OP_MUL_LONG_2ADDR:
Bill Buzbee1465db52009-09-23 17:17:35 -0700649 genMulLong(cUnit, rlDest, rlSrc1, rlSrc2);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700650 return false;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700651 case OP_DIV_LONG:
652 case OP_DIV_LONG_2ADDR:
653 callOut = true;
654 retReg = r0;
655 callTgt = (void*)__aeabi_ldivmod;
656 break;
657 /* NOTE - result is in r2/r3 instead of r0/r1 */
658 case OP_REM_LONG:
659 case OP_REM_LONG_2ADDR:
660 callOut = true;
661 callTgt = (void*)__aeabi_ldivmod;
662 retReg = r2;
663 break;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700664 case OP_AND_LONG_2ADDR:
Bill Buzbee1465db52009-09-23 17:17:35 -0700665 case OP_AND_LONG:
666 firstOp = kOpAnd;
667 secondOp = kOpAnd;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700668 break;
669 case OP_OR_LONG:
670 case OP_OR_LONG_2ADDR:
Bill Buzbee1465db52009-09-23 17:17:35 -0700671 firstOp = kOpOr;
672 secondOp = kOpOr;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700673 break;
674 case OP_XOR_LONG:
675 case OP_XOR_LONG_2ADDR:
Bill Buzbee1465db52009-09-23 17:17:35 -0700676 firstOp = kOpXor;
677 secondOp = kOpXor;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700678 break;
Ben Chenge9695e52009-06-16 16:11:47 -0700679 case OP_NEG_LONG: {
Bill Buzbee51ecf602010-01-14 14:27:52 -0800680 //TUNING: can improve this using Thumb2 code
Bill Buzbeec6f10662010-02-09 11:16:15 -0800681 int tReg = dvmCompilerAllocTemp(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -0700682 rlSrc2 = loadValueWide(cUnit, rlSrc2, kCoreReg);
Bill Buzbeec6f10662010-02-09 11:16:15 -0800683 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Ben Chengbd1326d2010-04-02 15:04:53 -0700684 loadConstantNoClobber(cUnit, tReg, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -0700685 opRegRegReg(cUnit, kOpSub, rlResult.lowReg,
Bill Buzbee51ecf602010-01-14 14:27:52 -0800686 tReg, rlSrc2.lowReg);
687 opRegReg(cUnit, kOpSbc, tReg, rlSrc2.highReg);
688 genRegCopy(cUnit, rlResult.highReg, tReg);
Bill Buzbee1465db52009-09-23 17:17:35 -0700689 storeValueWide(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700690 return false;
Ben Chenge9695e52009-06-16 16:11:47 -0700691 }
Ben Chengba4fc8b2009-06-01 13:00:29 -0700692 default:
693 LOGE("Invalid long arith op");
Bill Buzbeefc519dc2010-03-06 23:30:57 -0800694 dvmCompilerAbort(cUnit);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700695 }
696 if (!callOut) {
Bill Buzbee80cef862010-03-25 10:38:34 -0700697 genLong3Addr(cUnit, mir, firstOp, secondOp, rlDest, rlSrc1, rlSrc2);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700698 } else {
Bill Buzbee1465db52009-09-23 17:17:35 -0700699 // Adjust return regs in to handle case of rem returning r2/r3
Bill Buzbeec6f10662010-02-09 11:16:15 -0800700 dvmCompilerFlushAllRegs(cUnit); /* Send everything to home location */
Bill Buzbee1465db52009-09-23 17:17:35 -0700701 loadValueDirectWideFixed(cUnit, rlSrc1, r0, r1);
Ben Chengbd1326d2010-04-02 15:04:53 -0700702 LOAD_FUNC_ADDR(cUnit, rlr, (int) callTgt);
Bill Buzbee1465db52009-09-23 17:17:35 -0700703 loadValueDirectWideFixed(cUnit, rlSrc2, r2, r3);
704 opReg(cUnit, kOpBlx, rlr);
Elliott Hughes6a555132010-02-25 15:41:42 -0800705 dvmCompilerClobberCallRegs(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -0700706 if (retReg == r0)
Bill Buzbeec6f10662010-02-09 11:16:15 -0800707 rlResult = dvmCompilerGetReturnWide(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -0700708 else
Bill Buzbeec6f10662010-02-09 11:16:15 -0800709 rlResult = dvmCompilerGetReturnWideAlt(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -0700710 storeValueWide(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700711 }
712 return false;
713}
714
Ben Cheng5d90c202009-11-22 23:31:11 -0800715static bool genArithOpInt(CompilationUnit *cUnit, MIR *mir,
716 RegLocation rlDest, RegLocation rlSrc1,
717 RegLocation rlSrc2)
Ben Chengba4fc8b2009-06-01 13:00:29 -0700718{
Bill Buzbee1465db52009-09-23 17:17:35 -0700719 OpKind op = kOpBkpt;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700720 bool callOut = false;
721 bool checkZero = false;
Bill Buzbee1465db52009-09-23 17:17:35 -0700722 bool unary = false;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700723 int retReg = r0;
724 void *callTgt;
Bill Buzbee1465db52009-09-23 17:17:35 -0700725 RegLocation rlResult;
Bill Buzbee0e605272009-12-01 14:28:05 -0800726 bool shiftOp = false;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700727
Ben Chengba4fc8b2009-06-01 13:00:29 -0700728 switch (mir->dalvikInsn.opCode) {
729 case OP_NEG_INT:
Bill Buzbee1465db52009-09-23 17:17:35 -0700730 op = kOpNeg;
731 unary = true;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700732 break;
733 case OP_NOT_INT:
Bill Buzbee1465db52009-09-23 17:17:35 -0700734 op = kOpMvn;
735 unary = true;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700736 break;
737 case OP_ADD_INT:
738 case OP_ADD_INT_2ADDR:
Bill Buzbee1465db52009-09-23 17:17:35 -0700739 op = kOpAdd;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700740 break;
741 case OP_SUB_INT:
742 case OP_SUB_INT_2ADDR:
Bill Buzbee1465db52009-09-23 17:17:35 -0700743 op = kOpSub;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700744 break;
745 case OP_MUL_INT:
746 case OP_MUL_INT_2ADDR:
Bill Buzbee1465db52009-09-23 17:17:35 -0700747 op = kOpMul;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700748 break;
749 case OP_DIV_INT:
750 case OP_DIV_INT_2ADDR:
751 callOut = true;
752 checkZero = true;
753 callTgt = __aeabi_idiv;
754 retReg = r0;
755 break;
756 /* NOTE: returns in r1 */
757 case OP_REM_INT:
758 case OP_REM_INT_2ADDR:
759 callOut = true;
760 checkZero = true;
761 callTgt = __aeabi_idivmod;
762 retReg = r1;
763 break;
764 case OP_AND_INT:
765 case OP_AND_INT_2ADDR:
Bill Buzbee1465db52009-09-23 17:17:35 -0700766 op = kOpAnd;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700767 break;
768 case OP_OR_INT:
769 case OP_OR_INT_2ADDR:
Bill Buzbee1465db52009-09-23 17:17:35 -0700770 op = kOpOr;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700771 break;
772 case OP_XOR_INT:
773 case OP_XOR_INT_2ADDR:
Bill Buzbee1465db52009-09-23 17:17:35 -0700774 op = kOpXor;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700775 break;
776 case OP_SHL_INT:
777 case OP_SHL_INT_2ADDR:
Bill Buzbee0e605272009-12-01 14:28:05 -0800778 shiftOp = true;
Bill Buzbee1465db52009-09-23 17:17:35 -0700779 op = kOpLsl;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700780 break;
781 case OP_SHR_INT:
782 case OP_SHR_INT_2ADDR:
Bill Buzbee0e605272009-12-01 14:28:05 -0800783 shiftOp = true;
Bill Buzbee1465db52009-09-23 17:17:35 -0700784 op = kOpAsr;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700785 break;
786 case OP_USHR_INT:
787 case OP_USHR_INT_2ADDR:
Bill Buzbee0e605272009-12-01 14:28:05 -0800788 shiftOp = true;
Bill Buzbee1465db52009-09-23 17:17:35 -0700789 op = kOpLsr;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700790 break;
791 default:
792 LOGE("Invalid word arith op: 0x%x(%d)",
793 mir->dalvikInsn.opCode, mir->dalvikInsn.opCode);
Bill Buzbeefc519dc2010-03-06 23:30:57 -0800794 dvmCompilerAbort(cUnit);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700795 }
796 if (!callOut) {
Bill Buzbee1465db52009-09-23 17:17:35 -0700797 rlSrc1 = loadValue(cUnit, rlSrc1, kCoreReg);
798 if (unary) {
Bill Buzbeec6f10662010-02-09 11:16:15 -0800799 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Bill Buzbee1465db52009-09-23 17:17:35 -0700800 opRegReg(cUnit, op, rlResult.lowReg,
801 rlSrc1.lowReg);
Ben Chenge9695e52009-06-16 16:11:47 -0700802 } else {
Bill Buzbee1465db52009-09-23 17:17:35 -0700803 rlSrc2 = loadValue(cUnit, rlSrc2, kCoreReg);
Bill Buzbee0e605272009-12-01 14:28:05 -0800804 if (shiftOp) {
Bill Buzbeec6f10662010-02-09 11:16:15 -0800805 int tReg = dvmCompilerAllocTemp(cUnit);
Bill Buzbee0e605272009-12-01 14:28:05 -0800806 opRegRegImm(cUnit, kOpAnd, tReg, rlSrc2.lowReg, 31);
Bill Buzbeec6f10662010-02-09 11:16:15 -0800807 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Bill Buzbee0e605272009-12-01 14:28:05 -0800808 opRegRegReg(cUnit, op, rlResult.lowReg,
809 rlSrc1.lowReg, tReg);
Bill Buzbeec6f10662010-02-09 11:16:15 -0800810 dvmCompilerFreeTemp(cUnit, tReg);
Bill Buzbee0e605272009-12-01 14:28:05 -0800811 } else {
Bill Buzbeec6f10662010-02-09 11:16:15 -0800812 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Bill Buzbee0e605272009-12-01 14:28:05 -0800813 opRegRegReg(cUnit, op, rlResult.lowReg,
814 rlSrc1.lowReg, rlSrc2.lowReg);
815 }
Ben Chenge9695e52009-06-16 16:11:47 -0700816 }
Bill Buzbee1465db52009-09-23 17:17:35 -0700817 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700818 } else {
Bill Buzbee1465db52009-09-23 17:17:35 -0700819 RegLocation rlResult;
Bill Buzbeec6f10662010-02-09 11:16:15 -0800820 dvmCompilerFlushAllRegs(cUnit); /* Send everything to home location */
Bill Buzbee1465db52009-09-23 17:17:35 -0700821 loadValueDirectFixed(cUnit, rlSrc2, r1);
Ben Chengbd1326d2010-04-02 15:04:53 -0700822 LOAD_FUNC_ADDR(cUnit, r2, (int) callTgt);
Bill Buzbee1465db52009-09-23 17:17:35 -0700823 loadValueDirectFixed(cUnit, rlSrc1, r0);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700824 if (checkZero) {
Bill Buzbee1465db52009-09-23 17:17:35 -0700825 genNullCheck(cUnit, rlSrc2.sRegLow, r1, mir->offset, NULL);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700826 }
Bill Buzbee1465db52009-09-23 17:17:35 -0700827 opReg(cUnit, kOpBlx, r2);
Elliott Hughes6a555132010-02-25 15:41:42 -0800828 dvmCompilerClobberCallRegs(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -0700829 if (retReg == r0)
Bill Buzbeec6f10662010-02-09 11:16:15 -0800830 rlResult = dvmCompilerGetReturn(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -0700831 else
Bill Buzbeec6f10662010-02-09 11:16:15 -0800832 rlResult = dvmCompilerGetReturnAlt(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -0700833 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700834 }
835 return false;
836}
837
Ben Cheng5d90c202009-11-22 23:31:11 -0800838static bool genArithOp(CompilationUnit *cUnit, MIR *mir)
Ben Chengba4fc8b2009-06-01 13:00:29 -0700839{
840 OpCode opCode = mir->dalvikInsn.opCode;
Bill Buzbee1465db52009-09-23 17:17:35 -0700841 RegLocation rlDest;
842 RegLocation rlSrc1;
843 RegLocation rlSrc2;
844 /* Deduce sizes of operands */
845 if (mir->ssaRep->numUses == 2) {
Bill Buzbeec6f10662010-02-09 11:16:15 -0800846 rlSrc1 = dvmCompilerGetSrc(cUnit, mir, 0);
847 rlSrc2 = dvmCompilerGetSrc(cUnit, mir, 1);
Bill Buzbee1465db52009-09-23 17:17:35 -0700848 } else if (mir->ssaRep->numUses == 3) {
Bill Buzbeec6f10662010-02-09 11:16:15 -0800849 rlSrc1 = dvmCompilerGetSrcWide(cUnit, mir, 0, 1);
850 rlSrc2 = dvmCompilerGetSrc(cUnit, mir, 2);
Bill Buzbee1465db52009-09-23 17:17:35 -0700851 } else {
Bill Buzbeec6f10662010-02-09 11:16:15 -0800852 rlSrc1 = dvmCompilerGetSrcWide(cUnit, mir, 0, 1);
853 rlSrc2 = dvmCompilerGetSrcWide(cUnit, mir, 2, 3);
Bill Buzbee1465db52009-09-23 17:17:35 -0700854 assert(mir->ssaRep->numUses == 4);
855 }
856 if (mir->ssaRep->numDefs == 1) {
Bill Buzbeec6f10662010-02-09 11:16:15 -0800857 rlDest = dvmCompilerGetDest(cUnit, mir, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -0700858 } else {
859 assert(mir->ssaRep->numDefs == 2);
Bill Buzbeec6f10662010-02-09 11:16:15 -0800860 rlDest = dvmCompilerGetDestWide(cUnit, mir, 0, 1);
Bill Buzbee1465db52009-09-23 17:17:35 -0700861 }
Ben Chengba4fc8b2009-06-01 13:00:29 -0700862
863 if ((opCode >= OP_ADD_LONG_2ADDR) && (opCode <= OP_XOR_LONG_2ADDR)) {
Ben Cheng5d90c202009-11-22 23:31:11 -0800864 return genArithOpLong(cUnit,mir, rlDest, rlSrc1, rlSrc2);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700865 }
866 if ((opCode >= OP_ADD_LONG) && (opCode <= OP_XOR_LONG)) {
Ben Cheng5d90c202009-11-22 23:31:11 -0800867 return genArithOpLong(cUnit,mir, rlDest, rlSrc1, rlSrc2);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700868 }
869 if ((opCode >= OP_SHL_LONG_2ADDR) && (opCode <= OP_USHR_LONG_2ADDR)) {
Ben Cheng5d90c202009-11-22 23:31:11 -0800870 return genShiftOpLong(cUnit,mir, rlDest, rlSrc1, rlSrc2);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700871 }
872 if ((opCode >= OP_SHL_LONG) && (opCode <= OP_USHR_LONG)) {
Ben Cheng5d90c202009-11-22 23:31:11 -0800873 return genShiftOpLong(cUnit,mir, rlDest, rlSrc1, rlSrc2);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700874 }
875 if ((opCode >= OP_ADD_INT_2ADDR) && (opCode <= OP_USHR_INT_2ADDR)) {
Ben Cheng5d90c202009-11-22 23:31:11 -0800876 return genArithOpInt(cUnit,mir, rlDest, rlSrc1, rlSrc2);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700877 }
878 if ((opCode >= OP_ADD_INT) && (opCode <= OP_USHR_INT)) {
Ben Cheng5d90c202009-11-22 23:31:11 -0800879 return genArithOpInt(cUnit,mir, rlDest, rlSrc1, rlSrc2);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700880 }
881 if ((opCode >= OP_ADD_FLOAT_2ADDR) && (opCode <= OP_REM_FLOAT_2ADDR)) {
Ben Cheng5d90c202009-11-22 23:31:11 -0800882 return genArithOpFloat(cUnit,mir, rlDest, rlSrc1, rlSrc2);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700883 }
884 if ((opCode >= OP_ADD_FLOAT) && (opCode <= OP_REM_FLOAT)) {
Ben Cheng5d90c202009-11-22 23:31:11 -0800885 return genArithOpFloat(cUnit, mir, rlDest, rlSrc1, rlSrc2);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700886 }
887 if ((opCode >= OP_ADD_DOUBLE_2ADDR) && (opCode <= OP_REM_DOUBLE_2ADDR)) {
Ben Cheng5d90c202009-11-22 23:31:11 -0800888 return genArithOpDouble(cUnit,mir, rlDest, rlSrc1, rlSrc2);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700889 }
890 if ((opCode >= OP_ADD_DOUBLE) && (opCode <= OP_REM_DOUBLE)) {
Ben Cheng5d90c202009-11-22 23:31:11 -0800891 return genArithOpDouble(cUnit,mir, rlDest, rlSrc1, rlSrc2);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700892 }
893 return true;
894}
895
Bill Buzbee1465db52009-09-23 17:17:35 -0700896/* Generate unconditional branch instructions */
897static ArmLIR *genUnconditionalBranch(CompilationUnit *cUnit, ArmLIR *target)
898{
899 ArmLIR *branch = opNone(cUnit, kOpUncondBr);
900 branch->generic.target = (LIR *) target;
901 return branch;
902}
903
Bill Buzbee1465db52009-09-23 17:17:35 -0700904/* Perform the actual operation for OP_RETURN_* */
905static void genReturnCommon(CompilationUnit *cUnit, MIR *mir)
906{
907 genDispatchToHandler(cUnit, TEMPLATE_RETURN);
Ben Cheng978738d2010-05-13 13:45:57 -0700908#if defined(WITH_JIT_TUNING)
Bill Buzbee1465db52009-09-23 17:17:35 -0700909 gDvmJit.returnOp++;
910#endif
911 int dPC = (int) (cUnit->method->insns + mir->offset);
912 /* Insert branch, but defer setting of target */
913 ArmLIR *branch = genUnconditionalBranch(cUnit, NULL);
914 /* Set up the place holder to reconstruct this Dalvik PC */
915 ArmLIR *pcrLabel = dvmCompilerNew(sizeof(ArmLIR), true);
Ben Chenga4973592010-03-31 11:59:18 -0700916 pcrLabel->opCode = kArmPseudoPCReconstructionCell;
Bill Buzbee1465db52009-09-23 17:17:35 -0700917 pcrLabel->operands[0] = dPC;
918 pcrLabel->operands[1] = mir->offset;
919 /* Insert the place holder to the growable list */
920 dvmInsertGrowableList(&cUnit->pcReconstructionList, pcrLabel);
921 /* Branch to the PC reconstruction code */
922 branch->generic.target = (LIR *) pcrLabel;
923}
924
Ben Chengba4fc8b2009-06-01 13:00:29 -0700925static void genProcessArgsNoRange(CompilationUnit *cUnit, MIR *mir,
926 DecodedInstruction *dInsn,
Bill Buzbee89efc3d2009-07-28 11:22:22 -0700927 ArmLIR **pcrLabel)
Ben Chengba4fc8b2009-06-01 13:00:29 -0700928{
929 unsigned int i;
930 unsigned int regMask = 0;
Bill Buzbee1465db52009-09-23 17:17:35 -0700931 RegLocation rlArg;
932 int numDone = 0;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700933
Bill Buzbee1465db52009-09-23 17:17:35 -0700934 /*
935 * Load arguments to r0..r4. Note that these registers may contain
936 * live values, so we clobber them immediately after loading to prevent
937 * them from being used as sources for subsequent loads.
938 */
Bill Buzbeec6f10662010-02-09 11:16:15 -0800939 dvmCompilerLockAllTemps(cUnit);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700940 for (i = 0; i < dInsn->vA; i++) {
941 regMask |= 1 << i;
Bill Buzbeec6f10662010-02-09 11:16:15 -0800942 rlArg = dvmCompilerGetSrc(cUnit, mir, numDone++);
Bill Buzbee1465db52009-09-23 17:17:35 -0700943 loadValueDirectFixed(cUnit, rlArg, i);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700944 }
945 if (regMask) {
946 /* Up to 5 args are pushed on top of FP - sizeofStackSaveArea */
Bill Buzbee1465db52009-09-23 17:17:35 -0700947 opRegRegImm(cUnit, kOpSub, r7, rFP,
948 sizeof(StackSaveArea) + (dInsn->vA << 2));
Ben Chengba4fc8b2009-06-01 13:00:29 -0700949 /* generate null check */
950 if (pcrLabel) {
Bill Buzbeec6f10662010-02-09 11:16:15 -0800951 *pcrLabel = genNullCheck(cUnit, dvmCompilerSSASrc(mir, 0), r0,
Bill Buzbee1465db52009-09-23 17:17:35 -0700952 mir->offset, NULL);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700953 }
Bill Buzbee270c1d62009-08-13 16:58:07 -0700954 storeMultiple(cUnit, r7, regMask);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700955 }
956}
957
958static void genProcessArgsRange(CompilationUnit *cUnit, MIR *mir,
959 DecodedInstruction *dInsn,
Bill Buzbee89efc3d2009-07-28 11:22:22 -0700960 ArmLIR **pcrLabel)
Ben Chengba4fc8b2009-06-01 13:00:29 -0700961{
962 int srcOffset = dInsn->vC << 2;
963 int numArgs = dInsn->vA;
964 int regMask;
Bill Buzbee1465db52009-09-23 17:17:35 -0700965
966 /*
967 * Note: here, all promoted registers will have been flushed
968 * back to the Dalvik base locations, so register usage restrictins
969 * are lifted. All parms loaded from original Dalvik register
970 * region - even though some might conceivably have valid copies
971 * cached in a preserved register.
972 */
Bill Buzbeec6f10662010-02-09 11:16:15 -0800973 dvmCompilerLockAllTemps(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -0700974
Ben Chengba4fc8b2009-06-01 13:00:29 -0700975 /*
976 * r4PC : &rFP[vC]
977 * r7: &newFP[0]
978 */
Bill Buzbee1465db52009-09-23 17:17:35 -0700979 opRegRegImm(cUnit, kOpAdd, r4PC, rFP, srcOffset);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700980 /* load [r0 .. min(numArgs,4)] */
981 regMask = (1 << ((numArgs < 4) ? numArgs : 4)) - 1;
Ben Chengd7d426a2009-09-22 11:23:36 -0700982 /*
983 * Protect the loadMultiple instruction from being reordered with other
984 * Dalvik stack accesses.
985 */
Bill Buzbee270c1d62009-08-13 16:58:07 -0700986 loadMultiple(cUnit, r4PC, regMask);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700987
Bill Buzbee1465db52009-09-23 17:17:35 -0700988 opRegRegImm(cUnit, kOpSub, r7, rFP,
989 sizeof(StackSaveArea) + (numArgs << 2));
Ben Chengba4fc8b2009-06-01 13:00:29 -0700990 /* generate null check */
991 if (pcrLabel) {
Bill Buzbeec6f10662010-02-09 11:16:15 -0800992 *pcrLabel = genNullCheck(cUnit, dvmCompilerSSASrc(mir, 0), r0,
Bill Buzbee1465db52009-09-23 17:17:35 -0700993 mir->offset, NULL);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700994 }
995
996 /*
997 * Handle remaining 4n arguments:
998 * store previously loaded 4 values and load the next 4 values
999 */
1000 if (numArgs >= 8) {
Bill Buzbee89efc3d2009-07-28 11:22:22 -07001001 ArmLIR *loopLabel = NULL;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001002 /*
1003 * r0 contains "this" and it will be used later, so push it to the stack
Bill Buzbee270c1d62009-08-13 16:58:07 -07001004 * first. Pushing r5 (rFP) is just for stack alignment purposes.
Ben Chengba4fc8b2009-06-01 13:00:29 -07001005 */
Bill Buzbee1465db52009-09-23 17:17:35 -07001006 opImm(cUnit, kOpPush, (1 << r0 | 1 << rFP));
Ben Chengba4fc8b2009-06-01 13:00:29 -07001007 /* No need to generate the loop structure if numArgs <= 11 */
1008 if (numArgs > 11) {
1009 loadConstant(cUnit, 5, ((numArgs - 4) >> 2) << 2);
Bill Buzbee1465db52009-09-23 17:17:35 -07001010 loopLabel = newLIR0(cUnit, kArmPseudoTargetLabel);
Ben Chengd7d426a2009-09-22 11:23:36 -07001011 loopLabel->defMask = ENCODE_ALL;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001012 }
Bill Buzbee270c1d62009-08-13 16:58:07 -07001013 storeMultiple(cUnit, r7, regMask);
Ben Chengd7d426a2009-09-22 11:23:36 -07001014 /*
1015 * Protect the loadMultiple instruction from being reordered with other
1016 * Dalvik stack accesses.
1017 */
Bill Buzbee270c1d62009-08-13 16:58:07 -07001018 loadMultiple(cUnit, r4PC, regMask);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001019 /* No need to generate the loop structure if numArgs <= 11 */
1020 if (numArgs > 11) {
Bill Buzbee1465db52009-09-23 17:17:35 -07001021 opRegImm(cUnit, kOpSub, rFP, 4);
1022 genConditionalBranch(cUnit, kArmCondNe, loopLabel);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001023 }
1024 }
1025
1026 /* Save the last batch of loaded values */
Bill Buzbee270c1d62009-08-13 16:58:07 -07001027 storeMultiple(cUnit, r7, regMask);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001028
1029 /* Generate the loop epilogue - don't use r0 */
1030 if ((numArgs > 4) && (numArgs % 4)) {
1031 regMask = ((1 << (numArgs & 0x3)) - 1) << 1;
Ben Chengd7d426a2009-09-22 11:23:36 -07001032 /*
1033 * Protect the loadMultiple instruction from being reordered with other
1034 * Dalvik stack accesses.
1035 */
Bill Buzbee270c1d62009-08-13 16:58:07 -07001036 loadMultiple(cUnit, r4PC, regMask);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001037 }
1038 if (numArgs >= 8)
Bill Buzbee1465db52009-09-23 17:17:35 -07001039 opImm(cUnit, kOpPop, (1 << r0 | 1 << rFP));
Ben Chengba4fc8b2009-06-01 13:00:29 -07001040
1041 /* Save the modulo 4 arguments */
1042 if ((numArgs > 4) && (numArgs % 4)) {
Bill Buzbee270c1d62009-08-13 16:58:07 -07001043 storeMultiple(cUnit, r7, regMask);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001044 }
1045}
1046
Ben Cheng38329f52009-07-07 14:19:20 -07001047/*
1048 * Generate code to setup the call stack then jump to the chaining cell if it
1049 * is not a native method.
1050 */
1051static void genInvokeSingletonCommon(CompilationUnit *cUnit, MIR *mir,
Bill Buzbee89efc3d2009-07-28 11:22:22 -07001052 BasicBlock *bb, ArmLIR *labelList,
1053 ArmLIR *pcrLabel,
Ben Cheng38329f52009-07-07 14:19:20 -07001054 const Method *calleeMethod)
Ben Chengba4fc8b2009-06-01 13:00:29 -07001055{
Bill Buzbee1465db52009-09-23 17:17:35 -07001056 /*
1057 * Note: all Dalvik register state should be flushed to
1058 * memory by the point, so register usage restrictions no
1059 * longer apply. All temp & preserved registers may be used.
1060 */
Bill Buzbeec6f10662010-02-09 11:16:15 -08001061 dvmCompilerLockAllTemps(cUnit);
Bill Buzbee89efc3d2009-07-28 11:22:22 -07001062 ArmLIR *retChainingCell = &labelList[bb->fallThrough->id];
Ben Chengba4fc8b2009-06-01 13:00:29 -07001063
1064 /* r1 = &retChainingCell */
Bill Buzbeec6f10662010-02-09 11:16:15 -08001065 dvmCompilerLockTemp(cUnit, r1);
Bill Buzbee1465db52009-09-23 17:17:35 -07001066 ArmLIR *addrRetChain = opRegRegImm(cUnit, kOpAdd, r1, rpc, 0);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001067 /* r4PC = dalvikCallsite */
1068 loadConstant(cUnit, r4PC,
1069 (int) (cUnit->method->insns + mir->offset));
1070 addrRetChain->generic.target = (LIR *) retChainingCell;
1071 /*
Ben Cheng38329f52009-07-07 14:19:20 -07001072 * r0 = calleeMethod (loaded upon calling genInvokeSingletonCommon)
Ben Chengba4fc8b2009-06-01 13:00:29 -07001073 * r1 = &ChainingCell
1074 * r4PC = callsiteDPC
1075 */
1076 if (dvmIsNativeMethod(calleeMethod)) {
Ben Cheng38329f52009-07-07 14:19:20 -07001077 genDispatchToHandler(cUnit, TEMPLATE_INVOKE_METHOD_NATIVE);
Ben Cheng978738d2010-05-13 13:45:57 -07001078#if defined(WITH_JIT_TUNING)
Ben Cheng38329f52009-07-07 14:19:20 -07001079 gDvmJit.invokeNative++;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001080#endif
1081 } else {
1082 genDispatchToHandler(cUnit, TEMPLATE_INVOKE_METHOD_CHAIN);
Ben Cheng978738d2010-05-13 13:45:57 -07001083#if defined(WITH_JIT_TUNING)
Ben Cheng86717f72010-03-05 15:27:21 -08001084 gDvmJit.invokeMonomorphic++;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001085#endif
Ben Cheng38329f52009-07-07 14:19:20 -07001086 /* Branch to the chaining cell */
Ben Chengba4fc8b2009-06-01 13:00:29 -07001087 genUnconditionalBranch(cUnit, &labelList[bb->taken->id]);
1088 }
1089 /* Handle exceptions using the interpreter */
1090 genTrap(cUnit, mir->offset, pcrLabel);
1091}
1092
Ben Cheng38329f52009-07-07 14:19:20 -07001093/*
1094 * Generate code to check the validity of a predicted chain and take actions
1095 * based on the result.
1096 *
1097 * 0x426a99aa : ldr r4, [pc, #72] --> r4 <- dalvikPC of this invoke
1098 * 0x426a99ac : add r1, pc, #32 --> r1 <- &retChainingCell
1099 * 0x426a99ae : add r2, pc, #40 --> r2 <- &predictedChainingCell
1100 * 0x426a99b0 : blx_1 0x426a918c --+ TEMPLATE_INVOKE_METHOD_PREDICTED_CHAIN
1101 * 0x426a99b2 : blx_2 see above --+
1102 * 0x426a99b4 : b 0x426a99d8 --> off to the predicted chain
1103 * 0x426a99b6 : b 0x426a99c8 --> punt to the interpreter
1104 * 0x426a99b8 : ldr r0, [r7, #44] --> r0 <- this->class->vtable[methodIdx]
1105 * 0x426a99ba : cmp r1, #0 --> compare r1 (rechain count) against 0
1106 * 0x426a99bc : bgt 0x426a99c2 --> >=0? don't rechain
1107 * 0x426a99be : ldr r7, [r6, #96] --+ dvmJitToPatchPredictedChain
1108 * 0x426a99c0 : blx r7 --+
1109 * 0x426a99c2 : add r1, pc, #12 --> r1 <- &retChainingCell
1110 * 0x426a99c4 : blx_1 0x426a9098 --+ TEMPLATE_INVOKE_METHOD_NO_OPT
1111 * 0x426a99c6 : blx_2 see above --+
1112 */
1113static void genInvokeVirtualCommon(CompilationUnit *cUnit, MIR *mir,
1114 int methodIndex,
Bill Buzbee89efc3d2009-07-28 11:22:22 -07001115 ArmLIR *retChainingCell,
1116 ArmLIR *predChainingCell,
1117 ArmLIR *pcrLabel)
Ben Cheng38329f52009-07-07 14:19:20 -07001118{
Bill Buzbee1465db52009-09-23 17:17:35 -07001119 /*
1120 * Note: all Dalvik register state should be flushed to
1121 * memory by the point, so register usage restrictions no
1122 * longer apply. Lock temps to prevent them from being
1123 * allocated by utility routines.
1124 */
Bill Buzbeec6f10662010-02-09 11:16:15 -08001125 dvmCompilerLockAllTemps(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -07001126
Ben Cheng38329f52009-07-07 14:19:20 -07001127 /* "this" is already left in r0 by genProcessArgs* */
1128
1129 /* r4PC = dalvikCallsite */
1130 loadConstant(cUnit, r4PC,
1131 (int) (cUnit->method->insns + mir->offset));
1132
1133 /* r1 = &retChainingCell */
Bill Buzbee1465db52009-09-23 17:17:35 -07001134 ArmLIR *addrRetChain = opRegRegImm(cUnit, kOpAdd, r1, rpc, 0);
Ben Cheng38329f52009-07-07 14:19:20 -07001135 addrRetChain->generic.target = (LIR *) retChainingCell;
1136
1137 /* r2 = &predictedChainingCell */
Bill Buzbee1465db52009-09-23 17:17:35 -07001138 ArmLIR *predictedChainingCell = opRegRegImm(cUnit, kOpAdd, r2, rpc, 0);
Ben Cheng38329f52009-07-07 14:19:20 -07001139 predictedChainingCell->generic.target = (LIR *) predChainingCell;
1140
1141 genDispatchToHandler(cUnit, TEMPLATE_INVOKE_METHOD_PREDICTED_CHAIN);
1142
1143 /* return through lr - jump to the chaining cell */
1144 genUnconditionalBranch(cUnit, predChainingCell);
1145
1146 /*
1147 * null-check on "this" may have been eliminated, but we still need a PC-
1148 * reconstruction label for stack overflow bailout.
1149 */
1150 if (pcrLabel == NULL) {
1151 int dPC = (int) (cUnit->method->insns + mir->offset);
Bill Buzbee89efc3d2009-07-28 11:22:22 -07001152 pcrLabel = dvmCompilerNew(sizeof(ArmLIR), true);
Ben Chenga4973592010-03-31 11:59:18 -07001153 pcrLabel->opCode = kArmPseudoPCReconstructionCell;
Ben Cheng38329f52009-07-07 14:19:20 -07001154 pcrLabel->operands[0] = dPC;
1155 pcrLabel->operands[1] = mir->offset;
1156 /* Insert the place holder to the growable list */
1157 dvmInsertGrowableList(&cUnit->pcReconstructionList, pcrLabel);
1158 }
1159
1160 /* return through lr+2 - punt to the interpreter */
1161 genUnconditionalBranch(cUnit, pcrLabel);
1162
1163 /*
1164 * return through lr+4 - fully resolve the callee method.
1165 * r1 <- count
1166 * r2 <- &predictedChainCell
1167 * r3 <- this->class
1168 * r4 <- dPC
1169 * r7 <- this->class->vtable
1170 */
1171
1172 /* r0 <- calleeMethod */
Bill Buzbee270c1d62009-08-13 16:58:07 -07001173 loadWordDisp(cUnit, r7, methodIndex * 4, r0);
Ben Cheng38329f52009-07-07 14:19:20 -07001174
1175 /* Check if rechain limit is reached */
buzbee8f8109a2010-08-31 10:16:35 -07001176 ArmLIR *bypassRechaining = genCmpImmBranch(cUnit, kArmCondGt, r1, 0);
Ben Cheng38329f52009-07-07 14:19:20 -07001177
Bill Buzbee270c1d62009-08-13 16:58:07 -07001178 loadWordDisp(cUnit, rGLUE, offsetof(InterpState,
1179 jitToInterpEntries.dvmJitToPatchPredictedChain), r7);
Ben Cheng38329f52009-07-07 14:19:20 -07001180
Ben Chengb88ec3c2010-05-17 12:50:33 -07001181 genRegCopy(cUnit, r1, rGLUE);
1182
Ben Cheng38329f52009-07-07 14:19:20 -07001183 /*
1184 * r0 = calleeMethod
1185 * r2 = &predictedChainingCell
1186 * r3 = class
1187 *
1188 * &returnChainingCell has been loaded into r1 but is not needed
1189 * when patching the chaining cell and will be clobbered upon
1190 * returning so it will be reconstructed again.
1191 */
Bill Buzbee1465db52009-09-23 17:17:35 -07001192 opReg(cUnit, kOpBlx, r7);
Ben Cheng38329f52009-07-07 14:19:20 -07001193
1194 /* r1 = &retChainingCell */
Bill Buzbee1465db52009-09-23 17:17:35 -07001195 addrRetChain = opRegRegImm(cUnit, kOpAdd, r1, rpc, 0);
Ben Cheng38329f52009-07-07 14:19:20 -07001196 addrRetChain->generic.target = (LIR *) retChainingCell;
1197
1198 bypassRechaining->generic.target = (LIR *) addrRetChain;
1199 /*
1200 * r0 = calleeMethod,
1201 * r1 = &ChainingCell,
1202 * r4PC = callsiteDPC,
1203 */
1204 genDispatchToHandler(cUnit, TEMPLATE_INVOKE_METHOD_NO_OPT);
Ben Cheng978738d2010-05-13 13:45:57 -07001205#if defined(WITH_JIT_TUNING)
Ben Cheng86717f72010-03-05 15:27:21 -08001206 gDvmJit.invokePolymorphic++;
Ben Cheng38329f52009-07-07 14:19:20 -07001207#endif
1208 /* Handle exceptions using the interpreter */
1209 genTrap(cUnit, mir->offset, pcrLabel);
1210}
1211
Ben Chengba4fc8b2009-06-01 13:00:29 -07001212/* Geneate a branch to go back to the interpreter */
1213static void genPuntToInterp(CompilationUnit *cUnit, unsigned int offset)
1214{
1215 /* r0 = dalvik pc */
Bill Buzbeec6f10662010-02-09 11:16:15 -08001216 dvmCompilerFlushAllRegs(cUnit);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001217 loadConstant(cUnit, r0, (int) (cUnit->method->insns + offset));
Bill Buzbee270c1d62009-08-13 16:58:07 -07001218 loadWordDisp(cUnit, rGLUE, offsetof(InterpState,
1219 jitToInterpEntries.dvmJitToInterpPunt), r1);
Bill Buzbee1465db52009-09-23 17:17:35 -07001220 opReg(cUnit, kOpBlx, r1);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001221}
1222
1223/*
1224 * Attempt to single step one instruction using the interpreter and return
1225 * to the compiled code for the next Dalvik instruction
1226 */
1227static void genInterpSingleStep(CompilationUnit *cUnit, MIR *mir)
1228{
1229 int flags = dexGetInstrFlags(gDvm.instrFlags, mir->dalvikInsn.opCode);
1230 int flagsToCheck = kInstrCanBranch | kInstrCanSwitch | kInstrCanReturn |
1231 kInstrCanThrow;
Bill Buzbee1465db52009-09-23 17:17:35 -07001232
Bill Buzbee45273872010-03-11 11:12:15 -08001233 //If already optimized out, just ignore
1234 if (mir->dalvikInsn.opCode == OP_NOP)
1235 return;
1236
Bill Buzbee1465db52009-09-23 17:17:35 -07001237 //Ugly, but necessary. Flush all Dalvik regs so Interp can find them
Bill Buzbeec6f10662010-02-09 11:16:15 -08001238 dvmCompilerFlushAllRegs(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -07001239
Ben Chengba4fc8b2009-06-01 13:00:29 -07001240 if ((mir->next == NULL) || (flags & flagsToCheck)) {
1241 genPuntToInterp(cUnit, mir->offset);
1242 return;
1243 }
1244 int entryAddr = offsetof(InterpState,
1245 jitToInterpEntries.dvmJitToInterpSingleStep);
Bill Buzbee270c1d62009-08-13 16:58:07 -07001246 loadWordDisp(cUnit, rGLUE, entryAddr, r2);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001247 /* r0 = dalvik pc */
1248 loadConstant(cUnit, r0, (int) (cUnit->method->insns + mir->offset));
1249 /* r1 = dalvik pc of following instruction */
1250 loadConstant(cUnit, r1, (int) (cUnit->method->insns + mir->next->offset));
Bill Buzbee1465db52009-09-23 17:17:35 -07001251 opReg(cUnit, kOpBlx, r2);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001252}
1253
Ben Chengfc075c22010-05-28 15:20:08 -07001254#if defined(WITH_DEADLOCK_PREDICTION) || defined(WITH_MONITOR_TRACKING) || \
1255 defined(_ARMV5TE) || defined(_ARMV5TE_VFP)
Bill Buzbeec1d9ed42010-02-02 11:04:33 -08001256/*
1257 * To prevent a thread in a monitor wait from blocking the Jit from
1258 * resetting the code cache, heavyweight monitor lock will not
1259 * be allowed to return to an existing translation. Instead, we will
1260 * handle them by branching to a handler, which will in turn call the
1261 * runtime lock routine and then branch directly back to the
1262 * interpreter main loop. Given the high cost of the heavyweight
1263 * lock operation, this additional cost should be slight (especially when
1264 * considering that we expect the vast majority of lock operations to
1265 * use the fast-path thin lock bypass).
1266 */
Ben Cheng5d90c202009-11-22 23:31:11 -08001267static void genMonitorPortable(CompilationUnit *cUnit, MIR *mir)
Bill Buzbee270c1d62009-08-13 16:58:07 -07001268{
Bill Buzbeeefbd3c52009-11-04 22:18:40 -08001269 bool isEnter = (mir->dalvikInsn.opCode == OP_MONITOR_ENTER);
Bill Buzbee1465db52009-09-23 17:17:35 -07001270 genExportPC(cUnit, mir);
Bill Buzbeec6f10662010-02-09 11:16:15 -08001271 dvmCompilerFlushAllRegs(cUnit); /* Send everything to home location */
1272 RegLocation rlSrc = dvmCompilerGetSrc(cUnit, mir, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -07001273 loadValueDirectFixed(cUnit, rlSrc, r1);
1274 loadWordDisp(cUnit, rGLUE, offsetof(InterpState, self), r0);
Bill Buzbeec1d9ed42010-02-02 11:04:33 -08001275 genNullCheck(cUnit, rlSrc.sRegLow, r1, mir->offset, NULL);
Bill Buzbeeefbd3c52009-11-04 22:18:40 -08001276 if (isEnter) {
Bill Buzbeec1d9ed42010-02-02 11:04:33 -08001277 /* Get dPC of next insn */
1278 loadConstant(cUnit, r4PC, (int)(cUnit->method->insns + mir->offset +
1279 dexGetInstrWidthAbs(gDvm.instrWidth, OP_MONITOR_ENTER)));
1280#if defined(WITH_DEADLOCK_PREDICTION)
1281 genDispatchToHandler(cUnit, TEMPLATE_MONITOR_ENTER_DEBUG);
1282#else
1283 genDispatchToHandler(cUnit, TEMPLATE_MONITOR_ENTER);
1284#endif
Bill Buzbee1465db52009-09-23 17:17:35 -07001285 } else {
Ben Chengbd1326d2010-04-02 15:04:53 -07001286 LOAD_FUNC_ADDR(cUnit, r2, (int)dvmUnlockObject);
Bill Buzbeec1d9ed42010-02-02 11:04:33 -08001287 /* Do the call */
1288 opReg(cUnit, kOpBlx, r2);
buzbee8f8109a2010-08-31 10:16:35 -07001289 /* Did we throw? */
1290 ArmLIR *branchOver = genCmpImmBranch(cUnit, kArmCondNe, r0, 0);
Bill Buzbee6bbdd6b2010-02-16 14:40:01 -08001291 loadConstant(cUnit, r0,
1292 (int) (cUnit->method->insns + mir->offset +
1293 dexGetInstrWidthAbs(gDvm.instrWidth, OP_MONITOR_EXIT)));
1294 genDispatchToHandler(cUnit, TEMPLATE_THROW_EXCEPTION_COMMON);
1295 ArmLIR *target = newLIR0(cUnit, kArmPseudoTargetLabel);
1296 target->defMask = ENCODE_ALL;
1297 branchOver->generic.target = (LIR *) target;
Elliott Hughes6a555132010-02-25 15:41:42 -08001298 dvmCompilerClobberCallRegs(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -07001299 }
Bill Buzbee270c1d62009-08-13 16:58:07 -07001300}
Ben Chengfc075c22010-05-28 15:20:08 -07001301#endif
Bill Buzbee270c1d62009-08-13 16:58:07 -07001302
Ben Chengba4fc8b2009-06-01 13:00:29 -07001303/*
1304 * The following are the first-level codegen routines that analyze the format
1305 * of each bytecode then either dispatch special purpose codegen routines
1306 * or produce corresponding Thumb instructions directly.
1307 */
1308
1309static bool handleFmt10t_Fmt20t_Fmt30t(CompilationUnit *cUnit, MIR *mir,
Bill Buzbee89efc3d2009-07-28 11:22:22 -07001310 BasicBlock *bb, ArmLIR *labelList)
Ben Chengba4fc8b2009-06-01 13:00:29 -07001311{
1312 /* For OP_GOTO, OP_GOTO_16, and OP_GOTO_32 */
1313 genUnconditionalBranch(cUnit, &labelList[bb->taken->id]);
1314 return false;
1315}
1316
1317static bool handleFmt10x(CompilationUnit *cUnit, MIR *mir)
1318{
1319 OpCode dalvikOpCode = mir->dalvikInsn.opCode;
Andy McFaddenc35a2ef2010-06-17 12:36:00 -07001320 if ((dalvikOpCode >= OP_UNUSED_3E) && (dalvikOpCode <= OP_UNUSED_43)) {
Ben Chengba4fc8b2009-06-01 13:00:29 -07001321 LOGE("Codegen: got unused opcode 0x%x\n",dalvikOpCode);
1322 return true;
1323 }
1324 switch (dalvikOpCode) {
1325 case OP_RETURN_VOID:
Andy McFadden291758c2010-09-10 08:04:52 -07001326 case OP_RETURN_VOID_BARRIER:
Ben Chengba4fc8b2009-06-01 13:00:29 -07001327 genReturnCommon(cUnit,mir);
1328 break;
1329 case OP_UNUSED_73:
1330 case OP_UNUSED_79:
1331 case OP_UNUSED_7A:
Andy McFaddenc35a2ef2010-06-17 12:36:00 -07001332 case OP_UNUSED_FF:
Ben Chengba4fc8b2009-06-01 13:00:29 -07001333 LOGE("Codegen: got unused opcode 0x%x\n",dalvikOpCode);
1334 return true;
1335 case OP_NOP:
1336 break;
1337 default:
1338 return true;
1339 }
1340 return false;
1341}
1342
1343static bool handleFmt11n_Fmt31i(CompilationUnit *cUnit, MIR *mir)
1344{
Bill Buzbee1465db52009-09-23 17:17:35 -07001345 RegLocation rlDest;
1346 RegLocation rlResult;
1347 if (mir->ssaRep->numDefs == 2) {
Bill Buzbeec6f10662010-02-09 11:16:15 -08001348 rlDest = dvmCompilerGetDestWide(cUnit, mir, 0, 1);
Bill Buzbee1465db52009-09-23 17:17:35 -07001349 } else {
Bill Buzbeec6f10662010-02-09 11:16:15 -08001350 rlDest = dvmCompilerGetDest(cUnit, mir, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -07001351 }
Ben Chenge9695e52009-06-16 16:11:47 -07001352
Ben Chengba4fc8b2009-06-01 13:00:29 -07001353 switch (mir->dalvikInsn.opCode) {
1354 case OP_CONST:
Ben Chenge9695e52009-06-16 16:11:47 -07001355 case OP_CONST_4: {
Bill Buzbeec6f10662010-02-09 11:16:15 -08001356 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kAnyReg, true);
Ben Chengbd1326d2010-04-02 15:04:53 -07001357 loadConstantNoClobber(cUnit, rlResult.lowReg, mir->dalvikInsn.vB);
Bill Buzbee1465db52009-09-23 17:17:35 -07001358 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001359 break;
Ben Chenge9695e52009-06-16 16:11:47 -07001360 }
1361 case OP_CONST_WIDE_32: {
Bill Buzbee1465db52009-09-23 17:17:35 -07001362 //TUNING: single routine to load constant pair for support doubles
Bill Buzbee964a7b02010-01-28 12:54:19 -08001363 //TUNING: load 0/-1 separately to avoid load dependency
Bill Buzbeec6f10662010-02-09 11:16:15 -08001364 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Ben Chengbd1326d2010-04-02 15:04:53 -07001365 loadConstantNoClobber(cUnit, rlResult.lowReg, mir->dalvikInsn.vB);
Bill Buzbee1465db52009-09-23 17:17:35 -07001366 opRegRegImm(cUnit, kOpAsr, rlResult.highReg,
1367 rlResult.lowReg, 31);
1368 storeValueWide(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001369 break;
Ben Chenge9695e52009-06-16 16:11:47 -07001370 }
Ben Chengba4fc8b2009-06-01 13:00:29 -07001371 default:
1372 return true;
1373 }
1374 return false;
1375}
1376
1377static bool handleFmt21h(CompilationUnit *cUnit, MIR *mir)
1378{
Bill Buzbee1465db52009-09-23 17:17:35 -07001379 RegLocation rlDest;
1380 RegLocation rlResult;
1381 if (mir->ssaRep->numDefs == 2) {
Bill Buzbeec6f10662010-02-09 11:16:15 -08001382 rlDest = dvmCompilerGetDestWide(cUnit, mir, 0, 1);
Bill Buzbee1465db52009-09-23 17:17:35 -07001383 } else {
Bill Buzbeec6f10662010-02-09 11:16:15 -08001384 rlDest = dvmCompilerGetDest(cUnit, mir, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -07001385 }
Bill Buzbeec6f10662010-02-09 11:16:15 -08001386 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kAnyReg, true);
Ben Chenge9695e52009-06-16 16:11:47 -07001387
Ben Chengba4fc8b2009-06-01 13:00:29 -07001388 switch (mir->dalvikInsn.opCode) {
Ben Chenge9695e52009-06-16 16:11:47 -07001389 case OP_CONST_HIGH16: {
Ben Chengbd1326d2010-04-02 15:04:53 -07001390 loadConstantNoClobber(cUnit, rlResult.lowReg,
1391 mir->dalvikInsn.vB << 16);
Bill Buzbee1465db52009-09-23 17:17:35 -07001392 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001393 break;
Ben Chenge9695e52009-06-16 16:11:47 -07001394 }
1395 case OP_CONST_WIDE_HIGH16: {
Bill Buzbee1465db52009-09-23 17:17:35 -07001396 loadConstantValueWide(cUnit, rlResult.lowReg, rlResult.highReg,
1397 0, mir->dalvikInsn.vB << 16);
1398 storeValueWide(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001399 break;
Ben Chenge9695e52009-06-16 16:11:47 -07001400 }
Ben Chengba4fc8b2009-06-01 13:00:29 -07001401 default:
1402 return true;
1403 }
1404 return false;
1405}
1406
1407static bool handleFmt20bc(CompilationUnit *cUnit, MIR *mir)
1408{
1409 /* For OP_THROW_VERIFICATION_ERROR */
1410 genInterpSingleStep(cUnit, mir);
1411 return false;
1412}
1413
1414static bool handleFmt21c_Fmt31c(CompilationUnit *cUnit, MIR *mir)
1415{
Bill Buzbee1465db52009-09-23 17:17:35 -07001416 RegLocation rlResult;
1417 RegLocation rlDest;
1418 RegLocation rlSrc;
Ben Chenge9695e52009-06-16 16:11:47 -07001419
Ben Chengba4fc8b2009-06-01 13:00:29 -07001420 switch (mir->dalvikInsn.opCode) {
Ben Chengba4fc8b2009-06-01 13:00:29 -07001421 case OP_CONST_STRING_JUMBO:
1422 case OP_CONST_STRING: {
1423 void *strPtr = (void*)
1424 (cUnit->method->clazz->pDvmDex->pResStrings[mir->dalvikInsn.vB]);
Ben Chengdd6e8702010-05-07 13:05:47 -07001425
1426 if (strPtr == NULL) {
1427 LOGE("Unexpected null string");
1428 dvmAbort();
1429 }
1430
Bill Buzbeec6f10662010-02-09 11:16:15 -08001431 rlDest = dvmCompilerGetDest(cUnit, mir, 0);
1432 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Ben Chengbd1326d2010-04-02 15:04:53 -07001433 loadConstantNoClobber(cUnit, rlResult.lowReg, (int) strPtr );
Bill Buzbee1465db52009-09-23 17:17:35 -07001434 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001435 break;
1436 }
Ben Chengba4fc8b2009-06-01 13:00:29 -07001437 case OP_CONST_CLASS: {
1438 void *classPtr = (void*)
1439 (cUnit->method->clazz->pDvmDex->pResClasses[mir->dalvikInsn.vB]);
Ben Chengdd6e8702010-05-07 13:05:47 -07001440
1441 if (classPtr == NULL) {
1442 LOGE("Unexpected null class");
1443 dvmAbort();
1444 }
1445
Bill Buzbeec6f10662010-02-09 11:16:15 -08001446 rlDest = dvmCompilerGetDest(cUnit, mir, 0);
1447 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Ben Chengbd1326d2010-04-02 15:04:53 -07001448 loadConstantNoClobber(cUnit, rlResult.lowReg, (int) classPtr );
Bill Buzbee1465db52009-09-23 17:17:35 -07001449 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001450 break;
1451 }
buzbeeecf8f6e2010-07-20 14:53:42 -07001452 case OP_SGET_VOLATILE:
1453 case OP_SGET_OBJECT_VOLATILE:
Ben Chengba4fc8b2009-06-01 13:00:29 -07001454 case OP_SGET_OBJECT:
1455 case OP_SGET_BOOLEAN:
1456 case OP_SGET_CHAR:
1457 case OP_SGET_BYTE:
1458 case OP_SGET_SHORT:
1459 case OP_SGET: {
Bill Buzbee50a6bf22009-07-08 13:08:04 -07001460 int valOffset = offsetof(StaticField, value);
Bill Buzbeec6f10662010-02-09 11:16:15 -08001461 int tReg = dvmCompilerAllocTemp(cUnit);
buzbeeecf8f6e2010-07-20 14:53:42 -07001462 bool isVolatile;
Ben Cheng7a2697d2010-06-07 13:44:23 -07001463 const Method *method = (mir->OptimizationFlags & MIR_CALLEE) ?
1464 mir->meta.calleeMethod : cUnit->method;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001465 void *fieldPtr = (void*)
Ben Cheng7a2697d2010-06-07 13:44:23 -07001466 (method->clazz->pDvmDex->pResFields[mir->dalvikInsn.vB]);
Ben Chengdd6e8702010-05-07 13:05:47 -07001467
1468 if (fieldPtr == NULL) {
1469 LOGE("Unexpected null static field");
1470 dvmAbort();
1471 }
1472
buzbeeecf8f6e2010-07-20 14:53:42 -07001473 isVolatile = (mir->dalvikInsn.opCode == OP_SGET_VOLATILE) ||
1474 (mir->dalvikInsn.opCode == OP_SGET_OBJECT_VOLATILE) ||
1475 dvmIsVolatileField(fieldPtr);
1476
Bill Buzbeec6f10662010-02-09 11:16:15 -08001477 rlDest = dvmCompilerGetDest(cUnit, mir, 0);
1478 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kAnyReg, true);
Bill Buzbee1465db52009-09-23 17:17:35 -07001479 loadConstant(cUnit, tReg, (int) fieldPtr + valOffset);
Ben Cheng11d8f142010-03-24 15:24:19 -07001480
buzbeeecf8f6e2010-07-20 14:53:42 -07001481 if (isVolatile) {
1482 dvmCompilerGenMemBarrier(cUnit);
1483 }
Ben Cheng11d8f142010-03-24 15:24:19 -07001484 HEAP_ACCESS_SHADOW(true);
Bill Buzbee1465db52009-09-23 17:17:35 -07001485 loadWordDisp(cUnit, tReg, 0, rlResult.lowReg);
Ben Cheng11d8f142010-03-24 15:24:19 -07001486 HEAP_ACCESS_SHADOW(false);
1487
Bill Buzbee1465db52009-09-23 17:17:35 -07001488 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001489 break;
1490 }
1491 case OP_SGET_WIDE: {
Bill Buzbee50a6bf22009-07-08 13:08:04 -07001492 int valOffset = offsetof(StaticField, value);
Ben Cheng7a2697d2010-06-07 13:44:23 -07001493 const Method *method = (mir->OptimizationFlags & MIR_CALLEE) ?
1494 mir->meta.calleeMethod : cUnit->method;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001495 void *fieldPtr = (void*)
Ben Cheng7a2697d2010-06-07 13:44:23 -07001496 (method->clazz->pDvmDex->pResFields[mir->dalvikInsn.vB]);
Ben Chengdd6e8702010-05-07 13:05:47 -07001497
1498 if (fieldPtr == NULL) {
1499 LOGE("Unexpected null static field");
1500 dvmAbort();
1501 }
1502
Bill Buzbeec6f10662010-02-09 11:16:15 -08001503 int tReg = dvmCompilerAllocTemp(cUnit);
Bill Buzbeec6f10662010-02-09 11:16:15 -08001504 rlDest = dvmCompilerGetDestWide(cUnit, mir, 0, 1);
1505 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kAnyReg, true);
Bill Buzbee1465db52009-09-23 17:17:35 -07001506 loadConstant(cUnit, tReg, (int) fieldPtr + valOffset);
Ben Cheng11d8f142010-03-24 15:24:19 -07001507
1508 HEAP_ACCESS_SHADOW(true);
Bill Buzbee1465db52009-09-23 17:17:35 -07001509 loadPair(cUnit, tReg, rlResult.lowReg, rlResult.highReg);
Ben Cheng11d8f142010-03-24 15:24:19 -07001510 HEAP_ACCESS_SHADOW(false);
1511
Bill Buzbee1465db52009-09-23 17:17:35 -07001512 storeValueWide(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001513 break;
1514 }
1515 case OP_SPUT_OBJECT:
buzbeeddc7d292010-09-02 17:16:24 -07001516 case OP_SPUT_OBJECT_VOLATILE:
1517 case OP_SPUT_VOLATILE:
Ben Chengba4fc8b2009-06-01 13:00:29 -07001518 case OP_SPUT_BOOLEAN:
1519 case OP_SPUT_CHAR:
1520 case OP_SPUT_BYTE:
1521 case OP_SPUT_SHORT:
1522 case OP_SPUT: {
Bill Buzbee50a6bf22009-07-08 13:08:04 -07001523 int valOffset = offsetof(StaticField, value);
Bill Buzbeec6f10662010-02-09 11:16:15 -08001524 int tReg = dvmCompilerAllocTemp(cUnit);
buzbeed3b0a4b2010-09-27 11:30:22 -07001525 int objHead;
buzbeeecf8f6e2010-07-20 14:53:42 -07001526 bool isVolatile;
buzbeed3b0a4b2010-09-27 11:30:22 -07001527 bool isSputObject;
Ben Cheng7a2697d2010-06-07 13:44:23 -07001528 const Method *method = (mir->OptimizationFlags & MIR_CALLEE) ?
1529 mir->meta.calleeMethod : cUnit->method;
1530 void *fieldPtr = (void*)
1531 (method->clazz->pDvmDex->pResFields[mir->dalvikInsn.vB]);
Ben Chenge9695e52009-06-16 16:11:47 -07001532
buzbeeecf8f6e2010-07-20 14:53:42 -07001533 isVolatile = (mir->dalvikInsn.opCode == OP_SPUT_VOLATILE) ||
1534 (mir->dalvikInsn.opCode == OP_SPUT_OBJECT_VOLATILE) ||
1535 dvmIsVolatileField(fieldPtr);
1536
buzbeed3b0a4b2010-09-27 11:30:22 -07001537 isSputObject = (mir->dalvikInsn.opCode == OP_SPUT_OBJECT) ||
1538 (mir->dalvikInsn.opCode == OP_SPUT_OBJECT_VOLATILE);
1539
Ben Chengdd6e8702010-05-07 13:05:47 -07001540 if (fieldPtr == NULL) {
1541 LOGE("Unexpected null static field");
1542 dvmAbort();
1543 }
1544
Bill Buzbeec6f10662010-02-09 11:16:15 -08001545 rlSrc = dvmCompilerGetSrc(cUnit, mir, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -07001546 rlSrc = loadValue(cUnit, rlSrc, kAnyReg);
buzbeeb78c76f2010-09-30 19:08:20 -07001547 loadConstant(cUnit, tReg, (int) fieldPtr);
buzbeed3b0a4b2010-09-27 11:30:22 -07001548 if (isSputObject) {
1549 objHead = dvmCompilerAllocTemp(cUnit);
buzbeeb78c76f2010-09-30 19:08:20 -07001550 loadWordDisp(cUnit, tReg, offsetof(Field, clazz), objHead);
buzbeed3b0a4b2010-09-27 11:30:22 -07001551 }
Ben Cheng11d8f142010-03-24 15:24:19 -07001552 HEAP_ACCESS_SHADOW(true);
buzbeeb78c76f2010-09-30 19:08:20 -07001553 storeWordDisp(cUnit, tReg, valOffset ,rlSrc.lowReg);
buzbeed3b0a4b2010-09-27 11:30:22 -07001554 dvmCompilerFreeTemp(cUnit, tReg);
Ben Cheng11d8f142010-03-24 15:24:19 -07001555 HEAP_ACCESS_SHADOW(false);
buzbeeecf8f6e2010-07-20 14:53:42 -07001556 if (isVolatile) {
1557 dvmCompilerGenMemBarrier(cUnit);
1558 }
buzbeed3b0a4b2010-09-27 11:30:22 -07001559 if (isSputObject) {
buzbeeb78c76f2010-09-30 19:08:20 -07001560 /* NOTE: marking card based sfield->clazz */
buzbeed3b0a4b2010-09-27 11:30:22 -07001561 markCard(cUnit, rlSrc.lowReg, objHead);
1562 dvmCompilerFreeTemp(cUnit, objHead);
buzbee919eb062010-07-12 12:59:22 -07001563 }
Ben Cheng11d8f142010-03-24 15:24:19 -07001564
Ben Chengba4fc8b2009-06-01 13:00:29 -07001565 break;
1566 }
1567 case OP_SPUT_WIDE: {
Bill Buzbeec6f10662010-02-09 11:16:15 -08001568 int tReg = dvmCompilerAllocTemp(cUnit);
Bill Buzbee50a6bf22009-07-08 13:08:04 -07001569 int valOffset = offsetof(StaticField, value);
Ben Cheng7a2697d2010-06-07 13:44:23 -07001570 const Method *method = (mir->OptimizationFlags & MIR_CALLEE) ?
1571 mir->meta.calleeMethod : cUnit->method;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001572 void *fieldPtr = (void*)
Ben Cheng7a2697d2010-06-07 13:44:23 -07001573 (method->clazz->pDvmDex->pResFields[mir->dalvikInsn.vB]);
Ben Chenge9695e52009-06-16 16:11:47 -07001574
Ben Chengdd6e8702010-05-07 13:05:47 -07001575 if (fieldPtr == NULL) {
1576 LOGE("Unexpected null static field");
1577 dvmAbort();
1578 }
1579
Bill Buzbeec6f10662010-02-09 11:16:15 -08001580 rlSrc = dvmCompilerGetSrcWide(cUnit, mir, 0, 1);
Bill Buzbee1465db52009-09-23 17:17:35 -07001581 rlSrc = loadValueWide(cUnit, rlSrc, kAnyReg);
1582 loadConstant(cUnit, tReg, (int) fieldPtr + valOffset);
Ben Cheng11d8f142010-03-24 15:24:19 -07001583
1584 HEAP_ACCESS_SHADOW(true);
Bill Buzbee1465db52009-09-23 17:17:35 -07001585 storePair(cUnit, tReg, rlSrc.lowReg, rlSrc.highReg);
Ben Cheng11d8f142010-03-24 15:24:19 -07001586 HEAP_ACCESS_SHADOW(false);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001587 break;
1588 }
1589 case OP_NEW_INSTANCE: {
Ben Chenge9695e52009-06-16 16:11:47 -07001590 /*
1591 * Obey the calling convention and don't mess with the register
1592 * usage.
1593 */
Ben Chengba4fc8b2009-06-01 13:00:29 -07001594 ClassObject *classPtr = (void*)
1595 (cUnit->method->clazz->pDvmDex->pResClasses[mir->dalvikInsn.vB]);
Ben Chengdd6e8702010-05-07 13:05:47 -07001596
1597 if (classPtr == NULL) {
1598 LOGE("Unexpected null class");
1599 dvmAbort();
1600 }
1601
Ben Cheng79d173c2009-09-29 16:12:51 -07001602 /*
1603 * If it is going to throw, it should not make to the trace to begin
Bill Buzbee1465db52009-09-23 17:17:35 -07001604 * with. However, Alloc might throw, so we need to genExportPC()
Ben Cheng79d173c2009-09-29 16:12:51 -07001605 */
1606 assert((classPtr->accessFlags & (ACC_INTERFACE|ACC_ABSTRACT)) == 0);
Bill Buzbeec6f10662010-02-09 11:16:15 -08001607 dvmCompilerFlushAllRegs(cUnit); /* Everything to home location */
Bill Buzbee1465db52009-09-23 17:17:35 -07001608 genExportPC(cUnit, mir);
Ben Chengbd1326d2010-04-02 15:04:53 -07001609 LOAD_FUNC_ADDR(cUnit, r2, (int)dvmAllocObject);
Ben Chenge9695e52009-06-16 16:11:47 -07001610 loadConstant(cUnit, r0, (int) classPtr);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001611 loadConstant(cUnit, r1, ALLOC_DONT_TRACK);
Bill Buzbee1465db52009-09-23 17:17:35 -07001612 opReg(cUnit, kOpBlx, r2);
Elliott Hughes6a555132010-02-25 15:41:42 -08001613 dvmCompilerClobberCallRegs(cUnit);
Ben Cheng4f489172009-09-27 17:08:35 -07001614 /* generate a branch over if allocation is successful */
buzbee8f8109a2010-08-31 10:16:35 -07001615 ArmLIR *branchOver = genCmpImmBranch(cUnit, kArmCondNe, r0, 0);
Ben Cheng4f489172009-09-27 17:08:35 -07001616 /*
1617 * OOM exception needs to be thrown here and cannot re-execute
1618 */
1619 loadConstant(cUnit, r0,
1620 (int) (cUnit->method->insns + mir->offset));
1621 genDispatchToHandler(cUnit, TEMPLATE_THROW_EXCEPTION_COMMON);
1622 /* noreturn */
1623
Bill Buzbee1465db52009-09-23 17:17:35 -07001624 ArmLIR *target = newLIR0(cUnit, kArmPseudoTargetLabel);
Ben Cheng4f489172009-09-27 17:08:35 -07001625 target->defMask = ENCODE_ALL;
1626 branchOver->generic.target = (LIR *) target;
Bill Buzbeec6f10662010-02-09 11:16:15 -08001627 rlDest = dvmCompilerGetDest(cUnit, mir, 0);
1628 rlResult = dvmCompilerGetReturn(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -07001629 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001630 break;
1631 }
1632 case OP_CHECK_CAST: {
Ben Chenge9695e52009-06-16 16:11:47 -07001633 /*
1634 * Obey the calling convention and don't mess with the register
1635 * usage.
1636 */
Ben Chengba4fc8b2009-06-01 13:00:29 -07001637 ClassObject *classPtr =
1638 (cUnit->method->clazz->pDvmDex->pResClasses[mir->dalvikInsn.vB]);
Bill Buzbee4df41a52009-11-12 17:07:16 -08001639 /*
1640 * Note: It is possible that classPtr is NULL at this point,
1641 * even though this instruction has been successfully interpreted.
1642 * If the previous interpretation had a null source, the
1643 * interpreter would not have bothered to resolve the clazz.
1644 * Bail out to the interpreter in this case, and log it
1645 * so that we can tell if it happens frequently.
1646 */
1647 if (classPtr == NULL) {
Ben Cheng11d8f142010-03-24 15:24:19 -07001648 LOGVV("null clazz in OP_CHECK_CAST, single-stepping");
Bill Buzbee4df41a52009-11-12 17:07:16 -08001649 genInterpSingleStep(cUnit, mir);
1650 return false;
1651 }
Bill Buzbeec6f10662010-02-09 11:16:15 -08001652 dvmCompilerFlushAllRegs(cUnit); /* Everything to home location */
Ben Chengba4fc8b2009-06-01 13:00:29 -07001653 loadConstant(cUnit, r1, (int) classPtr );
Bill Buzbeec6f10662010-02-09 11:16:15 -08001654 rlSrc = dvmCompilerGetSrc(cUnit, mir, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -07001655 rlSrc = loadValue(cUnit, rlSrc, kCoreReg);
buzbee8f8109a2010-08-31 10:16:35 -07001656 /* Null? */
1657 ArmLIR *branch1 = genCmpImmBranch(cUnit, kArmCondEq,
1658 rlSrc.lowReg, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -07001659 /*
1660 * rlSrc.lowReg now contains object->clazz. Note that
1661 * it could have been allocated r0, but we're okay so long
1662 * as we don't do anything desctructive until r0 is loaded
1663 * with clazz.
1664 */
Ben Chengba4fc8b2009-06-01 13:00:29 -07001665 /* r0 now contains object->clazz */
Bill Buzbee1465db52009-09-23 17:17:35 -07001666 loadWordDisp(cUnit, rlSrc.lowReg, offsetof(Object, clazz), r0);
Ben Chengbd1326d2010-04-02 15:04:53 -07001667 LOAD_FUNC_ADDR(cUnit, r2, (int)dvmInstanceofNonTrivial);
Bill Buzbee1465db52009-09-23 17:17:35 -07001668 opRegReg(cUnit, kOpCmp, r0, r1);
1669 ArmLIR *branch2 = opCondBranch(cUnit, kArmCondEq);
1670 opReg(cUnit, kOpBlx, r2);
Elliott Hughes6a555132010-02-25 15:41:42 -08001671 dvmCompilerClobberCallRegs(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -07001672 /*
1673 * If null, check cast failed - punt to the interpreter. Because
1674 * interpreter will be the one throwing, we don't need to
1675 * genExportPC() here.
1676 */
Bill Buzbee270c1d62009-08-13 16:58:07 -07001677 genZeroCheck(cUnit, r0, mir->offset, NULL);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001678 /* check cast passed - branch target here */
Bill Buzbee1465db52009-09-23 17:17:35 -07001679 ArmLIR *target = newLIR0(cUnit, kArmPseudoTargetLabel);
Ben Chengd7d426a2009-09-22 11:23:36 -07001680 target->defMask = ENCODE_ALL;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001681 branch1->generic.target = (LIR *)target;
1682 branch2->generic.target = (LIR *)target;
1683 break;
1684 }
buzbee4d92e682010-07-29 15:24:14 -07001685 case OP_SGET_WIDE_VOLATILE:
1686 case OP_SPUT_WIDE_VOLATILE:
1687 genInterpSingleStep(cUnit, mir);
1688 break;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001689 default:
1690 return true;
1691 }
1692 return false;
1693}
1694
Ben Cheng7a2697d2010-06-07 13:44:23 -07001695/*
1696 * A typical example of inlined getter/setter from a monomorphic callsite:
1697 *
1698 * D/dalvikvm( 289): -------- dalvik offset: 0x0000 @ invoke-static (I)
1699 * D/dalvikvm( 289): -------- dalvik offset: 0x0000 @ sget-object (C) v0, ...
1700 * D/dalvikvm( 289): 0x4427fc22 (0002): ldr r0, [pc, #56]
1701 * D/dalvikvm( 289): 0x4427fc24 (0004): ldr r1, [r0, #0]
1702 * D/dalvikvm( 289): 0x4427fc26 (0006): str r1, [r5, #0]
1703 * D/dalvikvm( 289): 0x4427fc28 (0008): .align4
1704 * D/dalvikvm( 289): L0x0003:
1705 * D/dalvikvm( 289): -------- dalvik offset: 0x0003 @ move-result-object (I) v0
1706 *
1707 * Note the invoke-static and move-result-object with the (I) notation are
1708 * turned into no-op.
1709 */
Ben Chengba4fc8b2009-06-01 13:00:29 -07001710static bool handleFmt11x(CompilationUnit *cUnit, MIR *mir)
1711{
1712 OpCode dalvikOpCode = mir->dalvikInsn.opCode;
Bill Buzbee1465db52009-09-23 17:17:35 -07001713 RegLocation rlResult;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001714 switch (dalvikOpCode) {
1715 case OP_MOVE_EXCEPTION: {
1716 int offset = offsetof(InterpState, self);
1717 int exOffset = offsetof(Thread, exception);
Bill Buzbeec6f10662010-02-09 11:16:15 -08001718 int selfReg = dvmCompilerAllocTemp(cUnit);
1719 int resetReg = dvmCompilerAllocTemp(cUnit);
1720 RegLocation rlDest = dvmCompilerGetDest(cUnit, mir, 0);
1721 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Bill Buzbee1465db52009-09-23 17:17:35 -07001722 loadWordDisp(cUnit, rGLUE, offset, selfReg);
Bill Buzbeef9f33282009-11-22 12:45:30 -08001723 loadConstant(cUnit, resetReg, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -07001724 loadWordDisp(cUnit, selfReg, exOffset, rlResult.lowReg);
Bill Buzbeef9f33282009-11-22 12:45:30 -08001725 storeWordDisp(cUnit, selfReg, exOffset, resetReg);
Bill Buzbee1465db52009-09-23 17:17:35 -07001726 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001727 break;
1728 }
1729 case OP_MOVE_RESULT:
1730 case OP_MOVE_RESULT_OBJECT: {
Ben Cheng7a2697d2010-06-07 13:44:23 -07001731 /* An inlined move result is effectively no-op */
1732 if (mir->OptimizationFlags & MIR_INLINED)
1733 break;
Bill Buzbeec6f10662010-02-09 11:16:15 -08001734 RegLocation rlDest = dvmCompilerGetDest(cUnit, mir, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -07001735 RegLocation rlSrc = LOC_DALVIK_RETURN_VAL;
1736 rlSrc.fp = rlDest.fp;
1737 storeValue(cUnit, rlDest, rlSrc);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001738 break;
1739 }
1740 case OP_MOVE_RESULT_WIDE: {
Ben Cheng7a2697d2010-06-07 13:44:23 -07001741 /* An inlined move result is effectively no-op */
1742 if (mir->OptimizationFlags & MIR_INLINED)
1743 break;
Bill Buzbeec6f10662010-02-09 11:16:15 -08001744 RegLocation rlDest = dvmCompilerGetDestWide(cUnit, mir, 0, 1);
Bill Buzbee1465db52009-09-23 17:17:35 -07001745 RegLocation rlSrc = LOC_DALVIK_RETURN_VAL_WIDE;
1746 rlSrc.fp = rlDest.fp;
1747 storeValueWide(cUnit, rlDest, rlSrc);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001748 break;
1749 }
1750 case OP_RETURN_WIDE: {
Bill Buzbeec6f10662010-02-09 11:16:15 -08001751 RegLocation rlSrc = dvmCompilerGetSrcWide(cUnit, mir, 0, 1);
Bill Buzbee1465db52009-09-23 17:17:35 -07001752 RegLocation rlDest = LOC_DALVIK_RETURN_VAL_WIDE;
1753 rlDest.fp = rlSrc.fp;
1754 storeValueWide(cUnit, rlDest, rlSrc);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001755 genReturnCommon(cUnit,mir);
1756 break;
1757 }
1758 case OP_RETURN:
1759 case OP_RETURN_OBJECT: {
Bill Buzbeec6f10662010-02-09 11:16:15 -08001760 RegLocation rlSrc = dvmCompilerGetSrc(cUnit, mir, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -07001761 RegLocation rlDest = LOC_DALVIK_RETURN_VAL;
1762 rlDest.fp = rlSrc.fp;
1763 storeValue(cUnit, rlDest, rlSrc);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001764 genReturnCommon(cUnit,mir);
1765 break;
1766 }
Bill Buzbee1465db52009-09-23 17:17:35 -07001767 case OP_MONITOR_EXIT:
Ben Chengba4fc8b2009-06-01 13:00:29 -07001768 case OP_MONITOR_ENTER:
Bill Buzbeed0937ef2009-12-22 16:15:39 -08001769#if defined(WITH_DEADLOCK_PREDICTION) || defined(WITH_MONITOR_TRACKING)
Ben Cheng5d90c202009-11-22 23:31:11 -08001770 genMonitorPortable(cUnit, mir);
Bill Buzbee1465db52009-09-23 17:17:35 -07001771#else
Ben Cheng5d90c202009-11-22 23:31:11 -08001772 genMonitor(cUnit, mir);
Bill Buzbee1465db52009-09-23 17:17:35 -07001773#endif
Ben Chengba4fc8b2009-06-01 13:00:29 -07001774 break;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001775 case OP_THROW: {
1776 genInterpSingleStep(cUnit, mir);
1777 break;
1778 }
1779 default:
1780 return true;
1781 }
1782 return false;
1783}
1784
Bill Buzbeed45ba372009-06-15 17:00:57 -07001785static bool handleFmt12x(CompilationUnit *cUnit, MIR *mir)
1786{
1787 OpCode opCode = mir->dalvikInsn.opCode;
Bill Buzbee1465db52009-09-23 17:17:35 -07001788 RegLocation rlDest;
1789 RegLocation rlSrc;
1790 RegLocation rlResult;
Bill Buzbeed45ba372009-06-15 17:00:57 -07001791
Ben Chengba4fc8b2009-06-01 13:00:29 -07001792 if ( (opCode >= OP_ADD_INT_2ADDR) && (opCode <= OP_REM_DOUBLE_2ADDR)) {
Ben Cheng5d90c202009-11-22 23:31:11 -08001793 return genArithOp( cUnit, mir );
Ben Chengba4fc8b2009-06-01 13:00:29 -07001794 }
1795
Bill Buzbee1465db52009-09-23 17:17:35 -07001796 if (mir->ssaRep->numUses == 2)
Bill Buzbeec6f10662010-02-09 11:16:15 -08001797 rlSrc = dvmCompilerGetSrcWide(cUnit, mir, 0, 1);
Bill Buzbee1465db52009-09-23 17:17:35 -07001798 else
Bill Buzbeec6f10662010-02-09 11:16:15 -08001799 rlSrc = dvmCompilerGetSrc(cUnit, mir, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -07001800 if (mir->ssaRep->numDefs == 2)
Bill Buzbeec6f10662010-02-09 11:16:15 -08001801 rlDest = dvmCompilerGetDestWide(cUnit, mir, 0, 1);
Bill Buzbee1465db52009-09-23 17:17:35 -07001802 else
Bill Buzbeec6f10662010-02-09 11:16:15 -08001803 rlDest = dvmCompilerGetDest(cUnit, mir, 0);
Ben Chenge9695e52009-06-16 16:11:47 -07001804
Ben Chengba4fc8b2009-06-01 13:00:29 -07001805 switch (opCode) {
Bill Buzbee1465db52009-09-23 17:17:35 -07001806 case OP_DOUBLE_TO_INT:
Ben Chengba4fc8b2009-06-01 13:00:29 -07001807 case OP_INT_TO_FLOAT:
Ben Chengba4fc8b2009-06-01 13:00:29 -07001808 case OP_FLOAT_TO_INT:
Ben Chengba4fc8b2009-06-01 13:00:29 -07001809 case OP_DOUBLE_TO_FLOAT:
Ben Chengba4fc8b2009-06-01 13:00:29 -07001810 case OP_FLOAT_TO_DOUBLE:
Ben Chengba4fc8b2009-06-01 13:00:29 -07001811 case OP_INT_TO_DOUBLE:
Ben Chengba4fc8b2009-06-01 13:00:29 -07001812 case OP_FLOAT_TO_LONG:
Ben Chengba4fc8b2009-06-01 13:00:29 -07001813 case OP_LONG_TO_FLOAT:
Ben Chengba4fc8b2009-06-01 13:00:29 -07001814 case OP_DOUBLE_TO_LONG:
Ben Chengba4fc8b2009-06-01 13:00:29 -07001815 case OP_LONG_TO_DOUBLE:
Ben Cheng5d90c202009-11-22 23:31:11 -08001816 return genConversion(cUnit, mir);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001817 case OP_NEG_INT:
1818 case OP_NOT_INT:
Ben Cheng5d90c202009-11-22 23:31:11 -08001819 return genArithOpInt(cUnit, mir, rlDest, rlSrc, rlSrc);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001820 case OP_NEG_LONG:
1821 case OP_NOT_LONG:
Ben Cheng5d90c202009-11-22 23:31:11 -08001822 return genArithOpLong(cUnit, mir, rlDest, rlSrc, rlSrc);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001823 case OP_NEG_FLOAT:
Ben Cheng5d90c202009-11-22 23:31:11 -08001824 return genArithOpFloat(cUnit, mir, rlDest, rlSrc, rlSrc);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001825 case OP_NEG_DOUBLE:
Ben Cheng5d90c202009-11-22 23:31:11 -08001826 return genArithOpDouble(cUnit, mir, rlDest, rlSrc, rlSrc);
Bill Buzbee1465db52009-09-23 17:17:35 -07001827 case OP_MOVE_WIDE:
1828 storeValueWide(cUnit, rlDest, rlSrc);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001829 break;
Bill Buzbee1465db52009-09-23 17:17:35 -07001830 case OP_INT_TO_LONG:
Bill Buzbeec6f10662010-02-09 11:16:15 -08001831 rlSrc = dvmCompilerUpdateLoc(cUnit, rlSrc);
1832 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Bill Buzbee964a7b02010-01-28 12:54:19 -08001833 //TUNING: shouldn't loadValueDirect already check for phys reg?
Bill Buzbee1465db52009-09-23 17:17:35 -07001834 if (rlSrc.location == kLocPhysReg) {
1835 genRegCopy(cUnit, rlResult.lowReg, rlSrc.lowReg);
1836 } else {
1837 loadValueDirect(cUnit, rlSrc, rlResult.lowReg);
1838 }
1839 opRegRegImm(cUnit, kOpAsr, rlResult.highReg,
1840 rlResult.lowReg, 31);
1841 storeValueWide(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001842 break;
Bill Buzbee1465db52009-09-23 17:17:35 -07001843 case OP_LONG_TO_INT:
Bill Buzbeec6f10662010-02-09 11:16:15 -08001844 rlSrc = dvmCompilerUpdateLocWide(cUnit, rlSrc);
1845 rlSrc = dvmCompilerWideToNarrow(cUnit, rlSrc);
Bill Buzbee1465db52009-09-23 17:17:35 -07001846 // Intentional fallthrough
Ben Chengba4fc8b2009-06-01 13:00:29 -07001847 case OP_MOVE:
1848 case OP_MOVE_OBJECT:
Bill Buzbee1465db52009-09-23 17:17:35 -07001849 storeValue(cUnit, rlDest, rlSrc);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001850 break;
1851 case OP_INT_TO_BYTE:
Bill Buzbee1465db52009-09-23 17:17:35 -07001852 rlSrc = loadValue(cUnit, rlSrc, kCoreReg);
Bill Buzbeec6f10662010-02-09 11:16:15 -08001853 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Bill Buzbee1465db52009-09-23 17:17:35 -07001854 opRegReg(cUnit, kOp2Byte, rlResult.lowReg, rlSrc.lowReg);
1855 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001856 break;
1857 case OP_INT_TO_SHORT:
Bill Buzbee1465db52009-09-23 17:17:35 -07001858 rlSrc = loadValue(cUnit, rlSrc, kCoreReg);
Bill Buzbeec6f10662010-02-09 11:16:15 -08001859 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Bill Buzbee1465db52009-09-23 17:17:35 -07001860 opRegReg(cUnit, kOp2Short, rlResult.lowReg, rlSrc.lowReg);
1861 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001862 break;
1863 case OP_INT_TO_CHAR:
Bill Buzbee1465db52009-09-23 17:17:35 -07001864 rlSrc = loadValue(cUnit, rlSrc, kCoreReg);
Bill Buzbeec6f10662010-02-09 11:16:15 -08001865 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Bill Buzbee1465db52009-09-23 17:17:35 -07001866 opRegReg(cUnit, kOp2Char, rlResult.lowReg, rlSrc.lowReg);
1867 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001868 break;
1869 case OP_ARRAY_LENGTH: {
1870 int lenOffset = offsetof(ArrayObject, length);
Bill Buzbee1465db52009-09-23 17:17:35 -07001871 rlSrc = loadValue(cUnit, rlSrc, kCoreReg);
1872 genNullCheck(cUnit, rlSrc.sRegLow, rlSrc.lowReg,
1873 mir->offset, NULL);
Bill Buzbeec6f10662010-02-09 11:16:15 -08001874 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Bill Buzbee1465db52009-09-23 17:17:35 -07001875 loadWordDisp(cUnit, rlSrc.lowReg, lenOffset,
1876 rlResult.lowReg);
1877 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001878 break;
1879 }
1880 default:
1881 return true;
1882 }
1883 return false;
1884}
1885
1886static bool handleFmt21s(CompilationUnit *cUnit, MIR *mir)
1887{
1888 OpCode dalvikOpCode = mir->dalvikInsn.opCode;
Bill Buzbee1465db52009-09-23 17:17:35 -07001889 RegLocation rlDest;
1890 RegLocation rlResult;
1891 int BBBB = mir->dalvikInsn.vB;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001892 if (dalvikOpCode == OP_CONST_WIDE_16) {
Bill Buzbeec6f10662010-02-09 11:16:15 -08001893 rlDest = dvmCompilerGetDestWide(cUnit, mir, 0, 1);
1894 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Ben Chengbd1326d2010-04-02 15:04:53 -07001895 loadConstantNoClobber(cUnit, rlResult.lowReg, BBBB);
Bill Buzbee964a7b02010-01-28 12:54:19 -08001896 //TUNING: do high separately to avoid load dependency
Bill Buzbee1465db52009-09-23 17:17:35 -07001897 opRegRegImm(cUnit, kOpAsr, rlResult.highReg, rlResult.lowReg, 31);
1898 storeValueWide(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001899 } else if (dalvikOpCode == OP_CONST_16) {
Bill Buzbeec6f10662010-02-09 11:16:15 -08001900 rlDest = dvmCompilerGetDest(cUnit, mir, 0);
1901 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kAnyReg, true);
Ben Chengbd1326d2010-04-02 15:04:53 -07001902 loadConstantNoClobber(cUnit, rlResult.lowReg, BBBB);
Bill Buzbee1465db52009-09-23 17:17:35 -07001903 storeValue(cUnit, rlDest, rlResult);
1904 } else
Ben Chengba4fc8b2009-06-01 13:00:29 -07001905 return true;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001906 return false;
1907}
1908
1909/* Compare agaist zero */
1910static bool handleFmt21t(CompilationUnit *cUnit, MIR *mir, BasicBlock *bb,
Bill Buzbee89efc3d2009-07-28 11:22:22 -07001911 ArmLIR *labelList)
Ben Chengba4fc8b2009-06-01 13:00:29 -07001912{
1913 OpCode dalvikOpCode = mir->dalvikInsn.opCode;
Bill Buzbee89efc3d2009-07-28 11:22:22 -07001914 ArmConditionCode cond;
Bill Buzbeec6f10662010-02-09 11:16:15 -08001915 RegLocation rlSrc = dvmCompilerGetSrc(cUnit, mir, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -07001916 rlSrc = loadValue(cUnit, rlSrc, kCoreReg);
1917 opRegImm(cUnit, kOpCmp, rlSrc.lowReg, 0);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001918
Bill Buzbee270c1d62009-08-13 16:58:07 -07001919//TUNING: break this out to allow use of Thumb2 CB[N]Z
Ben Chengba4fc8b2009-06-01 13:00:29 -07001920 switch (dalvikOpCode) {
1921 case OP_IF_EQZ:
Bill Buzbee1465db52009-09-23 17:17:35 -07001922 cond = kArmCondEq;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001923 break;
1924 case OP_IF_NEZ:
Bill Buzbee1465db52009-09-23 17:17:35 -07001925 cond = kArmCondNe;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001926 break;
1927 case OP_IF_LTZ:
Bill Buzbee1465db52009-09-23 17:17:35 -07001928 cond = kArmCondLt;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001929 break;
1930 case OP_IF_GEZ:
Bill Buzbee1465db52009-09-23 17:17:35 -07001931 cond = kArmCondGe;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001932 break;
1933 case OP_IF_GTZ:
Bill Buzbee1465db52009-09-23 17:17:35 -07001934 cond = kArmCondGt;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001935 break;
1936 case OP_IF_LEZ:
Bill Buzbee1465db52009-09-23 17:17:35 -07001937 cond = kArmCondLe;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001938 break;
1939 default:
1940 cond = 0;
1941 LOGE("Unexpected opcode (%d) for Fmt21t\n", dalvikOpCode);
Bill Buzbeefc519dc2010-03-06 23:30:57 -08001942 dvmCompilerAbort(cUnit);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001943 }
1944 genConditionalBranch(cUnit, cond, &labelList[bb->taken->id]);
1945 /* This mostly likely will be optimized away in a later phase */
1946 genUnconditionalBranch(cUnit, &labelList[bb->fallThrough->id]);
1947 return false;
1948}
1949
Elliott Hughesb4c05972010-02-24 16:36:18 -08001950static bool isPowerOfTwo(int x)
1951{
1952 return (x & (x - 1)) == 0;
1953}
1954
1955// Returns true if no more than two bits are set in 'x'.
1956static bool isPopCountLE2(unsigned int x)
1957{
1958 x &= x - 1;
1959 return (x & (x - 1)) == 0;
1960}
1961
1962// Returns the index of the lowest set bit in 'x'.
1963static int lowestSetBit(unsigned int x) {
1964 int bit_posn = 0;
1965 while ((x & 0xf) == 0) {
1966 bit_posn += 4;
1967 x >>= 4;
Bill Buzbee78cb0e22010-02-11 14:04:53 -08001968 }
Elliott Hughesb4c05972010-02-24 16:36:18 -08001969 while ((x & 1) == 0) {
1970 bit_posn++;
1971 x >>= 1;
1972 }
1973 return bit_posn;
1974}
1975
Elliott Hughes672511b2010-04-26 17:40:13 -07001976// Returns true if it added instructions to 'cUnit' to divide 'rlSrc' by 'lit'
1977// and store the result in 'rlDest'.
Elliott Hughesc7ad9b22010-04-28 13:52:02 -07001978static bool handleEasyDivide(CompilationUnit *cUnit, OpCode dalvikOpCode,
Elliott Hughes672511b2010-04-26 17:40:13 -07001979 RegLocation rlSrc, RegLocation rlDest, int lit)
1980{
1981 if (lit < 2 || !isPowerOfTwo(lit)) {
1982 return false;
1983 }
1984 int k = lowestSetBit(lit);
1985 if (k >= 30) {
1986 // Avoid special cases.
1987 return false;
1988 }
Elliott Hughes9c457022010-04-28 16:15:38 -07001989 bool div = (dalvikOpCode == OP_DIV_INT_LIT8 || dalvikOpCode == OP_DIV_INT_LIT16);
Elliott Hughes672511b2010-04-26 17:40:13 -07001990 rlSrc = loadValue(cUnit, rlSrc, kCoreReg);
1991 RegLocation rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Elliott Hughes9c457022010-04-28 16:15:38 -07001992 if (div) {
1993 int tReg = dvmCompilerAllocTemp(cUnit);
1994 if (lit == 2) {
1995 // Division by 2 is by far the most common division by constant.
1996 opRegRegImm(cUnit, kOpLsr, tReg, rlSrc.lowReg, 32 - k);
1997 opRegRegReg(cUnit, kOpAdd, tReg, tReg, rlSrc.lowReg);
1998 opRegRegImm(cUnit, kOpAsr, rlResult.lowReg, tReg, k);
1999 } else {
2000 opRegRegImm(cUnit, kOpAsr, tReg, rlSrc.lowReg, 31);
2001 opRegRegImm(cUnit, kOpLsr, tReg, tReg, 32 - k);
2002 opRegRegReg(cUnit, kOpAdd, tReg, tReg, rlSrc.lowReg);
2003 opRegRegImm(cUnit, kOpAsr, rlResult.lowReg, tReg, k);
2004 }
Elliott Hughes672511b2010-04-26 17:40:13 -07002005 } else {
Elliott Hughes9c457022010-04-28 16:15:38 -07002006 int cReg = dvmCompilerAllocTemp(cUnit);
2007 loadConstant(cUnit, cReg, lit - 1);
2008 int tReg1 = dvmCompilerAllocTemp(cUnit);
2009 int tReg2 = dvmCompilerAllocTemp(cUnit);
2010 if (lit == 2) {
2011 opRegRegImm(cUnit, kOpLsr, tReg1, rlSrc.lowReg, 32 - k);
2012 opRegRegReg(cUnit, kOpAdd, tReg2, tReg1, rlSrc.lowReg);
2013 opRegRegReg(cUnit, kOpAnd, tReg2, tReg2, cReg);
2014 opRegRegReg(cUnit, kOpSub, rlResult.lowReg, tReg2, tReg1);
2015 } else {
2016 opRegRegImm(cUnit, kOpAsr, tReg1, rlSrc.lowReg, 31);
2017 opRegRegImm(cUnit, kOpLsr, tReg1, tReg1, 32 - k);
2018 opRegRegReg(cUnit, kOpAdd, tReg2, tReg1, rlSrc.lowReg);
2019 opRegRegReg(cUnit, kOpAnd, tReg2, tReg2, cReg);
2020 opRegRegReg(cUnit, kOpSub, rlResult.lowReg, tReg2, tReg1);
2021 }
Elliott Hughes672511b2010-04-26 17:40:13 -07002022 }
2023 storeValue(cUnit, rlDest, rlResult);
2024 return true;
2025}
2026
Elliott Hughesb4c05972010-02-24 16:36:18 -08002027// Returns true if it added instructions to 'cUnit' to multiply 'rlSrc' by 'lit'
2028// and store the result in 'rlDest'.
2029static bool handleEasyMultiply(CompilationUnit *cUnit,
2030 RegLocation rlSrc, RegLocation rlDest, int lit)
2031{
2032 // Can we simplify this multiplication?
2033 bool powerOfTwo = false;
2034 bool popCountLE2 = false;
2035 bool powerOfTwoMinusOne = false;
2036 if (lit < 2) {
2037 // Avoid special cases.
2038 return false;
2039 } else if (isPowerOfTwo(lit)) {
2040 powerOfTwo = true;
2041 } else if (isPopCountLE2(lit)) {
2042 popCountLE2 = true;
2043 } else if (isPowerOfTwo(lit + 1)) {
2044 powerOfTwoMinusOne = true;
2045 } else {
2046 return false;
2047 }
2048 rlSrc = loadValue(cUnit, rlSrc, kCoreReg);
2049 RegLocation rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
2050 if (powerOfTwo) {
2051 // Shift.
2052 opRegRegImm(cUnit, kOpLsl, rlResult.lowReg, rlSrc.lowReg,
2053 lowestSetBit(lit));
2054 } else if (popCountLE2) {
2055 // Shift and add and shift.
2056 int firstBit = lowestSetBit(lit);
2057 int secondBit = lowestSetBit(lit ^ (1 << firstBit));
2058 genMultiplyByTwoBitMultiplier(cUnit, rlSrc, rlResult, lit,
2059 firstBit, secondBit);
2060 } else {
2061 // Reverse subtract: (src << (shift + 1)) - src.
2062 assert(powerOfTwoMinusOne);
2063 // TODO: rsb dst, src, src lsl#lowestSetBit(lit + 1)
2064 int tReg = dvmCompilerAllocTemp(cUnit);
2065 opRegRegImm(cUnit, kOpLsl, tReg, rlSrc.lowReg, lowestSetBit(lit + 1));
2066 opRegRegReg(cUnit, kOpSub, rlResult.lowReg, tReg, rlSrc.lowReg);
2067 }
2068 storeValue(cUnit, rlDest, rlResult);
2069 return true;
Bill Buzbee78cb0e22010-02-11 14:04:53 -08002070}
2071
Ben Chengba4fc8b2009-06-01 13:00:29 -07002072static bool handleFmt22b_Fmt22s(CompilationUnit *cUnit, MIR *mir)
2073{
2074 OpCode dalvikOpCode = mir->dalvikInsn.opCode;
Bill Buzbeec6f10662010-02-09 11:16:15 -08002075 RegLocation rlSrc = dvmCompilerGetSrc(cUnit, mir, 0);
2076 RegLocation rlDest = dvmCompilerGetDest(cUnit, mir, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -07002077 RegLocation rlResult;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002078 int lit = mir->dalvikInsn.vC;
Ben Cheng4f489172009-09-27 17:08:35 -07002079 OpKind op = 0; /* Make gcc happy */
Bill Buzbee1465db52009-09-23 17:17:35 -07002080 int shiftOp = false;
2081 bool isDiv = false;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002082
Ben Chengba4fc8b2009-06-01 13:00:29 -07002083 switch (dalvikOpCode) {
Bill Buzbee1465db52009-09-23 17:17:35 -07002084 case OP_RSUB_INT_LIT8:
2085 case OP_RSUB_INT: {
2086 int tReg;
2087 //TUNING: add support for use of Arm rsub op
2088 rlSrc = loadValue(cUnit, rlSrc, kCoreReg);
Bill Buzbeec6f10662010-02-09 11:16:15 -08002089 tReg = dvmCompilerAllocTemp(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -07002090 loadConstant(cUnit, tReg, lit);
Bill Buzbeec6f10662010-02-09 11:16:15 -08002091 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Bill Buzbee1465db52009-09-23 17:17:35 -07002092 opRegRegReg(cUnit, kOpSub, rlResult.lowReg,
2093 tReg, rlSrc.lowReg);
2094 storeValue(cUnit, rlDest, rlResult);
2095 return false;
2096 break;
2097 }
2098
Ben Chengba4fc8b2009-06-01 13:00:29 -07002099 case OP_ADD_INT_LIT8:
2100 case OP_ADD_INT_LIT16:
Bill Buzbee1465db52009-09-23 17:17:35 -07002101 op = kOpAdd;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002102 break;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002103 case OP_MUL_INT_LIT8:
Bill Buzbee78cb0e22010-02-11 14:04:53 -08002104 case OP_MUL_INT_LIT16: {
Elliott Hughesb4c05972010-02-24 16:36:18 -08002105 if (handleEasyMultiply(cUnit, rlSrc, rlDest, lit)) {
2106 return false;
Bill Buzbee78cb0e22010-02-11 14:04:53 -08002107 }
Elliott Hughesb4c05972010-02-24 16:36:18 -08002108 op = kOpMul;
Bill Buzbee1465db52009-09-23 17:17:35 -07002109 break;
Bill Buzbee78cb0e22010-02-11 14:04:53 -08002110 }
Ben Chengba4fc8b2009-06-01 13:00:29 -07002111 case OP_AND_INT_LIT8:
2112 case OP_AND_INT_LIT16:
Bill Buzbee1465db52009-09-23 17:17:35 -07002113 op = kOpAnd;
2114 break;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002115 case OP_OR_INT_LIT8:
2116 case OP_OR_INT_LIT16:
Bill Buzbee1465db52009-09-23 17:17:35 -07002117 op = kOpOr;
2118 break;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002119 case OP_XOR_INT_LIT8:
2120 case OP_XOR_INT_LIT16:
Bill Buzbee1465db52009-09-23 17:17:35 -07002121 op = kOpXor;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002122 break;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002123 case OP_SHL_INT_LIT8:
Bill Buzbee0e605272009-12-01 14:28:05 -08002124 lit &= 31;
Bill Buzbee1465db52009-09-23 17:17:35 -07002125 shiftOp = true;
2126 op = kOpLsl;
2127 break;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002128 case OP_SHR_INT_LIT8:
Bill Buzbee0e605272009-12-01 14:28:05 -08002129 lit &= 31;
Bill Buzbee1465db52009-09-23 17:17:35 -07002130 shiftOp = true;
2131 op = kOpAsr;
2132 break;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002133 case OP_USHR_INT_LIT8:
Bill Buzbee0e605272009-12-01 14:28:05 -08002134 lit &= 31;
Bill Buzbee1465db52009-09-23 17:17:35 -07002135 shiftOp = true;
2136 op = kOpLsr;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002137 break;
2138
2139 case OP_DIV_INT_LIT8:
2140 case OP_DIV_INT_LIT16:
Ben Chengba4fc8b2009-06-01 13:00:29 -07002141 case OP_REM_INT_LIT8:
2142 case OP_REM_INT_LIT16:
2143 if (lit == 0) {
2144 /* Let the interpreter deal with div by 0 */
2145 genInterpSingleStep(cUnit, mir);
2146 return false;
2147 }
Elliott Hughesc7ad9b22010-04-28 13:52:02 -07002148 if (handleEasyDivide(cUnit, dalvikOpCode, rlSrc, rlDest, lit)) {
Elliott Hughes672511b2010-04-26 17:40:13 -07002149 return false;
2150 }
Bill Buzbeec6f10662010-02-09 11:16:15 -08002151 dvmCompilerFlushAllRegs(cUnit); /* Everything to home location */
Bill Buzbee1465db52009-09-23 17:17:35 -07002152 loadValueDirectFixed(cUnit, rlSrc, r0);
Bill Buzbeec6f10662010-02-09 11:16:15 -08002153 dvmCompilerClobber(cUnit, r0);
Bill Buzbee1465db52009-09-23 17:17:35 -07002154 if ((dalvikOpCode == OP_DIV_INT_LIT8) ||
2155 (dalvikOpCode == OP_DIV_INT_LIT16)) {
Ben Chengbd1326d2010-04-02 15:04:53 -07002156 LOAD_FUNC_ADDR(cUnit, r2, (int)__aeabi_idiv);
Bill Buzbee1465db52009-09-23 17:17:35 -07002157 isDiv = true;
2158 } else {
Ben Chengbd1326d2010-04-02 15:04:53 -07002159 LOAD_FUNC_ADDR(cUnit, r2, (int)__aeabi_idivmod);
Bill Buzbee1465db52009-09-23 17:17:35 -07002160 isDiv = false;
2161 }
Ben Chengba4fc8b2009-06-01 13:00:29 -07002162 loadConstant(cUnit, r1, lit);
Bill Buzbee1465db52009-09-23 17:17:35 -07002163 opReg(cUnit, kOpBlx, r2);
Elliott Hughes6a555132010-02-25 15:41:42 -08002164 dvmCompilerClobberCallRegs(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -07002165 if (isDiv)
Bill Buzbeec6f10662010-02-09 11:16:15 -08002166 rlResult = dvmCompilerGetReturn(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -07002167 else
Bill Buzbeec6f10662010-02-09 11:16:15 -08002168 rlResult = dvmCompilerGetReturnAlt(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -07002169 storeValue(cUnit, rlDest, rlResult);
2170 return false;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002171 break;
2172 default:
2173 return true;
2174 }
Bill Buzbee1465db52009-09-23 17:17:35 -07002175 rlSrc = loadValue(cUnit, rlSrc, kCoreReg);
Bill Buzbeec6f10662010-02-09 11:16:15 -08002176 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Bill Buzbee1465db52009-09-23 17:17:35 -07002177 // Avoid shifts by literal 0 - no support in Thumb. Change to copy
2178 if (shiftOp && (lit == 0)) {
2179 genRegCopy(cUnit, rlResult.lowReg, rlSrc.lowReg);
2180 } else {
2181 opRegRegImm(cUnit, op, rlResult.lowReg, rlSrc.lowReg, lit);
2182 }
2183 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002184 return false;
2185}
2186
2187static bool handleFmt22c(CompilationUnit *cUnit, MIR *mir)
2188{
2189 OpCode dalvikOpCode = mir->dalvikInsn.opCode;
buzbee4d92e682010-07-29 15:24:14 -07002190 int fieldOffset = -1;
buzbeeecf8f6e2010-07-20 14:53:42 -07002191 bool isVolatile = false;
buzbee4d92e682010-07-29 15:24:14 -07002192 switch (dalvikOpCode) {
2193 /*
2194 * Wide volatiles currently handled via single step.
2195 * Add them here if generating in-line code.
2196 * case OP_IGET_WIDE_VOLATILE:
2197 * case OP_IPUT_WIDE_VOLATILE:
2198 */
2199 case OP_IGET:
2200 case OP_IGET_VOLATILE:
2201 case OP_IGET_WIDE:
2202 case OP_IGET_OBJECT:
2203 case OP_IGET_OBJECT_VOLATILE:
2204 case OP_IGET_BOOLEAN:
2205 case OP_IGET_BYTE:
2206 case OP_IGET_CHAR:
2207 case OP_IGET_SHORT:
2208 case OP_IPUT:
2209 case OP_IPUT_VOLATILE:
2210 case OP_IPUT_WIDE:
2211 case OP_IPUT_OBJECT:
2212 case OP_IPUT_OBJECT_VOLATILE:
2213 case OP_IPUT_BOOLEAN:
2214 case OP_IPUT_BYTE:
2215 case OP_IPUT_CHAR:
2216 case OP_IPUT_SHORT: {
Ben Cheng7a2697d2010-06-07 13:44:23 -07002217 const Method *method = (mir->OptimizationFlags & MIR_CALLEE) ?
2218 mir->meta.calleeMethod : cUnit->method;
buzbee4d92e682010-07-29 15:24:14 -07002219 Field *fieldPtr =
Ben Cheng7a2697d2010-06-07 13:44:23 -07002220 method->clazz->pDvmDex->pResFields[mir->dalvikInsn.vC];
Ben Chengba4fc8b2009-06-01 13:00:29 -07002221
buzbee4d92e682010-07-29 15:24:14 -07002222 if (fieldPtr == NULL) {
2223 LOGE("Unexpected null instance field");
2224 dvmAbort();
2225 }
2226 isVolatile = dvmIsVolatileField(fieldPtr);
2227 fieldOffset = ((InstField *)fieldPtr)->byteOffset;
2228 break;
Ben Chengdd6e8702010-05-07 13:05:47 -07002229 }
buzbee4d92e682010-07-29 15:24:14 -07002230 default:
2231 break;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002232 }
buzbee4d92e682010-07-29 15:24:14 -07002233
Ben Chengba4fc8b2009-06-01 13:00:29 -07002234 switch (dalvikOpCode) {
Ben Chengba4fc8b2009-06-01 13:00:29 -07002235 case OP_NEW_ARRAY: {
Bill Buzbee1465db52009-09-23 17:17:35 -07002236 // Generates a call - use explicit registers
Bill Buzbeec6f10662010-02-09 11:16:15 -08002237 RegLocation rlSrc = dvmCompilerGetSrc(cUnit, mir, 0);
2238 RegLocation rlDest = dvmCompilerGetDest(cUnit, mir, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -07002239 RegLocation rlResult;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002240 void *classPtr = (void*)
2241 (cUnit->method->clazz->pDvmDex->pResClasses[mir->dalvikInsn.vC]);
Ben Chengdd6e8702010-05-07 13:05:47 -07002242
2243 if (classPtr == NULL) {
2244 LOGE("Unexpected null class");
2245 dvmAbort();
2246 }
2247
Bill Buzbeec6f10662010-02-09 11:16:15 -08002248 dvmCompilerFlushAllRegs(cUnit); /* Everything to home location */
Bill Buzbee1465db52009-09-23 17:17:35 -07002249 genExportPC(cUnit, mir);
2250 loadValueDirectFixed(cUnit, rlSrc, r1); /* Len */
Ben Chengba4fc8b2009-06-01 13:00:29 -07002251 loadConstant(cUnit, r0, (int) classPtr );
Ben Chengbd1326d2010-04-02 15:04:53 -07002252 LOAD_FUNC_ADDR(cUnit, r3, (int)dvmAllocArrayByClass);
Ben Cheng4f489172009-09-27 17:08:35 -07002253 /*
2254 * "len < 0": bail to the interpreter to re-execute the
2255 * instruction
2256 */
Carl Shapiroe3c01da2010-05-20 22:54:18 -07002257 genRegImmCheck(cUnit, kArmCondMi, r1, 0, mir->offset, NULL);
Bill Buzbee270c1d62009-08-13 16:58:07 -07002258 loadConstant(cUnit, r2, ALLOC_DONT_TRACK);
Bill Buzbee1465db52009-09-23 17:17:35 -07002259 opReg(cUnit, kOpBlx, r3);
Elliott Hughes6a555132010-02-25 15:41:42 -08002260 dvmCompilerClobberCallRegs(cUnit);
Ben Cheng4f489172009-09-27 17:08:35 -07002261 /* generate a branch over if allocation is successful */
buzbee8f8109a2010-08-31 10:16:35 -07002262 ArmLIR *branchOver = genCmpImmBranch(cUnit, kArmCondNe, r0, 0);
Ben Cheng4f489172009-09-27 17:08:35 -07002263 /*
2264 * OOM exception needs to be thrown here and cannot re-execute
2265 */
2266 loadConstant(cUnit, r0,
2267 (int) (cUnit->method->insns + mir->offset));
2268 genDispatchToHandler(cUnit, TEMPLATE_THROW_EXCEPTION_COMMON);
2269 /* noreturn */
2270
Bill Buzbee1465db52009-09-23 17:17:35 -07002271 ArmLIR *target = newLIR0(cUnit, kArmPseudoTargetLabel);
Ben Cheng4f489172009-09-27 17:08:35 -07002272 target->defMask = ENCODE_ALL;
2273 branchOver->generic.target = (LIR *) target;
Bill Buzbeec6f10662010-02-09 11:16:15 -08002274 rlResult = dvmCompilerGetReturn(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -07002275 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002276 break;
2277 }
Ben Chengba4fc8b2009-06-01 13:00:29 -07002278 case OP_INSTANCE_OF: {
Bill Buzbee1465db52009-09-23 17:17:35 -07002279 // May generate a call - use explicit registers
Bill Buzbeec6f10662010-02-09 11:16:15 -08002280 RegLocation rlSrc = dvmCompilerGetSrc(cUnit, mir, 0);
2281 RegLocation rlDest = dvmCompilerGetDest(cUnit, mir, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -07002282 RegLocation rlResult;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002283 ClassObject *classPtr =
2284 (cUnit->method->clazz->pDvmDex->pResClasses[mir->dalvikInsn.vC]);
Bill Buzbee480e6782010-01-27 15:43:08 -08002285 /*
2286 * Note: It is possible that classPtr is NULL at this point,
2287 * even though this instruction has been successfully interpreted.
2288 * If the previous interpretation had a null source, the
2289 * interpreter would not have bothered to resolve the clazz.
2290 * Bail out to the interpreter in this case, and log it
2291 * so that we can tell if it happens frequently.
2292 */
2293 if (classPtr == NULL) {
2294 LOGD("null clazz in OP_INSTANCE_OF, single-stepping");
2295 genInterpSingleStep(cUnit, mir);
2296 break;
2297 }
Bill Buzbeec6f10662010-02-09 11:16:15 -08002298 dvmCompilerFlushAllRegs(cUnit); /* Everything to home location */
Bill Buzbee1465db52009-09-23 17:17:35 -07002299 loadValueDirectFixed(cUnit, rlSrc, r0); /* Ref */
Ben Chengba4fc8b2009-06-01 13:00:29 -07002300 loadConstant(cUnit, r2, (int) classPtr );
Ben Cheng752c7942009-06-22 10:50:07 -07002301 /* When taken r0 has NULL which can be used for store directly */
buzbee8f8109a2010-08-31 10:16:35 -07002302 ArmLIR *branch1 = genCmpImmBranch(cUnit, kArmCondEq, r0, 0);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002303 /* r1 now contains object->clazz */
Bill Buzbee270c1d62009-08-13 16:58:07 -07002304 loadWordDisp(cUnit, r0, offsetof(Object, clazz), r1);
Bill Buzbee1465db52009-09-23 17:17:35 -07002305 /* r1 now contains object->clazz */
Ben Chengbd1326d2010-04-02 15:04:53 -07002306 LOAD_FUNC_ADDR(cUnit, r3, (int)dvmInstanceofNonTrivial);
Ben Cheng752c7942009-06-22 10:50:07 -07002307 loadConstant(cUnit, r0, 1); /* Assume true */
Bill Buzbee1465db52009-09-23 17:17:35 -07002308 opRegReg(cUnit, kOpCmp, r1, r2);
2309 ArmLIR *branch2 = opCondBranch(cUnit, kArmCondEq);
2310 genRegCopy(cUnit, r0, r1);
2311 genRegCopy(cUnit, r1, r2);
2312 opReg(cUnit, kOpBlx, r3);
Elliott Hughes6a555132010-02-25 15:41:42 -08002313 dvmCompilerClobberCallRegs(cUnit);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002314 /* branch target here */
Bill Buzbee1465db52009-09-23 17:17:35 -07002315 ArmLIR *target = newLIR0(cUnit, kArmPseudoTargetLabel);
Ben Chengd7d426a2009-09-22 11:23:36 -07002316 target->defMask = ENCODE_ALL;
Bill Buzbeec6f10662010-02-09 11:16:15 -08002317 rlResult = dvmCompilerGetReturn(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -07002318 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002319 branch1->generic.target = (LIR *)target;
2320 branch2->generic.target = (LIR *)target;
2321 break;
2322 }
2323 case OP_IGET_WIDE:
2324 genIGetWide(cUnit, mir, fieldOffset);
2325 break;
buzbeeecf8f6e2010-07-20 14:53:42 -07002326 case OP_IGET_VOLATILE:
2327 case OP_IGET_OBJECT_VOLATILE:
2328 isVolatile = true;
2329 // NOTE: intentional fallthrough
Ben Chengba4fc8b2009-06-01 13:00:29 -07002330 case OP_IGET:
2331 case OP_IGET_OBJECT:
Ben Chengba4fc8b2009-06-01 13:00:29 -07002332 case OP_IGET_BOOLEAN:
Ben Chengba4fc8b2009-06-01 13:00:29 -07002333 case OP_IGET_BYTE:
Ben Chengba4fc8b2009-06-01 13:00:29 -07002334 case OP_IGET_CHAR:
Ben Chengba4fc8b2009-06-01 13:00:29 -07002335 case OP_IGET_SHORT:
buzbee3272e2f2010-09-09 14:07:01 -07002336 genIGet(cUnit, mir, kWord, fieldOffset, isVolatile);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002337 break;
2338 case OP_IPUT_WIDE:
2339 genIPutWide(cUnit, mir, fieldOffset);
2340 break;
2341 case OP_IPUT:
buzbee3272e2f2010-09-09 14:07:01 -07002342 case OP_IPUT_SHORT:
2343 case OP_IPUT_CHAR:
2344 case OP_IPUT_BYTE:
2345 case OP_IPUT_BOOLEAN:
buzbeeecf8f6e2010-07-20 14:53:42 -07002346 genIPut(cUnit, mir, kWord, fieldOffset, false, isVolatile);
buzbee919eb062010-07-12 12:59:22 -07002347 break;
buzbee4d92e682010-07-29 15:24:14 -07002348 case OP_IPUT_VOLATILE:
buzbeeecf8f6e2010-07-20 14:53:42 -07002349 case OP_IPUT_OBJECT_VOLATILE:
2350 isVolatile = true;
2351 // NOTE: intentional fallthrough
Ben Chengba4fc8b2009-06-01 13:00:29 -07002352 case OP_IPUT_OBJECT:
buzbeeecf8f6e2010-07-20 14:53:42 -07002353 genIPut(cUnit, mir, kWord, fieldOffset, true, isVolatile);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002354 break;
Bill Buzbeeb16344a2010-03-15 17:19:12 -07002355 case OP_IGET_WIDE_VOLATILE:
2356 case OP_IPUT_WIDE_VOLATILE:
Bill Buzbeeb16344a2010-03-15 17:19:12 -07002357 genInterpSingleStep(cUnit, mir);
2358 break;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002359 default:
2360 return true;
2361 }
2362 return false;
2363}
2364
2365static bool handleFmt22cs(CompilationUnit *cUnit, MIR *mir)
2366{
2367 OpCode dalvikOpCode = mir->dalvikInsn.opCode;
2368 int fieldOffset = mir->dalvikInsn.vC;
2369 switch (dalvikOpCode) {
2370 case OP_IGET_QUICK:
2371 case OP_IGET_OBJECT_QUICK:
buzbeeecf8f6e2010-07-20 14:53:42 -07002372 genIGet(cUnit, mir, kWord, fieldOffset, false);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002373 break;
2374 case OP_IPUT_QUICK:
buzbeeecf8f6e2010-07-20 14:53:42 -07002375 genIPut(cUnit, mir, kWord, fieldOffset, false, false);
buzbee919eb062010-07-12 12:59:22 -07002376 break;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002377 case OP_IPUT_OBJECT_QUICK:
buzbeeecf8f6e2010-07-20 14:53:42 -07002378 genIPut(cUnit, mir, kWord, fieldOffset, true, false);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002379 break;
2380 case OP_IGET_WIDE_QUICK:
2381 genIGetWide(cUnit, mir, fieldOffset);
2382 break;
2383 case OP_IPUT_WIDE_QUICK:
2384 genIPutWide(cUnit, mir, fieldOffset);
2385 break;
2386 default:
2387 return true;
2388 }
2389 return false;
2390
2391}
2392
2393/* Compare agaist zero */
2394static bool handleFmt22t(CompilationUnit *cUnit, MIR *mir, BasicBlock *bb,
Bill Buzbee89efc3d2009-07-28 11:22:22 -07002395 ArmLIR *labelList)
Ben Chengba4fc8b2009-06-01 13:00:29 -07002396{
2397 OpCode dalvikOpCode = mir->dalvikInsn.opCode;
Bill Buzbee89efc3d2009-07-28 11:22:22 -07002398 ArmConditionCode cond;
Bill Buzbeec6f10662010-02-09 11:16:15 -08002399 RegLocation rlSrc1 = dvmCompilerGetSrc(cUnit, mir, 0);
2400 RegLocation rlSrc2 = dvmCompilerGetSrc(cUnit, mir, 1);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002401
Bill Buzbee1465db52009-09-23 17:17:35 -07002402 rlSrc1 = loadValue(cUnit, rlSrc1, kCoreReg);
2403 rlSrc2 = loadValue(cUnit, rlSrc2, kCoreReg);
2404 opRegReg(cUnit, kOpCmp, rlSrc1.lowReg, rlSrc2.lowReg);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002405
2406 switch (dalvikOpCode) {
2407 case OP_IF_EQ:
Bill Buzbee1465db52009-09-23 17:17:35 -07002408 cond = kArmCondEq;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002409 break;
2410 case OP_IF_NE:
Bill Buzbee1465db52009-09-23 17:17:35 -07002411 cond = kArmCondNe;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002412 break;
2413 case OP_IF_LT:
Bill Buzbee1465db52009-09-23 17:17:35 -07002414 cond = kArmCondLt;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002415 break;
2416 case OP_IF_GE:
Bill Buzbee1465db52009-09-23 17:17:35 -07002417 cond = kArmCondGe;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002418 break;
2419 case OP_IF_GT:
Bill Buzbee1465db52009-09-23 17:17:35 -07002420 cond = kArmCondGt;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002421 break;
2422 case OP_IF_LE:
Bill Buzbee1465db52009-09-23 17:17:35 -07002423 cond = kArmCondLe;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002424 break;
2425 default:
2426 cond = 0;
2427 LOGE("Unexpected opcode (%d) for Fmt22t\n", dalvikOpCode);
Bill Buzbeefc519dc2010-03-06 23:30:57 -08002428 dvmCompilerAbort(cUnit);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002429 }
2430 genConditionalBranch(cUnit, cond, &labelList[bb->taken->id]);
2431 /* This mostly likely will be optimized away in a later phase */
2432 genUnconditionalBranch(cUnit, &labelList[bb->fallThrough->id]);
2433 return false;
2434}
2435
2436static bool handleFmt22x_Fmt32x(CompilationUnit *cUnit, MIR *mir)
2437{
2438 OpCode opCode = mir->dalvikInsn.opCode;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002439
2440 switch (opCode) {
2441 case OP_MOVE_16:
2442 case OP_MOVE_OBJECT_16:
2443 case OP_MOVE_FROM16:
Ben Chenge9695e52009-06-16 16:11:47 -07002444 case OP_MOVE_OBJECT_FROM16: {
Bill Buzbeec6f10662010-02-09 11:16:15 -08002445 storeValue(cUnit, dvmCompilerGetDest(cUnit, mir, 0),
2446 dvmCompilerGetSrc(cUnit, mir, 0));
Ben Chengba4fc8b2009-06-01 13:00:29 -07002447 break;
Ben Chenge9695e52009-06-16 16:11:47 -07002448 }
Ben Chengba4fc8b2009-06-01 13:00:29 -07002449 case OP_MOVE_WIDE_16:
Ben Chenge9695e52009-06-16 16:11:47 -07002450 case OP_MOVE_WIDE_FROM16: {
Bill Buzbeec6f10662010-02-09 11:16:15 -08002451 storeValueWide(cUnit, dvmCompilerGetDestWide(cUnit, mir, 0, 1),
2452 dvmCompilerGetSrcWide(cUnit, mir, 0, 1));
Ben Chengba4fc8b2009-06-01 13:00:29 -07002453 break;
Ben Chenge9695e52009-06-16 16:11:47 -07002454 }
Ben Chengba4fc8b2009-06-01 13:00:29 -07002455 default:
2456 return true;
2457 }
2458 return false;
2459}
2460
2461static bool handleFmt23x(CompilationUnit *cUnit, MIR *mir)
2462{
2463 OpCode opCode = mir->dalvikInsn.opCode;
Bill Buzbee1465db52009-09-23 17:17:35 -07002464 RegLocation rlSrc1;
2465 RegLocation rlSrc2;
2466 RegLocation rlDest;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002467
2468 if ( (opCode >= OP_ADD_INT) && (opCode <= OP_REM_DOUBLE)) {
Ben Cheng5d90c202009-11-22 23:31:11 -08002469 return genArithOp( cUnit, mir );
Ben Chengba4fc8b2009-06-01 13:00:29 -07002470 }
2471
Bill Buzbee1465db52009-09-23 17:17:35 -07002472 /* APUTs have 3 sources and no targets */
2473 if (mir->ssaRep->numDefs == 0) {
2474 if (mir->ssaRep->numUses == 3) {
Bill Buzbeec6f10662010-02-09 11:16:15 -08002475 rlDest = dvmCompilerGetSrc(cUnit, mir, 0);
2476 rlSrc1 = dvmCompilerGetSrc(cUnit, mir, 1);
2477 rlSrc2 = dvmCompilerGetSrc(cUnit, mir, 2);
Bill Buzbee1465db52009-09-23 17:17:35 -07002478 } else {
2479 assert(mir->ssaRep->numUses == 4);
Bill Buzbeec6f10662010-02-09 11:16:15 -08002480 rlDest = dvmCompilerGetSrcWide(cUnit, mir, 0, 1);
2481 rlSrc1 = dvmCompilerGetSrc(cUnit, mir, 2);
2482 rlSrc2 = dvmCompilerGetSrc(cUnit, mir, 3);
Bill Buzbee1465db52009-09-23 17:17:35 -07002483 }
2484 } else {
2485 /* Two sources and 1 dest. Deduce the operand sizes */
2486 if (mir->ssaRep->numUses == 4) {
Bill Buzbeec6f10662010-02-09 11:16:15 -08002487 rlSrc1 = dvmCompilerGetSrcWide(cUnit, mir, 0, 1);
2488 rlSrc2 = dvmCompilerGetSrcWide(cUnit, mir, 2, 3);
Bill Buzbee1465db52009-09-23 17:17:35 -07002489 } else {
2490 assert(mir->ssaRep->numUses == 2);
Bill Buzbeec6f10662010-02-09 11:16:15 -08002491 rlSrc1 = dvmCompilerGetSrc(cUnit, mir, 0);
2492 rlSrc2 = dvmCompilerGetSrc(cUnit, mir, 1);
Bill Buzbee1465db52009-09-23 17:17:35 -07002493 }
2494 if (mir->ssaRep->numDefs == 2) {
Bill Buzbeec6f10662010-02-09 11:16:15 -08002495 rlDest = dvmCompilerGetDestWide(cUnit, mir, 0, 1);
Bill Buzbee1465db52009-09-23 17:17:35 -07002496 } else {
2497 assert(mir->ssaRep->numDefs == 1);
Bill Buzbeec6f10662010-02-09 11:16:15 -08002498 rlDest = dvmCompilerGetDest(cUnit, mir, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -07002499 }
2500 }
2501
2502
Ben Chengba4fc8b2009-06-01 13:00:29 -07002503 switch (opCode) {
Bill Buzbeed45ba372009-06-15 17:00:57 -07002504 case OP_CMPL_FLOAT:
2505 case OP_CMPG_FLOAT:
2506 case OP_CMPL_DOUBLE:
2507 case OP_CMPG_DOUBLE:
Ben Cheng5d90c202009-11-22 23:31:11 -08002508 return genCmpFP(cUnit, mir, rlDest, rlSrc1, rlSrc2);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002509 case OP_CMP_LONG:
Bill Buzbee1465db52009-09-23 17:17:35 -07002510 genCmpLong(cUnit, mir, rlDest, rlSrc1, rlSrc2);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002511 break;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002512 case OP_AGET_WIDE:
Bill Buzbee1465db52009-09-23 17:17:35 -07002513 genArrayGet(cUnit, mir, kLong, rlSrc1, rlSrc2, rlDest, 3);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002514 break;
2515 case OP_AGET:
2516 case OP_AGET_OBJECT:
Bill Buzbee1465db52009-09-23 17:17:35 -07002517 genArrayGet(cUnit, mir, kWord, rlSrc1, rlSrc2, rlDest, 2);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002518 break;
2519 case OP_AGET_BOOLEAN:
Bill Buzbee1465db52009-09-23 17:17:35 -07002520 genArrayGet(cUnit, mir, kUnsignedByte, rlSrc1, rlSrc2, rlDest, 0);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002521 break;
2522 case OP_AGET_BYTE:
Bill Buzbee1465db52009-09-23 17:17:35 -07002523 genArrayGet(cUnit, mir, kSignedByte, rlSrc1, rlSrc2, rlDest, 0);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002524 break;
2525 case OP_AGET_CHAR:
Bill Buzbee1465db52009-09-23 17:17:35 -07002526 genArrayGet(cUnit, mir, kUnsignedHalf, rlSrc1, rlSrc2, rlDest, 1);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002527 break;
2528 case OP_AGET_SHORT:
Bill Buzbee1465db52009-09-23 17:17:35 -07002529 genArrayGet(cUnit, mir, kSignedHalf, rlSrc1, rlSrc2, rlDest, 1);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002530 break;
2531 case OP_APUT_WIDE:
Bill Buzbee1465db52009-09-23 17:17:35 -07002532 genArrayPut(cUnit, mir, kLong, rlSrc1, rlSrc2, rlDest, 3);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002533 break;
2534 case OP_APUT:
Bill Buzbee1465db52009-09-23 17:17:35 -07002535 genArrayPut(cUnit, mir, kWord, rlSrc1, rlSrc2, rlDest, 2);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002536 break;
Bill Buzbeebe6534f2010-03-12 16:01:35 -08002537 case OP_APUT_OBJECT:
2538 genArrayObjectPut(cUnit, mir, rlSrc1, rlSrc2, rlDest, 2);
2539 break;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002540 case OP_APUT_SHORT:
2541 case OP_APUT_CHAR:
Bill Buzbee1465db52009-09-23 17:17:35 -07002542 genArrayPut(cUnit, mir, kUnsignedHalf, rlSrc1, rlSrc2, rlDest, 1);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002543 break;
2544 case OP_APUT_BYTE:
2545 case OP_APUT_BOOLEAN:
Bill Buzbee1465db52009-09-23 17:17:35 -07002546 genArrayPut(cUnit, mir, kUnsignedByte, rlSrc1, rlSrc2, rlDest, 0);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002547 break;
2548 default:
2549 return true;
2550 }
2551 return false;
2552}
2553
Ben Cheng6c10a972009-10-29 14:39:18 -07002554/*
2555 * Find the matching case.
2556 *
2557 * return values:
2558 * r0 (low 32-bit): pc of the chaining cell corresponding to the resolved case,
2559 * including default which is placed at MIN(size, MAX_CHAINED_SWITCH_CASES).
2560 * r1 (high 32-bit): the branch offset of the matching case (only for indexes
2561 * above MAX_CHAINED_SWITCH_CASES).
2562 *
2563 * Instructions around the call are:
2564 *
2565 * mov r2, pc
2566 * blx &findPackedSwitchIndex
2567 * mov pc, r0
2568 * .align4
Bill Buzbeebd047242010-05-13 13:02:53 -07002569 * chaining cell for case 0 [12 bytes]
2570 * chaining cell for case 1 [12 bytes]
Ben Cheng6c10a972009-10-29 14:39:18 -07002571 * :
Bill Buzbeebd047242010-05-13 13:02:53 -07002572 * chaining cell for case MIN(size, MAX_CHAINED_SWITCH_CASES)-1 [12 bytes]
Ben Cheng6c10a972009-10-29 14:39:18 -07002573 * chaining cell for case default [8 bytes]
2574 * noChain exit
2575 */
Ben Chengbd1326d2010-04-02 15:04:53 -07002576static s8 findPackedSwitchIndex(const u2* switchData, int testVal, int pc)
Ben Cheng6c10a972009-10-29 14:39:18 -07002577{
2578 int size;
2579 int firstKey;
2580 const int *entries;
2581 int index;
2582 int jumpIndex;
2583 int caseDPCOffset = 0;
2584 /* In Thumb mode pc is 4 ahead of the "mov r2, pc" instruction */
2585 int chainingPC = (pc + 4) & ~3;
2586
2587 /*
2588 * Packed switch data format:
2589 * ushort ident = 0x0100 magic value
2590 * ushort size number of entries in the table
2591 * int first_key first (and lowest) switch case value
2592 * int targets[size] branch targets, relative to switch opcode
2593 *
2594 * Total size is (4+size*2) 16-bit code units.
2595 */
2596 size = switchData[1];
2597 assert(size > 0);
2598
2599 firstKey = switchData[2];
2600 firstKey |= switchData[3] << 16;
2601
2602
2603 /* The entries are guaranteed to be aligned on a 32-bit boundary;
2604 * we can treat them as a native int array.
2605 */
2606 entries = (const int*) &switchData[4];
2607 assert(((u4)entries & 0x3) == 0);
2608
2609 index = testVal - firstKey;
2610
2611 /* Jump to the default cell */
2612 if (index < 0 || index >= size) {
2613 jumpIndex = MIN(size, MAX_CHAINED_SWITCH_CASES);
2614 /* Jump to the non-chaining exit point */
2615 } else if (index >= MAX_CHAINED_SWITCH_CASES) {
2616 jumpIndex = MAX_CHAINED_SWITCH_CASES + 1;
2617 caseDPCOffset = entries[index];
2618 /* Jump to the inline chaining cell */
2619 } else {
2620 jumpIndex = index;
2621 }
2622
Bill Buzbeebd047242010-05-13 13:02:53 -07002623 chainingPC += jumpIndex * CHAIN_CELL_NORMAL_SIZE;
Ben Cheng6c10a972009-10-29 14:39:18 -07002624 return (((s8) caseDPCOffset) << 32) | (u8) chainingPC;
2625}
2626
2627/* See comments for findPackedSwitchIndex */
Ben Chengbd1326d2010-04-02 15:04:53 -07002628static s8 findSparseSwitchIndex(const u2* switchData, int testVal, int pc)
Ben Cheng6c10a972009-10-29 14:39:18 -07002629{
2630 int size;
2631 const int *keys;
2632 const int *entries;
2633 int chainingPC = (pc + 4) & ~3;
2634 int i;
2635
2636 /*
2637 * Sparse switch data format:
2638 * ushort ident = 0x0200 magic value
2639 * ushort size number of entries in the table; > 0
2640 * int keys[size] keys, sorted low-to-high; 32-bit aligned
2641 * int targets[size] branch targets, relative to switch opcode
2642 *
2643 * Total size is (2+size*4) 16-bit code units.
2644 */
2645
2646 size = switchData[1];
2647 assert(size > 0);
2648
2649 /* The keys are guaranteed to be aligned on a 32-bit boundary;
2650 * we can treat them as a native int array.
2651 */
2652 keys = (const int*) &switchData[2];
2653 assert(((u4)keys & 0x3) == 0);
2654
2655 /* The entries are guaranteed to be aligned on a 32-bit boundary;
2656 * we can treat them as a native int array.
2657 */
2658 entries = keys + size;
2659 assert(((u4)entries & 0x3) == 0);
2660
2661 /*
2662 * Run through the list of keys, which are guaranteed to
2663 * be sorted low-to-high.
2664 *
2665 * Most tables have 3-4 entries. Few have more than 10. A binary
2666 * search here is probably not useful.
2667 */
2668 for (i = 0; i < size; i++) {
2669 int k = keys[i];
2670 if (k == testVal) {
2671 /* MAX_CHAINED_SWITCH_CASES + 1 is the start of the overflow case */
2672 int jumpIndex = (i < MAX_CHAINED_SWITCH_CASES) ?
2673 i : MAX_CHAINED_SWITCH_CASES + 1;
Bill Buzbeebd047242010-05-13 13:02:53 -07002674 chainingPC += jumpIndex * CHAIN_CELL_NORMAL_SIZE;
Ben Cheng6c10a972009-10-29 14:39:18 -07002675 return (((s8) entries[i]) << 32) | (u8) chainingPC;
2676 } else if (k > testVal) {
2677 break;
2678 }
2679 }
Bill Buzbeebd047242010-05-13 13:02:53 -07002680 return chainingPC + MIN(size, MAX_CHAINED_SWITCH_CASES) *
2681 CHAIN_CELL_NORMAL_SIZE;
Ben Cheng6c10a972009-10-29 14:39:18 -07002682}
2683
Ben Chengba4fc8b2009-06-01 13:00:29 -07002684static bool handleFmt31t(CompilationUnit *cUnit, MIR *mir)
2685{
2686 OpCode dalvikOpCode = mir->dalvikInsn.opCode;
2687 switch (dalvikOpCode) {
2688 case OP_FILL_ARRAY_DATA: {
Bill Buzbeec6f10662010-02-09 11:16:15 -08002689 RegLocation rlSrc = dvmCompilerGetSrc(cUnit, mir, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -07002690 // Making a call - use explicit registers
Bill Buzbeec6f10662010-02-09 11:16:15 -08002691 dvmCompilerFlushAllRegs(cUnit); /* Everything to home location */
Bill Buzbee1465db52009-09-23 17:17:35 -07002692 genExportPC(cUnit, mir);
2693 loadValueDirectFixed(cUnit, rlSrc, r0);
Ben Chengbd1326d2010-04-02 15:04:53 -07002694 LOAD_FUNC_ADDR(cUnit, r2, (int)dvmInterpHandleFillArrayData);
Ben Cheng6c10a972009-10-29 14:39:18 -07002695 loadConstant(cUnit, r1,
2696 (int) (cUnit->method->insns + mir->offset + mir->dalvikInsn.vB));
Bill Buzbee1465db52009-09-23 17:17:35 -07002697 opReg(cUnit, kOpBlx, r2);
Elliott Hughes6a555132010-02-25 15:41:42 -08002698 dvmCompilerClobberCallRegs(cUnit);
Bill Buzbeefd023aa2009-11-02 09:23:49 -08002699 /* generate a branch over if successful */
buzbee8f8109a2010-08-31 10:16:35 -07002700 ArmLIR *branchOver = genCmpImmBranch(cUnit, kArmCondNe, r0, 0);
Bill Buzbeefd023aa2009-11-02 09:23:49 -08002701 loadConstant(cUnit, r0,
2702 (int) (cUnit->method->insns + mir->offset));
2703 genDispatchToHandler(cUnit, TEMPLATE_THROW_EXCEPTION_COMMON);
2704 ArmLIR *target = newLIR0(cUnit, kArmPseudoTargetLabel);
2705 target->defMask = ENCODE_ALL;
2706 branchOver->generic.target = (LIR *) target;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002707 break;
2708 }
2709 /*
Ben Cheng6c10a972009-10-29 14:39:18 -07002710 * Compute the goto target of up to
2711 * MIN(switchSize, MAX_CHAINED_SWITCH_CASES) + 1 chaining cells.
2712 * See the comment before findPackedSwitchIndex for the code layout.
Ben Chengba4fc8b2009-06-01 13:00:29 -07002713 */
2714 case OP_PACKED_SWITCH:
2715 case OP_SPARSE_SWITCH: {
Bill Buzbeec6f10662010-02-09 11:16:15 -08002716 RegLocation rlSrc = dvmCompilerGetSrc(cUnit, mir, 0);
2717 dvmCompilerFlushAllRegs(cUnit); /* Everything to home location */
Bill Buzbee1465db52009-09-23 17:17:35 -07002718 loadValueDirectFixed(cUnit, rlSrc, r1);
Bill Buzbeec6f10662010-02-09 11:16:15 -08002719 dvmCompilerLockAllTemps(cUnit);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002720 if (dalvikOpCode == OP_PACKED_SWITCH) {
Ben Chengbd1326d2010-04-02 15:04:53 -07002721 LOAD_FUNC_ADDR(cUnit, r4PC, (int)findPackedSwitchIndex);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002722 } else {
Ben Chengbd1326d2010-04-02 15:04:53 -07002723 LOAD_FUNC_ADDR(cUnit, r4PC, (int)findSparseSwitchIndex);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002724 }
Ben Cheng6c10a972009-10-29 14:39:18 -07002725 /* r0 <- Addr of the switch data */
2726 loadConstant(cUnit, r0,
2727 (int) (cUnit->method->insns + mir->offset + mir->dalvikInsn.vB));
2728 /* r2 <- pc of the instruction following the blx */
2729 opRegReg(cUnit, kOpMov, r2, rpc);
Bill Buzbee1465db52009-09-23 17:17:35 -07002730 opReg(cUnit, kOpBlx, r4PC);
Elliott Hughes6a555132010-02-25 15:41:42 -08002731 dvmCompilerClobberCallRegs(cUnit);
Ben Cheng6c10a972009-10-29 14:39:18 -07002732 /* pc <- computed goto target */
2733 opRegReg(cUnit, kOpMov, rpc, r0);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002734 break;
2735 }
2736 default:
2737 return true;
2738 }
2739 return false;
2740}
2741
Ben Cheng7a2697d2010-06-07 13:44:23 -07002742/*
2743 * See the example of predicted inlining listed before the
2744 * genValidationForPredictedInline function. The function here takes care the
2745 * branch over at 0x4858de78 and the misprediction target at 0x4858de7a.
2746 */
2747static void genLandingPadForMispredictedCallee(CompilationUnit *cUnit, MIR *mir,
2748 BasicBlock *bb,
2749 ArmLIR *labelList)
2750{
2751 BasicBlock *fallThrough = bb->fallThrough;
2752
2753 /* Bypass the move-result block if there is one */
2754 if (fallThrough->firstMIRInsn) {
2755 assert(fallThrough->firstMIRInsn->OptimizationFlags & MIR_INLINED_PRED);
2756 fallThrough = fallThrough->fallThrough;
2757 }
2758 /* Generate a branch over if the predicted inlining is correct */
2759 genUnconditionalBranch(cUnit, &labelList[fallThrough->id]);
2760
2761 /* Reset the register state */
2762 dvmCompilerResetRegPool(cUnit);
2763 dvmCompilerClobberAllRegs(cUnit);
2764 dvmCompilerResetNullCheck(cUnit);
2765
2766 /* Target for the slow invoke path */
2767 ArmLIR *target = newLIR0(cUnit, kArmPseudoTargetLabel);
2768 target->defMask = ENCODE_ALL;
2769 /* Hook up the target to the verification branch */
2770 mir->meta.callsiteInfo->misPredBranchOver->target = (LIR *) target;
2771}
2772
Ben Chengba4fc8b2009-06-01 13:00:29 -07002773static bool handleFmt35c_3rc(CompilationUnit *cUnit, MIR *mir, BasicBlock *bb,
Bill Buzbee89efc3d2009-07-28 11:22:22 -07002774 ArmLIR *labelList)
Ben Chengba4fc8b2009-06-01 13:00:29 -07002775{
Bill Buzbee9bc3df32009-07-30 10:52:29 -07002776 ArmLIR *retChainingCell = NULL;
Bill Buzbee89efc3d2009-07-28 11:22:22 -07002777 ArmLIR *pcrLabel = NULL;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002778
Ben Cheng7a2697d2010-06-07 13:44:23 -07002779 /* An invoke with the MIR_INLINED is effectively a no-op */
2780 if (mir->OptimizationFlags & MIR_INLINED)
2781 return false;
2782
Bill Buzbeef4ce16f2009-07-28 13:28:25 -07002783 if (bb->fallThrough != NULL)
2784 retChainingCell = &labelList[bb->fallThrough->id];
2785
Ben Chengba4fc8b2009-06-01 13:00:29 -07002786 DecodedInstruction *dInsn = &mir->dalvikInsn;
2787 switch (mir->dalvikInsn.opCode) {
2788 /*
2789 * calleeMethod = this->clazz->vtable[
2790 * method->clazz->pDvmDex->pResMethods[BBBB]->methodIndex
2791 * ]
2792 */
2793 case OP_INVOKE_VIRTUAL:
2794 case OP_INVOKE_VIRTUAL_RANGE: {
Bill Buzbee89efc3d2009-07-28 11:22:22 -07002795 ArmLIR *predChainingCell = &labelList[bb->taken->id];
Ben Chengba4fc8b2009-06-01 13:00:29 -07002796 int methodIndex =
2797 cUnit->method->clazz->pDvmDex->pResMethods[dInsn->vB]->
2798 methodIndex;
2799
Ben Cheng7a2697d2010-06-07 13:44:23 -07002800 /*
2801 * If the invoke has non-null misPredBranchOver, we need to generate
2802 * the non-inlined version of the invoke here to handle the
2803 * mispredicted case.
2804 */
2805 if (mir->meta.callsiteInfo->misPredBranchOver) {
2806 genLandingPadForMispredictedCallee(cUnit, mir, bb, labelList);
2807 }
2808
Ben Chengba4fc8b2009-06-01 13:00:29 -07002809 if (mir->dalvikInsn.opCode == OP_INVOKE_VIRTUAL)
2810 genProcessArgsNoRange(cUnit, mir, dInsn, &pcrLabel);
2811 else
2812 genProcessArgsRange(cUnit, mir, dInsn, &pcrLabel);
2813
Ben Cheng38329f52009-07-07 14:19:20 -07002814 genInvokeVirtualCommon(cUnit, mir, methodIndex,
2815 retChainingCell,
2816 predChainingCell,
2817 pcrLabel);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002818 break;
2819 }
2820 /*
2821 * calleeMethod = method->clazz->super->vtable[method->clazz->pDvmDex
2822 * ->pResMethods[BBBB]->methodIndex]
2823 */
Ben Chengba4fc8b2009-06-01 13:00:29 -07002824 case OP_INVOKE_SUPER:
2825 case OP_INVOKE_SUPER_RANGE: {
Ben Cheng7a2697d2010-06-07 13:44:23 -07002826 /* Grab the method ptr directly from what the interpreter sees */
2827 const Method *calleeMethod = mir->meta.callsiteInfo->method;
2828 assert(calleeMethod == cUnit->method->clazz->super->vtable[
2829 cUnit->method->clazz->pDvmDex->
2830 pResMethods[dInsn->vB]->methodIndex]);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002831
2832 if (mir->dalvikInsn.opCode == OP_INVOKE_SUPER)
2833 genProcessArgsNoRange(cUnit, mir, dInsn, &pcrLabel);
2834 else
2835 genProcessArgsRange(cUnit, mir, dInsn, &pcrLabel);
2836
2837 /* r0 = calleeMethod */
2838 loadConstant(cUnit, r0, (int) calleeMethod);
2839
Ben Cheng38329f52009-07-07 14:19:20 -07002840 genInvokeSingletonCommon(cUnit, mir, bb, labelList, pcrLabel,
2841 calleeMethod);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002842 break;
2843 }
2844 /* calleeMethod = method->clazz->pDvmDex->pResMethods[BBBB] */
2845 case OP_INVOKE_DIRECT:
2846 case OP_INVOKE_DIRECT_RANGE: {
Ben Cheng7a2697d2010-06-07 13:44:23 -07002847 /* Grab the method ptr directly from what the interpreter sees */
2848 const Method *calleeMethod = mir->meta.callsiteInfo->method;
2849 assert(calleeMethod ==
2850 cUnit->method->clazz->pDvmDex->pResMethods[dInsn->vB]);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002851
2852 if (mir->dalvikInsn.opCode == OP_INVOKE_DIRECT)
2853 genProcessArgsNoRange(cUnit, mir, dInsn, &pcrLabel);
2854 else
2855 genProcessArgsRange(cUnit, mir, dInsn, &pcrLabel);
2856
2857 /* r0 = calleeMethod */
2858 loadConstant(cUnit, r0, (int) calleeMethod);
2859
Ben Cheng38329f52009-07-07 14:19:20 -07002860 genInvokeSingletonCommon(cUnit, mir, bb, labelList, pcrLabel,
2861 calleeMethod);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002862 break;
2863 }
2864 /* calleeMethod = method->clazz->pDvmDex->pResMethods[BBBB] */
2865 case OP_INVOKE_STATIC:
2866 case OP_INVOKE_STATIC_RANGE: {
Ben Cheng7a2697d2010-06-07 13:44:23 -07002867 /* Grab the method ptr directly from what the interpreter sees */
2868 const Method *calleeMethod = mir->meta.callsiteInfo->method;
2869 assert(calleeMethod ==
2870 cUnit->method->clazz->pDvmDex->pResMethods[dInsn->vB]);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002871
2872 if (mir->dalvikInsn.opCode == OP_INVOKE_STATIC)
2873 genProcessArgsNoRange(cUnit, mir, dInsn,
2874 NULL /* no null check */);
2875 else
2876 genProcessArgsRange(cUnit, mir, dInsn,
2877 NULL /* no null check */);
2878
2879 /* r0 = calleeMethod */
2880 loadConstant(cUnit, r0, (int) calleeMethod);
2881
Ben Cheng38329f52009-07-07 14:19:20 -07002882 genInvokeSingletonCommon(cUnit, mir, bb, labelList, pcrLabel,
2883 calleeMethod);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002884 break;
2885 }
Ben Cheng09e50c92010-05-02 10:45:32 -07002886 /*
Ben Chengba4fc8b2009-06-01 13:00:29 -07002887 * calleeMethod = dvmFindInterfaceMethodInCache(this->clazz,
2888 * BBBB, method, method->clazz->pDvmDex)
Ben Cheng38329f52009-07-07 14:19:20 -07002889 *
Ben Cheng09e50c92010-05-02 10:45:32 -07002890 * The following is an example of generated code for
2891 * "invoke-interface v0"
Ben Cheng38329f52009-07-07 14:19:20 -07002892 *
Ben Cheng09e50c92010-05-02 10:45:32 -07002893 * -------- dalvik offset: 0x0008 @ invoke-interface v0
2894 * 0x47357e36 : ldr r0, [r5, #0] --+
2895 * 0x47357e38 : sub r7,r5,#24 |
2896 * 0x47357e3c : cmp r0, #0 | genProcessArgsNoRange
2897 * 0x47357e3e : beq 0x47357e82 |
2898 * 0x47357e40 : stmia r7, <r0> --+
2899 * 0x47357e42 : ldr r4, [pc, #120] --> r4 <- dalvikPC of this invoke
2900 * 0x47357e44 : add r1, pc, #64 --> r1 <- &retChainingCell
2901 * 0x47357e46 : add r2, pc, #72 --> r2 <- &predictedChainingCell
2902 * 0x47357e48 : blx_1 0x47348190 --+ TEMPLATE_INVOKE_METHOD_
2903 * 0x47357e4a : blx_2 see above --+ PREDICTED_CHAIN
2904 * 0x47357e4c : b 0x47357e90 --> off to the predicted chain
2905 * 0x47357e4e : b 0x47357e82 --> punt to the interpreter
2906 * 0x47357e50 : mov r8, r1 --+
2907 * 0x47357e52 : mov r9, r2 |
2908 * 0x47357e54 : ldr r2, [pc, #96] |
2909 * 0x47357e56 : mov r10, r3 |
2910 * 0x47357e58 : movs r0, r3 | dvmFindInterfaceMethodInCache
2911 * 0x47357e5a : ldr r3, [pc, #88] |
2912 * 0x47357e5c : ldr r7, [pc, #80] |
2913 * 0x47357e5e : mov r1, #1452 |
2914 * 0x47357e62 : blx r7 --+
2915 * 0x47357e64 : cmp r0, #0 --> calleeMethod == NULL?
2916 * 0x47357e66 : bne 0x47357e6e --> branch over the throw if !r0
2917 * 0x47357e68 : ldr r0, [pc, #80] --> load Dalvik PC of the invoke
2918 * 0x47357e6a : blx_1 0x47348494 --+ TEMPLATE_THROW_EXCEPTION_
2919 * 0x47357e6c : blx_2 see above --+ COMMON
2920 * 0x47357e6e : mov r1, r8 --> r1 <- &retChainingCell
2921 * 0x47357e70 : cmp r1, #0 --> compare against 0
2922 * 0x47357e72 : bgt 0x47357e7c --> >=0? don't rechain
2923 * 0x47357e74 : ldr r7, [r6, #108] --+
2924 * 0x47357e76 : mov r2, r9 | dvmJitToPatchPredictedChain
2925 * 0x47357e78 : mov r3, r10 |
2926 * 0x47357e7a : blx r7 --+
2927 * 0x47357e7c : add r1, pc, #8 --> r1 <- &retChainingCell
2928 * 0x47357e7e : blx_1 0x4734809c --+ TEMPLATE_INVOKE_METHOD_NO_OPT
2929 * 0x47357e80 : blx_2 see above --+
2930 * -------- reconstruct dalvik PC : 0x425719dc @ +0x0008
2931 * 0x47357e82 : ldr r0, [pc, #56]
Ben Cheng38329f52009-07-07 14:19:20 -07002932 * Exception_Handling:
Ben Cheng09e50c92010-05-02 10:45:32 -07002933 * 0x47357e84 : ldr r1, [r6, #92]
2934 * 0x47357e86 : blx r1
2935 * 0x47357e88 : .align4
2936 * -------- chaining cell (hot): 0x000b
2937 * 0x47357e88 : ldr r0, [r6, #104]
2938 * 0x47357e8a : blx r0
2939 * 0x47357e8c : data 0x19e2(6626)
2940 * 0x47357e8e : data 0x4257(16983)
2941 * 0x47357e90 : .align4
Ben Cheng38329f52009-07-07 14:19:20 -07002942 * -------- chaining cell (predicted)
Ben Cheng09e50c92010-05-02 10:45:32 -07002943 * 0x47357e90 : data 0xe7fe(59390) --> will be patched into bx
2944 * 0x47357e92 : data 0x0000(0)
2945 * 0x47357e94 : data 0x0000(0) --> class
2946 * 0x47357e96 : data 0x0000(0)
2947 * 0x47357e98 : data 0x0000(0) --> method
2948 * 0x47357e9a : data 0x0000(0)
2949 * 0x47357e9c : data 0x0000(0) --> rechain count
2950 * 0x47357e9e : data 0x0000(0)
2951 * -------- end of chaining cells (0x006c)
2952 * 0x47357eb0 : .word (0xad03e369)
2953 * 0x47357eb4 : .word (0x28a90)
2954 * 0x47357eb8 : .word (0x41a63394)
2955 * 0x47357ebc : .word (0x425719dc)
Ben Chengba4fc8b2009-06-01 13:00:29 -07002956 */
2957 case OP_INVOKE_INTERFACE:
2958 case OP_INVOKE_INTERFACE_RANGE: {
Bill Buzbee89efc3d2009-07-28 11:22:22 -07002959 ArmLIR *predChainingCell = &labelList[bb->taken->id];
Ben Chengba4fc8b2009-06-01 13:00:29 -07002960
Ben Cheng7a2697d2010-06-07 13:44:23 -07002961 /*
2962 * If the invoke has non-null misPredBranchOver, we need to generate
2963 * the non-inlined version of the invoke here to handle the
2964 * mispredicted case.
2965 */
2966 if (mir->meta.callsiteInfo->misPredBranchOver) {
2967 genLandingPadForMispredictedCallee(cUnit, mir, bb, labelList);
2968 }
Bill Buzbee1465db52009-09-23 17:17:35 -07002969
Ben Chengba4fc8b2009-06-01 13:00:29 -07002970 if (mir->dalvikInsn.opCode == OP_INVOKE_INTERFACE)
2971 genProcessArgsNoRange(cUnit, mir, dInsn, &pcrLabel);
2972 else
2973 genProcessArgsRange(cUnit, mir, dInsn, &pcrLabel);
2974
Ben Cheng38329f52009-07-07 14:19:20 -07002975 /* "this" is already left in r0 by genProcessArgs* */
2976
2977 /* r4PC = dalvikCallsite */
2978 loadConstant(cUnit, r4PC,
2979 (int) (cUnit->method->insns + mir->offset));
2980
2981 /* r1 = &retChainingCell */
Bill Buzbee270c1d62009-08-13 16:58:07 -07002982 ArmLIR *addrRetChain =
Bill Buzbee1465db52009-09-23 17:17:35 -07002983 opRegRegImm(cUnit, kOpAdd, r1, rpc, 0);
Ben Cheng38329f52009-07-07 14:19:20 -07002984 addrRetChain->generic.target = (LIR *) retChainingCell;
2985
2986 /* r2 = &predictedChainingCell */
Bill Buzbee89efc3d2009-07-28 11:22:22 -07002987 ArmLIR *predictedChainingCell =
Bill Buzbee1465db52009-09-23 17:17:35 -07002988 opRegRegImm(cUnit, kOpAdd, r2, rpc, 0);
Ben Cheng38329f52009-07-07 14:19:20 -07002989 predictedChainingCell->generic.target = (LIR *) predChainingCell;
2990
2991 genDispatchToHandler(cUnit, TEMPLATE_INVOKE_METHOD_PREDICTED_CHAIN);
2992
2993 /* return through lr - jump to the chaining cell */
2994 genUnconditionalBranch(cUnit, predChainingCell);
2995
2996 /*
2997 * null-check on "this" may have been eliminated, but we still need
2998 * a PC-reconstruction label for stack overflow bailout.
2999 */
3000 if (pcrLabel == NULL) {
3001 int dPC = (int) (cUnit->method->insns + mir->offset);
Bill Buzbee89efc3d2009-07-28 11:22:22 -07003002 pcrLabel = dvmCompilerNew(sizeof(ArmLIR), true);
Ben Chenga4973592010-03-31 11:59:18 -07003003 pcrLabel->opCode = kArmPseudoPCReconstructionCell;
Ben Cheng38329f52009-07-07 14:19:20 -07003004 pcrLabel->operands[0] = dPC;
3005 pcrLabel->operands[1] = mir->offset;
3006 /* Insert the place holder to the growable list */
3007 dvmInsertGrowableList(&cUnit->pcReconstructionList, pcrLabel);
3008 }
3009
3010 /* return through lr+2 - punt to the interpreter */
3011 genUnconditionalBranch(cUnit, pcrLabel);
3012
3013 /*
3014 * return through lr+4 - fully resolve the callee method.
3015 * r1 <- count
3016 * r2 <- &predictedChainCell
3017 * r3 <- this->class
3018 * r4 <- dPC
3019 * r7 <- this->class->vtable
3020 */
3021
3022 /* Save count, &predictedChainCell, and class to high regs first */
Bill Buzbee1465db52009-09-23 17:17:35 -07003023 genRegCopy(cUnit, r8, r1);
3024 genRegCopy(cUnit, r9, r2);
3025 genRegCopy(cUnit, r10, r3);
Ben Cheng38329f52009-07-07 14:19:20 -07003026
Ben Chengba4fc8b2009-06-01 13:00:29 -07003027 /* r0 now contains this->clazz */
Bill Buzbee1465db52009-09-23 17:17:35 -07003028 genRegCopy(cUnit, r0, r3);
Ben Chengba4fc8b2009-06-01 13:00:29 -07003029
3030 /* r1 = BBBB */
3031 loadConstant(cUnit, r1, dInsn->vB);
3032
3033 /* r2 = method (caller) */
3034 loadConstant(cUnit, r2, (int) cUnit->method);
3035
3036 /* r3 = pDvmDex */
3037 loadConstant(cUnit, r3, (int) cUnit->method->clazz->pDvmDex);
3038
Ben Chengbd1326d2010-04-02 15:04:53 -07003039 LOAD_FUNC_ADDR(cUnit, r7,
3040 (intptr_t) dvmFindInterfaceMethodInCache);
Bill Buzbee1465db52009-09-23 17:17:35 -07003041 opReg(cUnit, kOpBlx, r7);
Ben Chengba4fc8b2009-06-01 13:00:29 -07003042 /* r0 = calleeMethod (returned from dvmFindInterfaceMethodInCache */
3043
Ben Cheng09e50c92010-05-02 10:45:32 -07003044 dvmCompilerClobberCallRegs(cUnit);
3045 /* generate a branch over if the interface method is resolved */
buzbee8f8109a2010-08-31 10:16:35 -07003046 ArmLIR *branchOver = genCmpImmBranch(cUnit, kArmCondNe, r0, 0);
Ben Cheng09e50c92010-05-02 10:45:32 -07003047 /*
3048 * calleeMethod == NULL -> throw
3049 */
3050 loadConstant(cUnit, r0,
3051 (int) (cUnit->method->insns + mir->offset));
3052 genDispatchToHandler(cUnit, TEMPLATE_THROW_EXCEPTION_COMMON);
3053 /* noreturn */
3054
3055 ArmLIR *target = newLIR0(cUnit, kArmPseudoTargetLabel);
3056 target->defMask = ENCODE_ALL;
3057 branchOver->generic.target = (LIR *) target;
3058
Bill Buzbee1465db52009-09-23 17:17:35 -07003059 genRegCopy(cUnit, r1, r8);
Ben Chengba4fc8b2009-06-01 13:00:29 -07003060
Ben Cheng38329f52009-07-07 14:19:20 -07003061 /* Check if rechain limit is reached */
buzbee8f8109a2010-08-31 10:16:35 -07003062 ArmLIR *bypassRechaining = genCmpImmBranch(cUnit, kArmCondGt,
3063 r1, 0);
Ben Cheng38329f52009-07-07 14:19:20 -07003064
Bill Buzbee270c1d62009-08-13 16:58:07 -07003065 loadWordDisp(cUnit, rGLUE, offsetof(InterpState,
3066 jitToInterpEntries.dvmJitToPatchPredictedChain), r7);
Ben Cheng38329f52009-07-07 14:19:20 -07003067
Ben Chengb88ec3c2010-05-17 12:50:33 -07003068 genRegCopy(cUnit, r1, rGLUE);
Bill Buzbee1465db52009-09-23 17:17:35 -07003069 genRegCopy(cUnit, r2, r9);
3070 genRegCopy(cUnit, r3, r10);
Ben Cheng38329f52009-07-07 14:19:20 -07003071
3072 /*
3073 * r0 = calleeMethod
3074 * r2 = &predictedChainingCell
3075 * r3 = class
3076 *
3077 * &returnChainingCell has been loaded into r1 but is not needed
3078 * when patching the chaining cell and will be clobbered upon
3079 * returning so it will be reconstructed again.
3080 */
Bill Buzbee1465db52009-09-23 17:17:35 -07003081 opReg(cUnit, kOpBlx, r7);
Ben Cheng38329f52009-07-07 14:19:20 -07003082
3083 /* r1 = &retChainingCell */
Bill Buzbee1465db52009-09-23 17:17:35 -07003084 addrRetChain = opRegRegImm(cUnit, kOpAdd, r1, rpc, 0);
Ben Chengba4fc8b2009-06-01 13:00:29 -07003085 addrRetChain->generic.target = (LIR *) retChainingCell;
Ben Cheng38329f52009-07-07 14:19:20 -07003086
3087 bypassRechaining->generic.target = (LIR *) addrRetChain;
3088
Ben Chengba4fc8b2009-06-01 13:00:29 -07003089 /*
3090 * r0 = this, r1 = calleeMethod,
3091 * r1 = &ChainingCell,
3092 * r4PC = callsiteDPC,
3093 */
3094 genDispatchToHandler(cUnit, TEMPLATE_INVOKE_METHOD_NO_OPT);
Ben Cheng978738d2010-05-13 13:45:57 -07003095#if defined(WITH_JIT_TUNING)
Ben Cheng86717f72010-03-05 15:27:21 -08003096 gDvmJit.invokePolymorphic++;
Ben Chengba4fc8b2009-06-01 13:00:29 -07003097#endif
3098 /* Handle exceptions using the interpreter */
3099 genTrap(cUnit, mir->offset, pcrLabel);
3100 break;
3101 }
3102 /* NOP */
3103 case OP_INVOKE_DIRECT_EMPTY: {
3104 return false;
3105 }
3106 case OP_FILLED_NEW_ARRAY:
3107 case OP_FILLED_NEW_ARRAY_RANGE: {
3108 /* Just let the interpreter deal with these */
3109 genInterpSingleStep(cUnit, mir);
3110 break;
3111 }
3112 default:
3113 return true;
3114 }
3115 return false;
3116}
3117
3118static bool handleFmt35ms_3rms(CompilationUnit *cUnit, MIR *mir,
Bill Buzbee89efc3d2009-07-28 11:22:22 -07003119 BasicBlock *bb, ArmLIR *labelList)
Ben Chengba4fc8b2009-06-01 13:00:29 -07003120{
Bill Buzbee89efc3d2009-07-28 11:22:22 -07003121 ArmLIR *retChainingCell = &labelList[bb->fallThrough->id];
3122 ArmLIR *predChainingCell = &labelList[bb->taken->id];
3123 ArmLIR *pcrLabel = NULL;
Ben Chengba4fc8b2009-06-01 13:00:29 -07003124
Ben Cheng7a2697d2010-06-07 13:44:23 -07003125 /* An invoke with the MIR_INLINED is effectively a no-op */
3126 if (mir->OptimizationFlags & MIR_INLINED)
3127 return false;
3128
Ben Chengba4fc8b2009-06-01 13:00:29 -07003129 DecodedInstruction *dInsn = &mir->dalvikInsn;
3130 switch (mir->dalvikInsn.opCode) {
3131 /* calleeMethod = this->clazz->vtable[BBBB] */
3132 case OP_INVOKE_VIRTUAL_QUICK_RANGE:
3133 case OP_INVOKE_VIRTUAL_QUICK: {
3134 int methodIndex = dInsn->vB;
Ben Cheng7a2697d2010-06-07 13:44:23 -07003135
3136 /*
3137 * If the invoke has non-null misPredBranchOver, we need to generate
3138 * the non-inlined version of the invoke here to handle the
3139 * mispredicted case.
3140 */
3141 if (mir->meta.callsiteInfo->misPredBranchOver) {
3142 genLandingPadForMispredictedCallee(cUnit, mir, bb, labelList);
3143 }
3144
Ben Chengba4fc8b2009-06-01 13:00:29 -07003145 if (mir->dalvikInsn.opCode == OP_INVOKE_VIRTUAL_QUICK)
3146 genProcessArgsNoRange(cUnit, mir, dInsn, &pcrLabel);
3147 else
3148 genProcessArgsRange(cUnit, mir, dInsn, &pcrLabel);
3149
Ben Cheng38329f52009-07-07 14:19:20 -07003150 genInvokeVirtualCommon(cUnit, mir, methodIndex,
3151 retChainingCell,
3152 predChainingCell,
3153 pcrLabel);
Ben Chengba4fc8b2009-06-01 13:00:29 -07003154 break;
3155 }
3156 /* calleeMethod = method->clazz->super->vtable[BBBB] */
3157 case OP_INVOKE_SUPER_QUICK:
3158 case OP_INVOKE_SUPER_QUICK_RANGE: {
Ben Cheng7a2697d2010-06-07 13:44:23 -07003159 /* Grab the method ptr directly from what the interpreter sees */
3160 const Method *calleeMethod = mir->meta.callsiteInfo->method;
3161 assert(calleeMethod ==
3162 cUnit->method->clazz->super->vtable[dInsn->vB]);
Ben Chengba4fc8b2009-06-01 13:00:29 -07003163
3164 if (mir->dalvikInsn.opCode == OP_INVOKE_SUPER_QUICK)
3165 genProcessArgsNoRange(cUnit, mir, dInsn, &pcrLabel);
3166 else
3167 genProcessArgsRange(cUnit, mir, dInsn, &pcrLabel);
3168
3169 /* r0 = calleeMethod */
3170 loadConstant(cUnit, r0, (int) calleeMethod);
3171
Ben Cheng38329f52009-07-07 14:19:20 -07003172 genInvokeSingletonCommon(cUnit, mir, bb, labelList, pcrLabel,
3173 calleeMethod);
Ben Chengba4fc8b2009-06-01 13:00:29 -07003174 break;
3175 }
Ben Chengba4fc8b2009-06-01 13:00:29 -07003176 default:
3177 return true;
3178 }
Ben Chengba4fc8b2009-06-01 13:00:29 -07003179 return false;
3180}
3181
3182/*
Bill Buzbeefd023aa2009-11-02 09:23:49 -08003183 * This operation is complex enough that we'll do it partly inline
3184 * and partly with a handler. NOTE: the handler uses hardcoded
3185 * values for string object offsets and must be revisitied if the
3186 * layout changes.
3187 */
3188static bool genInlinedCompareTo(CompilationUnit *cUnit, MIR *mir)
3189{
3190#if defined(USE_GLOBAL_STRING_DEFS)
3191 return false;
3192#else
3193 ArmLIR *rollback;
Bill Buzbeec6f10662010-02-09 11:16:15 -08003194 RegLocation rlThis = dvmCompilerGetSrc(cUnit, mir, 0);
3195 RegLocation rlComp = dvmCompilerGetSrc(cUnit, mir, 1);
Bill Buzbeefd023aa2009-11-02 09:23:49 -08003196
3197 loadValueDirectFixed(cUnit, rlThis, r0);
3198 loadValueDirectFixed(cUnit, rlComp, r1);
3199 /* Test objects for NULL */
3200 rollback = genNullCheck(cUnit, rlThis.sRegLow, r0, mir->offset, NULL);
3201 genNullCheck(cUnit, rlComp.sRegLow, r1, mir->offset, rollback);
3202 /*
3203 * TUNING: we could check for object pointer equality before invoking
3204 * handler. Unclear whether the gain would be worth the added code size
3205 * expansion.
3206 */
3207 genDispatchToHandler(cUnit, TEMPLATE_STRING_COMPARETO);
Bill Buzbeec6f10662010-02-09 11:16:15 -08003208 storeValue(cUnit, inlinedTarget(cUnit, mir, false),
3209 dvmCompilerGetReturn(cUnit));
Bill Buzbeefd023aa2009-11-02 09:23:49 -08003210 return true;
3211#endif
3212}
3213
Elliott Hughes2bdbcb62010-04-12 14:29:37 -07003214static bool genInlinedFastIndexOf(CompilationUnit *cUnit, MIR *mir)
Bill Buzbeefd023aa2009-11-02 09:23:49 -08003215{
3216#if defined(USE_GLOBAL_STRING_DEFS)
3217 return false;
3218#else
Bill Buzbeec6f10662010-02-09 11:16:15 -08003219 RegLocation rlThis = dvmCompilerGetSrc(cUnit, mir, 0);
3220 RegLocation rlChar = dvmCompilerGetSrc(cUnit, mir, 1);
Bill Buzbeefd023aa2009-11-02 09:23:49 -08003221
3222 loadValueDirectFixed(cUnit, rlThis, r0);
3223 loadValueDirectFixed(cUnit, rlChar, r1);
Elliott Hughes2bdbcb62010-04-12 14:29:37 -07003224 RegLocation rlStart = dvmCompilerGetSrc(cUnit, mir, 2);
3225 loadValueDirectFixed(cUnit, rlStart, r2);
Bill Buzbeefd023aa2009-11-02 09:23:49 -08003226 /* Test objects for NULL */
3227 genNullCheck(cUnit, rlThis.sRegLow, r0, mir->offset, NULL);
3228 genDispatchToHandler(cUnit, TEMPLATE_STRING_INDEXOF);
Bill Buzbeec6f10662010-02-09 11:16:15 -08003229 storeValue(cUnit, inlinedTarget(cUnit, mir, false),
3230 dvmCompilerGetReturn(cUnit));
Bill Buzbeefd023aa2009-11-02 09:23:49 -08003231 return true;
3232#endif
3233}
3234
Elliott Hughesee34f592010-04-05 18:13:52 -07003235// Generates an inlined String.isEmpty or String.length.
3236static bool genInlinedStringIsEmptyOrLength(CompilationUnit *cUnit, MIR *mir,
3237 bool isEmpty)
Bill Buzbee1f748632010-03-02 16:14:41 -08003238{
Elliott Hughesee34f592010-04-05 18:13:52 -07003239 // dst = src.length();
Bill Buzbee1f748632010-03-02 16:14:41 -08003240 RegLocation rlObj = dvmCompilerGetSrc(cUnit, mir, 0);
3241 RegLocation rlDest = inlinedTarget(cUnit, mir, false);
3242 rlObj = loadValue(cUnit, rlObj, kCoreReg);
3243 RegLocation rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
3244 genNullCheck(cUnit, rlObj.sRegLow, rlObj.lowReg, mir->offset, NULL);
3245 loadWordDisp(cUnit, rlObj.lowReg, gDvm.offJavaLangString_count,
3246 rlResult.lowReg);
Elliott Hughesee34f592010-04-05 18:13:52 -07003247 if (isEmpty) {
3248 // dst = (dst == 0);
3249 int tReg = dvmCompilerAllocTemp(cUnit);
3250 opRegReg(cUnit, kOpNeg, tReg, rlResult.lowReg);
3251 opRegRegReg(cUnit, kOpAdc, rlResult.lowReg, rlResult.lowReg, tReg);
3252 }
Bill Buzbee1f748632010-03-02 16:14:41 -08003253 storeValue(cUnit, rlDest, rlResult);
3254 return false;
3255}
3256
Elliott Hughesee34f592010-04-05 18:13:52 -07003257static bool genInlinedStringLength(CompilationUnit *cUnit, MIR *mir)
3258{
3259 return genInlinedStringIsEmptyOrLength(cUnit, mir, false);
3260}
3261
3262static bool genInlinedStringIsEmpty(CompilationUnit *cUnit, MIR *mir)
3263{
3264 return genInlinedStringIsEmptyOrLength(cUnit, mir, true);
3265}
3266
Bill Buzbee1f748632010-03-02 16:14:41 -08003267static bool genInlinedStringCharAt(CompilationUnit *cUnit, MIR *mir)
3268{
3269 int contents = offsetof(ArrayObject, contents);
3270 RegLocation rlObj = dvmCompilerGetSrc(cUnit, mir, 0);
3271 RegLocation rlIdx = dvmCompilerGetSrc(cUnit, mir, 1);
3272 RegLocation rlDest = inlinedTarget(cUnit, mir, false);
3273 RegLocation rlResult;
3274 rlObj = loadValue(cUnit, rlObj, kCoreReg);
3275 rlIdx = loadValue(cUnit, rlIdx, kCoreReg);
3276 int regMax = dvmCompilerAllocTemp(cUnit);
3277 int regOff = dvmCompilerAllocTemp(cUnit);
3278 int regPtr = dvmCompilerAllocTemp(cUnit);
3279 ArmLIR *pcrLabel = genNullCheck(cUnit, rlObj.sRegLow, rlObj.lowReg,
3280 mir->offset, NULL);
3281 loadWordDisp(cUnit, rlObj.lowReg, gDvm.offJavaLangString_count, regMax);
3282 loadWordDisp(cUnit, rlObj.lowReg, gDvm.offJavaLangString_offset, regOff);
3283 loadWordDisp(cUnit, rlObj.lowReg, gDvm.offJavaLangString_value, regPtr);
3284 genBoundsCheck(cUnit, rlIdx.lowReg, regMax, mir->offset, pcrLabel);
3285 dvmCompilerFreeTemp(cUnit, regMax);
3286 opRegImm(cUnit, kOpAdd, regPtr, contents);
3287 opRegReg(cUnit, kOpAdd, regOff, rlIdx.lowReg);
3288 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
3289 loadBaseIndexed(cUnit, regPtr, regOff, rlResult.lowReg, 1, kUnsignedHalf);
3290 storeValue(cUnit, rlDest, rlResult);
3291 return false;
3292}
3293
3294static bool genInlinedAbsInt(CompilationUnit *cUnit, MIR *mir)
3295{
3296 RegLocation rlSrc = dvmCompilerGetSrc(cUnit, mir, 0);
3297 rlSrc = loadValue(cUnit, rlSrc, kCoreReg);
Elliott Hughese22bd842010-08-20 18:47:36 -07003298 RegLocation rlDest = inlinedTarget(cUnit, mir, false);
Bill Buzbee1f748632010-03-02 16:14:41 -08003299 RegLocation rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
3300 int signReg = dvmCompilerAllocTemp(cUnit);
3301 /*
3302 * abs(x) = y<=x>>31, (x+y)^y.
3303 * Thumb2's IT block also yields 3 instructions, but imposes
3304 * scheduling constraints.
3305 */
3306 opRegRegImm(cUnit, kOpAsr, signReg, rlSrc.lowReg, 31);
3307 opRegRegReg(cUnit, kOpAdd, rlResult.lowReg, rlSrc.lowReg, signReg);
3308 opRegReg(cUnit, kOpXor, rlResult.lowReg, signReg);
3309 storeValue(cUnit, rlDest, rlResult);
3310 return false;
3311}
3312
3313static bool genInlinedAbsLong(CompilationUnit *cUnit, MIR *mir)
3314{
3315 RegLocation rlSrc = dvmCompilerGetSrcWide(cUnit, mir, 0, 1);
3316 RegLocation rlDest = inlinedTargetWide(cUnit, mir, false);
3317 rlSrc = loadValueWide(cUnit, rlSrc, kCoreReg);
3318 RegLocation rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
3319 int signReg = dvmCompilerAllocTemp(cUnit);
3320 /*
3321 * abs(x) = y<=x>>31, (x+y)^y.
3322 * Thumb2 IT block allows slightly shorter sequence,
3323 * but introduces a scheduling barrier. Stick with this
3324 * mechanism for now.
3325 */
3326 opRegRegImm(cUnit, kOpAsr, signReg, rlSrc.highReg, 31);
3327 opRegRegReg(cUnit, kOpAdd, rlResult.lowReg, rlSrc.lowReg, signReg);
3328 opRegRegReg(cUnit, kOpAdc, rlResult.highReg, rlSrc.highReg, signReg);
3329 opRegReg(cUnit, kOpXor, rlResult.lowReg, signReg);
3330 opRegReg(cUnit, kOpXor, rlResult.highReg, signReg);
3331 storeValueWide(cUnit, rlDest, rlResult);
3332 return false;
3333}
Bill Buzbeefd023aa2009-11-02 09:23:49 -08003334
Elliott Hughese22bd842010-08-20 18:47:36 -07003335static bool genInlinedIntFloatConversion(CompilationUnit *cUnit, MIR *mir)
3336{
3337 // Just move from source to destination...
3338 RegLocation rlSrc = dvmCompilerGetSrc(cUnit, mir, 0);
3339 RegLocation rlDest = inlinedTarget(cUnit, mir, false);
3340 storeValue(cUnit, rlDest, rlSrc);
3341 return false;
3342}
3343
3344static bool genInlinedLongDoubleConversion(CompilationUnit *cUnit, MIR *mir)
3345{
3346 // Just move from source to destination...
3347 RegLocation rlSrc = dvmCompilerGetSrcWide(cUnit, mir, 0, 1);
3348 RegLocation rlDest = inlinedTargetWide(cUnit, mir, false);
3349 storeValueWide(cUnit, rlDest, rlSrc);
3350 return false;
3351}
3352
Bill Buzbeefd023aa2009-11-02 09:23:49 -08003353/*
Bill Buzbeece46c942009-11-20 15:41:34 -08003354 * NOTE: Handles both range and non-range versions (arguments
3355 * have already been normalized by this point).
Ben Chengba4fc8b2009-06-01 13:00:29 -07003356 */
Bill Buzbeece46c942009-11-20 15:41:34 -08003357static bool handleExecuteInline(CompilationUnit *cUnit, MIR *mir)
Ben Chengba4fc8b2009-06-01 13:00:29 -07003358{
3359 DecodedInstruction *dInsn = &mir->dalvikInsn;
3360 switch( mir->dalvikInsn.opCode) {
Bill Buzbeece46c942009-11-20 15:41:34 -08003361 case OP_EXECUTE_INLINE_RANGE:
Ben Chengba4fc8b2009-06-01 13:00:29 -07003362 case OP_EXECUTE_INLINE: {
3363 unsigned int i;
3364 const InlineOperation* inLineTable = dvmGetInlineOpsTable();
Bill Buzbee50a6bf22009-07-08 13:08:04 -07003365 int offset = offsetof(InterpState, retval);
Ben Chengba4fc8b2009-06-01 13:00:29 -07003366 int operation = dInsn->vB;
Bill Buzbee50a6bf22009-07-08 13:08:04 -07003367 switch (operation) {
3368 case INLINE_EMPTYINLINEMETHOD:
3369 return false; /* Nop */
3370 case INLINE_STRING_LENGTH:
3371 return genInlinedStringLength(cUnit, mir);
Elliott Hughesee34f592010-04-05 18:13:52 -07003372 case INLINE_STRING_IS_EMPTY:
3373 return genInlinedStringIsEmpty(cUnit, mir);
Bill Buzbee50a6bf22009-07-08 13:08:04 -07003374 case INLINE_MATH_ABS_INT:
3375 return genInlinedAbsInt(cUnit, mir);
3376 case INLINE_MATH_ABS_LONG:
3377 return genInlinedAbsLong(cUnit, mir);
3378 case INLINE_MATH_MIN_INT:
3379 return genInlinedMinMaxInt(cUnit, mir, true);
3380 case INLINE_MATH_MAX_INT:
3381 return genInlinedMinMaxInt(cUnit, mir, false);
3382 case INLINE_STRING_CHARAT:
3383 return genInlinedStringCharAt(cUnit, mir);
3384 case INLINE_MATH_SQRT:
3385 if (genInlineSqrt(cUnit, mir))
Bill Buzbee9727c3d2009-08-01 11:32:36 -07003386 return false;
Bill Buzbee50a6bf22009-07-08 13:08:04 -07003387 else
3388 break; /* Handle with C routine */
Bill Buzbee50a6bf22009-07-08 13:08:04 -07003389 case INLINE_MATH_ABS_FLOAT:
Bill Buzbee1465db52009-09-23 17:17:35 -07003390 if (genInlinedAbsFloat(cUnit, mir))
3391 return false;
3392 else
3393 break;
Bill Buzbee50a6bf22009-07-08 13:08:04 -07003394 case INLINE_MATH_ABS_DOUBLE:
Bill Buzbee1465db52009-09-23 17:17:35 -07003395 if (genInlinedAbsDouble(cUnit, mir))
3396 return false;
3397 else
3398 break;
Bill Buzbee50a6bf22009-07-08 13:08:04 -07003399 case INLINE_STRING_COMPARETO:
Bill Buzbeefd023aa2009-11-02 09:23:49 -08003400 if (genInlinedCompareTo(cUnit, mir))
3401 return false;
3402 else
3403 break;
Elliott Hughes2bdbcb62010-04-12 14:29:37 -07003404 case INLINE_STRING_FASTINDEXOF_II:
3405 if (genInlinedFastIndexOf(cUnit, mir))
Bill Buzbeefd023aa2009-11-02 09:23:49 -08003406 return false;
3407 else
3408 break;
Elliott Hughese22bd842010-08-20 18:47:36 -07003409 case INLINE_FLOAT_TO_RAW_INT_BITS:
3410 case INLINE_INT_BITS_TO_FLOAT:
3411 return genInlinedIntFloatConversion(cUnit, mir);
3412 case INLINE_DOUBLE_TO_RAW_LONG_BITS:
3413 case INLINE_LONG_BITS_TO_DOUBLE:
3414 return genInlinedLongDoubleConversion(cUnit, mir);
Bill Buzbeefd023aa2009-11-02 09:23:49 -08003415 case INLINE_STRING_EQUALS:
3416 case INLINE_MATH_COS:
3417 case INLINE_MATH_SIN:
Elliott Hughese22bd842010-08-20 18:47:36 -07003418 case INLINE_FLOAT_TO_INT_BITS:
3419 case INLINE_DOUBLE_TO_LONG_BITS:
Bill Buzbeefd023aa2009-11-02 09:23:49 -08003420 break; /* Handle with C routine */
Bill Buzbee50a6bf22009-07-08 13:08:04 -07003421 default:
Bill Buzbeefc519dc2010-03-06 23:30:57 -08003422 dvmCompilerAbort(cUnit);
Ben Chengba4fc8b2009-06-01 13:00:29 -07003423 }
Bill Buzbeec6f10662010-02-09 11:16:15 -08003424 dvmCompilerFlushAllRegs(cUnit); /* Everything to home location */
Elliott Hughes6a555132010-02-25 15:41:42 -08003425 dvmCompilerClobberCallRegs(cUnit);
Bill Buzbeec6f10662010-02-09 11:16:15 -08003426 dvmCompilerClobber(cUnit, r4PC);
3427 dvmCompilerClobber(cUnit, r7);
Bill Buzbee1465db52009-09-23 17:17:35 -07003428 opRegRegImm(cUnit, kOpAdd, r4PC, rGLUE, offset);
3429 opImm(cUnit, kOpPush, (1<<r4PC) | (1<<r7));
Ben Chengbd1326d2010-04-02 15:04:53 -07003430 LOAD_FUNC_ADDR(cUnit, r4PC, (int)inLineTable[operation].func);
Bill Buzbee1465db52009-09-23 17:17:35 -07003431 genExportPC(cUnit, mir);
Ben Chengba4fc8b2009-06-01 13:00:29 -07003432 for (i=0; i < dInsn->vA; i++) {
Bill Buzbeec6f10662010-02-09 11:16:15 -08003433 loadValueDirect(cUnit, dvmCompilerGetSrc(cUnit, mir, i), i);
Ben Chengba4fc8b2009-06-01 13:00:29 -07003434 }
Bill Buzbee1465db52009-09-23 17:17:35 -07003435 opReg(cUnit, kOpBlx, r4PC);
3436 opRegImm(cUnit, kOpAdd, r13, 8);
buzbee8f8109a2010-08-31 10:16:35 -07003437 /* NULL? */
3438 ArmLIR *branchOver = genCmpImmBranch(cUnit, kArmCondNe, r0, 0);
Bill Buzbeece46c942009-11-20 15:41:34 -08003439 loadConstant(cUnit, r0,
3440 (int) (cUnit->method->insns + mir->offset));
3441 genDispatchToHandler(cUnit, TEMPLATE_THROW_EXCEPTION_COMMON);
3442 ArmLIR *target = newLIR0(cUnit, kArmPseudoTargetLabel);
3443 target->defMask = ENCODE_ALL;
3444 branchOver->generic.target = (LIR *) target;
Ben Chengba4fc8b2009-06-01 13:00:29 -07003445 break;
3446 }
3447 default:
3448 return true;
3449 }
3450 return false;
3451}
3452
3453static bool handleFmt51l(CompilationUnit *cUnit, MIR *mir)
3454{
Bill Buzbee1465db52009-09-23 17:17:35 -07003455 //TUNING: We're using core regs here - not optimal when target is a double
Bill Buzbeec6f10662010-02-09 11:16:15 -08003456 RegLocation rlDest = dvmCompilerGetDestWide(cUnit, mir, 0, 1);
3457 RegLocation rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Ben Chengbd1326d2010-04-02 15:04:53 -07003458 loadConstantNoClobber(cUnit, rlResult.lowReg,
3459 mir->dalvikInsn.vB_wide & 0xFFFFFFFFUL);
3460 loadConstantNoClobber(cUnit, rlResult.highReg,
3461 (mir->dalvikInsn.vB_wide>>32) & 0xFFFFFFFFUL);
Bill Buzbee1465db52009-09-23 17:17:35 -07003462 storeValueWide(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07003463 return false;
3464}
3465
Ben Chengba4fc8b2009-06-01 13:00:29 -07003466/*
3467 * The following are special processing routines that handle transfer of
3468 * controls between compiled code and the interpreter. Certain VM states like
3469 * Dalvik PC and special-purpose registers are reconstructed here.
3470 */
3471
Bill Buzbeebd047242010-05-13 13:02:53 -07003472/*
3473 * Insert a
3474 * b .+4
3475 * nop
3476 * pair at the beginning of a chaining cell. This serves as the
3477 * switch branch that selects between reverting to the interpreter or
3478 * not. Once the cell is chained to a translation, the cell will
3479 * contain a 32-bit branch. Subsequent chain/unchain operations will
3480 * then only alter that first 16-bits - the "b .+4" for unchaining,
3481 * and the restoration of the first half of the 32-bit branch for
3482 * rechaining.
3483 */
3484static void insertChainingSwitch(CompilationUnit *cUnit)
3485{
3486 ArmLIR *branch = newLIR0(cUnit, kThumbBUncond);
3487 newLIR2(cUnit, kThumbOrr, r0, r0);
3488 ArmLIR *target = newLIR0(cUnit, kArmPseudoTargetLabel);
3489 target->defMask = ENCODE_ALL;
3490 branch->generic.target = (LIR *) target;
3491}
3492
Ben Cheng1efc9c52009-06-08 18:25:27 -07003493/* Chaining cell for code that may need warmup. */
3494static void handleNormalChainingCell(CompilationUnit *cUnit,
3495 unsigned int offset)
Ben Chengba4fc8b2009-06-01 13:00:29 -07003496{
Ben Cheng11d8f142010-03-24 15:24:19 -07003497 /*
3498 * Use raw instruction constructors to guarantee that the generated
3499 * instructions fit the predefined cell size.
3500 */
Bill Buzbeebd047242010-05-13 13:02:53 -07003501 insertChainingSwitch(cUnit);
Ben Cheng11d8f142010-03-24 15:24:19 -07003502 newLIR3(cUnit, kThumbLdrRRI5, r0, rGLUE,
3503 offsetof(InterpState,
3504 jitToInterpEntries.dvmJitToInterpNormal) >> 2);
3505 newLIR1(cUnit, kThumbBlxR, r0);
Ben Chengba4fc8b2009-06-01 13:00:29 -07003506 addWordData(cUnit, (int) (cUnit->method->insns + offset), true);
3507}
3508
3509/*
Ben Cheng1efc9c52009-06-08 18:25:27 -07003510 * Chaining cell for instructions that immediately following already translated
3511 * code.
Ben Chengba4fc8b2009-06-01 13:00:29 -07003512 */
Ben Cheng1efc9c52009-06-08 18:25:27 -07003513static void handleHotChainingCell(CompilationUnit *cUnit,
3514 unsigned int offset)
Ben Chengba4fc8b2009-06-01 13:00:29 -07003515{
Ben Cheng11d8f142010-03-24 15:24:19 -07003516 /*
3517 * Use raw instruction constructors to guarantee that the generated
3518 * instructions fit the predefined cell size.
3519 */
Bill Buzbeebd047242010-05-13 13:02:53 -07003520 insertChainingSwitch(cUnit);
Ben Cheng11d8f142010-03-24 15:24:19 -07003521 newLIR3(cUnit, kThumbLdrRRI5, r0, rGLUE,
3522 offsetof(InterpState,
3523 jitToInterpEntries.dvmJitToInterpTraceSelect) >> 2);
3524 newLIR1(cUnit, kThumbBlxR, r0);
Ben Chengba4fc8b2009-06-01 13:00:29 -07003525 addWordData(cUnit, (int) (cUnit->method->insns + offset), true);
3526}
3527
Bill Buzbee9c4b7c82009-09-10 10:10:38 -07003528#if defined(WITH_SELF_VERIFICATION) || defined(WITH_JIT_TUNING)
Jeff Hao97319a82009-08-12 16:57:15 -07003529/* Chaining cell for branches that branch back into the same basic block */
3530static void handleBackwardBranchChainingCell(CompilationUnit *cUnit,
3531 unsigned int offset)
3532{
Ben Cheng11d8f142010-03-24 15:24:19 -07003533 /*
3534 * Use raw instruction constructors to guarantee that the generated
3535 * instructions fit the predefined cell size.
3536 */
Bill Buzbeebd047242010-05-13 13:02:53 -07003537 insertChainingSwitch(cUnit);
Bill Buzbee9c4b7c82009-09-10 10:10:38 -07003538#if defined(WITH_SELF_VERIFICATION)
Bill Buzbee1465db52009-09-23 17:17:35 -07003539 newLIR3(cUnit, kThumbLdrRRI5, r0, rGLUE,
Ben Cheng40094c12010-02-24 20:58:44 -08003540 offsetof(InterpState,
3541 jitToInterpEntries.dvmJitToInterpBackwardBranch) >> 2);
Bill Buzbee9c4b7c82009-09-10 10:10:38 -07003542#else
Bill Buzbee1465db52009-09-23 17:17:35 -07003543 newLIR3(cUnit, kThumbLdrRRI5, r0, rGLUE,
Bill Buzbee9c4b7c82009-09-10 10:10:38 -07003544 offsetof(InterpState, jitToInterpEntries.dvmJitToInterpNormal) >> 2);
3545#endif
Bill Buzbee1465db52009-09-23 17:17:35 -07003546 newLIR1(cUnit, kThumbBlxR, r0);
Jeff Hao97319a82009-08-12 16:57:15 -07003547 addWordData(cUnit, (int) (cUnit->method->insns + offset), true);
3548}
3549
3550#endif
Ben Chengba4fc8b2009-06-01 13:00:29 -07003551/* Chaining cell for monomorphic method invocations. */
Ben Cheng38329f52009-07-07 14:19:20 -07003552static void handleInvokeSingletonChainingCell(CompilationUnit *cUnit,
3553 const Method *callee)
Ben Chengba4fc8b2009-06-01 13:00:29 -07003554{
Ben Cheng11d8f142010-03-24 15:24:19 -07003555 /*
3556 * Use raw instruction constructors to guarantee that the generated
3557 * instructions fit the predefined cell size.
3558 */
Bill Buzbeebd047242010-05-13 13:02:53 -07003559 insertChainingSwitch(cUnit);
Ben Cheng11d8f142010-03-24 15:24:19 -07003560 newLIR3(cUnit, kThumbLdrRRI5, r0, rGLUE,
3561 offsetof(InterpState,
3562 jitToInterpEntries.dvmJitToInterpTraceSelect) >> 2);
3563 newLIR1(cUnit, kThumbBlxR, r0);
Ben Chengba4fc8b2009-06-01 13:00:29 -07003564 addWordData(cUnit, (int) (callee->insns), true);
3565}
3566
Ben Cheng38329f52009-07-07 14:19:20 -07003567/* Chaining cell for monomorphic method invocations. */
3568static void handleInvokePredictedChainingCell(CompilationUnit *cUnit)
3569{
3570
3571 /* Should not be executed in the initial state */
3572 addWordData(cUnit, PREDICTED_CHAIN_BX_PAIR_INIT, true);
3573 /* To be filled: class */
3574 addWordData(cUnit, PREDICTED_CHAIN_CLAZZ_INIT, true);
3575 /* To be filled: method */
3576 addWordData(cUnit, PREDICTED_CHAIN_METHOD_INIT, true);
3577 /*
3578 * Rechain count. The initial value of 0 here will trigger chaining upon
3579 * the first invocation of this callsite.
3580 */
3581 addWordData(cUnit, PREDICTED_CHAIN_COUNTER_INIT, true);
3582}
3583
Ben Chengba4fc8b2009-06-01 13:00:29 -07003584/* Load the Dalvik PC into r0 and jump to the specified target */
3585static void handlePCReconstruction(CompilationUnit *cUnit,
Bill Buzbee89efc3d2009-07-28 11:22:22 -07003586 ArmLIR *targetLabel)
Ben Chengba4fc8b2009-06-01 13:00:29 -07003587{
Bill Buzbee89efc3d2009-07-28 11:22:22 -07003588 ArmLIR **pcrLabel =
3589 (ArmLIR **) cUnit->pcReconstructionList.elemList;
Ben Chengba4fc8b2009-06-01 13:00:29 -07003590 int numElems = cUnit->pcReconstructionList.numUsed;
3591 int i;
3592 for (i = 0; i < numElems; i++) {
3593 dvmCompilerAppendLIR(cUnit, (LIR *) pcrLabel[i]);
3594 /* r0 = dalvik PC */
3595 loadConstant(cUnit, r0, pcrLabel[i]->operands[0]);
3596 genUnconditionalBranch(cUnit, targetLabel);
3597 }
3598}
3599
Bill Buzbee1465db52009-09-23 17:17:35 -07003600static char *extendedMIROpNames[kMirOpLast - kMirOpFirst] = {
3601 "kMirOpPhi",
3602 "kMirOpNullNRangeUpCheck",
3603 "kMirOpNullNRangeDownCheck",
3604 "kMirOpLowerBound",
3605 "kMirOpPunt",
Ben Cheng7a2697d2010-06-07 13:44:23 -07003606 "kMirOpCheckInlinePrediction",
Ben Cheng4238ec22009-08-24 16:32:22 -07003607};
3608
3609/*
3610 * vA = arrayReg;
3611 * vB = idxReg;
3612 * vC = endConditionReg;
3613 * arg[0] = maxC
3614 * arg[1] = minC
3615 * arg[2] = loopBranchConditionCode
3616 */
3617static void genHoistedChecksForCountUpLoop(CompilationUnit *cUnit, MIR *mir)
3618{
Bill Buzbee1465db52009-09-23 17:17:35 -07003619 /*
3620 * NOTE: these synthesized blocks don't have ssa names assigned
3621 * for Dalvik registers. However, because they dominate the following
3622 * blocks we can simply use the Dalvik name w/ subscript 0 as the
3623 * ssa name.
3624 */
Ben Cheng4238ec22009-08-24 16:32:22 -07003625 DecodedInstruction *dInsn = &mir->dalvikInsn;
3626 const int lenOffset = offsetof(ArrayObject, length);
Ben Cheng4238ec22009-08-24 16:32:22 -07003627 const int maxC = dInsn->arg[0];
Bill Buzbee1465db52009-09-23 17:17:35 -07003628 int regLength;
3629 RegLocation rlArray = cUnit->regLocation[mir->dalvikInsn.vA];
3630 RegLocation rlIdxEnd = cUnit->regLocation[mir->dalvikInsn.vC];
Ben Cheng4238ec22009-08-24 16:32:22 -07003631
3632 /* regArray <- arrayRef */
Bill Buzbee1465db52009-09-23 17:17:35 -07003633 rlArray = loadValue(cUnit, rlArray, kCoreReg);
3634 rlIdxEnd = loadValue(cUnit, rlIdxEnd, kCoreReg);
3635 genRegImmCheck(cUnit, kArmCondEq, rlArray.lowReg, 0, 0,
Ben Cheng4238ec22009-08-24 16:32:22 -07003636 (ArmLIR *) cUnit->loopAnalysis->branchToPCR);
3637
3638 /* regLength <- len(arrayRef) */
Bill Buzbeec6f10662010-02-09 11:16:15 -08003639 regLength = dvmCompilerAllocTemp(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -07003640 loadWordDisp(cUnit, rlArray.lowReg, lenOffset, regLength);
Ben Cheng4238ec22009-08-24 16:32:22 -07003641
3642 int delta = maxC;
3643 /*
3644 * If the loop end condition is ">=" instead of ">", then the largest value
3645 * of the index is "endCondition - 1".
3646 */
3647 if (dInsn->arg[2] == OP_IF_GE) {
3648 delta--;
3649 }
3650
3651 if (delta) {
Bill Buzbeec6f10662010-02-09 11:16:15 -08003652 int tReg = dvmCompilerAllocTemp(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -07003653 opRegRegImm(cUnit, kOpAdd, tReg, rlIdxEnd.lowReg, delta);
3654 rlIdxEnd.lowReg = tReg;
Bill Buzbeec6f10662010-02-09 11:16:15 -08003655 dvmCompilerFreeTemp(cUnit, tReg);
Ben Cheng4238ec22009-08-24 16:32:22 -07003656 }
3657 /* Punt if "regIdxEnd < len(Array)" is false */
Bill Buzbee1465db52009-09-23 17:17:35 -07003658 genRegRegCheck(cUnit, kArmCondGe, rlIdxEnd.lowReg, regLength, 0,
Ben Cheng0fd31e42009-09-03 14:40:16 -07003659 (ArmLIR *) cUnit->loopAnalysis->branchToPCR);
Ben Cheng4238ec22009-08-24 16:32:22 -07003660}
3661
3662/*
3663 * vA = arrayReg;
3664 * vB = idxReg;
3665 * vC = endConditionReg;
3666 * arg[0] = maxC
3667 * arg[1] = minC
3668 * arg[2] = loopBranchConditionCode
3669 */
3670static void genHoistedChecksForCountDownLoop(CompilationUnit *cUnit, MIR *mir)
3671{
3672 DecodedInstruction *dInsn = &mir->dalvikInsn;
3673 const int lenOffset = offsetof(ArrayObject, length);
Bill Buzbeec6f10662010-02-09 11:16:15 -08003674 const int regLength = dvmCompilerAllocTemp(cUnit);
Ben Cheng4238ec22009-08-24 16:32:22 -07003675 const int maxC = dInsn->arg[0];
Bill Buzbee1465db52009-09-23 17:17:35 -07003676 RegLocation rlArray = cUnit->regLocation[mir->dalvikInsn.vA];
3677 RegLocation rlIdxInit = cUnit->regLocation[mir->dalvikInsn.vB];
Ben Cheng4238ec22009-08-24 16:32:22 -07003678
3679 /* regArray <- arrayRef */
Bill Buzbee1465db52009-09-23 17:17:35 -07003680 rlArray = loadValue(cUnit, rlArray, kCoreReg);
3681 rlIdxInit = loadValue(cUnit, rlIdxInit, kCoreReg);
3682 genRegImmCheck(cUnit, kArmCondEq, rlArray.lowReg, 0, 0,
Ben Cheng4238ec22009-08-24 16:32:22 -07003683 (ArmLIR *) cUnit->loopAnalysis->branchToPCR);
3684
3685 /* regLength <- len(arrayRef) */
Bill Buzbee1465db52009-09-23 17:17:35 -07003686 loadWordDisp(cUnit, rlArray.lowReg, lenOffset, regLength);
Ben Cheng4238ec22009-08-24 16:32:22 -07003687
3688 if (maxC) {
Bill Buzbeec6f10662010-02-09 11:16:15 -08003689 int tReg = dvmCompilerAllocTemp(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -07003690 opRegRegImm(cUnit, kOpAdd, tReg, rlIdxInit.lowReg, maxC);
3691 rlIdxInit.lowReg = tReg;
Bill Buzbeec6f10662010-02-09 11:16:15 -08003692 dvmCompilerFreeTemp(cUnit, tReg);
Ben Cheng4238ec22009-08-24 16:32:22 -07003693 }
3694
3695 /* Punt if "regIdxInit < len(Array)" is false */
Bill Buzbee1465db52009-09-23 17:17:35 -07003696 genRegRegCheck(cUnit, kArmCondGe, rlIdxInit.lowReg, regLength, 0,
Ben Cheng0fd31e42009-09-03 14:40:16 -07003697 (ArmLIR *) cUnit->loopAnalysis->branchToPCR);
Ben Cheng4238ec22009-08-24 16:32:22 -07003698}
3699
3700/*
3701 * vA = idxReg;
3702 * vB = minC;
3703 */
3704static void genHoistedLowerBoundCheck(CompilationUnit *cUnit, MIR *mir)
3705{
3706 DecodedInstruction *dInsn = &mir->dalvikInsn;
Ben Cheng4238ec22009-08-24 16:32:22 -07003707 const int minC = dInsn->vB;
Bill Buzbee1465db52009-09-23 17:17:35 -07003708 RegLocation rlIdx = cUnit->regLocation[mir->dalvikInsn.vA];
Ben Cheng4238ec22009-08-24 16:32:22 -07003709
3710 /* regIdx <- initial index value */
Bill Buzbee1465db52009-09-23 17:17:35 -07003711 rlIdx = loadValue(cUnit, rlIdx, kCoreReg);
Ben Cheng4238ec22009-08-24 16:32:22 -07003712
3713 /* Punt if "regIdxInit + minC >= 0" is false */
Bill Buzbee1465db52009-09-23 17:17:35 -07003714 genRegImmCheck(cUnit, kArmCondLt, rlIdx.lowReg, -minC, 0,
Ben Cheng4238ec22009-08-24 16:32:22 -07003715 (ArmLIR *) cUnit->loopAnalysis->branchToPCR);
3716}
3717
Ben Cheng7a2697d2010-06-07 13:44:23 -07003718/*
3719 * vC = this
3720 *
3721 * A predicted inlining target looks like the following, where instructions
3722 * between 0x4858de66 and 0x4858de72 are checking if the predicted class
3723 * matches "this", and the verificaion code is generated by this routine.
3724 *
3725 * (C) means the instruction is inlined from the callee, and (PI) means the
3726 * instruction is the predicted inlined invoke, whose corresponding
3727 * instructions are still generated to handle the mispredicted case.
3728 *
3729 * D/dalvikvm( 86): -------- kMirOpCheckInlinePrediction
3730 * D/dalvikvm( 86): 0x4858de66 (0002): ldr r0, [r5, #68]
3731 * D/dalvikvm( 86): 0x4858de68 (0004): ldr r1, [pc, #140]
3732 * D/dalvikvm( 86): 0x4858de6a (0006): cmp r0, #0
3733 * D/dalvikvm( 86): 0x4858de6c (0008): beq 0x4858deb2
3734 * D/dalvikvm( 86): 0x4858de6e (000a): ldr r2, [r0, #0]
3735 * D/dalvikvm( 86): 0x4858de70 (000c): cmp r1, r2
3736 * D/dalvikvm( 86): 0x4858de72 (000e): bne 0x4858de7a
3737 * D/dalvikvm( 86): -------- dalvik offset: 0x004c @ +iget-object-quick (C)
3738 * v4, v17, (#8)
3739 * D/dalvikvm( 86): 0x4858de74 (0010): ldr r3, [r0, #8]
3740 * D/dalvikvm( 86): 0x4858de76 (0012): str r3, [r5, #16]
3741 * D/dalvikvm( 86): -------- dalvik offset: 0x004c @
3742 * +invoke-virtual-quick/range (PI) v17..v17
3743 * D/dalvikvm( 86): 0x4858de78 (0014): b 0x4858debc
3744 * D/dalvikvm( 86): 0x4858de7a (0016): add r4,r5,#68
3745 * D/dalvikvm( 86): -------- BARRIER
3746 * D/dalvikvm( 86): 0x4858de7e (001a): ldmia r4, <r0>
3747 * D/dalvikvm( 86): -------- BARRIER
3748 * D/dalvikvm( 86): 0x4858de80 (001c): sub r7,r5,#24
3749 * D/dalvikvm( 86): 0x4858de84 (0020): cmp r0, #0
3750 * D/dalvikvm( 86): 0x4858de86 (0022): beq 0x4858deb6
3751 * D/dalvikvm( 86): -------- BARRIER
3752 * D/dalvikvm( 86): 0x4858de88 (0024): stmia r7, <r0>
3753 * D/dalvikvm( 86): -------- BARRIER
3754 * D/dalvikvm( 86): 0x4858de8a (0026): ldr r4, [pc, #104]
3755 * D/dalvikvm( 86): 0x4858de8c (0028): add r1, pc, #28
3756 * D/dalvikvm( 86): 0x4858de8e (002a): add r2, pc, #56
3757 * D/dalvikvm( 86): 0x4858de90 (002c): blx_1 0x48589198
3758 * D/dalvikvm( 86): 0x4858de92 (002e): blx_2 see above
3759 * D/dalvikvm( 86): 0x4858de94 (0030): b 0x4858dec8
3760 * D/dalvikvm( 86): 0x4858de96 (0032): b 0x4858deb6
3761 * D/dalvikvm( 86): 0x4858de98 (0034): ldr r0, [r7, #72]
3762 * D/dalvikvm( 86): 0x4858de9a (0036): cmp r1, #0
3763 * D/dalvikvm( 86): 0x4858de9c (0038): bgt 0x4858dea4
3764 * D/dalvikvm( 86): 0x4858de9e (003a): ldr r7, [r6, #116]
3765 * D/dalvikvm( 86): 0x4858dea0 (003c): movs r1, r6
3766 * D/dalvikvm( 86): 0x4858dea2 (003e): blx r7
3767 * D/dalvikvm( 86): 0x4858dea4 (0040): add r1, pc, #4
3768 * D/dalvikvm( 86): 0x4858dea6 (0042): blx_1 0x485890a0
3769 * D/dalvikvm( 86): 0x4858dea8 (0044): blx_2 see above
3770 * D/dalvikvm( 86): 0x4858deaa (0046): b 0x4858deb6
3771 * D/dalvikvm( 86): 0x4858deac (0048): .align4
3772 * D/dalvikvm( 86): L0x004f:
3773 * D/dalvikvm( 86): -------- dalvik offset: 0x004f @ move-result-object (PI)
3774 * v4, (#0), (#0)
3775 * D/dalvikvm( 86): 0x4858deac (0048): ldr r4, [r6, #8]
3776 * D/dalvikvm( 86): 0x4858deae (004a): str r4, [r5, #16]
3777 * D/dalvikvm( 86): 0x4858deb0 (004c): b 0x4858debc
3778 * D/dalvikvm( 86): -------- reconstruct dalvik PC : 0x42beefcc @ +0x004c
3779 * D/dalvikvm( 86): 0x4858deb2 (004e): ldr r0, [pc, #64]
3780 * D/dalvikvm( 86): 0x4858deb4 (0050): b 0x4858deb8
3781 * D/dalvikvm( 86): -------- reconstruct dalvik PC : 0x42beefcc @ +0x004c
3782 * D/dalvikvm( 86): 0x4858deb6 (0052): ldr r0, [pc, #60]
3783 * D/dalvikvm( 86): Exception_Handling:
3784 * D/dalvikvm( 86): 0x4858deb8 (0054): ldr r1, [r6, #100]
3785 * D/dalvikvm( 86): 0x4858deba (0056): blx r1
3786 * D/dalvikvm( 86): 0x4858debc (0058): .align4
3787 * D/dalvikvm( 86): -------- chaining cell (hot): 0x0050
3788 * D/dalvikvm( 86): 0x4858debc (0058): b 0x4858dec0
3789 * D/dalvikvm( 86): 0x4858debe (005a): orrs r0, r0
3790 * D/dalvikvm( 86): 0x4858dec0 (005c): ldr r0, [r6, #112]
3791 * D/dalvikvm( 86): 0x4858dec2 (005e): blx r0
3792 * D/dalvikvm( 86): 0x4858dec4 (0060): data 0xefd4(61396)
3793 * D/dalvikvm( 86): 0x4858dec6 (0062): data 0x42be(17086)
3794 * D/dalvikvm( 86): 0x4858dec8 (0064): .align4
3795 * D/dalvikvm( 86): -------- chaining cell (predicted)
3796 * D/dalvikvm( 86): 0x4858dec8 (0064): data 0xe7fe(59390)
3797 * D/dalvikvm( 86): 0x4858deca (0066): data 0x0000(0)
3798 * D/dalvikvm( 86): 0x4858decc (0068): data 0x0000(0)
3799 * D/dalvikvm( 86): 0x4858dece (006a): data 0x0000(0)
3800 * :
3801 */
3802static void genValidationForPredictedInline(CompilationUnit *cUnit, MIR *mir)
3803{
3804 CallsiteInfo *callsiteInfo = mir->meta.callsiteInfo;
3805 RegLocation rlThis = cUnit->regLocation[mir->dalvikInsn.vC];
3806
3807 rlThis = loadValue(cUnit, rlThis, kCoreReg);
3808 int regPredictedClass = dvmCompilerAllocTemp(cUnit);
3809 loadConstant(cUnit, regPredictedClass, (int) callsiteInfo->clazz);
3810 genNullCheck(cUnit, rlThis.sRegLow, rlThis.lowReg, mir->offset,
3811 NULL);/* null object? */
3812 int regActualClass = dvmCompilerAllocTemp(cUnit);
3813 loadWordDisp(cUnit, rlThis.lowReg, offsetof(Object, clazz), regActualClass);
3814 opRegReg(cUnit, kOpCmp, regPredictedClass, regActualClass);
3815 /*
3816 * Set the misPredBranchOver target so that it will be generated when the
3817 * code for the non-optimized invoke is generated.
3818 */
3819 callsiteInfo->misPredBranchOver = (LIR *) opCondBranch(cUnit, kArmCondNe);
3820}
3821
Ben Cheng4238ec22009-08-24 16:32:22 -07003822/* Extended MIR instructions like PHI */
3823static void handleExtendedMIR(CompilationUnit *cUnit, MIR *mir)
3824{
Bill Buzbee1465db52009-09-23 17:17:35 -07003825 int opOffset = mir->dalvikInsn.opCode - kMirOpFirst;
Ben Cheng4238ec22009-08-24 16:32:22 -07003826 char *msg = dvmCompilerNew(strlen(extendedMIROpNames[opOffset]) + 1,
3827 false);
3828 strcpy(msg, extendedMIROpNames[opOffset]);
Bill Buzbee1465db52009-09-23 17:17:35 -07003829 newLIR1(cUnit, kArmPseudoExtended, (int) msg);
Ben Cheng4238ec22009-08-24 16:32:22 -07003830
3831 switch (mir->dalvikInsn.opCode) {
Bill Buzbee1465db52009-09-23 17:17:35 -07003832 case kMirOpPhi: {
Ben Cheng4238ec22009-08-24 16:32:22 -07003833 char *ssaString = dvmCompilerGetSSAString(cUnit, mir->ssaRep);
Bill Buzbee1465db52009-09-23 17:17:35 -07003834 newLIR1(cUnit, kArmPseudoSSARep, (int) ssaString);
Ben Cheng4238ec22009-08-24 16:32:22 -07003835 break;
3836 }
Bill Buzbee1465db52009-09-23 17:17:35 -07003837 case kMirOpNullNRangeUpCheck: {
Ben Cheng4238ec22009-08-24 16:32:22 -07003838 genHoistedChecksForCountUpLoop(cUnit, mir);
3839 break;
3840 }
Bill Buzbee1465db52009-09-23 17:17:35 -07003841 case kMirOpNullNRangeDownCheck: {
Ben Cheng4238ec22009-08-24 16:32:22 -07003842 genHoistedChecksForCountDownLoop(cUnit, mir);
3843 break;
3844 }
Bill Buzbee1465db52009-09-23 17:17:35 -07003845 case kMirOpLowerBound: {
Ben Cheng4238ec22009-08-24 16:32:22 -07003846 genHoistedLowerBoundCheck(cUnit, mir);
3847 break;
3848 }
Bill Buzbee1465db52009-09-23 17:17:35 -07003849 case kMirOpPunt: {
Ben Cheng4238ec22009-08-24 16:32:22 -07003850 genUnconditionalBranch(cUnit,
3851 (ArmLIR *) cUnit->loopAnalysis->branchToPCR);
3852 break;
3853 }
Ben Cheng7a2697d2010-06-07 13:44:23 -07003854 case kMirOpCheckInlinePrediction: {
3855 genValidationForPredictedInline(cUnit, mir);
3856 break;
3857 }
Ben Cheng4238ec22009-08-24 16:32:22 -07003858 default:
3859 break;
3860 }
3861}
3862
3863/*
3864 * Create a PC-reconstruction cell for the starting offset of this trace.
3865 * Since the PCR cell is placed near the end of the compiled code which is
3866 * usually out of range for a conditional branch, we put two branches (one
3867 * branch over to the loop body and one layover branch to the actual PCR) at the
3868 * end of the entry block.
3869 */
3870static void setupLoopEntryBlock(CompilationUnit *cUnit, BasicBlock *entry,
3871 ArmLIR *bodyLabel)
3872{
3873 /* Set up the place holder to reconstruct this Dalvik PC */
3874 ArmLIR *pcrLabel = dvmCompilerNew(sizeof(ArmLIR), true);
Ben Chenga4973592010-03-31 11:59:18 -07003875 pcrLabel->opCode = kArmPseudoPCReconstructionCell;
Ben Cheng4238ec22009-08-24 16:32:22 -07003876 pcrLabel->operands[0] =
3877 (int) (cUnit->method->insns + entry->startOffset);
3878 pcrLabel->operands[1] = entry->startOffset;
3879 /* Insert the place holder to the growable list */
3880 dvmInsertGrowableList(&cUnit->pcReconstructionList, pcrLabel);
3881
3882 /*
3883 * Next, create two branches - one branch over to the loop body and the
3884 * other branch to the PCR cell to punt.
3885 */
3886 ArmLIR *branchToBody = dvmCompilerNew(sizeof(ArmLIR), true);
Bill Buzbee1465db52009-09-23 17:17:35 -07003887 branchToBody->opCode = kThumbBUncond;
Ben Cheng4238ec22009-08-24 16:32:22 -07003888 branchToBody->generic.target = (LIR *) bodyLabel;
Ben Chengdcf3e5d2009-09-11 13:42:05 -07003889 setupResourceMasks(branchToBody);
Ben Cheng4238ec22009-08-24 16:32:22 -07003890 cUnit->loopAnalysis->branchToBody = (LIR *) branchToBody;
3891
3892 ArmLIR *branchToPCR = dvmCompilerNew(sizeof(ArmLIR), true);
Bill Buzbee1465db52009-09-23 17:17:35 -07003893 branchToPCR->opCode = kThumbBUncond;
Ben Cheng4238ec22009-08-24 16:32:22 -07003894 branchToPCR->generic.target = (LIR *) pcrLabel;
Ben Chengdcf3e5d2009-09-11 13:42:05 -07003895 setupResourceMasks(branchToPCR);
Ben Cheng4238ec22009-08-24 16:32:22 -07003896 cUnit->loopAnalysis->branchToPCR = (LIR *) branchToPCR;
3897}
3898
Ben Chengd5adae12010-03-26 17:45:28 -07003899#if defined(WITH_SELF_VERIFICATION)
3900static bool selfVerificationPuntOps(MIR *mir)
3901{
3902 DecodedInstruction *decInsn = &mir->dalvikInsn;
3903 OpCode op = decInsn->opCode;
Ben Cheng7a2697d2010-06-07 13:44:23 -07003904
Ben Chengd5adae12010-03-26 17:45:28 -07003905 /*
3906 * All opcodes that can throw exceptions and use the
3907 * TEMPLATE_THROW_EXCEPTION_COMMON template should be excluded in the trace
3908 * under self-verification mode.
3909 */
3910 return (op == OP_MONITOR_ENTER || op == OP_MONITOR_EXIT ||
3911 op == OP_NEW_INSTANCE || op == OP_NEW_ARRAY ||
3912 op == OP_CHECK_CAST || op == OP_MOVE_EXCEPTION ||
3913 op == OP_FILL_ARRAY_DATA || op == OP_EXECUTE_INLINE ||
Ben Cheng7a2697d2010-06-07 13:44:23 -07003914 op == OP_EXECUTE_INLINE_RANGE);
Ben Chengd5adae12010-03-26 17:45:28 -07003915}
3916#endif
3917
Ben Chengba4fc8b2009-06-01 13:00:29 -07003918void dvmCompilerMIR2LIR(CompilationUnit *cUnit)
3919{
3920 /* Used to hold the labels of each block */
Bill Buzbee89efc3d2009-07-28 11:22:22 -07003921 ArmLIR *labelList =
3922 dvmCompilerNew(sizeof(ArmLIR) * cUnit->numBlocks, true);
Ben Chengcec26f62010-01-15 15:29:33 -08003923 GrowableList chainingListByType[kChainingCellGap];
Ben Chengba4fc8b2009-06-01 13:00:29 -07003924 int i;
3925
3926 /*
Ben Cheng38329f52009-07-07 14:19:20 -07003927 * Initialize various types chaining lists.
Ben Chengba4fc8b2009-06-01 13:00:29 -07003928 */
Ben Chengcec26f62010-01-15 15:29:33 -08003929 for (i = 0; i < kChainingCellGap; i++) {
Ben Chengba4fc8b2009-06-01 13:00:29 -07003930 dvmInitGrowableList(&chainingListByType[i], 2);
3931 }
3932
3933 BasicBlock **blockList = cUnit->blockList;
3934
Bill Buzbee6e963e12009-06-17 16:56:19 -07003935 if (cUnit->executionCount) {
3936 /*
3937 * Reserve 6 bytes at the beginning of the trace
3938 * +----------------------------+
3939 * | execution count (4 bytes) |
3940 * +----------------------------+
3941 * | chain cell offset (2 bytes)|
3942 * +----------------------------+
3943 * ...and then code to increment the execution
3944 * count:
3945 * mov r0, pc @ move adr of "mov r0,pc" + 4 to r0
3946 * sub r0, #10 @ back up to addr of executionCount
3947 * ldr r1, [r0]
3948 * add r1, #1
3949 * str r1, [r0]
3950 */
Bill Buzbee1465db52009-09-23 17:17:35 -07003951 newLIR1(cUnit, kArm16BitData, 0);
3952 newLIR1(cUnit, kArm16BitData, 0);
Ben Chengcc6600c2009-06-22 14:45:16 -07003953 cUnit->chainCellOffsetLIR =
Bill Buzbee1465db52009-09-23 17:17:35 -07003954 (LIR *) newLIR1(cUnit, kArm16BitData, CHAIN_CELL_OFFSET_TAG);
Bill Buzbee6e963e12009-06-17 16:56:19 -07003955 cUnit->headerSize = 6;
Bill Buzbee270c1d62009-08-13 16:58:07 -07003956 /* Thumb instruction used directly here to ensure correct size */
Bill Buzbee1465db52009-09-23 17:17:35 -07003957 newLIR2(cUnit, kThumbMovRR_H2L, r0, rpc);
3958 newLIR2(cUnit, kThumbSubRI8, r0, 10);
3959 newLIR3(cUnit, kThumbLdrRRI5, r1, r0, 0);
3960 newLIR2(cUnit, kThumbAddRI8, r1, 1);
3961 newLIR3(cUnit, kThumbStrRRI5, r1, r0, 0);
Bill Buzbee6e963e12009-06-17 16:56:19 -07003962 } else {
3963 /* Just reserve 2 bytes for the chain cell offset */
Ben Chengcc6600c2009-06-22 14:45:16 -07003964 cUnit->chainCellOffsetLIR =
Bill Buzbee1465db52009-09-23 17:17:35 -07003965 (LIR *) newLIR1(cUnit, kArm16BitData, CHAIN_CELL_OFFSET_TAG);
Bill Buzbee6e963e12009-06-17 16:56:19 -07003966 cUnit->headerSize = 2;
3967 }
Ben Cheng1efc9c52009-06-08 18:25:27 -07003968
Ben Chengba4fc8b2009-06-01 13:00:29 -07003969 /* Handle the content in each basic block */
3970 for (i = 0; i < cUnit->numBlocks; i++) {
3971 blockList[i]->visited = true;
3972 MIR *mir;
3973
3974 labelList[i].operands[0] = blockList[i]->startOffset;
3975
Ben Chengcec26f62010-01-15 15:29:33 -08003976 if (blockList[i]->blockType >= kChainingCellGap) {
Ben Cheng7a2697d2010-06-07 13:44:23 -07003977 if (blockList[i]->isFallThroughFromInvoke == true) {
Ben Chengd44faf52010-06-02 15:33:51 -07003978 /* Align this block first since it is a return chaining cell */
3979 newLIR0(cUnit, kArmPseudoPseudoAlign4);
3980 }
Ben Chengba4fc8b2009-06-01 13:00:29 -07003981 /*
3982 * Append the label pseudo LIR first. Chaining cells will be handled
3983 * separately afterwards.
3984 */
3985 dvmCompilerAppendLIR(cUnit, (LIR *) &labelList[i]);
3986 }
3987
Ben Cheng7a2697d2010-06-07 13:44:23 -07003988 if (blockList[i]->blockType == kTraceEntryBlock) {
Ben Chenga4973592010-03-31 11:59:18 -07003989 labelList[i].opCode = kArmPseudoEntryBlock;
Ben Cheng4238ec22009-08-24 16:32:22 -07003990 if (blockList[i]->firstMIRInsn == NULL) {
3991 continue;
3992 } else {
3993 setupLoopEntryBlock(cUnit, blockList[i],
3994 &labelList[blockList[i]->fallThrough->id]);
3995 }
Ben Cheng7a2697d2010-06-07 13:44:23 -07003996 } else if (blockList[i]->blockType == kTraceExitBlock) {
Ben Chenga4973592010-03-31 11:59:18 -07003997 labelList[i].opCode = kArmPseudoExitBlock;
Ben Cheng4238ec22009-08-24 16:32:22 -07003998 goto gen_fallthrough;
Bill Buzbee1465db52009-09-23 17:17:35 -07003999 } else if (blockList[i]->blockType == kDalvikByteCode) {
4000 labelList[i].opCode = kArmPseudoNormalBlockLabel;
Ben Chenge9695e52009-06-16 16:11:47 -07004001 /* Reset the register state */
Bill Buzbeec6f10662010-02-09 11:16:15 -08004002 dvmCompilerResetRegPool(cUnit);
4003 dvmCompilerClobberAllRegs(cUnit);
4004 dvmCompilerResetNullCheck(cUnit);
Ben Chengba4fc8b2009-06-01 13:00:29 -07004005 } else {
4006 switch (blockList[i]->blockType) {
Bill Buzbee1465db52009-09-23 17:17:35 -07004007 case kChainingCellNormal:
Ben Chenga4973592010-03-31 11:59:18 -07004008 labelList[i].opCode = kArmPseudoChainingCellNormal;
Ben Chengba4fc8b2009-06-01 13:00:29 -07004009 /* handle the codegen later */
4010 dvmInsertGrowableList(
Bill Buzbee1465db52009-09-23 17:17:35 -07004011 &chainingListByType[kChainingCellNormal], (void *) i);
Ben Chengba4fc8b2009-06-01 13:00:29 -07004012 break;
Bill Buzbee1465db52009-09-23 17:17:35 -07004013 case kChainingCellInvokeSingleton:
Ben Cheng38329f52009-07-07 14:19:20 -07004014 labelList[i].opCode =
Ben Chenga4973592010-03-31 11:59:18 -07004015 kArmPseudoChainingCellInvokeSingleton;
Ben Chengba4fc8b2009-06-01 13:00:29 -07004016 labelList[i].operands[0] =
4017 (int) blockList[i]->containingMethod;
4018 /* handle the codegen later */
4019 dvmInsertGrowableList(
Bill Buzbee1465db52009-09-23 17:17:35 -07004020 &chainingListByType[kChainingCellInvokeSingleton],
Ben Cheng38329f52009-07-07 14:19:20 -07004021 (void *) i);
4022 break;
Bill Buzbee1465db52009-09-23 17:17:35 -07004023 case kChainingCellInvokePredicted:
Ben Cheng38329f52009-07-07 14:19:20 -07004024 labelList[i].opCode =
Ben Chenga4973592010-03-31 11:59:18 -07004025 kArmPseudoChainingCellInvokePredicted;
Ben Cheng38329f52009-07-07 14:19:20 -07004026 /* handle the codegen later */
4027 dvmInsertGrowableList(
Bill Buzbee1465db52009-09-23 17:17:35 -07004028 &chainingListByType[kChainingCellInvokePredicted],
Ben Cheng38329f52009-07-07 14:19:20 -07004029 (void *) i);
Ben Chengba4fc8b2009-06-01 13:00:29 -07004030 break;
Bill Buzbee1465db52009-09-23 17:17:35 -07004031 case kChainingCellHot:
Ben Chengba4fc8b2009-06-01 13:00:29 -07004032 labelList[i].opCode =
Ben Chenga4973592010-03-31 11:59:18 -07004033 kArmPseudoChainingCellHot;
Ben Chengba4fc8b2009-06-01 13:00:29 -07004034 /* handle the codegen later */
4035 dvmInsertGrowableList(
Bill Buzbee1465db52009-09-23 17:17:35 -07004036 &chainingListByType[kChainingCellHot],
Ben Chengba4fc8b2009-06-01 13:00:29 -07004037 (void *) i);
4038 break;
Bill Buzbee1465db52009-09-23 17:17:35 -07004039 case kPCReconstruction:
Ben Chengba4fc8b2009-06-01 13:00:29 -07004040 /* Make sure exception handling block is next */
4041 labelList[i].opCode =
Ben Chenga4973592010-03-31 11:59:18 -07004042 kArmPseudoPCReconstructionBlockLabel;
Ben Chengba4fc8b2009-06-01 13:00:29 -07004043 assert (i == cUnit->numBlocks - 2);
4044 handlePCReconstruction(cUnit, &labelList[i+1]);
4045 break;
Bill Buzbee1465db52009-09-23 17:17:35 -07004046 case kExceptionHandling:
4047 labelList[i].opCode = kArmPseudoEHBlockLabel;
Ben Chengba4fc8b2009-06-01 13:00:29 -07004048 if (cUnit->pcReconstructionList.numUsed) {
Bill Buzbee270c1d62009-08-13 16:58:07 -07004049 loadWordDisp(cUnit, rGLUE, offsetof(InterpState,
4050 jitToInterpEntries.dvmJitToInterpPunt),
4051 r1);
Bill Buzbee1465db52009-09-23 17:17:35 -07004052 opReg(cUnit, kOpBlx, r1);
Ben Chengba4fc8b2009-06-01 13:00:29 -07004053 }
4054 break;
Bill Buzbee9c4b7c82009-09-10 10:10:38 -07004055#if defined(WITH_SELF_VERIFICATION) || defined(WITH_JIT_TUNING)
Bill Buzbee1465db52009-09-23 17:17:35 -07004056 case kChainingCellBackwardBranch:
Jeff Hao97319a82009-08-12 16:57:15 -07004057 labelList[i].opCode =
Ben Chenga4973592010-03-31 11:59:18 -07004058 kArmPseudoChainingCellBackwardBranch;
Jeff Hao97319a82009-08-12 16:57:15 -07004059 /* handle the codegen later */
4060 dvmInsertGrowableList(
Bill Buzbee1465db52009-09-23 17:17:35 -07004061 &chainingListByType[kChainingCellBackwardBranch],
Jeff Hao97319a82009-08-12 16:57:15 -07004062 (void *) i);
4063 break;
4064#endif
Ben Chengba4fc8b2009-06-01 13:00:29 -07004065 default:
4066 break;
4067 }
4068 continue;
4069 }
Ben Chenge9695e52009-06-16 16:11:47 -07004070
Bill Buzbee89efc3d2009-07-28 11:22:22 -07004071 ArmLIR *headLIR = NULL;
Ben Chenge9695e52009-06-16 16:11:47 -07004072
Ben Chengba4fc8b2009-06-01 13:00:29 -07004073 for (mir = blockList[i]->firstMIRInsn; mir; mir = mir->next) {
Bill Buzbee1465db52009-09-23 17:17:35 -07004074
Bill Buzbeec6f10662010-02-09 11:16:15 -08004075 dvmCompilerResetRegPool(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -07004076 if (gDvmJit.disableOpt & (1 << kTrackLiveTemps)) {
Bill Buzbeec6f10662010-02-09 11:16:15 -08004077 dvmCompilerClobberAllRegs(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -07004078 }
4079
4080 if (gDvmJit.disableOpt & (1 << kSuppressLoads)) {
Bill Buzbeec6f10662010-02-09 11:16:15 -08004081 dvmCompilerResetDefTracking(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -07004082 }
4083
4084 if (mir->dalvikInsn.opCode >= kMirOpFirst) {
Ben Cheng4238ec22009-08-24 16:32:22 -07004085 handleExtendedMIR(cUnit, mir);
4086 continue;
4087 }
4088
Bill Buzbee1465db52009-09-23 17:17:35 -07004089
Ben Chengba4fc8b2009-06-01 13:00:29 -07004090 OpCode dalvikOpCode = mir->dalvikInsn.opCode;
4091 InstructionFormat dalvikFormat =
4092 dexGetInstrFormat(gDvm.instrFormat, dalvikOpCode);
Ben Cheng7a2697d2010-06-07 13:44:23 -07004093 char *note;
4094 if (mir->OptimizationFlags & MIR_INLINED) {
4095 note = " (I)";
4096 } else if (mir->OptimizationFlags & MIR_INLINED_PRED) {
4097 note = " (PI)";
4098 } else if (mir->OptimizationFlags & MIR_CALLEE) {
4099 note = " (C)";
4100 } else {
4101 note = NULL;
4102 }
4103
Bill Buzbee89efc3d2009-07-28 11:22:22 -07004104 ArmLIR *boundaryLIR =
Ben Chenga4973592010-03-31 11:59:18 -07004105 newLIR2(cUnit, kArmPseudoDalvikByteCodeBoundary,
Ben Chengccd6c012009-10-15 14:52:45 -07004106 mir->offset,
Ben Cheng7a2697d2010-06-07 13:44:23 -07004107 (int) dvmCompilerGetDalvikDisassembly(&mir->dalvikInsn,
4108 note));
Ben Cheng4238ec22009-08-24 16:32:22 -07004109 if (mir->ssaRep) {
4110 char *ssaString = dvmCompilerGetSSAString(cUnit, mir->ssaRep);
Bill Buzbee1465db52009-09-23 17:17:35 -07004111 newLIR1(cUnit, kArmPseudoSSARep, (int) ssaString);
Ben Cheng4238ec22009-08-24 16:32:22 -07004112 }
4113
Ben Chenge9695e52009-06-16 16:11:47 -07004114 /* Remember the first LIR for this block */
4115 if (headLIR == NULL) {
4116 headLIR = boundaryLIR;
Ben Chengd7d426a2009-09-22 11:23:36 -07004117 /* Set the first boundaryLIR as a scheduling barrier */
4118 headLIR->defMask = ENCODE_ALL;
Ben Chenge9695e52009-06-16 16:11:47 -07004119 }
Ben Cheng4238ec22009-08-24 16:32:22 -07004120
Ben Chengba4fc8b2009-06-01 13:00:29 -07004121 bool notHandled;
4122 /*
4123 * Debugging: screen the opcode first to see if it is in the
4124 * do[-not]-compile list
4125 */
Ben Cheng34dc7962010-08-26 14:56:31 -07004126 bool singleStepMe = SINGLE_STEP_OP(dalvikOpCode);
Ben Chengd5adae12010-03-26 17:45:28 -07004127#if defined(WITH_SELF_VERIFICATION)
4128 if (singleStepMe == false) {
4129 singleStepMe = selfVerificationPuntOps(mir);
4130 }
4131#endif
Ben Chengba4fc8b2009-06-01 13:00:29 -07004132 if (singleStepMe || cUnit->allSingleStep) {
4133 notHandled = false;
4134 genInterpSingleStep(cUnit, mir);
4135 } else {
4136 opcodeCoverage[dalvikOpCode]++;
4137 switch (dalvikFormat) {
4138 case kFmt10t:
4139 case kFmt20t:
4140 case kFmt30t:
4141 notHandled = handleFmt10t_Fmt20t_Fmt30t(cUnit,
4142 mir, blockList[i], labelList);
4143 break;
4144 case kFmt10x:
4145 notHandled = handleFmt10x(cUnit, mir);
4146 break;
4147 case kFmt11n:
4148 case kFmt31i:
4149 notHandled = handleFmt11n_Fmt31i(cUnit, mir);
4150 break;
4151 case kFmt11x:
4152 notHandled = handleFmt11x(cUnit, mir);
4153 break;
4154 case kFmt12x:
4155 notHandled = handleFmt12x(cUnit, mir);
4156 break;
4157 case kFmt20bc:
4158 notHandled = handleFmt20bc(cUnit, mir);
4159 break;
4160 case kFmt21c:
4161 case kFmt31c:
4162 notHandled = handleFmt21c_Fmt31c(cUnit, mir);
4163 break;
4164 case kFmt21h:
4165 notHandled = handleFmt21h(cUnit, mir);
4166 break;
4167 case kFmt21s:
4168 notHandled = handleFmt21s(cUnit, mir);
4169 break;
4170 case kFmt21t:
4171 notHandled = handleFmt21t(cUnit, mir, blockList[i],
4172 labelList);
4173 break;
4174 case kFmt22b:
4175 case kFmt22s:
4176 notHandled = handleFmt22b_Fmt22s(cUnit, mir);
4177 break;
4178 case kFmt22c:
4179 notHandled = handleFmt22c(cUnit, mir);
4180 break;
4181 case kFmt22cs:
4182 notHandled = handleFmt22cs(cUnit, mir);
4183 break;
4184 case kFmt22t:
4185 notHandled = handleFmt22t(cUnit, mir, blockList[i],
4186 labelList);
4187 break;
4188 case kFmt22x:
4189 case kFmt32x:
4190 notHandled = handleFmt22x_Fmt32x(cUnit, mir);
4191 break;
4192 case kFmt23x:
4193 notHandled = handleFmt23x(cUnit, mir);
4194 break;
4195 case kFmt31t:
4196 notHandled = handleFmt31t(cUnit, mir);
4197 break;
4198 case kFmt3rc:
4199 case kFmt35c:
4200 notHandled = handleFmt35c_3rc(cUnit, mir, blockList[i],
4201 labelList);
4202 break;
4203 case kFmt3rms:
4204 case kFmt35ms:
4205 notHandled = handleFmt35ms_3rms(cUnit, mir,blockList[i],
4206 labelList);
4207 break;
4208 case kFmt3inline:
Andy McFaddenb0a05412009-11-19 10:23:41 -08004209 case kFmt3rinline:
Bill Buzbeece46c942009-11-20 15:41:34 -08004210 notHandled = handleExecuteInline(cUnit, mir);
Andy McFaddenb0a05412009-11-19 10:23:41 -08004211 break;
Ben Chengba4fc8b2009-06-01 13:00:29 -07004212 case kFmt51l:
4213 notHandled = handleFmt51l(cUnit, mir);
4214 break;
4215 default:
4216 notHandled = true;
4217 break;
4218 }
4219 }
4220 if (notHandled) {
4221 LOGE("%#06x: Opcode 0x%x (%s) / Fmt %d not handled\n",
4222 mir->offset,
Andy McFaddenc6b25c72010-06-22 11:01:20 -07004223 dalvikOpCode, dexGetOpcodeName(dalvikOpCode),
Ben Chengba4fc8b2009-06-01 13:00:29 -07004224 dalvikFormat);
Bill Buzbeefc519dc2010-03-06 23:30:57 -08004225 dvmCompilerAbort(cUnit);
Ben Chengba4fc8b2009-06-01 13:00:29 -07004226 break;
Ben Chengba4fc8b2009-06-01 13:00:29 -07004227 }
4228 }
Ben Cheng4238ec22009-08-24 16:32:22 -07004229
Ben Cheng7a2697d2010-06-07 13:44:23 -07004230 if (blockList[i]->blockType == kTraceEntryBlock) {
Ben Cheng4238ec22009-08-24 16:32:22 -07004231 dvmCompilerAppendLIR(cUnit,
4232 (LIR *) cUnit->loopAnalysis->branchToBody);
4233 dvmCompilerAppendLIR(cUnit,
4234 (LIR *) cUnit->loopAnalysis->branchToPCR);
4235 }
4236
4237 if (headLIR) {
4238 /*
4239 * Eliminate redundant loads/stores and delay stores into later
4240 * slots
4241 */
4242 dvmCompilerApplyLocalOptimizations(cUnit, (LIR *) headLIR,
4243 cUnit->lastLIRInsn);
4244 }
4245
4246gen_fallthrough:
Ben Cheng1efc9c52009-06-08 18:25:27 -07004247 /*
4248 * Check if the block is terminated due to trace length constraint -
4249 * insert an unconditional branch to the chaining cell.
4250 */
4251 if (blockList[i]->needFallThroughBranch) {
4252 genUnconditionalBranch(cUnit,
4253 &labelList[blockList[i]->fallThrough->id]);
4254 }
4255
Ben Chengba4fc8b2009-06-01 13:00:29 -07004256 }
4257
Ben Chenge9695e52009-06-16 16:11:47 -07004258 /* Handle the chaining cells in predefined order */
Ben Chengcec26f62010-01-15 15:29:33 -08004259 for (i = 0; i < kChainingCellGap; i++) {
Ben Chengba4fc8b2009-06-01 13:00:29 -07004260 size_t j;
4261 int *blockIdList = (int *) chainingListByType[i].elemList;
4262
4263 cUnit->numChainingCells[i] = chainingListByType[i].numUsed;
4264
4265 /* No chaining cells of this type */
4266 if (cUnit->numChainingCells[i] == 0)
4267 continue;
4268
4269 /* Record the first LIR for a new type of chaining cell */
4270 cUnit->firstChainingLIR[i] = (LIR *) &labelList[blockIdList[0]];
4271
4272 for (j = 0; j < chainingListByType[i].numUsed; j++) {
4273 int blockId = blockIdList[j];
4274
4275 /* Align this chaining cell first */
Bill Buzbee1465db52009-09-23 17:17:35 -07004276 newLIR0(cUnit, kArmPseudoPseudoAlign4);
Ben Chengba4fc8b2009-06-01 13:00:29 -07004277
4278 /* Insert the pseudo chaining instruction */
4279 dvmCompilerAppendLIR(cUnit, (LIR *) &labelList[blockId]);
4280
4281
4282 switch (blockList[blockId]->blockType) {
Bill Buzbee1465db52009-09-23 17:17:35 -07004283 case kChainingCellNormal:
Ben Cheng1efc9c52009-06-08 18:25:27 -07004284 handleNormalChainingCell(cUnit,
Ben Chengba4fc8b2009-06-01 13:00:29 -07004285 blockList[blockId]->startOffset);
4286 break;
Bill Buzbee1465db52009-09-23 17:17:35 -07004287 case kChainingCellInvokeSingleton:
Ben Cheng38329f52009-07-07 14:19:20 -07004288 handleInvokeSingletonChainingCell(cUnit,
Ben Chengba4fc8b2009-06-01 13:00:29 -07004289 blockList[blockId]->containingMethod);
4290 break;
Bill Buzbee1465db52009-09-23 17:17:35 -07004291 case kChainingCellInvokePredicted:
Ben Cheng38329f52009-07-07 14:19:20 -07004292 handleInvokePredictedChainingCell(cUnit);
4293 break;
Bill Buzbee1465db52009-09-23 17:17:35 -07004294 case kChainingCellHot:
Ben Cheng1efc9c52009-06-08 18:25:27 -07004295 handleHotChainingCell(cUnit,
Ben Chengba4fc8b2009-06-01 13:00:29 -07004296 blockList[blockId]->startOffset);
4297 break;
Bill Buzbee9c4b7c82009-09-10 10:10:38 -07004298#if defined(WITH_SELF_VERIFICATION) || defined(WITH_JIT_TUNING)
Bill Buzbee1465db52009-09-23 17:17:35 -07004299 case kChainingCellBackwardBranch:
Jeff Hao97319a82009-08-12 16:57:15 -07004300 handleBackwardBranchChainingCell(cUnit,
4301 blockList[blockId]->startOffset);
4302 break;
4303#endif
Ben Chengba4fc8b2009-06-01 13:00:29 -07004304 default:
Bill Buzbee1465db52009-09-23 17:17:35 -07004305 LOGE("Bad blocktype %d", blockList[blockId]->blockType);
Bill Buzbeefc519dc2010-03-06 23:30:57 -08004306 dvmCompilerAbort(cUnit);
Ben Chengba4fc8b2009-06-01 13:00:29 -07004307 }
4308 }
4309 }
Ben Chenge9695e52009-06-16 16:11:47 -07004310
Ben Chengcec26f62010-01-15 15:29:33 -08004311 /* Mark the bottom of chaining cells */
4312 cUnit->chainingCellBottom = (LIR *) newLIR0(cUnit, kArmChainingCellBottom);
4313
Ben Cheng6c10a972009-10-29 14:39:18 -07004314 /*
4315 * Generate the branch to the dvmJitToInterpNoChain entry point at the end
4316 * of all chaining cells for the overflow cases.
4317 */
4318 if (cUnit->switchOverflowPad) {
4319 loadConstant(cUnit, r0, (int) cUnit->switchOverflowPad);
4320 loadWordDisp(cUnit, rGLUE, offsetof(InterpState,
4321 jitToInterpEntries.dvmJitToInterpNoChain), r2);
4322 opRegReg(cUnit, kOpAdd, r1, r1);
4323 opRegRegReg(cUnit, kOpAdd, r4PC, r0, r1);
Ben Cheng978738d2010-05-13 13:45:57 -07004324#if defined(WITH_JIT_TUNING)
Ben Cheng6c10a972009-10-29 14:39:18 -07004325 loadConstant(cUnit, r0, kSwitchOverflow);
4326#endif
4327 opReg(cUnit, kOpBlx, r2);
4328 }
4329
Ben Chenge9695e52009-06-16 16:11:47 -07004330 dvmCompilerApplyGlobalOptimizations(cUnit);
jeffhao9e45c0b2010-02-03 10:24:05 -08004331
4332#if defined(WITH_SELF_VERIFICATION)
4333 selfVerificationBranchInsertPass(cUnit);
4334#endif
Ben Chengba4fc8b2009-06-01 13:00:29 -07004335}
4336
4337/* Accept the work and start compiling */
Bill Buzbee716f1202009-07-23 13:22:09 -07004338bool dvmCompilerDoWork(CompilerWorkOrder *work)
Ben Chengba4fc8b2009-06-01 13:00:29 -07004339{
Ben Chengccd6c012009-10-15 14:52:45 -07004340 bool res;
Ben Chengba4fc8b2009-06-01 13:00:29 -07004341
Ben Cheng6999d842010-01-26 16:46:15 -08004342 if (gDvmJit.codeCacheFull) {
Ben Chengccd6c012009-10-15 14:52:45 -07004343 return false;
4344 }
Ben Chengba4fc8b2009-06-01 13:00:29 -07004345
Ben Chengccd6c012009-10-15 14:52:45 -07004346 switch (work->kind) {
Ben Chengccd6c012009-10-15 14:52:45 -07004347 case kWorkOrderTrace:
4348 /* Start compilation with maximally allowed trace length */
Bill Buzbeefc519dc2010-03-06 23:30:57 -08004349 res = dvmCompileTrace(work->info, JIT_MAX_TRACE_LEN, &work->result,
Ben Cheng4a419582010-08-04 13:23:09 -07004350 work->bailPtr, 0 /* no hints */);
Ben Chengccd6c012009-10-15 14:52:45 -07004351 break;
4352 case kWorkOrderTraceDebug: {
4353 bool oldPrintMe = gDvmJit.printMe;
4354 gDvmJit.printMe = true;
4355 /* Start compilation with maximally allowed trace length */
Bill Buzbeefc519dc2010-03-06 23:30:57 -08004356 res = dvmCompileTrace(work->info, JIT_MAX_TRACE_LEN, &work->result,
Ben Cheng4a419582010-08-04 13:23:09 -07004357 work->bailPtr, 0 /* no hints */);
Elliott Hughes672511b2010-04-26 17:40:13 -07004358 gDvmJit.printMe = oldPrintMe;
Ben Chengccd6c012009-10-15 14:52:45 -07004359 break;
4360 }
4361 default:
4362 res = false;
Bill Buzbeefc519dc2010-03-06 23:30:57 -08004363 LOGE("Jit: unknown work order type");
Elliott Hughes672511b2010-04-26 17:40:13 -07004364 assert(0); // Bail if debug build, discard otherwise
Ben Chengccd6c012009-10-15 14:52:45 -07004365 }
4366 return res;
Ben Chengba4fc8b2009-06-01 13:00:29 -07004367}
4368
Ben Chengba4fc8b2009-06-01 13:00:29 -07004369/* Architectural-specific debugging helpers go here */
4370void dvmCompilerArchDump(void)
4371{
4372 /* Print compiled opcode in this VM instance */
4373 int i, start, streak;
4374 char buf[1024];
4375
4376 streak = i = 0;
4377 buf[0] = 0;
4378 while (opcodeCoverage[i] == 0 && i < 256) {
4379 i++;
4380 }
4381 if (i == 256) {
4382 return;
4383 }
4384 for (start = i++, streak = 1; i < 256; i++) {
4385 if (opcodeCoverage[i]) {
4386 streak++;
4387 } else {
4388 if (streak == 1) {
4389 sprintf(buf+strlen(buf), "%x,", start);
4390 } else {
4391 sprintf(buf+strlen(buf), "%x-%x,", start, start + streak - 1);
4392 }
4393 streak = 0;
4394 while (opcodeCoverage[i] == 0 && i < 256) {
4395 i++;
4396 }
4397 if (i < 256) {
4398 streak = 1;
4399 start = i;
4400 }
4401 }
4402 }
4403 if (streak) {
4404 if (streak == 1) {
4405 sprintf(buf+strlen(buf), "%x", start);
4406 } else {
4407 sprintf(buf+strlen(buf), "%x-%x", start, start + streak - 1);
4408 }
4409 }
4410 if (strlen(buf)) {
Ben Cheng8b258bf2009-06-24 17:27:07 -07004411 LOGD("dalvik.vm.jit.op = %s", buf);
Ben Chengba4fc8b2009-06-01 13:00:29 -07004412 }
4413}
Ben Chengd7d426a2009-09-22 11:23:36 -07004414
4415/* Common initialization routine for an architecture family */
4416bool dvmCompilerArchInit()
4417{
4418 int i;
4419
Bill Buzbee1465db52009-09-23 17:17:35 -07004420 for (i = 0; i < kArmLast; i++) {
Ben Chengd7d426a2009-09-22 11:23:36 -07004421 if (EncodingMap[i].opCode != i) {
4422 LOGE("Encoding order for %s is wrong: expecting %d, seeing %d",
4423 EncodingMap[i].name, i, EncodingMap[i].opCode);
Bill Buzbeefc519dc2010-03-06 23:30:57 -08004424 dvmAbort(); // OK to dvmAbort - build error
Ben Chengd7d426a2009-09-22 11:23:36 -07004425 }
4426 }
4427
Ben Cheng5d90c202009-11-22 23:31:11 -08004428 return dvmCompilerArchVariantInit();
4429}
4430
4431void *dvmCompilerGetInterpretTemplate()
4432{
4433 return (void*) ((int)gDvmJit.codeCache +
4434 templateEntryOffsets[TEMPLATE_INTERPRET]);
4435}
4436
buzbeebff121a2010-08-04 15:25:06 -07004437/* Needed by the Assembler */
4438void dvmCompilerSetupResourceMasks(ArmLIR *lir)
4439{
4440 setupResourceMasks(lir);
4441}
4442
Ben Cheng5d90c202009-11-22 23:31:11 -08004443/* Needed by the ld/st optmizatons */
4444ArmLIR* dvmCompilerRegCopyNoInsert(CompilationUnit *cUnit, int rDest, int rSrc)
4445{
4446 return genRegCopyNoInsert(cUnit, rDest, rSrc);
4447}
4448
4449/* Needed by the register allocator */
4450ArmLIR* dvmCompilerRegCopy(CompilationUnit *cUnit, int rDest, int rSrc)
4451{
4452 return genRegCopy(cUnit, rDest, rSrc);
4453}
4454
4455/* Needed by the register allocator */
4456void dvmCompilerRegCopyWide(CompilationUnit *cUnit, int destLo, int destHi,
4457 int srcLo, int srcHi)
4458{
4459 genRegCopyWide(cUnit, destLo, destHi, srcLo, srcHi);
4460}
4461
4462void dvmCompilerFlushRegImpl(CompilationUnit *cUnit, int rBase,
4463 int displacement, int rSrc, OpSize size)
4464{
4465 storeBaseDisp(cUnit, rBase, displacement, rSrc, size);
4466}
4467
4468void dvmCompilerFlushRegWideImpl(CompilationUnit *cUnit, int rBase,
4469 int displacement, int rSrcLo, int rSrcHi)
4470{
4471 storeBaseDispWide(cUnit, rBase, displacement, rSrcLo, rSrcHi);
Ben Chengd7d426a2009-09-22 11:23:36 -07004472}