blob: 273cef15a0b794708c5a9796aedf8ee77cfe50e8 [file] [log] [blame]
Ben Chengba4fc8b2009-06-01 13:00:29 -07001/*
2 * Copyright (C) 2009 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
Bill Buzbee50a6bf22009-07-08 13:08:04 -070017/*
18 * This file contains codegen and support common to all supported
19 * ARM variants. It is included by:
20 *
21 * Codegen-$(TARGET_ARCH_VARIANT).c
22 *
23 * which combines this common code with specific support found in the
24 * applicable directory below this one.
25 */
26
buzbee919eb062010-07-12 12:59:22 -070027/*
28 * Mark garbage collection card. Skip if the value we're storing is null.
29 */
30static void markCard(CompilationUnit *cUnit, int valReg, int tgtAddrReg)
31{
32 int regCardBase = dvmCompilerAllocTemp(cUnit);
33 int regCardNo = dvmCompilerAllocTemp(cUnit);
buzbee8f8109a2010-08-31 10:16:35 -070034 ArmLIR *branchOver = genCmpImmBranch(cUnit, kArmCondEq, valReg, 0);
buzbee919eb062010-07-12 12:59:22 -070035 loadWordDisp(cUnit, rGLUE, offsetof(InterpState, cardTable),
36 regCardBase);
37 opRegRegImm(cUnit, kOpLsr, regCardNo, tgtAddrReg, GC_CARD_SHIFT);
38 storeBaseIndexed(cUnit, regCardBase, regCardNo, regCardBase, 0,
39 kUnsignedByte);
40 ArmLIR *target = newLIR0(cUnit, kArmPseudoTargetLabel);
41 target->defMask = ENCODE_ALL;
42 branchOver->generic.target = (LIR *)target;
buzbeebaf196a2010-08-04 10:13:15 -070043 dvmCompilerFreeTemp(cUnit, regCardBase);
44 dvmCompilerFreeTemp(cUnit, regCardNo);
buzbee919eb062010-07-12 12:59:22 -070045}
46
Ben Cheng5d90c202009-11-22 23:31:11 -080047static bool genConversionCall(CompilationUnit *cUnit, MIR *mir, void *funct,
48 int srcSize, int tgtSize)
49{
50 /*
51 * Don't optimize the register usage since it calls out to template
52 * functions
53 */
54 RegLocation rlSrc;
55 RegLocation rlDest;
Bill Buzbeec6f10662010-02-09 11:16:15 -080056 dvmCompilerFlushAllRegs(cUnit); /* Send everything to home location */
Ben Cheng5d90c202009-11-22 23:31:11 -080057 if (srcSize == 1) {
Bill Buzbeec6f10662010-02-09 11:16:15 -080058 rlSrc = dvmCompilerGetSrc(cUnit, mir, 0);
Ben Cheng5d90c202009-11-22 23:31:11 -080059 loadValueDirectFixed(cUnit, rlSrc, r0);
60 } else {
Bill Buzbeec6f10662010-02-09 11:16:15 -080061 rlSrc = dvmCompilerGetSrcWide(cUnit, mir, 0, 1);
Ben Cheng5d90c202009-11-22 23:31:11 -080062 loadValueDirectWideFixed(cUnit, rlSrc, r0, r1);
63 }
Ben Chengbd1326d2010-04-02 15:04:53 -070064 LOAD_FUNC_ADDR(cUnit, r2, (int)funct);
Ben Cheng5d90c202009-11-22 23:31:11 -080065 opReg(cUnit, kOpBlx, r2);
Elliott Hughes6a555132010-02-25 15:41:42 -080066 dvmCompilerClobberCallRegs(cUnit);
Ben Cheng5d90c202009-11-22 23:31:11 -080067 if (tgtSize == 1) {
68 RegLocation rlResult;
Bill Buzbeec6f10662010-02-09 11:16:15 -080069 rlDest = dvmCompilerGetDest(cUnit, mir, 0);
70 rlResult = dvmCompilerGetReturn(cUnit);
Ben Cheng5d90c202009-11-22 23:31:11 -080071 storeValue(cUnit, rlDest, rlResult);
72 } else {
73 RegLocation rlResult;
Bill Buzbeec6f10662010-02-09 11:16:15 -080074 rlDest = dvmCompilerGetDestWide(cUnit, mir, 0, 1);
75 rlResult = dvmCompilerGetReturnWide(cUnit);
Ben Cheng5d90c202009-11-22 23:31:11 -080076 storeValueWide(cUnit, rlDest, rlResult);
77 }
78 return false;
79}
Ben Chengba4fc8b2009-06-01 13:00:29 -070080
Ben Cheng5d90c202009-11-22 23:31:11 -080081static bool genArithOpFloatPortable(CompilationUnit *cUnit, MIR *mir,
82 RegLocation rlDest, RegLocation rlSrc1,
83 RegLocation rlSrc2)
84{
85 RegLocation rlResult;
86 void* funct;
87
Dan Bornstein9a1f8162010-12-01 17:02:26 -080088 switch (mir->dalvikInsn.opcode) {
Ben Cheng5d90c202009-11-22 23:31:11 -080089 case OP_ADD_FLOAT_2ADDR:
90 case OP_ADD_FLOAT:
91 funct = (void*) __aeabi_fadd;
92 break;
93 case OP_SUB_FLOAT_2ADDR:
94 case OP_SUB_FLOAT:
95 funct = (void*) __aeabi_fsub;
96 break;
97 case OP_DIV_FLOAT_2ADDR:
98 case OP_DIV_FLOAT:
99 funct = (void*) __aeabi_fdiv;
100 break;
101 case OP_MUL_FLOAT_2ADDR:
102 case OP_MUL_FLOAT:
103 funct = (void*) __aeabi_fmul;
104 break;
105 case OP_REM_FLOAT_2ADDR:
106 case OP_REM_FLOAT:
107 funct = (void*) fmodf;
108 break;
109 case OP_NEG_FLOAT: {
110 genNegFloat(cUnit, rlDest, rlSrc1);
111 return false;
112 }
113 default:
114 return true;
115 }
Bill Buzbeec6f10662010-02-09 11:16:15 -0800116 dvmCompilerFlushAllRegs(cUnit); /* Send everything to home location */
Ben Cheng5d90c202009-11-22 23:31:11 -0800117 loadValueDirectFixed(cUnit, rlSrc1, r0);
118 loadValueDirectFixed(cUnit, rlSrc2, r1);
Ben Chengbd1326d2010-04-02 15:04:53 -0700119 LOAD_FUNC_ADDR(cUnit, r2, (int)funct);
Ben Cheng5d90c202009-11-22 23:31:11 -0800120 opReg(cUnit, kOpBlx, r2);
Elliott Hughes6a555132010-02-25 15:41:42 -0800121 dvmCompilerClobberCallRegs(cUnit);
Bill Buzbeec6f10662010-02-09 11:16:15 -0800122 rlResult = dvmCompilerGetReturn(cUnit);
Ben Cheng5d90c202009-11-22 23:31:11 -0800123 storeValue(cUnit, rlDest, rlResult);
124 return false;
125}
126
127static bool genArithOpDoublePortable(CompilationUnit *cUnit, MIR *mir,
128 RegLocation rlDest, RegLocation rlSrc1,
129 RegLocation rlSrc2)
130{
131 RegLocation rlResult;
132 void* funct;
133
Dan Bornstein9a1f8162010-12-01 17:02:26 -0800134 switch (mir->dalvikInsn.opcode) {
Ben Cheng5d90c202009-11-22 23:31:11 -0800135 case OP_ADD_DOUBLE_2ADDR:
136 case OP_ADD_DOUBLE:
137 funct = (void*) __aeabi_dadd;
138 break;
139 case OP_SUB_DOUBLE_2ADDR:
140 case OP_SUB_DOUBLE:
141 funct = (void*) __aeabi_dsub;
142 break;
143 case OP_DIV_DOUBLE_2ADDR:
144 case OP_DIV_DOUBLE:
145 funct = (void*) __aeabi_ddiv;
146 break;
147 case OP_MUL_DOUBLE_2ADDR:
148 case OP_MUL_DOUBLE:
149 funct = (void*) __aeabi_dmul;
150 break;
151 case OP_REM_DOUBLE_2ADDR:
152 case OP_REM_DOUBLE:
153 funct = (void*) fmod;
154 break;
155 case OP_NEG_DOUBLE: {
156 genNegDouble(cUnit, rlDest, rlSrc1);
157 return false;
158 }
159 default:
160 return true;
161 }
Bill Buzbeec6f10662010-02-09 11:16:15 -0800162 dvmCompilerFlushAllRegs(cUnit); /* Send everything to home location */
Ben Chengbd1326d2010-04-02 15:04:53 -0700163 LOAD_FUNC_ADDR(cUnit, rlr, (int)funct);
Ben Cheng5d90c202009-11-22 23:31:11 -0800164 loadValueDirectWideFixed(cUnit, rlSrc1, r0, r1);
165 loadValueDirectWideFixed(cUnit, rlSrc2, r2, r3);
166 opReg(cUnit, kOpBlx, rlr);
Elliott Hughes6a555132010-02-25 15:41:42 -0800167 dvmCompilerClobberCallRegs(cUnit);
Bill Buzbeec6f10662010-02-09 11:16:15 -0800168 rlResult = dvmCompilerGetReturnWide(cUnit);
Ben Cheng5d90c202009-11-22 23:31:11 -0800169 storeValueWide(cUnit, rlDest, rlResult);
170 return false;
171}
172
173static bool genConversionPortable(CompilationUnit *cUnit, MIR *mir)
174{
Dan Bornstein9a1f8162010-12-01 17:02:26 -0800175 Opcode opcode = mir->dalvikInsn.opcode;
Ben Cheng5d90c202009-11-22 23:31:11 -0800176
Dan Bornstein9a1f8162010-12-01 17:02:26 -0800177 switch (opcode) {
Ben Cheng5d90c202009-11-22 23:31:11 -0800178 case OP_INT_TO_FLOAT:
179 return genConversionCall(cUnit, mir, (void*)__aeabi_i2f, 1, 1);
180 case OP_FLOAT_TO_INT:
181 return genConversionCall(cUnit, mir, (void*)__aeabi_f2iz, 1, 1);
182 case OP_DOUBLE_TO_FLOAT:
183 return genConversionCall(cUnit, mir, (void*)__aeabi_d2f, 2, 1);
184 case OP_FLOAT_TO_DOUBLE:
185 return genConversionCall(cUnit, mir, (void*)__aeabi_f2d, 1, 2);
186 case OP_INT_TO_DOUBLE:
187 return genConversionCall(cUnit, mir, (void*)__aeabi_i2d, 1, 2);
188 case OP_DOUBLE_TO_INT:
189 return genConversionCall(cUnit, mir, (void*)__aeabi_d2iz, 2, 1);
190 case OP_FLOAT_TO_LONG:
191 return genConversionCall(cUnit, mir, (void*)dvmJitf2l, 1, 2);
192 case OP_LONG_TO_FLOAT:
193 return genConversionCall(cUnit, mir, (void*)__aeabi_l2f, 2, 1);
194 case OP_DOUBLE_TO_LONG:
195 return genConversionCall(cUnit, mir, (void*)dvmJitd2l, 2, 2);
196 case OP_LONG_TO_DOUBLE:
197 return genConversionCall(cUnit, mir, (void*)__aeabi_l2d, 2, 2);
198 default:
199 return true;
200 }
201 return false;
202}
Ben Chengba4fc8b2009-06-01 13:00:29 -0700203
Jeff Hao97319a82009-08-12 16:57:15 -0700204#if defined(WITH_SELF_VERIFICATION)
Dan Bornstein9a1f8162010-12-01 17:02:26 -0800205static void selfVerificationBranchInsert(LIR *currentLIR, ArmOpcode opcode,
jeffhao9e45c0b2010-02-03 10:24:05 -0800206 int dest, int src1)
Jeff Hao97319a82009-08-12 16:57:15 -0700207{
jeffhao9e45c0b2010-02-03 10:24:05 -0800208 ArmLIR *insn = dvmCompilerNew(sizeof(ArmLIR), true);
Dan Bornstein9a1f8162010-12-01 17:02:26 -0800209 insn->opcode = opcode;
jeffhao9e45c0b2010-02-03 10:24:05 -0800210 insn->operands[0] = dest;
211 insn->operands[1] = src1;
212 setupResourceMasks(insn);
213 dvmCompilerInsertLIRBefore(currentLIR, (LIR *) insn);
Jeff Hao97319a82009-08-12 16:57:15 -0700214}
215
jeffhao9e45c0b2010-02-03 10:24:05 -0800216static void selfVerificationBranchInsertPass(CompilationUnit *cUnit)
Jeff Hao97319a82009-08-12 16:57:15 -0700217{
jeffhao9e45c0b2010-02-03 10:24:05 -0800218 ArmLIR *thisLIR;
Dan Bornstein9a1f8162010-12-01 17:02:26 -0800219 TemplateOpcode opcode = TEMPLATE_MEM_OP_DECODE;
Jeff Hao97319a82009-08-12 16:57:15 -0700220
jeffhao9e45c0b2010-02-03 10:24:05 -0800221 for (thisLIR = (ArmLIR *) cUnit->firstLIRInsn;
222 thisLIR != (ArmLIR *) cUnit->lastLIRInsn;
223 thisLIR = NEXT_LIR(thisLIR)) {
224 if (thisLIR->branchInsertSV) {
225 /* Branch to mem op decode template */
226 selfVerificationBranchInsert((LIR *) thisLIR, kThumbBlx1,
Dan Bornstein9a1f8162010-12-01 17:02:26 -0800227 (int) gDvmJit.codeCache + templateEntryOffsets[opcode],
228 (int) gDvmJit.codeCache + templateEntryOffsets[opcode]);
jeffhao9e45c0b2010-02-03 10:24:05 -0800229 selfVerificationBranchInsert((LIR *) thisLIR, kThumbBlx2,
Dan Bornstein9a1f8162010-12-01 17:02:26 -0800230 (int) gDvmJit.codeCache + templateEntryOffsets[opcode],
231 (int) gDvmJit.codeCache + templateEntryOffsets[opcode]);
Jeff Hao97319a82009-08-12 16:57:15 -0700232 }
233 }
Jeff Hao97319a82009-08-12 16:57:15 -0700234}
Jeff Hao97319a82009-08-12 16:57:15 -0700235#endif
236
Bill Buzbeebe6534f2010-03-12 16:01:35 -0800237/* Generate conditional branch instructions */
238static ArmLIR *genConditionalBranch(CompilationUnit *cUnit,
239 ArmConditionCode cond,
240 ArmLIR *target)
241{
242 ArmLIR *branch = opCondBranch(cUnit, cond);
243 branch->generic.target = (LIR *) target;
244 return branch;
245}
246
Ben Chengba4fc8b2009-06-01 13:00:29 -0700247/* Generate a unconditional branch to go to the interpreter */
Bill Buzbee89efc3d2009-07-28 11:22:22 -0700248static inline ArmLIR *genTrap(CompilationUnit *cUnit, int dOffset,
249 ArmLIR *pcrLabel)
Ben Chengba4fc8b2009-06-01 13:00:29 -0700250{
Bill Buzbee1465db52009-09-23 17:17:35 -0700251 ArmLIR *branch = opNone(cUnit, kOpUncondBr);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700252 return genCheckCommon(cUnit, dOffset, branch, pcrLabel);
253}
254
255/* Load a wide field from an object instance */
256static void genIGetWide(CompilationUnit *cUnit, MIR *mir, int fieldOffset)
257{
Bill Buzbeec6f10662010-02-09 11:16:15 -0800258 RegLocation rlObj = dvmCompilerGetSrc(cUnit, mir, 0);
259 RegLocation rlDest = dvmCompilerGetDestWide(cUnit, mir, 0, 1);
Bill Buzbee1465db52009-09-23 17:17:35 -0700260 RegLocation rlResult;
261 rlObj = loadValue(cUnit, rlObj, kCoreReg);
Bill Buzbeec6f10662010-02-09 11:16:15 -0800262 int regPtr = dvmCompilerAllocTemp(cUnit);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700263
Bill Buzbee1465db52009-09-23 17:17:35 -0700264 assert(rlDest.wide);
Ben Chenge9695e52009-06-16 16:11:47 -0700265
Bill Buzbee1465db52009-09-23 17:17:35 -0700266 genNullCheck(cUnit, rlObj.sRegLow, rlObj.lowReg, mir->offset,
267 NULL);/* null object? */
268 opRegRegImm(cUnit, kOpAdd, regPtr, rlObj.lowReg, fieldOffset);
Bill Buzbeec6f10662010-02-09 11:16:15 -0800269 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kAnyReg, true);
Ben Cheng11d8f142010-03-24 15:24:19 -0700270
271 HEAP_ACCESS_SHADOW(true);
Bill Buzbee1465db52009-09-23 17:17:35 -0700272 loadPair(cUnit, regPtr, rlResult.lowReg, rlResult.highReg);
Ben Cheng11d8f142010-03-24 15:24:19 -0700273 HEAP_ACCESS_SHADOW(false);
274
Bill Buzbeec6f10662010-02-09 11:16:15 -0800275 dvmCompilerFreeTemp(cUnit, regPtr);
Bill Buzbee1465db52009-09-23 17:17:35 -0700276 storeValueWide(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700277}
278
279/* Store a wide field to an object instance */
280static void genIPutWide(CompilationUnit *cUnit, MIR *mir, int fieldOffset)
281{
Bill Buzbeec6f10662010-02-09 11:16:15 -0800282 RegLocation rlSrc = dvmCompilerGetSrcWide(cUnit, mir, 0, 1);
283 RegLocation rlObj = dvmCompilerGetSrc(cUnit, mir, 2);
Bill Buzbee1465db52009-09-23 17:17:35 -0700284 rlObj = loadValue(cUnit, rlObj, kCoreReg);
285 int regPtr;
286 rlSrc = loadValueWide(cUnit, rlSrc, kAnyReg);
287 genNullCheck(cUnit, rlObj.sRegLow, rlObj.lowReg, mir->offset,
288 NULL);/* null object? */
Bill Buzbeec6f10662010-02-09 11:16:15 -0800289 regPtr = dvmCompilerAllocTemp(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -0700290 opRegRegImm(cUnit, kOpAdd, regPtr, rlObj.lowReg, fieldOffset);
Ben Cheng11d8f142010-03-24 15:24:19 -0700291
292 HEAP_ACCESS_SHADOW(true);
Bill Buzbee1465db52009-09-23 17:17:35 -0700293 storePair(cUnit, regPtr, rlSrc.lowReg, rlSrc.highReg);
Ben Cheng11d8f142010-03-24 15:24:19 -0700294 HEAP_ACCESS_SHADOW(false);
295
Bill Buzbeec6f10662010-02-09 11:16:15 -0800296 dvmCompilerFreeTemp(cUnit, regPtr);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700297}
298
299/*
300 * Load a field from an object instance
301 *
Ben Chengba4fc8b2009-06-01 13:00:29 -0700302 */
Bill Buzbee270c1d62009-08-13 16:58:07 -0700303static void genIGet(CompilationUnit *cUnit, MIR *mir, OpSize size,
buzbeeecf8f6e2010-07-20 14:53:42 -0700304 int fieldOffset, bool isVolatile)
Ben Chengba4fc8b2009-06-01 13:00:29 -0700305{
Bill Buzbee1465db52009-09-23 17:17:35 -0700306 RegLocation rlResult;
Bill Buzbee749e8162010-07-07 06:55:56 -0700307 RegisterClass regClass = dvmCompilerRegClassBySize(size);
Bill Buzbeec6f10662010-02-09 11:16:15 -0800308 RegLocation rlObj = dvmCompilerGetSrc(cUnit, mir, 0);
309 RegLocation rlDest = dvmCompilerGetDest(cUnit, mir, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -0700310 rlObj = loadValue(cUnit, rlObj, kCoreReg);
Bill Buzbee749e8162010-07-07 06:55:56 -0700311 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, regClass, true);
Bill Buzbee1465db52009-09-23 17:17:35 -0700312 genNullCheck(cUnit, rlObj.sRegLow, rlObj.lowReg, mir->offset,
313 NULL);/* null object? */
Ben Cheng11d8f142010-03-24 15:24:19 -0700314
315 HEAP_ACCESS_SHADOW(true);
Ben Cheng5d90c202009-11-22 23:31:11 -0800316 loadBaseDisp(cUnit, mir, rlObj.lowReg, fieldOffset, rlResult.lowReg,
317 size, rlObj.sRegLow);
Ben Cheng11d8f142010-03-24 15:24:19 -0700318 HEAP_ACCESS_SHADOW(false);
buzbeeecf8f6e2010-07-20 14:53:42 -0700319 if (isVolatile) {
buzbee2ce33c92010-11-01 15:53:27 -0700320 dvmCompilerGenMemBarrier(cUnit, kSY);
buzbeeecf8f6e2010-07-20 14:53:42 -0700321 }
Ben Cheng11d8f142010-03-24 15:24:19 -0700322
Bill Buzbee1465db52009-09-23 17:17:35 -0700323 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700324}
325
326/*
327 * Store a field to an object instance
328 *
Ben Chengba4fc8b2009-06-01 13:00:29 -0700329 */
Bill Buzbee270c1d62009-08-13 16:58:07 -0700330static void genIPut(CompilationUnit *cUnit, MIR *mir, OpSize size,
buzbeeecf8f6e2010-07-20 14:53:42 -0700331 int fieldOffset, bool isObject, bool isVolatile)
Ben Chengba4fc8b2009-06-01 13:00:29 -0700332{
Bill Buzbee749e8162010-07-07 06:55:56 -0700333 RegisterClass regClass = dvmCompilerRegClassBySize(size);
Bill Buzbeec6f10662010-02-09 11:16:15 -0800334 RegLocation rlSrc = dvmCompilerGetSrc(cUnit, mir, 0);
335 RegLocation rlObj = dvmCompilerGetSrc(cUnit, mir, 1);
Bill Buzbee1465db52009-09-23 17:17:35 -0700336 rlObj = loadValue(cUnit, rlObj, kCoreReg);
Bill Buzbee749e8162010-07-07 06:55:56 -0700337 rlSrc = loadValue(cUnit, rlSrc, regClass);
Bill Buzbee1465db52009-09-23 17:17:35 -0700338 genNullCheck(cUnit, rlObj.sRegLow, rlObj.lowReg, mir->offset,
339 NULL);/* null object? */
Ben Cheng11d8f142010-03-24 15:24:19 -0700340
buzbeeecf8f6e2010-07-20 14:53:42 -0700341 if (isVolatile) {
buzbee2ce33c92010-11-01 15:53:27 -0700342 dvmCompilerGenMemBarrier(cUnit, kSY);
buzbeeecf8f6e2010-07-20 14:53:42 -0700343 }
Ben Cheng11d8f142010-03-24 15:24:19 -0700344 HEAP_ACCESS_SHADOW(true);
Bill Buzbee1465db52009-09-23 17:17:35 -0700345 storeBaseDisp(cUnit, rlObj.lowReg, fieldOffset, rlSrc.lowReg, size);
Ben Cheng11d8f142010-03-24 15:24:19 -0700346 HEAP_ACCESS_SHADOW(false);
buzbee919eb062010-07-12 12:59:22 -0700347 if (isObject) {
348 /* NOTE: marking card based on object head */
349 markCard(cUnit, rlSrc.lowReg, rlObj.lowReg);
350 }
Ben Chengba4fc8b2009-06-01 13:00:29 -0700351}
352
353
Ben Chengba4fc8b2009-06-01 13:00:29 -0700354/*
355 * Generate array load
Ben Chengba4fc8b2009-06-01 13:00:29 -0700356 */
Bill Buzbee270c1d62009-08-13 16:58:07 -0700357static void genArrayGet(CompilationUnit *cUnit, MIR *mir, OpSize size,
Bill Buzbee1465db52009-09-23 17:17:35 -0700358 RegLocation rlArray, RegLocation rlIndex,
359 RegLocation rlDest, int scale)
Ben Chengba4fc8b2009-06-01 13:00:29 -0700360{
Bill Buzbee749e8162010-07-07 06:55:56 -0700361 RegisterClass regClass = dvmCompilerRegClassBySize(size);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700362 int lenOffset = offsetof(ArrayObject, length);
363 int dataOffset = offsetof(ArrayObject, contents);
Bill Buzbee1465db52009-09-23 17:17:35 -0700364 RegLocation rlResult;
365 rlArray = loadValue(cUnit, rlArray, kCoreReg);
366 rlIndex = loadValue(cUnit, rlIndex, kCoreReg);
367 int regPtr;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700368
369 /* null object? */
Ben Cheng4238ec22009-08-24 16:32:22 -0700370 ArmLIR * pcrLabel = NULL;
371
372 if (!(mir->OptimizationFlags & MIR_IGNORE_NULL_CHECK)) {
Bill Buzbee1465db52009-09-23 17:17:35 -0700373 pcrLabel = genNullCheck(cUnit, rlArray.sRegLow,
374 rlArray.lowReg, mir->offset, NULL);
Ben Cheng4238ec22009-08-24 16:32:22 -0700375 }
376
Bill Buzbeec6f10662010-02-09 11:16:15 -0800377 regPtr = dvmCompilerAllocTemp(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -0700378
Ben Cheng4238ec22009-08-24 16:32:22 -0700379 if (!(mir->OptimizationFlags & MIR_IGNORE_RANGE_CHECK)) {
Bill Buzbeec6f10662010-02-09 11:16:15 -0800380 int regLen = dvmCompilerAllocTemp(cUnit);
Ben Cheng4238ec22009-08-24 16:32:22 -0700381 /* Get len */
Bill Buzbee1465db52009-09-23 17:17:35 -0700382 loadWordDisp(cUnit, rlArray.lowReg, lenOffset, regLen);
383 /* regPtr -> array data */
384 opRegRegImm(cUnit, kOpAdd, regPtr, rlArray.lowReg, dataOffset);
385 genBoundsCheck(cUnit, rlIndex.lowReg, regLen, mir->offset,
386 pcrLabel);
Bill Buzbeec6f10662010-02-09 11:16:15 -0800387 dvmCompilerFreeTemp(cUnit, regLen);
Ben Cheng4238ec22009-08-24 16:32:22 -0700388 } else {
Bill Buzbee1465db52009-09-23 17:17:35 -0700389 /* regPtr -> array data */
390 opRegRegImm(cUnit, kOpAdd, regPtr, rlArray.lowReg, dataOffset);
Ben Cheng4238ec22009-08-24 16:32:22 -0700391 }
Bill Buzbee1465db52009-09-23 17:17:35 -0700392 if ((size == kLong) || (size == kDouble)) {
393 if (scale) {
Bill Buzbeec6f10662010-02-09 11:16:15 -0800394 int rNewIndex = dvmCompilerAllocTemp(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -0700395 opRegRegImm(cUnit, kOpLsl, rNewIndex, rlIndex.lowReg, scale);
396 opRegReg(cUnit, kOpAdd, regPtr, rNewIndex);
Bill Buzbeec6f10662010-02-09 11:16:15 -0800397 dvmCompilerFreeTemp(cUnit, rNewIndex);
Bill Buzbee1465db52009-09-23 17:17:35 -0700398 } else {
399 opRegReg(cUnit, kOpAdd, regPtr, rlIndex.lowReg);
400 }
Bill Buzbee749e8162010-07-07 06:55:56 -0700401 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, regClass, true);
Ben Cheng11d8f142010-03-24 15:24:19 -0700402
403 HEAP_ACCESS_SHADOW(true);
Bill Buzbee1465db52009-09-23 17:17:35 -0700404 loadPair(cUnit, regPtr, rlResult.lowReg, rlResult.highReg);
Ben Cheng11d8f142010-03-24 15:24:19 -0700405 HEAP_ACCESS_SHADOW(false);
406
Bill Buzbeec6f10662010-02-09 11:16:15 -0800407 dvmCompilerFreeTemp(cUnit, regPtr);
Bill Buzbee1465db52009-09-23 17:17:35 -0700408 storeValueWide(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700409 } else {
Bill Buzbee749e8162010-07-07 06:55:56 -0700410 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, regClass, true);
Ben Cheng11d8f142010-03-24 15:24:19 -0700411
412 HEAP_ACCESS_SHADOW(true);
Bill Buzbee1465db52009-09-23 17:17:35 -0700413 loadBaseIndexed(cUnit, regPtr, rlIndex.lowReg, rlResult.lowReg,
414 scale, size);
Ben Cheng11d8f142010-03-24 15:24:19 -0700415 HEAP_ACCESS_SHADOW(false);
416
Bill Buzbeec6f10662010-02-09 11:16:15 -0800417 dvmCompilerFreeTemp(cUnit, regPtr);
Bill Buzbee1465db52009-09-23 17:17:35 -0700418 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700419 }
420}
421
Ben Chengba4fc8b2009-06-01 13:00:29 -0700422/*
423 * Generate array store
424 *
Ben Chengba4fc8b2009-06-01 13:00:29 -0700425 */
Bill Buzbee270c1d62009-08-13 16:58:07 -0700426static void genArrayPut(CompilationUnit *cUnit, MIR *mir, OpSize size,
Bill Buzbee1465db52009-09-23 17:17:35 -0700427 RegLocation rlArray, RegLocation rlIndex,
428 RegLocation rlSrc, int scale)
Ben Chengba4fc8b2009-06-01 13:00:29 -0700429{
Bill Buzbee749e8162010-07-07 06:55:56 -0700430 RegisterClass regClass = dvmCompilerRegClassBySize(size);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700431 int lenOffset = offsetof(ArrayObject, length);
432 int dataOffset = offsetof(ArrayObject, contents);
433
Bill Buzbee1465db52009-09-23 17:17:35 -0700434 int regPtr;
435 rlArray = loadValue(cUnit, rlArray, kCoreReg);
436 rlIndex = loadValue(cUnit, rlIndex, kCoreReg);
Ben Chenge9695e52009-06-16 16:11:47 -0700437
Bill Buzbeec6f10662010-02-09 11:16:15 -0800438 if (dvmCompilerIsTemp(cUnit, rlArray.lowReg)) {
439 dvmCompilerClobber(cUnit, rlArray.lowReg);
Bill Buzbee1465db52009-09-23 17:17:35 -0700440 regPtr = rlArray.lowReg;
441 } else {
Bill Buzbeec6f10662010-02-09 11:16:15 -0800442 regPtr = dvmCompilerAllocTemp(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -0700443 genRegCopy(cUnit, regPtr, rlArray.lowReg);
444 }
Ben Chenge9695e52009-06-16 16:11:47 -0700445
Ben Cheng1efc9c52009-06-08 18:25:27 -0700446 /* null object? */
Ben Cheng4238ec22009-08-24 16:32:22 -0700447 ArmLIR * pcrLabel = NULL;
448
449 if (!(mir->OptimizationFlags & MIR_IGNORE_NULL_CHECK)) {
Bill Buzbee1465db52009-09-23 17:17:35 -0700450 pcrLabel = genNullCheck(cUnit, rlArray.sRegLow, rlArray.lowReg,
451 mir->offset, NULL);
Ben Cheng4238ec22009-08-24 16:32:22 -0700452 }
453
454 if (!(mir->OptimizationFlags & MIR_IGNORE_RANGE_CHECK)) {
Bill Buzbeec6f10662010-02-09 11:16:15 -0800455 int regLen = dvmCompilerAllocTemp(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -0700456 //NOTE: max live temps(4) here.
Ben Cheng4238ec22009-08-24 16:32:22 -0700457 /* Get len */
Bill Buzbee1465db52009-09-23 17:17:35 -0700458 loadWordDisp(cUnit, rlArray.lowReg, lenOffset, regLen);
459 /* regPtr -> array data */
460 opRegImm(cUnit, kOpAdd, regPtr, dataOffset);
461 genBoundsCheck(cUnit, rlIndex.lowReg, regLen, mir->offset,
462 pcrLabel);
Bill Buzbeec6f10662010-02-09 11:16:15 -0800463 dvmCompilerFreeTemp(cUnit, regLen);
Ben Cheng4238ec22009-08-24 16:32:22 -0700464 } else {
Bill Buzbee1465db52009-09-23 17:17:35 -0700465 /* regPtr -> array data */
466 opRegImm(cUnit, kOpAdd, regPtr, dataOffset);
Ben Cheng4238ec22009-08-24 16:32:22 -0700467 }
Bill Buzbee1465db52009-09-23 17:17:35 -0700468 /* at this point, regPtr points to array, 2 live temps */
Bill Buzbee1465db52009-09-23 17:17:35 -0700469 if ((size == kLong) || (size == kDouble)) {
470 //TODO: need specific wide routine that can handle fp regs
471 if (scale) {
Bill Buzbeec6f10662010-02-09 11:16:15 -0800472 int rNewIndex = dvmCompilerAllocTemp(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -0700473 opRegRegImm(cUnit, kOpLsl, rNewIndex, rlIndex.lowReg, scale);
474 opRegReg(cUnit, kOpAdd, regPtr, rNewIndex);
Bill Buzbeec6f10662010-02-09 11:16:15 -0800475 dvmCompilerFreeTemp(cUnit, rNewIndex);
Bill Buzbee1465db52009-09-23 17:17:35 -0700476 } else {
477 opRegReg(cUnit, kOpAdd, regPtr, rlIndex.lowReg);
478 }
Bill Buzbee749e8162010-07-07 06:55:56 -0700479 rlSrc = loadValueWide(cUnit, rlSrc, regClass);
Ben Cheng11d8f142010-03-24 15:24:19 -0700480
481 HEAP_ACCESS_SHADOW(true);
Bill Buzbee1465db52009-09-23 17:17:35 -0700482 storePair(cUnit, regPtr, rlSrc.lowReg, rlSrc.highReg);
Ben Cheng11d8f142010-03-24 15:24:19 -0700483 HEAP_ACCESS_SHADOW(false);
484
Bill Buzbeec6f10662010-02-09 11:16:15 -0800485 dvmCompilerFreeTemp(cUnit, regPtr);
Bill Buzbee270c1d62009-08-13 16:58:07 -0700486 } else {
Bill Buzbee749e8162010-07-07 06:55:56 -0700487 rlSrc = loadValue(cUnit, rlSrc, regClass);
Ben Cheng11d8f142010-03-24 15:24:19 -0700488
489 HEAP_ACCESS_SHADOW(true);
Bill Buzbee1465db52009-09-23 17:17:35 -0700490 storeBaseIndexed(cUnit, regPtr, rlIndex.lowReg, rlSrc.lowReg,
491 scale, size);
Ben Cheng11d8f142010-03-24 15:24:19 -0700492 HEAP_ACCESS_SHADOW(false);
jeffhao9e45c0b2010-02-03 10:24:05 -0800493 }
Ben Chengba4fc8b2009-06-01 13:00:29 -0700494}
495
Bill Buzbeebe6534f2010-03-12 16:01:35 -0800496/*
497 * Generate array object store
498 * Must use explicit register allocation here because of
499 * call-out to dvmCanPutArrayElement
500 */
501static void genArrayObjectPut(CompilationUnit *cUnit, MIR *mir,
502 RegLocation rlArray, RegLocation rlIndex,
503 RegLocation rlSrc, int scale)
504{
505 int lenOffset = offsetof(ArrayObject, length);
506 int dataOffset = offsetof(ArrayObject, contents);
507
508 dvmCompilerFlushAllRegs(cUnit);
509
510 int regLen = r0;
511 int regPtr = r4PC; /* Preserved across call */
512 int regArray = r1;
513 int regIndex = r7; /* Preserved across call */
514
515 loadValueDirectFixed(cUnit, rlArray, regArray);
516 loadValueDirectFixed(cUnit, rlIndex, regIndex);
517
518 /* null object? */
519 ArmLIR * pcrLabel = NULL;
520
521 if (!(mir->OptimizationFlags & MIR_IGNORE_NULL_CHECK)) {
522 pcrLabel = genNullCheck(cUnit, rlArray.sRegLow, regArray,
523 mir->offset, NULL);
524 }
525
526 if (!(mir->OptimizationFlags & MIR_IGNORE_RANGE_CHECK)) {
527 /* Get len */
528 loadWordDisp(cUnit, regArray, lenOffset, regLen);
529 /* regPtr -> array data */
530 opRegRegImm(cUnit, kOpAdd, regPtr, regArray, dataOffset);
531 genBoundsCheck(cUnit, regIndex, regLen, mir->offset,
532 pcrLabel);
533 } else {
534 /* regPtr -> array data */
535 opRegRegImm(cUnit, kOpAdd, regPtr, regArray, dataOffset);
536 }
537
538 /* Get object to store */
539 loadValueDirectFixed(cUnit, rlSrc, r0);
Ben Chengbd1326d2010-04-02 15:04:53 -0700540 LOAD_FUNC_ADDR(cUnit, r2, (int)dvmCanPutArrayElement);
Bill Buzbeebe6534f2010-03-12 16:01:35 -0800541
542 /* Are we storing null? If so, avoid check */
buzbee8f8109a2010-08-31 10:16:35 -0700543 ArmLIR *branchOver = genCmpImmBranch(cUnit, kArmCondEq, r0, 0);
Bill Buzbeebe6534f2010-03-12 16:01:35 -0800544
545 /* Make sure the types are compatible */
546 loadWordDisp(cUnit, regArray, offsetof(Object, clazz), r1);
547 loadWordDisp(cUnit, r0, offsetof(Object, clazz), r0);
548 opReg(cUnit, kOpBlx, r2);
549 dvmCompilerClobberCallRegs(cUnit);
Bill Buzbee900a3af2010-03-16 12:41:43 -0700550
551 /*
552 * Using fixed registers here, and counting on r4 and r7 being
553 * preserved across the above call. Tell the register allocation
554 * utilities about the regs we are using directly
555 */
556 dvmCompilerLockTemp(cUnit, regPtr); // r4PC
557 dvmCompilerLockTemp(cUnit, regIndex); // r7
558 dvmCompilerLockTemp(cUnit, r0);
buzbee919eb062010-07-12 12:59:22 -0700559 dvmCompilerLockTemp(cUnit, r1);
Bill Buzbee900a3af2010-03-16 12:41:43 -0700560
Bill Buzbeebe6534f2010-03-12 16:01:35 -0800561 /* Bad? - roll back and re-execute if so */
562 genRegImmCheck(cUnit, kArmCondEq, r0, 0, mir->offset, pcrLabel);
563
buzbee919eb062010-07-12 12:59:22 -0700564 /* Resume here - must reload element & array, regPtr & index preserved */
Bill Buzbeebe6534f2010-03-12 16:01:35 -0800565 loadValueDirectFixed(cUnit, rlSrc, r0);
buzbee919eb062010-07-12 12:59:22 -0700566 loadValueDirectFixed(cUnit, rlArray, r1);
Bill Buzbeebe6534f2010-03-12 16:01:35 -0800567
568 ArmLIR *target = newLIR0(cUnit, kArmPseudoTargetLabel);
569 target->defMask = ENCODE_ALL;
570 branchOver->generic.target = (LIR *) target;
571
Ben Cheng11d8f142010-03-24 15:24:19 -0700572 HEAP_ACCESS_SHADOW(true);
Bill Buzbeebe6534f2010-03-12 16:01:35 -0800573 storeBaseIndexed(cUnit, regPtr, regIndex, r0,
574 scale, kWord);
Ben Cheng11d8f142010-03-24 15:24:19 -0700575 HEAP_ACCESS_SHADOW(false);
buzbee919eb062010-07-12 12:59:22 -0700576
buzbeebaf196a2010-08-04 10:13:15 -0700577 dvmCompilerFreeTemp(cUnit, regPtr);
578 dvmCompilerFreeTemp(cUnit, regIndex);
579
buzbee919eb062010-07-12 12:59:22 -0700580 /* NOTE: marking card here based on object head */
581 markCard(cUnit, r0, r1);
Bill Buzbeebe6534f2010-03-12 16:01:35 -0800582}
583
Ben Cheng5d90c202009-11-22 23:31:11 -0800584static bool genShiftOpLong(CompilationUnit *cUnit, MIR *mir,
585 RegLocation rlDest, RegLocation rlSrc1,
586 RegLocation rlShift)
Ben Chengba4fc8b2009-06-01 13:00:29 -0700587{
Ben Chenge9695e52009-06-16 16:11:47 -0700588 /*
589 * Don't mess with the regsiters here as there is a particular calling
590 * convention to the out-of-line handler.
591 */
Bill Buzbee1465db52009-09-23 17:17:35 -0700592 RegLocation rlResult;
593
594 loadValueDirectWideFixed(cUnit, rlSrc1, r0, r1);
595 loadValueDirect(cUnit, rlShift, r2);
Dan Bornstein9a1f8162010-12-01 17:02:26 -0800596 switch( mir->dalvikInsn.opcode) {
Ben Chenge9695e52009-06-16 16:11:47 -0700597 case OP_SHL_LONG:
598 case OP_SHL_LONG_2ADDR:
599 genDispatchToHandler(cUnit, TEMPLATE_SHL_LONG);
600 break;
601 case OP_SHR_LONG:
602 case OP_SHR_LONG_2ADDR:
603 genDispatchToHandler(cUnit, TEMPLATE_SHR_LONG);
604 break;
605 case OP_USHR_LONG:
606 case OP_USHR_LONG_2ADDR:
607 genDispatchToHandler(cUnit, TEMPLATE_USHR_LONG);
608 break;
609 default:
610 return true;
611 }
Bill Buzbeec6f10662010-02-09 11:16:15 -0800612 rlResult = dvmCompilerGetReturnWide(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -0700613 storeValueWide(cUnit, rlDest, rlResult);
Ben Chenge9695e52009-06-16 16:11:47 -0700614 return false;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700615}
Ben Chenge9695e52009-06-16 16:11:47 -0700616
Ben Cheng5d90c202009-11-22 23:31:11 -0800617static bool genArithOpLong(CompilationUnit *cUnit, MIR *mir,
618 RegLocation rlDest, RegLocation rlSrc1,
619 RegLocation rlSrc2)
Ben Chengba4fc8b2009-06-01 13:00:29 -0700620{
Bill Buzbee1465db52009-09-23 17:17:35 -0700621 RegLocation rlResult;
622 OpKind firstOp = kOpBkpt;
623 OpKind secondOp = kOpBkpt;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700624 bool callOut = false;
625 void *callTgt;
626 int retReg = r0;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700627
Dan Bornstein9a1f8162010-12-01 17:02:26 -0800628 switch (mir->dalvikInsn.opcode) {
Ben Chengba4fc8b2009-06-01 13:00:29 -0700629 case OP_NOT_LONG:
Bill Buzbee1465db52009-09-23 17:17:35 -0700630 rlSrc2 = loadValueWide(cUnit, rlSrc2, kCoreReg);
Bill Buzbeec6f10662010-02-09 11:16:15 -0800631 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Bill Buzbee1465db52009-09-23 17:17:35 -0700632 opRegReg(cUnit, kOpMvn, rlResult.lowReg, rlSrc2.lowReg);
633 opRegReg(cUnit, kOpMvn, rlResult.highReg, rlSrc2.highReg);
634 storeValueWide(cUnit, rlDest, rlResult);
635 return false;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700636 break;
637 case OP_ADD_LONG:
638 case OP_ADD_LONG_2ADDR:
Bill Buzbee1465db52009-09-23 17:17:35 -0700639 firstOp = kOpAdd;
640 secondOp = kOpAdc;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700641 break;
642 case OP_SUB_LONG:
643 case OP_SUB_LONG_2ADDR:
Bill Buzbee1465db52009-09-23 17:17:35 -0700644 firstOp = kOpSub;
645 secondOp = kOpSbc;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700646 break;
647 case OP_MUL_LONG:
648 case OP_MUL_LONG_2ADDR:
Bill Buzbee1465db52009-09-23 17:17:35 -0700649 genMulLong(cUnit, rlDest, rlSrc1, rlSrc2);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700650 return false;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700651 case OP_DIV_LONG:
652 case OP_DIV_LONG_2ADDR:
653 callOut = true;
654 retReg = r0;
655 callTgt = (void*)__aeabi_ldivmod;
656 break;
657 /* NOTE - result is in r2/r3 instead of r0/r1 */
658 case OP_REM_LONG:
659 case OP_REM_LONG_2ADDR:
660 callOut = true;
661 callTgt = (void*)__aeabi_ldivmod;
662 retReg = r2;
663 break;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700664 case OP_AND_LONG_2ADDR:
Bill Buzbee1465db52009-09-23 17:17:35 -0700665 case OP_AND_LONG:
666 firstOp = kOpAnd;
667 secondOp = kOpAnd;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700668 break;
669 case OP_OR_LONG:
670 case OP_OR_LONG_2ADDR:
Bill Buzbee1465db52009-09-23 17:17:35 -0700671 firstOp = kOpOr;
672 secondOp = kOpOr;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700673 break;
674 case OP_XOR_LONG:
675 case OP_XOR_LONG_2ADDR:
Bill Buzbee1465db52009-09-23 17:17:35 -0700676 firstOp = kOpXor;
677 secondOp = kOpXor;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700678 break;
Ben Chenge9695e52009-06-16 16:11:47 -0700679 case OP_NEG_LONG: {
Bill Buzbee51ecf602010-01-14 14:27:52 -0800680 //TUNING: can improve this using Thumb2 code
Bill Buzbeec6f10662010-02-09 11:16:15 -0800681 int tReg = dvmCompilerAllocTemp(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -0700682 rlSrc2 = loadValueWide(cUnit, rlSrc2, kCoreReg);
Bill Buzbeec6f10662010-02-09 11:16:15 -0800683 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Ben Chengbd1326d2010-04-02 15:04:53 -0700684 loadConstantNoClobber(cUnit, tReg, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -0700685 opRegRegReg(cUnit, kOpSub, rlResult.lowReg,
Bill Buzbee51ecf602010-01-14 14:27:52 -0800686 tReg, rlSrc2.lowReg);
687 opRegReg(cUnit, kOpSbc, tReg, rlSrc2.highReg);
688 genRegCopy(cUnit, rlResult.highReg, tReg);
Bill Buzbee1465db52009-09-23 17:17:35 -0700689 storeValueWide(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700690 return false;
Ben Chenge9695e52009-06-16 16:11:47 -0700691 }
Ben Chengba4fc8b2009-06-01 13:00:29 -0700692 default:
693 LOGE("Invalid long arith op");
Bill Buzbeefc519dc2010-03-06 23:30:57 -0800694 dvmCompilerAbort(cUnit);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700695 }
696 if (!callOut) {
Bill Buzbee80cef862010-03-25 10:38:34 -0700697 genLong3Addr(cUnit, mir, firstOp, secondOp, rlDest, rlSrc1, rlSrc2);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700698 } else {
Bill Buzbee1465db52009-09-23 17:17:35 -0700699 // Adjust return regs in to handle case of rem returning r2/r3
Bill Buzbeec6f10662010-02-09 11:16:15 -0800700 dvmCompilerFlushAllRegs(cUnit); /* Send everything to home location */
Bill Buzbee1465db52009-09-23 17:17:35 -0700701 loadValueDirectWideFixed(cUnit, rlSrc1, r0, r1);
Ben Chengbd1326d2010-04-02 15:04:53 -0700702 LOAD_FUNC_ADDR(cUnit, rlr, (int) callTgt);
Bill Buzbee1465db52009-09-23 17:17:35 -0700703 loadValueDirectWideFixed(cUnit, rlSrc2, r2, r3);
704 opReg(cUnit, kOpBlx, rlr);
Elliott Hughes6a555132010-02-25 15:41:42 -0800705 dvmCompilerClobberCallRegs(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -0700706 if (retReg == r0)
Bill Buzbeec6f10662010-02-09 11:16:15 -0800707 rlResult = dvmCompilerGetReturnWide(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -0700708 else
Bill Buzbeec6f10662010-02-09 11:16:15 -0800709 rlResult = dvmCompilerGetReturnWideAlt(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -0700710 storeValueWide(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700711 }
712 return false;
713}
714
Ben Cheng5d90c202009-11-22 23:31:11 -0800715static bool genArithOpInt(CompilationUnit *cUnit, MIR *mir,
716 RegLocation rlDest, RegLocation rlSrc1,
717 RegLocation rlSrc2)
Ben Chengba4fc8b2009-06-01 13:00:29 -0700718{
Bill Buzbee1465db52009-09-23 17:17:35 -0700719 OpKind op = kOpBkpt;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700720 bool callOut = false;
721 bool checkZero = false;
Bill Buzbee1465db52009-09-23 17:17:35 -0700722 bool unary = false;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700723 int retReg = r0;
724 void *callTgt;
Bill Buzbee1465db52009-09-23 17:17:35 -0700725 RegLocation rlResult;
Bill Buzbee0e605272009-12-01 14:28:05 -0800726 bool shiftOp = false;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700727
Dan Bornstein9a1f8162010-12-01 17:02:26 -0800728 switch (mir->dalvikInsn.opcode) {
Ben Chengba4fc8b2009-06-01 13:00:29 -0700729 case OP_NEG_INT:
Bill Buzbee1465db52009-09-23 17:17:35 -0700730 op = kOpNeg;
731 unary = true;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700732 break;
733 case OP_NOT_INT:
Bill Buzbee1465db52009-09-23 17:17:35 -0700734 op = kOpMvn;
735 unary = true;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700736 break;
737 case OP_ADD_INT:
738 case OP_ADD_INT_2ADDR:
Bill Buzbee1465db52009-09-23 17:17:35 -0700739 op = kOpAdd;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700740 break;
741 case OP_SUB_INT:
742 case OP_SUB_INT_2ADDR:
Bill Buzbee1465db52009-09-23 17:17:35 -0700743 op = kOpSub;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700744 break;
745 case OP_MUL_INT:
746 case OP_MUL_INT_2ADDR:
Bill Buzbee1465db52009-09-23 17:17:35 -0700747 op = kOpMul;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700748 break;
749 case OP_DIV_INT:
750 case OP_DIV_INT_2ADDR:
751 callOut = true;
752 checkZero = true;
753 callTgt = __aeabi_idiv;
754 retReg = r0;
755 break;
756 /* NOTE: returns in r1 */
757 case OP_REM_INT:
758 case OP_REM_INT_2ADDR:
759 callOut = true;
760 checkZero = true;
761 callTgt = __aeabi_idivmod;
762 retReg = r1;
763 break;
764 case OP_AND_INT:
765 case OP_AND_INT_2ADDR:
Bill Buzbee1465db52009-09-23 17:17:35 -0700766 op = kOpAnd;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700767 break;
768 case OP_OR_INT:
769 case OP_OR_INT_2ADDR:
Bill Buzbee1465db52009-09-23 17:17:35 -0700770 op = kOpOr;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700771 break;
772 case OP_XOR_INT:
773 case OP_XOR_INT_2ADDR:
Bill Buzbee1465db52009-09-23 17:17:35 -0700774 op = kOpXor;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700775 break;
776 case OP_SHL_INT:
777 case OP_SHL_INT_2ADDR:
Bill Buzbee0e605272009-12-01 14:28:05 -0800778 shiftOp = true;
Bill Buzbee1465db52009-09-23 17:17:35 -0700779 op = kOpLsl;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700780 break;
781 case OP_SHR_INT:
782 case OP_SHR_INT_2ADDR:
Bill Buzbee0e605272009-12-01 14:28:05 -0800783 shiftOp = true;
Bill Buzbee1465db52009-09-23 17:17:35 -0700784 op = kOpAsr;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700785 break;
786 case OP_USHR_INT:
787 case OP_USHR_INT_2ADDR:
Bill Buzbee0e605272009-12-01 14:28:05 -0800788 shiftOp = true;
Bill Buzbee1465db52009-09-23 17:17:35 -0700789 op = kOpLsr;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700790 break;
791 default:
792 LOGE("Invalid word arith op: 0x%x(%d)",
Dan Bornstein9a1f8162010-12-01 17:02:26 -0800793 mir->dalvikInsn.opcode, mir->dalvikInsn.opcode);
Bill Buzbeefc519dc2010-03-06 23:30:57 -0800794 dvmCompilerAbort(cUnit);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700795 }
796 if (!callOut) {
Bill Buzbee1465db52009-09-23 17:17:35 -0700797 rlSrc1 = loadValue(cUnit, rlSrc1, kCoreReg);
798 if (unary) {
Bill Buzbeec6f10662010-02-09 11:16:15 -0800799 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Bill Buzbee1465db52009-09-23 17:17:35 -0700800 opRegReg(cUnit, op, rlResult.lowReg,
801 rlSrc1.lowReg);
Ben Chenge9695e52009-06-16 16:11:47 -0700802 } else {
Bill Buzbee1465db52009-09-23 17:17:35 -0700803 rlSrc2 = loadValue(cUnit, rlSrc2, kCoreReg);
Bill Buzbee0e605272009-12-01 14:28:05 -0800804 if (shiftOp) {
Bill Buzbeec6f10662010-02-09 11:16:15 -0800805 int tReg = dvmCompilerAllocTemp(cUnit);
Bill Buzbee0e605272009-12-01 14:28:05 -0800806 opRegRegImm(cUnit, kOpAnd, tReg, rlSrc2.lowReg, 31);
Bill Buzbeec6f10662010-02-09 11:16:15 -0800807 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Bill Buzbee0e605272009-12-01 14:28:05 -0800808 opRegRegReg(cUnit, op, rlResult.lowReg,
809 rlSrc1.lowReg, tReg);
Bill Buzbeec6f10662010-02-09 11:16:15 -0800810 dvmCompilerFreeTemp(cUnit, tReg);
Bill Buzbee0e605272009-12-01 14:28:05 -0800811 } else {
Bill Buzbeec6f10662010-02-09 11:16:15 -0800812 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Bill Buzbee0e605272009-12-01 14:28:05 -0800813 opRegRegReg(cUnit, op, rlResult.lowReg,
814 rlSrc1.lowReg, rlSrc2.lowReg);
815 }
Ben Chenge9695e52009-06-16 16:11:47 -0700816 }
Bill Buzbee1465db52009-09-23 17:17:35 -0700817 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700818 } else {
Bill Buzbee1465db52009-09-23 17:17:35 -0700819 RegLocation rlResult;
Bill Buzbeec6f10662010-02-09 11:16:15 -0800820 dvmCompilerFlushAllRegs(cUnit); /* Send everything to home location */
Bill Buzbee1465db52009-09-23 17:17:35 -0700821 loadValueDirectFixed(cUnit, rlSrc2, r1);
Ben Chengbd1326d2010-04-02 15:04:53 -0700822 LOAD_FUNC_ADDR(cUnit, r2, (int) callTgt);
Bill Buzbee1465db52009-09-23 17:17:35 -0700823 loadValueDirectFixed(cUnit, rlSrc1, r0);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700824 if (checkZero) {
Bill Buzbee1465db52009-09-23 17:17:35 -0700825 genNullCheck(cUnit, rlSrc2.sRegLow, r1, mir->offset, NULL);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700826 }
Bill Buzbee1465db52009-09-23 17:17:35 -0700827 opReg(cUnit, kOpBlx, r2);
Elliott Hughes6a555132010-02-25 15:41:42 -0800828 dvmCompilerClobberCallRegs(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -0700829 if (retReg == r0)
Bill Buzbeec6f10662010-02-09 11:16:15 -0800830 rlResult = dvmCompilerGetReturn(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -0700831 else
Bill Buzbeec6f10662010-02-09 11:16:15 -0800832 rlResult = dvmCompilerGetReturnAlt(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -0700833 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700834 }
835 return false;
836}
837
Ben Cheng5d90c202009-11-22 23:31:11 -0800838static bool genArithOp(CompilationUnit *cUnit, MIR *mir)
Ben Chengba4fc8b2009-06-01 13:00:29 -0700839{
Dan Bornstein9a1f8162010-12-01 17:02:26 -0800840 Opcode opcode = mir->dalvikInsn.opcode;
Bill Buzbee1465db52009-09-23 17:17:35 -0700841 RegLocation rlDest;
842 RegLocation rlSrc1;
843 RegLocation rlSrc2;
844 /* Deduce sizes of operands */
845 if (mir->ssaRep->numUses == 2) {
Bill Buzbeec6f10662010-02-09 11:16:15 -0800846 rlSrc1 = dvmCompilerGetSrc(cUnit, mir, 0);
847 rlSrc2 = dvmCompilerGetSrc(cUnit, mir, 1);
Bill Buzbee1465db52009-09-23 17:17:35 -0700848 } else if (mir->ssaRep->numUses == 3) {
Bill Buzbeec6f10662010-02-09 11:16:15 -0800849 rlSrc1 = dvmCompilerGetSrcWide(cUnit, mir, 0, 1);
850 rlSrc2 = dvmCompilerGetSrc(cUnit, mir, 2);
Bill Buzbee1465db52009-09-23 17:17:35 -0700851 } else {
Bill Buzbeec6f10662010-02-09 11:16:15 -0800852 rlSrc1 = dvmCompilerGetSrcWide(cUnit, mir, 0, 1);
853 rlSrc2 = dvmCompilerGetSrcWide(cUnit, mir, 2, 3);
Bill Buzbee1465db52009-09-23 17:17:35 -0700854 assert(mir->ssaRep->numUses == 4);
855 }
856 if (mir->ssaRep->numDefs == 1) {
Bill Buzbeec6f10662010-02-09 11:16:15 -0800857 rlDest = dvmCompilerGetDest(cUnit, mir, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -0700858 } else {
859 assert(mir->ssaRep->numDefs == 2);
Bill Buzbeec6f10662010-02-09 11:16:15 -0800860 rlDest = dvmCompilerGetDestWide(cUnit, mir, 0, 1);
Bill Buzbee1465db52009-09-23 17:17:35 -0700861 }
Ben Chengba4fc8b2009-06-01 13:00:29 -0700862
Dan Bornstein9a1f8162010-12-01 17:02:26 -0800863 if ((opcode >= OP_ADD_LONG_2ADDR) && (opcode <= OP_XOR_LONG_2ADDR)) {
Ben Cheng5d90c202009-11-22 23:31:11 -0800864 return genArithOpLong(cUnit,mir, rlDest, rlSrc1, rlSrc2);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700865 }
Dan Bornstein9a1f8162010-12-01 17:02:26 -0800866 if ((opcode >= OP_ADD_LONG) && (opcode <= OP_XOR_LONG)) {
Ben Cheng5d90c202009-11-22 23:31:11 -0800867 return genArithOpLong(cUnit,mir, rlDest, rlSrc1, rlSrc2);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700868 }
Dan Bornstein9a1f8162010-12-01 17:02:26 -0800869 if ((opcode >= OP_SHL_LONG_2ADDR) && (opcode <= OP_USHR_LONG_2ADDR)) {
Ben Cheng5d90c202009-11-22 23:31:11 -0800870 return genShiftOpLong(cUnit,mir, rlDest, rlSrc1, rlSrc2);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700871 }
Dan Bornstein9a1f8162010-12-01 17:02:26 -0800872 if ((opcode >= OP_SHL_LONG) && (opcode <= OP_USHR_LONG)) {
Ben Cheng5d90c202009-11-22 23:31:11 -0800873 return genShiftOpLong(cUnit,mir, rlDest, rlSrc1, rlSrc2);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700874 }
Dan Bornstein9a1f8162010-12-01 17:02:26 -0800875 if ((opcode >= OP_ADD_INT_2ADDR) && (opcode <= OP_USHR_INT_2ADDR)) {
Ben Cheng5d90c202009-11-22 23:31:11 -0800876 return genArithOpInt(cUnit,mir, rlDest, rlSrc1, rlSrc2);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700877 }
Dan Bornstein9a1f8162010-12-01 17:02:26 -0800878 if ((opcode >= OP_ADD_INT) && (opcode <= OP_USHR_INT)) {
Ben Cheng5d90c202009-11-22 23:31:11 -0800879 return genArithOpInt(cUnit,mir, rlDest, rlSrc1, rlSrc2);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700880 }
Dan Bornstein9a1f8162010-12-01 17:02:26 -0800881 if ((opcode >= OP_ADD_FLOAT_2ADDR) && (opcode <= OP_REM_FLOAT_2ADDR)) {
Ben Cheng5d90c202009-11-22 23:31:11 -0800882 return genArithOpFloat(cUnit,mir, rlDest, rlSrc1, rlSrc2);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700883 }
Dan Bornstein9a1f8162010-12-01 17:02:26 -0800884 if ((opcode >= OP_ADD_FLOAT) && (opcode <= OP_REM_FLOAT)) {
Ben Cheng5d90c202009-11-22 23:31:11 -0800885 return genArithOpFloat(cUnit, mir, rlDest, rlSrc1, rlSrc2);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700886 }
Dan Bornstein9a1f8162010-12-01 17:02:26 -0800887 if ((opcode >= OP_ADD_DOUBLE_2ADDR) && (opcode <= OP_REM_DOUBLE_2ADDR)) {
Ben Cheng5d90c202009-11-22 23:31:11 -0800888 return genArithOpDouble(cUnit,mir, rlDest, rlSrc1, rlSrc2);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700889 }
Dan Bornstein9a1f8162010-12-01 17:02:26 -0800890 if ((opcode >= OP_ADD_DOUBLE) && (opcode <= OP_REM_DOUBLE)) {
Ben Cheng5d90c202009-11-22 23:31:11 -0800891 return genArithOpDouble(cUnit,mir, rlDest, rlSrc1, rlSrc2);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700892 }
893 return true;
894}
895
Bill Buzbee1465db52009-09-23 17:17:35 -0700896/* Generate unconditional branch instructions */
897static ArmLIR *genUnconditionalBranch(CompilationUnit *cUnit, ArmLIR *target)
898{
899 ArmLIR *branch = opNone(cUnit, kOpUncondBr);
900 branch->generic.target = (LIR *) target;
901 return branch;
902}
903
Bill Buzbee1465db52009-09-23 17:17:35 -0700904/* Perform the actual operation for OP_RETURN_* */
905static void genReturnCommon(CompilationUnit *cUnit, MIR *mir)
906{
907 genDispatchToHandler(cUnit, TEMPLATE_RETURN);
Ben Cheng978738d2010-05-13 13:45:57 -0700908#if defined(WITH_JIT_TUNING)
Bill Buzbee1465db52009-09-23 17:17:35 -0700909 gDvmJit.returnOp++;
910#endif
911 int dPC = (int) (cUnit->method->insns + mir->offset);
912 /* Insert branch, but defer setting of target */
913 ArmLIR *branch = genUnconditionalBranch(cUnit, NULL);
914 /* Set up the place holder to reconstruct this Dalvik PC */
915 ArmLIR *pcrLabel = dvmCompilerNew(sizeof(ArmLIR), true);
Dan Bornstein9a1f8162010-12-01 17:02:26 -0800916 pcrLabel->opcode = kArmPseudoPCReconstructionCell;
Bill Buzbee1465db52009-09-23 17:17:35 -0700917 pcrLabel->operands[0] = dPC;
918 pcrLabel->operands[1] = mir->offset;
919 /* Insert the place holder to the growable list */
920 dvmInsertGrowableList(&cUnit->pcReconstructionList, pcrLabel);
921 /* Branch to the PC reconstruction code */
922 branch->generic.target = (LIR *) pcrLabel;
923}
924
Ben Chengba4fc8b2009-06-01 13:00:29 -0700925static void genProcessArgsNoRange(CompilationUnit *cUnit, MIR *mir,
926 DecodedInstruction *dInsn,
Bill Buzbee89efc3d2009-07-28 11:22:22 -0700927 ArmLIR **pcrLabel)
Ben Chengba4fc8b2009-06-01 13:00:29 -0700928{
929 unsigned int i;
930 unsigned int regMask = 0;
Bill Buzbee1465db52009-09-23 17:17:35 -0700931 RegLocation rlArg;
932 int numDone = 0;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700933
Bill Buzbee1465db52009-09-23 17:17:35 -0700934 /*
935 * Load arguments to r0..r4. Note that these registers may contain
936 * live values, so we clobber them immediately after loading to prevent
937 * them from being used as sources for subsequent loads.
938 */
Bill Buzbeec6f10662010-02-09 11:16:15 -0800939 dvmCompilerLockAllTemps(cUnit);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700940 for (i = 0; i < dInsn->vA; i++) {
941 regMask |= 1 << i;
Bill Buzbeec6f10662010-02-09 11:16:15 -0800942 rlArg = dvmCompilerGetSrc(cUnit, mir, numDone++);
Bill Buzbee1465db52009-09-23 17:17:35 -0700943 loadValueDirectFixed(cUnit, rlArg, i);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700944 }
945 if (regMask) {
946 /* Up to 5 args are pushed on top of FP - sizeofStackSaveArea */
Bill Buzbee1465db52009-09-23 17:17:35 -0700947 opRegRegImm(cUnit, kOpSub, r7, rFP,
948 sizeof(StackSaveArea) + (dInsn->vA << 2));
Ben Chengba4fc8b2009-06-01 13:00:29 -0700949 /* generate null check */
950 if (pcrLabel) {
Bill Buzbeec6f10662010-02-09 11:16:15 -0800951 *pcrLabel = genNullCheck(cUnit, dvmCompilerSSASrc(mir, 0), r0,
Bill Buzbee1465db52009-09-23 17:17:35 -0700952 mir->offset, NULL);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700953 }
Bill Buzbee270c1d62009-08-13 16:58:07 -0700954 storeMultiple(cUnit, r7, regMask);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700955 }
956}
957
958static void genProcessArgsRange(CompilationUnit *cUnit, MIR *mir,
959 DecodedInstruction *dInsn,
Bill Buzbee89efc3d2009-07-28 11:22:22 -0700960 ArmLIR **pcrLabel)
Ben Chengba4fc8b2009-06-01 13:00:29 -0700961{
962 int srcOffset = dInsn->vC << 2;
963 int numArgs = dInsn->vA;
964 int regMask;
Bill Buzbee1465db52009-09-23 17:17:35 -0700965
966 /*
967 * Note: here, all promoted registers will have been flushed
968 * back to the Dalvik base locations, so register usage restrictins
969 * are lifted. All parms loaded from original Dalvik register
970 * region - even though some might conceivably have valid copies
971 * cached in a preserved register.
972 */
Bill Buzbeec6f10662010-02-09 11:16:15 -0800973 dvmCompilerLockAllTemps(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -0700974
Ben Chengba4fc8b2009-06-01 13:00:29 -0700975 /*
976 * r4PC : &rFP[vC]
977 * r7: &newFP[0]
978 */
Bill Buzbee1465db52009-09-23 17:17:35 -0700979 opRegRegImm(cUnit, kOpAdd, r4PC, rFP, srcOffset);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700980 /* load [r0 .. min(numArgs,4)] */
981 regMask = (1 << ((numArgs < 4) ? numArgs : 4)) - 1;
Ben Chengd7d426a2009-09-22 11:23:36 -0700982 /*
983 * Protect the loadMultiple instruction from being reordered with other
984 * Dalvik stack accesses.
985 */
Bill Buzbee270c1d62009-08-13 16:58:07 -0700986 loadMultiple(cUnit, r4PC, regMask);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700987
Bill Buzbee1465db52009-09-23 17:17:35 -0700988 opRegRegImm(cUnit, kOpSub, r7, rFP,
989 sizeof(StackSaveArea) + (numArgs << 2));
Ben Chengba4fc8b2009-06-01 13:00:29 -0700990 /* generate null check */
991 if (pcrLabel) {
Bill Buzbeec6f10662010-02-09 11:16:15 -0800992 *pcrLabel = genNullCheck(cUnit, dvmCompilerSSASrc(mir, 0), r0,
Bill Buzbee1465db52009-09-23 17:17:35 -0700993 mir->offset, NULL);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700994 }
995
996 /*
997 * Handle remaining 4n arguments:
998 * store previously loaded 4 values and load the next 4 values
999 */
1000 if (numArgs >= 8) {
Bill Buzbee89efc3d2009-07-28 11:22:22 -07001001 ArmLIR *loopLabel = NULL;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001002 /*
1003 * r0 contains "this" and it will be used later, so push it to the stack
Bill Buzbee270c1d62009-08-13 16:58:07 -07001004 * first. Pushing r5 (rFP) is just for stack alignment purposes.
Ben Chengba4fc8b2009-06-01 13:00:29 -07001005 */
Bill Buzbee1465db52009-09-23 17:17:35 -07001006 opImm(cUnit, kOpPush, (1 << r0 | 1 << rFP));
Ben Chengba4fc8b2009-06-01 13:00:29 -07001007 /* No need to generate the loop structure if numArgs <= 11 */
1008 if (numArgs > 11) {
1009 loadConstant(cUnit, 5, ((numArgs - 4) >> 2) << 2);
Bill Buzbee1465db52009-09-23 17:17:35 -07001010 loopLabel = newLIR0(cUnit, kArmPseudoTargetLabel);
Ben Chengd7d426a2009-09-22 11:23:36 -07001011 loopLabel->defMask = ENCODE_ALL;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001012 }
Bill Buzbee270c1d62009-08-13 16:58:07 -07001013 storeMultiple(cUnit, r7, regMask);
Ben Chengd7d426a2009-09-22 11:23:36 -07001014 /*
1015 * Protect the loadMultiple instruction from being reordered with other
1016 * Dalvik stack accesses.
1017 */
Bill Buzbee270c1d62009-08-13 16:58:07 -07001018 loadMultiple(cUnit, r4PC, regMask);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001019 /* No need to generate the loop structure if numArgs <= 11 */
1020 if (numArgs > 11) {
Bill Buzbee1465db52009-09-23 17:17:35 -07001021 opRegImm(cUnit, kOpSub, rFP, 4);
1022 genConditionalBranch(cUnit, kArmCondNe, loopLabel);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001023 }
1024 }
1025
1026 /* Save the last batch of loaded values */
Bill Buzbee270c1d62009-08-13 16:58:07 -07001027 storeMultiple(cUnit, r7, regMask);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001028
1029 /* Generate the loop epilogue - don't use r0 */
1030 if ((numArgs > 4) && (numArgs % 4)) {
1031 regMask = ((1 << (numArgs & 0x3)) - 1) << 1;
Ben Chengd7d426a2009-09-22 11:23:36 -07001032 /*
1033 * Protect the loadMultiple instruction from being reordered with other
1034 * Dalvik stack accesses.
1035 */
Bill Buzbee270c1d62009-08-13 16:58:07 -07001036 loadMultiple(cUnit, r4PC, regMask);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001037 }
1038 if (numArgs >= 8)
Bill Buzbee1465db52009-09-23 17:17:35 -07001039 opImm(cUnit, kOpPop, (1 << r0 | 1 << rFP));
Ben Chengba4fc8b2009-06-01 13:00:29 -07001040
1041 /* Save the modulo 4 arguments */
1042 if ((numArgs > 4) && (numArgs % 4)) {
Bill Buzbee270c1d62009-08-13 16:58:07 -07001043 storeMultiple(cUnit, r7, regMask);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001044 }
1045}
1046
Ben Cheng38329f52009-07-07 14:19:20 -07001047/*
1048 * Generate code to setup the call stack then jump to the chaining cell if it
1049 * is not a native method.
1050 */
1051static void genInvokeSingletonCommon(CompilationUnit *cUnit, MIR *mir,
Bill Buzbee89efc3d2009-07-28 11:22:22 -07001052 BasicBlock *bb, ArmLIR *labelList,
1053 ArmLIR *pcrLabel,
Ben Cheng38329f52009-07-07 14:19:20 -07001054 const Method *calleeMethod)
Ben Chengba4fc8b2009-06-01 13:00:29 -07001055{
Bill Buzbee1465db52009-09-23 17:17:35 -07001056 /*
1057 * Note: all Dalvik register state should be flushed to
1058 * memory by the point, so register usage restrictions no
1059 * longer apply. All temp & preserved registers may be used.
1060 */
Bill Buzbeec6f10662010-02-09 11:16:15 -08001061 dvmCompilerLockAllTemps(cUnit);
Bill Buzbee89efc3d2009-07-28 11:22:22 -07001062 ArmLIR *retChainingCell = &labelList[bb->fallThrough->id];
Ben Chengba4fc8b2009-06-01 13:00:29 -07001063
1064 /* r1 = &retChainingCell */
Bill Buzbee1465db52009-09-23 17:17:35 -07001065 ArmLIR *addrRetChain = opRegRegImm(cUnit, kOpAdd, r1, rpc, 0);
Ben Chengc8293e72010-10-12 11:50:10 -07001066
Ben Chengba4fc8b2009-06-01 13:00:29 -07001067 /* r4PC = dalvikCallsite */
1068 loadConstant(cUnit, r4PC,
1069 (int) (cUnit->method->insns + mir->offset));
1070 addrRetChain->generic.target = (LIR *) retChainingCell;
Ben Chengc8293e72010-10-12 11:50:10 -07001071
1072 /* r7 = calleeMethod->registersSize */
1073 loadConstant(cUnit, r7, calleeMethod->registersSize);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001074 /*
Ben Cheng38329f52009-07-07 14:19:20 -07001075 * r0 = calleeMethod (loaded upon calling genInvokeSingletonCommon)
Ben Chengba4fc8b2009-06-01 13:00:29 -07001076 * r1 = &ChainingCell
Ben Chengc8293e72010-10-12 11:50:10 -07001077 * r2 = calleeMethod->outsSize (to be loaded later for Java callees)
Ben Chengba4fc8b2009-06-01 13:00:29 -07001078 * r4PC = callsiteDPC
Ben Chengc8293e72010-10-12 11:50:10 -07001079 * r7 = calleeMethod->registersSize
Ben Chengba4fc8b2009-06-01 13:00:29 -07001080 */
1081 if (dvmIsNativeMethod(calleeMethod)) {
Ben Cheng38329f52009-07-07 14:19:20 -07001082 genDispatchToHandler(cUnit, TEMPLATE_INVOKE_METHOD_NATIVE);
Ben Cheng978738d2010-05-13 13:45:57 -07001083#if defined(WITH_JIT_TUNING)
Ben Cheng38329f52009-07-07 14:19:20 -07001084 gDvmJit.invokeNative++;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001085#endif
1086 } else {
Ben Chengc8293e72010-10-12 11:50:10 -07001087 /* For Java callees, set up r2 to be calleeMethod->outsSize */
1088 loadConstant(cUnit, r2, calleeMethod->outsSize);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001089 genDispatchToHandler(cUnit, TEMPLATE_INVOKE_METHOD_CHAIN);
Ben Cheng978738d2010-05-13 13:45:57 -07001090#if defined(WITH_JIT_TUNING)
Ben Cheng86717f72010-03-05 15:27:21 -08001091 gDvmJit.invokeMonomorphic++;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001092#endif
Ben Cheng38329f52009-07-07 14:19:20 -07001093 /* Branch to the chaining cell */
Ben Chengba4fc8b2009-06-01 13:00:29 -07001094 genUnconditionalBranch(cUnit, &labelList[bb->taken->id]);
1095 }
1096 /* Handle exceptions using the interpreter */
1097 genTrap(cUnit, mir->offset, pcrLabel);
1098}
1099
Ben Cheng38329f52009-07-07 14:19:20 -07001100/*
1101 * Generate code to check the validity of a predicted chain and take actions
1102 * based on the result.
1103 *
1104 * 0x426a99aa : ldr r4, [pc, #72] --> r4 <- dalvikPC of this invoke
1105 * 0x426a99ac : add r1, pc, #32 --> r1 <- &retChainingCell
1106 * 0x426a99ae : add r2, pc, #40 --> r2 <- &predictedChainingCell
1107 * 0x426a99b0 : blx_1 0x426a918c --+ TEMPLATE_INVOKE_METHOD_PREDICTED_CHAIN
1108 * 0x426a99b2 : blx_2 see above --+
1109 * 0x426a99b4 : b 0x426a99d8 --> off to the predicted chain
1110 * 0x426a99b6 : b 0x426a99c8 --> punt to the interpreter
1111 * 0x426a99b8 : ldr r0, [r7, #44] --> r0 <- this->class->vtable[methodIdx]
1112 * 0x426a99ba : cmp r1, #0 --> compare r1 (rechain count) against 0
1113 * 0x426a99bc : bgt 0x426a99c2 --> >=0? don't rechain
1114 * 0x426a99be : ldr r7, [r6, #96] --+ dvmJitToPatchPredictedChain
1115 * 0x426a99c0 : blx r7 --+
1116 * 0x426a99c2 : add r1, pc, #12 --> r1 <- &retChainingCell
1117 * 0x426a99c4 : blx_1 0x426a9098 --+ TEMPLATE_INVOKE_METHOD_NO_OPT
1118 * 0x426a99c6 : blx_2 see above --+
1119 */
1120static void genInvokeVirtualCommon(CompilationUnit *cUnit, MIR *mir,
1121 int methodIndex,
Bill Buzbee89efc3d2009-07-28 11:22:22 -07001122 ArmLIR *retChainingCell,
1123 ArmLIR *predChainingCell,
1124 ArmLIR *pcrLabel)
Ben Cheng38329f52009-07-07 14:19:20 -07001125{
Bill Buzbee1465db52009-09-23 17:17:35 -07001126 /*
1127 * Note: all Dalvik register state should be flushed to
1128 * memory by the point, so register usage restrictions no
1129 * longer apply. Lock temps to prevent them from being
1130 * allocated by utility routines.
1131 */
Bill Buzbeec6f10662010-02-09 11:16:15 -08001132 dvmCompilerLockAllTemps(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -07001133
Ben Cheng38329f52009-07-07 14:19:20 -07001134 /* "this" is already left in r0 by genProcessArgs* */
1135
1136 /* r4PC = dalvikCallsite */
1137 loadConstant(cUnit, r4PC,
1138 (int) (cUnit->method->insns + mir->offset));
1139
1140 /* r1 = &retChainingCell */
Bill Buzbee1465db52009-09-23 17:17:35 -07001141 ArmLIR *addrRetChain = opRegRegImm(cUnit, kOpAdd, r1, rpc, 0);
Ben Cheng38329f52009-07-07 14:19:20 -07001142 addrRetChain->generic.target = (LIR *) retChainingCell;
1143
1144 /* r2 = &predictedChainingCell */
Bill Buzbee1465db52009-09-23 17:17:35 -07001145 ArmLIR *predictedChainingCell = opRegRegImm(cUnit, kOpAdd, r2, rpc, 0);
Ben Cheng38329f52009-07-07 14:19:20 -07001146 predictedChainingCell->generic.target = (LIR *) predChainingCell;
1147
1148 genDispatchToHandler(cUnit, TEMPLATE_INVOKE_METHOD_PREDICTED_CHAIN);
1149
1150 /* return through lr - jump to the chaining cell */
1151 genUnconditionalBranch(cUnit, predChainingCell);
1152
1153 /*
1154 * null-check on "this" may have been eliminated, but we still need a PC-
1155 * reconstruction label for stack overflow bailout.
1156 */
1157 if (pcrLabel == NULL) {
1158 int dPC = (int) (cUnit->method->insns + mir->offset);
Bill Buzbee89efc3d2009-07-28 11:22:22 -07001159 pcrLabel = dvmCompilerNew(sizeof(ArmLIR), true);
Dan Bornstein9a1f8162010-12-01 17:02:26 -08001160 pcrLabel->opcode = kArmPseudoPCReconstructionCell;
Ben Cheng38329f52009-07-07 14:19:20 -07001161 pcrLabel->operands[0] = dPC;
1162 pcrLabel->operands[1] = mir->offset;
1163 /* Insert the place holder to the growable list */
1164 dvmInsertGrowableList(&cUnit->pcReconstructionList, pcrLabel);
1165 }
1166
1167 /* return through lr+2 - punt to the interpreter */
1168 genUnconditionalBranch(cUnit, pcrLabel);
1169
1170 /*
1171 * return through lr+4 - fully resolve the callee method.
1172 * r1 <- count
1173 * r2 <- &predictedChainCell
1174 * r3 <- this->class
1175 * r4 <- dPC
1176 * r7 <- this->class->vtable
1177 */
1178
1179 /* r0 <- calleeMethod */
Bill Buzbee270c1d62009-08-13 16:58:07 -07001180 loadWordDisp(cUnit, r7, methodIndex * 4, r0);
Ben Cheng38329f52009-07-07 14:19:20 -07001181
1182 /* Check if rechain limit is reached */
buzbee8f8109a2010-08-31 10:16:35 -07001183 ArmLIR *bypassRechaining = genCmpImmBranch(cUnit, kArmCondGt, r1, 0);
Ben Cheng38329f52009-07-07 14:19:20 -07001184
Bill Buzbee270c1d62009-08-13 16:58:07 -07001185 loadWordDisp(cUnit, rGLUE, offsetof(InterpState,
1186 jitToInterpEntries.dvmJitToPatchPredictedChain), r7);
Ben Cheng38329f52009-07-07 14:19:20 -07001187
Ben Chengb88ec3c2010-05-17 12:50:33 -07001188 genRegCopy(cUnit, r1, rGLUE);
1189
Ben Cheng38329f52009-07-07 14:19:20 -07001190 /*
1191 * r0 = calleeMethod
1192 * r2 = &predictedChainingCell
1193 * r3 = class
1194 *
1195 * &returnChainingCell has been loaded into r1 but is not needed
1196 * when patching the chaining cell and will be clobbered upon
1197 * returning so it will be reconstructed again.
1198 */
Bill Buzbee1465db52009-09-23 17:17:35 -07001199 opReg(cUnit, kOpBlx, r7);
Ben Cheng38329f52009-07-07 14:19:20 -07001200
1201 /* r1 = &retChainingCell */
Bill Buzbee1465db52009-09-23 17:17:35 -07001202 addrRetChain = opRegRegImm(cUnit, kOpAdd, r1, rpc, 0);
Ben Cheng38329f52009-07-07 14:19:20 -07001203 addrRetChain->generic.target = (LIR *) retChainingCell;
1204
1205 bypassRechaining->generic.target = (LIR *) addrRetChain;
1206 /*
1207 * r0 = calleeMethod,
1208 * r1 = &ChainingCell,
1209 * r4PC = callsiteDPC,
1210 */
1211 genDispatchToHandler(cUnit, TEMPLATE_INVOKE_METHOD_NO_OPT);
Ben Cheng978738d2010-05-13 13:45:57 -07001212#if defined(WITH_JIT_TUNING)
Ben Cheng86717f72010-03-05 15:27:21 -08001213 gDvmJit.invokePolymorphic++;
Ben Cheng38329f52009-07-07 14:19:20 -07001214#endif
1215 /* Handle exceptions using the interpreter */
1216 genTrap(cUnit, mir->offset, pcrLabel);
1217}
1218
Ben Chengba4fc8b2009-06-01 13:00:29 -07001219/* Geneate a branch to go back to the interpreter */
1220static void genPuntToInterp(CompilationUnit *cUnit, unsigned int offset)
1221{
1222 /* r0 = dalvik pc */
Bill Buzbeec6f10662010-02-09 11:16:15 -08001223 dvmCompilerFlushAllRegs(cUnit);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001224 loadConstant(cUnit, r0, (int) (cUnit->method->insns + offset));
Bill Buzbee270c1d62009-08-13 16:58:07 -07001225 loadWordDisp(cUnit, rGLUE, offsetof(InterpState,
1226 jitToInterpEntries.dvmJitToInterpPunt), r1);
Bill Buzbee1465db52009-09-23 17:17:35 -07001227 opReg(cUnit, kOpBlx, r1);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001228}
1229
1230/*
1231 * Attempt to single step one instruction using the interpreter and return
1232 * to the compiled code for the next Dalvik instruction
1233 */
1234static void genInterpSingleStep(CompilationUnit *cUnit, MIR *mir)
1235{
Dan Bornsteine4852762010-12-02 12:45:00 -08001236 int flags = dexGetFlagsFromOpcode(mir->dalvikInsn.opcode);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001237 int flagsToCheck = kInstrCanBranch | kInstrCanSwitch | kInstrCanReturn |
1238 kInstrCanThrow;
Bill Buzbee1465db52009-09-23 17:17:35 -07001239
Bill Buzbee45273872010-03-11 11:12:15 -08001240 //If already optimized out, just ignore
Dan Bornstein9a1f8162010-12-01 17:02:26 -08001241 if (mir->dalvikInsn.opcode == OP_NOP)
Bill Buzbee45273872010-03-11 11:12:15 -08001242 return;
1243
Bill Buzbee1465db52009-09-23 17:17:35 -07001244 //Ugly, but necessary. Flush all Dalvik regs so Interp can find them
Bill Buzbeec6f10662010-02-09 11:16:15 -08001245 dvmCompilerFlushAllRegs(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -07001246
Ben Chengba4fc8b2009-06-01 13:00:29 -07001247 if ((mir->next == NULL) || (flags & flagsToCheck)) {
1248 genPuntToInterp(cUnit, mir->offset);
1249 return;
1250 }
1251 int entryAddr = offsetof(InterpState,
1252 jitToInterpEntries.dvmJitToInterpSingleStep);
Bill Buzbee270c1d62009-08-13 16:58:07 -07001253 loadWordDisp(cUnit, rGLUE, entryAddr, r2);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001254 /* r0 = dalvik pc */
1255 loadConstant(cUnit, r0, (int) (cUnit->method->insns + mir->offset));
1256 /* r1 = dalvik pc of following instruction */
1257 loadConstant(cUnit, r1, (int) (cUnit->method->insns + mir->next->offset));
Bill Buzbee1465db52009-09-23 17:17:35 -07001258 opReg(cUnit, kOpBlx, r2);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001259}
1260
Ben Chengfc075c22010-05-28 15:20:08 -07001261#if defined(WITH_DEADLOCK_PREDICTION) || defined(WITH_MONITOR_TRACKING) || \
1262 defined(_ARMV5TE) || defined(_ARMV5TE_VFP)
Bill Buzbeec1d9ed42010-02-02 11:04:33 -08001263/*
1264 * To prevent a thread in a monitor wait from blocking the Jit from
1265 * resetting the code cache, heavyweight monitor lock will not
1266 * be allowed to return to an existing translation. Instead, we will
1267 * handle them by branching to a handler, which will in turn call the
1268 * runtime lock routine and then branch directly back to the
1269 * interpreter main loop. Given the high cost of the heavyweight
1270 * lock operation, this additional cost should be slight (especially when
1271 * considering that we expect the vast majority of lock operations to
1272 * use the fast-path thin lock bypass).
1273 */
Ben Cheng5d90c202009-11-22 23:31:11 -08001274static void genMonitorPortable(CompilationUnit *cUnit, MIR *mir)
Bill Buzbee270c1d62009-08-13 16:58:07 -07001275{
Dan Bornstein9a1f8162010-12-01 17:02:26 -08001276 bool isEnter = (mir->dalvikInsn.opcode == OP_MONITOR_ENTER);
Bill Buzbee1465db52009-09-23 17:17:35 -07001277 genExportPC(cUnit, mir);
Bill Buzbeec6f10662010-02-09 11:16:15 -08001278 dvmCompilerFlushAllRegs(cUnit); /* Send everything to home location */
1279 RegLocation rlSrc = dvmCompilerGetSrc(cUnit, mir, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -07001280 loadValueDirectFixed(cUnit, rlSrc, r1);
1281 loadWordDisp(cUnit, rGLUE, offsetof(InterpState, self), r0);
Bill Buzbeec1d9ed42010-02-02 11:04:33 -08001282 genNullCheck(cUnit, rlSrc.sRegLow, r1, mir->offset, NULL);
Bill Buzbeeefbd3c52009-11-04 22:18:40 -08001283 if (isEnter) {
Bill Buzbeec1d9ed42010-02-02 11:04:33 -08001284 /* Get dPC of next insn */
1285 loadConstant(cUnit, r4PC, (int)(cUnit->method->insns + mir->offset +
Dan Bornsteine4852762010-12-02 12:45:00 -08001286 dexGetWidthFromOpcode(OP_MONITOR_ENTER)));
Bill Buzbeec1d9ed42010-02-02 11:04:33 -08001287#if defined(WITH_DEADLOCK_PREDICTION)
1288 genDispatchToHandler(cUnit, TEMPLATE_MONITOR_ENTER_DEBUG);
1289#else
1290 genDispatchToHandler(cUnit, TEMPLATE_MONITOR_ENTER);
1291#endif
Bill Buzbee1465db52009-09-23 17:17:35 -07001292 } else {
Ben Chengbd1326d2010-04-02 15:04:53 -07001293 LOAD_FUNC_ADDR(cUnit, r2, (int)dvmUnlockObject);
Bill Buzbeec1d9ed42010-02-02 11:04:33 -08001294 /* Do the call */
1295 opReg(cUnit, kOpBlx, r2);
buzbee8f8109a2010-08-31 10:16:35 -07001296 /* Did we throw? */
1297 ArmLIR *branchOver = genCmpImmBranch(cUnit, kArmCondNe, r0, 0);
Bill Buzbee6bbdd6b2010-02-16 14:40:01 -08001298 loadConstant(cUnit, r0,
1299 (int) (cUnit->method->insns + mir->offset +
Dan Bornsteine4852762010-12-02 12:45:00 -08001300 dexGetWidthFromOpcode(OP_MONITOR_EXIT)));
Bill Buzbee6bbdd6b2010-02-16 14:40:01 -08001301 genDispatchToHandler(cUnit, TEMPLATE_THROW_EXCEPTION_COMMON);
1302 ArmLIR *target = newLIR0(cUnit, kArmPseudoTargetLabel);
1303 target->defMask = ENCODE_ALL;
1304 branchOver->generic.target = (LIR *) target;
Elliott Hughes6a555132010-02-25 15:41:42 -08001305 dvmCompilerClobberCallRegs(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -07001306 }
Bill Buzbee270c1d62009-08-13 16:58:07 -07001307}
Ben Chengfc075c22010-05-28 15:20:08 -07001308#endif
Bill Buzbee270c1d62009-08-13 16:58:07 -07001309
Ben Chengba4fc8b2009-06-01 13:00:29 -07001310/*
1311 * The following are the first-level codegen routines that analyze the format
1312 * of each bytecode then either dispatch special purpose codegen routines
1313 * or produce corresponding Thumb instructions directly.
1314 */
1315
1316static bool handleFmt10t_Fmt20t_Fmt30t(CompilationUnit *cUnit, MIR *mir,
Bill Buzbee89efc3d2009-07-28 11:22:22 -07001317 BasicBlock *bb, ArmLIR *labelList)
Ben Chengba4fc8b2009-06-01 13:00:29 -07001318{
1319 /* For OP_GOTO, OP_GOTO_16, and OP_GOTO_32 */
1320 genUnconditionalBranch(cUnit, &labelList[bb->taken->id]);
1321 return false;
1322}
1323
1324static bool handleFmt10x(CompilationUnit *cUnit, MIR *mir)
1325{
Dan Bornstein9a1f8162010-12-01 17:02:26 -08001326 Opcode dalvikOpcode = mir->dalvikInsn.opcode;
1327 if ((dalvikOpcode >= OP_UNUSED_3E) && (dalvikOpcode <= OP_UNUSED_43)) {
1328 LOGE("Codegen: got unused opcode 0x%x\n",dalvikOpcode);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001329 return true;
1330 }
Dan Bornstein9a1f8162010-12-01 17:02:26 -08001331 switch (dalvikOpcode) {
Andy McFadden291758c2010-09-10 08:04:52 -07001332 case OP_RETURN_VOID_BARRIER:
buzbee2ce33c92010-11-01 15:53:27 -07001333 dvmCompilerGenMemBarrier(cUnit, kST);
1334 // Intentional fallthrough
1335 case OP_RETURN_VOID:
Ben Chengba4fc8b2009-06-01 13:00:29 -07001336 genReturnCommon(cUnit,mir);
1337 break;
1338 case OP_UNUSED_73:
1339 case OP_UNUSED_79:
1340 case OP_UNUSED_7A:
Dan Bornstein90f15432010-12-02 16:46:25 -08001341 case OP_DISPATCH_FF:
Dan Bornstein9a1f8162010-12-01 17:02:26 -08001342 LOGE("Codegen: got unused opcode 0x%x\n",dalvikOpcode);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001343 return true;
1344 case OP_NOP:
1345 break;
1346 default:
1347 return true;
1348 }
1349 return false;
1350}
1351
1352static bool handleFmt11n_Fmt31i(CompilationUnit *cUnit, MIR *mir)
1353{
Bill Buzbee1465db52009-09-23 17:17:35 -07001354 RegLocation rlDest;
1355 RegLocation rlResult;
1356 if (mir->ssaRep->numDefs == 2) {
Bill Buzbeec6f10662010-02-09 11:16:15 -08001357 rlDest = dvmCompilerGetDestWide(cUnit, mir, 0, 1);
Bill Buzbee1465db52009-09-23 17:17:35 -07001358 } else {
Bill Buzbeec6f10662010-02-09 11:16:15 -08001359 rlDest = dvmCompilerGetDest(cUnit, mir, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -07001360 }
Ben Chenge9695e52009-06-16 16:11:47 -07001361
Dan Bornstein9a1f8162010-12-01 17:02:26 -08001362 switch (mir->dalvikInsn.opcode) {
Ben Chengba4fc8b2009-06-01 13:00:29 -07001363 case OP_CONST:
Ben Chenge9695e52009-06-16 16:11:47 -07001364 case OP_CONST_4: {
Bill Buzbeec6f10662010-02-09 11:16:15 -08001365 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kAnyReg, true);
Ben Chengbd1326d2010-04-02 15:04:53 -07001366 loadConstantNoClobber(cUnit, rlResult.lowReg, mir->dalvikInsn.vB);
Bill Buzbee1465db52009-09-23 17:17:35 -07001367 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001368 break;
Ben Chenge9695e52009-06-16 16:11:47 -07001369 }
1370 case OP_CONST_WIDE_32: {
Bill Buzbee1465db52009-09-23 17:17:35 -07001371 //TUNING: single routine to load constant pair for support doubles
Bill Buzbee964a7b02010-01-28 12:54:19 -08001372 //TUNING: load 0/-1 separately to avoid load dependency
Bill Buzbeec6f10662010-02-09 11:16:15 -08001373 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Ben Chengbd1326d2010-04-02 15:04:53 -07001374 loadConstantNoClobber(cUnit, rlResult.lowReg, mir->dalvikInsn.vB);
Bill Buzbee1465db52009-09-23 17:17:35 -07001375 opRegRegImm(cUnit, kOpAsr, rlResult.highReg,
1376 rlResult.lowReg, 31);
1377 storeValueWide(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001378 break;
Ben Chenge9695e52009-06-16 16:11:47 -07001379 }
Ben Chengba4fc8b2009-06-01 13:00:29 -07001380 default:
1381 return true;
1382 }
1383 return false;
1384}
1385
1386static bool handleFmt21h(CompilationUnit *cUnit, MIR *mir)
1387{
Bill Buzbee1465db52009-09-23 17:17:35 -07001388 RegLocation rlDest;
1389 RegLocation rlResult;
1390 if (mir->ssaRep->numDefs == 2) {
Bill Buzbeec6f10662010-02-09 11:16:15 -08001391 rlDest = dvmCompilerGetDestWide(cUnit, mir, 0, 1);
Bill Buzbee1465db52009-09-23 17:17:35 -07001392 } else {
Bill Buzbeec6f10662010-02-09 11:16:15 -08001393 rlDest = dvmCompilerGetDest(cUnit, mir, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -07001394 }
Bill Buzbeec6f10662010-02-09 11:16:15 -08001395 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kAnyReg, true);
Ben Chenge9695e52009-06-16 16:11:47 -07001396
Dan Bornstein9a1f8162010-12-01 17:02:26 -08001397 switch (mir->dalvikInsn.opcode) {
Ben Chenge9695e52009-06-16 16:11:47 -07001398 case OP_CONST_HIGH16: {
Ben Chengbd1326d2010-04-02 15:04:53 -07001399 loadConstantNoClobber(cUnit, rlResult.lowReg,
1400 mir->dalvikInsn.vB << 16);
Bill Buzbee1465db52009-09-23 17:17:35 -07001401 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001402 break;
Ben Chenge9695e52009-06-16 16:11:47 -07001403 }
1404 case OP_CONST_WIDE_HIGH16: {
Bill Buzbee1465db52009-09-23 17:17:35 -07001405 loadConstantValueWide(cUnit, rlResult.lowReg, rlResult.highReg,
1406 0, mir->dalvikInsn.vB << 16);
1407 storeValueWide(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001408 break;
Ben Chenge9695e52009-06-16 16:11:47 -07001409 }
Ben Chengba4fc8b2009-06-01 13:00:29 -07001410 default:
1411 return true;
1412 }
1413 return false;
1414}
1415
1416static bool handleFmt20bc(CompilationUnit *cUnit, MIR *mir)
1417{
1418 /* For OP_THROW_VERIFICATION_ERROR */
1419 genInterpSingleStep(cUnit, mir);
1420 return false;
1421}
1422
1423static bool handleFmt21c_Fmt31c(CompilationUnit *cUnit, MIR *mir)
1424{
Bill Buzbee1465db52009-09-23 17:17:35 -07001425 RegLocation rlResult;
1426 RegLocation rlDest;
1427 RegLocation rlSrc;
Ben Chenge9695e52009-06-16 16:11:47 -07001428
Dan Bornstein9a1f8162010-12-01 17:02:26 -08001429 switch (mir->dalvikInsn.opcode) {
Ben Chengba4fc8b2009-06-01 13:00:29 -07001430 case OP_CONST_STRING_JUMBO:
1431 case OP_CONST_STRING: {
1432 void *strPtr = (void*)
1433 (cUnit->method->clazz->pDvmDex->pResStrings[mir->dalvikInsn.vB]);
Ben Chengdd6e8702010-05-07 13:05:47 -07001434
1435 if (strPtr == NULL) {
1436 LOGE("Unexpected null string");
1437 dvmAbort();
1438 }
1439
Bill Buzbeec6f10662010-02-09 11:16:15 -08001440 rlDest = dvmCompilerGetDest(cUnit, mir, 0);
1441 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Ben Chengbd1326d2010-04-02 15:04:53 -07001442 loadConstantNoClobber(cUnit, rlResult.lowReg, (int) strPtr );
Bill Buzbee1465db52009-09-23 17:17:35 -07001443 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001444 break;
1445 }
Ben Chengba4fc8b2009-06-01 13:00:29 -07001446 case OP_CONST_CLASS: {
1447 void *classPtr = (void*)
1448 (cUnit->method->clazz->pDvmDex->pResClasses[mir->dalvikInsn.vB]);
Ben Chengdd6e8702010-05-07 13:05:47 -07001449
1450 if (classPtr == NULL) {
1451 LOGE("Unexpected null class");
1452 dvmAbort();
1453 }
1454
Bill Buzbeec6f10662010-02-09 11:16:15 -08001455 rlDest = dvmCompilerGetDest(cUnit, mir, 0);
1456 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Ben Chengbd1326d2010-04-02 15:04:53 -07001457 loadConstantNoClobber(cUnit, rlResult.lowReg, (int) classPtr );
Bill Buzbee1465db52009-09-23 17:17:35 -07001458 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001459 break;
1460 }
buzbeeecf8f6e2010-07-20 14:53:42 -07001461 case OP_SGET_VOLATILE:
1462 case OP_SGET_OBJECT_VOLATILE:
Ben Chengba4fc8b2009-06-01 13:00:29 -07001463 case OP_SGET_OBJECT:
1464 case OP_SGET_BOOLEAN:
1465 case OP_SGET_CHAR:
1466 case OP_SGET_BYTE:
1467 case OP_SGET_SHORT:
1468 case OP_SGET: {
Bill Buzbee50a6bf22009-07-08 13:08:04 -07001469 int valOffset = offsetof(StaticField, value);
Bill Buzbeec6f10662010-02-09 11:16:15 -08001470 int tReg = dvmCompilerAllocTemp(cUnit);
buzbeeecf8f6e2010-07-20 14:53:42 -07001471 bool isVolatile;
Ben Cheng7a2697d2010-06-07 13:44:23 -07001472 const Method *method = (mir->OptimizationFlags & MIR_CALLEE) ?
1473 mir->meta.calleeMethod : cUnit->method;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001474 void *fieldPtr = (void*)
Ben Cheng7a2697d2010-06-07 13:44:23 -07001475 (method->clazz->pDvmDex->pResFields[mir->dalvikInsn.vB]);
Ben Chengdd6e8702010-05-07 13:05:47 -07001476
1477 if (fieldPtr == NULL) {
1478 LOGE("Unexpected null static field");
1479 dvmAbort();
1480 }
1481
Dan Bornstein9a1f8162010-12-01 17:02:26 -08001482 isVolatile = (mir->dalvikInsn.opcode == OP_SGET_VOLATILE) ||
1483 (mir->dalvikInsn.opcode == OP_SGET_OBJECT_VOLATILE) ||
buzbeeecf8f6e2010-07-20 14:53:42 -07001484 dvmIsVolatileField(fieldPtr);
1485
Bill Buzbeec6f10662010-02-09 11:16:15 -08001486 rlDest = dvmCompilerGetDest(cUnit, mir, 0);
1487 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kAnyReg, true);
Bill Buzbee1465db52009-09-23 17:17:35 -07001488 loadConstant(cUnit, tReg, (int) fieldPtr + valOffset);
Ben Cheng11d8f142010-03-24 15:24:19 -07001489
buzbeeecf8f6e2010-07-20 14:53:42 -07001490 if (isVolatile) {
buzbee2ce33c92010-11-01 15:53:27 -07001491 dvmCompilerGenMemBarrier(cUnit, kSY);
buzbeeecf8f6e2010-07-20 14:53:42 -07001492 }
Ben Cheng11d8f142010-03-24 15:24:19 -07001493 HEAP_ACCESS_SHADOW(true);
Bill Buzbee1465db52009-09-23 17:17:35 -07001494 loadWordDisp(cUnit, tReg, 0, rlResult.lowReg);
Ben Cheng11d8f142010-03-24 15:24:19 -07001495 HEAP_ACCESS_SHADOW(false);
1496
Bill Buzbee1465db52009-09-23 17:17:35 -07001497 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001498 break;
1499 }
1500 case OP_SGET_WIDE: {
Bill Buzbee50a6bf22009-07-08 13:08:04 -07001501 int valOffset = offsetof(StaticField, value);
Ben Cheng7a2697d2010-06-07 13:44:23 -07001502 const Method *method = (mir->OptimizationFlags & MIR_CALLEE) ?
1503 mir->meta.calleeMethod : cUnit->method;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001504 void *fieldPtr = (void*)
Ben Cheng7a2697d2010-06-07 13:44:23 -07001505 (method->clazz->pDvmDex->pResFields[mir->dalvikInsn.vB]);
Ben Chengdd6e8702010-05-07 13:05:47 -07001506
1507 if (fieldPtr == NULL) {
1508 LOGE("Unexpected null static field");
1509 dvmAbort();
1510 }
1511
Bill Buzbeec6f10662010-02-09 11:16:15 -08001512 int tReg = dvmCompilerAllocTemp(cUnit);
Bill Buzbeec6f10662010-02-09 11:16:15 -08001513 rlDest = dvmCompilerGetDestWide(cUnit, mir, 0, 1);
1514 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kAnyReg, true);
Bill Buzbee1465db52009-09-23 17:17:35 -07001515 loadConstant(cUnit, tReg, (int) fieldPtr + valOffset);
Ben Cheng11d8f142010-03-24 15:24:19 -07001516
1517 HEAP_ACCESS_SHADOW(true);
Bill Buzbee1465db52009-09-23 17:17:35 -07001518 loadPair(cUnit, tReg, rlResult.lowReg, rlResult.highReg);
Ben Cheng11d8f142010-03-24 15:24:19 -07001519 HEAP_ACCESS_SHADOW(false);
1520
Bill Buzbee1465db52009-09-23 17:17:35 -07001521 storeValueWide(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001522 break;
1523 }
1524 case OP_SPUT_OBJECT:
buzbeeddc7d292010-09-02 17:16:24 -07001525 case OP_SPUT_OBJECT_VOLATILE:
1526 case OP_SPUT_VOLATILE:
Ben Chengba4fc8b2009-06-01 13:00:29 -07001527 case OP_SPUT_BOOLEAN:
1528 case OP_SPUT_CHAR:
1529 case OP_SPUT_BYTE:
1530 case OP_SPUT_SHORT:
1531 case OP_SPUT: {
Bill Buzbee50a6bf22009-07-08 13:08:04 -07001532 int valOffset = offsetof(StaticField, value);
Bill Buzbeec6f10662010-02-09 11:16:15 -08001533 int tReg = dvmCompilerAllocTemp(cUnit);
buzbeed3b0a4b2010-09-27 11:30:22 -07001534 int objHead;
buzbeeecf8f6e2010-07-20 14:53:42 -07001535 bool isVolatile;
buzbeed3b0a4b2010-09-27 11:30:22 -07001536 bool isSputObject;
Ben Cheng7a2697d2010-06-07 13:44:23 -07001537 const Method *method = (mir->OptimizationFlags & MIR_CALLEE) ?
1538 mir->meta.calleeMethod : cUnit->method;
1539 void *fieldPtr = (void*)
1540 (method->clazz->pDvmDex->pResFields[mir->dalvikInsn.vB]);
Ben Chenge9695e52009-06-16 16:11:47 -07001541
Dan Bornstein9a1f8162010-12-01 17:02:26 -08001542 isVolatile = (mir->dalvikInsn.opcode == OP_SPUT_VOLATILE) ||
1543 (mir->dalvikInsn.opcode == OP_SPUT_OBJECT_VOLATILE) ||
buzbeeecf8f6e2010-07-20 14:53:42 -07001544 dvmIsVolatileField(fieldPtr);
1545
Dan Bornstein9a1f8162010-12-01 17:02:26 -08001546 isSputObject = (mir->dalvikInsn.opcode == OP_SPUT_OBJECT) ||
1547 (mir->dalvikInsn.opcode == OP_SPUT_OBJECT_VOLATILE);
buzbeed3b0a4b2010-09-27 11:30:22 -07001548
Ben Chengdd6e8702010-05-07 13:05:47 -07001549 if (fieldPtr == NULL) {
1550 LOGE("Unexpected null static field");
1551 dvmAbort();
1552 }
1553
Bill Buzbeec6f10662010-02-09 11:16:15 -08001554 rlSrc = dvmCompilerGetSrc(cUnit, mir, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -07001555 rlSrc = loadValue(cUnit, rlSrc, kAnyReg);
buzbeeb78c76f2010-09-30 19:08:20 -07001556 loadConstant(cUnit, tReg, (int) fieldPtr);
buzbeed3b0a4b2010-09-27 11:30:22 -07001557 if (isSputObject) {
1558 objHead = dvmCompilerAllocTemp(cUnit);
buzbeeb78c76f2010-09-30 19:08:20 -07001559 loadWordDisp(cUnit, tReg, offsetof(Field, clazz), objHead);
buzbeed3b0a4b2010-09-27 11:30:22 -07001560 }
Ben Cheng11d8f142010-03-24 15:24:19 -07001561 HEAP_ACCESS_SHADOW(true);
buzbeeb78c76f2010-09-30 19:08:20 -07001562 storeWordDisp(cUnit, tReg, valOffset ,rlSrc.lowReg);
buzbeed3b0a4b2010-09-27 11:30:22 -07001563 dvmCompilerFreeTemp(cUnit, tReg);
Ben Cheng11d8f142010-03-24 15:24:19 -07001564 HEAP_ACCESS_SHADOW(false);
buzbeeecf8f6e2010-07-20 14:53:42 -07001565 if (isVolatile) {
buzbee2ce33c92010-11-01 15:53:27 -07001566 dvmCompilerGenMemBarrier(cUnit, kSY);
buzbeeecf8f6e2010-07-20 14:53:42 -07001567 }
buzbeed3b0a4b2010-09-27 11:30:22 -07001568 if (isSputObject) {
buzbeeb78c76f2010-09-30 19:08:20 -07001569 /* NOTE: marking card based sfield->clazz */
buzbeed3b0a4b2010-09-27 11:30:22 -07001570 markCard(cUnit, rlSrc.lowReg, objHead);
1571 dvmCompilerFreeTemp(cUnit, objHead);
buzbee919eb062010-07-12 12:59:22 -07001572 }
Ben Cheng11d8f142010-03-24 15:24:19 -07001573
Ben Chengba4fc8b2009-06-01 13:00:29 -07001574 break;
1575 }
1576 case OP_SPUT_WIDE: {
Bill Buzbeec6f10662010-02-09 11:16:15 -08001577 int tReg = dvmCompilerAllocTemp(cUnit);
Bill Buzbee50a6bf22009-07-08 13:08:04 -07001578 int valOffset = offsetof(StaticField, value);
Ben Cheng7a2697d2010-06-07 13:44:23 -07001579 const Method *method = (mir->OptimizationFlags & MIR_CALLEE) ?
1580 mir->meta.calleeMethod : cUnit->method;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001581 void *fieldPtr = (void*)
Ben Cheng7a2697d2010-06-07 13:44:23 -07001582 (method->clazz->pDvmDex->pResFields[mir->dalvikInsn.vB]);
Ben Chenge9695e52009-06-16 16:11:47 -07001583
Ben Chengdd6e8702010-05-07 13:05:47 -07001584 if (fieldPtr == NULL) {
1585 LOGE("Unexpected null static field");
1586 dvmAbort();
1587 }
1588
Bill Buzbeec6f10662010-02-09 11:16:15 -08001589 rlSrc = dvmCompilerGetSrcWide(cUnit, mir, 0, 1);
Bill Buzbee1465db52009-09-23 17:17:35 -07001590 rlSrc = loadValueWide(cUnit, rlSrc, kAnyReg);
1591 loadConstant(cUnit, tReg, (int) fieldPtr + valOffset);
Ben Cheng11d8f142010-03-24 15:24:19 -07001592
1593 HEAP_ACCESS_SHADOW(true);
Bill Buzbee1465db52009-09-23 17:17:35 -07001594 storePair(cUnit, tReg, rlSrc.lowReg, rlSrc.highReg);
Ben Cheng11d8f142010-03-24 15:24:19 -07001595 HEAP_ACCESS_SHADOW(false);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001596 break;
1597 }
1598 case OP_NEW_INSTANCE: {
Ben Chenge9695e52009-06-16 16:11:47 -07001599 /*
1600 * Obey the calling convention and don't mess with the register
1601 * usage.
1602 */
Ben Chengba4fc8b2009-06-01 13:00:29 -07001603 ClassObject *classPtr = (void*)
1604 (cUnit->method->clazz->pDvmDex->pResClasses[mir->dalvikInsn.vB]);
Ben Chengdd6e8702010-05-07 13:05:47 -07001605
1606 if (classPtr == NULL) {
1607 LOGE("Unexpected null class");
1608 dvmAbort();
1609 }
1610
Ben Cheng79d173c2009-09-29 16:12:51 -07001611 /*
1612 * If it is going to throw, it should not make to the trace to begin
Bill Buzbee1465db52009-09-23 17:17:35 -07001613 * with. However, Alloc might throw, so we need to genExportPC()
Ben Cheng79d173c2009-09-29 16:12:51 -07001614 */
1615 assert((classPtr->accessFlags & (ACC_INTERFACE|ACC_ABSTRACT)) == 0);
Bill Buzbeec6f10662010-02-09 11:16:15 -08001616 dvmCompilerFlushAllRegs(cUnit); /* Everything to home location */
Bill Buzbee1465db52009-09-23 17:17:35 -07001617 genExportPC(cUnit, mir);
Ben Chengbd1326d2010-04-02 15:04:53 -07001618 LOAD_FUNC_ADDR(cUnit, r2, (int)dvmAllocObject);
Ben Chenge9695e52009-06-16 16:11:47 -07001619 loadConstant(cUnit, r0, (int) classPtr);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001620 loadConstant(cUnit, r1, ALLOC_DONT_TRACK);
Bill Buzbee1465db52009-09-23 17:17:35 -07001621 opReg(cUnit, kOpBlx, r2);
Elliott Hughes6a555132010-02-25 15:41:42 -08001622 dvmCompilerClobberCallRegs(cUnit);
Ben Cheng4f489172009-09-27 17:08:35 -07001623 /* generate a branch over if allocation is successful */
buzbee8f8109a2010-08-31 10:16:35 -07001624 ArmLIR *branchOver = genCmpImmBranch(cUnit, kArmCondNe, r0, 0);
Ben Cheng4f489172009-09-27 17:08:35 -07001625 /*
1626 * OOM exception needs to be thrown here and cannot re-execute
1627 */
1628 loadConstant(cUnit, r0,
1629 (int) (cUnit->method->insns + mir->offset));
1630 genDispatchToHandler(cUnit, TEMPLATE_THROW_EXCEPTION_COMMON);
1631 /* noreturn */
1632
Bill Buzbee1465db52009-09-23 17:17:35 -07001633 ArmLIR *target = newLIR0(cUnit, kArmPseudoTargetLabel);
Ben Cheng4f489172009-09-27 17:08:35 -07001634 target->defMask = ENCODE_ALL;
1635 branchOver->generic.target = (LIR *) target;
Bill Buzbeec6f10662010-02-09 11:16:15 -08001636 rlDest = dvmCompilerGetDest(cUnit, mir, 0);
1637 rlResult = dvmCompilerGetReturn(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -07001638 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001639 break;
1640 }
1641 case OP_CHECK_CAST: {
Ben Chenge9695e52009-06-16 16:11:47 -07001642 /*
1643 * Obey the calling convention and don't mess with the register
1644 * usage.
1645 */
Ben Chengba4fc8b2009-06-01 13:00:29 -07001646 ClassObject *classPtr =
1647 (cUnit->method->clazz->pDvmDex->pResClasses[mir->dalvikInsn.vB]);
Bill Buzbee4df41a52009-11-12 17:07:16 -08001648 /*
1649 * Note: It is possible that classPtr is NULL at this point,
1650 * even though this instruction has been successfully interpreted.
1651 * If the previous interpretation had a null source, the
1652 * interpreter would not have bothered to resolve the clazz.
1653 * Bail out to the interpreter in this case, and log it
1654 * so that we can tell if it happens frequently.
1655 */
1656 if (classPtr == NULL) {
Ben Cheng11d8f142010-03-24 15:24:19 -07001657 LOGVV("null clazz in OP_CHECK_CAST, single-stepping");
Bill Buzbee4df41a52009-11-12 17:07:16 -08001658 genInterpSingleStep(cUnit, mir);
1659 return false;
1660 }
Bill Buzbeec6f10662010-02-09 11:16:15 -08001661 dvmCompilerFlushAllRegs(cUnit); /* Everything to home location */
Ben Chengba4fc8b2009-06-01 13:00:29 -07001662 loadConstant(cUnit, r1, (int) classPtr );
Bill Buzbeec6f10662010-02-09 11:16:15 -08001663 rlSrc = dvmCompilerGetSrc(cUnit, mir, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -07001664 rlSrc = loadValue(cUnit, rlSrc, kCoreReg);
buzbee8f8109a2010-08-31 10:16:35 -07001665 /* Null? */
1666 ArmLIR *branch1 = genCmpImmBranch(cUnit, kArmCondEq,
1667 rlSrc.lowReg, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -07001668 /*
1669 * rlSrc.lowReg now contains object->clazz. Note that
1670 * it could have been allocated r0, but we're okay so long
1671 * as we don't do anything desctructive until r0 is loaded
1672 * with clazz.
1673 */
Ben Chengba4fc8b2009-06-01 13:00:29 -07001674 /* r0 now contains object->clazz */
Bill Buzbee1465db52009-09-23 17:17:35 -07001675 loadWordDisp(cUnit, rlSrc.lowReg, offsetof(Object, clazz), r0);
Ben Chengbd1326d2010-04-02 15:04:53 -07001676 LOAD_FUNC_ADDR(cUnit, r2, (int)dvmInstanceofNonTrivial);
Bill Buzbee1465db52009-09-23 17:17:35 -07001677 opRegReg(cUnit, kOpCmp, r0, r1);
1678 ArmLIR *branch2 = opCondBranch(cUnit, kArmCondEq);
1679 opReg(cUnit, kOpBlx, r2);
Elliott Hughes6a555132010-02-25 15:41:42 -08001680 dvmCompilerClobberCallRegs(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -07001681 /*
1682 * If null, check cast failed - punt to the interpreter. Because
1683 * interpreter will be the one throwing, we don't need to
1684 * genExportPC() here.
1685 */
Bill Buzbee270c1d62009-08-13 16:58:07 -07001686 genZeroCheck(cUnit, r0, mir->offset, NULL);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001687 /* check cast passed - branch target here */
Bill Buzbee1465db52009-09-23 17:17:35 -07001688 ArmLIR *target = newLIR0(cUnit, kArmPseudoTargetLabel);
Ben Chengd7d426a2009-09-22 11:23:36 -07001689 target->defMask = ENCODE_ALL;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001690 branch1->generic.target = (LIR *)target;
1691 branch2->generic.target = (LIR *)target;
1692 break;
1693 }
buzbee4d92e682010-07-29 15:24:14 -07001694 case OP_SGET_WIDE_VOLATILE:
1695 case OP_SPUT_WIDE_VOLATILE:
1696 genInterpSingleStep(cUnit, mir);
1697 break;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001698 default:
1699 return true;
1700 }
1701 return false;
1702}
1703
Ben Cheng7a2697d2010-06-07 13:44:23 -07001704/*
1705 * A typical example of inlined getter/setter from a monomorphic callsite:
1706 *
1707 * D/dalvikvm( 289): -------- dalvik offset: 0x0000 @ invoke-static (I)
1708 * D/dalvikvm( 289): -------- dalvik offset: 0x0000 @ sget-object (C) v0, ...
1709 * D/dalvikvm( 289): 0x4427fc22 (0002): ldr r0, [pc, #56]
1710 * D/dalvikvm( 289): 0x4427fc24 (0004): ldr r1, [r0, #0]
1711 * D/dalvikvm( 289): 0x4427fc26 (0006): str r1, [r5, #0]
1712 * D/dalvikvm( 289): 0x4427fc28 (0008): .align4
1713 * D/dalvikvm( 289): L0x0003:
1714 * D/dalvikvm( 289): -------- dalvik offset: 0x0003 @ move-result-object (I) v0
1715 *
1716 * Note the invoke-static and move-result-object with the (I) notation are
1717 * turned into no-op.
1718 */
Ben Chengba4fc8b2009-06-01 13:00:29 -07001719static bool handleFmt11x(CompilationUnit *cUnit, MIR *mir)
1720{
Dan Bornstein9a1f8162010-12-01 17:02:26 -08001721 Opcode dalvikOpcode = mir->dalvikInsn.opcode;
Bill Buzbee1465db52009-09-23 17:17:35 -07001722 RegLocation rlResult;
Dan Bornstein9a1f8162010-12-01 17:02:26 -08001723 switch (dalvikOpcode) {
Ben Chengba4fc8b2009-06-01 13:00:29 -07001724 case OP_MOVE_EXCEPTION: {
1725 int offset = offsetof(InterpState, self);
1726 int exOffset = offsetof(Thread, exception);
Bill Buzbeec6f10662010-02-09 11:16:15 -08001727 int selfReg = dvmCompilerAllocTemp(cUnit);
1728 int resetReg = dvmCompilerAllocTemp(cUnit);
1729 RegLocation rlDest = dvmCompilerGetDest(cUnit, mir, 0);
1730 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Bill Buzbee1465db52009-09-23 17:17:35 -07001731 loadWordDisp(cUnit, rGLUE, offset, selfReg);
Bill Buzbeef9f33282009-11-22 12:45:30 -08001732 loadConstant(cUnit, resetReg, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -07001733 loadWordDisp(cUnit, selfReg, exOffset, rlResult.lowReg);
Bill Buzbeef9f33282009-11-22 12:45:30 -08001734 storeWordDisp(cUnit, selfReg, exOffset, resetReg);
Bill Buzbee1465db52009-09-23 17:17:35 -07001735 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001736 break;
1737 }
1738 case OP_MOVE_RESULT:
1739 case OP_MOVE_RESULT_OBJECT: {
Ben Cheng7a2697d2010-06-07 13:44:23 -07001740 /* An inlined move result is effectively no-op */
1741 if (mir->OptimizationFlags & MIR_INLINED)
1742 break;
Bill Buzbeec6f10662010-02-09 11:16:15 -08001743 RegLocation rlDest = dvmCompilerGetDest(cUnit, mir, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -07001744 RegLocation rlSrc = LOC_DALVIK_RETURN_VAL;
1745 rlSrc.fp = rlDest.fp;
1746 storeValue(cUnit, rlDest, rlSrc);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001747 break;
1748 }
1749 case OP_MOVE_RESULT_WIDE: {
Ben Cheng7a2697d2010-06-07 13:44:23 -07001750 /* An inlined move result is effectively no-op */
1751 if (mir->OptimizationFlags & MIR_INLINED)
1752 break;
Bill Buzbeec6f10662010-02-09 11:16:15 -08001753 RegLocation rlDest = dvmCompilerGetDestWide(cUnit, mir, 0, 1);
Bill Buzbee1465db52009-09-23 17:17:35 -07001754 RegLocation rlSrc = LOC_DALVIK_RETURN_VAL_WIDE;
1755 rlSrc.fp = rlDest.fp;
1756 storeValueWide(cUnit, rlDest, rlSrc);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001757 break;
1758 }
1759 case OP_RETURN_WIDE: {
Bill Buzbeec6f10662010-02-09 11:16:15 -08001760 RegLocation rlSrc = dvmCompilerGetSrcWide(cUnit, mir, 0, 1);
Bill Buzbee1465db52009-09-23 17:17:35 -07001761 RegLocation rlDest = LOC_DALVIK_RETURN_VAL_WIDE;
1762 rlDest.fp = rlSrc.fp;
1763 storeValueWide(cUnit, rlDest, rlSrc);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001764 genReturnCommon(cUnit,mir);
1765 break;
1766 }
1767 case OP_RETURN:
1768 case OP_RETURN_OBJECT: {
Bill Buzbeec6f10662010-02-09 11:16:15 -08001769 RegLocation rlSrc = dvmCompilerGetSrc(cUnit, mir, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -07001770 RegLocation rlDest = LOC_DALVIK_RETURN_VAL;
1771 rlDest.fp = rlSrc.fp;
1772 storeValue(cUnit, rlDest, rlSrc);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001773 genReturnCommon(cUnit,mir);
1774 break;
1775 }
Bill Buzbee1465db52009-09-23 17:17:35 -07001776 case OP_MONITOR_EXIT:
Ben Chengba4fc8b2009-06-01 13:00:29 -07001777 case OP_MONITOR_ENTER:
Bill Buzbeed0937ef2009-12-22 16:15:39 -08001778#if defined(WITH_DEADLOCK_PREDICTION) || defined(WITH_MONITOR_TRACKING)
Ben Cheng5d90c202009-11-22 23:31:11 -08001779 genMonitorPortable(cUnit, mir);
Bill Buzbee1465db52009-09-23 17:17:35 -07001780#else
Ben Cheng5d90c202009-11-22 23:31:11 -08001781 genMonitor(cUnit, mir);
Bill Buzbee1465db52009-09-23 17:17:35 -07001782#endif
Ben Chengba4fc8b2009-06-01 13:00:29 -07001783 break;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001784 case OP_THROW: {
1785 genInterpSingleStep(cUnit, mir);
1786 break;
1787 }
1788 default:
1789 return true;
1790 }
1791 return false;
1792}
1793
Bill Buzbeed45ba372009-06-15 17:00:57 -07001794static bool handleFmt12x(CompilationUnit *cUnit, MIR *mir)
1795{
Dan Bornstein9a1f8162010-12-01 17:02:26 -08001796 Opcode opcode = mir->dalvikInsn.opcode;
Bill Buzbee1465db52009-09-23 17:17:35 -07001797 RegLocation rlDest;
1798 RegLocation rlSrc;
1799 RegLocation rlResult;
Bill Buzbeed45ba372009-06-15 17:00:57 -07001800
Dan Bornstein9a1f8162010-12-01 17:02:26 -08001801 if ( (opcode >= OP_ADD_INT_2ADDR) && (opcode <= OP_REM_DOUBLE_2ADDR)) {
Ben Cheng5d90c202009-11-22 23:31:11 -08001802 return genArithOp( cUnit, mir );
Ben Chengba4fc8b2009-06-01 13:00:29 -07001803 }
1804
Bill Buzbee1465db52009-09-23 17:17:35 -07001805 if (mir->ssaRep->numUses == 2)
Bill Buzbeec6f10662010-02-09 11:16:15 -08001806 rlSrc = dvmCompilerGetSrcWide(cUnit, mir, 0, 1);
Bill Buzbee1465db52009-09-23 17:17:35 -07001807 else
Bill Buzbeec6f10662010-02-09 11:16:15 -08001808 rlSrc = dvmCompilerGetSrc(cUnit, mir, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -07001809 if (mir->ssaRep->numDefs == 2)
Bill Buzbeec6f10662010-02-09 11:16:15 -08001810 rlDest = dvmCompilerGetDestWide(cUnit, mir, 0, 1);
Bill Buzbee1465db52009-09-23 17:17:35 -07001811 else
Bill Buzbeec6f10662010-02-09 11:16:15 -08001812 rlDest = dvmCompilerGetDest(cUnit, mir, 0);
Ben Chenge9695e52009-06-16 16:11:47 -07001813
Dan Bornstein9a1f8162010-12-01 17:02:26 -08001814 switch (opcode) {
Bill Buzbee1465db52009-09-23 17:17:35 -07001815 case OP_DOUBLE_TO_INT:
Ben Chengba4fc8b2009-06-01 13:00:29 -07001816 case OP_INT_TO_FLOAT:
Ben Chengba4fc8b2009-06-01 13:00:29 -07001817 case OP_FLOAT_TO_INT:
Ben Chengba4fc8b2009-06-01 13:00:29 -07001818 case OP_DOUBLE_TO_FLOAT:
Ben Chengba4fc8b2009-06-01 13:00:29 -07001819 case OP_FLOAT_TO_DOUBLE:
Ben Chengba4fc8b2009-06-01 13:00:29 -07001820 case OP_INT_TO_DOUBLE:
Ben Chengba4fc8b2009-06-01 13:00:29 -07001821 case OP_FLOAT_TO_LONG:
Ben Chengba4fc8b2009-06-01 13:00:29 -07001822 case OP_LONG_TO_FLOAT:
Ben Chengba4fc8b2009-06-01 13:00:29 -07001823 case OP_DOUBLE_TO_LONG:
Ben Chengba4fc8b2009-06-01 13:00:29 -07001824 case OP_LONG_TO_DOUBLE:
Ben Cheng5d90c202009-11-22 23:31:11 -08001825 return genConversion(cUnit, mir);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001826 case OP_NEG_INT:
1827 case OP_NOT_INT:
Ben Cheng5d90c202009-11-22 23:31:11 -08001828 return genArithOpInt(cUnit, mir, rlDest, rlSrc, rlSrc);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001829 case OP_NEG_LONG:
1830 case OP_NOT_LONG:
Ben Cheng5d90c202009-11-22 23:31:11 -08001831 return genArithOpLong(cUnit, mir, rlDest, rlSrc, rlSrc);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001832 case OP_NEG_FLOAT:
Ben Cheng5d90c202009-11-22 23:31:11 -08001833 return genArithOpFloat(cUnit, mir, rlDest, rlSrc, rlSrc);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001834 case OP_NEG_DOUBLE:
Ben Cheng5d90c202009-11-22 23:31:11 -08001835 return genArithOpDouble(cUnit, mir, rlDest, rlSrc, rlSrc);
Bill Buzbee1465db52009-09-23 17:17:35 -07001836 case OP_MOVE_WIDE:
1837 storeValueWide(cUnit, rlDest, rlSrc);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001838 break;
Bill Buzbee1465db52009-09-23 17:17:35 -07001839 case OP_INT_TO_LONG:
Bill Buzbeec6f10662010-02-09 11:16:15 -08001840 rlSrc = dvmCompilerUpdateLoc(cUnit, rlSrc);
1841 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Bill Buzbee964a7b02010-01-28 12:54:19 -08001842 //TUNING: shouldn't loadValueDirect already check for phys reg?
Bill Buzbee1465db52009-09-23 17:17:35 -07001843 if (rlSrc.location == kLocPhysReg) {
1844 genRegCopy(cUnit, rlResult.lowReg, rlSrc.lowReg);
1845 } else {
1846 loadValueDirect(cUnit, rlSrc, rlResult.lowReg);
1847 }
1848 opRegRegImm(cUnit, kOpAsr, rlResult.highReg,
1849 rlResult.lowReg, 31);
1850 storeValueWide(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001851 break;
Bill Buzbee1465db52009-09-23 17:17:35 -07001852 case OP_LONG_TO_INT:
Bill Buzbeec6f10662010-02-09 11:16:15 -08001853 rlSrc = dvmCompilerUpdateLocWide(cUnit, rlSrc);
1854 rlSrc = dvmCompilerWideToNarrow(cUnit, rlSrc);
Bill Buzbee1465db52009-09-23 17:17:35 -07001855 // Intentional fallthrough
Ben Chengba4fc8b2009-06-01 13:00:29 -07001856 case OP_MOVE:
1857 case OP_MOVE_OBJECT:
Bill Buzbee1465db52009-09-23 17:17:35 -07001858 storeValue(cUnit, rlDest, rlSrc);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001859 break;
1860 case OP_INT_TO_BYTE:
Bill Buzbee1465db52009-09-23 17:17:35 -07001861 rlSrc = loadValue(cUnit, rlSrc, kCoreReg);
Bill Buzbeec6f10662010-02-09 11:16:15 -08001862 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Bill Buzbee1465db52009-09-23 17:17:35 -07001863 opRegReg(cUnit, kOp2Byte, rlResult.lowReg, rlSrc.lowReg);
1864 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001865 break;
1866 case OP_INT_TO_SHORT:
Bill Buzbee1465db52009-09-23 17:17:35 -07001867 rlSrc = loadValue(cUnit, rlSrc, kCoreReg);
Bill Buzbeec6f10662010-02-09 11:16:15 -08001868 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Bill Buzbee1465db52009-09-23 17:17:35 -07001869 opRegReg(cUnit, kOp2Short, rlResult.lowReg, rlSrc.lowReg);
1870 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001871 break;
1872 case OP_INT_TO_CHAR:
Bill Buzbee1465db52009-09-23 17:17:35 -07001873 rlSrc = loadValue(cUnit, rlSrc, kCoreReg);
Bill Buzbeec6f10662010-02-09 11:16:15 -08001874 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Bill Buzbee1465db52009-09-23 17:17:35 -07001875 opRegReg(cUnit, kOp2Char, rlResult.lowReg, rlSrc.lowReg);
1876 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001877 break;
1878 case OP_ARRAY_LENGTH: {
1879 int lenOffset = offsetof(ArrayObject, length);
Bill Buzbee1465db52009-09-23 17:17:35 -07001880 rlSrc = loadValue(cUnit, rlSrc, kCoreReg);
1881 genNullCheck(cUnit, rlSrc.sRegLow, rlSrc.lowReg,
1882 mir->offset, NULL);
Bill Buzbeec6f10662010-02-09 11:16:15 -08001883 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Bill Buzbee1465db52009-09-23 17:17:35 -07001884 loadWordDisp(cUnit, rlSrc.lowReg, lenOffset,
1885 rlResult.lowReg);
1886 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001887 break;
1888 }
1889 default:
1890 return true;
1891 }
1892 return false;
1893}
1894
1895static bool handleFmt21s(CompilationUnit *cUnit, MIR *mir)
1896{
Dan Bornstein9a1f8162010-12-01 17:02:26 -08001897 Opcode dalvikOpcode = mir->dalvikInsn.opcode;
Bill Buzbee1465db52009-09-23 17:17:35 -07001898 RegLocation rlDest;
1899 RegLocation rlResult;
1900 int BBBB = mir->dalvikInsn.vB;
Dan Bornstein9a1f8162010-12-01 17:02:26 -08001901 if (dalvikOpcode == OP_CONST_WIDE_16) {
Bill Buzbeec6f10662010-02-09 11:16:15 -08001902 rlDest = dvmCompilerGetDestWide(cUnit, mir, 0, 1);
1903 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Ben Chengbd1326d2010-04-02 15:04:53 -07001904 loadConstantNoClobber(cUnit, rlResult.lowReg, BBBB);
Bill Buzbee964a7b02010-01-28 12:54:19 -08001905 //TUNING: do high separately to avoid load dependency
Bill Buzbee1465db52009-09-23 17:17:35 -07001906 opRegRegImm(cUnit, kOpAsr, rlResult.highReg, rlResult.lowReg, 31);
1907 storeValueWide(cUnit, rlDest, rlResult);
Dan Bornstein9a1f8162010-12-01 17:02:26 -08001908 } else if (dalvikOpcode == OP_CONST_16) {
Bill Buzbeec6f10662010-02-09 11:16:15 -08001909 rlDest = dvmCompilerGetDest(cUnit, mir, 0);
1910 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kAnyReg, true);
Ben Chengbd1326d2010-04-02 15:04:53 -07001911 loadConstantNoClobber(cUnit, rlResult.lowReg, BBBB);
Bill Buzbee1465db52009-09-23 17:17:35 -07001912 storeValue(cUnit, rlDest, rlResult);
1913 } else
Ben Chengba4fc8b2009-06-01 13:00:29 -07001914 return true;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001915 return false;
1916}
1917
1918/* Compare agaist zero */
1919static bool handleFmt21t(CompilationUnit *cUnit, MIR *mir, BasicBlock *bb,
Bill Buzbee89efc3d2009-07-28 11:22:22 -07001920 ArmLIR *labelList)
Ben Chengba4fc8b2009-06-01 13:00:29 -07001921{
Dan Bornstein9a1f8162010-12-01 17:02:26 -08001922 Opcode dalvikOpcode = mir->dalvikInsn.opcode;
Bill Buzbee89efc3d2009-07-28 11:22:22 -07001923 ArmConditionCode cond;
Bill Buzbeec6f10662010-02-09 11:16:15 -08001924 RegLocation rlSrc = dvmCompilerGetSrc(cUnit, mir, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -07001925 rlSrc = loadValue(cUnit, rlSrc, kCoreReg);
1926 opRegImm(cUnit, kOpCmp, rlSrc.lowReg, 0);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001927
Bill Buzbee270c1d62009-08-13 16:58:07 -07001928//TUNING: break this out to allow use of Thumb2 CB[N]Z
Dan Bornstein9a1f8162010-12-01 17:02:26 -08001929 switch (dalvikOpcode) {
Ben Chengba4fc8b2009-06-01 13:00:29 -07001930 case OP_IF_EQZ:
Bill Buzbee1465db52009-09-23 17:17:35 -07001931 cond = kArmCondEq;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001932 break;
1933 case OP_IF_NEZ:
Bill Buzbee1465db52009-09-23 17:17:35 -07001934 cond = kArmCondNe;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001935 break;
1936 case OP_IF_LTZ:
Bill Buzbee1465db52009-09-23 17:17:35 -07001937 cond = kArmCondLt;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001938 break;
1939 case OP_IF_GEZ:
Bill Buzbee1465db52009-09-23 17:17:35 -07001940 cond = kArmCondGe;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001941 break;
1942 case OP_IF_GTZ:
Bill Buzbee1465db52009-09-23 17:17:35 -07001943 cond = kArmCondGt;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001944 break;
1945 case OP_IF_LEZ:
Bill Buzbee1465db52009-09-23 17:17:35 -07001946 cond = kArmCondLe;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001947 break;
1948 default:
1949 cond = 0;
Dan Bornstein9a1f8162010-12-01 17:02:26 -08001950 LOGE("Unexpected opcode (%d) for Fmt21t\n", dalvikOpcode);
Bill Buzbeefc519dc2010-03-06 23:30:57 -08001951 dvmCompilerAbort(cUnit);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001952 }
1953 genConditionalBranch(cUnit, cond, &labelList[bb->taken->id]);
1954 /* This mostly likely will be optimized away in a later phase */
1955 genUnconditionalBranch(cUnit, &labelList[bb->fallThrough->id]);
1956 return false;
1957}
1958
Elliott Hughesb4c05972010-02-24 16:36:18 -08001959static bool isPowerOfTwo(int x)
1960{
1961 return (x & (x - 1)) == 0;
1962}
1963
1964// Returns true if no more than two bits are set in 'x'.
1965static bool isPopCountLE2(unsigned int x)
1966{
1967 x &= x - 1;
1968 return (x & (x - 1)) == 0;
1969}
1970
1971// Returns the index of the lowest set bit in 'x'.
1972static int lowestSetBit(unsigned int x) {
1973 int bit_posn = 0;
1974 while ((x & 0xf) == 0) {
1975 bit_posn += 4;
1976 x >>= 4;
Bill Buzbee78cb0e22010-02-11 14:04:53 -08001977 }
Elliott Hughesb4c05972010-02-24 16:36:18 -08001978 while ((x & 1) == 0) {
1979 bit_posn++;
1980 x >>= 1;
1981 }
1982 return bit_posn;
1983}
1984
Elliott Hughes672511b2010-04-26 17:40:13 -07001985// Returns true if it added instructions to 'cUnit' to divide 'rlSrc' by 'lit'
1986// and store the result in 'rlDest'.
Dan Bornstein9a1f8162010-12-01 17:02:26 -08001987static bool handleEasyDivide(CompilationUnit *cUnit, Opcode dalvikOpcode,
Elliott Hughes672511b2010-04-26 17:40:13 -07001988 RegLocation rlSrc, RegLocation rlDest, int lit)
1989{
1990 if (lit < 2 || !isPowerOfTwo(lit)) {
1991 return false;
1992 }
1993 int k = lowestSetBit(lit);
1994 if (k >= 30) {
1995 // Avoid special cases.
1996 return false;
1997 }
Dan Bornstein9a1f8162010-12-01 17:02:26 -08001998 bool div = (dalvikOpcode == OP_DIV_INT_LIT8 || dalvikOpcode == OP_DIV_INT_LIT16);
Elliott Hughes672511b2010-04-26 17:40:13 -07001999 rlSrc = loadValue(cUnit, rlSrc, kCoreReg);
2000 RegLocation rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Elliott Hughes9c457022010-04-28 16:15:38 -07002001 if (div) {
2002 int tReg = dvmCompilerAllocTemp(cUnit);
2003 if (lit == 2) {
2004 // Division by 2 is by far the most common division by constant.
2005 opRegRegImm(cUnit, kOpLsr, tReg, rlSrc.lowReg, 32 - k);
2006 opRegRegReg(cUnit, kOpAdd, tReg, tReg, rlSrc.lowReg);
2007 opRegRegImm(cUnit, kOpAsr, rlResult.lowReg, tReg, k);
2008 } else {
2009 opRegRegImm(cUnit, kOpAsr, tReg, rlSrc.lowReg, 31);
2010 opRegRegImm(cUnit, kOpLsr, tReg, tReg, 32 - k);
2011 opRegRegReg(cUnit, kOpAdd, tReg, tReg, rlSrc.lowReg);
2012 opRegRegImm(cUnit, kOpAsr, rlResult.lowReg, tReg, k);
2013 }
Elliott Hughes672511b2010-04-26 17:40:13 -07002014 } else {
Elliott Hughes9c457022010-04-28 16:15:38 -07002015 int cReg = dvmCompilerAllocTemp(cUnit);
2016 loadConstant(cUnit, cReg, lit - 1);
2017 int tReg1 = dvmCompilerAllocTemp(cUnit);
2018 int tReg2 = dvmCompilerAllocTemp(cUnit);
2019 if (lit == 2) {
2020 opRegRegImm(cUnit, kOpLsr, tReg1, rlSrc.lowReg, 32 - k);
2021 opRegRegReg(cUnit, kOpAdd, tReg2, tReg1, rlSrc.lowReg);
2022 opRegRegReg(cUnit, kOpAnd, tReg2, tReg2, cReg);
2023 opRegRegReg(cUnit, kOpSub, rlResult.lowReg, tReg2, tReg1);
2024 } else {
2025 opRegRegImm(cUnit, kOpAsr, tReg1, rlSrc.lowReg, 31);
2026 opRegRegImm(cUnit, kOpLsr, tReg1, tReg1, 32 - k);
2027 opRegRegReg(cUnit, kOpAdd, tReg2, tReg1, rlSrc.lowReg);
2028 opRegRegReg(cUnit, kOpAnd, tReg2, tReg2, cReg);
2029 opRegRegReg(cUnit, kOpSub, rlResult.lowReg, tReg2, tReg1);
2030 }
Elliott Hughes672511b2010-04-26 17:40:13 -07002031 }
2032 storeValue(cUnit, rlDest, rlResult);
2033 return true;
2034}
2035
Elliott Hughesb4c05972010-02-24 16:36:18 -08002036// Returns true if it added instructions to 'cUnit' to multiply 'rlSrc' by 'lit'
2037// and store the result in 'rlDest'.
2038static bool handleEasyMultiply(CompilationUnit *cUnit,
2039 RegLocation rlSrc, RegLocation rlDest, int lit)
2040{
2041 // Can we simplify this multiplication?
2042 bool powerOfTwo = false;
2043 bool popCountLE2 = false;
2044 bool powerOfTwoMinusOne = false;
2045 if (lit < 2) {
2046 // Avoid special cases.
2047 return false;
2048 } else if (isPowerOfTwo(lit)) {
2049 powerOfTwo = true;
2050 } else if (isPopCountLE2(lit)) {
2051 popCountLE2 = true;
2052 } else if (isPowerOfTwo(lit + 1)) {
2053 powerOfTwoMinusOne = true;
2054 } else {
2055 return false;
2056 }
2057 rlSrc = loadValue(cUnit, rlSrc, kCoreReg);
2058 RegLocation rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
2059 if (powerOfTwo) {
2060 // Shift.
2061 opRegRegImm(cUnit, kOpLsl, rlResult.lowReg, rlSrc.lowReg,
2062 lowestSetBit(lit));
2063 } else if (popCountLE2) {
2064 // Shift and add and shift.
2065 int firstBit = lowestSetBit(lit);
2066 int secondBit = lowestSetBit(lit ^ (1 << firstBit));
2067 genMultiplyByTwoBitMultiplier(cUnit, rlSrc, rlResult, lit,
2068 firstBit, secondBit);
2069 } else {
2070 // Reverse subtract: (src << (shift + 1)) - src.
2071 assert(powerOfTwoMinusOne);
2072 // TODO: rsb dst, src, src lsl#lowestSetBit(lit + 1)
2073 int tReg = dvmCompilerAllocTemp(cUnit);
2074 opRegRegImm(cUnit, kOpLsl, tReg, rlSrc.lowReg, lowestSetBit(lit + 1));
2075 opRegRegReg(cUnit, kOpSub, rlResult.lowReg, tReg, rlSrc.lowReg);
2076 }
2077 storeValue(cUnit, rlDest, rlResult);
2078 return true;
Bill Buzbee78cb0e22010-02-11 14:04:53 -08002079}
2080
Ben Chengba4fc8b2009-06-01 13:00:29 -07002081static bool handleFmt22b_Fmt22s(CompilationUnit *cUnit, MIR *mir)
2082{
Dan Bornstein9a1f8162010-12-01 17:02:26 -08002083 Opcode dalvikOpcode = mir->dalvikInsn.opcode;
Bill Buzbeec6f10662010-02-09 11:16:15 -08002084 RegLocation rlSrc = dvmCompilerGetSrc(cUnit, mir, 0);
2085 RegLocation rlDest = dvmCompilerGetDest(cUnit, mir, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -07002086 RegLocation rlResult;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002087 int lit = mir->dalvikInsn.vC;
Ben Cheng4f489172009-09-27 17:08:35 -07002088 OpKind op = 0; /* Make gcc happy */
Bill Buzbee1465db52009-09-23 17:17:35 -07002089 int shiftOp = false;
2090 bool isDiv = false;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002091
Dan Bornstein9a1f8162010-12-01 17:02:26 -08002092 switch (dalvikOpcode) {
Bill Buzbee1465db52009-09-23 17:17:35 -07002093 case OP_RSUB_INT_LIT8:
2094 case OP_RSUB_INT: {
2095 int tReg;
2096 //TUNING: add support for use of Arm rsub op
2097 rlSrc = loadValue(cUnit, rlSrc, kCoreReg);
Bill Buzbeec6f10662010-02-09 11:16:15 -08002098 tReg = dvmCompilerAllocTemp(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -07002099 loadConstant(cUnit, tReg, lit);
Bill Buzbeec6f10662010-02-09 11:16:15 -08002100 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Bill Buzbee1465db52009-09-23 17:17:35 -07002101 opRegRegReg(cUnit, kOpSub, rlResult.lowReg,
2102 tReg, rlSrc.lowReg);
2103 storeValue(cUnit, rlDest, rlResult);
2104 return false;
2105 break;
2106 }
2107
Ben Chengba4fc8b2009-06-01 13:00:29 -07002108 case OP_ADD_INT_LIT8:
2109 case OP_ADD_INT_LIT16:
Bill Buzbee1465db52009-09-23 17:17:35 -07002110 op = kOpAdd;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002111 break;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002112 case OP_MUL_INT_LIT8:
Bill Buzbee78cb0e22010-02-11 14:04:53 -08002113 case OP_MUL_INT_LIT16: {
Elliott Hughesb4c05972010-02-24 16:36:18 -08002114 if (handleEasyMultiply(cUnit, rlSrc, rlDest, lit)) {
2115 return false;
Bill Buzbee78cb0e22010-02-11 14:04:53 -08002116 }
Elliott Hughesb4c05972010-02-24 16:36:18 -08002117 op = kOpMul;
Bill Buzbee1465db52009-09-23 17:17:35 -07002118 break;
Bill Buzbee78cb0e22010-02-11 14:04:53 -08002119 }
Ben Chengba4fc8b2009-06-01 13:00:29 -07002120 case OP_AND_INT_LIT8:
2121 case OP_AND_INT_LIT16:
Bill Buzbee1465db52009-09-23 17:17:35 -07002122 op = kOpAnd;
2123 break;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002124 case OP_OR_INT_LIT8:
2125 case OP_OR_INT_LIT16:
Bill Buzbee1465db52009-09-23 17:17:35 -07002126 op = kOpOr;
2127 break;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002128 case OP_XOR_INT_LIT8:
2129 case OP_XOR_INT_LIT16:
Bill Buzbee1465db52009-09-23 17:17:35 -07002130 op = kOpXor;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002131 break;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002132 case OP_SHL_INT_LIT8:
Bill Buzbee0e605272009-12-01 14:28:05 -08002133 lit &= 31;
Bill Buzbee1465db52009-09-23 17:17:35 -07002134 shiftOp = true;
2135 op = kOpLsl;
2136 break;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002137 case OP_SHR_INT_LIT8:
Bill Buzbee0e605272009-12-01 14:28:05 -08002138 lit &= 31;
Bill Buzbee1465db52009-09-23 17:17:35 -07002139 shiftOp = true;
2140 op = kOpAsr;
2141 break;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002142 case OP_USHR_INT_LIT8:
Bill Buzbee0e605272009-12-01 14:28:05 -08002143 lit &= 31;
Bill Buzbee1465db52009-09-23 17:17:35 -07002144 shiftOp = true;
2145 op = kOpLsr;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002146 break;
2147
2148 case OP_DIV_INT_LIT8:
2149 case OP_DIV_INT_LIT16:
Ben Chengba4fc8b2009-06-01 13:00:29 -07002150 case OP_REM_INT_LIT8:
2151 case OP_REM_INT_LIT16:
2152 if (lit == 0) {
2153 /* Let the interpreter deal with div by 0 */
2154 genInterpSingleStep(cUnit, mir);
2155 return false;
2156 }
Dan Bornstein9a1f8162010-12-01 17:02:26 -08002157 if (handleEasyDivide(cUnit, dalvikOpcode, rlSrc, rlDest, lit)) {
Elliott Hughes672511b2010-04-26 17:40:13 -07002158 return false;
2159 }
Bill Buzbeec6f10662010-02-09 11:16:15 -08002160 dvmCompilerFlushAllRegs(cUnit); /* Everything to home location */
Bill Buzbee1465db52009-09-23 17:17:35 -07002161 loadValueDirectFixed(cUnit, rlSrc, r0);
Bill Buzbeec6f10662010-02-09 11:16:15 -08002162 dvmCompilerClobber(cUnit, r0);
Dan Bornstein9a1f8162010-12-01 17:02:26 -08002163 if ((dalvikOpcode == OP_DIV_INT_LIT8) ||
2164 (dalvikOpcode == OP_DIV_INT_LIT16)) {
Ben Chengbd1326d2010-04-02 15:04:53 -07002165 LOAD_FUNC_ADDR(cUnit, r2, (int)__aeabi_idiv);
Bill Buzbee1465db52009-09-23 17:17:35 -07002166 isDiv = true;
2167 } else {
Ben Chengbd1326d2010-04-02 15:04:53 -07002168 LOAD_FUNC_ADDR(cUnit, r2, (int)__aeabi_idivmod);
Bill Buzbee1465db52009-09-23 17:17:35 -07002169 isDiv = false;
2170 }
Ben Chengba4fc8b2009-06-01 13:00:29 -07002171 loadConstant(cUnit, r1, lit);
Bill Buzbee1465db52009-09-23 17:17:35 -07002172 opReg(cUnit, kOpBlx, r2);
Elliott Hughes6a555132010-02-25 15:41:42 -08002173 dvmCompilerClobberCallRegs(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -07002174 if (isDiv)
Bill Buzbeec6f10662010-02-09 11:16:15 -08002175 rlResult = dvmCompilerGetReturn(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -07002176 else
Bill Buzbeec6f10662010-02-09 11:16:15 -08002177 rlResult = dvmCompilerGetReturnAlt(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -07002178 storeValue(cUnit, rlDest, rlResult);
2179 return false;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002180 break;
2181 default:
2182 return true;
2183 }
Bill Buzbee1465db52009-09-23 17:17:35 -07002184 rlSrc = loadValue(cUnit, rlSrc, kCoreReg);
Bill Buzbeec6f10662010-02-09 11:16:15 -08002185 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Bill Buzbee1465db52009-09-23 17:17:35 -07002186 // Avoid shifts by literal 0 - no support in Thumb. Change to copy
2187 if (shiftOp && (lit == 0)) {
2188 genRegCopy(cUnit, rlResult.lowReg, rlSrc.lowReg);
2189 } else {
2190 opRegRegImm(cUnit, op, rlResult.lowReg, rlSrc.lowReg, lit);
2191 }
2192 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002193 return false;
2194}
2195
2196static bool handleFmt22c(CompilationUnit *cUnit, MIR *mir)
2197{
Dan Bornstein9a1f8162010-12-01 17:02:26 -08002198 Opcode dalvikOpcode = mir->dalvikInsn.opcode;
buzbee4d92e682010-07-29 15:24:14 -07002199 int fieldOffset = -1;
buzbeeecf8f6e2010-07-20 14:53:42 -07002200 bool isVolatile = false;
Dan Bornstein9a1f8162010-12-01 17:02:26 -08002201 switch (dalvikOpcode) {
buzbee4d92e682010-07-29 15:24:14 -07002202 /*
2203 * Wide volatiles currently handled via single step.
2204 * Add them here if generating in-line code.
2205 * case OP_IGET_WIDE_VOLATILE:
2206 * case OP_IPUT_WIDE_VOLATILE:
2207 */
2208 case OP_IGET:
2209 case OP_IGET_VOLATILE:
2210 case OP_IGET_WIDE:
2211 case OP_IGET_OBJECT:
2212 case OP_IGET_OBJECT_VOLATILE:
2213 case OP_IGET_BOOLEAN:
2214 case OP_IGET_BYTE:
2215 case OP_IGET_CHAR:
2216 case OP_IGET_SHORT:
2217 case OP_IPUT:
2218 case OP_IPUT_VOLATILE:
2219 case OP_IPUT_WIDE:
2220 case OP_IPUT_OBJECT:
2221 case OP_IPUT_OBJECT_VOLATILE:
2222 case OP_IPUT_BOOLEAN:
2223 case OP_IPUT_BYTE:
2224 case OP_IPUT_CHAR:
2225 case OP_IPUT_SHORT: {
Ben Cheng7a2697d2010-06-07 13:44:23 -07002226 const Method *method = (mir->OptimizationFlags & MIR_CALLEE) ?
2227 mir->meta.calleeMethod : cUnit->method;
buzbee4d92e682010-07-29 15:24:14 -07002228 Field *fieldPtr =
Ben Cheng7a2697d2010-06-07 13:44:23 -07002229 method->clazz->pDvmDex->pResFields[mir->dalvikInsn.vC];
Ben Chengba4fc8b2009-06-01 13:00:29 -07002230
buzbee4d92e682010-07-29 15:24:14 -07002231 if (fieldPtr == NULL) {
2232 LOGE("Unexpected null instance field");
2233 dvmAbort();
2234 }
2235 isVolatile = dvmIsVolatileField(fieldPtr);
2236 fieldOffset = ((InstField *)fieldPtr)->byteOffset;
2237 break;
Ben Chengdd6e8702010-05-07 13:05:47 -07002238 }
buzbee4d92e682010-07-29 15:24:14 -07002239 default:
2240 break;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002241 }
buzbee4d92e682010-07-29 15:24:14 -07002242
Dan Bornstein9a1f8162010-12-01 17:02:26 -08002243 switch (dalvikOpcode) {
Ben Chengba4fc8b2009-06-01 13:00:29 -07002244 case OP_NEW_ARRAY: {
Bill Buzbee1465db52009-09-23 17:17:35 -07002245 // Generates a call - use explicit registers
Bill Buzbeec6f10662010-02-09 11:16:15 -08002246 RegLocation rlSrc = dvmCompilerGetSrc(cUnit, mir, 0);
2247 RegLocation rlDest = dvmCompilerGetDest(cUnit, mir, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -07002248 RegLocation rlResult;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002249 void *classPtr = (void*)
2250 (cUnit->method->clazz->pDvmDex->pResClasses[mir->dalvikInsn.vC]);
Ben Chengdd6e8702010-05-07 13:05:47 -07002251
2252 if (classPtr == NULL) {
2253 LOGE("Unexpected null class");
2254 dvmAbort();
2255 }
2256
Bill Buzbeec6f10662010-02-09 11:16:15 -08002257 dvmCompilerFlushAllRegs(cUnit); /* Everything to home location */
Bill Buzbee1465db52009-09-23 17:17:35 -07002258 genExportPC(cUnit, mir);
2259 loadValueDirectFixed(cUnit, rlSrc, r1); /* Len */
Ben Chengba4fc8b2009-06-01 13:00:29 -07002260 loadConstant(cUnit, r0, (int) classPtr );
Ben Chengbd1326d2010-04-02 15:04:53 -07002261 LOAD_FUNC_ADDR(cUnit, r3, (int)dvmAllocArrayByClass);
Ben Cheng4f489172009-09-27 17:08:35 -07002262 /*
2263 * "len < 0": bail to the interpreter to re-execute the
2264 * instruction
2265 */
Carl Shapiroe3c01da2010-05-20 22:54:18 -07002266 genRegImmCheck(cUnit, kArmCondMi, r1, 0, mir->offset, NULL);
Bill Buzbee270c1d62009-08-13 16:58:07 -07002267 loadConstant(cUnit, r2, ALLOC_DONT_TRACK);
Bill Buzbee1465db52009-09-23 17:17:35 -07002268 opReg(cUnit, kOpBlx, r3);
Elliott Hughes6a555132010-02-25 15:41:42 -08002269 dvmCompilerClobberCallRegs(cUnit);
Ben Cheng4f489172009-09-27 17:08:35 -07002270 /* generate a branch over if allocation is successful */
buzbee8f8109a2010-08-31 10:16:35 -07002271 ArmLIR *branchOver = genCmpImmBranch(cUnit, kArmCondNe, r0, 0);
Ben Cheng4f489172009-09-27 17:08:35 -07002272 /*
2273 * OOM exception needs to be thrown here and cannot re-execute
2274 */
2275 loadConstant(cUnit, r0,
2276 (int) (cUnit->method->insns + mir->offset));
2277 genDispatchToHandler(cUnit, TEMPLATE_THROW_EXCEPTION_COMMON);
2278 /* noreturn */
2279
Bill Buzbee1465db52009-09-23 17:17:35 -07002280 ArmLIR *target = newLIR0(cUnit, kArmPseudoTargetLabel);
Ben Cheng4f489172009-09-27 17:08:35 -07002281 target->defMask = ENCODE_ALL;
2282 branchOver->generic.target = (LIR *) target;
Bill Buzbeec6f10662010-02-09 11:16:15 -08002283 rlResult = dvmCompilerGetReturn(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -07002284 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002285 break;
2286 }
Ben Chengba4fc8b2009-06-01 13:00:29 -07002287 case OP_INSTANCE_OF: {
Bill Buzbee1465db52009-09-23 17:17:35 -07002288 // May generate a call - use explicit registers
Bill Buzbeec6f10662010-02-09 11:16:15 -08002289 RegLocation rlSrc = dvmCompilerGetSrc(cUnit, mir, 0);
2290 RegLocation rlDest = dvmCompilerGetDest(cUnit, mir, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -07002291 RegLocation rlResult;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002292 ClassObject *classPtr =
2293 (cUnit->method->clazz->pDvmDex->pResClasses[mir->dalvikInsn.vC]);
Bill Buzbee480e6782010-01-27 15:43:08 -08002294 /*
2295 * Note: It is possible that classPtr is NULL at this point,
2296 * even though this instruction has been successfully interpreted.
2297 * If the previous interpretation had a null source, the
2298 * interpreter would not have bothered to resolve the clazz.
2299 * Bail out to the interpreter in this case, and log it
2300 * so that we can tell if it happens frequently.
2301 */
2302 if (classPtr == NULL) {
2303 LOGD("null clazz in OP_INSTANCE_OF, single-stepping");
2304 genInterpSingleStep(cUnit, mir);
2305 break;
2306 }
Bill Buzbeec6f10662010-02-09 11:16:15 -08002307 dvmCompilerFlushAllRegs(cUnit); /* Everything to home location */
Bill Buzbee1465db52009-09-23 17:17:35 -07002308 loadValueDirectFixed(cUnit, rlSrc, r0); /* Ref */
Ben Chengba4fc8b2009-06-01 13:00:29 -07002309 loadConstant(cUnit, r2, (int) classPtr );
Ben Cheng752c7942009-06-22 10:50:07 -07002310 /* When taken r0 has NULL which can be used for store directly */
buzbee8f8109a2010-08-31 10:16:35 -07002311 ArmLIR *branch1 = genCmpImmBranch(cUnit, kArmCondEq, r0, 0);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002312 /* r1 now contains object->clazz */
Bill Buzbee270c1d62009-08-13 16:58:07 -07002313 loadWordDisp(cUnit, r0, offsetof(Object, clazz), r1);
Bill Buzbee1465db52009-09-23 17:17:35 -07002314 /* r1 now contains object->clazz */
Ben Chengbd1326d2010-04-02 15:04:53 -07002315 LOAD_FUNC_ADDR(cUnit, r3, (int)dvmInstanceofNonTrivial);
Ben Cheng752c7942009-06-22 10:50:07 -07002316 loadConstant(cUnit, r0, 1); /* Assume true */
Bill Buzbee1465db52009-09-23 17:17:35 -07002317 opRegReg(cUnit, kOpCmp, r1, r2);
2318 ArmLIR *branch2 = opCondBranch(cUnit, kArmCondEq);
2319 genRegCopy(cUnit, r0, r1);
2320 genRegCopy(cUnit, r1, r2);
2321 opReg(cUnit, kOpBlx, r3);
Elliott Hughes6a555132010-02-25 15:41:42 -08002322 dvmCompilerClobberCallRegs(cUnit);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002323 /* branch target here */
Bill Buzbee1465db52009-09-23 17:17:35 -07002324 ArmLIR *target = newLIR0(cUnit, kArmPseudoTargetLabel);
Ben Chengd7d426a2009-09-22 11:23:36 -07002325 target->defMask = ENCODE_ALL;
Bill Buzbeec6f10662010-02-09 11:16:15 -08002326 rlResult = dvmCompilerGetReturn(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -07002327 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002328 branch1->generic.target = (LIR *)target;
2329 branch2->generic.target = (LIR *)target;
2330 break;
2331 }
2332 case OP_IGET_WIDE:
2333 genIGetWide(cUnit, mir, fieldOffset);
2334 break;
buzbeeecf8f6e2010-07-20 14:53:42 -07002335 case OP_IGET_VOLATILE:
2336 case OP_IGET_OBJECT_VOLATILE:
2337 isVolatile = true;
2338 // NOTE: intentional fallthrough
Ben Chengba4fc8b2009-06-01 13:00:29 -07002339 case OP_IGET:
2340 case OP_IGET_OBJECT:
Ben Chengba4fc8b2009-06-01 13:00:29 -07002341 case OP_IGET_BOOLEAN:
Ben Chengba4fc8b2009-06-01 13:00:29 -07002342 case OP_IGET_BYTE:
Ben Chengba4fc8b2009-06-01 13:00:29 -07002343 case OP_IGET_CHAR:
Ben Chengba4fc8b2009-06-01 13:00:29 -07002344 case OP_IGET_SHORT:
buzbee3272e2f2010-09-09 14:07:01 -07002345 genIGet(cUnit, mir, kWord, fieldOffset, isVolatile);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002346 break;
2347 case OP_IPUT_WIDE:
2348 genIPutWide(cUnit, mir, fieldOffset);
2349 break;
2350 case OP_IPUT:
buzbee3272e2f2010-09-09 14:07:01 -07002351 case OP_IPUT_SHORT:
2352 case OP_IPUT_CHAR:
2353 case OP_IPUT_BYTE:
2354 case OP_IPUT_BOOLEAN:
buzbeeecf8f6e2010-07-20 14:53:42 -07002355 genIPut(cUnit, mir, kWord, fieldOffset, false, isVolatile);
buzbee919eb062010-07-12 12:59:22 -07002356 break;
buzbee4d92e682010-07-29 15:24:14 -07002357 case OP_IPUT_VOLATILE:
buzbeeecf8f6e2010-07-20 14:53:42 -07002358 case OP_IPUT_OBJECT_VOLATILE:
2359 isVolatile = true;
2360 // NOTE: intentional fallthrough
Ben Chengba4fc8b2009-06-01 13:00:29 -07002361 case OP_IPUT_OBJECT:
buzbeeecf8f6e2010-07-20 14:53:42 -07002362 genIPut(cUnit, mir, kWord, fieldOffset, true, isVolatile);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002363 break;
Bill Buzbeeb16344a2010-03-15 17:19:12 -07002364 case OP_IGET_WIDE_VOLATILE:
2365 case OP_IPUT_WIDE_VOLATILE:
Bill Buzbeeb16344a2010-03-15 17:19:12 -07002366 genInterpSingleStep(cUnit, mir);
2367 break;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002368 default:
2369 return true;
2370 }
2371 return false;
2372}
2373
2374static bool handleFmt22cs(CompilationUnit *cUnit, MIR *mir)
2375{
Dan Bornstein9a1f8162010-12-01 17:02:26 -08002376 Opcode dalvikOpcode = mir->dalvikInsn.opcode;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002377 int fieldOffset = mir->dalvikInsn.vC;
Dan Bornstein9a1f8162010-12-01 17:02:26 -08002378 switch (dalvikOpcode) {
Ben Chengba4fc8b2009-06-01 13:00:29 -07002379 case OP_IGET_QUICK:
2380 case OP_IGET_OBJECT_QUICK:
buzbeeecf8f6e2010-07-20 14:53:42 -07002381 genIGet(cUnit, mir, kWord, fieldOffset, false);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002382 break;
2383 case OP_IPUT_QUICK:
buzbeeecf8f6e2010-07-20 14:53:42 -07002384 genIPut(cUnit, mir, kWord, fieldOffset, false, false);
buzbee919eb062010-07-12 12:59:22 -07002385 break;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002386 case OP_IPUT_OBJECT_QUICK:
buzbeeecf8f6e2010-07-20 14:53:42 -07002387 genIPut(cUnit, mir, kWord, fieldOffset, true, false);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002388 break;
2389 case OP_IGET_WIDE_QUICK:
2390 genIGetWide(cUnit, mir, fieldOffset);
2391 break;
2392 case OP_IPUT_WIDE_QUICK:
2393 genIPutWide(cUnit, mir, fieldOffset);
2394 break;
2395 default:
2396 return true;
2397 }
2398 return false;
2399
2400}
2401
2402/* Compare agaist zero */
2403static bool handleFmt22t(CompilationUnit *cUnit, MIR *mir, BasicBlock *bb,
Bill Buzbee89efc3d2009-07-28 11:22:22 -07002404 ArmLIR *labelList)
Ben Chengba4fc8b2009-06-01 13:00:29 -07002405{
Dan Bornstein9a1f8162010-12-01 17:02:26 -08002406 Opcode dalvikOpcode = mir->dalvikInsn.opcode;
Bill Buzbee89efc3d2009-07-28 11:22:22 -07002407 ArmConditionCode cond;
Bill Buzbeec6f10662010-02-09 11:16:15 -08002408 RegLocation rlSrc1 = dvmCompilerGetSrc(cUnit, mir, 0);
2409 RegLocation rlSrc2 = dvmCompilerGetSrc(cUnit, mir, 1);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002410
Bill Buzbee1465db52009-09-23 17:17:35 -07002411 rlSrc1 = loadValue(cUnit, rlSrc1, kCoreReg);
2412 rlSrc2 = loadValue(cUnit, rlSrc2, kCoreReg);
2413 opRegReg(cUnit, kOpCmp, rlSrc1.lowReg, rlSrc2.lowReg);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002414
Dan Bornstein9a1f8162010-12-01 17:02:26 -08002415 switch (dalvikOpcode) {
Ben Chengba4fc8b2009-06-01 13:00:29 -07002416 case OP_IF_EQ:
Bill Buzbee1465db52009-09-23 17:17:35 -07002417 cond = kArmCondEq;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002418 break;
2419 case OP_IF_NE:
Bill Buzbee1465db52009-09-23 17:17:35 -07002420 cond = kArmCondNe;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002421 break;
2422 case OP_IF_LT:
Bill Buzbee1465db52009-09-23 17:17:35 -07002423 cond = kArmCondLt;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002424 break;
2425 case OP_IF_GE:
Bill Buzbee1465db52009-09-23 17:17:35 -07002426 cond = kArmCondGe;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002427 break;
2428 case OP_IF_GT:
Bill Buzbee1465db52009-09-23 17:17:35 -07002429 cond = kArmCondGt;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002430 break;
2431 case OP_IF_LE:
Bill Buzbee1465db52009-09-23 17:17:35 -07002432 cond = kArmCondLe;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002433 break;
2434 default:
2435 cond = 0;
Dan Bornstein9a1f8162010-12-01 17:02:26 -08002436 LOGE("Unexpected opcode (%d) for Fmt22t\n", dalvikOpcode);
Bill Buzbeefc519dc2010-03-06 23:30:57 -08002437 dvmCompilerAbort(cUnit);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002438 }
2439 genConditionalBranch(cUnit, cond, &labelList[bb->taken->id]);
2440 /* This mostly likely will be optimized away in a later phase */
2441 genUnconditionalBranch(cUnit, &labelList[bb->fallThrough->id]);
2442 return false;
2443}
2444
2445static bool handleFmt22x_Fmt32x(CompilationUnit *cUnit, MIR *mir)
2446{
Dan Bornstein9a1f8162010-12-01 17:02:26 -08002447 Opcode opcode = mir->dalvikInsn.opcode;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002448
Dan Bornstein9a1f8162010-12-01 17:02:26 -08002449 switch (opcode) {
Ben Chengba4fc8b2009-06-01 13:00:29 -07002450 case OP_MOVE_16:
2451 case OP_MOVE_OBJECT_16:
2452 case OP_MOVE_FROM16:
Ben Chenge9695e52009-06-16 16:11:47 -07002453 case OP_MOVE_OBJECT_FROM16: {
Bill Buzbeec6f10662010-02-09 11:16:15 -08002454 storeValue(cUnit, dvmCompilerGetDest(cUnit, mir, 0),
2455 dvmCompilerGetSrc(cUnit, mir, 0));
Ben Chengba4fc8b2009-06-01 13:00:29 -07002456 break;
Ben Chenge9695e52009-06-16 16:11:47 -07002457 }
Ben Chengba4fc8b2009-06-01 13:00:29 -07002458 case OP_MOVE_WIDE_16:
Ben Chenge9695e52009-06-16 16:11:47 -07002459 case OP_MOVE_WIDE_FROM16: {
Bill Buzbeec6f10662010-02-09 11:16:15 -08002460 storeValueWide(cUnit, dvmCompilerGetDestWide(cUnit, mir, 0, 1),
2461 dvmCompilerGetSrcWide(cUnit, mir, 0, 1));
Ben Chengba4fc8b2009-06-01 13:00:29 -07002462 break;
Ben Chenge9695e52009-06-16 16:11:47 -07002463 }
Ben Chengba4fc8b2009-06-01 13:00:29 -07002464 default:
2465 return true;
2466 }
2467 return false;
2468}
2469
2470static bool handleFmt23x(CompilationUnit *cUnit, MIR *mir)
2471{
Dan Bornstein9a1f8162010-12-01 17:02:26 -08002472 Opcode opcode = mir->dalvikInsn.opcode;
Bill Buzbee1465db52009-09-23 17:17:35 -07002473 RegLocation rlSrc1;
2474 RegLocation rlSrc2;
2475 RegLocation rlDest;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002476
Dan Bornstein9a1f8162010-12-01 17:02:26 -08002477 if ( (opcode >= OP_ADD_INT) && (opcode <= OP_REM_DOUBLE)) {
Ben Cheng5d90c202009-11-22 23:31:11 -08002478 return genArithOp( cUnit, mir );
Ben Chengba4fc8b2009-06-01 13:00:29 -07002479 }
2480
Bill Buzbee1465db52009-09-23 17:17:35 -07002481 /* APUTs have 3 sources and no targets */
2482 if (mir->ssaRep->numDefs == 0) {
2483 if (mir->ssaRep->numUses == 3) {
Bill Buzbeec6f10662010-02-09 11:16:15 -08002484 rlDest = dvmCompilerGetSrc(cUnit, mir, 0);
2485 rlSrc1 = dvmCompilerGetSrc(cUnit, mir, 1);
2486 rlSrc2 = dvmCompilerGetSrc(cUnit, mir, 2);
Bill Buzbee1465db52009-09-23 17:17:35 -07002487 } else {
2488 assert(mir->ssaRep->numUses == 4);
Bill Buzbeec6f10662010-02-09 11:16:15 -08002489 rlDest = dvmCompilerGetSrcWide(cUnit, mir, 0, 1);
2490 rlSrc1 = dvmCompilerGetSrc(cUnit, mir, 2);
2491 rlSrc2 = dvmCompilerGetSrc(cUnit, mir, 3);
Bill Buzbee1465db52009-09-23 17:17:35 -07002492 }
2493 } else {
2494 /* Two sources and 1 dest. Deduce the operand sizes */
2495 if (mir->ssaRep->numUses == 4) {
Bill Buzbeec6f10662010-02-09 11:16:15 -08002496 rlSrc1 = dvmCompilerGetSrcWide(cUnit, mir, 0, 1);
2497 rlSrc2 = dvmCompilerGetSrcWide(cUnit, mir, 2, 3);
Bill Buzbee1465db52009-09-23 17:17:35 -07002498 } else {
2499 assert(mir->ssaRep->numUses == 2);
Bill Buzbeec6f10662010-02-09 11:16:15 -08002500 rlSrc1 = dvmCompilerGetSrc(cUnit, mir, 0);
2501 rlSrc2 = dvmCompilerGetSrc(cUnit, mir, 1);
Bill Buzbee1465db52009-09-23 17:17:35 -07002502 }
2503 if (mir->ssaRep->numDefs == 2) {
Bill Buzbeec6f10662010-02-09 11:16:15 -08002504 rlDest = dvmCompilerGetDestWide(cUnit, mir, 0, 1);
Bill Buzbee1465db52009-09-23 17:17:35 -07002505 } else {
2506 assert(mir->ssaRep->numDefs == 1);
Bill Buzbeec6f10662010-02-09 11:16:15 -08002507 rlDest = dvmCompilerGetDest(cUnit, mir, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -07002508 }
2509 }
2510
2511
Dan Bornstein9a1f8162010-12-01 17:02:26 -08002512 switch (opcode) {
Bill Buzbeed45ba372009-06-15 17:00:57 -07002513 case OP_CMPL_FLOAT:
2514 case OP_CMPG_FLOAT:
2515 case OP_CMPL_DOUBLE:
2516 case OP_CMPG_DOUBLE:
Ben Cheng5d90c202009-11-22 23:31:11 -08002517 return genCmpFP(cUnit, mir, rlDest, rlSrc1, rlSrc2);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002518 case OP_CMP_LONG:
Bill Buzbee1465db52009-09-23 17:17:35 -07002519 genCmpLong(cUnit, mir, rlDest, rlSrc1, rlSrc2);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002520 break;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002521 case OP_AGET_WIDE:
Bill Buzbee1465db52009-09-23 17:17:35 -07002522 genArrayGet(cUnit, mir, kLong, rlSrc1, rlSrc2, rlDest, 3);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002523 break;
2524 case OP_AGET:
2525 case OP_AGET_OBJECT:
Bill Buzbee1465db52009-09-23 17:17:35 -07002526 genArrayGet(cUnit, mir, kWord, rlSrc1, rlSrc2, rlDest, 2);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002527 break;
2528 case OP_AGET_BOOLEAN:
Bill Buzbee1465db52009-09-23 17:17:35 -07002529 genArrayGet(cUnit, mir, kUnsignedByte, rlSrc1, rlSrc2, rlDest, 0);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002530 break;
2531 case OP_AGET_BYTE:
Bill Buzbee1465db52009-09-23 17:17:35 -07002532 genArrayGet(cUnit, mir, kSignedByte, rlSrc1, rlSrc2, rlDest, 0);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002533 break;
2534 case OP_AGET_CHAR:
Bill Buzbee1465db52009-09-23 17:17:35 -07002535 genArrayGet(cUnit, mir, kUnsignedHalf, rlSrc1, rlSrc2, rlDest, 1);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002536 break;
2537 case OP_AGET_SHORT:
Bill Buzbee1465db52009-09-23 17:17:35 -07002538 genArrayGet(cUnit, mir, kSignedHalf, rlSrc1, rlSrc2, rlDest, 1);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002539 break;
2540 case OP_APUT_WIDE:
Bill Buzbee1465db52009-09-23 17:17:35 -07002541 genArrayPut(cUnit, mir, kLong, rlSrc1, rlSrc2, rlDest, 3);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002542 break;
2543 case OP_APUT:
Bill Buzbee1465db52009-09-23 17:17:35 -07002544 genArrayPut(cUnit, mir, kWord, rlSrc1, rlSrc2, rlDest, 2);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002545 break;
Bill Buzbeebe6534f2010-03-12 16:01:35 -08002546 case OP_APUT_OBJECT:
2547 genArrayObjectPut(cUnit, mir, rlSrc1, rlSrc2, rlDest, 2);
2548 break;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002549 case OP_APUT_SHORT:
2550 case OP_APUT_CHAR:
Bill Buzbee1465db52009-09-23 17:17:35 -07002551 genArrayPut(cUnit, mir, kUnsignedHalf, rlSrc1, rlSrc2, rlDest, 1);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002552 break;
2553 case OP_APUT_BYTE:
2554 case OP_APUT_BOOLEAN:
Bill Buzbee1465db52009-09-23 17:17:35 -07002555 genArrayPut(cUnit, mir, kUnsignedByte, rlSrc1, rlSrc2, rlDest, 0);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002556 break;
2557 default:
2558 return true;
2559 }
2560 return false;
2561}
2562
Ben Cheng6c10a972009-10-29 14:39:18 -07002563/*
2564 * Find the matching case.
2565 *
2566 * return values:
2567 * r0 (low 32-bit): pc of the chaining cell corresponding to the resolved case,
2568 * including default which is placed at MIN(size, MAX_CHAINED_SWITCH_CASES).
2569 * r1 (high 32-bit): the branch offset of the matching case (only for indexes
2570 * above MAX_CHAINED_SWITCH_CASES).
2571 *
2572 * Instructions around the call are:
2573 *
2574 * mov r2, pc
2575 * blx &findPackedSwitchIndex
2576 * mov pc, r0
2577 * .align4
Bill Buzbeebd047242010-05-13 13:02:53 -07002578 * chaining cell for case 0 [12 bytes]
2579 * chaining cell for case 1 [12 bytes]
Ben Cheng6c10a972009-10-29 14:39:18 -07002580 * :
Bill Buzbeebd047242010-05-13 13:02:53 -07002581 * chaining cell for case MIN(size, MAX_CHAINED_SWITCH_CASES)-1 [12 bytes]
Ben Cheng6c10a972009-10-29 14:39:18 -07002582 * chaining cell for case default [8 bytes]
2583 * noChain exit
2584 */
Ben Chengbd1326d2010-04-02 15:04:53 -07002585static s8 findPackedSwitchIndex(const u2* switchData, int testVal, int pc)
Ben Cheng6c10a972009-10-29 14:39:18 -07002586{
2587 int size;
2588 int firstKey;
2589 const int *entries;
2590 int index;
2591 int jumpIndex;
2592 int caseDPCOffset = 0;
2593 /* In Thumb mode pc is 4 ahead of the "mov r2, pc" instruction */
2594 int chainingPC = (pc + 4) & ~3;
2595
2596 /*
2597 * Packed switch data format:
2598 * ushort ident = 0x0100 magic value
2599 * ushort size number of entries in the table
2600 * int first_key first (and lowest) switch case value
2601 * int targets[size] branch targets, relative to switch opcode
2602 *
2603 * Total size is (4+size*2) 16-bit code units.
2604 */
2605 size = switchData[1];
2606 assert(size > 0);
2607
2608 firstKey = switchData[2];
2609 firstKey |= switchData[3] << 16;
2610
2611
2612 /* The entries are guaranteed to be aligned on a 32-bit boundary;
2613 * we can treat them as a native int array.
2614 */
2615 entries = (const int*) &switchData[4];
2616 assert(((u4)entries & 0x3) == 0);
2617
2618 index = testVal - firstKey;
2619
2620 /* Jump to the default cell */
2621 if (index < 0 || index >= size) {
2622 jumpIndex = MIN(size, MAX_CHAINED_SWITCH_CASES);
2623 /* Jump to the non-chaining exit point */
2624 } else if (index >= MAX_CHAINED_SWITCH_CASES) {
2625 jumpIndex = MAX_CHAINED_SWITCH_CASES + 1;
2626 caseDPCOffset = entries[index];
2627 /* Jump to the inline chaining cell */
2628 } else {
2629 jumpIndex = index;
2630 }
2631
Bill Buzbeebd047242010-05-13 13:02:53 -07002632 chainingPC += jumpIndex * CHAIN_CELL_NORMAL_SIZE;
Ben Cheng6c10a972009-10-29 14:39:18 -07002633 return (((s8) caseDPCOffset) << 32) | (u8) chainingPC;
2634}
2635
2636/* See comments for findPackedSwitchIndex */
Ben Chengbd1326d2010-04-02 15:04:53 -07002637static s8 findSparseSwitchIndex(const u2* switchData, int testVal, int pc)
Ben Cheng6c10a972009-10-29 14:39:18 -07002638{
2639 int size;
2640 const int *keys;
2641 const int *entries;
2642 int chainingPC = (pc + 4) & ~3;
2643 int i;
2644
2645 /*
2646 * Sparse switch data format:
2647 * ushort ident = 0x0200 magic value
2648 * ushort size number of entries in the table; > 0
2649 * int keys[size] keys, sorted low-to-high; 32-bit aligned
2650 * int targets[size] branch targets, relative to switch opcode
2651 *
2652 * Total size is (2+size*4) 16-bit code units.
2653 */
2654
2655 size = switchData[1];
2656 assert(size > 0);
2657
2658 /* The keys are guaranteed to be aligned on a 32-bit boundary;
2659 * we can treat them as a native int array.
2660 */
2661 keys = (const int*) &switchData[2];
2662 assert(((u4)keys & 0x3) == 0);
2663
2664 /* The entries are guaranteed to be aligned on a 32-bit boundary;
2665 * we can treat them as a native int array.
2666 */
2667 entries = keys + size;
2668 assert(((u4)entries & 0x3) == 0);
2669
2670 /*
2671 * Run through the list of keys, which are guaranteed to
2672 * be sorted low-to-high.
2673 *
2674 * Most tables have 3-4 entries. Few have more than 10. A binary
2675 * search here is probably not useful.
2676 */
2677 for (i = 0; i < size; i++) {
2678 int k = keys[i];
2679 if (k == testVal) {
2680 /* MAX_CHAINED_SWITCH_CASES + 1 is the start of the overflow case */
2681 int jumpIndex = (i < MAX_CHAINED_SWITCH_CASES) ?
2682 i : MAX_CHAINED_SWITCH_CASES + 1;
Bill Buzbeebd047242010-05-13 13:02:53 -07002683 chainingPC += jumpIndex * CHAIN_CELL_NORMAL_SIZE;
Ben Cheng6c10a972009-10-29 14:39:18 -07002684 return (((s8) entries[i]) << 32) | (u8) chainingPC;
2685 } else if (k > testVal) {
2686 break;
2687 }
2688 }
Bill Buzbeebd047242010-05-13 13:02:53 -07002689 return chainingPC + MIN(size, MAX_CHAINED_SWITCH_CASES) *
2690 CHAIN_CELL_NORMAL_SIZE;
Ben Cheng6c10a972009-10-29 14:39:18 -07002691}
2692
Ben Chengba4fc8b2009-06-01 13:00:29 -07002693static bool handleFmt31t(CompilationUnit *cUnit, MIR *mir)
2694{
Dan Bornstein9a1f8162010-12-01 17:02:26 -08002695 Opcode dalvikOpcode = mir->dalvikInsn.opcode;
2696 switch (dalvikOpcode) {
Ben Chengba4fc8b2009-06-01 13:00:29 -07002697 case OP_FILL_ARRAY_DATA: {
Bill Buzbeec6f10662010-02-09 11:16:15 -08002698 RegLocation rlSrc = dvmCompilerGetSrc(cUnit, mir, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -07002699 // Making a call - use explicit registers
Bill Buzbeec6f10662010-02-09 11:16:15 -08002700 dvmCompilerFlushAllRegs(cUnit); /* Everything to home location */
Bill Buzbee1465db52009-09-23 17:17:35 -07002701 genExportPC(cUnit, mir);
2702 loadValueDirectFixed(cUnit, rlSrc, r0);
Ben Chengbd1326d2010-04-02 15:04:53 -07002703 LOAD_FUNC_ADDR(cUnit, r2, (int)dvmInterpHandleFillArrayData);
Ben Cheng6c10a972009-10-29 14:39:18 -07002704 loadConstant(cUnit, r1,
2705 (int) (cUnit->method->insns + mir->offset + mir->dalvikInsn.vB));
Bill Buzbee1465db52009-09-23 17:17:35 -07002706 opReg(cUnit, kOpBlx, r2);
Elliott Hughes6a555132010-02-25 15:41:42 -08002707 dvmCompilerClobberCallRegs(cUnit);
Bill Buzbeefd023aa2009-11-02 09:23:49 -08002708 /* generate a branch over if successful */
buzbee8f8109a2010-08-31 10:16:35 -07002709 ArmLIR *branchOver = genCmpImmBranch(cUnit, kArmCondNe, r0, 0);
Bill Buzbeefd023aa2009-11-02 09:23:49 -08002710 loadConstant(cUnit, r0,
2711 (int) (cUnit->method->insns + mir->offset));
2712 genDispatchToHandler(cUnit, TEMPLATE_THROW_EXCEPTION_COMMON);
2713 ArmLIR *target = newLIR0(cUnit, kArmPseudoTargetLabel);
2714 target->defMask = ENCODE_ALL;
2715 branchOver->generic.target = (LIR *) target;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002716 break;
2717 }
2718 /*
Ben Cheng6c10a972009-10-29 14:39:18 -07002719 * Compute the goto target of up to
2720 * MIN(switchSize, MAX_CHAINED_SWITCH_CASES) + 1 chaining cells.
2721 * See the comment before findPackedSwitchIndex for the code layout.
Ben Chengba4fc8b2009-06-01 13:00:29 -07002722 */
2723 case OP_PACKED_SWITCH:
2724 case OP_SPARSE_SWITCH: {
Bill Buzbeec6f10662010-02-09 11:16:15 -08002725 RegLocation rlSrc = dvmCompilerGetSrc(cUnit, mir, 0);
2726 dvmCompilerFlushAllRegs(cUnit); /* Everything to home location */
Bill Buzbee1465db52009-09-23 17:17:35 -07002727 loadValueDirectFixed(cUnit, rlSrc, r1);
Bill Buzbeec6f10662010-02-09 11:16:15 -08002728 dvmCompilerLockAllTemps(cUnit);
Dan Bornstein9a1f8162010-12-01 17:02:26 -08002729 if (dalvikOpcode == OP_PACKED_SWITCH) {
Ben Chengbd1326d2010-04-02 15:04:53 -07002730 LOAD_FUNC_ADDR(cUnit, r4PC, (int)findPackedSwitchIndex);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002731 } else {
Ben Chengbd1326d2010-04-02 15:04:53 -07002732 LOAD_FUNC_ADDR(cUnit, r4PC, (int)findSparseSwitchIndex);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002733 }
Ben Cheng6c10a972009-10-29 14:39:18 -07002734 /* r0 <- Addr of the switch data */
2735 loadConstant(cUnit, r0,
2736 (int) (cUnit->method->insns + mir->offset + mir->dalvikInsn.vB));
2737 /* r2 <- pc of the instruction following the blx */
2738 opRegReg(cUnit, kOpMov, r2, rpc);
Bill Buzbee1465db52009-09-23 17:17:35 -07002739 opReg(cUnit, kOpBlx, r4PC);
Elliott Hughes6a555132010-02-25 15:41:42 -08002740 dvmCompilerClobberCallRegs(cUnit);
Ben Cheng6c10a972009-10-29 14:39:18 -07002741 /* pc <- computed goto target */
2742 opRegReg(cUnit, kOpMov, rpc, r0);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002743 break;
2744 }
2745 default:
2746 return true;
2747 }
2748 return false;
2749}
2750
Ben Cheng7a2697d2010-06-07 13:44:23 -07002751/*
2752 * See the example of predicted inlining listed before the
2753 * genValidationForPredictedInline function. The function here takes care the
2754 * branch over at 0x4858de78 and the misprediction target at 0x4858de7a.
2755 */
2756static void genLandingPadForMispredictedCallee(CompilationUnit *cUnit, MIR *mir,
2757 BasicBlock *bb,
2758 ArmLIR *labelList)
2759{
2760 BasicBlock *fallThrough = bb->fallThrough;
2761
2762 /* Bypass the move-result block if there is one */
2763 if (fallThrough->firstMIRInsn) {
2764 assert(fallThrough->firstMIRInsn->OptimizationFlags & MIR_INLINED_PRED);
2765 fallThrough = fallThrough->fallThrough;
2766 }
2767 /* Generate a branch over if the predicted inlining is correct */
2768 genUnconditionalBranch(cUnit, &labelList[fallThrough->id]);
2769
2770 /* Reset the register state */
2771 dvmCompilerResetRegPool(cUnit);
2772 dvmCompilerClobberAllRegs(cUnit);
2773 dvmCompilerResetNullCheck(cUnit);
2774
2775 /* Target for the slow invoke path */
2776 ArmLIR *target = newLIR0(cUnit, kArmPseudoTargetLabel);
2777 target->defMask = ENCODE_ALL;
2778 /* Hook up the target to the verification branch */
2779 mir->meta.callsiteInfo->misPredBranchOver->target = (LIR *) target;
2780}
2781
Ben Chengba4fc8b2009-06-01 13:00:29 -07002782static bool handleFmt35c_3rc(CompilationUnit *cUnit, MIR *mir, BasicBlock *bb,
Bill Buzbee89efc3d2009-07-28 11:22:22 -07002783 ArmLIR *labelList)
Ben Chengba4fc8b2009-06-01 13:00:29 -07002784{
Bill Buzbee9bc3df32009-07-30 10:52:29 -07002785 ArmLIR *retChainingCell = NULL;
Bill Buzbee89efc3d2009-07-28 11:22:22 -07002786 ArmLIR *pcrLabel = NULL;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002787
Ben Cheng7a2697d2010-06-07 13:44:23 -07002788 /* An invoke with the MIR_INLINED is effectively a no-op */
2789 if (mir->OptimizationFlags & MIR_INLINED)
2790 return false;
2791
Bill Buzbeef4ce16f2009-07-28 13:28:25 -07002792 if (bb->fallThrough != NULL)
2793 retChainingCell = &labelList[bb->fallThrough->id];
2794
Ben Chengba4fc8b2009-06-01 13:00:29 -07002795 DecodedInstruction *dInsn = &mir->dalvikInsn;
Dan Bornstein9a1f8162010-12-01 17:02:26 -08002796 switch (mir->dalvikInsn.opcode) {
Ben Chengba4fc8b2009-06-01 13:00:29 -07002797 /*
2798 * calleeMethod = this->clazz->vtable[
2799 * method->clazz->pDvmDex->pResMethods[BBBB]->methodIndex
2800 * ]
2801 */
2802 case OP_INVOKE_VIRTUAL:
2803 case OP_INVOKE_VIRTUAL_RANGE: {
Bill Buzbee89efc3d2009-07-28 11:22:22 -07002804 ArmLIR *predChainingCell = &labelList[bb->taken->id];
Ben Chengba4fc8b2009-06-01 13:00:29 -07002805 int methodIndex =
2806 cUnit->method->clazz->pDvmDex->pResMethods[dInsn->vB]->
2807 methodIndex;
2808
Ben Cheng7a2697d2010-06-07 13:44:23 -07002809 /*
2810 * If the invoke has non-null misPredBranchOver, we need to generate
2811 * the non-inlined version of the invoke here to handle the
2812 * mispredicted case.
2813 */
2814 if (mir->meta.callsiteInfo->misPredBranchOver) {
2815 genLandingPadForMispredictedCallee(cUnit, mir, bb, labelList);
2816 }
2817
Dan Bornstein9a1f8162010-12-01 17:02:26 -08002818 if (mir->dalvikInsn.opcode == OP_INVOKE_VIRTUAL)
Ben Chengba4fc8b2009-06-01 13:00:29 -07002819 genProcessArgsNoRange(cUnit, mir, dInsn, &pcrLabel);
2820 else
2821 genProcessArgsRange(cUnit, mir, dInsn, &pcrLabel);
2822
Ben Cheng38329f52009-07-07 14:19:20 -07002823 genInvokeVirtualCommon(cUnit, mir, methodIndex,
2824 retChainingCell,
2825 predChainingCell,
2826 pcrLabel);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002827 break;
2828 }
2829 /*
2830 * calleeMethod = method->clazz->super->vtable[method->clazz->pDvmDex
2831 * ->pResMethods[BBBB]->methodIndex]
2832 */
Ben Chengba4fc8b2009-06-01 13:00:29 -07002833 case OP_INVOKE_SUPER:
2834 case OP_INVOKE_SUPER_RANGE: {
Ben Cheng7a2697d2010-06-07 13:44:23 -07002835 /* Grab the method ptr directly from what the interpreter sees */
2836 const Method *calleeMethod = mir->meta.callsiteInfo->method;
2837 assert(calleeMethod == cUnit->method->clazz->super->vtable[
2838 cUnit->method->clazz->pDvmDex->
2839 pResMethods[dInsn->vB]->methodIndex]);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002840
Dan Bornstein9a1f8162010-12-01 17:02:26 -08002841 if (mir->dalvikInsn.opcode == OP_INVOKE_SUPER)
Ben Chengba4fc8b2009-06-01 13:00:29 -07002842 genProcessArgsNoRange(cUnit, mir, dInsn, &pcrLabel);
2843 else
2844 genProcessArgsRange(cUnit, mir, dInsn, &pcrLabel);
2845
2846 /* r0 = calleeMethod */
2847 loadConstant(cUnit, r0, (int) calleeMethod);
2848
Ben Cheng38329f52009-07-07 14:19:20 -07002849 genInvokeSingletonCommon(cUnit, mir, bb, labelList, pcrLabel,
2850 calleeMethod);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002851 break;
2852 }
2853 /* calleeMethod = method->clazz->pDvmDex->pResMethods[BBBB] */
2854 case OP_INVOKE_DIRECT:
2855 case OP_INVOKE_DIRECT_RANGE: {
Ben Cheng7a2697d2010-06-07 13:44:23 -07002856 /* Grab the method ptr directly from what the interpreter sees */
2857 const Method *calleeMethod = mir->meta.callsiteInfo->method;
2858 assert(calleeMethod ==
2859 cUnit->method->clazz->pDvmDex->pResMethods[dInsn->vB]);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002860
Dan Bornstein9a1f8162010-12-01 17:02:26 -08002861 if (mir->dalvikInsn.opcode == OP_INVOKE_DIRECT)
Ben Chengba4fc8b2009-06-01 13:00:29 -07002862 genProcessArgsNoRange(cUnit, mir, dInsn, &pcrLabel);
2863 else
2864 genProcessArgsRange(cUnit, mir, dInsn, &pcrLabel);
2865
2866 /* r0 = calleeMethod */
2867 loadConstant(cUnit, r0, (int) calleeMethod);
2868
Ben Cheng38329f52009-07-07 14:19:20 -07002869 genInvokeSingletonCommon(cUnit, mir, bb, labelList, pcrLabel,
2870 calleeMethod);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002871 break;
2872 }
2873 /* calleeMethod = method->clazz->pDvmDex->pResMethods[BBBB] */
2874 case OP_INVOKE_STATIC:
2875 case OP_INVOKE_STATIC_RANGE: {
Ben Cheng7a2697d2010-06-07 13:44:23 -07002876 /* Grab the method ptr directly from what the interpreter sees */
2877 const Method *calleeMethod = mir->meta.callsiteInfo->method;
2878 assert(calleeMethod ==
2879 cUnit->method->clazz->pDvmDex->pResMethods[dInsn->vB]);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002880
Dan Bornstein9a1f8162010-12-01 17:02:26 -08002881 if (mir->dalvikInsn.opcode == OP_INVOKE_STATIC)
Ben Chengba4fc8b2009-06-01 13:00:29 -07002882 genProcessArgsNoRange(cUnit, mir, dInsn,
2883 NULL /* no null check */);
2884 else
2885 genProcessArgsRange(cUnit, mir, dInsn,
2886 NULL /* no null check */);
2887
2888 /* r0 = calleeMethod */
2889 loadConstant(cUnit, r0, (int) calleeMethod);
2890
Ben Cheng38329f52009-07-07 14:19:20 -07002891 genInvokeSingletonCommon(cUnit, mir, bb, labelList, pcrLabel,
2892 calleeMethod);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002893 break;
2894 }
Ben Cheng09e50c92010-05-02 10:45:32 -07002895 /*
Ben Chengba4fc8b2009-06-01 13:00:29 -07002896 * calleeMethod = dvmFindInterfaceMethodInCache(this->clazz,
2897 * BBBB, method, method->clazz->pDvmDex)
Ben Cheng38329f52009-07-07 14:19:20 -07002898 *
Ben Cheng09e50c92010-05-02 10:45:32 -07002899 * The following is an example of generated code for
2900 * "invoke-interface v0"
Ben Cheng38329f52009-07-07 14:19:20 -07002901 *
Ben Cheng09e50c92010-05-02 10:45:32 -07002902 * -------- dalvik offset: 0x0008 @ invoke-interface v0
2903 * 0x47357e36 : ldr r0, [r5, #0] --+
2904 * 0x47357e38 : sub r7,r5,#24 |
2905 * 0x47357e3c : cmp r0, #0 | genProcessArgsNoRange
2906 * 0x47357e3e : beq 0x47357e82 |
2907 * 0x47357e40 : stmia r7, <r0> --+
2908 * 0x47357e42 : ldr r4, [pc, #120] --> r4 <- dalvikPC of this invoke
2909 * 0x47357e44 : add r1, pc, #64 --> r1 <- &retChainingCell
2910 * 0x47357e46 : add r2, pc, #72 --> r2 <- &predictedChainingCell
2911 * 0x47357e48 : blx_1 0x47348190 --+ TEMPLATE_INVOKE_METHOD_
2912 * 0x47357e4a : blx_2 see above --+ PREDICTED_CHAIN
2913 * 0x47357e4c : b 0x47357e90 --> off to the predicted chain
2914 * 0x47357e4e : b 0x47357e82 --> punt to the interpreter
2915 * 0x47357e50 : mov r8, r1 --+
2916 * 0x47357e52 : mov r9, r2 |
2917 * 0x47357e54 : ldr r2, [pc, #96] |
2918 * 0x47357e56 : mov r10, r3 |
2919 * 0x47357e58 : movs r0, r3 | dvmFindInterfaceMethodInCache
2920 * 0x47357e5a : ldr r3, [pc, #88] |
2921 * 0x47357e5c : ldr r7, [pc, #80] |
2922 * 0x47357e5e : mov r1, #1452 |
2923 * 0x47357e62 : blx r7 --+
2924 * 0x47357e64 : cmp r0, #0 --> calleeMethod == NULL?
2925 * 0x47357e66 : bne 0x47357e6e --> branch over the throw if !r0
2926 * 0x47357e68 : ldr r0, [pc, #80] --> load Dalvik PC of the invoke
2927 * 0x47357e6a : blx_1 0x47348494 --+ TEMPLATE_THROW_EXCEPTION_
2928 * 0x47357e6c : blx_2 see above --+ COMMON
2929 * 0x47357e6e : mov r1, r8 --> r1 <- &retChainingCell
2930 * 0x47357e70 : cmp r1, #0 --> compare against 0
2931 * 0x47357e72 : bgt 0x47357e7c --> >=0? don't rechain
2932 * 0x47357e74 : ldr r7, [r6, #108] --+
2933 * 0x47357e76 : mov r2, r9 | dvmJitToPatchPredictedChain
2934 * 0x47357e78 : mov r3, r10 |
2935 * 0x47357e7a : blx r7 --+
2936 * 0x47357e7c : add r1, pc, #8 --> r1 <- &retChainingCell
2937 * 0x47357e7e : blx_1 0x4734809c --+ TEMPLATE_INVOKE_METHOD_NO_OPT
2938 * 0x47357e80 : blx_2 see above --+
2939 * -------- reconstruct dalvik PC : 0x425719dc @ +0x0008
2940 * 0x47357e82 : ldr r0, [pc, #56]
Ben Cheng38329f52009-07-07 14:19:20 -07002941 * Exception_Handling:
Ben Cheng09e50c92010-05-02 10:45:32 -07002942 * 0x47357e84 : ldr r1, [r6, #92]
2943 * 0x47357e86 : blx r1
2944 * 0x47357e88 : .align4
2945 * -------- chaining cell (hot): 0x000b
2946 * 0x47357e88 : ldr r0, [r6, #104]
2947 * 0x47357e8a : blx r0
2948 * 0x47357e8c : data 0x19e2(6626)
2949 * 0x47357e8e : data 0x4257(16983)
2950 * 0x47357e90 : .align4
Ben Cheng38329f52009-07-07 14:19:20 -07002951 * -------- chaining cell (predicted)
Ben Cheng09e50c92010-05-02 10:45:32 -07002952 * 0x47357e90 : data 0xe7fe(59390) --> will be patched into bx
2953 * 0x47357e92 : data 0x0000(0)
2954 * 0x47357e94 : data 0x0000(0) --> class
2955 * 0x47357e96 : data 0x0000(0)
2956 * 0x47357e98 : data 0x0000(0) --> method
2957 * 0x47357e9a : data 0x0000(0)
2958 * 0x47357e9c : data 0x0000(0) --> rechain count
2959 * 0x47357e9e : data 0x0000(0)
2960 * -------- end of chaining cells (0x006c)
2961 * 0x47357eb0 : .word (0xad03e369)
2962 * 0x47357eb4 : .word (0x28a90)
2963 * 0x47357eb8 : .word (0x41a63394)
2964 * 0x47357ebc : .word (0x425719dc)
Ben Chengba4fc8b2009-06-01 13:00:29 -07002965 */
2966 case OP_INVOKE_INTERFACE:
2967 case OP_INVOKE_INTERFACE_RANGE: {
Bill Buzbee89efc3d2009-07-28 11:22:22 -07002968 ArmLIR *predChainingCell = &labelList[bb->taken->id];
Ben Chengba4fc8b2009-06-01 13:00:29 -07002969
Ben Cheng7a2697d2010-06-07 13:44:23 -07002970 /*
2971 * If the invoke has non-null misPredBranchOver, we need to generate
2972 * the non-inlined version of the invoke here to handle the
2973 * mispredicted case.
2974 */
2975 if (mir->meta.callsiteInfo->misPredBranchOver) {
2976 genLandingPadForMispredictedCallee(cUnit, mir, bb, labelList);
2977 }
Bill Buzbee1465db52009-09-23 17:17:35 -07002978
Dan Bornstein9a1f8162010-12-01 17:02:26 -08002979 if (mir->dalvikInsn.opcode == OP_INVOKE_INTERFACE)
Ben Chengba4fc8b2009-06-01 13:00:29 -07002980 genProcessArgsNoRange(cUnit, mir, dInsn, &pcrLabel);
2981 else
2982 genProcessArgsRange(cUnit, mir, dInsn, &pcrLabel);
2983
Ben Cheng38329f52009-07-07 14:19:20 -07002984 /* "this" is already left in r0 by genProcessArgs* */
2985
2986 /* r4PC = dalvikCallsite */
2987 loadConstant(cUnit, r4PC,
2988 (int) (cUnit->method->insns + mir->offset));
2989
2990 /* r1 = &retChainingCell */
Bill Buzbee270c1d62009-08-13 16:58:07 -07002991 ArmLIR *addrRetChain =
Bill Buzbee1465db52009-09-23 17:17:35 -07002992 opRegRegImm(cUnit, kOpAdd, r1, rpc, 0);
Ben Cheng38329f52009-07-07 14:19:20 -07002993 addrRetChain->generic.target = (LIR *) retChainingCell;
2994
2995 /* r2 = &predictedChainingCell */
Bill Buzbee89efc3d2009-07-28 11:22:22 -07002996 ArmLIR *predictedChainingCell =
Bill Buzbee1465db52009-09-23 17:17:35 -07002997 opRegRegImm(cUnit, kOpAdd, r2, rpc, 0);
Ben Cheng38329f52009-07-07 14:19:20 -07002998 predictedChainingCell->generic.target = (LIR *) predChainingCell;
2999
3000 genDispatchToHandler(cUnit, TEMPLATE_INVOKE_METHOD_PREDICTED_CHAIN);
3001
3002 /* return through lr - jump to the chaining cell */
3003 genUnconditionalBranch(cUnit, predChainingCell);
3004
3005 /*
3006 * null-check on "this" may have been eliminated, but we still need
3007 * a PC-reconstruction label for stack overflow bailout.
3008 */
3009 if (pcrLabel == NULL) {
3010 int dPC = (int) (cUnit->method->insns + mir->offset);
Bill Buzbee89efc3d2009-07-28 11:22:22 -07003011 pcrLabel = dvmCompilerNew(sizeof(ArmLIR), true);
Dan Bornstein9a1f8162010-12-01 17:02:26 -08003012 pcrLabel->opcode = kArmPseudoPCReconstructionCell;
Ben Cheng38329f52009-07-07 14:19:20 -07003013 pcrLabel->operands[0] = dPC;
3014 pcrLabel->operands[1] = mir->offset;
3015 /* Insert the place holder to the growable list */
3016 dvmInsertGrowableList(&cUnit->pcReconstructionList, pcrLabel);
3017 }
3018
3019 /* return through lr+2 - punt to the interpreter */
3020 genUnconditionalBranch(cUnit, pcrLabel);
3021
3022 /*
3023 * return through lr+4 - fully resolve the callee method.
3024 * r1 <- count
3025 * r2 <- &predictedChainCell
3026 * r3 <- this->class
3027 * r4 <- dPC
3028 * r7 <- this->class->vtable
3029 */
3030
3031 /* Save count, &predictedChainCell, and class to high regs first */
Bill Buzbee1465db52009-09-23 17:17:35 -07003032 genRegCopy(cUnit, r8, r1);
3033 genRegCopy(cUnit, r9, r2);
3034 genRegCopy(cUnit, r10, r3);
Ben Cheng38329f52009-07-07 14:19:20 -07003035
Ben Chengba4fc8b2009-06-01 13:00:29 -07003036 /* r0 now contains this->clazz */
Bill Buzbee1465db52009-09-23 17:17:35 -07003037 genRegCopy(cUnit, r0, r3);
Ben Chengba4fc8b2009-06-01 13:00:29 -07003038
3039 /* r1 = BBBB */
3040 loadConstant(cUnit, r1, dInsn->vB);
3041
3042 /* r2 = method (caller) */
3043 loadConstant(cUnit, r2, (int) cUnit->method);
3044
3045 /* r3 = pDvmDex */
3046 loadConstant(cUnit, r3, (int) cUnit->method->clazz->pDvmDex);
3047
Ben Chengbd1326d2010-04-02 15:04:53 -07003048 LOAD_FUNC_ADDR(cUnit, r7,
3049 (intptr_t) dvmFindInterfaceMethodInCache);
Bill Buzbee1465db52009-09-23 17:17:35 -07003050 opReg(cUnit, kOpBlx, r7);
Ben Chengba4fc8b2009-06-01 13:00:29 -07003051 /* r0 = calleeMethod (returned from dvmFindInterfaceMethodInCache */
3052
Ben Cheng09e50c92010-05-02 10:45:32 -07003053 dvmCompilerClobberCallRegs(cUnit);
3054 /* generate a branch over if the interface method is resolved */
buzbee8f8109a2010-08-31 10:16:35 -07003055 ArmLIR *branchOver = genCmpImmBranch(cUnit, kArmCondNe, r0, 0);
Ben Cheng09e50c92010-05-02 10:45:32 -07003056 /*
3057 * calleeMethod == NULL -> throw
3058 */
3059 loadConstant(cUnit, r0,
3060 (int) (cUnit->method->insns + mir->offset));
3061 genDispatchToHandler(cUnit, TEMPLATE_THROW_EXCEPTION_COMMON);
3062 /* noreturn */
3063
3064 ArmLIR *target = newLIR0(cUnit, kArmPseudoTargetLabel);
3065 target->defMask = ENCODE_ALL;
3066 branchOver->generic.target = (LIR *) target;
3067
Bill Buzbee1465db52009-09-23 17:17:35 -07003068 genRegCopy(cUnit, r1, r8);
Ben Chengba4fc8b2009-06-01 13:00:29 -07003069
Ben Cheng38329f52009-07-07 14:19:20 -07003070 /* Check if rechain limit is reached */
buzbee8f8109a2010-08-31 10:16:35 -07003071 ArmLIR *bypassRechaining = genCmpImmBranch(cUnit, kArmCondGt,
3072 r1, 0);
Ben Cheng38329f52009-07-07 14:19:20 -07003073
Bill Buzbee270c1d62009-08-13 16:58:07 -07003074 loadWordDisp(cUnit, rGLUE, offsetof(InterpState,
3075 jitToInterpEntries.dvmJitToPatchPredictedChain), r7);
Ben Cheng38329f52009-07-07 14:19:20 -07003076
Ben Chengb88ec3c2010-05-17 12:50:33 -07003077 genRegCopy(cUnit, r1, rGLUE);
Bill Buzbee1465db52009-09-23 17:17:35 -07003078 genRegCopy(cUnit, r2, r9);
3079 genRegCopy(cUnit, r3, r10);
Ben Cheng38329f52009-07-07 14:19:20 -07003080
3081 /*
3082 * r0 = calleeMethod
3083 * r2 = &predictedChainingCell
3084 * r3 = class
3085 *
3086 * &returnChainingCell has been loaded into r1 but is not needed
3087 * when patching the chaining cell and will be clobbered upon
3088 * returning so it will be reconstructed again.
3089 */
Bill Buzbee1465db52009-09-23 17:17:35 -07003090 opReg(cUnit, kOpBlx, r7);
Ben Cheng38329f52009-07-07 14:19:20 -07003091
3092 /* r1 = &retChainingCell */
Bill Buzbee1465db52009-09-23 17:17:35 -07003093 addrRetChain = opRegRegImm(cUnit, kOpAdd, r1, rpc, 0);
Ben Chengba4fc8b2009-06-01 13:00:29 -07003094 addrRetChain->generic.target = (LIR *) retChainingCell;
Ben Cheng38329f52009-07-07 14:19:20 -07003095
3096 bypassRechaining->generic.target = (LIR *) addrRetChain;
3097
Ben Chengba4fc8b2009-06-01 13:00:29 -07003098 /*
3099 * r0 = this, r1 = calleeMethod,
3100 * r1 = &ChainingCell,
3101 * r4PC = callsiteDPC,
3102 */
3103 genDispatchToHandler(cUnit, TEMPLATE_INVOKE_METHOD_NO_OPT);
Ben Cheng978738d2010-05-13 13:45:57 -07003104#if defined(WITH_JIT_TUNING)
Ben Cheng86717f72010-03-05 15:27:21 -08003105 gDvmJit.invokePolymorphic++;
Ben Chengba4fc8b2009-06-01 13:00:29 -07003106#endif
3107 /* Handle exceptions using the interpreter */
3108 genTrap(cUnit, mir->offset, pcrLabel);
3109 break;
3110 }
3111 /* NOP */
3112 case OP_INVOKE_DIRECT_EMPTY: {
3113 return false;
3114 }
3115 case OP_FILLED_NEW_ARRAY:
3116 case OP_FILLED_NEW_ARRAY_RANGE: {
3117 /* Just let the interpreter deal with these */
3118 genInterpSingleStep(cUnit, mir);
3119 break;
3120 }
3121 default:
3122 return true;
3123 }
3124 return false;
3125}
3126
3127static bool handleFmt35ms_3rms(CompilationUnit *cUnit, MIR *mir,
Bill Buzbee89efc3d2009-07-28 11:22:22 -07003128 BasicBlock *bb, ArmLIR *labelList)
Ben Chengba4fc8b2009-06-01 13:00:29 -07003129{
Bill Buzbee89efc3d2009-07-28 11:22:22 -07003130 ArmLIR *pcrLabel = NULL;
Ben Chengba4fc8b2009-06-01 13:00:29 -07003131
Ben Cheng7a2697d2010-06-07 13:44:23 -07003132 /* An invoke with the MIR_INLINED is effectively a no-op */
3133 if (mir->OptimizationFlags & MIR_INLINED)
3134 return false;
3135
Ben Chengba4fc8b2009-06-01 13:00:29 -07003136 DecodedInstruction *dInsn = &mir->dalvikInsn;
Dan Bornstein9a1f8162010-12-01 17:02:26 -08003137 switch (mir->dalvikInsn.opcode) {
Ben Chengba4fc8b2009-06-01 13:00:29 -07003138 /* calleeMethod = this->clazz->vtable[BBBB] */
3139 case OP_INVOKE_VIRTUAL_QUICK_RANGE:
3140 case OP_INVOKE_VIRTUAL_QUICK: {
3141 int methodIndex = dInsn->vB;
Bill Buzbeea8589332010-12-27 09:31:21 -08003142 ArmLIR *retChainingCell = &labelList[bb->fallThrough->id];
3143 ArmLIR *predChainingCell = &labelList[bb->taken->id];
Ben Cheng7a2697d2010-06-07 13:44:23 -07003144
3145 /*
3146 * If the invoke has non-null misPredBranchOver, we need to generate
3147 * the non-inlined version of the invoke here to handle the
3148 * mispredicted case.
3149 */
3150 if (mir->meta.callsiteInfo->misPredBranchOver) {
3151 genLandingPadForMispredictedCallee(cUnit, mir, bb, labelList);
3152 }
3153
Dan Bornstein9a1f8162010-12-01 17:02:26 -08003154 if (mir->dalvikInsn.opcode == OP_INVOKE_VIRTUAL_QUICK)
Ben Chengba4fc8b2009-06-01 13:00:29 -07003155 genProcessArgsNoRange(cUnit, mir, dInsn, &pcrLabel);
3156 else
3157 genProcessArgsRange(cUnit, mir, dInsn, &pcrLabel);
3158
Ben Cheng38329f52009-07-07 14:19:20 -07003159 genInvokeVirtualCommon(cUnit, mir, methodIndex,
3160 retChainingCell,
3161 predChainingCell,
3162 pcrLabel);
Ben Chengba4fc8b2009-06-01 13:00:29 -07003163 break;
3164 }
3165 /* calleeMethod = method->clazz->super->vtable[BBBB] */
3166 case OP_INVOKE_SUPER_QUICK:
3167 case OP_INVOKE_SUPER_QUICK_RANGE: {
Ben Cheng7a2697d2010-06-07 13:44:23 -07003168 /* Grab the method ptr directly from what the interpreter sees */
3169 const Method *calleeMethod = mir->meta.callsiteInfo->method;
3170 assert(calleeMethod ==
3171 cUnit->method->clazz->super->vtable[dInsn->vB]);
Ben Chengba4fc8b2009-06-01 13:00:29 -07003172
Dan Bornstein9a1f8162010-12-01 17:02:26 -08003173 if (mir->dalvikInsn.opcode == OP_INVOKE_SUPER_QUICK)
Ben Chengba4fc8b2009-06-01 13:00:29 -07003174 genProcessArgsNoRange(cUnit, mir, dInsn, &pcrLabel);
3175 else
3176 genProcessArgsRange(cUnit, mir, dInsn, &pcrLabel);
3177
3178 /* r0 = calleeMethod */
3179 loadConstant(cUnit, r0, (int) calleeMethod);
3180
Ben Cheng38329f52009-07-07 14:19:20 -07003181 genInvokeSingletonCommon(cUnit, mir, bb, labelList, pcrLabel,
3182 calleeMethod);
Ben Chengba4fc8b2009-06-01 13:00:29 -07003183 break;
3184 }
Ben Chengba4fc8b2009-06-01 13:00:29 -07003185 default:
3186 return true;
3187 }
Ben Chengba4fc8b2009-06-01 13:00:29 -07003188 return false;
3189}
3190
3191/*
Bill Buzbeefd023aa2009-11-02 09:23:49 -08003192 * This operation is complex enough that we'll do it partly inline
3193 * and partly with a handler. NOTE: the handler uses hardcoded
3194 * values for string object offsets and must be revisitied if the
3195 * layout changes.
3196 */
3197static bool genInlinedCompareTo(CompilationUnit *cUnit, MIR *mir)
3198{
3199#if defined(USE_GLOBAL_STRING_DEFS)
3200 return false;
3201#else
3202 ArmLIR *rollback;
Bill Buzbeec6f10662010-02-09 11:16:15 -08003203 RegLocation rlThis = dvmCompilerGetSrc(cUnit, mir, 0);
3204 RegLocation rlComp = dvmCompilerGetSrc(cUnit, mir, 1);
Bill Buzbeefd023aa2009-11-02 09:23:49 -08003205
3206 loadValueDirectFixed(cUnit, rlThis, r0);
3207 loadValueDirectFixed(cUnit, rlComp, r1);
3208 /* Test objects for NULL */
3209 rollback = genNullCheck(cUnit, rlThis.sRegLow, r0, mir->offset, NULL);
3210 genNullCheck(cUnit, rlComp.sRegLow, r1, mir->offset, rollback);
3211 /*
3212 * TUNING: we could check for object pointer equality before invoking
3213 * handler. Unclear whether the gain would be worth the added code size
3214 * expansion.
3215 */
3216 genDispatchToHandler(cUnit, TEMPLATE_STRING_COMPARETO);
Bill Buzbeec6f10662010-02-09 11:16:15 -08003217 storeValue(cUnit, inlinedTarget(cUnit, mir, false),
3218 dvmCompilerGetReturn(cUnit));
Bill Buzbeefd023aa2009-11-02 09:23:49 -08003219 return true;
3220#endif
3221}
3222
Elliott Hughes2bdbcb62010-04-12 14:29:37 -07003223static bool genInlinedFastIndexOf(CompilationUnit *cUnit, MIR *mir)
Bill Buzbeefd023aa2009-11-02 09:23:49 -08003224{
3225#if defined(USE_GLOBAL_STRING_DEFS)
3226 return false;
3227#else
Bill Buzbeec6f10662010-02-09 11:16:15 -08003228 RegLocation rlThis = dvmCompilerGetSrc(cUnit, mir, 0);
3229 RegLocation rlChar = dvmCompilerGetSrc(cUnit, mir, 1);
Bill Buzbeefd023aa2009-11-02 09:23:49 -08003230
3231 loadValueDirectFixed(cUnit, rlThis, r0);
3232 loadValueDirectFixed(cUnit, rlChar, r1);
Elliott Hughes2bdbcb62010-04-12 14:29:37 -07003233 RegLocation rlStart = dvmCompilerGetSrc(cUnit, mir, 2);
3234 loadValueDirectFixed(cUnit, rlStart, r2);
Bill Buzbeefd023aa2009-11-02 09:23:49 -08003235 /* Test objects for NULL */
3236 genNullCheck(cUnit, rlThis.sRegLow, r0, mir->offset, NULL);
3237 genDispatchToHandler(cUnit, TEMPLATE_STRING_INDEXOF);
Bill Buzbeec6f10662010-02-09 11:16:15 -08003238 storeValue(cUnit, inlinedTarget(cUnit, mir, false),
3239 dvmCompilerGetReturn(cUnit));
Bill Buzbeefd023aa2009-11-02 09:23:49 -08003240 return true;
3241#endif
3242}
3243
Elliott Hughesee34f592010-04-05 18:13:52 -07003244// Generates an inlined String.isEmpty or String.length.
3245static bool genInlinedStringIsEmptyOrLength(CompilationUnit *cUnit, MIR *mir,
3246 bool isEmpty)
Bill Buzbee1f748632010-03-02 16:14:41 -08003247{
Elliott Hughesee34f592010-04-05 18:13:52 -07003248 // dst = src.length();
Bill Buzbee1f748632010-03-02 16:14:41 -08003249 RegLocation rlObj = dvmCompilerGetSrc(cUnit, mir, 0);
3250 RegLocation rlDest = inlinedTarget(cUnit, mir, false);
3251 rlObj = loadValue(cUnit, rlObj, kCoreReg);
3252 RegLocation rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
3253 genNullCheck(cUnit, rlObj.sRegLow, rlObj.lowReg, mir->offset, NULL);
3254 loadWordDisp(cUnit, rlObj.lowReg, gDvm.offJavaLangString_count,
3255 rlResult.lowReg);
Elliott Hughesee34f592010-04-05 18:13:52 -07003256 if (isEmpty) {
3257 // dst = (dst == 0);
3258 int tReg = dvmCompilerAllocTemp(cUnit);
3259 opRegReg(cUnit, kOpNeg, tReg, rlResult.lowReg);
3260 opRegRegReg(cUnit, kOpAdc, rlResult.lowReg, rlResult.lowReg, tReg);
3261 }
Bill Buzbee1f748632010-03-02 16:14:41 -08003262 storeValue(cUnit, rlDest, rlResult);
3263 return false;
3264}
3265
Elliott Hughesee34f592010-04-05 18:13:52 -07003266static bool genInlinedStringLength(CompilationUnit *cUnit, MIR *mir)
3267{
3268 return genInlinedStringIsEmptyOrLength(cUnit, mir, false);
3269}
3270
3271static bool genInlinedStringIsEmpty(CompilationUnit *cUnit, MIR *mir)
3272{
3273 return genInlinedStringIsEmptyOrLength(cUnit, mir, true);
3274}
3275
Bill Buzbee1f748632010-03-02 16:14:41 -08003276static bool genInlinedStringCharAt(CompilationUnit *cUnit, MIR *mir)
3277{
3278 int contents = offsetof(ArrayObject, contents);
3279 RegLocation rlObj = dvmCompilerGetSrc(cUnit, mir, 0);
3280 RegLocation rlIdx = dvmCompilerGetSrc(cUnit, mir, 1);
3281 RegLocation rlDest = inlinedTarget(cUnit, mir, false);
3282 RegLocation rlResult;
3283 rlObj = loadValue(cUnit, rlObj, kCoreReg);
3284 rlIdx = loadValue(cUnit, rlIdx, kCoreReg);
3285 int regMax = dvmCompilerAllocTemp(cUnit);
3286 int regOff = dvmCompilerAllocTemp(cUnit);
3287 int regPtr = dvmCompilerAllocTemp(cUnit);
3288 ArmLIR *pcrLabel = genNullCheck(cUnit, rlObj.sRegLow, rlObj.lowReg,
3289 mir->offset, NULL);
3290 loadWordDisp(cUnit, rlObj.lowReg, gDvm.offJavaLangString_count, regMax);
3291 loadWordDisp(cUnit, rlObj.lowReg, gDvm.offJavaLangString_offset, regOff);
3292 loadWordDisp(cUnit, rlObj.lowReg, gDvm.offJavaLangString_value, regPtr);
3293 genBoundsCheck(cUnit, rlIdx.lowReg, regMax, mir->offset, pcrLabel);
3294 dvmCompilerFreeTemp(cUnit, regMax);
3295 opRegImm(cUnit, kOpAdd, regPtr, contents);
3296 opRegReg(cUnit, kOpAdd, regOff, rlIdx.lowReg);
3297 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
3298 loadBaseIndexed(cUnit, regPtr, regOff, rlResult.lowReg, 1, kUnsignedHalf);
3299 storeValue(cUnit, rlDest, rlResult);
3300 return false;
3301}
3302
3303static bool genInlinedAbsInt(CompilationUnit *cUnit, MIR *mir)
3304{
3305 RegLocation rlSrc = dvmCompilerGetSrc(cUnit, mir, 0);
3306 rlSrc = loadValue(cUnit, rlSrc, kCoreReg);
Elliott Hughese22bd842010-08-20 18:47:36 -07003307 RegLocation rlDest = inlinedTarget(cUnit, mir, false);
Bill Buzbee1f748632010-03-02 16:14:41 -08003308 RegLocation rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
3309 int signReg = dvmCompilerAllocTemp(cUnit);
3310 /*
3311 * abs(x) = y<=x>>31, (x+y)^y.
3312 * Thumb2's IT block also yields 3 instructions, but imposes
3313 * scheduling constraints.
3314 */
3315 opRegRegImm(cUnit, kOpAsr, signReg, rlSrc.lowReg, 31);
3316 opRegRegReg(cUnit, kOpAdd, rlResult.lowReg, rlSrc.lowReg, signReg);
3317 opRegReg(cUnit, kOpXor, rlResult.lowReg, signReg);
3318 storeValue(cUnit, rlDest, rlResult);
3319 return false;
3320}
3321
3322static bool genInlinedAbsLong(CompilationUnit *cUnit, MIR *mir)
3323{
3324 RegLocation rlSrc = dvmCompilerGetSrcWide(cUnit, mir, 0, 1);
3325 RegLocation rlDest = inlinedTargetWide(cUnit, mir, false);
3326 rlSrc = loadValueWide(cUnit, rlSrc, kCoreReg);
3327 RegLocation rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
3328 int signReg = dvmCompilerAllocTemp(cUnit);
3329 /*
3330 * abs(x) = y<=x>>31, (x+y)^y.
3331 * Thumb2 IT block allows slightly shorter sequence,
3332 * but introduces a scheduling barrier. Stick with this
3333 * mechanism for now.
3334 */
3335 opRegRegImm(cUnit, kOpAsr, signReg, rlSrc.highReg, 31);
3336 opRegRegReg(cUnit, kOpAdd, rlResult.lowReg, rlSrc.lowReg, signReg);
3337 opRegRegReg(cUnit, kOpAdc, rlResult.highReg, rlSrc.highReg, signReg);
3338 opRegReg(cUnit, kOpXor, rlResult.lowReg, signReg);
3339 opRegReg(cUnit, kOpXor, rlResult.highReg, signReg);
3340 storeValueWide(cUnit, rlDest, rlResult);
3341 return false;
3342}
Bill Buzbeefd023aa2009-11-02 09:23:49 -08003343
Elliott Hughese22bd842010-08-20 18:47:36 -07003344static bool genInlinedIntFloatConversion(CompilationUnit *cUnit, MIR *mir)
3345{
3346 // Just move from source to destination...
3347 RegLocation rlSrc = dvmCompilerGetSrc(cUnit, mir, 0);
3348 RegLocation rlDest = inlinedTarget(cUnit, mir, false);
3349 storeValue(cUnit, rlDest, rlSrc);
3350 return false;
3351}
3352
3353static bool genInlinedLongDoubleConversion(CompilationUnit *cUnit, MIR *mir)
3354{
3355 // Just move from source to destination...
3356 RegLocation rlSrc = dvmCompilerGetSrcWide(cUnit, mir, 0, 1);
3357 RegLocation rlDest = inlinedTargetWide(cUnit, mir, false);
3358 storeValueWide(cUnit, rlDest, rlSrc);
3359 return false;
3360}
3361
Bill Buzbeefd023aa2009-11-02 09:23:49 -08003362/*
Bill Buzbeece46c942009-11-20 15:41:34 -08003363 * NOTE: Handles both range and non-range versions (arguments
3364 * have already been normalized by this point).
Ben Chengba4fc8b2009-06-01 13:00:29 -07003365 */
Bill Buzbeece46c942009-11-20 15:41:34 -08003366static bool handleExecuteInline(CompilationUnit *cUnit, MIR *mir)
Ben Chengba4fc8b2009-06-01 13:00:29 -07003367{
3368 DecodedInstruction *dInsn = &mir->dalvikInsn;
Dan Bornstein9a1f8162010-12-01 17:02:26 -08003369 switch( mir->dalvikInsn.opcode) {
Bill Buzbeece46c942009-11-20 15:41:34 -08003370 case OP_EXECUTE_INLINE_RANGE:
Ben Chengba4fc8b2009-06-01 13:00:29 -07003371 case OP_EXECUTE_INLINE: {
3372 unsigned int i;
3373 const InlineOperation* inLineTable = dvmGetInlineOpsTable();
Bill Buzbee50a6bf22009-07-08 13:08:04 -07003374 int offset = offsetof(InterpState, retval);
Ben Chengba4fc8b2009-06-01 13:00:29 -07003375 int operation = dInsn->vB;
Bill Buzbee50a6bf22009-07-08 13:08:04 -07003376 switch (operation) {
3377 case INLINE_EMPTYINLINEMETHOD:
3378 return false; /* Nop */
3379 case INLINE_STRING_LENGTH:
3380 return genInlinedStringLength(cUnit, mir);
Elliott Hughesee34f592010-04-05 18:13:52 -07003381 case INLINE_STRING_IS_EMPTY:
3382 return genInlinedStringIsEmpty(cUnit, mir);
Bill Buzbee50a6bf22009-07-08 13:08:04 -07003383 case INLINE_MATH_ABS_INT:
3384 return genInlinedAbsInt(cUnit, mir);
3385 case INLINE_MATH_ABS_LONG:
3386 return genInlinedAbsLong(cUnit, mir);
3387 case INLINE_MATH_MIN_INT:
3388 return genInlinedMinMaxInt(cUnit, mir, true);
3389 case INLINE_MATH_MAX_INT:
3390 return genInlinedMinMaxInt(cUnit, mir, false);
3391 case INLINE_STRING_CHARAT:
3392 return genInlinedStringCharAt(cUnit, mir);
3393 case INLINE_MATH_SQRT:
3394 if (genInlineSqrt(cUnit, mir))
Bill Buzbee9727c3d2009-08-01 11:32:36 -07003395 return false;
Bill Buzbee50a6bf22009-07-08 13:08:04 -07003396 else
3397 break; /* Handle with C routine */
Bill Buzbee50a6bf22009-07-08 13:08:04 -07003398 case INLINE_MATH_ABS_FLOAT:
Bill Buzbee1465db52009-09-23 17:17:35 -07003399 if (genInlinedAbsFloat(cUnit, mir))
3400 return false;
3401 else
3402 break;
Bill Buzbee50a6bf22009-07-08 13:08:04 -07003403 case INLINE_MATH_ABS_DOUBLE:
Bill Buzbee1465db52009-09-23 17:17:35 -07003404 if (genInlinedAbsDouble(cUnit, mir))
3405 return false;
3406 else
3407 break;
Bill Buzbee50a6bf22009-07-08 13:08:04 -07003408 case INLINE_STRING_COMPARETO:
Bill Buzbeefd023aa2009-11-02 09:23:49 -08003409 if (genInlinedCompareTo(cUnit, mir))
3410 return false;
3411 else
3412 break;
Elliott Hughes2bdbcb62010-04-12 14:29:37 -07003413 case INLINE_STRING_FASTINDEXOF_II:
3414 if (genInlinedFastIndexOf(cUnit, mir))
Bill Buzbeefd023aa2009-11-02 09:23:49 -08003415 return false;
3416 else
3417 break;
Elliott Hughese22bd842010-08-20 18:47:36 -07003418 case INLINE_FLOAT_TO_RAW_INT_BITS:
3419 case INLINE_INT_BITS_TO_FLOAT:
3420 return genInlinedIntFloatConversion(cUnit, mir);
3421 case INLINE_DOUBLE_TO_RAW_LONG_BITS:
3422 case INLINE_LONG_BITS_TO_DOUBLE:
3423 return genInlinedLongDoubleConversion(cUnit, mir);
Bill Buzbeefd023aa2009-11-02 09:23:49 -08003424 case INLINE_STRING_EQUALS:
3425 case INLINE_MATH_COS:
3426 case INLINE_MATH_SIN:
Elliott Hughese22bd842010-08-20 18:47:36 -07003427 case INLINE_FLOAT_TO_INT_BITS:
3428 case INLINE_DOUBLE_TO_LONG_BITS:
Bill Buzbeefd023aa2009-11-02 09:23:49 -08003429 break; /* Handle with C routine */
Bill Buzbee50a6bf22009-07-08 13:08:04 -07003430 default:
Bill Buzbeefc519dc2010-03-06 23:30:57 -08003431 dvmCompilerAbort(cUnit);
Ben Chengba4fc8b2009-06-01 13:00:29 -07003432 }
Bill Buzbeec6f10662010-02-09 11:16:15 -08003433 dvmCompilerFlushAllRegs(cUnit); /* Everything to home location */
Elliott Hughes6a555132010-02-25 15:41:42 -08003434 dvmCompilerClobberCallRegs(cUnit);
Bill Buzbeec6f10662010-02-09 11:16:15 -08003435 dvmCompilerClobber(cUnit, r4PC);
3436 dvmCompilerClobber(cUnit, r7);
Bill Buzbee1465db52009-09-23 17:17:35 -07003437 opRegRegImm(cUnit, kOpAdd, r4PC, rGLUE, offset);
3438 opImm(cUnit, kOpPush, (1<<r4PC) | (1<<r7));
Ben Chengbd1326d2010-04-02 15:04:53 -07003439 LOAD_FUNC_ADDR(cUnit, r4PC, (int)inLineTable[operation].func);
Bill Buzbee1465db52009-09-23 17:17:35 -07003440 genExportPC(cUnit, mir);
Ben Chengba4fc8b2009-06-01 13:00:29 -07003441 for (i=0; i < dInsn->vA; i++) {
Bill Buzbeec6f10662010-02-09 11:16:15 -08003442 loadValueDirect(cUnit, dvmCompilerGetSrc(cUnit, mir, i), i);
Ben Chengba4fc8b2009-06-01 13:00:29 -07003443 }
Bill Buzbee1465db52009-09-23 17:17:35 -07003444 opReg(cUnit, kOpBlx, r4PC);
3445 opRegImm(cUnit, kOpAdd, r13, 8);
buzbee8f8109a2010-08-31 10:16:35 -07003446 /* NULL? */
3447 ArmLIR *branchOver = genCmpImmBranch(cUnit, kArmCondNe, r0, 0);
Bill Buzbeece46c942009-11-20 15:41:34 -08003448 loadConstant(cUnit, r0,
3449 (int) (cUnit->method->insns + mir->offset));
3450 genDispatchToHandler(cUnit, TEMPLATE_THROW_EXCEPTION_COMMON);
3451 ArmLIR *target = newLIR0(cUnit, kArmPseudoTargetLabel);
3452 target->defMask = ENCODE_ALL;
3453 branchOver->generic.target = (LIR *) target;
Ben Chengba4fc8b2009-06-01 13:00:29 -07003454 break;
3455 }
3456 default:
3457 return true;
3458 }
3459 return false;
3460}
3461
3462static bool handleFmt51l(CompilationUnit *cUnit, MIR *mir)
3463{
Bill Buzbee1465db52009-09-23 17:17:35 -07003464 //TUNING: We're using core regs here - not optimal when target is a double
Bill Buzbeec6f10662010-02-09 11:16:15 -08003465 RegLocation rlDest = dvmCompilerGetDestWide(cUnit, mir, 0, 1);
3466 RegLocation rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Ben Chengbd1326d2010-04-02 15:04:53 -07003467 loadConstantNoClobber(cUnit, rlResult.lowReg,
3468 mir->dalvikInsn.vB_wide & 0xFFFFFFFFUL);
3469 loadConstantNoClobber(cUnit, rlResult.highReg,
3470 (mir->dalvikInsn.vB_wide>>32) & 0xFFFFFFFFUL);
Bill Buzbee1465db52009-09-23 17:17:35 -07003471 storeValueWide(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07003472 return false;
3473}
3474
Ben Chengba4fc8b2009-06-01 13:00:29 -07003475/*
3476 * The following are special processing routines that handle transfer of
3477 * controls between compiled code and the interpreter. Certain VM states like
3478 * Dalvik PC and special-purpose registers are reconstructed here.
3479 */
3480
Bill Buzbeebd047242010-05-13 13:02:53 -07003481/*
3482 * Insert a
3483 * b .+4
3484 * nop
3485 * pair at the beginning of a chaining cell. This serves as the
3486 * switch branch that selects between reverting to the interpreter or
3487 * not. Once the cell is chained to a translation, the cell will
3488 * contain a 32-bit branch. Subsequent chain/unchain operations will
3489 * then only alter that first 16-bits - the "b .+4" for unchaining,
3490 * and the restoration of the first half of the 32-bit branch for
3491 * rechaining.
3492 */
3493static void insertChainingSwitch(CompilationUnit *cUnit)
3494{
3495 ArmLIR *branch = newLIR0(cUnit, kThumbBUncond);
3496 newLIR2(cUnit, kThumbOrr, r0, r0);
3497 ArmLIR *target = newLIR0(cUnit, kArmPseudoTargetLabel);
3498 target->defMask = ENCODE_ALL;
3499 branch->generic.target = (LIR *) target;
3500}
3501
Ben Cheng1efc9c52009-06-08 18:25:27 -07003502/* Chaining cell for code that may need warmup. */
3503static void handleNormalChainingCell(CompilationUnit *cUnit,
3504 unsigned int offset)
Ben Chengba4fc8b2009-06-01 13:00:29 -07003505{
Ben Cheng11d8f142010-03-24 15:24:19 -07003506 /*
3507 * Use raw instruction constructors to guarantee that the generated
3508 * instructions fit the predefined cell size.
3509 */
Bill Buzbeebd047242010-05-13 13:02:53 -07003510 insertChainingSwitch(cUnit);
Ben Cheng11d8f142010-03-24 15:24:19 -07003511 newLIR3(cUnit, kThumbLdrRRI5, r0, rGLUE,
3512 offsetof(InterpState,
3513 jitToInterpEntries.dvmJitToInterpNormal) >> 2);
3514 newLIR1(cUnit, kThumbBlxR, r0);
Ben Chengba4fc8b2009-06-01 13:00:29 -07003515 addWordData(cUnit, (int) (cUnit->method->insns + offset), true);
3516}
3517
3518/*
Ben Cheng1efc9c52009-06-08 18:25:27 -07003519 * Chaining cell for instructions that immediately following already translated
3520 * code.
Ben Chengba4fc8b2009-06-01 13:00:29 -07003521 */
Ben Cheng1efc9c52009-06-08 18:25:27 -07003522static void handleHotChainingCell(CompilationUnit *cUnit,
3523 unsigned int offset)
Ben Chengba4fc8b2009-06-01 13:00:29 -07003524{
Ben Cheng11d8f142010-03-24 15:24:19 -07003525 /*
3526 * Use raw instruction constructors to guarantee that the generated
3527 * instructions fit the predefined cell size.
3528 */
Bill Buzbeebd047242010-05-13 13:02:53 -07003529 insertChainingSwitch(cUnit);
Ben Cheng11d8f142010-03-24 15:24:19 -07003530 newLIR3(cUnit, kThumbLdrRRI5, r0, rGLUE,
3531 offsetof(InterpState,
3532 jitToInterpEntries.dvmJitToInterpTraceSelect) >> 2);
3533 newLIR1(cUnit, kThumbBlxR, r0);
Ben Chengba4fc8b2009-06-01 13:00:29 -07003534 addWordData(cUnit, (int) (cUnit->method->insns + offset), true);
3535}
3536
Bill Buzbee9c4b7c82009-09-10 10:10:38 -07003537#if defined(WITH_SELF_VERIFICATION) || defined(WITH_JIT_TUNING)
Jeff Hao97319a82009-08-12 16:57:15 -07003538/* Chaining cell for branches that branch back into the same basic block */
3539static void handleBackwardBranchChainingCell(CompilationUnit *cUnit,
3540 unsigned int offset)
3541{
Ben Cheng11d8f142010-03-24 15:24:19 -07003542 /*
3543 * Use raw instruction constructors to guarantee that the generated
3544 * instructions fit the predefined cell size.
3545 */
Bill Buzbeebd047242010-05-13 13:02:53 -07003546 insertChainingSwitch(cUnit);
Bill Buzbee9c4b7c82009-09-10 10:10:38 -07003547#if defined(WITH_SELF_VERIFICATION)
Bill Buzbee1465db52009-09-23 17:17:35 -07003548 newLIR3(cUnit, kThumbLdrRRI5, r0, rGLUE,
Ben Cheng40094c12010-02-24 20:58:44 -08003549 offsetof(InterpState,
3550 jitToInterpEntries.dvmJitToInterpBackwardBranch) >> 2);
Bill Buzbee9c4b7c82009-09-10 10:10:38 -07003551#else
Bill Buzbee1465db52009-09-23 17:17:35 -07003552 newLIR3(cUnit, kThumbLdrRRI5, r0, rGLUE,
Bill Buzbee9c4b7c82009-09-10 10:10:38 -07003553 offsetof(InterpState, jitToInterpEntries.dvmJitToInterpNormal) >> 2);
3554#endif
Bill Buzbee1465db52009-09-23 17:17:35 -07003555 newLIR1(cUnit, kThumbBlxR, r0);
Jeff Hao97319a82009-08-12 16:57:15 -07003556 addWordData(cUnit, (int) (cUnit->method->insns + offset), true);
3557}
3558
3559#endif
Ben Chengba4fc8b2009-06-01 13:00:29 -07003560/* Chaining cell for monomorphic method invocations. */
Ben Cheng38329f52009-07-07 14:19:20 -07003561static void handleInvokeSingletonChainingCell(CompilationUnit *cUnit,
3562 const Method *callee)
Ben Chengba4fc8b2009-06-01 13:00:29 -07003563{
Ben Cheng11d8f142010-03-24 15:24:19 -07003564 /*
3565 * Use raw instruction constructors to guarantee that the generated
3566 * instructions fit the predefined cell size.
3567 */
Bill Buzbeebd047242010-05-13 13:02:53 -07003568 insertChainingSwitch(cUnit);
Ben Cheng11d8f142010-03-24 15:24:19 -07003569 newLIR3(cUnit, kThumbLdrRRI5, r0, rGLUE,
3570 offsetof(InterpState,
3571 jitToInterpEntries.dvmJitToInterpTraceSelect) >> 2);
3572 newLIR1(cUnit, kThumbBlxR, r0);
Ben Chengba4fc8b2009-06-01 13:00:29 -07003573 addWordData(cUnit, (int) (callee->insns), true);
3574}
3575
Ben Cheng38329f52009-07-07 14:19:20 -07003576/* Chaining cell for monomorphic method invocations. */
3577static void handleInvokePredictedChainingCell(CompilationUnit *cUnit)
3578{
3579
3580 /* Should not be executed in the initial state */
3581 addWordData(cUnit, PREDICTED_CHAIN_BX_PAIR_INIT, true);
3582 /* To be filled: class */
3583 addWordData(cUnit, PREDICTED_CHAIN_CLAZZ_INIT, true);
3584 /* To be filled: method */
3585 addWordData(cUnit, PREDICTED_CHAIN_METHOD_INIT, true);
3586 /*
3587 * Rechain count. The initial value of 0 here will trigger chaining upon
3588 * the first invocation of this callsite.
3589 */
3590 addWordData(cUnit, PREDICTED_CHAIN_COUNTER_INIT, true);
3591}
3592
Ben Chengba4fc8b2009-06-01 13:00:29 -07003593/* Load the Dalvik PC into r0 and jump to the specified target */
3594static void handlePCReconstruction(CompilationUnit *cUnit,
Bill Buzbee89efc3d2009-07-28 11:22:22 -07003595 ArmLIR *targetLabel)
Ben Chengba4fc8b2009-06-01 13:00:29 -07003596{
Bill Buzbee89efc3d2009-07-28 11:22:22 -07003597 ArmLIR **pcrLabel =
3598 (ArmLIR **) cUnit->pcReconstructionList.elemList;
Ben Chengba4fc8b2009-06-01 13:00:29 -07003599 int numElems = cUnit->pcReconstructionList.numUsed;
3600 int i;
3601 for (i = 0; i < numElems; i++) {
3602 dvmCompilerAppendLIR(cUnit, (LIR *) pcrLabel[i]);
3603 /* r0 = dalvik PC */
3604 loadConstant(cUnit, r0, pcrLabel[i]->operands[0]);
3605 genUnconditionalBranch(cUnit, targetLabel);
3606 }
3607}
3608
Bill Buzbee1465db52009-09-23 17:17:35 -07003609static char *extendedMIROpNames[kMirOpLast - kMirOpFirst] = {
3610 "kMirOpPhi",
3611 "kMirOpNullNRangeUpCheck",
3612 "kMirOpNullNRangeDownCheck",
3613 "kMirOpLowerBound",
3614 "kMirOpPunt",
Ben Cheng7a2697d2010-06-07 13:44:23 -07003615 "kMirOpCheckInlinePrediction",
Ben Cheng4238ec22009-08-24 16:32:22 -07003616};
3617
3618/*
3619 * vA = arrayReg;
3620 * vB = idxReg;
3621 * vC = endConditionReg;
3622 * arg[0] = maxC
3623 * arg[1] = minC
3624 * arg[2] = loopBranchConditionCode
3625 */
3626static void genHoistedChecksForCountUpLoop(CompilationUnit *cUnit, MIR *mir)
3627{
Bill Buzbee1465db52009-09-23 17:17:35 -07003628 /*
3629 * NOTE: these synthesized blocks don't have ssa names assigned
3630 * for Dalvik registers. However, because they dominate the following
3631 * blocks we can simply use the Dalvik name w/ subscript 0 as the
3632 * ssa name.
3633 */
Ben Cheng4238ec22009-08-24 16:32:22 -07003634 DecodedInstruction *dInsn = &mir->dalvikInsn;
3635 const int lenOffset = offsetof(ArrayObject, length);
Ben Cheng4238ec22009-08-24 16:32:22 -07003636 const int maxC = dInsn->arg[0];
Bill Buzbee1465db52009-09-23 17:17:35 -07003637 int regLength;
3638 RegLocation rlArray = cUnit->regLocation[mir->dalvikInsn.vA];
3639 RegLocation rlIdxEnd = cUnit->regLocation[mir->dalvikInsn.vC];
Ben Cheng4238ec22009-08-24 16:32:22 -07003640
3641 /* regArray <- arrayRef */
Bill Buzbee1465db52009-09-23 17:17:35 -07003642 rlArray = loadValue(cUnit, rlArray, kCoreReg);
3643 rlIdxEnd = loadValue(cUnit, rlIdxEnd, kCoreReg);
3644 genRegImmCheck(cUnit, kArmCondEq, rlArray.lowReg, 0, 0,
Ben Cheng4238ec22009-08-24 16:32:22 -07003645 (ArmLIR *) cUnit->loopAnalysis->branchToPCR);
3646
3647 /* regLength <- len(arrayRef) */
Bill Buzbeec6f10662010-02-09 11:16:15 -08003648 regLength = dvmCompilerAllocTemp(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -07003649 loadWordDisp(cUnit, rlArray.lowReg, lenOffset, regLength);
Ben Cheng4238ec22009-08-24 16:32:22 -07003650
3651 int delta = maxC;
3652 /*
3653 * If the loop end condition is ">=" instead of ">", then the largest value
3654 * of the index is "endCondition - 1".
3655 */
3656 if (dInsn->arg[2] == OP_IF_GE) {
3657 delta--;
3658 }
3659
3660 if (delta) {
Bill Buzbeec6f10662010-02-09 11:16:15 -08003661 int tReg = dvmCompilerAllocTemp(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -07003662 opRegRegImm(cUnit, kOpAdd, tReg, rlIdxEnd.lowReg, delta);
3663 rlIdxEnd.lowReg = tReg;
Bill Buzbeec6f10662010-02-09 11:16:15 -08003664 dvmCompilerFreeTemp(cUnit, tReg);
Ben Cheng4238ec22009-08-24 16:32:22 -07003665 }
3666 /* Punt if "regIdxEnd < len(Array)" is false */
Bill Buzbee1465db52009-09-23 17:17:35 -07003667 genRegRegCheck(cUnit, kArmCondGe, rlIdxEnd.lowReg, regLength, 0,
Ben Cheng0fd31e42009-09-03 14:40:16 -07003668 (ArmLIR *) cUnit->loopAnalysis->branchToPCR);
Ben Cheng4238ec22009-08-24 16:32:22 -07003669}
3670
3671/*
3672 * vA = arrayReg;
3673 * vB = idxReg;
3674 * vC = endConditionReg;
3675 * arg[0] = maxC
3676 * arg[1] = minC
3677 * arg[2] = loopBranchConditionCode
3678 */
3679static void genHoistedChecksForCountDownLoop(CompilationUnit *cUnit, MIR *mir)
3680{
3681 DecodedInstruction *dInsn = &mir->dalvikInsn;
3682 const int lenOffset = offsetof(ArrayObject, length);
Bill Buzbeec6f10662010-02-09 11:16:15 -08003683 const int regLength = dvmCompilerAllocTemp(cUnit);
Ben Cheng4238ec22009-08-24 16:32:22 -07003684 const int maxC = dInsn->arg[0];
Bill Buzbee1465db52009-09-23 17:17:35 -07003685 RegLocation rlArray = cUnit->regLocation[mir->dalvikInsn.vA];
3686 RegLocation rlIdxInit = cUnit->regLocation[mir->dalvikInsn.vB];
Ben Cheng4238ec22009-08-24 16:32:22 -07003687
3688 /* regArray <- arrayRef */
Bill Buzbee1465db52009-09-23 17:17:35 -07003689 rlArray = loadValue(cUnit, rlArray, kCoreReg);
3690 rlIdxInit = loadValue(cUnit, rlIdxInit, kCoreReg);
3691 genRegImmCheck(cUnit, kArmCondEq, rlArray.lowReg, 0, 0,
Ben Cheng4238ec22009-08-24 16:32:22 -07003692 (ArmLIR *) cUnit->loopAnalysis->branchToPCR);
3693
3694 /* regLength <- len(arrayRef) */
Bill Buzbee1465db52009-09-23 17:17:35 -07003695 loadWordDisp(cUnit, rlArray.lowReg, lenOffset, regLength);
Ben Cheng4238ec22009-08-24 16:32:22 -07003696
3697 if (maxC) {
Bill Buzbeec6f10662010-02-09 11:16:15 -08003698 int tReg = dvmCompilerAllocTemp(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -07003699 opRegRegImm(cUnit, kOpAdd, tReg, rlIdxInit.lowReg, maxC);
3700 rlIdxInit.lowReg = tReg;
Bill Buzbeec6f10662010-02-09 11:16:15 -08003701 dvmCompilerFreeTemp(cUnit, tReg);
Ben Cheng4238ec22009-08-24 16:32:22 -07003702 }
3703
3704 /* Punt if "regIdxInit < len(Array)" is false */
Bill Buzbee1465db52009-09-23 17:17:35 -07003705 genRegRegCheck(cUnit, kArmCondGe, rlIdxInit.lowReg, regLength, 0,
Ben Cheng0fd31e42009-09-03 14:40:16 -07003706 (ArmLIR *) cUnit->loopAnalysis->branchToPCR);
Ben Cheng4238ec22009-08-24 16:32:22 -07003707}
3708
3709/*
3710 * vA = idxReg;
3711 * vB = minC;
3712 */
3713static void genHoistedLowerBoundCheck(CompilationUnit *cUnit, MIR *mir)
3714{
3715 DecodedInstruction *dInsn = &mir->dalvikInsn;
Ben Cheng4238ec22009-08-24 16:32:22 -07003716 const int minC = dInsn->vB;
Bill Buzbee1465db52009-09-23 17:17:35 -07003717 RegLocation rlIdx = cUnit->regLocation[mir->dalvikInsn.vA];
Ben Cheng4238ec22009-08-24 16:32:22 -07003718
3719 /* regIdx <- initial index value */
Bill Buzbee1465db52009-09-23 17:17:35 -07003720 rlIdx = loadValue(cUnit, rlIdx, kCoreReg);
Ben Cheng4238ec22009-08-24 16:32:22 -07003721
3722 /* Punt if "regIdxInit + minC >= 0" is false */
Bill Buzbee1465db52009-09-23 17:17:35 -07003723 genRegImmCheck(cUnit, kArmCondLt, rlIdx.lowReg, -minC, 0,
Ben Cheng4238ec22009-08-24 16:32:22 -07003724 (ArmLIR *) cUnit->loopAnalysis->branchToPCR);
3725}
3726
Ben Cheng7a2697d2010-06-07 13:44:23 -07003727/*
3728 * vC = this
3729 *
3730 * A predicted inlining target looks like the following, where instructions
3731 * between 0x4858de66 and 0x4858de72 are checking if the predicted class
3732 * matches "this", and the verificaion code is generated by this routine.
3733 *
3734 * (C) means the instruction is inlined from the callee, and (PI) means the
3735 * instruction is the predicted inlined invoke, whose corresponding
3736 * instructions are still generated to handle the mispredicted case.
3737 *
3738 * D/dalvikvm( 86): -------- kMirOpCheckInlinePrediction
3739 * D/dalvikvm( 86): 0x4858de66 (0002): ldr r0, [r5, #68]
3740 * D/dalvikvm( 86): 0x4858de68 (0004): ldr r1, [pc, #140]
3741 * D/dalvikvm( 86): 0x4858de6a (0006): cmp r0, #0
3742 * D/dalvikvm( 86): 0x4858de6c (0008): beq 0x4858deb2
3743 * D/dalvikvm( 86): 0x4858de6e (000a): ldr r2, [r0, #0]
3744 * D/dalvikvm( 86): 0x4858de70 (000c): cmp r1, r2
3745 * D/dalvikvm( 86): 0x4858de72 (000e): bne 0x4858de7a
3746 * D/dalvikvm( 86): -------- dalvik offset: 0x004c @ +iget-object-quick (C)
3747 * v4, v17, (#8)
3748 * D/dalvikvm( 86): 0x4858de74 (0010): ldr r3, [r0, #8]
3749 * D/dalvikvm( 86): 0x4858de76 (0012): str r3, [r5, #16]
3750 * D/dalvikvm( 86): -------- dalvik offset: 0x004c @
3751 * +invoke-virtual-quick/range (PI) v17..v17
3752 * D/dalvikvm( 86): 0x4858de78 (0014): b 0x4858debc
3753 * D/dalvikvm( 86): 0x4858de7a (0016): add r4,r5,#68
3754 * D/dalvikvm( 86): -------- BARRIER
3755 * D/dalvikvm( 86): 0x4858de7e (001a): ldmia r4, <r0>
3756 * D/dalvikvm( 86): -------- BARRIER
3757 * D/dalvikvm( 86): 0x4858de80 (001c): sub r7,r5,#24
3758 * D/dalvikvm( 86): 0x4858de84 (0020): cmp r0, #0
3759 * D/dalvikvm( 86): 0x4858de86 (0022): beq 0x4858deb6
3760 * D/dalvikvm( 86): -------- BARRIER
3761 * D/dalvikvm( 86): 0x4858de88 (0024): stmia r7, <r0>
3762 * D/dalvikvm( 86): -------- BARRIER
3763 * D/dalvikvm( 86): 0x4858de8a (0026): ldr r4, [pc, #104]
3764 * D/dalvikvm( 86): 0x4858de8c (0028): add r1, pc, #28
3765 * D/dalvikvm( 86): 0x4858de8e (002a): add r2, pc, #56
3766 * D/dalvikvm( 86): 0x4858de90 (002c): blx_1 0x48589198
3767 * D/dalvikvm( 86): 0x4858de92 (002e): blx_2 see above
3768 * D/dalvikvm( 86): 0x4858de94 (0030): b 0x4858dec8
3769 * D/dalvikvm( 86): 0x4858de96 (0032): b 0x4858deb6
3770 * D/dalvikvm( 86): 0x4858de98 (0034): ldr r0, [r7, #72]
3771 * D/dalvikvm( 86): 0x4858de9a (0036): cmp r1, #0
3772 * D/dalvikvm( 86): 0x4858de9c (0038): bgt 0x4858dea4
3773 * D/dalvikvm( 86): 0x4858de9e (003a): ldr r7, [r6, #116]
3774 * D/dalvikvm( 86): 0x4858dea0 (003c): movs r1, r6
3775 * D/dalvikvm( 86): 0x4858dea2 (003e): blx r7
3776 * D/dalvikvm( 86): 0x4858dea4 (0040): add r1, pc, #4
3777 * D/dalvikvm( 86): 0x4858dea6 (0042): blx_1 0x485890a0
3778 * D/dalvikvm( 86): 0x4858dea8 (0044): blx_2 see above
3779 * D/dalvikvm( 86): 0x4858deaa (0046): b 0x4858deb6
3780 * D/dalvikvm( 86): 0x4858deac (0048): .align4
3781 * D/dalvikvm( 86): L0x004f:
3782 * D/dalvikvm( 86): -------- dalvik offset: 0x004f @ move-result-object (PI)
3783 * v4, (#0), (#0)
3784 * D/dalvikvm( 86): 0x4858deac (0048): ldr r4, [r6, #8]
3785 * D/dalvikvm( 86): 0x4858deae (004a): str r4, [r5, #16]
3786 * D/dalvikvm( 86): 0x4858deb0 (004c): b 0x4858debc
3787 * D/dalvikvm( 86): -------- reconstruct dalvik PC : 0x42beefcc @ +0x004c
3788 * D/dalvikvm( 86): 0x4858deb2 (004e): ldr r0, [pc, #64]
3789 * D/dalvikvm( 86): 0x4858deb4 (0050): b 0x4858deb8
3790 * D/dalvikvm( 86): -------- reconstruct dalvik PC : 0x42beefcc @ +0x004c
3791 * D/dalvikvm( 86): 0x4858deb6 (0052): ldr r0, [pc, #60]
3792 * D/dalvikvm( 86): Exception_Handling:
3793 * D/dalvikvm( 86): 0x4858deb8 (0054): ldr r1, [r6, #100]
3794 * D/dalvikvm( 86): 0x4858deba (0056): blx r1
3795 * D/dalvikvm( 86): 0x4858debc (0058): .align4
3796 * D/dalvikvm( 86): -------- chaining cell (hot): 0x0050
3797 * D/dalvikvm( 86): 0x4858debc (0058): b 0x4858dec0
3798 * D/dalvikvm( 86): 0x4858debe (005a): orrs r0, r0
3799 * D/dalvikvm( 86): 0x4858dec0 (005c): ldr r0, [r6, #112]
3800 * D/dalvikvm( 86): 0x4858dec2 (005e): blx r0
3801 * D/dalvikvm( 86): 0x4858dec4 (0060): data 0xefd4(61396)
3802 * D/dalvikvm( 86): 0x4858dec6 (0062): data 0x42be(17086)
3803 * D/dalvikvm( 86): 0x4858dec8 (0064): .align4
3804 * D/dalvikvm( 86): -------- chaining cell (predicted)
3805 * D/dalvikvm( 86): 0x4858dec8 (0064): data 0xe7fe(59390)
3806 * D/dalvikvm( 86): 0x4858deca (0066): data 0x0000(0)
3807 * D/dalvikvm( 86): 0x4858decc (0068): data 0x0000(0)
3808 * D/dalvikvm( 86): 0x4858dece (006a): data 0x0000(0)
3809 * :
3810 */
3811static void genValidationForPredictedInline(CompilationUnit *cUnit, MIR *mir)
3812{
3813 CallsiteInfo *callsiteInfo = mir->meta.callsiteInfo;
3814 RegLocation rlThis = cUnit->regLocation[mir->dalvikInsn.vC];
3815
3816 rlThis = loadValue(cUnit, rlThis, kCoreReg);
3817 int regPredictedClass = dvmCompilerAllocTemp(cUnit);
3818 loadConstant(cUnit, regPredictedClass, (int) callsiteInfo->clazz);
3819 genNullCheck(cUnit, rlThis.sRegLow, rlThis.lowReg, mir->offset,
3820 NULL);/* null object? */
3821 int regActualClass = dvmCompilerAllocTemp(cUnit);
3822 loadWordDisp(cUnit, rlThis.lowReg, offsetof(Object, clazz), regActualClass);
3823 opRegReg(cUnit, kOpCmp, regPredictedClass, regActualClass);
3824 /*
3825 * Set the misPredBranchOver target so that it will be generated when the
3826 * code for the non-optimized invoke is generated.
3827 */
3828 callsiteInfo->misPredBranchOver = (LIR *) opCondBranch(cUnit, kArmCondNe);
3829}
3830
Ben Cheng4238ec22009-08-24 16:32:22 -07003831/* Extended MIR instructions like PHI */
3832static void handleExtendedMIR(CompilationUnit *cUnit, MIR *mir)
3833{
Dan Bornstein9a1f8162010-12-01 17:02:26 -08003834 int opOffset = mir->dalvikInsn.opcode - kMirOpFirst;
Ben Cheng4238ec22009-08-24 16:32:22 -07003835 char *msg = dvmCompilerNew(strlen(extendedMIROpNames[opOffset]) + 1,
3836 false);
3837 strcpy(msg, extendedMIROpNames[opOffset]);
Bill Buzbee1465db52009-09-23 17:17:35 -07003838 newLIR1(cUnit, kArmPseudoExtended, (int) msg);
Ben Cheng4238ec22009-08-24 16:32:22 -07003839
Dan Bornstein9a1f8162010-12-01 17:02:26 -08003840 switch (mir->dalvikInsn.opcode) {
Bill Buzbee1465db52009-09-23 17:17:35 -07003841 case kMirOpPhi: {
Ben Cheng4238ec22009-08-24 16:32:22 -07003842 char *ssaString = dvmCompilerGetSSAString(cUnit, mir->ssaRep);
Bill Buzbee1465db52009-09-23 17:17:35 -07003843 newLIR1(cUnit, kArmPseudoSSARep, (int) ssaString);
Ben Cheng4238ec22009-08-24 16:32:22 -07003844 break;
3845 }
Bill Buzbee1465db52009-09-23 17:17:35 -07003846 case kMirOpNullNRangeUpCheck: {
Ben Cheng4238ec22009-08-24 16:32:22 -07003847 genHoistedChecksForCountUpLoop(cUnit, mir);
3848 break;
3849 }
Bill Buzbee1465db52009-09-23 17:17:35 -07003850 case kMirOpNullNRangeDownCheck: {
Ben Cheng4238ec22009-08-24 16:32:22 -07003851 genHoistedChecksForCountDownLoop(cUnit, mir);
3852 break;
3853 }
Bill Buzbee1465db52009-09-23 17:17:35 -07003854 case kMirOpLowerBound: {
Ben Cheng4238ec22009-08-24 16:32:22 -07003855 genHoistedLowerBoundCheck(cUnit, mir);
3856 break;
3857 }
Bill Buzbee1465db52009-09-23 17:17:35 -07003858 case kMirOpPunt: {
Ben Cheng4238ec22009-08-24 16:32:22 -07003859 genUnconditionalBranch(cUnit,
3860 (ArmLIR *) cUnit->loopAnalysis->branchToPCR);
3861 break;
3862 }
Ben Cheng7a2697d2010-06-07 13:44:23 -07003863 case kMirOpCheckInlinePrediction: {
3864 genValidationForPredictedInline(cUnit, mir);
3865 break;
3866 }
Ben Cheng4238ec22009-08-24 16:32:22 -07003867 default:
3868 break;
3869 }
3870}
3871
3872/*
3873 * Create a PC-reconstruction cell for the starting offset of this trace.
3874 * Since the PCR cell is placed near the end of the compiled code which is
3875 * usually out of range for a conditional branch, we put two branches (one
3876 * branch over to the loop body and one layover branch to the actual PCR) at the
3877 * end of the entry block.
3878 */
3879static void setupLoopEntryBlock(CompilationUnit *cUnit, BasicBlock *entry,
3880 ArmLIR *bodyLabel)
3881{
3882 /* Set up the place holder to reconstruct this Dalvik PC */
3883 ArmLIR *pcrLabel = dvmCompilerNew(sizeof(ArmLIR), true);
Dan Bornstein9a1f8162010-12-01 17:02:26 -08003884 pcrLabel->opcode = kArmPseudoPCReconstructionCell;
Ben Cheng4238ec22009-08-24 16:32:22 -07003885 pcrLabel->operands[0] =
3886 (int) (cUnit->method->insns + entry->startOffset);
3887 pcrLabel->operands[1] = entry->startOffset;
3888 /* Insert the place holder to the growable list */
3889 dvmInsertGrowableList(&cUnit->pcReconstructionList, pcrLabel);
3890
3891 /*
3892 * Next, create two branches - one branch over to the loop body and the
3893 * other branch to the PCR cell to punt.
3894 */
3895 ArmLIR *branchToBody = dvmCompilerNew(sizeof(ArmLIR), true);
Dan Bornstein9a1f8162010-12-01 17:02:26 -08003896 branchToBody->opcode = kThumbBUncond;
Ben Cheng4238ec22009-08-24 16:32:22 -07003897 branchToBody->generic.target = (LIR *) bodyLabel;
Ben Chengdcf3e5d2009-09-11 13:42:05 -07003898 setupResourceMasks(branchToBody);
Ben Cheng4238ec22009-08-24 16:32:22 -07003899 cUnit->loopAnalysis->branchToBody = (LIR *) branchToBody;
3900
3901 ArmLIR *branchToPCR = dvmCompilerNew(sizeof(ArmLIR), true);
Dan Bornstein9a1f8162010-12-01 17:02:26 -08003902 branchToPCR->opcode = kThumbBUncond;
Ben Cheng4238ec22009-08-24 16:32:22 -07003903 branchToPCR->generic.target = (LIR *) pcrLabel;
Ben Chengdcf3e5d2009-09-11 13:42:05 -07003904 setupResourceMasks(branchToPCR);
Ben Cheng4238ec22009-08-24 16:32:22 -07003905 cUnit->loopAnalysis->branchToPCR = (LIR *) branchToPCR;
3906}
3907
Ben Chengd5adae12010-03-26 17:45:28 -07003908#if defined(WITH_SELF_VERIFICATION)
3909static bool selfVerificationPuntOps(MIR *mir)
3910{
3911 DecodedInstruction *decInsn = &mir->dalvikInsn;
Dan Bornstein9a1f8162010-12-01 17:02:26 -08003912 Opcode op = decInsn->opcode;
Ben Cheng7a2697d2010-06-07 13:44:23 -07003913
Ben Chengd5adae12010-03-26 17:45:28 -07003914 /*
3915 * All opcodes that can throw exceptions and use the
3916 * TEMPLATE_THROW_EXCEPTION_COMMON template should be excluded in the trace
3917 * under self-verification mode.
3918 */
3919 return (op == OP_MONITOR_ENTER || op == OP_MONITOR_EXIT ||
3920 op == OP_NEW_INSTANCE || op == OP_NEW_ARRAY ||
3921 op == OP_CHECK_CAST || op == OP_MOVE_EXCEPTION ||
3922 op == OP_FILL_ARRAY_DATA || op == OP_EXECUTE_INLINE ||
Ben Cheng7a2697d2010-06-07 13:44:23 -07003923 op == OP_EXECUTE_INLINE_RANGE);
Ben Chengd5adae12010-03-26 17:45:28 -07003924}
3925#endif
3926
Ben Chengba4fc8b2009-06-01 13:00:29 -07003927void dvmCompilerMIR2LIR(CompilationUnit *cUnit)
3928{
3929 /* Used to hold the labels of each block */
Bill Buzbee89efc3d2009-07-28 11:22:22 -07003930 ArmLIR *labelList =
3931 dvmCompilerNew(sizeof(ArmLIR) * cUnit->numBlocks, true);
Ben Chengcec26f62010-01-15 15:29:33 -08003932 GrowableList chainingListByType[kChainingCellGap];
Ben Chengba4fc8b2009-06-01 13:00:29 -07003933 int i;
3934
3935 /*
Ben Cheng38329f52009-07-07 14:19:20 -07003936 * Initialize various types chaining lists.
Ben Chengba4fc8b2009-06-01 13:00:29 -07003937 */
Ben Chengcec26f62010-01-15 15:29:33 -08003938 for (i = 0; i < kChainingCellGap; i++) {
Ben Chengba4fc8b2009-06-01 13:00:29 -07003939 dvmInitGrowableList(&chainingListByType[i], 2);
3940 }
3941
3942 BasicBlock **blockList = cUnit->blockList;
3943
Bill Buzbee6e963e12009-06-17 16:56:19 -07003944 if (cUnit->executionCount) {
3945 /*
3946 * Reserve 6 bytes at the beginning of the trace
3947 * +----------------------------+
3948 * | execution count (4 bytes) |
3949 * +----------------------------+
3950 * | chain cell offset (2 bytes)|
3951 * +----------------------------+
3952 * ...and then code to increment the execution
3953 * count:
3954 * mov r0, pc @ move adr of "mov r0,pc" + 4 to r0
3955 * sub r0, #10 @ back up to addr of executionCount
3956 * ldr r1, [r0]
3957 * add r1, #1
3958 * str r1, [r0]
3959 */
Bill Buzbee1465db52009-09-23 17:17:35 -07003960 newLIR1(cUnit, kArm16BitData, 0);
3961 newLIR1(cUnit, kArm16BitData, 0);
Ben Chengcc6600c2009-06-22 14:45:16 -07003962 cUnit->chainCellOffsetLIR =
Bill Buzbee1465db52009-09-23 17:17:35 -07003963 (LIR *) newLIR1(cUnit, kArm16BitData, CHAIN_CELL_OFFSET_TAG);
Bill Buzbee6e963e12009-06-17 16:56:19 -07003964 cUnit->headerSize = 6;
Bill Buzbee270c1d62009-08-13 16:58:07 -07003965 /* Thumb instruction used directly here to ensure correct size */
Bill Buzbee1465db52009-09-23 17:17:35 -07003966 newLIR2(cUnit, kThumbMovRR_H2L, r0, rpc);
3967 newLIR2(cUnit, kThumbSubRI8, r0, 10);
3968 newLIR3(cUnit, kThumbLdrRRI5, r1, r0, 0);
3969 newLIR2(cUnit, kThumbAddRI8, r1, 1);
3970 newLIR3(cUnit, kThumbStrRRI5, r1, r0, 0);
Bill Buzbee6e963e12009-06-17 16:56:19 -07003971 } else {
3972 /* Just reserve 2 bytes for the chain cell offset */
Ben Chengcc6600c2009-06-22 14:45:16 -07003973 cUnit->chainCellOffsetLIR =
Bill Buzbee1465db52009-09-23 17:17:35 -07003974 (LIR *) newLIR1(cUnit, kArm16BitData, CHAIN_CELL_OFFSET_TAG);
Bill Buzbee6e963e12009-06-17 16:56:19 -07003975 cUnit->headerSize = 2;
3976 }
Ben Cheng1efc9c52009-06-08 18:25:27 -07003977
Ben Chengba4fc8b2009-06-01 13:00:29 -07003978 /* Handle the content in each basic block */
3979 for (i = 0; i < cUnit->numBlocks; i++) {
3980 blockList[i]->visited = true;
3981 MIR *mir;
3982
3983 labelList[i].operands[0] = blockList[i]->startOffset;
3984
Ben Chengcec26f62010-01-15 15:29:33 -08003985 if (blockList[i]->blockType >= kChainingCellGap) {
Ben Cheng7a2697d2010-06-07 13:44:23 -07003986 if (blockList[i]->isFallThroughFromInvoke == true) {
Ben Chengd44faf52010-06-02 15:33:51 -07003987 /* Align this block first since it is a return chaining cell */
3988 newLIR0(cUnit, kArmPseudoPseudoAlign4);
3989 }
Ben Chengba4fc8b2009-06-01 13:00:29 -07003990 /*
3991 * Append the label pseudo LIR first. Chaining cells will be handled
3992 * separately afterwards.
3993 */
3994 dvmCompilerAppendLIR(cUnit, (LIR *) &labelList[i]);
3995 }
3996
Ben Cheng7a2697d2010-06-07 13:44:23 -07003997 if (blockList[i]->blockType == kTraceEntryBlock) {
Dan Bornstein9a1f8162010-12-01 17:02:26 -08003998 labelList[i].opcode = kArmPseudoEntryBlock;
Ben Cheng4238ec22009-08-24 16:32:22 -07003999 if (blockList[i]->firstMIRInsn == NULL) {
4000 continue;
4001 } else {
4002 setupLoopEntryBlock(cUnit, blockList[i],
4003 &labelList[blockList[i]->fallThrough->id]);
4004 }
Ben Cheng7a2697d2010-06-07 13:44:23 -07004005 } else if (blockList[i]->blockType == kTraceExitBlock) {
Dan Bornstein9a1f8162010-12-01 17:02:26 -08004006 labelList[i].opcode = kArmPseudoExitBlock;
Ben Cheng4238ec22009-08-24 16:32:22 -07004007 goto gen_fallthrough;
Bill Buzbee1465db52009-09-23 17:17:35 -07004008 } else if (blockList[i]->blockType == kDalvikByteCode) {
Dan Bornstein9a1f8162010-12-01 17:02:26 -08004009 labelList[i].opcode = kArmPseudoNormalBlockLabel;
Ben Chenge9695e52009-06-16 16:11:47 -07004010 /* Reset the register state */
Bill Buzbeec6f10662010-02-09 11:16:15 -08004011 dvmCompilerResetRegPool(cUnit);
4012 dvmCompilerClobberAllRegs(cUnit);
4013 dvmCompilerResetNullCheck(cUnit);
Ben Chengba4fc8b2009-06-01 13:00:29 -07004014 } else {
4015 switch (blockList[i]->blockType) {
Bill Buzbee1465db52009-09-23 17:17:35 -07004016 case kChainingCellNormal:
Dan Bornstein9a1f8162010-12-01 17:02:26 -08004017 labelList[i].opcode = kArmPseudoChainingCellNormal;
Ben Chengba4fc8b2009-06-01 13:00:29 -07004018 /* handle the codegen later */
4019 dvmInsertGrowableList(
Bill Buzbee1465db52009-09-23 17:17:35 -07004020 &chainingListByType[kChainingCellNormal], (void *) i);
Ben Chengba4fc8b2009-06-01 13:00:29 -07004021 break;
Bill Buzbee1465db52009-09-23 17:17:35 -07004022 case kChainingCellInvokeSingleton:
Dan Bornstein9a1f8162010-12-01 17:02:26 -08004023 labelList[i].opcode =
Ben Chenga4973592010-03-31 11:59:18 -07004024 kArmPseudoChainingCellInvokeSingleton;
Ben Chengba4fc8b2009-06-01 13:00:29 -07004025 labelList[i].operands[0] =
4026 (int) blockList[i]->containingMethod;
4027 /* handle the codegen later */
4028 dvmInsertGrowableList(
Bill Buzbee1465db52009-09-23 17:17:35 -07004029 &chainingListByType[kChainingCellInvokeSingleton],
Ben Cheng38329f52009-07-07 14:19:20 -07004030 (void *) i);
4031 break;
Bill Buzbee1465db52009-09-23 17:17:35 -07004032 case kChainingCellInvokePredicted:
Dan Bornstein9a1f8162010-12-01 17:02:26 -08004033 labelList[i].opcode =
Ben Chenga4973592010-03-31 11:59:18 -07004034 kArmPseudoChainingCellInvokePredicted;
Ben Cheng38329f52009-07-07 14:19:20 -07004035 /* handle the codegen later */
4036 dvmInsertGrowableList(
Bill Buzbee1465db52009-09-23 17:17:35 -07004037 &chainingListByType[kChainingCellInvokePredicted],
Ben Cheng38329f52009-07-07 14:19:20 -07004038 (void *) i);
Ben Chengba4fc8b2009-06-01 13:00:29 -07004039 break;
Bill Buzbee1465db52009-09-23 17:17:35 -07004040 case kChainingCellHot:
Dan Bornstein9a1f8162010-12-01 17:02:26 -08004041 labelList[i].opcode =
Ben Chenga4973592010-03-31 11:59:18 -07004042 kArmPseudoChainingCellHot;
Ben Chengba4fc8b2009-06-01 13:00:29 -07004043 /* handle the codegen later */
4044 dvmInsertGrowableList(
Bill Buzbee1465db52009-09-23 17:17:35 -07004045 &chainingListByType[kChainingCellHot],
Ben Chengba4fc8b2009-06-01 13:00:29 -07004046 (void *) i);
4047 break;
Bill Buzbee1465db52009-09-23 17:17:35 -07004048 case kPCReconstruction:
Ben Chengba4fc8b2009-06-01 13:00:29 -07004049 /* Make sure exception handling block is next */
Dan Bornstein9a1f8162010-12-01 17:02:26 -08004050 labelList[i].opcode =
Ben Chenga4973592010-03-31 11:59:18 -07004051 kArmPseudoPCReconstructionBlockLabel;
Ben Chengba4fc8b2009-06-01 13:00:29 -07004052 assert (i == cUnit->numBlocks - 2);
4053 handlePCReconstruction(cUnit, &labelList[i+1]);
4054 break;
Bill Buzbee1465db52009-09-23 17:17:35 -07004055 case kExceptionHandling:
Dan Bornstein9a1f8162010-12-01 17:02:26 -08004056 labelList[i].opcode = kArmPseudoEHBlockLabel;
Ben Chengba4fc8b2009-06-01 13:00:29 -07004057 if (cUnit->pcReconstructionList.numUsed) {
Bill Buzbee270c1d62009-08-13 16:58:07 -07004058 loadWordDisp(cUnit, rGLUE, offsetof(InterpState,
4059 jitToInterpEntries.dvmJitToInterpPunt),
4060 r1);
Bill Buzbee1465db52009-09-23 17:17:35 -07004061 opReg(cUnit, kOpBlx, r1);
Ben Chengba4fc8b2009-06-01 13:00:29 -07004062 }
4063 break;
Bill Buzbee9c4b7c82009-09-10 10:10:38 -07004064#if defined(WITH_SELF_VERIFICATION) || defined(WITH_JIT_TUNING)
Bill Buzbee1465db52009-09-23 17:17:35 -07004065 case kChainingCellBackwardBranch:
Dan Bornstein9a1f8162010-12-01 17:02:26 -08004066 labelList[i].opcode =
Ben Chenga4973592010-03-31 11:59:18 -07004067 kArmPseudoChainingCellBackwardBranch;
Jeff Hao97319a82009-08-12 16:57:15 -07004068 /* handle the codegen later */
4069 dvmInsertGrowableList(
Bill Buzbee1465db52009-09-23 17:17:35 -07004070 &chainingListByType[kChainingCellBackwardBranch],
Jeff Hao97319a82009-08-12 16:57:15 -07004071 (void *) i);
4072 break;
4073#endif
Ben Chengba4fc8b2009-06-01 13:00:29 -07004074 default:
4075 break;
4076 }
4077 continue;
4078 }
Ben Chenge9695e52009-06-16 16:11:47 -07004079
Bill Buzbee89efc3d2009-07-28 11:22:22 -07004080 ArmLIR *headLIR = NULL;
Ben Chenge9695e52009-06-16 16:11:47 -07004081
Ben Chengba4fc8b2009-06-01 13:00:29 -07004082 for (mir = blockList[i]->firstMIRInsn; mir; mir = mir->next) {
Bill Buzbee1465db52009-09-23 17:17:35 -07004083
Bill Buzbeec6f10662010-02-09 11:16:15 -08004084 dvmCompilerResetRegPool(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -07004085 if (gDvmJit.disableOpt & (1 << kTrackLiveTemps)) {
Bill Buzbeec6f10662010-02-09 11:16:15 -08004086 dvmCompilerClobberAllRegs(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -07004087 }
4088
4089 if (gDvmJit.disableOpt & (1 << kSuppressLoads)) {
Bill Buzbeec6f10662010-02-09 11:16:15 -08004090 dvmCompilerResetDefTracking(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -07004091 }
4092
Dan Bornstein9a1f8162010-12-01 17:02:26 -08004093 if (mir->dalvikInsn.opcode >= kMirOpFirst) {
Ben Cheng4238ec22009-08-24 16:32:22 -07004094 handleExtendedMIR(cUnit, mir);
4095 continue;
4096 }
4097
Bill Buzbee1465db52009-09-23 17:17:35 -07004098
Dan Bornstein9a1f8162010-12-01 17:02:26 -08004099 Opcode dalvikOpcode = mir->dalvikInsn.opcode;
Dan Bornsteine4852762010-12-02 12:45:00 -08004100 InstructionFormat dalvikFormat = dexGetFormatFromOpcode(dalvikOpcode);
Ben Cheng7a2697d2010-06-07 13:44:23 -07004101 char *note;
4102 if (mir->OptimizationFlags & MIR_INLINED) {
4103 note = " (I)";
4104 } else if (mir->OptimizationFlags & MIR_INLINED_PRED) {
4105 note = " (PI)";
4106 } else if (mir->OptimizationFlags & MIR_CALLEE) {
4107 note = " (C)";
4108 } else {
4109 note = NULL;
4110 }
4111
Bill Buzbee89efc3d2009-07-28 11:22:22 -07004112 ArmLIR *boundaryLIR =
Ben Chenga4973592010-03-31 11:59:18 -07004113 newLIR2(cUnit, kArmPseudoDalvikByteCodeBoundary,
Ben Chengccd6c012009-10-15 14:52:45 -07004114 mir->offset,
Ben Cheng7a2697d2010-06-07 13:44:23 -07004115 (int) dvmCompilerGetDalvikDisassembly(&mir->dalvikInsn,
4116 note));
Ben Cheng4238ec22009-08-24 16:32:22 -07004117 if (mir->ssaRep) {
4118 char *ssaString = dvmCompilerGetSSAString(cUnit, mir->ssaRep);
Bill Buzbee1465db52009-09-23 17:17:35 -07004119 newLIR1(cUnit, kArmPseudoSSARep, (int) ssaString);
Ben Cheng4238ec22009-08-24 16:32:22 -07004120 }
4121
Ben Chenge9695e52009-06-16 16:11:47 -07004122 /* Remember the first LIR for this block */
4123 if (headLIR == NULL) {
4124 headLIR = boundaryLIR;
Ben Chengd7d426a2009-09-22 11:23:36 -07004125 /* Set the first boundaryLIR as a scheduling barrier */
4126 headLIR->defMask = ENCODE_ALL;
Ben Chenge9695e52009-06-16 16:11:47 -07004127 }
Ben Cheng4238ec22009-08-24 16:32:22 -07004128
Ben Chengba4fc8b2009-06-01 13:00:29 -07004129 bool notHandled;
4130 /*
4131 * Debugging: screen the opcode first to see if it is in the
4132 * do[-not]-compile list
4133 */
Dan Bornstein9a1f8162010-12-01 17:02:26 -08004134 bool singleStepMe = SINGLE_STEP_OP(dalvikOpcode);
Ben Chengd5adae12010-03-26 17:45:28 -07004135#if defined(WITH_SELF_VERIFICATION)
4136 if (singleStepMe == false) {
4137 singleStepMe = selfVerificationPuntOps(mir);
4138 }
4139#endif
Ben Chengba4fc8b2009-06-01 13:00:29 -07004140 if (singleStepMe || cUnit->allSingleStep) {
4141 notHandled = false;
4142 genInterpSingleStep(cUnit, mir);
4143 } else {
Dan Bornstein9a1f8162010-12-01 17:02:26 -08004144 opcodeCoverage[dalvikOpcode]++;
Ben Chengba4fc8b2009-06-01 13:00:29 -07004145 switch (dalvikFormat) {
4146 case kFmt10t:
4147 case kFmt20t:
4148 case kFmt30t:
4149 notHandled = handleFmt10t_Fmt20t_Fmt30t(cUnit,
4150 mir, blockList[i], labelList);
4151 break;
4152 case kFmt10x:
4153 notHandled = handleFmt10x(cUnit, mir);
4154 break;
4155 case kFmt11n:
4156 case kFmt31i:
4157 notHandled = handleFmt11n_Fmt31i(cUnit, mir);
4158 break;
4159 case kFmt11x:
4160 notHandled = handleFmt11x(cUnit, mir);
4161 break;
4162 case kFmt12x:
4163 notHandled = handleFmt12x(cUnit, mir);
4164 break;
4165 case kFmt20bc:
4166 notHandled = handleFmt20bc(cUnit, mir);
4167 break;
4168 case kFmt21c:
4169 case kFmt31c:
4170 notHandled = handleFmt21c_Fmt31c(cUnit, mir);
4171 break;
4172 case kFmt21h:
4173 notHandled = handleFmt21h(cUnit, mir);
4174 break;
4175 case kFmt21s:
4176 notHandled = handleFmt21s(cUnit, mir);
4177 break;
4178 case kFmt21t:
4179 notHandled = handleFmt21t(cUnit, mir, blockList[i],
4180 labelList);
4181 break;
4182 case kFmt22b:
4183 case kFmt22s:
4184 notHandled = handleFmt22b_Fmt22s(cUnit, mir);
4185 break;
4186 case kFmt22c:
4187 notHandled = handleFmt22c(cUnit, mir);
4188 break;
4189 case kFmt22cs:
4190 notHandled = handleFmt22cs(cUnit, mir);
4191 break;
4192 case kFmt22t:
4193 notHandled = handleFmt22t(cUnit, mir, blockList[i],
4194 labelList);
4195 break;
4196 case kFmt22x:
4197 case kFmt32x:
4198 notHandled = handleFmt22x_Fmt32x(cUnit, mir);
4199 break;
4200 case kFmt23x:
4201 notHandled = handleFmt23x(cUnit, mir);
4202 break;
4203 case kFmt31t:
4204 notHandled = handleFmt31t(cUnit, mir);
4205 break;
4206 case kFmt3rc:
4207 case kFmt35c:
4208 notHandled = handleFmt35c_3rc(cUnit, mir, blockList[i],
4209 labelList);
4210 break;
4211 case kFmt3rms:
4212 case kFmt35ms:
4213 notHandled = handleFmt35ms_3rms(cUnit, mir,blockList[i],
4214 labelList);
4215 break;
Dan Bornstein7b3e9b02010-11-09 17:15:10 -08004216 case kFmt35mi:
4217 case kFmt3rmi:
Bill Buzbeece46c942009-11-20 15:41:34 -08004218 notHandled = handleExecuteInline(cUnit, mir);
Andy McFaddenb0a05412009-11-19 10:23:41 -08004219 break;
Ben Chengba4fc8b2009-06-01 13:00:29 -07004220 case kFmt51l:
4221 notHandled = handleFmt51l(cUnit, mir);
4222 break;
4223 default:
4224 notHandled = true;
4225 break;
4226 }
4227 }
4228 if (notHandled) {
4229 LOGE("%#06x: Opcode 0x%x (%s) / Fmt %d not handled\n",
4230 mir->offset,
Dan Bornstein9a1f8162010-12-01 17:02:26 -08004231 dalvikOpcode, dexGetOpcodeName(dalvikOpcode),
Ben Chengba4fc8b2009-06-01 13:00:29 -07004232 dalvikFormat);
Bill Buzbeefc519dc2010-03-06 23:30:57 -08004233 dvmCompilerAbort(cUnit);
Ben Chengba4fc8b2009-06-01 13:00:29 -07004234 break;
Ben Chengba4fc8b2009-06-01 13:00:29 -07004235 }
4236 }
Ben Cheng4238ec22009-08-24 16:32:22 -07004237
Ben Cheng7a2697d2010-06-07 13:44:23 -07004238 if (blockList[i]->blockType == kTraceEntryBlock) {
Ben Cheng4238ec22009-08-24 16:32:22 -07004239 dvmCompilerAppendLIR(cUnit,
4240 (LIR *) cUnit->loopAnalysis->branchToBody);
4241 dvmCompilerAppendLIR(cUnit,
4242 (LIR *) cUnit->loopAnalysis->branchToPCR);
4243 }
4244
4245 if (headLIR) {
4246 /*
4247 * Eliminate redundant loads/stores and delay stores into later
4248 * slots
4249 */
4250 dvmCompilerApplyLocalOptimizations(cUnit, (LIR *) headLIR,
4251 cUnit->lastLIRInsn);
4252 }
4253
4254gen_fallthrough:
Ben Cheng1efc9c52009-06-08 18:25:27 -07004255 /*
4256 * Check if the block is terminated due to trace length constraint -
4257 * insert an unconditional branch to the chaining cell.
4258 */
4259 if (blockList[i]->needFallThroughBranch) {
4260 genUnconditionalBranch(cUnit,
4261 &labelList[blockList[i]->fallThrough->id]);
4262 }
4263
Ben Chengba4fc8b2009-06-01 13:00:29 -07004264 }
4265
Ben Chenge9695e52009-06-16 16:11:47 -07004266 /* Handle the chaining cells in predefined order */
Ben Chengcec26f62010-01-15 15:29:33 -08004267 for (i = 0; i < kChainingCellGap; i++) {
Ben Chengba4fc8b2009-06-01 13:00:29 -07004268 size_t j;
4269 int *blockIdList = (int *) chainingListByType[i].elemList;
4270
4271 cUnit->numChainingCells[i] = chainingListByType[i].numUsed;
4272
4273 /* No chaining cells of this type */
4274 if (cUnit->numChainingCells[i] == 0)
4275 continue;
4276
4277 /* Record the first LIR for a new type of chaining cell */
4278 cUnit->firstChainingLIR[i] = (LIR *) &labelList[blockIdList[0]];
4279
4280 for (j = 0; j < chainingListByType[i].numUsed; j++) {
4281 int blockId = blockIdList[j];
4282
4283 /* Align this chaining cell first */
Bill Buzbee1465db52009-09-23 17:17:35 -07004284 newLIR0(cUnit, kArmPseudoPseudoAlign4);
Ben Chengba4fc8b2009-06-01 13:00:29 -07004285
4286 /* Insert the pseudo chaining instruction */
4287 dvmCompilerAppendLIR(cUnit, (LIR *) &labelList[blockId]);
4288
4289
4290 switch (blockList[blockId]->blockType) {
Bill Buzbee1465db52009-09-23 17:17:35 -07004291 case kChainingCellNormal:
Ben Cheng1efc9c52009-06-08 18:25:27 -07004292 handleNormalChainingCell(cUnit,
Ben Chengba4fc8b2009-06-01 13:00:29 -07004293 blockList[blockId]->startOffset);
4294 break;
Bill Buzbee1465db52009-09-23 17:17:35 -07004295 case kChainingCellInvokeSingleton:
Ben Cheng38329f52009-07-07 14:19:20 -07004296 handleInvokeSingletonChainingCell(cUnit,
Ben Chengba4fc8b2009-06-01 13:00:29 -07004297 blockList[blockId]->containingMethod);
4298 break;
Bill Buzbee1465db52009-09-23 17:17:35 -07004299 case kChainingCellInvokePredicted:
Ben Cheng38329f52009-07-07 14:19:20 -07004300 handleInvokePredictedChainingCell(cUnit);
4301 break;
Bill Buzbee1465db52009-09-23 17:17:35 -07004302 case kChainingCellHot:
Ben Cheng1efc9c52009-06-08 18:25:27 -07004303 handleHotChainingCell(cUnit,
Ben Chengba4fc8b2009-06-01 13:00:29 -07004304 blockList[blockId]->startOffset);
4305 break;
Bill Buzbee9c4b7c82009-09-10 10:10:38 -07004306#if defined(WITH_SELF_VERIFICATION) || defined(WITH_JIT_TUNING)
Bill Buzbee1465db52009-09-23 17:17:35 -07004307 case kChainingCellBackwardBranch:
Jeff Hao97319a82009-08-12 16:57:15 -07004308 handleBackwardBranchChainingCell(cUnit,
4309 blockList[blockId]->startOffset);
4310 break;
4311#endif
Ben Chengba4fc8b2009-06-01 13:00:29 -07004312 default:
Bill Buzbee1465db52009-09-23 17:17:35 -07004313 LOGE("Bad blocktype %d", blockList[blockId]->blockType);
Bill Buzbeefc519dc2010-03-06 23:30:57 -08004314 dvmCompilerAbort(cUnit);
Ben Chengba4fc8b2009-06-01 13:00:29 -07004315 }
4316 }
4317 }
Ben Chenge9695e52009-06-16 16:11:47 -07004318
Ben Chengcec26f62010-01-15 15:29:33 -08004319 /* Mark the bottom of chaining cells */
4320 cUnit->chainingCellBottom = (LIR *) newLIR0(cUnit, kArmChainingCellBottom);
4321
Ben Cheng6c10a972009-10-29 14:39:18 -07004322 /*
4323 * Generate the branch to the dvmJitToInterpNoChain entry point at the end
4324 * of all chaining cells for the overflow cases.
4325 */
4326 if (cUnit->switchOverflowPad) {
4327 loadConstant(cUnit, r0, (int) cUnit->switchOverflowPad);
4328 loadWordDisp(cUnit, rGLUE, offsetof(InterpState,
4329 jitToInterpEntries.dvmJitToInterpNoChain), r2);
4330 opRegReg(cUnit, kOpAdd, r1, r1);
4331 opRegRegReg(cUnit, kOpAdd, r4PC, r0, r1);
Ben Cheng978738d2010-05-13 13:45:57 -07004332#if defined(WITH_JIT_TUNING)
Ben Cheng6c10a972009-10-29 14:39:18 -07004333 loadConstant(cUnit, r0, kSwitchOverflow);
4334#endif
4335 opReg(cUnit, kOpBlx, r2);
4336 }
4337
Ben Chenge9695e52009-06-16 16:11:47 -07004338 dvmCompilerApplyGlobalOptimizations(cUnit);
jeffhao9e45c0b2010-02-03 10:24:05 -08004339
4340#if defined(WITH_SELF_VERIFICATION)
4341 selfVerificationBranchInsertPass(cUnit);
4342#endif
Ben Chengba4fc8b2009-06-01 13:00:29 -07004343}
4344
4345/* Accept the work and start compiling */
Bill Buzbee716f1202009-07-23 13:22:09 -07004346bool dvmCompilerDoWork(CompilerWorkOrder *work)
Ben Chengba4fc8b2009-06-01 13:00:29 -07004347{
Ben Chengccd6c012009-10-15 14:52:45 -07004348 bool res;
Ben Chengba4fc8b2009-06-01 13:00:29 -07004349
Ben Cheng6999d842010-01-26 16:46:15 -08004350 if (gDvmJit.codeCacheFull) {
Ben Chengccd6c012009-10-15 14:52:45 -07004351 return false;
4352 }
Ben Chengba4fc8b2009-06-01 13:00:29 -07004353
Ben Chengccd6c012009-10-15 14:52:45 -07004354 switch (work->kind) {
Ben Chengccd6c012009-10-15 14:52:45 -07004355 case kWorkOrderTrace:
4356 /* Start compilation with maximally allowed trace length */
Bill Buzbeefc519dc2010-03-06 23:30:57 -08004357 res = dvmCompileTrace(work->info, JIT_MAX_TRACE_LEN, &work->result,
Ben Cheng4a419582010-08-04 13:23:09 -07004358 work->bailPtr, 0 /* no hints */);
Ben Chengccd6c012009-10-15 14:52:45 -07004359 break;
4360 case kWorkOrderTraceDebug: {
4361 bool oldPrintMe = gDvmJit.printMe;
4362 gDvmJit.printMe = true;
4363 /* Start compilation with maximally allowed trace length */
Bill Buzbeefc519dc2010-03-06 23:30:57 -08004364 res = dvmCompileTrace(work->info, JIT_MAX_TRACE_LEN, &work->result,
Ben Cheng4a419582010-08-04 13:23:09 -07004365 work->bailPtr, 0 /* no hints */);
Elliott Hughes672511b2010-04-26 17:40:13 -07004366 gDvmJit.printMe = oldPrintMe;
Ben Chengccd6c012009-10-15 14:52:45 -07004367 break;
4368 }
4369 default:
4370 res = false;
Bill Buzbeefc519dc2010-03-06 23:30:57 -08004371 LOGE("Jit: unknown work order type");
Elliott Hughes672511b2010-04-26 17:40:13 -07004372 assert(0); // Bail if debug build, discard otherwise
Ben Chengccd6c012009-10-15 14:52:45 -07004373 }
4374 return res;
Ben Chengba4fc8b2009-06-01 13:00:29 -07004375}
4376
Ben Chengba4fc8b2009-06-01 13:00:29 -07004377/* Architectural-specific debugging helpers go here */
4378void dvmCompilerArchDump(void)
4379{
4380 /* Print compiled opcode in this VM instance */
4381 int i, start, streak;
4382 char buf[1024];
4383
4384 streak = i = 0;
4385 buf[0] = 0;
Dan Bornsteinccaab182010-12-03 15:32:40 -08004386 while (opcodeCoverage[i] == 0 && i < kNumPackedOpcodes) {
Ben Chengba4fc8b2009-06-01 13:00:29 -07004387 i++;
4388 }
Dan Bornsteinccaab182010-12-03 15:32:40 -08004389 if (i == kNumPackedOpcodes) {
Ben Chengba4fc8b2009-06-01 13:00:29 -07004390 return;
4391 }
Dan Bornsteinccaab182010-12-03 15:32:40 -08004392 for (start = i++, streak = 1; i < kNumPackedOpcodes; i++) {
Ben Chengba4fc8b2009-06-01 13:00:29 -07004393 if (opcodeCoverage[i]) {
4394 streak++;
4395 } else {
4396 if (streak == 1) {
4397 sprintf(buf+strlen(buf), "%x,", start);
4398 } else {
4399 sprintf(buf+strlen(buf), "%x-%x,", start, start + streak - 1);
4400 }
4401 streak = 0;
Dan Bornsteinccaab182010-12-03 15:32:40 -08004402 while (opcodeCoverage[i] == 0 && i < kNumPackedOpcodes) {
Ben Chengba4fc8b2009-06-01 13:00:29 -07004403 i++;
4404 }
Dan Bornsteinccaab182010-12-03 15:32:40 -08004405 if (i < kNumPackedOpcodes) {
Ben Chengba4fc8b2009-06-01 13:00:29 -07004406 streak = 1;
4407 start = i;
4408 }
4409 }
4410 }
4411 if (streak) {
4412 if (streak == 1) {
4413 sprintf(buf+strlen(buf), "%x", start);
4414 } else {
4415 sprintf(buf+strlen(buf), "%x-%x", start, start + streak - 1);
4416 }
4417 }
4418 if (strlen(buf)) {
Ben Cheng8b258bf2009-06-24 17:27:07 -07004419 LOGD("dalvik.vm.jit.op = %s", buf);
Ben Chengba4fc8b2009-06-01 13:00:29 -07004420 }
4421}
Ben Chengd7d426a2009-09-22 11:23:36 -07004422
4423/* Common initialization routine for an architecture family */
4424bool dvmCompilerArchInit()
4425{
4426 int i;
4427
Bill Buzbee1465db52009-09-23 17:17:35 -07004428 for (i = 0; i < kArmLast; i++) {
Dan Bornstein9a1f8162010-12-01 17:02:26 -08004429 if (EncodingMap[i].opcode != i) {
Ben Chengd7d426a2009-09-22 11:23:36 -07004430 LOGE("Encoding order for %s is wrong: expecting %d, seeing %d",
Dan Bornstein9a1f8162010-12-01 17:02:26 -08004431 EncodingMap[i].name, i, EncodingMap[i].opcode);
Bill Buzbeefc519dc2010-03-06 23:30:57 -08004432 dvmAbort(); // OK to dvmAbort - build error
Ben Chengd7d426a2009-09-22 11:23:36 -07004433 }
4434 }
4435
Ben Cheng5d90c202009-11-22 23:31:11 -08004436 return dvmCompilerArchVariantInit();
4437}
4438
4439void *dvmCompilerGetInterpretTemplate()
4440{
4441 return (void*) ((int)gDvmJit.codeCache +
4442 templateEntryOffsets[TEMPLATE_INTERPRET]);
4443}
4444
buzbeebff121a2010-08-04 15:25:06 -07004445/* Needed by the Assembler */
4446void dvmCompilerSetupResourceMasks(ArmLIR *lir)
4447{
4448 setupResourceMasks(lir);
4449}
4450
Ben Cheng5d90c202009-11-22 23:31:11 -08004451/* Needed by the ld/st optmizatons */
4452ArmLIR* dvmCompilerRegCopyNoInsert(CompilationUnit *cUnit, int rDest, int rSrc)
4453{
4454 return genRegCopyNoInsert(cUnit, rDest, rSrc);
4455}
4456
4457/* Needed by the register allocator */
4458ArmLIR* dvmCompilerRegCopy(CompilationUnit *cUnit, int rDest, int rSrc)
4459{
4460 return genRegCopy(cUnit, rDest, rSrc);
4461}
4462
4463/* Needed by the register allocator */
4464void dvmCompilerRegCopyWide(CompilationUnit *cUnit, int destLo, int destHi,
4465 int srcLo, int srcHi)
4466{
4467 genRegCopyWide(cUnit, destLo, destHi, srcLo, srcHi);
4468}
4469
4470void dvmCompilerFlushRegImpl(CompilationUnit *cUnit, int rBase,
4471 int displacement, int rSrc, OpSize size)
4472{
4473 storeBaseDisp(cUnit, rBase, displacement, rSrc, size);
4474}
4475
4476void dvmCompilerFlushRegWideImpl(CompilationUnit *cUnit, int rBase,
4477 int displacement, int rSrcLo, int rSrcHi)
4478{
4479 storeBaseDispWide(cUnit, rBase, displacement, rSrcLo, rSrcHi);
Ben Chengd7d426a2009-09-22 11:23:36 -07004480}