blob: 59cf85b792b6f88fb432862300472652144277f5 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000016#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000017#include "X86ISelLowering.h"
Evan Chenge8bd0a32006-06-06 23:30:24 +000018#include "X86MachineFunctionInfo.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000019#include "X86TargetMachine.h"
20#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000021#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000022#include "llvm/DerivedTypes.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000023#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000024#include "llvm/Function.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000025#include "llvm/Intrinsics.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000026#include "llvm/ADT/BitVector.h"
Evan Cheng30b37b52006-03-13 23:18:16 +000027#include "llvm/ADT/VectorExtras.h"
Chris Lattner362e98a2007-02-27 04:43:02 +000028#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000029#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000030#include "llvm/CodeGen/MachineFunction.h"
31#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Chenga844bde2008-02-02 04:07:54 +000032#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000033#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000034#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000035#include "llvm/CodeGen/SelectionDAG.h"
Evan Chengef6ffb12006-01-31 03:14:29 +000036#include "llvm/Support/MathExtras.h"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000037#include "llvm/Support/Debug.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000038#include "llvm/Target/TargetOptions.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000039#include "llvm/ADT/SmallSet.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000040#include "llvm/ADT/StringExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000041#include "llvm/Support/CommandLine.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000042using namespace llvm;
43
Mon P Wang3c81d352008-11-23 04:37:22 +000044static cl::opt<bool>
Mon P Wang9f22a4a2008-11-24 02:10:43 +000045DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang3c81d352008-11-23 04:37:22 +000046
Evan Cheng10e86422008-04-25 19:11:04 +000047// Forward declarations.
Dale Johannesenace16102009-02-03 19:33:06 +000048static SDValue getMOVLMask(unsigned NumElems, SelectionDAG &DAG, DebugLoc dl);
Evan Cheng10e86422008-04-25 19:11:04 +000049
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000050X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000051 : TargetLowering(TM) {
Evan Cheng559806f2006-01-27 08:10:46 +000052 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000053 X86ScalarSSEf64 = Subtarget->hasSSE2();
54 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +000055 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000056
Chris Lattnerd43d00c2008-01-24 08:07:48 +000057 bool Fast = false;
Evan Cheng559806f2006-01-27 08:10:46 +000058
Anton Korobeynikov2365f512007-07-14 14:06:15 +000059 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000060 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000061
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000062 // Set up the TargetLowering object.
63
64 // X86 is weird, it always uses i8 for shift amounts and setcc results.
65 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +000066 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng0b2afbd2006-01-25 09:15:17 +000067 setSchedulingPreference(SchedulingForRegPressure);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000068 setShiftAmountFlavor(Mask); // shl X, 32 == shl X, 0
Evan Cheng25ab6902006-09-08 06:48:29 +000069 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +000070
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000071 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +000072 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000073 setUseUnderscoreSetJmp(false);
74 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +000075 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000076 // MS runtime is weird: it exports _setjmp, but longjmp!
77 setUseUnderscoreSetJmp(true);
78 setUseUnderscoreLongJmp(false);
79 } else {
80 setUseUnderscoreSetJmp(true);
81 setUseUnderscoreLongJmp(true);
82 }
Scott Michelfdc40a02009-02-17 22:15:04 +000083
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000084 // Set up the register classes.
Evan Cheng069287d2006-05-16 07:21:53 +000085 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
86 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
87 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +000088 if (Subtarget->is64Bit())
89 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000090
Evan Cheng03294662008-10-14 21:26:46 +000091 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +000092
Scott Michelfdc40a02009-02-17 22:15:04 +000093 // We don't accept any truncstore of integer registers.
Chris Lattnerddf89562008-01-17 19:59:44 +000094 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
95 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
96 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
97 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
98 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
Evan Cheng7f042682008-10-15 02:05:31 +000099 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
100
101 // SETOEQ and SETUNE require checking two conditions.
102 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
103 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
104 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
105 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
106 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
107 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000108
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000109 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
110 // operation.
111 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
112 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
113 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000114
Evan Cheng25ab6902006-09-08 06:48:29 +0000115 if (Subtarget->is64Bit()) {
Evan Cheng6892f282006-01-17 02:32:49 +0000116 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000117 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000118 } else {
Bill Wendling105be5a2009-03-13 08:41:47 +0000119 if (!UseSoftFloat && !NoImplicitFloat && X86ScalarSSEf64) {
Dale Johannesen1c15bf52008-10-21 20:50:01 +0000120 // We have an impenetrably clever algorithm for ui64->double only.
121 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Bill Wendling8b8a6362009-01-17 03:56:04 +0000122
123 // We have faster algorithm for ui32->single only.
124 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000125 } else {
Evan Cheng25ab6902006-09-08 06:48:29 +0000126 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000127 }
Evan Cheng25ab6902006-09-08 06:48:29 +0000128 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000129
130 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
131 // this operation.
132 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
133 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000134
135 if (!UseSoftFloat && !NoImplicitFloat) {
136 // SSE has no i16 to fp conversion, only i32
137 if (X86ScalarSSEf32) {
138 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
139 // f32 and f64 cases are Legal, f80 case is not
140 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
141 } else {
142 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
143 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
144 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000145 } else {
Bill Wendling105be5a2009-03-13 08:41:47 +0000146 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
147 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000148 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000149
Dale Johannesen73328d12007-09-19 23:55:34 +0000150 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
151 // are Legal, f80 is custom lowered.
152 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
153 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000154
Evan Cheng02568ff2006-01-30 22:13:22 +0000155 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
156 // this operation.
157 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
158 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
159
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000160 if (X86ScalarSSEf32) {
Evan Cheng02568ff2006-01-30 22:13:22 +0000161 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000162 // f32 and f64 cases are Legal, f80 case is not
163 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000164 } else {
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000165 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000166 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000167 }
168
169 // Handle FP_TO_UINT by promoting the destination to a larger signed
170 // conversion.
171 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
172 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
173 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
174
Evan Cheng25ab6902006-09-08 06:48:29 +0000175 if (Subtarget->is64Bit()) {
176 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000177 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Evan Cheng25ab6902006-09-08 06:48:29 +0000178 } else {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000179 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000180 // Expand FP_TO_UINT into a select.
181 // FIXME: We would like to use a Custom expander here eventually to do
182 // the optimal thing for SSE vs. the default expansion in the legalizer.
183 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
184 else
185 // With SSE3 we can use fisttpll to convert to a signed i64.
186 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
187 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000188
Chris Lattner399610a2006-12-05 18:22:22 +0000189 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000190 if (!X86ScalarSSEf64) {
Chris Lattnerf3597a12006-12-05 18:45:06 +0000191 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
192 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
193 }
Chris Lattner21f66852005-12-23 05:15:23 +0000194
Dan Gohmanb00ee212008-02-18 19:34:53 +0000195 // Scalar integer divide and remainder are lowered to use operations that
196 // produce two results, to match the available instructions. This exposes
197 // the two-result form to trivial CSE, which is able to combine x/y and x%y
198 // into a single instruction.
199 //
200 // Scalar integer multiply-high is also lowered to use two-result
201 // operations, to match the available instructions. However, plain multiply
202 // (low) operations are left as Legal, as there are single-result
203 // instructions for this in x86. Using the two-result multiply instructions
204 // when both high and low results are needed must be arranged by dagcombine.
Dan Gohman525178c2007-10-08 18:33:35 +0000205 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
206 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
207 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
208 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
209 setOperationAction(ISD::SREM , MVT::i8 , Expand);
210 setOperationAction(ISD::UREM , MVT::i8 , Expand);
Dan Gohman525178c2007-10-08 18:33:35 +0000211 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
212 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
213 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
214 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
215 setOperationAction(ISD::SREM , MVT::i16 , Expand);
216 setOperationAction(ISD::UREM , MVT::i16 , Expand);
Dan Gohman525178c2007-10-08 18:33:35 +0000217 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
218 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
219 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
220 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
221 setOperationAction(ISD::SREM , MVT::i32 , Expand);
222 setOperationAction(ISD::UREM , MVT::i32 , Expand);
Dan Gohman525178c2007-10-08 18:33:35 +0000223 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
224 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
225 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
226 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
227 setOperationAction(ISD::SREM , MVT::i64 , Expand);
228 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohmana37c9f72007-09-25 18:23:27 +0000229
Evan Chengc35497f2006-10-30 08:02:39 +0000230 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000231 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
Nate Begeman750ac1b2006-02-01 07:19:44 +0000232 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
233 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000234 if (Subtarget->is64Bit())
Christopher Lambc59e5212007-08-10 21:48:46 +0000235 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
236 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
237 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000238 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
239 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
Chris Lattnerd1108222008-03-07 06:36:32 +0000240 setOperationAction(ISD::FREM , MVT::f32 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000241 setOperationAction(ISD::FREM , MVT::f64 , Expand);
Chris Lattnerd1108222008-03-07 06:36:32 +0000242 setOperationAction(ISD::FREM , MVT::f80 , Expand);
Dan Gohman1a024862008-01-31 00:41:03 +0000243 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000244
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000245 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
Evan Cheng18efe262007-12-14 02:13:44 +0000246 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
247 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000248 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Evan Cheng18efe262007-12-14 02:13:44 +0000249 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
250 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000251 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
Evan Cheng18efe262007-12-14 02:13:44 +0000252 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
253 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000254 if (Subtarget->is64Bit()) {
255 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
Evan Cheng18efe262007-12-14 02:13:44 +0000256 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
257 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000258 }
259
Andrew Lenharthb873ff32005-11-20 21:41:10 +0000260 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
Nate Begemand88fc032006-01-14 03:14:10 +0000261 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000262
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000263 // These should be promoted to a larger select which is supported.
264 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
265 setOperationAction(ISD::SELECT , MVT::i8 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000266 // X86 wants to expand cmov itself.
Evan Cheng5298bcc2006-02-17 07:01:52 +0000267 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
268 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
269 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
270 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000271 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000272 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
273 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
274 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
275 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
276 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000277 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000278 if (Subtarget->is64Bit()) {
279 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
280 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
281 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000282 // X86 ret instruction may pop stack.
Evan Cheng5298bcc2006-02-17 07:01:52 +0000283 setOperationAction(ISD::RET , MVT::Other, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000284 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000285
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000286 // Darwin ABI issue.
Evan Cheng7ccced62006-02-18 00:15:05 +0000287 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
Nate Begeman37efe672006-04-22 18:53:45 +0000288 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000289 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +0000290 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000291 if (Subtarget->is64Bit())
292 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bill Wendling056292f2008-09-16 21:48:12 +0000293 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000294 if (Subtarget->is64Bit()) {
295 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
296 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
297 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
Bill Wendling056292f2008-09-16 21:48:12 +0000298 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000299 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000300 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Evan Cheng5298bcc2006-02-17 07:01:52 +0000301 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
302 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
303 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000304 if (Subtarget->is64Bit()) {
305 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
306 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
307 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
308 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000309
Evan Chengd2cde682008-03-10 19:38:10 +0000310 if (Subtarget->hasSSE1())
311 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000312
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000313 if (!Subtarget->hasSSE2())
314 setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand);
315
Mon P Wang63307c32008-05-05 19:05:59 +0000316 // Expand certain atomics
Dan Gohman0b1d4a72008-12-23 21:37:04 +0000317 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
318 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
319 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
320 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendling5bf1b4e2008-08-20 00:28:16 +0000321
Dan Gohman0b1d4a72008-12-23 21:37:04 +0000322 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
323 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
324 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
325 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000326
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000327 if (!Subtarget->is64Bit()) {
Dan Gohman0b1d4a72008-12-23 21:37:04 +0000328 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
329 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
330 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
331 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
332 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
333 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
334 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000335 }
336
Dan Gohman7f460202008-06-30 20:59:49 +0000337 // Use the default ISD::DBG_STOPPOINT, ISD::DECLARE expansion.
338 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
Evan Cheng3c992d22006-03-07 02:02:57 +0000339 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000340 if (!Subtarget->isTargetDarwin() &&
341 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000342 !Subtarget->isTargetCygMing()) {
343 setOperationAction(ISD::DBG_LABEL, MVT::Other, Expand);
344 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
345 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000346
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000347 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
348 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
349 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
350 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
351 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000352 setExceptionPointerRegister(X86::RAX);
353 setExceptionSelectorRegister(X86::RDX);
354 } else {
355 setExceptionPointerRegister(X86::EAX);
356 setExceptionSelectorRegister(X86::EDX);
357 }
Anton Korobeynikov38252622007-09-03 00:36:06 +0000358 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000359 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
360
Duncan Sandsf7331b32007-09-11 14:10:23 +0000361 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000362
Chris Lattnerda68d302008-01-15 21:58:22 +0000363 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000364
Nate Begemanacc398c2006-01-25 18:21:52 +0000365 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
366 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Nate Begemanacc398c2006-01-25 18:21:52 +0000367 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000368 if (Subtarget->is64Bit()) {
369 setOperationAction(ISD::VAARG , MVT::Other, Custom);
Evan Chengae642192007-03-02 23:16:35 +0000370 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000371 } else {
372 setOperationAction(ISD::VAARG , MVT::Other, Expand);
Evan Chengae642192007-03-02 23:16:35 +0000373 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000374 }
Evan Chengae642192007-03-02 23:16:35 +0000375
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000376 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
Chris Lattnere1125522006-01-15 09:00:21 +0000377 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000378 if (Subtarget->is64Bit())
379 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000380 if (Subtarget->isTargetCygMing())
381 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
382 else
383 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000384
Evan Chengc7ce29b2009-02-13 22:36:38 +0000385 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000386 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000387 // Set up the FP register classes.
Evan Cheng5ee4ccc2006-01-12 08:27:59 +0000388 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
389 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000390
Evan Cheng223547a2006-01-31 22:28:30 +0000391 // Use ANDPD to simulate FABS.
392 setOperationAction(ISD::FABS , MVT::f64, Custom);
393 setOperationAction(ISD::FABS , MVT::f32, Custom);
394
395 // Use XORP to simulate FNEG.
396 setOperationAction(ISD::FNEG , MVT::f64, Custom);
397 setOperationAction(ISD::FNEG , MVT::f32, Custom);
398
Evan Cheng68c47cb2007-01-05 07:55:56 +0000399 // Use ANDPD and ORPD to simulate FCOPYSIGN.
400 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
401 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
402
Evan Chengd25e9e82006-02-02 00:28:23 +0000403 // We don't support sin/cos/fmod
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000404 setOperationAction(ISD::FSIN , MVT::f64, Expand);
405 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000406 setOperationAction(ISD::FSIN , MVT::f32, Expand);
407 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000408
Chris Lattnera54aa942006-01-29 06:26:08 +0000409 // Expand FP immediates into loads from the stack, except for the special
410 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000411 addLegalFPImmediate(APFloat(+0.0)); // xorpd
412 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Dale Johannesen5411a392007-08-09 01:04:01 +0000413
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000414 // Floating truncations from f80 and extensions to f80 go through memory.
415 // If optimizing, we lie about this though and handle it in
416 // InstructionSelectPreprocess so that dagcombine2 can hack on these.
417 if (Fast) {
418 setConvertAction(MVT::f32, MVT::f80, Expand);
419 setConvertAction(MVT::f64, MVT::f80, Expand);
420 setConvertAction(MVT::f80, MVT::f32, Expand);
421 setConvertAction(MVT::f80, MVT::f64, Expand);
422 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000423 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000424 // Use SSE for f32, x87 for f64.
425 // Set up the FP register classes.
426 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
427 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
428
429 // Use ANDPS to simulate FABS.
430 setOperationAction(ISD::FABS , MVT::f32, Custom);
431
432 // Use XORP to simulate FNEG.
433 setOperationAction(ISD::FNEG , MVT::f32, Custom);
434
435 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
436
437 // Use ANDPS and ORPS to simulate FCOPYSIGN.
438 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
439 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
440
441 // We don't support sin/cos/fmod
442 setOperationAction(ISD::FSIN , MVT::f32, Expand);
443 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000444
Nate Begemane1795842008-02-14 08:57:00 +0000445 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000446 addLegalFPImmediate(APFloat(+0.0f)); // xorps
447 addLegalFPImmediate(APFloat(+0.0)); // FLD0
448 addLegalFPImmediate(APFloat(+1.0)); // FLD1
449 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
450 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
451
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000452 // SSE <-> X87 conversions go through memory. If optimizing, we lie about
453 // this though and handle it in InstructionSelectPreprocess so that
454 // dagcombine2 can hack on these.
455 if (Fast) {
456 setConvertAction(MVT::f32, MVT::f64, Expand);
457 setConvertAction(MVT::f32, MVT::f80, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000458 setConvertAction(MVT::f80, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000459 setConvertAction(MVT::f64, MVT::f32, Expand);
460 // And x87->x87 truncations also.
461 setConvertAction(MVT::f80, MVT::f64, Expand);
462 }
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000463
464 if (!UnsafeFPMath) {
465 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
466 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
467 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000468 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000469 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000470 // Set up the FP register classes.
Dale Johannesen849f2142007-07-03 00:53:03 +0000471 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
472 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000473
Evan Cheng68c47cb2007-01-05 07:55:56 +0000474 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesen849f2142007-07-03 00:53:03 +0000475 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000476 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
477 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000478
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000479 // Floating truncations go through memory. If optimizing, we lie about
480 // this though and handle it in InstructionSelectPreprocess so that
481 // dagcombine2 can hack on these.
482 if (Fast) {
Scott Michelfdc40a02009-02-17 22:15:04 +0000483 setConvertAction(MVT::f80, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000484 setConvertAction(MVT::f64, MVT::f32, Expand);
485 setConvertAction(MVT::f80, MVT::f64, Expand);
486 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000487
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000488 if (!UnsafeFPMath) {
489 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
490 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
491 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000492 addLegalFPImmediate(APFloat(+0.0)); // FLD0
493 addLegalFPImmediate(APFloat(+1.0)); // FLD1
494 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
495 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000496 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
497 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
498 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
499 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000500 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000501
Dale Johannesen59a58732007-08-05 18:49:15 +0000502 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000503 if (!UseSoftFloat) {
Evan Chengc7ce29b2009-02-13 22:36:38 +0000504 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
505 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
506 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
507 {
508 bool ignored;
509 APFloat TmpFlt(+0.0);
510 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
511 &ignored);
512 addLegalFPImmediate(TmpFlt); // FLD0
513 TmpFlt.changeSign();
514 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
515 APFloat TmpFlt2(+1.0);
516 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
517 &ignored);
518 addLegalFPImmediate(TmpFlt2); // FLD1
519 TmpFlt2.changeSign();
520 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
521 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000522
Evan Chengc7ce29b2009-02-13 22:36:38 +0000523 if (!UnsafeFPMath) {
524 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
525 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
526 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000527 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000528
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000529 // Always use a library call for pow.
530 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
531 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
532 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
533
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000534 setOperationAction(ISD::FLOG, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000535 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000536 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000537 setOperationAction(ISD::FEXP, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000538 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
539
Mon P Wangf007a8b2008-11-06 05:31:54 +0000540 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000541 // (for widening) or expand (for scalarization). Then we will selectively
542 // turn on ones that can be effectively codegen'd.
Dan Gohmanfa0f77d2007-05-18 18:44:07 +0000543 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
544 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000545 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
546 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
547 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
548 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
549 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
550 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
551 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
552 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
553 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
554 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
555 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
556 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
557 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
Gabor Greif327ef032008-08-28 23:19:51 +0000558 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
559 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
560 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000561 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
562 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
563 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
564 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
565 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
566 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
567 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
568 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
569 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
570 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
571 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
572 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
573 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
574 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
575 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
576 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
577 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
578 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
579 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
580 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
581 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
582 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
Dale Johannesenfb0e1322008-09-10 17:31:40 +0000583 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
584 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
585 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
586 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
587 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000588 }
589
Evan Chengc7ce29b2009-02-13 22:36:38 +0000590 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
591 // with -msoft-float, disable use of MMX as well.
Evan Cheng92722532009-03-26 23:06:32 +0000592 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Evan Cheng470a6ad2006-02-22 02:26:30 +0000593 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
594 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
595 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
Dale Johannesena68f9012008-06-24 22:01:44 +0000596 addRegisterClass(MVT::v2f32, X86::VR64RegisterClass);
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000597 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000598
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000599 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
600 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
601 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
Chris Lattner6c284d72007-04-12 04:14:49 +0000602 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000603
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000604 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
605 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
606 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
Dale Johannesen8d26e592007-10-30 01:18:38 +0000607 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000608
Bill Wendling74027e92007-03-15 21:24:36 +0000609 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
610 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
611
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000612 setOperationAction(ISD::AND, MVT::v8i8, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000613 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000614 setOperationAction(ISD::AND, MVT::v4i16, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000615 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
616 setOperationAction(ISD::AND, MVT::v2i32, Promote);
617 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
618 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000619
620 setOperationAction(ISD::OR, MVT::v8i8, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000621 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000622 setOperationAction(ISD::OR, MVT::v4i16, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000623 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
624 setOperationAction(ISD::OR, MVT::v2i32, Promote);
625 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
626 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000627
628 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000629 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000630 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000631 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
632 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
633 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
634 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000635
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000636 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000637 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000638 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000639 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
640 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
641 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
Dale Johannesena68f9012008-06-24 22:01:44 +0000642 setOperationAction(ISD::LOAD, MVT::v2f32, Promote);
643 AddPromotedToType (ISD::LOAD, MVT::v2f32, MVT::v1i64);
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000644 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000645
Bill Wendlingccc44ad2007-03-27 20:22:40 +0000646 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
647 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
648 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
Dale Johannesena68f9012008-06-24 22:01:44 +0000649 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f32, Custom);
Bill Wendlingccc44ad2007-03-27 20:22:40 +0000650 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlinga348c562007-03-22 18:42:45 +0000651
652 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
653 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
654 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
Bill Wendlingccc44ad2007-03-27 20:22:40 +0000655 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000656
Evan Cheng52672b82008-07-22 18:39:19 +0000657 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f32, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000658 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
659 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
Bill Wendling2f9bb1a2007-04-24 21:16:55 +0000660 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendling3180e202008-07-20 02:32:23 +0000661
662 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000663
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000664 setTruncStoreAction(MVT::v8i16, MVT::v8i8, Expand);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000665 setOperationAction(ISD::TRUNCATE, MVT::v8i8, Expand);
666 setOperationAction(ISD::SELECT, MVT::v8i8, Promote);
667 setOperationAction(ISD::SELECT, MVT::v4i16, Promote);
668 setOperationAction(ISD::SELECT, MVT::v2i32, Promote);
669 setOperationAction(ISD::SELECT, MVT::v1i64, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000670 }
671
Evan Cheng92722532009-03-26 23:06:32 +0000672 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Evan Cheng470a6ad2006-02-22 02:26:30 +0000673 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
674
Evan Cheng6bdb3f62006-10-27 18:49:08 +0000675 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
676 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
677 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
678 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
Dan Gohman20382522007-07-10 00:05:58 +0000679 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
680 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000681 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
682 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
683 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
Evan Cheng11e15b32006-04-03 20:53:28 +0000684 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000685 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Nate Begeman30a0de92008-07-17 16:51:19 +0000686 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000687 }
688
Evan Cheng92722532009-03-26 23:06:32 +0000689 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Evan Cheng470a6ad2006-02-22 02:26:30 +0000690 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000691
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000692 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
693 // registers cannot be used even for integer operations.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000694 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
695 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
696 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
697 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
698
Evan Chengf7c378e2006-04-10 07:23:14 +0000699 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
700 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
701 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
Evan Cheng37e88562007-03-12 22:58:52 +0000702 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
Mon P Wangaf9b9522008-12-18 21:42:19 +0000703 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000704 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
705 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
706 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
Evan Cheng37e88562007-03-12 22:58:52 +0000707 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
Evan Chengf9989842006-04-13 05:10:25 +0000708 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
Evan Cheng6bdb3f62006-10-27 18:49:08 +0000709 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
710 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
711 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
712 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
Dan Gohman20382522007-07-10 00:05:58 +0000713 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
714 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000715
Nate Begeman30a0de92008-07-17 16:51:19 +0000716 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
717 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
718 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
719 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000720
Evan Chengf7c378e2006-04-10 07:23:14 +0000721 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
722 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
Evan Chengb067a1e2006-03-31 19:22:53 +0000723 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
Evan Cheng5edb8d22006-04-17 22:04:06 +0000724 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
Evan Cheng5edb8d22006-04-17 22:04:06 +0000725 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000726
Evan Cheng2c3ae372006-04-12 21:21:57 +0000727 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000728 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
729 MVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000730 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000731 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000732 continue;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000733 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
734 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
735 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000736 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000737
Evan Cheng2c3ae372006-04-12 21:21:57 +0000738 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
739 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
740 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
741 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000742 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000743 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000744
Nate Begemancdd1eec2008-02-12 22:51:28 +0000745 if (Subtarget->is64Bit()) {
746 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
Dale Johannesen25f1d082007-10-31 00:32:36 +0000747 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000748 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000749
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000750 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Evan Cheng2c3ae372006-04-12 21:21:57 +0000751 for (unsigned VT = (unsigned)MVT::v16i8; VT != (unsigned)MVT::v2i64; VT++) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000752 setOperationAction(ISD::AND, (MVT::SimpleValueType)VT, Promote);
753 AddPromotedToType (ISD::AND, (MVT::SimpleValueType)VT, MVT::v2i64);
754 setOperationAction(ISD::OR, (MVT::SimpleValueType)VT, Promote);
755 AddPromotedToType (ISD::OR, (MVT::SimpleValueType)VT, MVT::v2i64);
756 setOperationAction(ISD::XOR, (MVT::SimpleValueType)VT, Promote);
757 AddPromotedToType (ISD::XOR, (MVT::SimpleValueType)VT, MVT::v2i64);
758 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Promote);
759 AddPromotedToType (ISD::LOAD, (MVT::SimpleValueType)VT, MVT::v2i64);
760 setOperationAction(ISD::SELECT, (MVT::SimpleValueType)VT, Promote);
761 AddPromotedToType (ISD::SELECT, (MVT::SimpleValueType)VT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000762 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000763
Chris Lattnerddf89562008-01-17 19:59:44 +0000764 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000765
Evan Cheng2c3ae372006-04-12 21:21:57 +0000766 // Custom lower v2i64 and v2f64 selects.
767 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
Evan Cheng91b740d2006-04-12 17:12:36 +0000768 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
Evan Chengf7c378e2006-04-10 07:23:14 +0000769 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000770 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000771
Evan Cheng470a6ad2006-02-22 02:26:30 +0000772 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000773
Nate Begeman14d12ca2008-02-11 04:19:36 +0000774 if (Subtarget->hasSSE41()) {
775 // FIXME: Do we need to handle scalar-to-vector here?
776 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
777
778 // i8 and i16 vectors are custom , because the source register and source
779 // source memory operand types are not the same width. f32 vectors are
780 // custom since the immediate controlling the insert encodes additional
781 // information.
782 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
783 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
Mon P Wangf0fcdd82009-01-15 21:10:20 +0000784 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000785 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
786
787 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
788 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
Mon P Wangf0fcdd82009-01-15 21:10:20 +0000789 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
Evan Cheng62a3f152008-03-24 21:52:23 +0000790 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000791
792 if (Subtarget->is64Bit()) {
Nate Begemancdd1eec2008-02-12 22:51:28 +0000793 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
794 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000795 }
796 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000797
Nate Begeman30a0de92008-07-17 16:51:19 +0000798 if (Subtarget->hasSSE42()) {
799 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
800 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000801
Evan Cheng6be2c582006-04-05 23:38:46 +0000802 // We want to custom lower some of our intrinsics.
803 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
804
Bill Wendling74c37652008-12-09 22:08:41 +0000805 // Add/Sub/Mul with overflow operations are custom lowered.
Bill Wendling41ea7e72008-11-24 19:21:46 +0000806 setOperationAction(ISD::SADDO, MVT::i32, Custom);
807 setOperationAction(ISD::SADDO, MVT::i64, Custom);
808 setOperationAction(ISD::UADDO, MVT::i32, Custom);
809 setOperationAction(ISD::UADDO, MVT::i64, Custom);
Bill Wendling74c37652008-12-09 22:08:41 +0000810 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
811 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
812 setOperationAction(ISD::USUBO, MVT::i32, Custom);
813 setOperationAction(ISD::USUBO, MVT::i64, Custom);
814 setOperationAction(ISD::SMULO, MVT::i32, Custom);
815 setOperationAction(ISD::SMULO, MVT::i64, Custom);
816 setOperationAction(ISD::UMULO, MVT::i32, Custom);
817 setOperationAction(ISD::UMULO, MVT::i64, Custom);
Bill Wendling41ea7e72008-11-24 19:21:46 +0000818
Evan Chengd54f2d52009-03-31 19:38:51 +0000819 if (!Subtarget->is64Bit()) {
820 // These libcalls are not available in 32-bit.
821 setLibcallName(RTLIB::SHL_I128, 0);
822 setLibcallName(RTLIB::SRL_I128, 0);
823 setLibcallName(RTLIB::SRA_I128, 0);
824 }
825
Evan Cheng206ee9d2006-07-07 08:33:52 +0000826 // We have target-specific dag combine patterns for the following nodes:
827 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Evan Chengd880b972008-05-09 21:53:03 +0000828 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +0000829 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +0000830 setTargetDAGCombine(ISD::SHL);
831 setTargetDAGCombine(ISD::SRA);
832 setTargetDAGCombine(ISD::SRL);
Chris Lattner149a4e52008-02-22 02:09:43 +0000833 setTargetDAGCombine(ISD::STORE);
Evan Cheng0b0cd912009-03-28 05:57:29 +0000834 if (Subtarget->is64Bit())
835 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +0000836
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000837 computeRegisterProperties();
838
Evan Cheng87ed7162006-02-14 08:25:08 +0000839 // FIXME: These should be based on subtarget info. Plus, the values should
840 // be smaller when we are in optimizing for size mode.
Dan Gohman87060f52008-06-30 21:00:56 +0000841 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
842 maxStoresPerMemcpy = 16; // For @llvm.memcpy -> sequence of stores
843 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000844 allowUnalignedMemoryAccesses = true; // x86 supports it!
Evan Chengfb8075d2008-02-28 00:43:03 +0000845 setPrefLoopAlignment(16);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000846}
847
Scott Michel5b8f82e2008-03-10 15:42:14 +0000848
Duncan Sands5480c042009-01-01 15:52:00 +0000849MVT X86TargetLowering::getSetCCResultType(MVT VT) const {
Scott Michel5b8f82e2008-03-10 15:42:14 +0000850 return MVT::i8;
851}
852
853
Evan Cheng29286502008-01-23 23:17:41 +0000854/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
855/// the desired ByVal argument alignment.
856static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
857 if (MaxAlign == 16)
858 return;
859 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
860 if (VTy->getBitWidth() == 128)
861 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +0000862 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
863 unsigned EltAlign = 0;
864 getMaxByValAlign(ATy->getElementType(), EltAlign);
865 if (EltAlign > MaxAlign)
866 MaxAlign = EltAlign;
867 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
868 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
869 unsigned EltAlign = 0;
870 getMaxByValAlign(STy->getElementType(i), EltAlign);
871 if (EltAlign > MaxAlign)
872 MaxAlign = EltAlign;
873 if (MaxAlign == 16)
874 break;
875 }
876 }
877 return;
878}
879
880/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
881/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +0000882/// that contain SSE vectors are placed at 16-byte boundaries while the rest
883/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +0000884unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +0000885 if (Subtarget->is64Bit()) {
886 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000887 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +0000888 if (TyAlign > 8)
889 return TyAlign;
890 return 8;
891 }
892
Evan Cheng29286502008-01-23 23:17:41 +0000893 unsigned Align = 4;
Dale Johannesen0c191872008-02-08 19:48:20 +0000894 if (Subtarget->hasSSE1())
895 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +0000896 return Align;
897}
Chris Lattner2b02a442007-02-25 08:29:00 +0000898
Evan Chengf0df0312008-05-15 08:39:06 +0000899/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng0ef8de32008-05-15 22:13:02 +0000900/// and store operations as a result of memset, memcpy, and memmove
901/// lowering. It returns MVT::iAny if SelectionDAG should be responsible for
Evan Chengf0df0312008-05-15 08:39:06 +0000902/// determining it.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000903MVT
Evan Chengf0df0312008-05-15 08:39:06 +0000904X86TargetLowering::getOptimalMemOpType(uint64_t Size, unsigned Align,
905 bool isSrcConst, bool isSrcStr) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +0000906 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
907 // linux. This is because the stack realignment code can't handle certain
908 // cases like PR2962. This should be removed when PR2962 is fixed.
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000909 if (!NoImplicitFloat && Subtarget->getStackAlignment() >= 16) {
Chris Lattner4002a1b2008-10-28 05:49:35 +0000910 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE2() && Size >= 16)
911 return MVT::v4i32;
912 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE1() && Size >= 16)
913 return MVT::v4f32;
914 }
Evan Chengf0df0312008-05-15 08:39:06 +0000915 if (Subtarget->is64Bit() && Size >= 8)
916 return MVT::i64;
917 return MVT::i32;
918}
919
Evan Chengcc415862007-11-09 01:32:10 +0000920/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
921/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +0000922SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Evan Chengcc415862007-11-09 01:32:10 +0000923 SelectionDAG &DAG) const {
924 if (usesGlobalOffsetTable())
Dale Johannesenb300d2a2009-02-07 00:55:49 +0000925 return DAG.getGLOBAL_OFFSET_TABLE(getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +0000926 if (!Subtarget->isPICStyleRIPRel())
Dale Johannesenb300d2a2009-02-07 00:55:49 +0000927 // This doesn't have DebugLoc associated with it, but is not really the
928 // same as a Register.
929 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc::getUnknownLoc(),
930 getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +0000931 return Table;
932}
933
Chris Lattner2b02a442007-02-25 08:29:00 +0000934//===----------------------------------------------------------------------===//
935// Return Value Calling Convention Implementation
936//===----------------------------------------------------------------------===//
937
Chris Lattner59ed56b2007-02-28 04:55:35 +0000938#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000939
Chris Lattner2a9bdd72007-02-25 09:12:39 +0000940/// LowerRET - Lower an ISD::RET node.
Dan Gohman475871a2008-07-27 21:46:04 +0000941SDValue X86TargetLowering::LowerRET(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +0000942 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2a9bdd72007-02-25 09:12:39 +0000943 assert((Op.getNumOperands() & 1) == 1 && "ISD::RET should have odd # args");
Scott Michelfdc40a02009-02-17 22:15:04 +0000944
Chris Lattner9774c912007-02-27 05:28:59 +0000945 SmallVector<CCValAssign, 16> RVLocs;
946 unsigned CC = DAG.getMachineFunction().getFunction()->getCallingConv();
Chris Lattner52387be2007-06-19 00:13:10 +0000947 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
948 CCState CCInfo(CC, isVarArg, getTargetMachine(), RVLocs);
Gabor Greifba36cb52008-08-28 21:40:38 +0000949 CCInfo.AnalyzeReturn(Op.getNode(), RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +0000950
Chris Lattner2a9bdd72007-02-25 09:12:39 +0000951 // If this is the first return lowered for this function, add the regs to the
952 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +0000953 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattner9774c912007-02-27 05:28:59 +0000954 for (unsigned i = 0; i != RVLocs.size(); ++i)
955 if (RVLocs[i].isRegLoc())
Chris Lattner84bc5422007-12-31 04:13:23 +0000956 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattner2a9bdd72007-02-25 09:12:39 +0000957 }
Dan Gohman475871a2008-07-27 21:46:04 +0000958 SDValue Chain = Op.getOperand(0);
Scott Michelfdc40a02009-02-17 22:15:04 +0000959
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000960 // Handle tail call return.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000961 Chain = GetPossiblePreceedingTailCall(Chain, X86ISD::TAILCALL);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000962 if (Chain.getOpcode() == X86ISD::TAILCALL) {
Dan Gohman475871a2008-07-27 21:46:04 +0000963 SDValue TailCall = Chain;
964 SDValue TargetAddress = TailCall.getOperand(1);
965 SDValue StackAdjustment = TailCall.getOperand(2);
Chris Lattnerb4a6eaa2008-01-16 05:52:18 +0000966 assert(((TargetAddress.getOpcode() == ISD::Register &&
Arnold Schwaighofer290ae032008-09-22 14:50:07 +0000967 (cast<RegisterSDNode>(TargetAddress)->getReg() == X86::EAX ||
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000968 cast<RegisterSDNode>(TargetAddress)->getReg() == X86::R9)) ||
Bill Wendling056292f2008-09-16 21:48:12 +0000969 TargetAddress.getOpcode() == ISD::TargetExternalSymbol ||
Scott Michelfdc40a02009-02-17 22:15:04 +0000970 TargetAddress.getOpcode() == ISD::TargetGlobalAddress) &&
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000971 "Expecting an global address, external symbol, or register");
Chris Lattnerb4a6eaa2008-01-16 05:52:18 +0000972 assert(StackAdjustment.getOpcode() == ISD::Constant &&
973 "Expecting a const value");
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000974
Dan Gohman475871a2008-07-27 21:46:04 +0000975 SmallVector<SDValue,8> Operands;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000976 Operands.push_back(Chain.getOperand(0));
977 Operands.push_back(TargetAddress);
978 Operands.push_back(StackAdjustment);
979 // Copy registers used by the call. Last operand is a flag so it is not
980 // copied.
Arnold Schwaighofer448175f2007-10-16 09:05:00 +0000981 for (unsigned i=3; i < TailCall.getNumOperands()-1; i++) {
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000982 Operands.push_back(Chain.getOperand(i));
983 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000984 return DAG.getNode(X86ISD::TC_RETURN, dl, MVT::Other, &Operands[0],
Arnold Schwaighofer448175f2007-10-16 09:05:00 +0000985 Operands.size());
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000986 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000987
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000988 // Regular return.
Dan Gohman475871a2008-07-27 21:46:04 +0000989 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000990
Dan Gohman475871a2008-07-27 21:46:04 +0000991 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +0000992 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
993 // Operand #1 = Bytes To Pop
994 RetOps.push_back(DAG.getConstant(getBytesToPopOnReturn(), MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +0000995
Chris Lattner2a9bdd72007-02-25 09:12:39 +0000996 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +0000997 for (unsigned i = 0; i != RVLocs.size(); ++i) {
998 CCValAssign &VA = RVLocs[i];
999 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohman475871a2008-07-27 21:46:04 +00001000 SDValue ValToCopy = Op.getOperand(i*2+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00001001
Chris Lattner447ff682008-03-11 03:23:40 +00001002 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1003 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001004 if (VA.getLocReg() == X86::ST0 ||
1005 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001006 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1007 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001008 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Dale Johannesenace16102009-02-03 19:33:06 +00001009 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001010 RetOps.push_back(ValToCopy);
1011 // Don't emit a copytoreg.
1012 continue;
1013 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001014
Evan Cheng242b38b2009-02-23 09:03:22 +00001015 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1016 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001017 if (Subtarget->is64Bit()) {
1018 MVT ValVT = ValToCopy.getValueType();
Evan Cheng242b38b2009-02-23 09:03:22 +00001019 if (ValVT.isVector() && ValVT.getSizeInBits() == 64) {
Evan Cheng6140a8b2009-02-22 08:05:12 +00001020 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001021 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1)
1022 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, ValToCopy);
1023 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001024 }
1025
Dale Johannesendd64c412009-02-04 00:33:20 +00001026 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001027 Flag = Chain.getValue(1);
1028 }
Dan Gohman61a92132008-04-21 23:59:07 +00001029
1030 // The x86-64 ABI for returning structs by value requires that we copy
1031 // the sret argument into %rax for the return. We saved the argument into
1032 // a virtual register in the entry block, so now we copy the value out
1033 // and into %rax.
1034 if (Subtarget->is64Bit() &&
1035 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1036 MachineFunction &MF = DAG.getMachineFunction();
1037 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1038 unsigned Reg = FuncInfo->getSRetReturnReg();
1039 if (!Reg) {
1040 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
1041 FuncInfo->setSRetReturnReg(Reg);
1042 }
Dale Johannesendd64c412009-02-04 00:33:20 +00001043 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001044
Dale Johannesendd64c412009-02-04 00:33:20 +00001045 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001046 Flag = Chain.getValue(1);
1047 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001048
Chris Lattner447ff682008-03-11 03:23:40 +00001049 RetOps[0] = Chain; // Update chain.
1050
1051 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001052 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001053 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001054
1055 return DAG.getNode(X86ISD::RET_FLAG, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00001056 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001057}
1058
1059
Chris Lattner3085e152007-02-25 08:59:22 +00001060/// LowerCallResult - Lower the result values of an ISD::CALL into the
1061/// appropriate copies out of appropriate physical registers. This assumes that
1062/// Chain/InFlag are the input chain/flag to use, and that TheCall is the call
1063/// being lowered. The returns a SDNode with the same number of values as the
1064/// ISD::CALL.
1065SDNode *X86TargetLowering::
Scott Michelfdc40a02009-02-17 22:15:04 +00001066LowerCallResult(SDValue Chain, SDValue InFlag, CallSDNode *TheCall,
Chris Lattner3085e152007-02-25 08:59:22 +00001067 unsigned CallingConv, SelectionDAG &DAG) {
Dale Johannesenace16102009-02-03 19:33:06 +00001068
Scott Michelfdc40a02009-02-17 22:15:04 +00001069 DebugLoc dl = TheCall->getDebugLoc();
Chris Lattnere32bbf62007-02-28 07:09:55 +00001070 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001071 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman095cc292008-09-13 01:54:27 +00001072 bool isVarArg = TheCall->isVarArg();
Torok Edwin3f142c32009-02-01 18:15:56 +00001073 bool Is64Bit = Subtarget->is64Bit();
Chris Lattner52387be2007-06-19 00:13:10 +00001074 CCState CCInfo(CallingConv, isVarArg, getTargetMachine(), RVLocs);
Chris Lattnere32bbf62007-02-28 07:09:55 +00001075 CCInfo.AnalyzeCallResult(TheCall, RetCC_X86);
1076
Dan Gohman475871a2008-07-27 21:46:04 +00001077 SmallVector<SDValue, 8> ResultVals;
Scott Michelfdc40a02009-02-17 22:15:04 +00001078
Chris Lattner3085e152007-02-25 08:59:22 +00001079 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001080 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001081 CCValAssign &VA = RVLocs[i];
1082 MVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001083
Torok Edwin3f142c32009-02-01 18:15:56 +00001084 // If this is x86-64, and we disabled SSE, we can't return FP values
Scott Michelfdc40a02009-02-17 22:15:04 +00001085 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001086 ((Is64Bit || TheCall->isInreg()) && !Subtarget->hasSSE1())) {
1087 cerr << "SSE register return with SSE disabled\n";
1088 exit(1);
1089 }
1090
Chris Lattner8e6da152008-03-10 21:08:41 +00001091 // If this is a call to a function that returns an fp value on the floating
1092 // point stack, but where we prefer to use the value in xmm registers, copy
1093 // it out as F80 and use a truncate to move it from fp stack reg to xmm reg.
Dan Gohman37eed792009-02-04 17:28:58 +00001094 if ((VA.getLocReg() == X86::ST0 ||
1095 VA.getLocReg() == X86::ST1) &&
1096 isScalarFPTypeInSSEReg(VA.getValVT())) {
Chris Lattner8e6da152008-03-10 21:08:41 +00001097 CopyVT = MVT::f80;
Chris Lattner3085e152007-02-25 08:59:22 +00001098 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001099
Evan Cheng79fb3b42009-02-20 20:43:02 +00001100 SDValue Val;
1101 if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001102 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1103 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1104 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1105 MVT::v2i64, InFlag).getValue(1);
1106 Val = Chain.getValue(0);
1107 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1108 Val, DAG.getConstant(0, MVT::i64));
1109 } else {
1110 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1111 MVT::i64, InFlag).getValue(1);
1112 Val = Chain.getValue(0);
1113 }
Evan Cheng79fb3b42009-02-20 20:43:02 +00001114 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1115 } else {
1116 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1117 CopyVT, InFlag).getValue(1);
1118 Val = Chain.getValue(0);
1119 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001120 InFlag = Chain.getValue(2);
Chris Lattner112dedc2007-12-29 06:41:28 +00001121
Dan Gohman37eed792009-02-04 17:28:58 +00001122 if (CopyVT != VA.getValVT()) {
Chris Lattner8e6da152008-03-10 21:08:41 +00001123 // Round the F80 the right size, which also moves to the appropriate xmm
1124 // register.
Dan Gohman37eed792009-02-04 17:28:58 +00001125 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
Chris Lattner8e6da152008-03-10 21:08:41 +00001126 // This truncation won't change the value.
1127 DAG.getIntPtrConstant(1));
1128 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001129
Chris Lattner8e6da152008-03-10 21:08:41 +00001130 ResultVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001131 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001132
Chris Lattner3085e152007-02-25 08:59:22 +00001133 // Merge everything together with a MERGE_VALUES node.
1134 ResultVals.push_back(Chain);
Dale Johannesenace16102009-02-03 19:33:06 +00001135 return DAG.getNode(ISD::MERGE_VALUES, dl, TheCall->getVTList(),
1136 &ResultVals[0], ResultVals.size()).getNode();
Chris Lattner2b02a442007-02-25 08:29:00 +00001137}
1138
1139
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001140//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001141// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001142//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001143// StdCall calling convention seems to be standard for many Windows' API
1144// routines and around. It differs from C calling convention just a little:
1145// callee should clean up the stack, not caller. Symbols should be also
1146// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001147// For info on fast calling convention see Fast Calling Convention (tail call)
1148// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001149
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001150/// CallIsStructReturn - Determines whether a CALL node uses struct return
1151/// semantics.
Dan Gohman095cc292008-09-13 01:54:27 +00001152static bool CallIsStructReturn(CallSDNode *TheCall) {
1153 unsigned NumOps = TheCall->getNumArgs();
Gordon Henriksen86737662008-01-05 16:56:59 +00001154 if (!NumOps)
1155 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001156
Dan Gohman095cc292008-09-13 01:54:27 +00001157 return TheCall->getArgFlags(0).isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001158}
1159
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001160/// ArgsAreStructReturn - Determines whether a FORMAL_ARGUMENTS node uses struct
1161/// return semantics.
Dan Gohman475871a2008-07-27 21:46:04 +00001162static bool ArgsAreStructReturn(SDValue Op) {
Gabor Greifba36cb52008-08-28 21:40:38 +00001163 unsigned NumArgs = Op.getNode()->getNumValues() - 1;
Gordon Henriksen86737662008-01-05 16:56:59 +00001164 if (!NumArgs)
1165 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001166
1167 return cast<ARG_FLAGSSDNode>(Op.getOperand(3))->getArgFlags().isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001168}
1169
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001170/// IsCalleePop - Determines whether a CALL or FORMAL_ARGUMENTS node requires
1171/// the callee to pop its own arguments. Callee pop is necessary to support tail
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001172/// calls.
Dan Gohman095cc292008-09-13 01:54:27 +00001173bool X86TargetLowering::IsCalleePop(bool IsVarArg, unsigned CallingConv) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001174 if (IsVarArg)
1175 return false;
1176
Dan Gohman095cc292008-09-13 01:54:27 +00001177 switch (CallingConv) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001178 default:
1179 return false;
1180 case CallingConv::X86_StdCall:
1181 return !Subtarget->is64Bit();
1182 case CallingConv::X86_FastCall:
1183 return !Subtarget->is64Bit();
1184 case CallingConv::Fast:
1185 return PerformTailCallOpt;
1186 }
1187}
1188
Dan Gohman095cc292008-09-13 01:54:27 +00001189/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1190/// given CallingConvention value.
1191CCAssignFn *X86TargetLowering::CCAssignFnForNode(unsigned CC) const {
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001192 if (Subtarget->is64Bit()) {
Anton Korobeynikov1a979d92008-03-22 20:57:27 +00001193 if (Subtarget->isTargetWin64())
Anton Korobeynikov8f88cb02008-03-22 20:37:30 +00001194 return CC_X86_Win64_C;
Evan Chenge9ac9e62008-09-07 09:07:23 +00001195 else if (CC == CallingConv::Fast && PerformTailCallOpt)
1196 return CC_X86_64_TailCall;
1197 else
1198 return CC_X86_64_C;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001199 }
1200
Gordon Henriksen86737662008-01-05 16:56:59 +00001201 if (CC == CallingConv::X86_FastCall)
1202 return CC_X86_32_FastCall;
Evan Chengb188dd92008-09-10 18:25:29 +00001203 else if (CC == CallingConv::Fast)
1204 return CC_X86_32_FastCC;
Gordon Henriksen86737662008-01-05 16:56:59 +00001205 else
1206 return CC_X86_32_C;
1207}
1208
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001209/// NameDecorationForFORMAL_ARGUMENTS - Selects the appropriate decoration to
1210/// apply to a MachineFunction containing a given FORMAL_ARGUMENTS node.
Gordon Henriksen86737662008-01-05 16:56:59 +00001211NameDecorationStyle
Dan Gohman475871a2008-07-27 21:46:04 +00001212X86TargetLowering::NameDecorationForFORMAL_ARGUMENTS(SDValue Op) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001213 unsigned CC = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Gordon Henriksen86737662008-01-05 16:56:59 +00001214 if (CC == CallingConv::X86_FastCall)
1215 return FastCall;
1216 else if (CC == CallingConv::X86_StdCall)
1217 return StdCall;
1218 return None;
1219}
1220
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001221
Arnold Schwaighofer258bb1b2008-02-26 22:21:54 +00001222/// CallRequiresGOTInRegister - Check whether the call requires the GOT pointer
1223/// in a register before calling.
1224bool X86TargetLowering::CallRequiresGOTPtrInReg(bool Is64Bit, bool IsTailCall) {
1225 return !IsTailCall && !Is64Bit &&
1226 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1227 Subtarget->isPICStyleGOT();
1228}
1229
Arnold Schwaighofer258bb1b2008-02-26 22:21:54 +00001230/// CallRequiresFnAddressInReg - Check whether the call requires the function
1231/// address to be loaded in a register.
Scott Michelfdc40a02009-02-17 22:15:04 +00001232bool
Arnold Schwaighofer258bb1b2008-02-26 22:21:54 +00001233X86TargetLowering::CallRequiresFnAddressInReg(bool Is64Bit, bool IsTailCall) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001234 return !Is64Bit && IsTailCall &&
Arnold Schwaighofer258bb1b2008-02-26 22:21:54 +00001235 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1236 Subtarget->isPICStyleGOT();
1237}
1238
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001239/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1240/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001241/// the specific parameter attribute. The copy will be passed as a byval
1242/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001243static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001244CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001245 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1246 DebugLoc dl) {
Dan Gohman475871a2008-07-27 21:46:04 +00001247 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesendd64c412009-02-04 00:33:20 +00001248 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001249 /*AlwaysInline=*/true, NULL, 0, NULL, 0);
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001250}
1251
Dan Gohman475871a2008-07-27 21:46:04 +00001252SDValue X86TargetLowering::LowerMemArgument(SDValue Op, SelectionDAG &DAG,
Rafael Espindola7effac52007-09-14 15:48:13 +00001253 const CCValAssign &VA,
1254 MachineFrameInfo *MFI,
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001255 unsigned CC,
Dan Gohman475871a2008-07-27 21:46:04 +00001256 SDValue Root, unsigned i) {
Rafael Espindola7effac52007-09-14 15:48:13 +00001257 // Create the nodes corresponding to a load from this parameter slot.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001258 ISD::ArgFlagsTy Flags =
1259 cast<ARG_FLAGSSDNode>(Op.getOperand(3 + i))->getArgFlags();
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001260 bool AlwaysUseMutable = (CC==CallingConv::Fast) && PerformTailCallOpt;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001261 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Evan Chenge70bb592008-01-10 02:24:25 +00001262
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001263 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001264 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001265 // In case of tail call optimization mark all arguments mutable. Since they
1266 // could be overwritten by lowering of arguments in case of a tail call.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001267 int FI = MFI->CreateFixedObject(VA.getValVT().getSizeInBits()/8,
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001268 VA.getLocMemOffset(), isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00001269 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Duncan Sands276dcbd2008-03-21 09:14:45 +00001270 if (Flags.isByVal())
Rafael Espindola7effac52007-09-14 15:48:13 +00001271 return FIN;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001272 return DAG.getLoad(VA.getValVT(), Op.getDebugLoc(), Root, FIN,
Dan Gohmana54cf172008-07-11 22:44:52 +00001273 PseudoSourceValue::getFixedStack(FI), 0);
Rafael Espindola7effac52007-09-14 15:48:13 +00001274}
1275
Dan Gohman475871a2008-07-27 21:46:04 +00001276SDValue
1277X86TargetLowering::LowerFORMAL_ARGUMENTS(SDValue Op, SelectionDAG &DAG) {
Evan Cheng1bc78042006-04-26 01:20:17 +00001278 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001279 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001280 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001281
Gordon Henriksen86737662008-01-05 16:56:59 +00001282 const Function* Fn = MF.getFunction();
1283 if (Fn->hasExternalLinkage() &&
1284 Subtarget->isTargetCygMing() &&
1285 Fn->getName() == "main")
1286 FuncInfo->setForceFramePointer(true);
1287
1288 // Decorate the function name.
1289 FuncInfo->setDecorationStyle(NameDecorationForFORMAL_ARGUMENTS(Op));
Scott Michelfdc40a02009-02-17 22:15:04 +00001290
Evan Cheng1bc78042006-04-26 01:20:17 +00001291 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman475871a2008-07-27 21:46:04 +00001292 SDValue Root = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001293 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue() != 0;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001294 unsigned CC = MF.getFunction()->getCallingConv();
Gordon Henriksen86737662008-01-05 16:56:59 +00001295 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001296 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001297
1298 assert(!(isVarArg && CC == CallingConv::Fast) &&
1299 "Var args not supported with calling convention fastcc");
1300
Chris Lattner638402b2007-02-28 07:00:42 +00001301 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001302 SmallVector<CCValAssign, 16> ArgLocs;
Gordon Henriksenae636f82008-01-03 16:47:34 +00001303 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs);
Dan Gohman095cc292008-09-13 01:54:27 +00001304 CCInfo.AnalyzeFormalArguments(Op.getNode(), CCAssignFnForNode(CC));
Scott Michelfdc40a02009-02-17 22:15:04 +00001305
Dan Gohman475871a2008-07-27 21:46:04 +00001306 SmallVector<SDValue, 8> ArgValues;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001307 unsigned LastVal = ~0U;
1308 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1309 CCValAssign &VA = ArgLocs[i];
1310 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1311 // places.
1312 assert(VA.getValNo() != LastVal &&
1313 "Don't support value assigned to multiple locs yet");
1314 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001315
Chris Lattnerf39f7712007-02-28 05:46:49 +00001316 if (VA.isRegLoc()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001317 MVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001318 TargetRegisterClass *RC = NULL;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001319 if (RegVT == MVT::i32)
1320 RC = X86::GR32RegisterClass;
Gordon Henriksen86737662008-01-05 16:56:59 +00001321 else if (Is64Bit && RegVT == MVT::i64)
1322 RC = X86::GR64RegisterClass;
Dale Johannesene672af12008-02-05 20:46:33 +00001323 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001324 RC = X86::FR32RegisterClass;
Dale Johannesene672af12008-02-05 20:46:33 +00001325 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001326 RC = X86::FR64RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001327 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001328 RC = X86::VR128RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001329 else if (RegVT.isVector()) {
1330 assert(RegVT.getSizeInBits() == 64);
Evan Chengee472b12008-04-25 07:56:45 +00001331 if (!Is64Bit)
1332 RC = X86::VR64RegisterClass; // MMX values are passed in MMXs.
1333 else {
1334 // Darwin calling convention passes MMX values in either GPRs or
1335 // XMMs in x86-64. Other targets pass them in memory.
1336 if (RegVT != MVT::v1i64 && Subtarget->hasSSE2()) {
1337 RC = X86::VR128RegisterClass; // MMX values are passed in XMMs.
1338 RegVT = MVT::v2i64;
1339 } else {
1340 RC = X86::GR64RegisterClass; // v1i64 values are passed in GPRs.
1341 RegVT = MVT::i64;
1342 }
1343 }
1344 } else {
1345 assert(0 && "Unknown argument type!");
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001346 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001347
Bob Wilson998e1252009-04-20 18:36:57 +00001348 unsigned Reg = DAG.getMachineFunction().addLiveIn(VA.getLocReg(), RC);
Dale Johannesendd64c412009-02-04 00:33:20 +00001349 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001350
Chris Lattnerf39f7712007-02-28 05:46:49 +00001351 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1352 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1353 // right size.
1354 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001355 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001356 DAG.getValueType(VA.getValVT()));
1357 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001358 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001359 DAG.getValueType(VA.getValVT()));
Scott Michelfdc40a02009-02-17 22:15:04 +00001360
Chris Lattnerf39f7712007-02-28 05:46:49 +00001361 if (VA.getLocInfo() != CCValAssign::Full)
Dale Johannesenace16102009-02-03 19:33:06 +00001362 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001363
Gordon Henriksen86737662008-01-05 16:56:59 +00001364 // Handle MMX values passed in GPRs.
Evan Cheng44c0fd12008-04-25 20:13:28 +00001365 if (Is64Bit && RegVT != VA.getLocVT()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001366 if (RegVT.getSizeInBits() == 64 && RC == X86::GR64RegisterClass)
Dale Johannesenace16102009-02-03 19:33:06 +00001367 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001368 else if (RC == X86::VR128RegisterClass) {
Dale Johannesenace16102009-02-03 19:33:06 +00001369 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1370 ArgValue, DAG.getConstant(0, MVT::i64));
1371 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001372 }
1373 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001374
Chris Lattnerf39f7712007-02-28 05:46:49 +00001375 ArgValues.push_back(ArgValue);
1376 } else {
1377 assert(VA.isMemLoc());
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001378 ArgValues.push_back(LowerMemArgument(Op, DAG, VA, MFI, CC, Root, i));
Evan Cheng1bc78042006-04-26 01:20:17 +00001379 }
Evan Cheng1bc78042006-04-26 01:20:17 +00001380 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001381
Dan Gohman61a92132008-04-21 23:59:07 +00001382 // The x86-64 ABI for returning structs by value requires that we copy
1383 // the sret argument into %rax for the return. Save the argument into
1384 // a virtual register so that we can access it from the return points.
1385 if (Is64Bit && DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1386 MachineFunction &MF = DAG.getMachineFunction();
1387 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1388 unsigned Reg = FuncInfo->getSRetReturnReg();
1389 if (!Reg) {
1390 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
1391 FuncInfo->setSRetReturnReg(Reg);
1392 }
Dale Johannesendd64c412009-02-04 00:33:20 +00001393 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, ArgValues[0]);
Dale Johannesenace16102009-02-03 19:33:06 +00001394 Root = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Root);
Dan Gohman61a92132008-04-21 23:59:07 +00001395 }
1396
Chris Lattnerf39f7712007-02-28 05:46:49 +00001397 unsigned StackSize = CCInfo.getNextStackOffset();
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001398 // align stack specially for tail calls
Evan Chenge9ac9e62008-09-07 09:07:23 +00001399 if (PerformTailCallOpt && CC == CallingConv::Fast)
Gordon Henriksenae636f82008-01-03 16:47:34 +00001400 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001401
Evan Cheng1bc78042006-04-26 01:20:17 +00001402 // If the function takes variable number of arguments, make a frame index for
1403 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001404 if (isVarArg) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001405 if (Is64Bit || CC != CallingConv::X86_FastCall) {
1406 VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize);
1407 }
1408 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001409 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1410
1411 // FIXME: We should really autogenerate these arrays
1412 static const unsigned GPR64ArgRegsWin64[] = {
1413 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001414 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001415 static const unsigned XMMArgRegsWin64[] = {
1416 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1417 };
1418 static const unsigned GPR64ArgRegs64Bit[] = {
1419 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1420 };
1421 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001422 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1423 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1424 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001425 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1426
1427 if (IsWin64) {
1428 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1429 GPR64ArgRegs = GPR64ArgRegsWin64;
1430 XMMArgRegs = XMMArgRegsWin64;
1431 } else {
1432 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1433 GPR64ArgRegs = GPR64ArgRegs64Bit;
1434 XMMArgRegs = XMMArgRegs64Bit;
1435 }
1436 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1437 TotalNumIntRegs);
1438 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1439 TotalNumXMMRegs);
1440
Evan Chengc7ce29b2009-02-13 22:36:38 +00001441 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001442 "SSE register cannot be used when SSE is disabled!");
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001443 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloat) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001444 "SSE register cannot be used when SSE is disabled!");
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001445 if (UseSoftFloat || NoImplicitFloat || !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001446 // Kernel mode asks for SSE to be disabled, so don't push them
1447 // on the stack.
1448 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001449
Gordon Henriksen86737662008-01-05 16:56:59 +00001450 // For X86-64, if there are vararg parameters that are passed via
1451 // registers, then we must store them to their spots on the stack so they
1452 // may be loaded by deferencing the result of va_next.
1453 VarArgsGPOffset = NumIntRegs * 8;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001454 VarArgsFPOffset = TotalNumIntRegs * 8 + NumXMMRegs * 16;
1455 RegSaveFrameIndex = MFI->CreateStackObject(TotalNumIntRegs * 8 +
1456 TotalNumXMMRegs * 16, 16);
1457
Gordon Henriksen86737662008-01-05 16:56:59 +00001458 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001459 SmallVector<SDValue, 8> MemOps;
1460 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00001461 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
Chris Lattner0bd48932008-01-17 07:00:52 +00001462 DAG.getIntPtrConstant(VarArgsGPOffset));
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001463 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Bob Wilson998e1252009-04-20 18:36:57 +00001464 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1465 X86::GR64RegisterClass);
Dale Johannesendd64c412009-02-04 00:33:20 +00001466 SDValue Val = DAG.getCopyFromReg(Root, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001467 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001468 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Dan Gohmana54cf172008-07-11 22:44:52 +00001469 PseudoSourceValue::getFixedStack(RegSaveFrameIndex), 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001470 MemOps.push_back(Store);
Dale Johannesenace16102009-02-03 19:33:06 +00001471 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Chris Lattner0bd48932008-01-17 07:00:52 +00001472 DAG.getIntPtrConstant(8));
Gordon Henriksen86737662008-01-05 16:56:59 +00001473 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001474
Gordon Henriksen86737662008-01-05 16:56:59 +00001475 // Now store the XMM (fp + vector) parameter registers.
Dale Johannesenace16102009-02-03 19:33:06 +00001476 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
Chris Lattner0bd48932008-01-17 07:00:52 +00001477 DAG.getIntPtrConstant(VarArgsFPOffset));
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001478 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Bob Wilson998e1252009-04-20 18:36:57 +00001479 unsigned VReg = MF.addLiveIn(XMMArgRegs[NumXMMRegs],
1480 X86::VR128RegisterClass);
Dale Johannesendd64c412009-02-04 00:33:20 +00001481 SDValue Val = DAG.getCopyFromReg(Root, dl, VReg, MVT::v4f32);
Dan Gohman475871a2008-07-27 21:46:04 +00001482 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001483 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Dan Gohmana54cf172008-07-11 22:44:52 +00001484 PseudoSourceValue::getFixedStack(RegSaveFrameIndex), 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001485 MemOps.push_back(Store);
Dale Johannesenace16102009-02-03 19:33:06 +00001486 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Chris Lattner0bd48932008-01-17 07:00:52 +00001487 DAG.getIntPtrConstant(16));
Gordon Henriksen86737662008-01-05 16:56:59 +00001488 }
1489 if (!MemOps.empty())
Dale Johannesenace16102009-02-03 19:33:06 +00001490 Root = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Gordon Henriksen86737662008-01-05 16:56:59 +00001491 &MemOps[0], MemOps.size());
1492 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001493 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001494
Gordon Henriksenae636f82008-01-03 16:47:34 +00001495 ArgValues.push_back(Root);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001496
Gordon Henriksen86737662008-01-05 16:56:59 +00001497 // Some CCs need callee pop.
Dan Gohman095cc292008-09-13 01:54:27 +00001498 if (IsCalleePop(isVarArg, CC)) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001499 BytesToPopOnReturn = StackSize; // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001500 BytesCallerReserves = 0;
1501 } else {
Anton Korobeynikov1d9bacc2007-03-06 08:12:33 +00001502 BytesToPopOnReturn = 0; // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001503 // If this is an sret function, the return should pop the hidden pointer.
Evan Chengb188dd92008-09-10 18:25:29 +00001504 if (!Is64Bit && CC != CallingConv::Fast && ArgsAreStructReturn(Op))
Scott Michelfdc40a02009-02-17 22:15:04 +00001505 BytesToPopOnReturn = 4;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001506 BytesCallerReserves = StackSize;
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001507 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001508
Gordon Henriksen86737662008-01-05 16:56:59 +00001509 if (!Is64Bit) {
1510 RegSaveFrameIndex = 0xAAAAAAA; // RegSaveFrameIndex is X86-64 only.
1511 if (CC == CallingConv::X86_FastCall)
1512 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
1513 }
Evan Cheng25caf632006-05-23 21:06:34 +00001514
Anton Korobeynikova2780e12007-08-15 17:12:32 +00001515 FuncInfo->setBytesToPopOnReturn(BytesToPopOnReturn);
Evan Cheng1bc78042006-04-26 01:20:17 +00001516
Evan Cheng25caf632006-05-23 21:06:34 +00001517 // Return the new list of results.
Dale Johannesenace16102009-02-03 19:33:06 +00001518 return DAG.getNode(ISD::MERGE_VALUES, dl, Op.getNode()->getVTList(),
Duncan Sandsaaffa052008-12-01 11:41:29 +00001519 &ArgValues[0], ArgValues.size()).getValue(Op.getResNo());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001520}
1521
Dan Gohman475871a2008-07-27 21:46:04 +00001522SDValue
Dan Gohman095cc292008-09-13 01:54:27 +00001523X86TargetLowering::LowerMemOpCallTo(CallSDNode *TheCall, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00001524 const SDValue &StackPtr,
Evan Chengdffbd832008-01-10 00:09:10 +00001525 const CCValAssign &VA,
Dan Gohman475871a2008-07-27 21:46:04 +00001526 SDValue Chain,
Dan Gohman095cc292008-09-13 01:54:27 +00001527 SDValue Arg, ISD::ArgFlagsTy Flags) {
Dale Johannesenace16102009-02-03 19:33:06 +00001528 DebugLoc dl = TheCall->getDebugLoc();
Dan Gohman4fdad172008-02-07 16:28:05 +00001529 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001530 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001531 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001532 if (Flags.isByVal()) {
Dale Johannesendd64c412009-02-04 00:33:20 +00001533 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Evan Chengdffbd832008-01-10 00:09:10 +00001534 }
Dale Johannesenace16102009-02-03 19:33:06 +00001535 return DAG.getStore(Chain, dl, Arg, PtrOff,
Dan Gohman3069b872008-02-07 18:41:25 +00001536 PseudoSourceValue::getStack(), LocMemOffset);
Evan Chengdffbd832008-01-10 00:09:10 +00001537}
1538
Bill Wendling64e87322009-01-16 19:25:27 +00001539/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001540/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001541SDValue
1542X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00001543 SDValue &OutRetAddr,
Scott Michelfdc40a02009-02-17 22:15:04 +00001544 SDValue Chain,
1545 bool IsTailCall,
1546 bool Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001547 int FPDiff,
1548 DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001549 if (!IsTailCall || FPDiff==0) return Chain;
1550
1551 // Adjust the Return address stack slot.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001552 MVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001553 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001554
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001555 // Load the "old" Return address.
Dale Johannesenace16102009-02-03 19:33:06 +00001556 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001557 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001558}
1559
1560/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1561/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001562static SDValue
1563EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001564 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001565 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001566 // Store the return address to the appropriate stack slot.
1567 if (!FPDiff) return Chain;
1568 // Calculate the new stack slot for the return address.
1569 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001570 int NewReturnAddrFI =
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001571 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize);
Duncan Sands83ec4b62008-06-06 12:08:01 +00001572 MVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001573 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001574 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Dan Gohmana54cf172008-07-11 22:44:52 +00001575 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001576 return Chain;
1577}
1578
Dan Gohman475871a2008-07-27 21:46:04 +00001579SDValue X86TargetLowering::LowerCALL(SDValue Op, SelectionDAG &DAG) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001580 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman095cc292008-09-13 01:54:27 +00001581 CallSDNode *TheCall = cast<CallSDNode>(Op.getNode());
1582 SDValue Chain = TheCall->getChain();
1583 unsigned CC = TheCall->getCallingConv();
1584 bool isVarArg = TheCall->isVarArg();
1585 bool IsTailCall = TheCall->isTailCall() &&
1586 CC == CallingConv::Fast && PerformTailCallOpt;
1587 SDValue Callee = TheCall->getCallee();
Gordon Henriksen86737662008-01-05 16:56:59 +00001588 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman095cc292008-09-13 01:54:27 +00001589 bool IsStructRet = CallIsStructReturn(TheCall);
Dale Johannesenace16102009-02-03 19:33:06 +00001590 DebugLoc dl = TheCall->getDebugLoc();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001591
1592 assert(!(isVarArg && CC == CallingConv::Fast) &&
1593 "Var args not supported with calling convention fastcc");
1594
Chris Lattner638402b2007-02-28 07:00:42 +00001595 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001596 SmallVector<CCValAssign, 16> ArgLocs;
Chris Lattner52387be2007-06-19 00:13:10 +00001597 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs);
Dan Gohman095cc292008-09-13 01:54:27 +00001598 CCInfo.AnalyzeCallOperands(TheCall, CCAssignFnForNode(CC));
Scott Michelfdc40a02009-02-17 22:15:04 +00001599
Chris Lattner423c5f42007-02-28 05:31:48 +00001600 // Get a count of how many bytes are to be pushed on the stack.
1601 unsigned NumBytes = CCInfo.getNextStackOffset();
Arnold Schwaighofer1fdc40f2008-09-11 20:28:43 +00001602 if (PerformTailCallOpt && CC == CallingConv::Fast)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001603 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001604
Gordon Henriksen86737662008-01-05 16:56:59 +00001605 int FPDiff = 0;
1606 if (IsTailCall) {
1607 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001608 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001609 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1610 FPDiff = NumBytesCallerPushed - NumBytes;
1611
1612 // Set the delta of movement of the returnaddr stackslot.
1613 // But only set if delta is greater than previous delta.
1614 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1615 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1616 }
1617
Chris Lattnere563bbc2008-10-11 22:08:30 +00001618 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001619
Dan Gohman475871a2008-07-27 21:46:04 +00001620 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001621 // Load return adress for tail calls.
1622 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, IsTailCall, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001623 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001624
Dan Gohman475871a2008-07-27 21:46:04 +00001625 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1626 SmallVector<SDValue, 8> MemOpChains;
1627 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001628
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001629 // Walk the register/memloc assignments, inserting copies/loads. In the case
1630 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00001631 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1632 CCValAssign &VA = ArgLocs[i];
Dan Gohman095cc292008-09-13 01:54:27 +00001633 SDValue Arg = TheCall->getArg(i);
1634 ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i);
1635 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00001636
Chris Lattner423c5f42007-02-28 05:31:48 +00001637 // Promote the value if needed.
1638 switch (VA.getLocInfo()) {
1639 default: assert(0 && "Unknown loc info!");
1640 case CCValAssign::Full: break;
1641 case CCValAssign::SExt:
Dale Johannesenace16102009-02-03 19:33:06 +00001642 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001643 break;
1644 case CCValAssign::ZExt:
Dale Johannesenace16102009-02-03 19:33:06 +00001645 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001646 break;
1647 case CCValAssign::AExt:
Dale Johannesenace16102009-02-03 19:33:06 +00001648 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001649 break;
Evan Cheng6b5783d2006-05-25 18:56:34 +00001650 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001651
Chris Lattner423c5f42007-02-28 05:31:48 +00001652 if (VA.isRegLoc()) {
Evan Cheng10e86422008-04-25 19:11:04 +00001653 if (Is64Bit) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001654 MVT RegVT = VA.getLocVT();
1655 if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
Evan Cheng10e86422008-04-25 19:11:04 +00001656 switch (VA.getLocReg()) {
1657 default:
1658 break;
1659 case X86::RDI: case X86::RSI: case X86::RDX: case X86::RCX:
1660 case X86::R8: {
1661 // Special case: passing MMX values in GPR registers.
Dale Johannesenace16102009-02-03 19:33:06 +00001662 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
Evan Cheng10e86422008-04-25 19:11:04 +00001663 break;
1664 }
1665 case X86::XMM0: case X86::XMM1: case X86::XMM2: case X86::XMM3:
1666 case X86::XMM4: case X86::XMM5: case X86::XMM6: case X86::XMM7: {
1667 // Special case: passing MMX values in XMM registers.
Dale Johannesenace16102009-02-03 19:33:06 +00001668 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1669 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
1670 Arg = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, MVT::v2i64,
Dale Johannesene8d72302009-02-06 23:05:02 +00001671 DAG.getUNDEF(MVT::v2i64), Arg,
Dale Johannesenace16102009-02-03 19:33:06 +00001672 getMOVLMask(2, DAG, dl));
Evan Cheng10e86422008-04-25 19:11:04 +00001673 break;
1674 }
1675 }
1676 }
Chris Lattner423c5f42007-02-28 05:31:48 +00001677 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
1678 } else {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001679 if (!IsTailCall || (IsTailCall && isByVal)) {
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001680 assert(VA.isMemLoc());
Gabor Greifba36cb52008-08-28 21:40:38 +00001681 if (StackPtr.getNode() == 0)
Dale Johannesendd64c412009-02-04 00:33:20 +00001682 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00001683
Dan Gohman095cc292008-09-13 01:54:27 +00001684 MemOpChains.push_back(LowerMemOpCallTo(TheCall, DAG, StackPtr, VA,
1685 Chain, Arg, Flags));
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001686 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001687 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001688 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001689
Evan Cheng32fe1032006-05-25 00:59:30 +00001690 if (!MemOpChains.empty())
Dale Johannesenace16102009-02-03 19:33:06 +00001691 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001692 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001693
Evan Cheng347d5f72006-04-28 21:29:37 +00001694 // Build a sequence of copy-to-reg nodes chained together with token chain
1695 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001696 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001697 // Tail call byval lowering might overwrite argument registers so in case of
1698 // tail call optimization the copies to registers are lowered later.
1699 if (!IsTailCall)
1700 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001701 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001702 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001703 InFlag = Chain.getValue(1);
1704 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001705
Evan Chengf4684712007-02-21 21:18:14 +00001706 // ELF / PIC requires GOT in the EBX register before function calls via PLT
Scott Michelfdc40a02009-02-17 22:15:04 +00001707 // GOT pointer.
Arnold Schwaighofer258bb1b2008-02-26 22:21:54 +00001708 if (CallRequiresGOTPtrInReg(Is64Bit, IsTailCall)) {
Dale Johannesendd64c412009-02-04 00:33:20 +00001709 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
Scott Michelfdc40a02009-02-17 22:15:04 +00001710 DAG.getNode(X86ISD::GlobalBaseReg,
1711 DebugLoc::getUnknownLoc(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001712 getPointerTy()),
Arnold Schwaighofer258bb1b2008-02-26 22:21:54 +00001713 InFlag);
1714 InFlag = Chain.getValue(1);
1715 }
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00001716 // If we are tail calling and generating PIC/GOT style code load the address
1717 // of the callee into ecx. The value in ecx is used as target of the tail
1718 // jump. This is done to circumvent the ebx/callee-saved problem for tail
1719 // calls on PIC/GOT architectures. Normally we would just put the address of
1720 // GOT into ebx and then call target@PLT. But for tail callss ebx would be
1721 // restored (since ebx is callee saved) before jumping to the target@PLT.
Arnold Schwaighofer258bb1b2008-02-26 22:21:54 +00001722 if (CallRequiresFnAddressInReg(Is64Bit, IsTailCall)) {
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00001723 // Note: The actual moving to ecx is done further down.
1724 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
Evan Chengda43bcf2008-09-24 00:05:32 +00001725 if (G && !G->getGlobal()->hasHiddenVisibility() &&
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00001726 !G->getGlobal()->hasProtectedVisibility())
1727 Callee = LowerGlobalAddress(Callee, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00001728 else if (isa<ExternalSymbolSDNode>(Callee))
1729 Callee = LowerExternalSymbol(Callee,DAG);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00001730 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001731
Gordon Henriksen86737662008-01-05 16:56:59 +00001732 if (Is64Bit && isVarArg) {
1733 // From AMD64 ABI document:
1734 // For calls that may call functions that use varargs or stdargs
1735 // (prototype-less calls or calls to functions containing ellipsis (...) in
1736 // the declaration) %al is used as hidden argument to specify the number
1737 // of SSE registers used. The contents of %al do not need to match exactly
1738 // the number of registers, but must be an ubound on the number of SSE
1739 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001740
1741 // FIXME: Verify this on Win64
Gordon Henriksen86737662008-01-05 16:56:59 +00001742 // Count the number of XMM registers allocated.
1743 static const unsigned XMMArgRegs[] = {
1744 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1745 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1746 };
1747 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michelfdc40a02009-02-17 22:15:04 +00001748 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00001749 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001750
Dale Johannesendd64c412009-02-04 00:33:20 +00001751 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Gordon Henriksen86737662008-01-05 16:56:59 +00001752 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
1753 InFlag = Chain.getValue(1);
1754 }
1755
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001756
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001757 // For tail calls lower the arguments to the 'real' stack slot.
Gordon Henriksen86737662008-01-05 16:56:59 +00001758 if (IsTailCall) {
Dan Gohman475871a2008-07-27 21:46:04 +00001759 SmallVector<SDValue, 8> MemOpChains2;
1760 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00001761 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001762 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00001763 InFlag = SDValue();
Gordon Henriksen86737662008-01-05 16:56:59 +00001764 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1765 CCValAssign &VA = ArgLocs[i];
1766 if (!VA.isRegLoc()) {
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001767 assert(VA.isMemLoc());
Dan Gohman095cc292008-09-13 01:54:27 +00001768 SDValue Arg = TheCall->getArg(i);
1769 ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i);
Gordon Henriksen86737662008-01-05 16:56:59 +00001770 // Create frame index.
1771 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001772 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001773 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001774 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001775
Duncan Sands276dcbd2008-03-21 09:14:45 +00001776 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00001777 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00001778 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00001779 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00001780 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00001781 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00001782 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001783
1784 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN, Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001785 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00001786 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00001787 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00001788 MemOpChains2.push_back(
Dale Johannesenace16102009-02-03 19:33:06 +00001789 DAG.getStore(Chain, dl, Arg, FIN,
Dan Gohmana54cf172008-07-11 22:44:52 +00001790 PseudoSourceValue::getFixedStack(FI), 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001791 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001792 }
1793 }
1794
1795 if (!MemOpChains2.empty())
Dale Johannesenace16102009-02-03 19:33:06 +00001796 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00001797 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001798
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001799 // Copy arguments to their registers.
1800 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001801 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001802 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001803 InFlag = Chain.getValue(1);
1804 }
Dan Gohman475871a2008-07-27 21:46:04 +00001805 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001806
Gordon Henriksen86737662008-01-05 16:56:59 +00001807 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001808 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001809 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001810 }
1811
Evan Cheng32fe1032006-05-25 00:59:30 +00001812 // If the callee is a GlobalAddress node (quite common, every direct call is)
1813 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Anton Korobeynikova5986852006-11-20 10:46:14 +00001814 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00001815 // We should use extra load for direct calls to dllimported functions in
1816 // non-JIT mode.
Evan Cheng817a6a92008-07-16 01:34:02 +00001817 if (!Subtarget->GVRequiresExtraLoad(G->getGlobal(),
1818 getTargetMachine(), true))
Dan Gohman6520e202008-10-18 02:06:02 +00001819 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy(),
1820 G->getOffset());
Bill Wendling056292f2008-09-16 21:48:12 +00001821 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
1822 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
Gordon Henriksen86737662008-01-05 16:56:59 +00001823 } else if (IsTailCall) {
Arnold Schwaighofer290ae032008-09-22 14:50:07 +00001824 unsigned Opc = Is64Bit ? X86::R9 : X86::EAX;
Gordon Henriksen86737662008-01-05 16:56:59 +00001825
Dale Johannesendd64c412009-02-04 00:33:20 +00001826 Chain = DAG.getCopyToReg(Chain, dl,
Scott Michelfdc40a02009-02-17 22:15:04 +00001827 DAG.getRegister(Opc, getPointerTy()),
Gordon Henriksen86737662008-01-05 16:56:59 +00001828 Callee,InFlag);
1829 Callee = DAG.getRegister(Opc, getPointerTy());
1830 // Add register as live out.
1831 DAG.getMachineFunction().getRegInfo().addLiveOut(Opc);
Gordon Henriksenae636f82008-01-03 16:47:34 +00001832 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001833
Chris Lattnerd96d0722007-02-25 06:40:16 +00001834 // Returns a chain & a flag for retval copy to use.
1835 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00001836 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00001837
1838 if (IsTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00001839 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1840 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00001841 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00001842
Gordon Henriksen86737662008-01-05 16:56:59 +00001843 // Returns a chain & a flag for retval copy to use.
1844 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
1845 Ops.clear();
1846 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001847
Nate Begeman4c5dcf52006-02-17 00:03:04 +00001848 Ops.push_back(Chain);
1849 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00001850
Gordon Henriksen86737662008-01-05 16:56:59 +00001851 if (IsTailCall)
1852 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00001853
Gordon Henriksen86737662008-01-05 16:56:59 +00001854 // Add argument registers to the end of the list so that they are known live
1855 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00001856 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1857 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1858 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00001859
Evan Cheng586ccac2008-03-18 23:36:35 +00001860 // Add an implicit use GOT pointer in EBX.
1861 if (!IsTailCall && !Is64Bit &&
1862 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1863 Subtarget->isPICStyleGOT())
1864 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
1865
1866 // Add an implicit use of AL for x86 vararg functions.
1867 if (Is64Bit && isVarArg)
1868 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
1869
Gabor Greifba36cb52008-08-28 21:40:38 +00001870 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00001871 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00001872
Gordon Henriksen86737662008-01-05 16:56:59 +00001873 if (IsTailCall) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001874 assert(InFlag.getNode() &&
Gordon Henriksen86737662008-01-05 16:56:59 +00001875 "Flag must be set. Depend on flag being set in LowerRET");
Dale Johannesenace16102009-02-03 19:33:06 +00001876 Chain = DAG.getNode(X86ISD::TAILCALL, dl,
Dan Gohman095cc292008-09-13 01:54:27 +00001877 TheCall->getVTList(), &Ops[0], Ops.size());
Scott Michelfdc40a02009-02-17 22:15:04 +00001878
Gabor Greifba36cb52008-08-28 21:40:38 +00001879 return SDValue(Chain.getNode(), Op.getResNo());
Gordon Henriksen86737662008-01-05 16:56:59 +00001880 }
1881
Dale Johannesenace16102009-02-03 19:33:06 +00001882 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00001883 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00001884
Chris Lattner2d297092006-05-23 18:50:38 +00001885 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00001886 unsigned NumBytesForCalleeToPush;
Dan Gohman095cc292008-09-13 01:54:27 +00001887 if (IsCalleePop(isVarArg, CC))
Gordon Henriksen86737662008-01-05 16:56:59 +00001888 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Evan Chengb188dd92008-09-10 18:25:29 +00001889 else if (!Is64Bit && CC != CallingConv::Fast && IsStructRet)
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001890 // If this is is a call to a struct-return function, the callee
1891 // pops the hidden struct pointer, so we have to push it back.
1892 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001893 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00001894 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00001895 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00001896
Gordon Henriksenae636f82008-01-03 16:47:34 +00001897 // Returns a flag for retval copy to use.
Bill Wendling0f8d9c02007-11-13 00:44:25 +00001898 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001899 DAG.getIntPtrConstant(NumBytes, true),
1900 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
1901 true),
Bill Wendling0f8d9c02007-11-13 00:44:25 +00001902 InFlag);
Chris Lattner3085e152007-02-25 08:59:22 +00001903 InFlag = Chain.getValue(1);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00001904
Chris Lattner3085e152007-02-25 08:59:22 +00001905 // Handle result values, copying them out of physregs into vregs that we
1906 // return.
Dan Gohman095cc292008-09-13 01:54:27 +00001907 return SDValue(LowerCallResult(Chain, InFlag, TheCall, CC, DAG),
Gabor Greif327ef032008-08-28 23:19:51 +00001908 Op.getResNo());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001909}
1910
Evan Cheng25ab6902006-09-08 06:48:29 +00001911
1912//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001913// Fast Calling Convention (tail call) implementation
1914//===----------------------------------------------------------------------===//
1915
1916// Like std call, callee cleans arguments, convention except that ECX is
1917// reserved for storing the tail called function address. Only 2 registers are
1918// free for argument passing (inreg). Tail call optimization is performed
1919// provided:
1920// * tailcallopt is enabled
1921// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00001922// On X86_64 architecture with GOT-style position independent code only local
1923// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00001924// To keep the stack aligned according to platform abi the function
1925// GetAlignedArgumentStackSize ensures that argument delta is always multiples
1926// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001927// If a tail called function callee has more arguments than the caller the
1928// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00001929// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001930// original REtADDR, but before the saved framepointer or the spilled registers
1931// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
1932// stack layout:
1933// arg1
1934// arg2
1935// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00001936// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001937// move area ]
1938// (possible EBP)
1939// ESI
1940// EDI
1941// local1 ..
1942
1943/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
1944/// for a 16 byte align requirement.
Scott Michelfdc40a02009-02-17 22:15:04 +00001945unsigned X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001946 SelectionDAG& DAG) {
Evan Chenge9ac9e62008-09-07 09:07:23 +00001947 MachineFunction &MF = DAG.getMachineFunction();
1948 const TargetMachine &TM = MF.getTarget();
1949 const TargetFrameInfo &TFI = *TM.getFrameInfo();
1950 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00001951 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00001952 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001953 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00001954 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
1955 // Number smaller than 12 so just add the difference.
1956 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
1957 } else {
1958 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00001959 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00001960 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001961 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00001962 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001963}
1964
1965/// IsEligibleForTailCallElimination - Check to see whether the next instruction
Evan Cheng9df7dc52007-11-02 01:26:22 +00001966/// following the call is a return. A function is eligible if caller/callee
1967/// calling conventions match, currently only fastcc supports tail calls, and
1968/// the function CALL is immediatly followed by a RET.
Dan Gohman095cc292008-09-13 01:54:27 +00001969bool X86TargetLowering::IsEligibleForTailCallOptimization(CallSDNode *TheCall,
Dan Gohman475871a2008-07-27 21:46:04 +00001970 SDValue Ret,
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001971 SelectionDAG& DAG) const {
Evan Cheng9df7dc52007-11-02 01:26:22 +00001972 if (!PerformTailCallOpt)
1973 return false;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001974
Dan Gohman095cc292008-09-13 01:54:27 +00001975 if (CheckTailCallReturnConstraints(TheCall, Ret)) {
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001976 MachineFunction &MF = DAG.getMachineFunction();
1977 unsigned CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman095cc292008-09-13 01:54:27 +00001978 unsigned CalleeCC= TheCall->getCallingConv();
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001979 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
Dan Gohman095cc292008-09-13 01:54:27 +00001980 SDValue Callee = TheCall->getCallee();
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00001981 // On x86/32Bit PIC/GOT tail calls are supported.
Evan Cheng9df7dc52007-11-02 01:26:22 +00001982 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ ||
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00001983 !Subtarget->isPICStyleGOT()|| !Subtarget->is64Bit())
Evan Cheng9df7dc52007-11-02 01:26:22 +00001984 return true;
1985
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00001986 // Can only do local tail calls (in same module, hidden or protected) on
1987 // x86_64 PIC/GOT at the moment.
Gordon Henriksen86737662008-01-05 16:56:59 +00001988 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
1989 return G->getGlobal()->hasHiddenVisibility()
1990 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001991 }
1992 }
Evan Cheng9df7dc52007-11-02 01:26:22 +00001993
1994 return false;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001995}
1996
Dan Gohman3df24e62008-09-03 23:12:08 +00001997FastISel *
1998X86TargetLowering::createFastISel(MachineFunction &mf,
Dan Gohmand57dd5f2008-09-23 21:53:34 +00001999 MachineModuleInfo *mmo,
Devang Patel83489bb2009-01-13 00:35:13 +00002000 DwarfWriter *dw,
Dan Gohman3df24e62008-09-03 23:12:08 +00002001 DenseMap<const Value *, unsigned> &vm,
2002 DenseMap<const BasicBlock *,
Dan Gohman0586d912008-09-10 20:11:02 +00002003 MachineBasicBlock *> &bm,
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002004 DenseMap<const AllocaInst *, int> &am
2005#ifndef NDEBUG
2006 , SmallSet<Instruction*, 8> &cil
2007#endif
2008 ) {
Devang Patel83489bb2009-01-13 00:35:13 +00002009 return X86::createFastISel(mf, mmo, dw, vm, bm, am
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002010#ifndef NDEBUG
2011 , cil
2012#endif
2013 );
Dan Gohmand9f3c482008-08-19 21:32:53 +00002014}
2015
2016
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002017//===----------------------------------------------------------------------===//
2018// Other Lowering Hooks
2019//===----------------------------------------------------------------------===//
2020
2021
Dan Gohman475871a2008-07-27 21:46:04 +00002022SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002023 MachineFunction &MF = DAG.getMachineFunction();
2024 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2025 int ReturnAddrIndex = FuncInfo->getRAIndex();
2026
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002027 if (ReturnAddrIndex == 0) {
2028 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002029 uint64_t SlotSize = TD->getPointerSize();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002030 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002031 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002032 }
2033
Evan Cheng25ab6902006-09-08 06:48:29 +00002034 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002035}
2036
2037
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002038/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2039/// specific condition code, returning the condition code and the LHS/RHS of the
2040/// comparison to make.
2041static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2042 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002043 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002044 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2045 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2046 // X > -1 -> X == 0, jump !sign.
2047 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002048 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002049 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2050 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002051 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002052 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002053 // X < 1 -> X <= 0
2054 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002055 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002056 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002057 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002058
Evan Chengd9558e02006-01-06 00:43:03 +00002059 switch (SetCCOpcode) {
Chris Lattner4c78e022008-12-23 23:42:27 +00002060 default: assert(0 && "Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002061 case ISD::SETEQ: return X86::COND_E;
2062 case ISD::SETGT: return X86::COND_G;
2063 case ISD::SETGE: return X86::COND_GE;
2064 case ISD::SETLT: return X86::COND_L;
2065 case ISD::SETLE: return X86::COND_LE;
2066 case ISD::SETNE: return X86::COND_NE;
2067 case ISD::SETULT: return X86::COND_B;
2068 case ISD::SETUGT: return X86::COND_A;
2069 case ISD::SETULE: return X86::COND_BE;
2070 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002071 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002072 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002073
Chris Lattner4c78e022008-12-23 23:42:27 +00002074 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002075
Chris Lattner4c78e022008-12-23 23:42:27 +00002076 // If LHS is a foldable load, but RHS is not, flip the condition.
2077 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2078 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2079 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2080 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002081 }
2082
Chris Lattner4c78e022008-12-23 23:42:27 +00002083 switch (SetCCOpcode) {
2084 default: break;
2085 case ISD::SETOLT:
2086 case ISD::SETOLE:
2087 case ISD::SETUGT:
2088 case ISD::SETUGE:
2089 std::swap(LHS, RHS);
2090 break;
2091 }
2092
2093 // On a floating point condition, the flags are set as follows:
2094 // ZF PF CF op
2095 // 0 | 0 | 0 | X > Y
2096 // 0 | 0 | 1 | X < Y
2097 // 1 | 0 | 0 | X == Y
2098 // 1 | 1 | 1 | unordered
2099 switch (SetCCOpcode) {
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002100 default: assert(0 && "Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002101 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002102 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002103 case ISD::SETOLT: // flipped
2104 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002105 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002106 case ISD::SETOLE: // flipped
2107 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002108 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002109 case ISD::SETUGT: // flipped
2110 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002111 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002112 case ISD::SETUGE: // flipped
2113 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002114 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002115 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002116 case ISD::SETNE: return X86::COND_NE;
2117 case ISD::SETUO: return X86::COND_P;
2118 case ISD::SETO: return X86::COND_NP;
Chris Lattner4c78e022008-12-23 23:42:27 +00002119 }
Evan Chengd9558e02006-01-06 00:43:03 +00002120}
2121
Evan Cheng4a460802006-01-11 00:33:36 +00002122/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2123/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002124/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002125static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002126 switch (X86CC) {
2127 default:
2128 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002129 case X86::COND_B:
2130 case X86::COND_BE:
2131 case X86::COND_E:
2132 case X86::COND_P:
2133 case X86::COND_A:
2134 case X86::COND_AE:
2135 case X86::COND_NE:
2136 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002137 return true;
2138 }
2139}
2140
Evan Cheng5ced1d82006-04-06 23:23:56 +00002141/// isUndefOrInRange - Op is either an undef node or a ConstantSDNode. Return
Evan Chengc5cdff22006-04-07 21:53:05 +00002142/// true if Op is undef or if its value falls within the specified range (L, H].
Dan Gohman475871a2008-07-27 21:46:04 +00002143static bool isUndefOrInRange(SDValue Op, unsigned Low, unsigned Hi) {
Evan Cheng5ced1d82006-04-06 23:23:56 +00002144 if (Op.getOpcode() == ISD::UNDEF)
2145 return true;
2146
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002147 unsigned Val = cast<ConstantSDNode>(Op)->getZExtValue();
Evan Chengc5cdff22006-04-07 21:53:05 +00002148 return (Val >= Low && Val < Hi);
2149}
2150
2151/// isUndefOrEqual - Op is either an undef node or a ConstantSDNode. Return
2152/// true if Op is undef or if its value equal to the specified value.
Dan Gohman475871a2008-07-27 21:46:04 +00002153static bool isUndefOrEqual(SDValue Op, unsigned Val) {
Evan Chengc5cdff22006-04-07 21:53:05 +00002154 if (Op.getOpcode() == ISD::UNDEF)
2155 return true;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002156 return cast<ConstantSDNode>(Op)->getZExtValue() == Val;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002157}
2158
Evan Cheng0188ecb2006-03-22 18:59:22 +00002159/// isPSHUFDMask - Return true if the specified VECTOR_SHUFFLE operand
2160/// specifies a shuffle of elements that is suitable for input to PSHUFD.
2161bool X86::isPSHUFDMask(SDNode *N) {
2162 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2163
Dan Gohman7f55fcb2007-08-02 21:17:01 +00002164 if (N->getNumOperands() != 2 && N->getNumOperands() != 4)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002165 return false;
2166
2167 // Check if the value doesn't reference the second vector.
Evan Cheng506d3df2006-03-29 23:07:14 +00002168 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00002169 SDValue Arg = N->getOperand(i);
Evan Chengef698ca2006-03-31 00:30:29 +00002170 if (Arg.getOpcode() == ISD::UNDEF) continue;
2171 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002172 if (cast<ConstantSDNode>(Arg)->getZExtValue() >= e)
Evan Cheng506d3df2006-03-29 23:07:14 +00002173 return false;
2174 }
2175
2176 return true;
2177}
2178
2179/// isPSHUFHWMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Chengc21a0532006-04-05 01:47:37 +00002180/// specifies a shuffle of elements that is suitable for input to PSHUFHW.
Evan Cheng506d3df2006-03-29 23:07:14 +00002181bool X86::isPSHUFHWMask(SDNode *N) {
2182 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2183
2184 if (N->getNumOperands() != 8)
2185 return false;
2186
2187 // Lower quadword copied in order.
2188 for (unsigned i = 0; i != 4; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00002189 SDValue Arg = N->getOperand(i);
Evan Chengef698ca2006-03-31 00:30:29 +00002190 if (Arg.getOpcode() == ISD::UNDEF) continue;
2191 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002192 if (cast<ConstantSDNode>(Arg)->getZExtValue() != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002193 return false;
2194 }
2195
2196 // Upper quadword shuffled.
2197 for (unsigned i = 4; i != 8; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00002198 SDValue Arg = N->getOperand(i);
Evan Chengef698ca2006-03-31 00:30:29 +00002199 if (Arg.getOpcode() == ISD::UNDEF) continue;
2200 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002201 unsigned Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Evan Cheng506d3df2006-03-29 23:07:14 +00002202 if (Val < 4 || Val > 7)
2203 return false;
2204 }
2205
2206 return true;
2207}
2208
2209/// isPSHUFLWMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Chengc21a0532006-04-05 01:47:37 +00002210/// specifies a shuffle of elements that is suitable for input to PSHUFLW.
Evan Cheng506d3df2006-03-29 23:07:14 +00002211bool X86::isPSHUFLWMask(SDNode *N) {
2212 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2213
2214 if (N->getNumOperands() != 8)
2215 return false;
2216
2217 // Upper quadword copied in order.
Evan Chengc5cdff22006-04-07 21:53:05 +00002218 for (unsigned i = 4; i != 8; ++i)
2219 if (!isUndefOrEqual(N->getOperand(i), i))
Evan Cheng506d3df2006-03-29 23:07:14 +00002220 return false;
Evan Cheng506d3df2006-03-29 23:07:14 +00002221
2222 // Lower quadword shuffled.
Evan Chengc5cdff22006-04-07 21:53:05 +00002223 for (unsigned i = 0; i != 4; ++i)
2224 if (!isUndefOrInRange(N->getOperand(i), 0, 4))
Evan Cheng506d3df2006-03-29 23:07:14 +00002225 return false;
Evan Cheng0188ecb2006-03-22 18:59:22 +00002226
2227 return true;
2228}
2229
Evan Cheng14aed5e2006-03-24 01:18:28 +00002230/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2231/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Dan Gohmane7852d02009-01-26 04:35:06 +00002232template<class SDOperand>
2233static bool isSHUFPMask(SDOperand *Elems, unsigned NumElems) {
Evan Cheng39623da2006-04-20 08:58:49 +00002234 if (NumElems != 2 && NumElems != 4) return false;
Evan Cheng14aed5e2006-03-24 01:18:28 +00002235
Evan Cheng39623da2006-04-20 08:58:49 +00002236 unsigned Half = NumElems / 2;
2237 for (unsigned i = 0; i < Half; ++i)
Chris Lattner5a88b832007-02-25 07:10:00 +00002238 if (!isUndefOrInRange(Elems[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002239 return false;
2240 for (unsigned i = Half; i < NumElems; ++i)
Chris Lattner5a88b832007-02-25 07:10:00 +00002241 if (!isUndefOrInRange(Elems[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002242 return false;
Evan Cheng14aed5e2006-03-24 01:18:28 +00002243
2244 return true;
2245}
2246
Evan Cheng39623da2006-04-20 08:58:49 +00002247bool X86::isSHUFPMask(SDNode *N) {
2248 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner5a88b832007-02-25 07:10:00 +00002249 return ::isSHUFPMask(N->op_begin(), N->getNumOperands());
Evan Cheng39623da2006-04-20 08:58:49 +00002250}
2251
Evan Cheng213d2cf2007-05-17 18:45:50 +00002252/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00002253/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2254/// half elements to come from vector 1 (which would equal the dest.) and
2255/// the upper half to come from vector 2.
Dan Gohmane7852d02009-01-26 04:35:06 +00002256template<class SDOperand>
2257static bool isCommutedSHUFP(SDOperand *Ops, unsigned NumOps) {
Chris Lattner5a88b832007-02-25 07:10:00 +00002258 if (NumOps != 2 && NumOps != 4) return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002259
Chris Lattner5a88b832007-02-25 07:10:00 +00002260 unsigned Half = NumOps / 2;
Evan Cheng39623da2006-04-20 08:58:49 +00002261 for (unsigned i = 0; i < Half; ++i)
Chris Lattner5a88b832007-02-25 07:10:00 +00002262 if (!isUndefOrInRange(Ops[i], NumOps, NumOps*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002263 return false;
Chris Lattner5a88b832007-02-25 07:10:00 +00002264 for (unsigned i = Half; i < NumOps; ++i)
2265 if (!isUndefOrInRange(Ops[i], 0, NumOps))
Evan Cheng39623da2006-04-20 08:58:49 +00002266 return false;
2267 return true;
2268}
2269
2270static bool isCommutedSHUFP(SDNode *N) {
2271 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner5a88b832007-02-25 07:10:00 +00002272 return isCommutedSHUFP(N->op_begin(), N->getNumOperands());
Evan Cheng39623da2006-04-20 08:58:49 +00002273}
2274
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002275/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2276/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
2277bool X86::isMOVHLPSMask(SDNode *N) {
2278 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2279
Evan Cheng2064a2b2006-03-28 06:50:32 +00002280 if (N->getNumOperands() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002281 return false;
2282
Evan Cheng2064a2b2006-03-28 06:50:32 +00002283 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Evan Chengc5cdff22006-04-07 21:53:05 +00002284 return isUndefOrEqual(N->getOperand(0), 6) &&
2285 isUndefOrEqual(N->getOperand(1), 7) &&
2286 isUndefOrEqual(N->getOperand(2), 2) &&
2287 isUndefOrEqual(N->getOperand(3), 3);
Evan Cheng2064a2b2006-03-28 06:50:32 +00002288}
2289
Evan Cheng6e56e2c2006-11-07 22:14:24 +00002290/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2291/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2292/// <2, 3, 2, 3>
2293bool X86::isMOVHLPS_v_undef_Mask(SDNode *N) {
2294 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2295
2296 if (N->getNumOperands() != 4)
2297 return false;
2298
2299 // Expect bit0 == 2, bit1 == 3, bit2 == 2, bit3 == 3
2300 return isUndefOrEqual(N->getOperand(0), 2) &&
2301 isUndefOrEqual(N->getOperand(1), 3) &&
2302 isUndefOrEqual(N->getOperand(2), 2) &&
2303 isUndefOrEqual(N->getOperand(3), 3);
2304}
2305
Evan Cheng5ced1d82006-04-06 23:23:56 +00002306/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2307/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
2308bool X86::isMOVLPMask(SDNode *N) {
2309 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2310
2311 unsigned NumElems = N->getNumOperands();
2312 if (NumElems != 2 && NumElems != 4)
2313 return false;
2314
Evan Chengc5cdff22006-04-07 21:53:05 +00002315 for (unsigned i = 0; i < NumElems/2; ++i)
2316 if (!isUndefOrEqual(N->getOperand(i), i + NumElems))
2317 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002318
Evan Chengc5cdff22006-04-07 21:53:05 +00002319 for (unsigned i = NumElems/2; i < NumElems; ++i)
2320 if (!isUndefOrEqual(N->getOperand(i), i))
2321 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002322
2323 return true;
2324}
2325
2326/// isMOVHPMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng533a0aa2006-04-19 20:35:22 +00002327/// specifies a shuffle of elements that is suitable for input to MOVHP{S|D}
2328/// and MOVLHPS.
Evan Cheng5ced1d82006-04-06 23:23:56 +00002329bool X86::isMOVHPMask(SDNode *N) {
2330 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2331
2332 unsigned NumElems = N->getNumOperands();
2333 if (NumElems != 2 && NumElems != 4)
2334 return false;
2335
Evan Chengc5cdff22006-04-07 21:53:05 +00002336 for (unsigned i = 0; i < NumElems/2; ++i)
2337 if (!isUndefOrEqual(N->getOperand(i), i))
2338 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002339
2340 for (unsigned i = 0; i < NumElems/2; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00002341 SDValue Arg = N->getOperand(i + NumElems/2);
Evan Chengc5cdff22006-04-07 21:53:05 +00002342 if (!isUndefOrEqual(Arg, i + NumElems))
2343 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002344 }
2345
2346 return true;
2347}
2348
Evan Cheng0038e592006-03-28 00:39:58 +00002349/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2350/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Dan Gohmane7852d02009-01-26 04:35:06 +00002351template<class SDOperand>
2352bool static isUNPCKLMask(SDOperand *Elts, unsigned NumElts,
Chris Lattner5a88b832007-02-25 07:10:00 +00002353 bool V2IsSplat = false) {
2354 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00002355 return false;
2356
Chris Lattner5a88b832007-02-25 07:10:00 +00002357 for (unsigned i = 0, j = 0; i != NumElts; i += 2, ++j) {
Dan Gohman475871a2008-07-27 21:46:04 +00002358 SDValue BitI = Elts[i];
2359 SDValue BitI1 = Elts[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002360 if (!isUndefOrEqual(BitI, j))
2361 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002362 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002363 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002364 return false;
2365 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002366 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002367 return false;
2368 }
Evan Cheng0038e592006-03-28 00:39:58 +00002369 }
2370
2371 return true;
2372}
2373
Evan Cheng39623da2006-04-20 08:58:49 +00002374bool X86::isUNPCKLMask(SDNode *N, bool V2IsSplat) {
2375 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner5a88b832007-02-25 07:10:00 +00002376 return ::isUNPCKLMask(N->op_begin(), N->getNumOperands(), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002377}
2378
Evan Cheng4fcb9222006-03-28 02:43:26 +00002379/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2380/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Dan Gohmane7852d02009-01-26 04:35:06 +00002381template<class SDOperand>
2382bool static isUNPCKHMask(SDOperand *Elts, unsigned NumElts,
Chris Lattner5a88b832007-02-25 07:10:00 +00002383 bool V2IsSplat = false) {
2384 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00002385 return false;
2386
Chris Lattner5a88b832007-02-25 07:10:00 +00002387 for (unsigned i = 0, j = 0; i != NumElts; i += 2, ++j) {
Dan Gohman475871a2008-07-27 21:46:04 +00002388 SDValue BitI = Elts[i];
2389 SDValue BitI1 = Elts[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00002390 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00002391 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002392 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00002393 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002394 return false;
2395 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002396 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002397 return false;
2398 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002399 }
2400
2401 return true;
2402}
2403
Evan Cheng39623da2006-04-20 08:58:49 +00002404bool X86::isUNPCKHMask(SDNode *N, bool V2IsSplat) {
2405 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner5a88b832007-02-25 07:10:00 +00002406 return ::isUNPCKHMask(N->op_begin(), N->getNumOperands(), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002407}
2408
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002409/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2410/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2411/// <0, 0, 1, 1>
2412bool X86::isUNPCKL_v_undef_Mask(SDNode *N) {
2413 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2414
2415 unsigned NumElems = N->getNumOperands();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002416 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002417 return false;
2418
2419 for (unsigned i = 0, j = 0; i != NumElems; i += 2, ++j) {
Dan Gohman475871a2008-07-27 21:46:04 +00002420 SDValue BitI = N->getOperand(i);
2421 SDValue BitI1 = N->getOperand(i+1);
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002422
Evan Chengc5cdff22006-04-07 21:53:05 +00002423 if (!isUndefOrEqual(BitI, j))
2424 return false;
2425 if (!isUndefOrEqual(BitI1, j))
2426 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002427 }
2428
2429 return true;
2430}
2431
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002432/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
2433/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
2434/// <2, 2, 3, 3>
2435bool X86::isUNPCKH_v_undef_Mask(SDNode *N) {
2436 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2437
2438 unsigned NumElems = N->getNumOperands();
2439 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2440 return false;
2441
2442 for (unsigned i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
Dan Gohman475871a2008-07-27 21:46:04 +00002443 SDValue BitI = N->getOperand(i);
2444 SDValue BitI1 = N->getOperand(i + 1);
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002445
2446 if (!isUndefOrEqual(BitI, j))
2447 return false;
2448 if (!isUndefOrEqual(BitI1, j))
2449 return false;
2450 }
2451
2452 return true;
2453}
2454
Evan Cheng017dcc62006-04-21 01:05:10 +00002455/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2456/// specifies a shuffle of elements that is suitable for input to MOVSS,
2457/// MOVSD, and MOVD, i.e. setting the lowest element.
Dan Gohmane7852d02009-01-26 04:35:06 +00002458template<class SDOperand>
2459static bool isMOVLMask(SDOperand *Elts, unsigned NumElts) {
Evan Cheng10762102007-12-06 22:14:22 +00002460 if (NumElts != 2 && NumElts != 4)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002461 return false;
2462
Chris Lattner5a88b832007-02-25 07:10:00 +00002463 if (!isUndefOrEqual(Elts[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002464 return false;
2465
Chris Lattner5a88b832007-02-25 07:10:00 +00002466 for (unsigned i = 1; i < NumElts; ++i) {
2467 if (!isUndefOrEqual(Elts[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002468 return false;
2469 }
2470
2471 return true;
2472}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002473
Evan Cheng017dcc62006-04-21 01:05:10 +00002474bool X86::isMOVLMask(SDNode *N) {
Evan Cheng39623da2006-04-20 08:58:49 +00002475 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner5a88b832007-02-25 07:10:00 +00002476 return ::isMOVLMask(N->op_begin(), N->getNumOperands());
Evan Cheng39623da2006-04-20 08:58:49 +00002477}
2478
Evan Cheng017dcc62006-04-21 01:05:10 +00002479/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
2480/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00002481/// element of vector 2 and the other elements to come from vector 1 in order.
Dan Gohmane7852d02009-01-26 04:35:06 +00002482template<class SDOperand>
2483static bool isCommutedMOVL(SDOperand *Ops, unsigned NumOps,
Chris Lattner5a88b832007-02-25 07:10:00 +00002484 bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00002485 bool V2IsUndef = false) {
Chris Lattner5a88b832007-02-25 07:10:00 +00002486 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00002487 return false;
2488
2489 if (!isUndefOrEqual(Ops[0], 0))
2490 return false;
2491
Chris Lattner5a88b832007-02-25 07:10:00 +00002492 for (unsigned i = 1; i < NumOps; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00002493 SDValue Arg = Ops[i];
Chris Lattner5a88b832007-02-25 07:10:00 +00002494 if (!(isUndefOrEqual(Arg, i+NumOps) ||
2495 (V2IsUndef && isUndefOrInRange(Arg, NumOps, NumOps*2)) ||
2496 (V2IsSplat && isUndefOrEqual(Arg, NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00002497 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002498 }
2499
2500 return true;
2501}
2502
Evan Cheng8cf723d2006-09-08 01:50:06 +00002503static bool isCommutedMOVL(SDNode *N, bool V2IsSplat = false,
2504 bool V2IsUndef = false) {
Evan Cheng39623da2006-04-20 08:58:49 +00002505 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner5a88b832007-02-25 07:10:00 +00002506 return isCommutedMOVL(N->op_begin(), N->getNumOperands(),
2507 V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00002508}
2509
Evan Chengd9539472006-04-14 21:59:03 +00002510/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2511/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
2512bool X86::isMOVSHDUPMask(SDNode *N) {
2513 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2514
2515 if (N->getNumOperands() != 4)
2516 return false;
2517
2518 // Expect 1, 1, 3, 3
2519 for (unsigned i = 0; i < 2; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00002520 SDValue Arg = N->getOperand(i);
Evan Chengd9539472006-04-14 21:59:03 +00002521 if (Arg.getOpcode() == ISD::UNDEF) continue;
2522 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002523 unsigned Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Evan Chengd9539472006-04-14 21:59:03 +00002524 if (Val != 1) return false;
2525 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002526
2527 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002528 for (unsigned i = 2; i < 4; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00002529 SDValue Arg = N->getOperand(i);
Evan Chengd9539472006-04-14 21:59:03 +00002530 if (Arg.getOpcode() == ISD::UNDEF) continue;
2531 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002532 unsigned Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Evan Chengd9539472006-04-14 21:59:03 +00002533 if (Val != 3) return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002534 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002535 }
Evan Cheng39fc1452006-04-15 03:13:24 +00002536
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002537 // Don't use movshdup if it can be done with a shufps.
2538 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002539}
2540
2541/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2542/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
2543bool X86::isMOVSLDUPMask(SDNode *N) {
2544 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2545
2546 if (N->getNumOperands() != 4)
2547 return false;
2548
2549 // Expect 0, 0, 2, 2
2550 for (unsigned i = 0; i < 2; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00002551 SDValue Arg = N->getOperand(i);
Evan Chengd9539472006-04-14 21:59:03 +00002552 if (Arg.getOpcode() == ISD::UNDEF) continue;
2553 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002554 unsigned Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Evan Chengd9539472006-04-14 21:59:03 +00002555 if (Val != 0) return false;
2556 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002557
2558 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002559 for (unsigned i = 2; i < 4; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00002560 SDValue Arg = N->getOperand(i);
Evan Chengd9539472006-04-14 21:59:03 +00002561 if (Arg.getOpcode() == ISD::UNDEF) continue;
2562 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002563 unsigned Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Evan Chengd9539472006-04-14 21:59:03 +00002564 if (Val != 2) return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002565 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002566 }
Evan Cheng39fc1452006-04-15 03:13:24 +00002567
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002568 // Don't use movshdup if it can be done with a shufps.
2569 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002570}
2571
Evan Cheng49892af2007-06-19 00:02:56 +00002572/// isIdentityMask - Return true if the specified VECTOR_SHUFFLE operand
2573/// specifies a identity operation on the LHS or RHS.
2574static bool isIdentityMask(SDNode *N, bool RHS = false) {
2575 unsigned NumElems = N->getNumOperands();
2576 for (unsigned i = 0; i < NumElems; ++i)
2577 if (!isUndefOrEqual(N->getOperand(i), i + (RHS ? NumElems : 0)))
2578 return false;
2579 return true;
2580}
2581
Evan Chengb9df0ca2006-03-22 02:53:00 +00002582/// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand specifies
2583/// a splat of a single element.
Evan Chengc575ca22006-04-17 20:43:08 +00002584static bool isSplatMask(SDNode *N) {
Evan Chengb9df0ca2006-03-22 02:53:00 +00002585 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2586
Evan Chengb9df0ca2006-03-22 02:53:00 +00002587 // This is a splat operation if each element of the permute is the same, and
2588 // if the value doesn't reference the second vector.
Evan Cheng94fe5eb2006-04-19 23:28:59 +00002589 unsigned NumElems = N->getNumOperands();
Dan Gohman475871a2008-07-27 21:46:04 +00002590 SDValue ElementBase;
Evan Cheng94fe5eb2006-04-19 23:28:59 +00002591 unsigned i = 0;
2592 for (; i != NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00002593 SDValue Elt = N->getOperand(i);
Reid Spencer3ed469c2006-11-02 20:25:50 +00002594 if (isa<ConstantSDNode>(Elt)) {
Evan Cheng94fe5eb2006-04-19 23:28:59 +00002595 ElementBase = Elt;
2596 break;
2597 }
2598 }
2599
Gabor Greifba36cb52008-08-28 21:40:38 +00002600 if (!ElementBase.getNode())
Evan Cheng94fe5eb2006-04-19 23:28:59 +00002601 return false;
2602
2603 for (; i != NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00002604 SDValue Arg = N->getOperand(i);
Evan Chengef698ca2006-03-31 00:30:29 +00002605 if (Arg.getOpcode() == ISD::UNDEF) continue;
2606 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Evan Cheng94fe5eb2006-04-19 23:28:59 +00002607 if (Arg != ElementBase) return false;
Evan Chengb9df0ca2006-03-22 02:53:00 +00002608 }
2609
2610 // Make sure it is a splat of the first vector operand.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002611 return cast<ConstantSDNode>(ElementBase)->getZExtValue() < NumElems;
Evan Chengb9df0ca2006-03-22 02:53:00 +00002612}
2613
Mon P Wang62c75ea2008-12-23 04:03:27 +00002614/// getSplatMaskEltNo - Given a splat mask, return the index to the element
2615/// we want to splat.
2616static SDValue getSplatMaskEltNo(SDNode *N) {
2617 assert(isSplatMask(N) && "Not a splat mask");
2618 unsigned NumElems = N->getNumOperands();
2619 SDValue ElementBase;
2620 unsigned i = 0;
2621 for (; i != NumElems; ++i) {
2622 SDValue Elt = N->getOperand(i);
2623 if (isa<ConstantSDNode>(Elt))
2624 return Elt;
2625 }
2626 assert(0 && " No splat value found!");
2627 return SDValue();
2628}
2629
2630
Evan Chengc575ca22006-04-17 20:43:08 +00002631/// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand specifies
2632/// a splat of a single element and it's a 2 or 4 element mask.
2633bool X86::isSplatMask(SDNode *N) {
2634 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2635
Evan Cheng94fe5eb2006-04-19 23:28:59 +00002636 // We can only splat 64-bit, and 32-bit quantities with a single instruction.
Evan Chengc575ca22006-04-17 20:43:08 +00002637 if (N->getNumOperands() != 4 && N->getNumOperands() != 2)
2638 return false;
2639 return ::isSplatMask(N);
2640}
2641
Evan Chengf686d9b2006-10-27 21:08:32 +00002642/// isSplatLoMask - Return true if the specified VECTOR_SHUFFLE operand
2643/// specifies a splat of zero element.
2644bool X86::isSplatLoMask(SDNode *N) {
2645 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2646
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002647 for (unsigned i = 0, e = N->getNumOperands(); i < e; ++i)
Evan Chengf686d9b2006-10-27 21:08:32 +00002648 if (!isUndefOrEqual(N->getOperand(i), 0))
2649 return false;
2650 return true;
2651}
2652
Evan Cheng0b457f02008-09-25 20:50:48 +00002653/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2654/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
2655bool X86::isMOVDDUPMask(SDNode *N) {
2656 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2657
2658 unsigned e = N->getNumOperands() / 2;
2659 for (unsigned i = 0; i < e; ++i)
2660 if (!isUndefOrEqual(N->getOperand(i), i))
2661 return false;
2662 for (unsigned i = 0; i < e; ++i)
2663 if (!isUndefOrEqual(N->getOperand(e+i), i))
2664 return false;
2665 return true;
2666}
2667
Evan Cheng63d33002006-03-22 08:01:21 +00002668/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
2669/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUF* and SHUFP*
2670/// instructions.
2671unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Evan Chengb9df0ca2006-03-22 02:53:00 +00002672 unsigned NumOperands = N->getNumOperands();
2673 unsigned Shift = (NumOperands == 4) ? 2 : 1;
2674 unsigned Mask = 0;
Evan Cheng36b27f32006-03-28 23:41:33 +00002675 for (unsigned i = 0; i < NumOperands; ++i) {
Evan Chengef698ca2006-03-31 00:30:29 +00002676 unsigned Val = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00002677 SDValue Arg = N->getOperand(NumOperands-i-1);
Evan Chengef698ca2006-03-31 00:30:29 +00002678 if (Arg.getOpcode() != ISD::UNDEF)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002679 Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Evan Cheng14aed5e2006-03-24 01:18:28 +00002680 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00002681 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00002682 if (i != NumOperands - 1)
2683 Mask <<= Shift;
2684 }
Evan Cheng63d33002006-03-22 08:01:21 +00002685
2686 return Mask;
2687}
2688
Evan Cheng506d3df2006-03-29 23:07:14 +00002689/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
2690/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFHW
2691/// instructions.
2692unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
2693 unsigned Mask = 0;
2694 // 8 nodes, but we only care about the last 4.
2695 for (unsigned i = 7; i >= 4; --i) {
Evan Chengef698ca2006-03-31 00:30:29 +00002696 unsigned Val = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00002697 SDValue Arg = N->getOperand(i);
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002698 if (Arg.getOpcode() != ISD::UNDEF) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002699 Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002700 Mask |= (Val - 4);
2701 }
Evan Cheng506d3df2006-03-29 23:07:14 +00002702 if (i != 4)
2703 Mask <<= 2;
2704 }
2705
2706 return Mask;
2707}
2708
2709/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
2710/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFLW
2711/// instructions.
2712unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
2713 unsigned Mask = 0;
2714 // 8 nodes, but we only care about the first 4.
2715 for (int i = 3; i >= 0; --i) {
Evan Chengef698ca2006-03-31 00:30:29 +00002716 unsigned Val = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00002717 SDValue Arg = N->getOperand(i);
Evan Chengef698ca2006-03-31 00:30:29 +00002718 if (Arg.getOpcode() != ISD::UNDEF)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002719 Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Evan Cheng506d3df2006-03-29 23:07:14 +00002720 Mask |= Val;
2721 if (i != 0)
2722 Mask <<= 2;
2723 }
2724
2725 return Mask;
2726}
2727
Chris Lattner8a594482007-11-25 00:24:49 +00002728/// CommuteVectorShuffle - Swap vector_shuffle operands as well as
Evan Cheng5ced1d82006-04-06 23:23:56 +00002729/// values in ther permute mask.
Dan Gohman475871a2008-07-27 21:46:04 +00002730static SDValue CommuteVectorShuffle(SDValue Op, SDValue &V1,
2731 SDValue &V2, SDValue &Mask,
Evan Cheng9eca5e82006-10-25 21:49:50 +00002732 SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002733 MVT VT = Op.getValueType();
2734 MVT MaskVT = Mask.getValueType();
2735 MVT EltVT = MaskVT.getVectorElementType();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002736 unsigned NumElems = Mask.getNumOperands();
Dan Gohman475871a2008-07-27 21:46:04 +00002737 SmallVector<SDValue, 8> MaskVec;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00002738 DebugLoc dl = Op.getDebugLoc();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002739
2740 for (unsigned i = 0; i != NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00002741 SDValue Arg = Mask.getOperand(i);
Evan Cheng80d428c2006-04-19 22:48:17 +00002742 if (Arg.getOpcode() == ISD::UNDEF) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002743 MaskVec.push_back(DAG.getUNDEF(EltVT));
Evan Cheng80d428c2006-04-19 22:48:17 +00002744 continue;
2745 }
Evan Cheng5ced1d82006-04-06 23:23:56 +00002746 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002747 unsigned Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002748 if (Val < NumElems)
2749 MaskVec.push_back(DAG.getConstant(Val + NumElems, EltVT));
2750 else
2751 MaskVec.push_back(DAG.getConstant(Val - NumElems, EltVT));
2752 }
2753
Evan Cheng9eca5e82006-10-25 21:49:50 +00002754 std::swap(V1, V2);
Evan Chenga87008d2009-02-25 22:49:59 +00002755 Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, MaskVT, &MaskVec[0], NumElems);
Dale Johannesenace16102009-02-03 19:33:06 +00002756 return DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, V1, V2, Mask);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002757}
2758
Evan Cheng779ccea2007-12-07 21:30:01 +00002759/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
2760/// the two vector operands have swapped position.
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002761static
Dale Johannesenace16102009-02-03 19:33:06 +00002762SDValue CommuteVectorShuffleMask(SDValue Mask, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002763 MVT MaskVT = Mask.getValueType();
2764 MVT EltVT = MaskVT.getVectorElementType();
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002765 unsigned NumElems = Mask.getNumOperands();
Dan Gohman475871a2008-07-27 21:46:04 +00002766 SmallVector<SDValue, 8> MaskVec;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002767 for (unsigned i = 0; i != NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00002768 SDValue Arg = Mask.getOperand(i);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002769 if (Arg.getOpcode() == ISD::UNDEF) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002770 MaskVec.push_back(DAG.getUNDEF(EltVT));
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002771 continue;
2772 }
2773 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002774 unsigned Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002775 if (Val < NumElems)
2776 MaskVec.push_back(DAG.getConstant(Val + NumElems, EltVT));
2777 else
2778 MaskVec.push_back(DAG.getConstant(Val - NumElems, EltVT));
2779 }
Evan Chenga87008d2009-02-25 22:49:59 +00002780 return DAG.getNode(ISD::BUILD_VECTOR, dl, MaskVT, &MaskVec[0], NumElems);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002781}
2782
2783
Evan Cheng533a0aa2006-04-19 20:35:22 +00002784/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
2785/// match movhlps. The lower half elements should come from upper half of
2786/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002787/// half of V2 (and in order).
Evan Cheng533a0aa2006-04-19 20:35:22 +00002788static bool ShouldXformToMOVHLPS(SDNode *Mask) {
2789 unsigned NumElems = Mask->getNumOperands();
2790 if (NumElems != 4)
2791 return false;
2792 for (unsigned i = 0, e = 2; i != e; ++i)
2793 if (!isUndefOrEqual(Mask->getOperand(i), i+2))
2794 return false;
2795 for (unsigned i = 2; i != 4; ++i)
2796 if (!isUndefOrEqual(Mask->getOperand(i), i+4))
2797 return false;
2798 return true;
2799}
2800
Evan Cheng5ced1d82006-04-06 23:23:56 +00002801/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00002802/// is promoted to a vector. It also returns the LoadSDNode by reference if
2803/// required.
2804static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00002805 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
2806 return false;
2807 N = N->getOperand(0).getNode();
2808 if (!ISD::isNON_EXTLoad(N))
2809 return false;
2810 if (LD)
2811 *LD = cast<LoadSDNode>(N);
2812 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002813}
2814
Evan Cheng533a0aa2006-04-19 20:35:22 +00002815/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
2816/// match movlp{s|d}. The lower half elements should come from lower half of
2817/// V1 (and in order), and the upper half elements should come from the upper
2818/// half of V2 (and in order). And since V1 will become the source of the
2819/// MOVLP, it must be either a vector load or a scalar load to vector.
Evan Cheng23425f52006-10-09 21:39:25 +00002820static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2, SDNode *Mask) {
Evan Cheng466685d2006-10-09 20:57:25 +00002821 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002822 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00002823 // Is V2 is a vector load, don't do this transformation. We will try to use
2824 // load folding shufps op.
2825 if (ISD::isNON_EXTLoad(V2))
2826 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002827
Evan Cheng533a0aa2006-04-19 20:35:22 +00002828 unsigned NumElems = Mask->getNumOperands();
2829 if (NumElems != 2 && NumElems != 4)
2830 return false;
2831 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
2832 if (!isUndefOrEqual(Mask->getOperand(i), i))
2833 return false;
2834 for (unsigned i = NumElems/2; i != NumElems; ++i)
2835 if (!isUndefOrEqual(Mask->getOperand(i), i+NumElems))
2836 return false;
2837 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002838}
2839
Evan Cheng39623da2006-04-20 08:58:49 +00002840/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
2841/// all the same.
2842static bool isSplatVector(SDNode *N) {
2843 if (N->getOpcode() != ISD::BUILD_VECTOR)
2844 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002845
Dan Gohman475871a2008-07-27 21:46:04 +00002846 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00002847 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
2848 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002849 return false;
2850 return true;
2851}
2852
Evan Cheng8cf723d2006-09-08 01:50:06 +00002853/// isUndefShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
2854/// to an undef.
2855static bool isUndefShuffle(SDNode *N) {
Evan Cheng213d2cf2007-05-17 18:45:50 +00002856 if (N->getOpcode() != ISD::VECTOR_SHUFFLE)
Evan Cheng8cf723d2006-09-08 01:50:06 +00002857 return false;
2858
Dan Gohman475871a2008-07-27 21:46:04 +00002859 SDValue V1 = N->getOperand(0);
2860 SDValue V2 = N->getOperand(1);
2861 SDValue Mask = N->getOperand(2);
Evan Cheng8cf723d2006-09-08 01:50:06 +00002862 unsigned NumElems = Mask.getNumOperands();
2863 for (unsigned i = 0; i != NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00002864 SDValue Arg = Mask.getOperand(i);
Evan Cheng8cf723d2006-09-08 01:50:06 +00002865 if (Arg.getOpcode() != ISD::UNDEF) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002866 unsigned Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Evan Cheng8cf723d2006-09-08 01:50:06 +00002867 if (Val < NumElems && V1.getOpcode() != ISD::UNDEF)
2868 return false;
2869 else if (Val >= NumElems && V2.getOpcode() != ISD::UNDEF)
2870 return false;
2871 }
2872 }
2873 return true;
2874}
2875
Evan Cheng213d2cf2007-05-17 18:45:50 +00002876/// isZeroNode - Returns true if Elt is a constant zero or a floating point
2877/// constant +0.0.
Dan Gohman475871a2008-07-27 21:46:04 +00002878static inline bool isZeroNode(SDValue Elt) {
Evan Cheng213d2cf2007-05-17 18:45:50 +00002879 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002880 cast<ConstantSDNode>(Elt)->getZExtValue() == 0) ||
Evan Cheng213d2cf2007-05-17 18:45:50 +00002881 (isa<ConstantFPSDNode>(Elt) &&
Dale Johanneseneaf08942007-08-31 04:03:46 +00002882 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
Evan Cheng213d2cf2007-05-17 18:45:50 +00002883}
2884
2885/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
2886/// to an zero vector.
2887static bool isZeroShuffle(SDNode *N) {
2888 if (N->getOpcode() != ISD::VECTOR_SHUFFLE)
2889 return false;
2890
Dan Gohman475871a2008-07-27 21:46:04 +00002891 SDValue V1 = N->getOperand(0);
2892 SDValue V2 = N->getOperand(1);
2893 SDValue Mask = N->getOperand(2);
Evan Cheng213d2cf2007-05-17 18:45:50 +00002894 unsigned NumElems = Mask.getNumOperands();
2895 for (unsigned i = 0; i != NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00002896 SDValue Arg = Mask.getOperand(i);
Chris Lattner8a594482007-11-25 00:24:49 +00002897 if (Arg.getOpcode() == ISD::UNDEF)
2898 continue;
Scott Michelfdc40a02009-02-17 22:15:04 +00002899
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002900 unsigned Idx = cast<ConstantSDNode>(Arg)->getZExtValue();
Chris Lattner8a594482007-11-25 00:24:49 +00002901 if (Idx < NumElems) {
Gabor Greifba36cb52008-08-28 21:40:38 +00002902 unsigned Opc = V1.getNode()->getOpcode();
2903 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
Chris Lattner8a594482007-11-25 00:24:49 +00002904 continue;
2905 if (Opc != ISD::BUILD_VECTOR ||
Gabor Greifba36cb52008-08-28 21:40:38 +00002906 !isZeroNode(V1.getNode()->getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00002907 return false;
2908 } else if (Idx >= NumElems) {
Gabor Greifba36cb52008-08-28 21:40:38 +00002909 unsigned Opc = V2.getNode()->getOpcode();
2910 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
Chris Lattner8a594482007-11-25 00:24:49 +00002911 continue;
2912 if (Opc != ISD::BUILD_VECTOR ||
Gabor Greifba36cb52008-08-28 21:40:38 +00002913 !isZeroNode(V2.getNode()->getOperand(Idx - NumElems)))
Chris Lattner8a594482007-11-25 00:24:49 +00002914 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00002915 }
2916 }
2917 return true;
2918}
2919
2920/// getZeroVector - Returns a vector of specified type with all zero elements.
2921///
Dale Johannesenace16102009-02-03 19:33:06 +00002922static SDValue getZeroVector(MVT VT, bool HasSSE2, SelectionDAG &DAG,
2923 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002924 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00002925
Chris Lattner8a594482007-11-25 00:24:49 +00002926 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest
2927 // type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00002928 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002929 if (VT.getSizeInBits() == 64) { // MMX
Dan Gohman475871a2008-07-27 21:46:04 +00002930 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
Evan Chenga87008d2009-02-25 22:49:59 +00002931 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00002932 } else if (HasSSE2) { // SSE2
Dan Gohman475871a2008-07-27 21:46:04 +00002933 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
Evan Chenga87008d2009-02-25 22:49:59 +00002934 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00002935 } else { // SSE1
Dan Gohman475871a2008-07-27 21:46:04 +00002936 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
Evan Chenga87008d2009-02-25 22:49:59 +00002937 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00002938 }
Dale Johannesenace16102009-02-03 19:33:06 +00002939 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00002940}
2941
Chris Lattner8a594482007-11-25 00:24:49 +00002942/// getOnesVector - Returns a vector of specified type with all bits set.
2943///
Dale Johannesenace16102009-02-03 19:33:06 +00002944static SDValue getOnesVector(MVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002945 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00002946
Chris Lattner8a594482007-11-25 00:24:49 +00002947 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
2948 // type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00002949 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
2950 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002951 if (VT.getSizeInBits() == 64) // MMX
Evan Chenga87008d2009-02-25 22:49:59 +00002952 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Chris Lattner8a594482007-11-25 00:24:49 +00002953 else // SSE
Evan Chenga87008d2009-02-25 22:49:59 +00002954 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Dale Johannesenace16102009-02-03 19:33:06 +00002955 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00002956}
2957
2958
Evan Cheng39623da2006-04-20 08:58:49 +00002959/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
2960/// that point to V2 points to its first element.
Dan Gohman475871a2008-07-27 21:46:04 +00002961static SDValue NormalizeMask(SDValue Mask, SelectionDAG &DAG) {
Evan Cheng39623da2006-04-20 08:58:49 +00002962 assert(Mask.getOpcode() == ISD::BUILD_VECTOR);
2963
2964 bool Changed = false;
Dan Gohman475871a2008-07-27 21:46:04 +00002965 SmallVector<SDValue, 8> MaskVec;
Evan Cheng39623da2006-04-20 08:58:49 +00002966 unsigned NumElems = Mask.getNumOperands();
2967 for (unsigned i = 0; i != NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00002968 SDValue Arg = Mask.getOperand(i);
Evan Cheng39623da2006-04-20 08:58:49 +00002969 if (Arg.getOpcode() != ISD::UNDEF) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002970 unsigned Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Evan Cheng39623da2006-04-20 08:58:49 +00002971 if (Val > NumElems) {
2972 Arg = DAG.getConstant(NumElems, Arg.getValueType());
2973 Changed = true;
2974 }
2975 }
2976 MaskVec.push_back(Arg);
2977 }
2978
2979 if (Changed)
Evan Chenga87008d2009-02-25 22:49:59 +00002980 Mask = DAG.getNode(ISD::BUILD_VECTOR, Mask.getDebugLoc(),
2981 Mask.getValueType(),
2982 &MaskVec[0], MaskVec.size());
Evan Cheng39623da2006-04-20 08:58:49 +00002983 return Mask;
2984}
2985
Evan Cheng017dcc62006-04-21 01:05:10 +00002986/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
2987/// operation of specified width.
Dale Johannesenace16102009-02-03 19:33:06 +00002988static SDValue getMOVLMask(unsigned NumElems, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002989 MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2990 MVT BaseVT = MaskVT.getVectorElementType();
Evan Cheng39623da2006-04-20 08:58:49 +00002991
Dan Gohman475871a2008-07-27 21:46:04 +00002992 SmallVector<SDValue, 8> MaskVec;
Evan Cheng39623da2006-04-20 08:58:49 +00002993 MaskVec.push_back(DAG.getConstant(NumElems, BaseVT));
2994 for (unsigned i = 1; i != NumElems; ++i)
2995 MaskVec.push_back(DAG.getConstant(i, BaseVT));
Evan Chenga87008d2009-02-25 22:49:59 +00002996 return DAG.getNode(ISD::BUILD_VECTOR, dl, MaskVT,
2997 &MaskVec[0], MaskVec.size());
Evan Cheng39623da2006-04-20 08:58:49 +00002998}
2999
Evan Chengc575ca22006-04-17 20:43:08 +00003000/// getUnpacklMask - Returns a vector_shuffle mask for an unpackl operation
3001/// of specified width.
Scott Michelfdc40a02009-02-17 22:15:04 +00003002static SDValue getUnpacklMask(unsigned NumElems, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00003003 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003004 MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
3005 MVT BaseVT = MaskVT.getVectorElementType();
Dan Gohman475871a2008-07-27 21:46:04 +00003006 SmallVector<SDValue, 8> MaskVec;
Evan Chengc575ca22006-04-17 20:43:08 +00003007 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
3008 MaskVec.push_back(DAG.getConstant(i, BaseVT));
3009 MaskVec.push_back(DAG.getConstant(i + NumElems, BaseVT));
3010 }
Evan Chenga87008d2009-02-25 22:49:59 +00003011 return DAG.getNode(ISD::BUILD_VECTOR, dl, MaskVT,
3012 &MaskVec[0], MaskVec.size());
Evan Chengc575ca22006-04-17 20:43:08 +00003013}
3014
Evan Cheng39623da2006-04-20 08:58:49 +00003015/// getUnpackhMask - Returns a vector_shuffle mask for an unpackh operation
3016/// of specified width.
Dale Johannesenace16102009-02-03 19:33:06 +00003017static SDValue getUnpackhMask(unsigned NumElems, SelectionDAG &DAG,
3018 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003019 MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
3020 MVT BaseVT = MaskVT.getVectorElementType();
Evan Cheng39623da2006-04-20 08:58:49 +00003021 unsigned Half = NumElems/2;
Dan Gohman475871a2008-07-27 21:46:04 +00003022 SmallVector<SDValue, 8> MaskVec;
Evan Cheng39623da2006-04-20 08:58:49 +00003023 for (unsigned i = 0; i != Half; ++i) {
3024 MaskVec.push_back(DAG.getConstant(i + Half, BaseVT));
3025 MaskVec.push_back(DAG.getConstant(i + NumElems + Half, BaseVT));
3026 }
Evan Chenga87008d2009-02-25 22:49:59 +00003027 return DAG.getNode(ISD::BUILD_VECTOR, dl, MaskVT,
3028 &MaskVec[0], MaskVec.size());
Evan Cheng39623da2006-04-20 08:58:49 +00003029}
3030
Chris Lattner62098042008-03-09 01:05:04 +00003031/// getSwapEltZeroMask - Returns a vector_shuffle mask for a shuffle that swaps
3032/// element #0 of a vector with the specified index, leaving the rest of the
3033/// elements in place.
Dan Gohman475871a2008-07-27 21:46:04 +00003034static SDValue getSwapEltZeroMask(unsigned NumElems, unsigned DestElt,
Dale Johannesenace16102009-02-03 19:33:06 +00003035 SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003036 MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
3037 MVT BaseVT = MaskVT.getVectorElementType();
Dan Gohman475871a2008-07-27 21:46:04 +00003038 SmallVector<SDValue, 8> MaskVec;
Chris Lattner62098042008-03-09 01:05:04 +00003039 // Element #0 of the result gets the elt we are replacing.
3040 MaskVec.push_back(DAG.getConstant(DestElt, BaseVT));
3041 for (unsigned i = 1; i != NumElems; ++i)
3042 MaskVec.push_back(DAG.getConstant(i == DestElt ? 0 : i, BaseVT));
Evan Chenga87008d2009-02-25 22:49:59 +00003043 return DAG.getNode(ISD::BUILD_VECTOR, dl, MaskVT,
3044 &MaskVec[0], MaskVec.size());
Chris Lattner62098042008-03-09 01:05:04 +00003045}
3046
Evan Cheng0c0f83f2008-04-05 00:30:36 +00003047/// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32.
Dan Gohman475871a2008-07-27 21:46:04 +00003048static SDValue PromoteSplat(SDValue Op, SelectionDAG &DAG, bool HasSSE2) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003049 MVT PVT = HasSSE2 ? MVT::v4i32 : MVT::v4f32;
3050 MVT VT = Op.getValueType();
Evan Cheng0c0f83f2008-04-05 00:30:36 +00003051 if (PVT == VT)
3052 return Op;
Dan Gohman475871a2008-07-27 21:46:04 +00003053 SDValue V1 = Op.getOperand(0);
3054 SDValue Mask = Op.getOperand(2);
Mon P Wang62c75ea2008-12-23 04:03:27 +00003055 unsigned MaskNumElems = Mask.getNumOperands();
3056 unsigned NumElems = MaskNumElems;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003057 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0c0f83f2008-04-05 00:30:36 +00003058 // Special handling of v4f32 -> v4i32.
3059 if (VT != MVT::v4f32) {
Mon P Wang62c75ea2008-12-23 04:03:27 +00003060 // Find which element we want to splat.
3061 SDNode* EltNoNode = getSplatMaskEltNo(Mask.getNode()).getNode();
3062 unsigned EltNo = cast<ConstantSDNode>(EltNoNode)->getZExtValue();
3063 // unpack elements to the correct location
Evan Cheng0c0f83f2008-04-05 00:30:36 +00003064 while (NumElems > 4) {
Mon P Wang62c75ea2008-12-23 04:03:27 +00003065 if (EltNo < NumElems/2) {
Dale Johannesenace16102009-02-03 19:33:06 +00003066 Mask = getUnpacklMask(MaskNumElems, DAG, dl);
Mon P Wang62c75ea2008-12-23 04:03:27 +00003067 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00003068 Mask = getUnpackhMask(MaskNumElems, DAG, dl);
Mon P Wang62c75ea2008-12-23 04:03:27 +00003069 EltNo -= NumElems/2;
3070 }
Dale Johannesenace16102009-02-03 19:33:06 +00003071 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, V1, V1, Mask);
Evan Cheng0c0f83f2008-04-05 00:30:36 +00003072 NumElems >>= 1;
3073 }
Mon P Wang62c75ea2008-12-23 04:03:27 +00003074 SDValue Cst = DAG.getConstant(EltNo, MVT::i32);
Evan Chenga87008d2009-02-25 22:49:59 +00003075 Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Evan Chengc575ca22006-04-17 20:43:08 +00003076 }
Evan Chengc575ca22006-04-17 20:43:08 +00003077
Dale Johannesenace16102009-02-03 19:33:06 +00003078 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
3079 SDValue Shuffle = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, PVT, V1,
Dale Johannesene8d72302009-02-06 23:05:02 +00003080 DAG.getUNDEF(PVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00003081 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Shuffle);
Evan Chengc575ca22006-04-17 20:43:08 +00003082}
3083
Evan Cheng0b457f02008-09-25 20:50:48 +00003084/// isVectorLoad - Returns true if the node is a vector load, a scalar
3085/// load that's promoted to vector, or a load bitcasted.
3086static bool isVectorLoad(SDValue Op) {
3087 assert(Op.getValueType().isVector() && "Expected a vector type");
3088 if (Op.getOpcode() == ISD::SCALAR_TO_VECTOR ||
3089 Op.getOpcode() == ISD::BIT_CONVERT) {
3090 return isa<LoadSDNode>(Op.getOperand(0));
3091 }
3092 return isa<LoadSDNode>(Op);
3093}
3094
3095
3096/// CanonicalizeMovddup - Cannonicalize movddup shuffle to v2f64.
3097///
3098static SDValue CanonicalizeMovddup(SDValue Op, SDValue V1, SDValue Mask,
3099 SelectionDAG &DAG, bool HasSSE3) {
3100 // If we have sse3 and shuffle has more than one use or input is a load, then
3101 // use movddup. Otherwise, use movlhps.
3102 bool UseMovddup = HasSSE3 && (!Op.hasOneUse() || isVectorLoad(V1));
3103 MVT PVT = UseMovddup ? MVT::v2f64 : MVT::v4f32;
3104 MVT VT = Op.getValueType();
3105 if (VT == PVT)
3106 return Op;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003107 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0b457f02008-09-25 20:50:48 +00003108 unsigned NumElems = PVT.getVectorNumElements();
3109 if (NumElems == 2) {
3110 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
Evan Chenga87008d2009-02-25 22:49:59 +00003111 Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Evan Cheng0b457f02008-09-25 20:50:48 +00003112 } else {
3113 assert(NumElems == 4);
3114 SDValue Cst0 = DAG.getTargetConstant(0, MVT::i32);
3115 SDValue Cst1 = DAG.getTargetConstant(1, MVT::i32);
Evan Chenga87008d2009-02-25 22:49:59 +00003116 Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
3117 Cst0, Cst1, Cst0, Cst1);
Evan Cheng0b457f02008-09-25 20:50:48 +00003118 }
3119
Dale Johannesenace16102009-02-03 19:33:06 +00003120 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
3121 SDValue Shuffle = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, PVT, V1,
Dale Johannesene8d72302009-02-06 23:05:02 +00003122 DAG.getUNDEF(PVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00003123 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Shuffle);
Evan Cheng0b457f02008-09-25 20:50:48 +00003124}
3125
Evan Chengba05f722006-04-21 23:03:30 +00003126/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00003127/// vector of zero or undef vector. This produces a shuffle where the low
3128/// element of V2 is swizzled into the zero/undef vector, landing at element
3129/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00003130static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00003131 bool isZero, bool HasSSE2,
3132 SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003133 DebugLoc dl = V2.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003134 MVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003135 SDValue V1 = isZero
Dale Johannesene8d72302009-02-06 23:05:02 +00003136 ? getZeroVector(VT, HasSSE2, DAG, dl) : DAG.getUNDEF(VT);
Duncan Sands83ec4b62008-06-06 12:08:01 +00003137 unsigned NumElems = V2.getValueType().getVectorNumElements();
3138 MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
3139 MVT EVT = MaskVT.getVectorElementType();
Dan Gohman475871a2008-07-27 21:46:04 +00003140 SmallVector<SDValue, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00003141 for (unsigned i = 0; i != NumElems; ++i)
3142 if (i == Idx) // If this is the insertion idx, put the low elt of V2 here.
3143 MaskVec.push_back(DAG.getConstant(NumElems, EVT));
3144 else
3145 MaskVec.push_back(DAG.getConstant(i, EVT));
Evan Chenga87008d2009-02-25 22:49:59 +00003146 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, MaskVT,
3147 &MaskVec[0], MaskVec.size());
Dale Johannesenace16102009-02-03 19:33:06 +00003148 return DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, V1, V2, Mask);
Evan Cheng017dcc62006-04-21 01:05:10 +00003149}
3150
Evan Chengf26ffe92008-05-29 08:22:04 +00003151/// getNumOfConsecutiveZeros - Return the number of elements in a result of
3152/// a shuffle that is zero.
3153static
Dan Gohman475871a2008-07-27 21:46:04 +00003154unsigned getNumOfConsecutiveZeros(SDValue Op, SDValue Mask,
Evan Chengf26ffe92008-05-29 08:22:04 +00003155 unsigned NumElems, bool Low,
3156 SelectionDAG &DAG) {
3157 unsigned NumZeros = 0;
3158 for (unsigned i = 0; i < NumElems; ++i) {
Evan Chengab262272008-06-25 20:52:59 +00003159 unsigned Index = Low ? i : NumElems-i-1;
Dan Gohman475871a2008-07-27 21:46:04 +00003160 SDValue Idx = Mask.getOperand(Index);
Evan Chengf26ffe92008-05-29 08:22:04 +00003161 if (Idx.getOpcode() == ISD::UNDEF) {
3162 ++NumZeros;
3163 continue;
3164 }
Gabor Greifba36cb52008-08-28 21:40:38 +00003165 SDValue Elt = DAG.getShuffleScalarElt(Op.getNode(), Index);
3166 if (Elt.getNode() && isZeroNode(Elt))
Evan Chengf26ffe92008-05-29 08:22:04 +00003167 ++NumZeros;
3168 else
3169 break;
3170 }
3171 return NumZeros;
3172}
3173
3174/// isVectorShift - Returns true if the shuffle can be implemented as a
3175/// logical left or right shift of a vector.
Dan Gohman475871a2008-07-27 21:46:04 +00003176static bool isVectorShift(SDValue Op, SDValue Mask, SelectionDAG &DAG,
3177 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003178 unsigned NumElems = Mask.getNumOperands();
3179
3180 isLeft = true;
3181 unsigned NumZeros= getNumOfConsecutiveZeros(Op, Mask, NumElems, true, DAG);
3182 if (!NumZeros) {
3183 isLeft = false;
3184 NumZeros = getNumOfConsecutiveZeros(Op, Mask, NumElems, false, DAG);
3185 if (!NumZeros)
3186 return false;
3187 }
3188
3189 bool SeenV1 = false;
3190 bool SeenV2 = false;
3191 for (unsigned i = NumZeros; i < NumElems; ++i) {
3192 unsigned Val = isLeft ? (i - NumZeros) : i;
Dan Gohman475871a2008-07-27 21:46:04 +00003193 SDValue Idx = Mask.getOperand(isLeft ? i : (i - NumZeros));
Evan Chengf26ffe92008-05-29 08:22:04 +00003194 if (Idx.getOpcode() == ISD::UNDEF)
3195 continue;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00003196 unsigned Index = cast<ConstantSDNode>(Idx)->getZExtValue();
Evan Chengf26ffe92008-05-29 08:22:04 +00003197 if (Index < NumElems)
3198 SeenV1 = true;
3199 else {
3200 Index -= NumElems;
3201 SeenV2 = true;
3202 }
3203 if (Index != Val)
3204 return false;
3205 }
3206 if (SeenV1 && SeenV2)
3207 return false;
3208
3209 ShVal = SeenV1 ? Op.getOperand(0) : Op.getOperand(1);
3210 ShAmt = NumZeros;
3211 return true;
3212}
3213
3214
Evan Chengc78d3b42006-04-24 18:01:45 +00003215/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3216///
Dan Gohman475871a2008-07-27 21:46:04 +00003217static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003218 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003219 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003220 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00003221 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003222
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003223 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003224 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003225 bool First = true;
3226 for (unsigned i = 0; i < 16; ++i) {
3227 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3228 if (ThisIsNonZero && First) {
3229 if (NumZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003230 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003231 else
Dale Johannesene8d72302009-02-06 23:05:02 +00003232 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003233 First = false;
3234 }
3235
3236 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003237 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003238 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3239 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003240 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00003241 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00003242 }
3243 if (ThisIsNonZero) {
Dale Johannesenace16102009-02-03 19:33:06 +00003244 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3245 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
Evan Chengc78d3b42006-04-24 18:01:45 +00003246 ThisElt, DAG.getConstant(8, MVT::i8));
3247 if (LastIsNonZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003248 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00003249 } else
3250 ThisElt = LastElt;
3251
Gabor Greifba36cb52008-08-28 21:40:38 +00003252 if (ThisElt.getNode())
Dale Johannesenace16102009-02-03 19:33:06 +00003253 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00003254 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00003255 }
3256 }
3257
Dale Johannesenace16102009-02-03 19:33:06 +00003258 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00003259}
3260
Bill Wendlinga348c562007-03-22 18:42:45 +00003261/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00003262///
Dan Gohman475871a2008-07-27 21:46:04 +00003263static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003264 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003265 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003266 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00003267 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003268
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003269 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003270 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003271 bool First = true;
3272 for (unsigned i = 0; i < 8; ++i) {
3273 bool isNonZero = (NonZeros & (1 << i)) != 0;
3274 if (isNonZero) {
3275 if (First) {
3276 if (NumZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003277 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003278 else
Dale Johannesene8d72302009-02-06 23:05:02 +00003279 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003280 First = false;
3281 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003282 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00003283 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00003284 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00003285 }
3286 }
3287
3288 return V;
3289}
3290
Evan Chengf26ffe92008-05-29 08:22:04 +00003291/// getVShift - Return a vector logical shift node.
3292///
Dan Gohman475871a2008-07-27 21:46:04 +00003293static SDValue getVShift(bool isLeft, MVT VT, SDValue SrcOp,
Evan Chengf26ffe92008-05-29 08:22:04 +00003294 unsigned NumBits, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00003295 const TargetLowering &TLI, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003296 bool isMMX = VT.getSizeInBits() == 64;
3297 MVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00003298 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesenace16102009-02-03 19:33:06 +00003299 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
3300 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3301 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00003302 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00003303}
3304
Dan Gohman475871a2008-07-27 21:46:04 +00003305SDValue
3306X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003307 DebugLoc dl = Op.getDebugLoc();
Chris Lattner8a594482007-11-25 00:24:49 +00003308 // All zero's are handled with pxor, all one's are handled with pcmpeqd.
Gabor Greif327ef032008-08-28 23:19:51 +00003309 if (ISD::isBuildVectorAllZeros(Op.getNode())
3310 || ISD::isBuildVectorAllOnes(Op.getNode())) {
Chris Lattner8a594482007-11-25 00:24:49 +00003311 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
3312 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
3313 // eliminated on x86-32 hosts.
3314 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
3315 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003316
Gabor Greifba36cb52008-08-28 21:40:38 +00003317 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00003318 return getOnesVector(Op.getValueType(), DAG, dl);
3319 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00003320 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003321
Duncan Sands83ec4b62008-06-06 12:08:01 +00003322 MVT VT = Op.getValueType();
3323 MVT EVT = VT.getVectorElementType();
3324 unsigned EVTBits = EVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003325
3326 unsigned NumElems = Op.getNumOperands();
3327 unsigned NumZero = 0;
3328 unsigned NumNonZero = 0;
3329 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003330 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00003331 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003332 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003333 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00003334 if (Elt.getOpcode() == ISD::UNDEF)
3335 continue;
3336 Values.insert(Elt);
3337 if (Elt.getOpcode() != ISD::Constant &&
3338 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003339 IsAllConstants = false;
Evan Chengdb2d5242007-12-12 06:45:40 +00003340 if (isZeroNode(Elt))
3341 NumZero++;
3342 else {
3343 NonZeros |= (1 << i);
3344 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003345 }
3346 }
3347
Dan Gohman7f321562007-06-25 16:23:39 +00003348 if (NumNonZero == 0) {
Chris Lattner8a594482007-11-25 00:24:49 +00003349 // All undef vector. Return an UNDEF. All zero vectors were handled above.
Dale Johannesene8d72302009-02-06 23:05:02 +00003350 return DAG.getUNDEF(VT);
Dan Gohman7f321562007-06-25 16:23:39 +00003351 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003352
Chris Lattner67f453a2008-03-09 05:42:06 +00003353 // Special case for single non-zero, non-undef, element.
Evan Chengdb2d5242007-12-12 06:45:40 +00003354 if (NumNonZero == 1 && NumElems <= 4) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00003355 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00003356 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00003357
Chris Lattner62098042008-03-09 01:05:04 +00003358 // If this is an insertion of an i64 value on x86-32, and if the top bits of
3359 // the value are obviously zero, truncate the value to i32 and do the
3360 // insertion that way. Only do this if the value is non-constant or if the
3361 // value is a constant being inserted into element 0. It is cheaper to do
3362 // a constant pool load than it is to do a movd + shuffle.
3363 if (EVT == MVT::i64 && !Subtarget->is64Bit() &&
3364 (!IsAllConstants || Idx == 0)) {
3365 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
3366 // Handle MMX and SSE both.
Duncan Sands83ec4b62008-06-06 12:08:01 +00003367 MVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
3368 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Scott Michelfdc40a02009-02-17 22:15:04 +00003369
Chris Lattner62098042008-03-09 01:05:04 +00003370 // Truncate the value (which may itself be a constant) to i32, and
3371 // convert it to a vector with movd (S2V+shuffle to zero extend).
Dale Johannesenace16102009-02-03 19:33:06 +00003372 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
3373 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00003374 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3375 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00003376
Chris Lattner62098042008-03-09 01:05:04 +00003377 // Now we have our 32-bit value zero extended in the low element of
3378 // a vector. If Idx != 0, swizzle it into place.
3379 if (Idx != 0) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003380 SDValue Ops[] = {
Dale Johannesene8d72302009-02-06 23:05:02 +00003381 Item, DAG.getUNDEF(Item.getValueType()),
Dale Johannesenace16102009-02-03 19:33:06 +00003382 getSwapEltZeroMask(VecElts, Idx, DAG, dl)
Chris Lattner62098042008-03-09 01:05:04 +00003383 };
Dale Johannesenace16102009-02-03 19:33:06 +00003384 Item = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VecVT, Ops, 3);
Chris Lattner62098042008-03-09 01:05:04 +00003385 }
Dale Johannesenace16102009-02-03 19:33:06 +00003386 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00003387 }
3388 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003389
Chris Lattner19f79692008-03-08 22:59:52 +00003390 // If we have a constant or non-constant insertion into the low element of
3391 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
3392 // the rest of the elements. This will be matched as movd/movq/movss/movsd
3393 // depending on what the source datatype is. Because we can only get here
3394 // when NumElems <= 4, this only needs to handle i32/f32/i64/f64.
3395 if (Idx == 0 &&
3396 // Don't do this for i64 values on x86-32.
3397 (EVT != MVT::i64 || Subtarget->is64Bit())) {
Dale Johannesenace16102009-02-03 19:33:06 +00003398 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003399 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
Evan Chengf0df0312008-05-15 08:39:06 +00003400 return getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3401 Subtarget->hasSSE2(), DAG);
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003402 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003403
3404 // Is it a vector logical left shift?
3405 if (NumElems == 2 && Idx == 1 &&
3406 isZeroNode(Op.getOperand(0)) && !isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003407 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00003408 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003409 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00003410 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00003411 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00003412 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003413
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003414 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00003415 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003416
Chris Lattner19f79692008-03-08 22:59:52 +00003417 // Otherwise, if this is a vector with i32 or f32 elements, and the element
3418 // is a non-constant being inserted into an element other than the low one,
3419 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
3420 // movd/movss) to move this into the low element, then shuffle it into
3421 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003422 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00003423 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00003424
Evan Cheng0db9fe62006-04-25 20:13:52 +00003425 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00003426 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3427 Subtarget->hasSSE2(), DAG);
Duncan Sands83ec4b62008-06-06 12:08:01 +00003428 MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
3429 MVT MaskEVT = MaskVT.getVectorElementType();
Dan Gohman475871a2008-07-27 21:46:04 +00003430 SmallVector<SDValue, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003431 for (unsigned i = 0; i < NumElems; i++)
3432 MaskVec.push_back(DAG.getConstant((i == Idx) ? 0 : 1, MaskEVT));
Evan Chenga87008d2009-02-25 22:49:59 +00003433 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, MaskVT,
3434 &MaskVec[0], MaskVec.size());
Dale Johannesenace16102009-02-03 19:33:06 +00003435 return DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, Item,
Dale Johannesene8d72302009-02-06 23:05:02 +00003436 DAG.getUNDEF(VT), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003437 }
3438 }
3439
Chris Lattner67f453a2008-03-09 05:42:06 +00003440 // Splat is obviously ok. Let legalizer expand it to a shuffle.
3441 if (Values.size() == 1)
Dan Gohman475871a2008-07-27 21:46:04 +00003442 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00003443
Dan Gohmana3941172007-07-24 22:55:08 +00003444 // A vector full of immediates; various special cases are already
3445 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003446 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00003447 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00003448
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003449 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00003450 if (EVTBits == 64) {
3451 if (NumNonZero == 1) {
3452 // One half is zero or undef.
3453 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00003454 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00003455 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00003456 return getShuffleVectorZeroOrUndef(V2, Idx, true,
3457 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00003458 }
Dan Gohman475871a2008-07-27 21:46:04 +00003459 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00003460 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003461
3462 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00003463 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00003464 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003465 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003466 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003467 }
3468
Bill Wendling826f36f2007-03-28 00:57:11 +00003469 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00003470 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003471 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003472 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003473 }
3474
3475 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00003476 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00003477 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003478 if (NumElems == 4 && NumZero > 0) {
3479 for (unsigned i = 0; i < 4; ++i) {
3480 bool isZero = !(NonZeros & (1 << i));
3481 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003482 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003483 else
Dale Johannesenace16102009-02-03 19:33:06 +00003484 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003485 }
3486
3487 for (unsigned i = 0; i < 2; ++i) {
3488 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
3489 default: break;
3490 case 0:
3491 V[i] = V[i*2]; // Must be a zero vector.
3492 break;
3493 case 1:
Dale Johannesenace16102009-02-03 19:33:06 +00003494 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, V[i*2+1], V[i*2],
3495 getMOVLMask(NumElems, DAG, dl));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003496 break;
3497 case 2:
Dale Johannesenace16102009-02-03 19:33:06 +00003498 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, V[i*2], V[i*2+1],
3499 getMOVLMask(NumElems, DAG, dl));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003500 break;
3501 case 3:
Dale Johannesenace16102009-02-03 19:33:06 +00003502 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, V[i*2], V[i*2+1],
3503 getUnpacklMask(NumElems, DAG, dl));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003504 break;
3505 }
3506 }
3507
Duncan Sands83ec4b62008-06-06 12:08:01 +00003508 MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
3509 MVT EVT = MaskVT.getVectorElementType();
Dan Gohman475871a2008-07-27 21:46:04 +00003510 SmallVector<SDValue, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003511 bool Reverse = (NonZeros & 0x3) == 2;
3512 for (unsigned i = 0; i < 2; ++i)
3513 if (Reverse)
3514 MaskVec.push_back(DAG.getConstant(1-i, EVT));
3515 else
3516 MaskVec.push_back(DAG.getConstant(i, EVT));
3517 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
3518 for (unsigned i = 0; i < 2; ++i)
3519 if (Reverse)
3520 MaskVec.push_back(DAG.getConstant(1-i+NumElems, EVT));
3521 else
3522 MaskVec.push_back(DAG.getConstant(i+NumElems, EVT));
Evan Chenga87008d2009-02-25 22:49:59 +00003523 SDValue ShufMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MaskVT,
3524 &MaskVec[0], MaskVec.size());
Dale Johannesenace16102009-02-03 19:33:06 +00003525 return DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, V[0], V[1], ShufMask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003526 }
3527
3528 if (Values.size() > 2) {
3529 // Expand into a number of unpckl*.
3530 // e.g. for v4f32
3531 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
3532 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
3533 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Dale Johannesenace16102009-02-03 19:33:06 +00003534 SDValue UnpckMask = getUnpacklMask(NumElems, DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003535 for (unsigned i = 0; i < NumElems; ++i)
Dale Johannesenace16102009-02-03 19:33:06 +00003536 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003537 NumElems >>= 1;
3538 while (NumElems != 0) {
3539 for (unsigned i = 0; i < NumElems; ++i)
Dale Johannesenace16102009-02-03 19:33:06 +00003540 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, V[i], V[i + NumElems],
Evan Cheng0db9fe62006-04-25 20:13:52 +00003541 UnpckMask);
3542 NumElems >>= 1;
3543 }
3544 return V[0];
3545 }
3546
Dan Gohman475871a2008-07-27 21:46:04 +00003547 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003548}
3549
Nate Begemanb9a47b82009-02-23 08:49:38 +00003550// v8i16 shuffles - Prefer shuffles in the following order:
3551// 1. [all] pshuflw, pshufhw, optional move
3552// 2. [ssse3] 1 x pshufb
3553// 3. [ssse3] 2 x pshufb + 1 x por
3554// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003555static
Dan Gohman475871a2008-07-27 21:46:04 +00003556SDValue LowerVECTOR_SHUFFLEv8i16(SDValue V1, SDValue V2,
Bill Wendlinge85dc492008-08-21 22:35:37 +00003557 SDValue PermMask, SelectionDAG &DAG,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003558 X86TargetLowering &TLI, DebugLoc dl) {
Gabor Greifba36cb52008-08-28 21:40:38 +00003559 SmallVector<SDValue, 8> MaskElts(PermMask.getNode()->op_begin(),
3560 PermMask.getNode()->op_end());
Nate Begemanb9a47b82009-02-23 08:49:38 +00003561 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00003562
Nate Begemanb9a47b82009-02-23 08:49:38 +00003563 // Determine if more than 1 of the words in each of the low and high quadwords
3564 // of the result come from the same quadword of one of the two inputs. Undef
3565 // mask values count as coming from any quadword, for better codegen.
3566 SmallVector<unsigned, 4> LoQuad(4);
3567 SmallVector<unsigned, 4> HiQuad(4);
3568 BitVector InputQuads(4);
3569 for (unsigned i = 0; i < 8; ++i) {
3570 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Dan Gohman475871a2008-07-27 21:46:04 +00003571 SDValue Elt = MaskElts[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00003572 int EltIdx = Elt.getOpcode() == ISD::UNDEF ? -1 :
3573 cast<ConstantSDNode>(Elt)->getZExtValue();
3574 MaskVals.push_back(EltIdx);
3575 if (EltIdx < 0) {
3576 ++Quad[0];
3577 ++Quad[1];
3578 ++Quad[2];
3579 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00003580 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003581 }
3582 ++Quad[EltIdx / 4];
3583 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00003584 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003585
Nate Begemanb9a47b82009-02-23 08:49:38 +00003586 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003587 unsigned MaxQuad = 1;
3588 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003589 if (LoQuad[i] > MaxQuad) {
3590 BestLoQuad = i;
3591 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003592 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003593 }
3594
Nate Begemanb9a47b82009-02-23 08:49:38 +00003595 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003596 MaxQuad = 1;
3597 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003598 if (HiQuad[i] > MaxQuad) {
3599 BestHiQuad = i;
3600 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003601 }
3602 }
3603
Nate Begemanb9a47b82009-02-23 08:49:38 +00003604 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
3605 // of the two input vectors, shuffle them into one input vector so only a
3606 // single pshufb instruction is necessary. If There are more than 2 input
3607 // quads, disable the next transformation since it does not help SSSE3.
3608 bool V1Used = InputQuads[0] || InputQuads[1];
3609 bool V2Used = InputQuads[2] || InputQuads[3];
3610 if (TLI.getSubtarget()->hasSSSE3()) {
3611 if (InputQuads.count() == 2 && V1Used && V2Used) {
3612 BestLoQuad = InputQuads.find_first();
3613 BestHiQuad = InputQuads.find_next(BestLoQuad);
3614 }
3615 if (InputQuads.count() > 2) {
3616 BestLoQuad = -1;
3617 BestHiQuad = -1;
3618 }
3619 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003620
Nate Begemanb9a47b82009-02-23 08:49:38 +00003621 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
3622 // the shuffle mask. If a quad is scored as -1, that means that it contains
3623 // words from all 4 input quadwords.
3624 SDValue NewV;
3625 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
3626 SmallVector<SDValue,8> MaskV;
3627 MaskV.push_back(DAG.getConstant(BestLoQuad < 0 ? 0 : BestLoQuad, MVT::i64));
3628 MaskV.push_back(DAG.getConstant(BestHiQuad < 0 ? 1 : BestHiQuad, MVT::i64));
Evan Chenga87008d2009-02-25 22:49:59 +00003629 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64, &MaskV[0], 2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003630
Dale Johannesenace16102009-02-03 19:33:06 +00003631 NewV = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, MVT::v2i64,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003632 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
3633 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00003634 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00003635
Nate Begemanb9a47b82009-02-23 08:49:38 +00003636 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
3637 // source words for the shuffle, to aid later transformations.
3638 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00003639 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00003640 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003641 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00003642 if (idx != (int)i)
3643 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003644 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00003645 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003646 AllWordsInNewV = false;
3647 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00003648 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003649
Nate Begemanb9a47b82009-02-23 08:49:38 +00003650 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
3651 if (AllWordsInNewV) {
3652 for (int i = 0; i != 8; ++i) {
3653 int idx = MaskVals[i];
3654 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00003655 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003656 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
3657 if ((idx != i) && idx < 4)
3658 pshufhw = false;
3659 if ((idx != i) && idx > 3)
3660 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00003661 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00003662 V1 = NewV;
3663 V2Used = false;
3664 BestLoQuad = 0;
3665 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003666 }
Evan Cheng14b32e12007-12-11 01:46:18 +00003667
Nate Begemanb9a47b82009-02-23 08:49:38 +00003668 // If we've eliminated the use of V2, and the new mask is a pshuflw or
3669 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00003670 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003671 MaskV.clear();
3672 for (unsigned i = 0; i != 8; ++i)
3673 MaskV.push_back((MaskVals[i] < 0) ? DAG.getUNDEF(MVT::i16)
3674 : DAG.getConstant(MaskVals[i],
3675 MVT::i16));
3676 return DAG.getNode(ISD::VECTOR_SHUFFLE, dl, MVT::v8i16, NewV,
3677 DAG.getUNDEF(MVT::v8i16),
Evan Chenga87008d2009-02-25 22:49:59 +00003678 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i16,
3679 &MaskV[0], 8));
Evan Cheng14b32e12007-12-11 01:46:18 +00003680 }
Evan Cheng14b32e12007-12-11 01:46:18 +00003681 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00003682
3683 // If we have SSSE3, and all words of the result are from 1 input vector,
3684 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
3685 // is present, fall back to case 4.
3686 if (TLI.getSubtarget()->hasSSSE3()) {
3687 SmallVector<SDValue,16> pshufbMask;
3688
3689 // If we have elements from both input vectors, set the high bit of the
3690 // shuffle mask element to zero out elements that come from V2 in the V1
3691 // mask, and elements that come from V1 in the V2 mask, so that the two
3692 // results can be OR'd together.
3693 bool TwoInputs = V1Used && V2Used;
3694 for (unsigned i = 0; i != 8; ++i) {
3695 int EltIdx = MaskVals[i] * 2;
3696 if (TwoInputs && (EltIdx >= 16)) {
3697 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3698 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3699 continue;
3700 }
3701 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
3702 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
3703 }
3704 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
3705 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00003706 DAG.getNode(ISD::BUILD_VECTOR, dl,
3707 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003708 if (!TwoInputs)
3709 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
3710
3711 // Calculate the shuffle mask for the second input, shuffle it, and
3712 // OR it with the first shuffled input.
3713 pshufbMask.clear();
3714 for (unsigned i = 0; i != 8; ++i) {
3715 int EltIdx = MaskVals[i] * 2;
3716 if (EltIdx < 16) {
3717 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3718 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3719 continue;
3720 }
3721 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
3722 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
3723 }
3724 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
3725 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00003726 DAG.getNode(ISD::BUILD_VECTOR, dl,
3727 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003728 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
3729 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
3730 }
3731
3732 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
3733 // and update MaskVals with new element order.
3734 BitVector InOrder(8);
3735 if (BestLoQuad >= 0) {
3736 SmallVector<SDValue, 8> MaskV;
3737 for (int i = 0; i != 4; ++i) {
3738 int idx = MaskVals[i];
3739 if (idx < 0) {
3740 MaskV.push_back(DAG.getUNDEF(MVT::i16));
3741 InOrder.set(i);
3742 } else if ((idx / 4) == BestLoQuad) {
3743 MaskV.push_back(DAG.getConstant(idx & 3, MVT::i16));
3744 InOrder.set(i);
3745 } else {
3746 MaskV.push_back(DAG.getUNDEF(MVT::i16));
3747 }
3748 }
3749 for (unsigned i = 4; i != 8; ++i)
3750 MaskV.push_back(DAG.getConstant(i, MVT::i16));
3751 NewV = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, MVT::v8i16, NewV,
3752 DAG.getUNDEF(MVT::v8i16),
Evan Chenga87008d2009-02-25 22:49:59 +00003753 DAG.getNode(ISD::BUILD_VECTOR, dl,
3754 MVT::v8i16, &MaskV[0], 8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003755 }
3756
3757 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
3758 // and update MaskVals with the new element order.
3759 if (BestHiQuad >= 0) {
3760 SmallVector<SDValue, 8> MaskV;
3761 for (unsigned i = 0; i != 4; ++i)
3762 MaskV.push_back(DAG.getConstant(i, MVT::i16));
3763 for (unsigned i = 4; i != 8; ++i) {
3764 int idx = MaskVals[i];
3765 if (idx < 0) {
3766 MaskV.push_back(DAG.getUNDEF(MVT::i16));
3767 InOrder.set(i);
3768 } else if ((idx / 4) == BestHiQuad) {
3769 MaskV.push_back(DAG.getConstant((idx & 3) + 4, MVT::i16));
3770 InOrder.set(i);
3771 } else {
3772 MaskV.push_back(DAG.getUNDEF(MVT::i16));
3773 }
3774 }
3775 NewV = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, MVT::v8i16, NewV,
3776 DAG.getUNDEF(MVT::v8i16),
Evan Chenga87008d2009-02-25 22:49:59 +00003777 DAG.getNode(ISD::BUILD_VECTOR, dl,
3778 MVT::v8i16, &MaskV[0], 8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003779 }
3780
3781 // In case BestHi & BestLo were both -1, which means each quadword has a word
3782 // from each of the four input quadwords, calculate the InOrder bitvector now
3783 // before falling through to the insert/extract cleanup.
3784 if (BestLoQuad == -1 && BestHiQuad == -1) {
3785 NewV = V1;
3786 for (int i = 0; i != 8; ++i)
3787 if (MaskVals[i] < 0 || MaskVals[i] == i)
3788 InOrder.set(i);
3789 }
3790
3791 // The other elements are put in the right place using pextrw and pinsrw.
3792 for (unsigned i = 0; i != 8; ++i) {
3793 if (InOrder[i])
3794 continue;
3795 int EltIdx = MaskVals[i];
3796 if (EltIdx < 0)
3797 continue;
3798 SDValue ExtOp = (EltIdx < 8)
3799 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
3800 DAG.getIntPtrConstant(EltIdx))
3801 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
3802 DAG.getIntPtrConstant(EltIdx - 8));
3803 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
3804 DAG.getIntPtrConstant(i));
3805 }
3806 return NewV;
3807}
3808
3809// v16i8 shuffles - Prefer shuffles in the following order:
3810// 1. [ssse3] 1 x pshufb
3811// 2. [ssse3] 2 x pshufb + 1 x por
3812// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
3813static
3814SDValue LowerVECTOR_SHUFFLEv16i8(SDValue V1, SDValue V2,
3815 SDValue PermMask, SelectionDAG &DAG,
3816 X86TargetLowering &TLI, DebugLoc dl) {
3817 SmallVector<SDValue, 16> MaskElts(PermMask.getNode()->op_begin(),
3818 PermMask.getNode()->op_end());
3819 SmallVector<int, 16> MaskVals;
3820
3821 // If we have SSSE3, case 1 is generated when all result bytes come from
3822 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
3823 // present, fall back to case 3.
3824 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
3825 bool V1Only = true;
3826 bool V2Only = true;
3827 for (unsigned i = 0; i < 16; ++i) {
3828 SDValue Elt = MaskElts[i];
3829 int EltIdx = Elt.getOpcode() == ISD::UNDEF ? -1 :
3830 cast<ConstantSDNode>(Elt)->getZExtValue();
3831 MaskVals.push_back(EltIdx);
3832 if (EltIdx < 0)
3833 continue;
3834 if (EltIdx < 16)
3835 V2Only = false;
3836 else
3837 V1Only = false;
3838 }
3839
3840 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
3841 if (TLI.getSubtarget()->hasSSSE3()) {
3842 SmallVector<SDValue,16> pshufbMask;
3843
3844 // If all result elements are from one input vector, then only translate
3845 // undef mask values to 0x80 (zero out result) in the pshufb mask.
3846 //
3847 // Otherwise, we have elements from both input vectors, and must zero out
3848 // elements that come from V2 in the first mask, and V1 in the second mask
3849 // so that we can OR them together.
3850 bool TwoInputs = !(V1Only || V2Only);
3851 for (unsigned i = 0; i != 16; ++i) {
3852 int EltIdx = MaskVals[i];
3853 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
3854 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3855 continue;
3856 }
3857 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
3858 }
3859 // If all the elements are from V2, assign it to V1 and return after
3860 // building the first pshufb.
3861 if (V2Only)
3862 V1 = V2;
3863 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00003864 DAG.getNode(ISD::BUILD_VECTOR, dl,
3865 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003866 if (!TwoInputs)
3867 return V1;
3868
3869 // Calculate the shuffle mask for the second input, shuffle it, and
3870 // OR it with the first shuffled input.
3871 pshufbMask.clear();
3872 for (unsigned i = 0; i != 16; ++i) {
3873 int EltIdx = MaskVals[i];
3874 if (EltIdx < 16) {
3875 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3876 continue;
3877 }
3878 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
3879 }
3880 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00003881 DAG.getNode(ISD::BUILD_VECTOR, dl,
3882 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003883 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
3884 }
3885
3886 // No SSSE3 - Calculate in place words and then fix all out of place words
3887 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
3888 // the 16 different words that comprise the two doublequadword input vectors.
3889 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
3890 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
3891 SDValue NewV = V2Only ? V2 : V1;
3892 for (int i = 0; i != 8; ++i) {
3893 int Elt0 = MaskVals[i*2];
3894 int Elt1 = MaskVals[i*2+1];
3895
3896 // This word of the result is all undef, skip it.
3897 if (Elt0 < 0 && Elt1 < 0)
3898 continue;
3899
3900 // This word of the result is already in the correct place, skip it.
3901 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
3902 continue;
3903 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
3904 continue;
3905
3906 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
3907 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
3908 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00003909
3910 // If Elt0 and Elt1 are defined, are consecutive, and can be load
3911 // using a single extract together, load it and store it.
3912 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
3913 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
3914 DAG.getIntPtrConstant(Elt1 / 2));
3915 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
3916 DAG.getIntPtrConstant(i));
3917 continue;
3918 }
3919
Nate Begemanb9a47b82009-02-23 08:49:38 +00003920 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00003921 // source byte is not also odd, shift the extracted word left 8 bits
3922 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00003923 if (Elt1 >= 0) {
3924 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
3925 DAG.getIntPtrConstant(Elt1 / 2));
3926 if ((Elt1 & 1) == 0)
3927 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
3928 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00003929 else if (Elt0 >= 0)
3930 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
3931 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003932 }
3933 // If Elt0 is defined, extract it from the appropriate source. If the
3934 // source byte is not also even, shift the extracted word right 8 bits. If
3935 // Elt1 was also defined, OR the extracted values together before
3936 // inserting them in the result.
3937 if (Elt0 >= 0) {
3938 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
3939 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
3940 if ((Elt0 & 1) != 0)
3941 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
3942 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00003943 else if (Elt1 >= 0)
3944 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
3945 DAG.getConstant(0x00FF, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003946 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
3947 : InsElt0;
3948 }
3949 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
3950 DAG.getIntPtrConstant(i));
3951 }
3952 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00003953}
3954
Evan Cheng7a831ce2007-12-15 03:00:47 +00003955/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
3956/// ones, or rewriting v4i32 / v2f32 as 2 wide ones if possible. This can be
3957/// done when every pair / quad of shuffle mask elements point to elements in
3958/// the right sequence. e.g.
Evan Cheng14b32e12007-12-11 01:46:18 +00003959/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
3960static
Dan Gohman475871a2008-07-27 21:46:04 +00003961SDValue RewriteAsNarrowerShuffle(SDValue V1, SDValue V2,
Duncan Sands83ec4b62008-06-06 12:08:01 +00003962 MVT VT,
Dan Gohman475871a2008-07-27 21:46:04 +00003963 SDValue PermMask, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00003964 TargetLowering &TLI, DebugLoc dl) {
Evan Cheng14b32e12007-12-11 01:46:18 +00003965 unsigned NumElems = PermMask.getNumOperands();
Evan Cheng7a831ce2007-12-15 03:00:47 +00003966 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003967 MVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
Duncan Sandsd038e042008-07-21 10:20:31 +00003968 MVT MaskEltVT = MaskVT.getVectorElementType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003969 MVT NewVT = MaskVT;
3970 switch (VT.getSimpleVT()) {
3971 default: assert(false && "Unexpected!");
Evan Cheng7a831ce2007-12-15 03:00:47 +00003972 case MVT::v4f32: NewVT = MVT::v2f64; break;
3973 case MVT::v4i32: NewVT = MVT::v2i64; break;
3974 case MVT::v8i16: NewVT = MVT::v4i32; break;
3975 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00003976 }
3977
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003978 if (NewWidth == 2) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003979 if (VT.isInteger())
Evan Cheng7a831ce2007-12-15 03:00:47 +00003980 NewVT = MVT::v2i64;
3981 else
3982 NewVT = MVT::v2f64;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003983 }
Evan Cheng7a831ce2007-12-15 03:00:47 +00003984 unsigned Scale = NumElems / NewWidth;
Dan Gohman475871a2008-07-27 21:46:04 +00003985 SmallVector<SDValue, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00003986 for (unsigned i = 0; i < NumElems; i += Scale) {
3987 unsigned StartIdx = ~0U;
3988 for (unsigned j = 0; j < Scale; ++j) {
Dan Gohman475871a2008-07-27 21:46:04 +00003989 SDValue Elt = PermMask.getOperand(i+j);
Evan Cheng14b32e12007-12-11 01:46:18 +00003990 if (Elt.getOpcode() == ISD::UNDEF)
3991 continue;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00003992 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00003993 if (StartIdx == ~0U)
3994 StartIdx = EltIdx - (EltIdx % Scale);
3995 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00003996 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00003997 }
3998 if (StartIdx == ~0U)
Dale Johannesene8d72302009-02-06 23:05:02 +00003999 MaskVec.push_back(DAG.getUNDEF(MaskEltVT));
Evan Cheng14b32e12007-12-11 01:46:18 +00004000 else
Duncan Sandsd038e042008-07-21 10:20:31 +00004001 MaskVec.push_back(DAG.getConstant(StartIdx / Scale, MaskEltVT));
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004002 }
4003
Dale Johannesenace16102009-02-03 19:33:06 +00004004 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
4005 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
4006 return DAG.getNode(ISD::VECTOR_SHUFFLE, dl, NewVT, V1, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004007 DAG.getNode(ISD::BUILD_VECTOR, dl, MaskVT,
4008 &MaskVec[0], MaskVec.size()));
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004009}
4010
Evan Chengd880b972008-05-09 21:53:03 +00004011/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004012///
Dan Gohman475871a2008-07-27 21:46:04 +00004013static SDValue getVZextMovL(MVT VT, MVT OpVT,
4014 SDValue SrcOp, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00004015 const X86Subtarget *Subtarget, DebugLoc dl) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004016 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
4017 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00004018 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00004019 LD = dyn_cast<LoadSDNode>(SrcOp);
4020 if (!LD) {
4021 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
4022 // instead.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004023 MVT EVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Evan Cheng7e2ff772008-05-08 00:57:18 +00004024 if ((EVT != MVT::i64 || Subtarget->is64Bit()) &&
4025 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
4026 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
4027 SrcOp.getOperand(0).getOperand(0).getValueType() == EVT) {
4028 // PR2108
4029 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesenace16102009-02-03 19:33:06 +00004030 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4031 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
4032 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
4033 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00004034 SrcOp.getOperand(0)
4035 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004036 }
4037 }
4038 }
4039
Dale Johannesenace16102009-02-03 19:33:06 +00004040 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4041 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004042 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00004043 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004044}
4045
Evan Chengace3c172008-07-22 21:13:36 +00004046/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
4047/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004048static SDValue
4049LowerVECTOR_SHUFFLE_4wide(SDValue V1, SDValue V2,
Dale Johannesenace16102009-02-03 19:33:06 +00004050 SDValue PermMask, MVT VT, SelectionDAG &DAG,
4051 DebugLoc dl) {
Evan Chengace3c172008-07-22 21:13:36 +00004052 MVT MaskVT = PermMask.getValueType();
4053 MVT MaskEVT = MaskVT.getVectorElementType();
4054 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00004055 Locs.resize(4);
Dale Johannesene8d72302009-02-06 23:05:02 +00004056 SmallVector<SDValue, 8> Mask1(4, DAG.getUNDEF(MaskEVT));
Evan Chengace3c172008-07-22 21:13:36 +00004057 unsigned NumHi = 0;
4058 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00004059 for (unsigned i = 0; i != 4; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00004060 SDValue Elt = PermMask.getOperand(i);
Evan Chengace3c172008-07-22 21:13:36 +00004061 if (Elt.getOpcode() == ISD::UNDEF) {
4062 Locs[i] = std::make_pair(-1, -1);
4063 } else {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004064 unsigned Val = cast<ConstantSDNode>(Elt)->getZExtValue();
Dan Gohmand0859942008-08-04 23:09:15 +00004065 assert(Val < 8 && "Invalid VECTOR_SHUFFLE index!");
Evan Chengace3c172008-07-22 21:13:36 +00004066 if (Val < 4) {
4067 Locs[i] = std::make_pair(0, NumLo);
4068 Mask1[NumLo] = Elt;
4069 NumLo++;
4070 } else {
4071 Locs[i] = std::make_pair(1, NumHi);
4072 if (2+NumHi < 4)
4073 Mask1[2+NumHi] = Elt;
4074 NumHi++;
4075 }
4076 }
4077 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004078
Evan Chengace3c172008-07-22 21:13:36 +00004079 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004080 // If no more than two elements come from either vector. This can be
4081 // implemented with two shuffles. First shuffle gather the elements.
4082 // The second shuffle, which takes the first shuffle as both of its
4083 // vector operands, put the elements into the right order.
Dale Johannesenace16102009-02-03 19:33:06 +00004084 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, V1, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004085 DAG.getNode(ISD::BUILD_VECTOR, dl, MaskVT,
4086 &Mask1[0], Mask1.size()));
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004087
Dale Johannesene8d72302009-02-06 23:05:02 +00004088 SmallVector<SDValue, 8> Mask2(4, DAG.getUNDEF(MaskEVT));
Evan Chengace3c172008-07-22 21:13:36 +00004089 for (unsigned i = 0; i != 4; ++i) {
4090 if (Locs[i].first == -1)
4091 continue;
4092 else {
4093 unsigned Idx = (i < 2) ? 0 : 4;
4094 Idx += Locs[i].first * 2 + Locs[i].second;
4095 Mask2[i] = DAG.getConstant(Idx, MaskEVT);
4096 }
4097 }
4098
Dale Johannesenace16102009-02-03 19:33:06 +00004099 return DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, V1, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004100 DAG.getNode(ISD::BUILD_VECTOR, dl, MaskVT,
4101 &Mask2[0], Mask2.size()));
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004102 } else if (NumLo == 3 || NumHi == 3) {
4103 // Otherwise, we must have three elements from one vector, call it X, and
4104 // one element from the other, call it Y. First, use a shufps to build an
4105 // intermediate vector with the one element from Y and the element from X
4106 // that will be in the same half in the final destination (the indexes don't
4107 // matter). Then, use a shufps to build the final vector, taking the half
4108 // containing the element from Y from the intermediate, and the other half
4109 // from X.
4110 if (NumHi == 3) {
4111 // Normalize it so the 3 elements come from V1.
Dale Johannesenace16102009-02-03 19:33:06 +00004112 PermMask = CommuteVectorShuffleMask(PermMask, DAG, dl);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004113 std::swap(V1, V2);
4114 }
4115
4116 // Find the element from V2.
4117 unsigned HiIndex;
4118 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Dan Gohman475871a2008-07-27 21:46:04 +00004119 SDValue Elt = PermMask.getOperand(HiIndex);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004120 if (Elt.getOpcode() == ISD::UNDEF)
4121 continue;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004122 unsigned Val = cast<ConstantSDNode>(Elt)->getZExtValue();
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004123 if (Val >= 4)
4124 break;
4125 }
4126
4127 Mask1[0] = PermMask.getOperand(HiIndex);
Dale Johannesene8d72302009-02-06 23:05:02 +00004128 Mask1[1] = DAG.getUNDEF(MaskEVT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004129 Mask1[2] = PermMask.getOperand(HiIndex^1);
Dale Johannesene8d72302009-02-06 23:05:02 +00004130 Mask1[3] = DAG.getUNDEF(MaskEVT);
Dale Johannesenace16102009-02-03 19:33:06 +00004131 V2 = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, V1, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004132 DAG.getNode(ISD::BUILD_VECTOR, dl, MaskVT, &Mask1[0], 4));
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004133
4134 if (HiIndex >= 2) {
4135 Mask1[0] = PermMask.getOperand(0);
4136 Mask1[1] = PermMask.getOperand(1);
4137 Mask1[2] = DAG.getConstant(HiIndex & 1 ? 6 : 4, MaskEVT);
4138 Mask1[3] = DAG.getConstant(HiIndex & 1 ? 4 : 6, MaskEVT);
Dale Johannesenace16102009-02-03 19:33:06 +00004139 return DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, V1, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004140 DAG.getNode(ISD::BUILD_VECTOR, dl,
4141 MaskVT, &Mask1[0], 4));
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004142 } else {
4143 Mask1[0] = DAG.getConstant(HiIndex & 1 ? 2 : 0, MaskEVT);
4144 Mask1[1] = DAG.getConstant(HiIndex & 1 ? 0 : 2, MaskEVT);
4145 Mask1[2] = PermMask.getOperand(2);
4146 Mask1[3] = PermMask.getOperand(3);
4147 if (Mask1[2].getOpcode() != ISD::UNDEF)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004148 Mask1[2] =
4149 DAG.getConstant(cast<ConstantSDNode>(Mask1[2])->getZExtValue()+4,
4150 MaskEVT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004151 if (Mask1[3].getOpcode() != ISD::UNDEF)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004152 Mask1[3] =
4153 DAG.getConstant(cast<ConstantSDNode>(Mask1[3])->getZExtValue()+4,
4154 MaskEVT);
Dale Johannesenace16102009-02-03 19:33:06 +00004155 return DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, V2, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004156 DAG.getNode(ISD::BUILD_VECTOR, dl,
4157 MaskVT, &Mask1[0], 4));
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004158 }
Evan Chengace3c172008-07-22 21:13:36 +00004159 }
4160
4161 // Break it into (shuffle shuffle_hi, shuffle_lo).
4162 Locs.clear();
Dale Johannesene8d72302009-02-06 23:05:02 +00004163 SmallVector<SDValue,8> LoMask(4, DAG.getUNDEF(MaskEVT));
4164 SmallVector<SDValue,8> HiMask(4, DAG.getUNDEF(MaskEVT));
Dan Gohman475871a2008-07-27 21:46:04 +00004165 SmallVector<SDValue,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00004166 unsigned MaskIdx = 0;
4167 unsigned LoIdx = 0;
4168 unsigned HiIdx = 2;
4169 for (unsigned i = 0; i != 4; ++i) {
4170 if (i == 2) {
4171 MaskPtr = &HiMask;
4172 MaskIdx = 1;
4173 LoIdx = 0;
4174 HiIdx = 2;
4175 }
Dan Gohman475871a2008-07-27 21:46:04 +00004176 SDValue Elt = PermMask.getOperand(i);
Evan Chengace3c172008-07-22 21:13:36 +00004177 if (Elt.getOpcode() == ISD::UNDEF) {
4178 Locs[i] = std::make_pair(-1, -1);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004179 } else if (cast<ConstantSDNode>(Elt)->getZExtValue() < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004180 Locs[i] = std::make_pair(MaskIdx, LoIdx);
4181 (*MaskPtr)[LoIdx] = Elt;
4182 LoIdx++;
4183 } else {
4184 Locs[i] = std::make_pair(MaskIdx, HiIdx);
4185 (*MaskPtr)[HiIdx] = Elt;
4186 HiIdx++;
4187 }
4188 }
4189
Dale Johannesenace16102009-02-03 19:33:06 +00004190 SDValue LoShuffle = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, V1, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004191 DAG.getNode(ISD::BUILD_VECTOR, dl, MaskVT,
Evan Chengace3c172008-07-22 21:13:36 +00004192 &LoMask[0], LoMask.size()));
Dale Johannesenace16102009-02-03 19:33:06 +00004193 SDValue HiShuffle = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, V1, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004194 DAG.getNode(ISD::BUILD_VECTOR, dl, MaskVT,
Evan Chengace3c172008-07-22 21:13:36 +00004195 &HiMask[0], HiMask.size()));
Dan Gohman475871a2008-07-27 21:46:04 +00004196 SmallVector<SDValue, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00004197 for (unsigned i = 0; i != 4; ++i) {
4198 if (Locs[i].first == -1) {
Dale Johannesene8d72302009-02-06 23:05:02 +00004199 MaskOps.push_back(DAG.getUNDEF(MaskEVT));
Evan Chengace3c172008-07-22 21:13:36 +00004200 } else {
4201 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
4202 MaskOps.push_back(DAG.getConstant(Idx, MaskEVT));
4203 }
4204 }
Dale Johannesenace16102009-02-03 19:33:06 +00004205 return DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, LoShuffle, HiShuffle,
Evan Chenga87008d2009-02-25 22:49:59 +00004206 DAG.getNode(ISD::BUILD_VECTOR, dl, MaskVT,
4207 &MaskOps[0], MaskOps.size()));
Evan Chengace3c172008-07-22 21:13:36 +00004208}
4209
Dan Gohman475871a2008-07-27 21:46:04 +00004210SDValue
4211X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
4212 SDValue V1 = Op.getOperand(0);
4213 SDValue V2 = Op.getOperand(1);
4214 SDValue PermMask = Op.getOperand(2);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004215 MVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004216 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004217 unsigned NumElems = PermMask.getNumOperands();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004218 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004219 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
4220 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00004221 bool V1IsSplat = false;
4222 bool V2IsSplat = false;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004223
Nate Begemanb9a47b82009-02-23 08:49:38 +00004224 // FIXME: Check for legal shuffle and return?
4225
Gabor Greifba36cb52008-08-28 21:40:38 +00004226 if (isUndefShuffle(Op.getNode()))
Dale Johannesene8d72302009-02-06 23:05:02 +00004227 return DAG.getUNDEF(VT);
Evan Cheng8cf723d2006-09-08 01:50:06 +00004228
Gabor Greifba36cb52008-08-28 21:40:38 +00004229 if (isZeroShuffle(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004230 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004231
Gabor Greifba36cb52008-08-28 21:40:38 +00004232 if (isIdentityMask(PermMask.getNode()))
Evan Cheng49892af2007-06-19 00:02:56 +00004233 return V1;
Gabor Greifba36cb52008-08-28 21:40:38 +00004234 else if (isIdentityMask(PermMask.getNode(), true))
Evan Cheng49892af2007-06-19 00:02:56 +00004235 return V2;
4236
Evan Cheng4dcc8a32008-09-25 23:35:16 +00004237 // Canonicalize movddup shuffles.
4238 if (V2IsUndef && Subtarget->hasSSE2() &&
Evan Cheng882cdfd2008-10-06 21:13:08 +00004239 VT.getSizeInBits() == 128 &&
Evan Cheng4dcc8a32008-09-25 23:35:16 +00004240 X86::isMOVDDUPMask(PermMask.getNode()))
4241 return CanonicalizeMovddup(Op, V1, PermMask, DAG, Subtarget->hasSSE3());
4242
Gabor Greifba36cb52008-08-28 21:40:38 +00004243 if (isSplatMask(PermMask.getNode())) {
Evan Cheng0c0f83f2008-04-05 00:30:36 +00004244 if (isMMX || NumElems < 4) return Op;
4245 // Promote it to a v4{if}32 splat.
4246 return PromoteSplat(Op, DAG, Subtarget->hasSSE2());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004247 }
4248
Evan Cheng7a831ce2007-12-15 03:00:47 +00004249 // If the shuffle can be profitably rewritten as a narrower shuffle, then
4250 // do it!
4251 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Dale Johannesenace16102009-02-03 19:33:06 +00004252 SDValue NewOp= RewriteAsNarrowerShuffle(V1, V2, VT, PermMask, DAG,
4253 *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004254 if (NewOp.getNode())
Scott Michelfdc40a02009-02-17 22:15:04 +00004255 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004256 LowerVECTOR_SHUFFLE(NewOp, DAG));
Evan Cheng7a831ce2007-12-15 03:00:47 +00004257 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
4258 // FIXME: Figure out a cleaner way to do this.
4259 // Try to make use of movq to zero out the top part.
Gabor Greifba36cb52008-08-28 21:40:38 +00004260 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Dan Gohman475871a2008-07-27 21:46:04 +00004261 SDValue NewOp = RewriteAsNarrowerShuffle(V1, V2, VT, PermMask,
Dale Johannesenace16102009-02-03 19:33:06 +00004262 DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004263 if (NewOp.getNode()) {
Dan Gohman475871a2008-07-27 21:46:04 +00004264 SDValue NewV1 = NewOp.getOperand(0);
4265 SDValue NewV2 = NewOp.getOperand(1);
4266 SDValue NewMask = NewOp.getOperand(2);
Gabor Greifba36cb52008-08-28 21:40:38 +00004267 if (isCommutedMOVL(NewMask.getNode(), true, false)) {
Evan Cheng7a831ce2007-12-15 03:00:47 +00004268 NewOp = CommuteVectorShuffle(NewOp, NewV1, NewV2, NewMask, DAG);
Dale Johannesenace16102009-02-03 19:33:06 +00004269 return getVZextMovL(VT, NewOp.getValueType(), NewV2, DAG, Subtarget,
4270 dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004271 }
4272 }
Gabor Greifba36cb52008-08-28 21:40:38 +00004273 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Dan Gohman475871a2008-07-27 21:46:04 +00004274 SDValue NewOp= RewriteAsNarrowerShuffle(V1, V2, VT, PermMask,
Dale Johannesenace16102009-02-03 19:33:06 +00004275 DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004276 if (NewOp.getNode() && X86::isMOVLMask(NewOp.getOperand(2).getNode()))
Evan Chengd880b972008-05-09 21:53:03 +00004277 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Dale Johannesenace16102009-02-03 19:33:06 +00004278 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004279 }
4280 }
4281
Evan Chengf26ffe92008-05-29 08:22:04 +00004282 // Check if this can be converted into a logical shift.
4283 bool isLeft = false;
4284 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00004285 SDValue ShVal;
Evan Chengf26ffe92008-05-29 08:22:04 +00004286 bool isShift = isVectorShift(Op, PermMask, DAG, isLeft, ShVal, ShAmt);
4287 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004288 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00004289 // v_set0 + movlhps or movhlps, etc.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004290 MVT EVT = VT.getVectorElementType();
4291 ShAmt *= EVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004292 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004293 }
4294
Gabor Greifba36cb52008-08-28 21:40:38 +00004295 if (X86::isMOVLMask(PermMask.getNode())) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004296 if (V1IsUndef)
4297 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00004298 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004299 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Nate Begemanfb8ead02008-07-25 19:05:58 +00004300 if (!isMMX)
4301 return Op;
Evan Cheng7e2ff772008-05-08 00:57:18 +00004302 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004303
Gabor Greifba36cb52008-08-28 21:40:38 +00004304 if (!isMMX && (X86::isMOVSHDUPMask(PermMask.getNode()) ||
4305 X86::isMOVSLDUPMask(PermMask.getNode()) ||
4306 X86::isMOVHLPSMask(PermMask.getNode()) ||
4307 X86::isMOVHPMask(PermMask.getNode()) ||
4308 X86::isMOVLPMask(PermMask.getNode())))
Evan Cheng9bbbb982006-10-25 20:48:19 +00004309 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004310
Gabor Greifba36cb52008-08-28 21:40:38 +00004311 if (ShouldXformToMOVHLPS(PermMask.getNode()) ||
4312 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), PermMask.getNode()))
Evan Cheng9eca5e82006-10-25 21:49:50 +00004313 return CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004314
Evan Chengf26ffe92008-05-29 08:22:04 +00004315 if (isShift) {
4316 // No better options. Use a vshl / vsrl.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004317 MVT EVT = VT.getVectorElementType();
4318 ShAmt *= EVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004319 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004320 }
4321
Evan Cheng9eca5e82006-10-25 21:49:50 +00004322 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00004323 // FIXME: This should also accept a bitcast of a splat? Be careful, not
4324 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00004325 V1IsSplat = isSplatVector(V1.getNode());
4326 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00004327
Chris Lattner8a594482007-11-25 00:24:49 +00004328 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00004329 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Evan Cheng9eca5e82006-10-25 21:49:50 +00004330 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
Evan Cheng9bbbb982006-10-25 20:48:19 +00004331 std::swap(V1IsSplat, V2IsSplat);
4332 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00004333 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00004334 }
4335
Evan Cheng7a831ce2007-12-15 03:00:47 +00004336 // FIXME: Figure out a cleaner way to do this.
Gabor Greifba36cb52008-08-28 21:40:38 +00004337 if (isCommutedMOVL(PermMask.getNode(), V2IsSplat, V2IsUndef)) {
Evan Cheng9bbbb982006-10-25 20:48:19 +00004338 if (V2IsUndef) return V1;
Evan Cheng9eca5e82006-10-25 21:49:50 +00004339 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
Evan Cheng9bbbb982006-10-25 20:48:19 +00004340 if (V2IsSplat) {
4341 // V2 is a splat, so the mask may be malformed. That is, it may point
4342 // to any V2 element. The instruction selectior won't like this. Get
4343 // a corrected mask and commute to form a proper MOVS{S|D}.
Dale Johannesenace16102009-02-03 19:33:06 +00004344 SDValue NewMask = getMOVLMask(NumElems, DAG, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004345 if (NewMask.getNode() != PermMask.getNode())
Dale Johannesenace16102009-02-03 19:33:06 +00004346 Op = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, V1, V2, NewMask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004347 }
Evan Cheng9bbbb982006-10-25 20:48:19 +00004348 return Op;
Evan Chengd9b8e402006-10-16 06:36:00 +00004349 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004350
Gabor Greifba36cb52008-08-28 21:40:38 +00004351 if (X86::isUNPCKL_v_undef_Mask(PermMask.getNode()) ||
4352 X86::isUNPCKH_v_undef_Mask(PermMask.getNode()) ||
4353 X86::isUNPCKLMask(PermMask.getNode()) ||
4354 X86::isUNPCKHMask(PermMask.getNode()))
Evan Chengd9b8e402006-10-16 06:36:00 +00004355 return Op;
Evan Chenge1113032006-10-04 18:33:38 +00004356
Evan Cheng9bbbb982006-10-25 20:48:19 +00004357 if (V2IsSplat) {
4358 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004359 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00004360 // new vector_shuffle with the corrected mask.
Dan Gohman475871a2008-07-27 21:46:04 +00004361 SDValue NewMask = NormalizeMask(PermMask, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00004362 if (NewMask.getNode() != PermMask.getNode()) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00004363 if (X86::isUNPCKLMask(NewMask.getNode(), true)) {
Dale Johannesenace16102009-02-03 19:33:06 +00004364 SDValue NewMask = getUnpacklMask(NumElems, DAG, dl);
4365 return DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, V1, V2, NewMask);
Mon P Wang7bcaefa2009-02-04 01:16:59 +00004366 } else if (X86::isUNPCKHMask(NewMask.getNode(), true)) {
Dale Johannesenace16102009-02-03 19:33:06 +00004367 SDValue NewMask = getUnpackhMask(NumElems, DAG, dl);
4368 return DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, V1, V2, NewMask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004369 }
4370 }
4371 }
4372
4373 // Normalize the node to match x86 shuffle ops if needed
Gabor Greifba36cb52008-08-28 21:40:38 +00004374 if (V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(PermMask.getNode()))
Evan Cheng9eca5e82006-10-25 21:49:50 +00004375 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
4376
4377 if (Commuted) {
4378 // Commute is back and try unpck* again.
4379 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00004380 if (X86::isUNPCKL_v_undef_Mask(PermMask.getNode()) ||
4381 X86::isUNPCKH_v_undef_Mask(PermMask.getNode()) ||
4382 X86::isUNPCKLMask(PermMask.getNode()) ||
4383 X86::isUNPCKHMask(PermMask.getNode()))
Evan Cheng9eca5e82006-10-25 21:49:50 +00004384 return Op;
4385 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004386
Nate Begemanb9a47b82009-02-23 08:49:38 +00004387 // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle.
Evan Cheng0c0f83f2008-04-05 00:30:36 +00004388 // Try PSHUF* first, then SHUFP*.
4389 // MMX doesn't have PSHUFD but it does have PSHUFW. While it's theoretically
4390 // possible to shuffle a v2i32 using PSHUFW, that's not yet implemented.
Gabor Greifba36cb52008-08-28 21:40:38 +00004391 if (isMMX && NumElems == 4 && X86::isPSHUFDMask(PermMask.getNode())) {
Evan Cheng0c0f83f2008-04-05 00:30:36 +00004392 if (V2.getOpcode() != ISD::UNDEF)
Dale Johannesenace16102009-02-03 19:33:06 +00004393 return DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, V1,
Dale Johannesene8d72302009-02-06 23:05:02 +00004394 DAG.getUNDEF(VT), PermMask);
Evan Cheng0c0f83f2008-04-05 00:30:36 +00004395 return Op;
4396 }
4397
4398 if (!isMMX) {
4399 if (Subtarget->hasSSE2() &&
Gabor Greifba36cb52008-08-28 21:40:38 +00004400 (X86::isPSHUFDMask(PermMask.getNode()) ||
4401 X86::isPSHUFHWMask(PermMask.getNode()) ||
4402 X86::isPSHUFLWMask(PermMask.getNode()))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004403 MVT RVT = VT;
Evan Cheng0c0f83f2008-04-05 00:30:36 +00004404 if (VT == MVT::v4f32) {
4405 RVT = MVT::v4i32;
Dale Johannesenace16102009-02-03 19:33:06 +00004406 Op = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, RVT,
4407 DAG.getNode(ISD::BIT_CONVERT, dl, RVT, V1),
Dale Johannesene8d72302009-02-06 23:05:02 +00004408 DAG.getUNDEF(RVT), PermMask);
Evan Cheng0c0f83f2008-04-05 00:30:36 +00004409 } else if (V2.getOpcode() != ISD::UNDEF)
Dale Johannesenace16102009-02-03 19:33:06 +00004410 Op = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, RVT, V1,
Dale Johannesene8d72302009-02-06 23:05:02 +00004411 DAG.getUNDEF(RVT), PermMask);
Evan Cheng0c0f83f2008-04-05 00:30:36 +00004412 if (RVT != VT)
Dale Johannesenace16102009-02-03 19:33:06 +00004413 Op = DAG.getNode(ISD::BIT_CONVERT, dl, VT, Op);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004414 return Op;
4415 }
4416
Evan Cheng0c0f83f2008-04-05 00:30:36 +00004417 // Binary or unary shufps.
Gabor Greifba36cb52008-08-28 21:40:38 +00004418 if (X86::isSHUFPMask(PermMask.getNode()) ||
4419 (V2.getOpcode() == ISD::UNDEF && X86::isPSHUFDMask(PermMask.getNode())))
Evan Cheng0db9fe62006-04-25 20:13:52 +00004420 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004421 }
4422
Evan Cheng14b32e12007-12-11 01:46:18 +00004423 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
4424 if (VT == MVT::v8i16) {
Dale Johannesenace16102009-02-03 19:33:06 +00004425 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(V1, V2, PermMask, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004426 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00004427 return NewOp;
4428 }
4429
Nate Begemanb9a47b82009-02-23 08:49:38 +00004430 if (VT == MVT::v16i8) {
4431 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(V1, V2, PermMask, DAG, *this, dl);
4432 if (NewOp.getNode())
4433 return NewOp;
4434 }
4435
Evan Chengace3c172008-07-22 21:13:36 +00004436 // Handle all 4 wide cases with a number of shuffles except for MMX.
4437 if (NumElems == 4 && !isMMX)
Dale Johannesenace16102009-02-03 19:33:06 +00004438 return LowerVECTOR_SHUFFLE_4wide(V1, V2, PermMask, VT, DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004439
Dan Gohman475871a2008-07-27 21:46:04 +00004440 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004441}
4442
Dan Gohman475871a2008-07-27 21:46:04 +00004443SDValue
4444X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004445 SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004446 MVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004447 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004448 if (VT.getSizeInBits() == 8) {
Dale Johannesenace16102009-02-03 19:33:06 +00004449 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004450 Op.getOperand(0), Op.getOperand(1));
Dale Johannesenace16102009-02-03 19:33:06 +00004451 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004452 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004453 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004454 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00004455 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
4456 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
4457 if (Idx == 0)
Dale Johannesenace16102009-02-03 19:33:06 +00004458 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4459 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
4460 DAG.getNode(ISD::BIT_CONVERT, dl,
4461 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00004462 Op.getOperand(0)),
4463 Op.getOperand(1)));
Dale Johannesenace16102009-02-03 19:33:06 +00004464 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004465 Op.getOperand(0), Op.getOperand(1));
Dale Johannesenace16102009-02-03 19:33:06 +00004466 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004467 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004468 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Evan Cheng62a3f152008-03-24 21:52:23 +00004469 } else if (VT == MVT::f32) {
4470 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
4471 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004472 // result has a single use which is a store or a bitcast to i32. And in
4473 // the case of a store, it's not worth it if the index is a constant 0,
4474 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00004475 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00004476 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00004477 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004478 if ((User->getOpcode() != ISD::STORE ||
4479 (isa<ConstantSDNode>(Op.getOperand(1)) &&
4480 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman171c11e2008-04-16 02:32:24 +00004481 (User->getOpcode() != ISD::BIT_CONVERT ||
4482 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00004483 return SDValue();
Dale Johannesenace16102009-02-03 19:33:06 +00004484 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00004485 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004486 Op.getOperand(0)),
4487 Op.getOperand(1));
4488 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
Mon P Wangf0fcdd82009-01-15 21:10:20 +00004489 } else if (VT == MVT::i32) {
4490 // ExtractPS works with constant index.
4491 if (isa<ConstantSDNode>(Op.getOperand(1)))
4492 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004493 }
Dan Gohman475871a2008-07-27 21:46:04 +00004494 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004495}
4496
4497
Dan Gohman475871a2008-07-27 21:46:04 +00004498SDValue
4499X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004500 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00004501 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004502
Evan Cheng62a3f152008-03-24 21:52:23 +00004503 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00004504 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00004505 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00004506 return Res;
4507 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00004508
Duncan Sands83ec4b62008-06-06 12:08:01 +00004509 MVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004510 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004511 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004512 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004513 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004514 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004515 if (Idx == 0)
Dale Johannesenace16102009-02-03 19:33:06 +00004516 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4517 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00004518 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00004519 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00004520 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004521 // Transform it so it match pextrw which produces a 32-bit result.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004522 MVT EVT = (MVT::SimpleValueType)(VT.getSimpleVT()+1);
Dale Johannesenace16102009-02-03 19:33:06 +00004523 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004524 Op.getOperand(0), Op.getOperand(1));
Dale Johannesenace16102009-02-03 19:33:06 +00004525 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004526 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004527 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004528 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004529 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004530 if (Idx == 0)
4531 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004532 // SHUFPS the element to the lowest double word, then movss.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004533 MVT MaskVT = MVT::getIntVectorWithNumElements(4);
Dan Gohman475871a2008-07-27 21:46:04 +00004534 SmallVector<SDValue, 8> IdxVec;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00004535 IdxVec.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004536 push_back(DAG.getConstant(Idx, MaskVT.getVectorElementType()));
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00004537 IdxVec.
Dale Johannesene8d72302009-02-06 23:05:02 +00004538 push_back(DAG.getUNDEF(MaskVT.getVectorElementType()));
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00004539 IdxVec.
Dale Johannesene8d72302009-02-06 23:05:02 +00004540 push_back(DAG.getUNDEF(MaskVT.getVectorElementType()));
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00004541 IdxVec.
Dale Johannesene8d72302009-02-06 23:05:02 +00004542 push_back(DAG.getUNDEF(MaskVT.getVectorElementType()));
Evan Chenga87008d2009-02-25 22:49:59 +00004543 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, MaskVT,
4544 &IdxVec[0], IdxVec.size());
Dan Gohman475871a2008-07-27 21:46:04 +00004545 SDValue Vec = Op.getOperand(0);
Dale Johannesenace16102009-02-03 19:33:06 +00004546 Vec = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, Vec.getValueType(),
Dale Johannesene8d72302009-02-06 23:05:02 +00004547 Vec, DAG.getUNDEF(Vec.getValueType()), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004548 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004549 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00004550 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004551 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
4552 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
4553 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004554 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004555 if (Idx == 0)
4556 return Op;
4557
4558 // UNPCKHPD the element to the lowest double word, then movsd.
4559 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
4560 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Duncan Sandsd038e042008-07-21 10:20:31 +00004561 MVT MaskVT = MVT::getIntVectorWithNumElements(2);
Dan Gohman475871a2008-07-27 21:46:04 +00004562 SmallVector<SDValue, 8> IdxVec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00004563 IdxVec.push_back(DAG.getConstant(1, MaskVT.getVectorElementType()));
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00004564 IdxVec.
Dale Johannesene8d72302009-02-06 23:05:02 +00004565 push_back(DAG.getUNDEF(MaskVT.getVectorElementType()));
Evan Chenga87008d2009-02-25 22:49:59 +00004566 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, MaskVT,
4567 &IdxVec[0], IdxVec.size());
Dan Gohman475871a2008-07-27 21:46:04 +00004568 SDValue Vec = Op.getOperand(0);
Dale Johannesenace16102009-02-03 19:33:06 +00004569 Vec = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, Vec.getValueType(),
Scott Michelfdc40a02009-02-17 22:15:04 +00004570 Vec, DAG.getUNDEF(Vec.getValueType()),
Dale Johannesenace16102009-02-03 19:33:06 +00004571 Mask);
4572 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004573 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004574 }
4575
Dan Gohman475871a2008-07-27 21:46:04 +00004576 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004577}
4578
Dan Gohman475871a2008-07-27 21:46:04 +00004579SDValue
4580X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG){
Duncan Sands83ec4b62008-06-06 12:08:01 +00004581 MVT VT = Op.getValueType();
4582 MVT EVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004583 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004584
Dan Gohman475871a2008-07-27 21:46:04 +00004585 SDValue N0 = Op.getOperand(0);
4586 SDValue N1 = Op.getOperand(1);
4587 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00004588
Dan Gohmanef521f12008-08-14 22:53:18 +00004589 if ((EVT.getSizeInBits() == 8 || EVT.getSizeInBits() == 16) &&
4590 isa<ConstantSDNode>(N2)) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004591 unsigned Opc = (EVT.getSizeInBits() == 8) ? X86ISD::PINSRB
Nate Begemanb9a47b82009-02-23 08:49:38 +00004592 : X86ISD::PINSRW;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004593 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
4594 // argument.
4595 if (N1.getValueType() != MVT::i32)
Dale Johannesenace16102009-02-03 19:33:06 +00004596 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
Nate Begeman14d12ca2008-02-11 04:19:36 +00004597 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004598 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004599 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohmanc0573b12008-08-14 22:43:26 +00004600 } else if (EVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004601 // Bits [7:6] of the constant are the source select. This will always be
4602 // zero here. The DAG Combiner may combine an extract_elt index into these
4603 // bits. For example (insert (extract, 3), 2) could be matched by putting
4604 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00004605 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00004606 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00004607 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00004608 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004609 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Dale Johannesenace16102009-02-03 19:33:06 +00004610 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Mon P Wangf0fcdd82009-01-15 21:10:20 +00004611 } else if (EVT == MVT::i32) {
4612 // InsertPS works with constant index.
4613 if (isa<ConstantSDNode>(N2))
4614 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004615 }
Dan Gohman475871a2008-07-27 21:46:04 +00004616 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004617}
4618
Dan Gohman475871a2008-07-27 21:46:04 +00004619SDValue
4620X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004621 MVT VT = Op.getValueType();
4622 MVT EVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004623
4624 if (Subtarget->hasSSE41())
4625 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
4626
Evan Cheng794405e2007-12-12 07:55:34 +00004627 if (EVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00004628 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00004629
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004630 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004631 SDValue N0 = Op.getOperand(0);
4632 SDValue N1 = Op.getOperand(1);
4633 SDValue N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00004634
Duncan Sands83ec4b62008-06-06 12:08:01 +00004635 if (EVT.getSizeInBits() == 16) {
Evan Cheng794405e2007-12-12 07:55:34 +00004636 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
4637 // as its second argument.
Evan Cheng0db9fe62006-04-25 20:13:52 +00004638 if (N1.getValueType() != MVT::i32)
Dale Johannesenace16102009-02-03 19:33:06 +00004639 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004640 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004641 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004642 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004643 }
Dan Gohman475871a2008-07-27 21:46:04 +00004644 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004645}
4646
Dan Gohman475871a2008-07-27 21:46:04 +00004647SDValue
4648X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004649 DebugLoc dl = Op.getDebugLoc();
Evan Cheng52672b82008-07-22 18:39:19 +00004650 if (Op.getValueType() == MVT::v2f32)
Dale Johannesenace16102009-02-03 19:33:06 +00004651 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f32,
4652 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i32,
4653 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32,
Evan Cheng52672b82008-07-22 18:39:19 +00004654 Op.getOperand(0))));
4655
Dale Johannesenace16102009-02-03 19:33:06 +00004656 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00004657 MVT VT = MVT::v2i32;
4658 switch (Op.getValueType().getSimpleVT()) {
Evan Chengefec7512008-02-18 23:04:32 +00004659 default: break;
4660 case MVT::v16i8:
4661 case MVT::v8i16:
4662 VT = MVT::v4i32;
4663 break;
4664 }
Dale Johannesenace16102009-02-03 19:33:06 +00004665 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
4666 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004667}
4668
Bill Wendling056292f2008-09-16 21:48:12 +00004669// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
4670// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
4671// one of the above mentioned nodes. It has to be wrapped because otherwise
4672// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
4673// be used to form addressing mode. These wrapped nodes will be selected
4674// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00004675SDValue
4676X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004677 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dale Johannesende064702009-02-06 21:50:26 +00004678 // FIXME there isn't really any debug info here, should come from the parent
4679 DebugLoc dl = CP->getDebugLoc();
Evan Cheng1606e8e2009-03-13 07:51:59 +00004680 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
4681 CP->getAlignment());
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004682 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004683 // With PIC, the address is actually $g + Offset.
4684 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
4685 !Subtarget->isPICStyleRIPRel()) {
Dale Johannesende064702009-02-06 21:50:26 +00004686 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004687 DAG.getNode(X86ISD::GlobalBaseReg,
4688 DebugLoc::getUnknownLoc(),
4689 getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004690 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004691 }
4692
4693 return Result;
4694}
4695
Dan Gohman475871a2008-07-27 21:46:04 +00004696SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00004697X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00004698 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00004699 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00004700 bool IsPic = getTargetMachine().getRelocationModel() == Reloc::PIC_;
4701 bool ExtraLoadRequired =
4702 Subtarget->GVRequiresExtraLoad(GV, getTargetMachine(), false);
4703
4704 // Create the TargetGlobalAddress node, folding in the constant
4705 // offset if it is legal.
4706 SDValue Result;
Dan Gohman44013612008-10-21 03:38:42 +00004707 if (!IsPic && !ExtraLoadRequired && isInt32(Offset)) {
Dan Gohman6520e202008-10-18 02:06:02 +00004708 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), Offset);
4709 Offset = 0;
4710 } else
4711 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), 0);
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004712 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00004713
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004714 // With PIC, the address is actually $g + Offset.
Dan Gohman6520e202008-10-18 02:06:02 +00004715 if (IsPic && !Subtarget->isPICStyleRIPRel()) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00004716 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
4717 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004718 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004719 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004720
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00004721 // For Darwin & Mingw32, external and weak symbols are indirect, so we want to
4722 // load the value at address GV, not the value of GV itself. This means that
4723 // the GlobalAddress must be in the base or index register of the address, not
4724 // the GV offset field. Platform check is inside GVRequiresExtraLoad() call
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004725 // The same applies for external symbols during PIC codegen
Dan Gohman6520e202008-10-18 02:06:02 +00004726 if (ExtraLoadRequired)
Dale Johannesen33c960f2009-02-04 20:06:27 +00004727 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Dan Gohman3069b872008-02-07 18:41:25 +00004728 PseudoSourceValue::getGOT(), 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004729
Dan Gohman6520e202008-10-18 02:06:02 +00004730 // If there was a non-zero offset that we didn't fold, create an explicit
4731 // addition for it.
4732 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00004733 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00004734 DAG.getConstant(Offset, getPointerTy()));
4735
Evan Cheng0db9fe62006-04-25 20:13:52 +00004736 return Result;
4737}
4738
Evan Chengda43bcf2008-09-24 00:05:32 +00004739SDValue
4740X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) {
4741 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00004742 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004743 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00004744}
4745
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004746static SDValue
4747GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
4748 SDValue *InFlag) {
4749 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
4750 DebugLoc dl = GA->getDebugLoc();
4751 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
4752 GA->getValueType(0),
4753 GA->getOffset());
4754 if (InFlag) {
4755 SDValue Ops[] = { Chain, TGA, *InFlag };
4756 return DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
4757 } else {
4758 SDValue Ops[] = { Chain, TGA };
4759 return DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
4760 }
4761}
4762
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004763// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00004764static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004765LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Duncan Sands83ec4b62008-06-06 12:08:01 +00004766 const MVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00004767 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00004768 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
4769 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004770 DAG.getNode(X86ISD::GlobalBaseReg,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004771 DebugLoc::getUnknownLoc(),
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004772 PtrVT), InFlag);
4773 InFlag = Chain.getValue(1);
4774
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004775 Chain = GetTLSADDR(DAG, Chain, GA, &InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004776 InFlag = Chain.getValue(1);
4777
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004778 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00004779 SDValue Ops1[] = { Chain,
Bill Wendling056292f2008-09-16 21:48:12 +00004780 DAG.getTargetExternalSymbol("___tls_get_addr",
4781 PtrVT),
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004782 DAG.getRegister(X86::EAX, PtrVT),
4783 DAG.getRegister(X86::EBX, PtrVT),
4784 InFlag };
Dale Johannesene8d72302009-02-06 23:05:02 +00004785 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, Ops1, 5);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004786 InFlag = Chain.getValue(1);
4787
Dale Johannesendd64c412009-02-04 00:33:20 +00004788 return DAG.getCopyFromReg(Chain, dl, X86::EAX, PtrVT, InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004789}
4790
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004791// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00004792static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004793LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Duncan Sands83ec4b62008-06-06 12:08:01 +00004794 const MVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00004795 SDValue InFlag, Chain;
Dale Johannesendd64c412009-02-04 00:33:20 +00004796 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004797
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004798 Chain = GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004799 InFlag = Chain.getValue(1);
4800
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004801 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00004802 SDValue Ops1[] = { Chain,
Bill Wendling056292f2008-09-16 21:48:12 +00004803 DAG.getTargetExternalSymbol("__tls_get_addr",
4804 PtrVT),
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004805 DAG.getRegister(X86::RDI, PtrVT),
4806 InFlag };
Dale Johannesene8d72302009-02-06 23:05:02 +00004807 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, Ops1, 4);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004808 InFlag = Chain.getValue(1);
4809
Dale Johannesendd64c412009-02-04 00:33:20 +00004810 return DAG.getCopyFromReg(Chain, dl, X86::RAX, PtrVT, InFlag);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004811}
4812
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004813// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
4814// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00004815static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00004816 const MVT PtrVT, TLSModel::Model model,
4817 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00004818 DebugLoc dl = GA->getDebugLoc();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004819 // Get the Thread Pointer
Rafael Espindola094fad32009-04-08 21:14:34 +00004820 SDValue Base = DAG.getNode(X86ISD::SegmentBaseAddress,
4821 DebugLoc::getUnknownLoc(), PtrVT,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00004822 DAG.getRegister(is64Bit? X86::FS : X86::GS,
4823 MVT::i32));
Rafael Espindola094fad32009-04-08 21:14:34 +00004824
4825 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Base,
4826 NULL, 0);
4827
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004828 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
4829 // exec)
Dan Gohman475871a2008-07-27 21:46:04 +00004830 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004831 GA->getValueType(0),
4832 GA->getOffset());
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004833 SDValue Offset = DAG.getNode(X86ISD::Wrapper, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00004834
Rafael Espindola9a580232009-02-27 13:37:18 +00004835 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00004836 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Dan Gohman3069b872008-02-07 18:41:25 +00004837 PseudoSourceValue::getGOT(), 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00004838
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004839 // The address of the thread local variable is the add of the thread
4840 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004841 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004842}
4843
Dan Gohman475871a2008-07-27 21:46:04 +00004844SDValue
4845X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004846 // TODO: implement the "local dynamic" model
Lauro Ramos Venancio2c5c1112007-04-21 20:56:26 +00004847 // TODO: implement the "initial exec"model for pic executables
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004848 assert(Subtarget->isTargetELF() &&
4849 "TLS not implemented for non-ELF targets");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004850 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Rafael Espindola9a580232009-02-27 13:37:18 +00004851 GlobalValue *GV = GA->getGlobal();
4852 TLSModel::Model model =
4853 getTLSModel (GV, getTargetMachine().getRelocationModel());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004854 if (Subtarget->is64Bit()) {
Rafael Espindola9a580232009-02-27 13:37:18 +00004855 switch (model) {
4856 case TLSModel::GeneralDynamic:
4857 case TLSModel::LocalDynamic: // not implemented
Rafael Espindola9a580232009-02-27 13:37:18 +00004858 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00004859
4860 case TLSModel::InitialExec:
4861 case TLSModel::LocalExec:
4862 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model, true);
Rafael Espindola9a580232009-02-27 13:37:18 +00004863 }
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004864 } else {
Rafael Espindola9a580232009-02-27 13:37:18 +00004865 switch (model) {
4866 case TLSModel::GeneralDynamic:
4867 case TLSModel::LocalDynamic: // not implemented
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004868 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Rafael Espindola9a580232009-02-27 13:37:18 +00004869
4870 case TLSModel::InitialExec:
4871 case TLSModel::LocalExec:
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00004872 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model, false);
Rafael Espindola9a580232009-02-27 13:37:18 +00004873 }
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004874 }
Chris Lattner5867de12009-04-01 22:14:45 +00004875 assert(0 && "Unreachable");
4876 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004877}
4878
Dan Gohman475871a2008-07-27 21:46:04 +00004879SDValue
4880X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) {
Dale Johannesende064702009-02-06 21:50:26 +00004881 // FIXME there isn't really any debug info here
4882 DebugLoc dl = Op.getDebugLoc();
Bill Wendling056292f2008-09-16 21:48:12 +00004883 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
4884 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy());
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004885 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004886 // With PIC, the address is actually $g + Offset.
4887 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
4888 !Subtarget->isPICStyleRIPRel()) {
Dale Johannesende064702009-02-06 21:50:26 +00004889 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Scott Michelfdc40a02009-02-17 22:15:04 +00004890 DAG.getNode(X86ISD::GlobalBaseReg,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004891 DebugLoc::getUnknownLoc(),
4892 getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004893 Result);
4894 }
4895
4896 return Result;
4897}
4898
Dan Gohman475871a2008-07-27 21:46:04 +00004899SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004900 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Dale Johannesende064702009-02-06 21:50:26 +00004901 // FIXME there isn't really any debug into here
4902 DebugLoc dl = JT->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004903 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy());
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004904 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004905 // With PIC, the address is actually $g + Offset.
4906 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
4907 !Subtarget->isPICStyleRIPRel()) {
Dale Johannesende064702009-02-06 21:50:26 +00004908 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004909 DAG.getNode(X86ISD::GlobalBaseReg,
4910 DebugLoc::getUnknownLoc(),
4911 getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004912 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004913 }
4914
4915 return Result;
4916}
4917
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004918/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00004919/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohman475871a2008-07-27 21:46:04 +00004920SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) {
Dan Gohman4c1fa612008-03-03 22:22:09 +00004921 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Duncan Sands83ec4b62008-06-06 12:08:01 +00004922 MVT VT = Op.getValueType();
4923 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004924 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004925 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00004926 SDValue ShOpLo = Op.getOperand(0);
4927 SDValue ShOpHi = Op.getOperand(1);
4928 SDValue ShAmt = Op.getOperand(2);
4929 SDValue Tmp1 = isSRA ?
Scott Michelfdc40a02009-02-17 22:15:04 +00004930 DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Dale Johannesenace16102009-02-03 19:33:06 +00004931 DAG.getConstant(VTBits - 1, MVT::i8)) :
Dan Gohman4c1fa612008-03-03 22:22:09 +00004932 DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00004933
Dan Gohman475871a2008-07-27 21:46:04 +00004934 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004935 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00004936 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
4937 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004938 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00004939 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
4940 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004941 }
Evan Chenge3413162006-01-09 18:33:28 +00004942
Dale Johannesenace16102009-02-03 19:33:06 +00004943 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
Dan Gohman4c1fa612008-03-03 22:22:09 +00004944 DAG.getConstant(VTBits, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00004945 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, VT,
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004946 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00004947
Dan Gohman475871a2008-07-27 21:46:04 +00004948 SDValue Hi, Lo;
4949 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
4950 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
4951 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00004952
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004953 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00004954 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
4955 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004956 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00004957 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
4958 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004959 }
4960
Dan Gohman475871a2008-07-27 21:46:04 +00004961 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00004962 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004963}
Evan Chenga3195e82006-01-12 22:54:21 +00004964
Dan Gohman475871a2008-07-27 21:46:04 +00004965SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004966 MVT SrcVT = Op.getOperand(0).getValueType();
Duncan Sands8e4eb092008-06-08 20:54:56 +00004967 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00004968 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004969
Chris Lattnerb09916b2008-02-27 05:57:41 +00004970 // These are really Legal; caller falls through into that case.
4971 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00004972 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00004973 if (SrcVT == MVT::i64 && Op.getValueType() != MVT::f80 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00004974 Subtarget->is64Bit())
Dan Gohman475871a2008-07-27 21:46:04 +00004975 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00004976
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004977 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004978 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004979 MachineFunction &MF = DAG.getMachineFunction();
4980 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
Dan Gohman475871a2008-07-27 21:46:04 +00004981 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00004982 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00004983 StackSlot,
4984 PseudoSourceValue::getFixedStack(SSFI), 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004985
4986 // Build the FILD
Chris Lattner5a88b832007-02-25 07:10:00 +00004987 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00004988 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00004989 if (useSSE)
Chris Lattner5a88b832007-02-25 07:10:00 +00004990 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
4991 else
Dale Johannesen849f2142007-07-03 00:53:03 +00004992 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00004993 SmallVector<SDValue, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004994 Ops.push_back(Chain);
4995 Ops.push_back(StackSlot);
4996 Ops.push_back(DAG.getValueType(SrcVT));
Dale Johannesenace16102009-02-03 19:33:06 +00004997 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl,
Chris Lattnerb09916b2008-02-27 05:57:41 +00004998 Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004999
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005000 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005001 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00005002 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005003
5004 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
5005 // shouldn't be necessary except that RFP cannot be live across
5006 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005007 MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005008 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
Dan Gohman475871a2008-07-27 21:46:04 +00005009 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Chris Lattner5a88b832007-02-25 07:10:00 +00005010 Tys = DAG.getVTList(MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00005011 SmallVector<SDValue, 8> Ops;
Evan Chenga3195e82006-01-12 22:54:21 +00005012 Ops.push_back(Chain);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005013 Ops.push_back(Result);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005014 Ops.push_back(StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005015 Ops.push_back(DAG.getValueType(Op.getValueType()));
5016 Ops.push_back(InFlag);
Dale Johannesenace16102009-02-03 19:33:06 +00005017 Chain = DAG.getNode(X86ISD::FST, dl, Tys, &Ops[0], Ops.size());
5018 Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot,
Dan Gohmana54cf172008-07-11 22:44:52 +00005019 PseudoSourceValue::getFixedStack(SSFI), 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005020 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005021
Evan Cheng0db9fe62006-04-25 20:13:52 +00005022 return Result;
5023}
5024
Bill Wendling8b8a6362009-01-17 03:56:04 +00005025// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
5026SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op, SelectionDAG &DAG) {
5027 // This algorithm is not obvious. Here it is in C code, more or less:
5028 /*
5029 double uint64_to_double( uint32_t hi, uint32_t lo ) {
5030 static const __m128i exp = { 0x4330000045300000ULL, 0 };
5031 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00005032
Bill Wendling8b8a6362009-01-17 03:56:04 +00005033 // Copy ints to xmm registers.
5034 __m128i xh = _mm_cvtsi32_si128( hi );
5035 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00005036
Bill Wendling8b8a6362009-01-17 03:56:04 +00005037 // Combine into low half of a single xmm register.
5038 __m128i x = _mm_unpacklo_epi32( xh, xl );
5039 __m128d d;
5040 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00005041
Bill Wendling8b8a6362009-01-17 03:56:04 +00005042 // Merge in appropriate exponents to give the integer bits the right
5043 // magnitude.
5044 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00005045
Bill Wendling8b8a6362009-01-17 03:56:04 +00005046 // Subtract away the biases to deal with the IEEE-754 double precision
5047 // implicit 1.
5048 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00005049
Bill Wendling8b8a6362009-01-17 03:56:04 +00005050 // All conversions up to here are exact. The correctly rounded result is
5051 // calculated using the current rounding mode using the following
5052 // horizontal add.
5053 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
5054 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
5055 // store doesn't really need to be here (except
5056 // maybe to zero the other double)
5057 return sd;
5058 }
5059 */
Dale Johannesen040225f2008-10-21 23:07:49 +00005060
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005061 DebugLoc dl = Op.getDebugLoc();
Dale Johannesenace16102009-02-03 19:33:06 +00005062
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005063 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00005064 std::vector<Constant*> CV0;
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005065 CV0.push_back(ConstantInt::get(APInt(32, 0x45300000)));
5066 CV0.push_back(ConstantInt::get(APInt(32, 0x43300000)));
5067 CV0.push_back(ConstantInt::get(APInt(32, 0)));
5068 CV0.push_back(ConstantInt::get(APInt(32, 0)));
5069 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005070 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005071
Bill Wendling8b8a6362009-01-17 03:56:04 +00005072 std::vector<Constant*> CV1;
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005073 CV1.push_back(ConstantFP::get(APFloat(APInt(64, 0x4530000000000000ULL))));
5074 CV1.push_back(ConstantFP::get(APFloat(APInt(64, 0x4330000000000000ULL))));
5075 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005076 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005077
5078 SmallVector<SDValue, 4> MaskVec;
5079 MaskVec.push_back(DAG.getConstant(0, MVT::i32));
5080 MaskVec.push_back(DAG.getConstant(4, MVT::i32));
5081 MaskVec.push_back(DAG.getConstant(1, MVT::i32));
5082 MaskVec.push_back(DAG.getConstant(5, MVT::i32));
Evan Chenga87008d2009-02-25 22:49:59 +00005083 SDValue UnpcklMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
5084 &MaskVec[0], MaskVec.size());
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005085 SmallVector<SDValue, 4> MaskVec2;
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005086 MaskVec2.push_back(DAG.getConstant(1, MVT::i32));
5087 MaskVec2.push_back(DAG.getConstant(0, MVT::i32));
Evan Chenga87008d2009-02-25 22:49:59 +00005088 SDValue ShufMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32,
5089 &MaskVec2[0], MaskVec2.size());
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005090
Dale Johannesenace16102009-02-03 19:33:06 +00005091 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5092 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005093 Op.getOperand(0),
5094 DAG.getIntPtrConstant(1)));
Dale Johannesenace16102009-02-03 19:33:06 +00005095 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5096 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005097 Op.getOperand(0),
5098 DAG.getIntPtrConstant(0)));
Dale Johannesenace16102009-02-03 19:33:06 +00005099 SDValue Unpck1 = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, MVT::v4i32,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005100 XR1, XR2, UnpcklMask);
Dale Johannesenace16102009-02-03 19:33:06 +00005101 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005102 PseudoSourceValue::getConstantPool(), 0,
5103 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005104 SDValue Unpck2 = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, MVT::v4i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005105 Unpck1, CLod0, UnpcklMask);
Dale Johannesenace16102009-02-03 19:33:06 +00005106 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
5107 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005108 PseudoSourceValue::getConstantPool(), 0,
5109 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005110 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005111
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005112 // Add the halves; easiest way is to swap them into another reg first.
Dale Johannesenace16102009-02-03 19:33:06 +00005113 SDValue Shuf = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, MVT::v2f64,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005114 Sub, Sub, ShufMask);
Dale Johannesenace16102009-02-03 19:33:06 +00005115 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
5116 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005117 DAG.getIntPtrConstant(0));
5118}
5119
Bill Wendling8b8a6362009-01-17 03:56:04 +00005120// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
5121SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005122 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005123 // FP constant to bias correct the final result.
5124 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
5125 MVT::f64);
5126
5127 // Load the 32-bit value into an XMM register.
Dale Johannesenace16102009-02-03 19:33:06 +00005128 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5129 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005130 Op.getOperand(0),
5131 DAG.getIntPtrConstant(0)));
5132
Dale Johannesenace16102009-02-03 19:33:06 +00005133 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5134 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005135 DAG.getIntPtrConstant(0));
5136
5137 // Or the load with the bias.
Dale Johannesenace16102009-02-03 19:33:06 +00005138 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
5139 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
5140 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Evan Cheng50c3dfe2009-01-19 08:19:57 +00005141 MVT::v2f64, Load)),
Dale Johannesenace16102009-02-03 19:33:06 +00005142 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
5143 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Evan Cheng50c3dfe2009-01-19 08:19:57 +00005144 MVT::v2f64, Bias)));
Dale Johannesenace16102009-02-03 19:33:06 +00005145 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5146 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005147 DAG.getIntPtrConstant(0));
5148
5149 // Subtract the bias.
Dale Johannesenace16102009-02-03 19:33:06 +00005150 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005151
5152 // Handle final rounding.
Bill Wendling030939c2009-01-17 07:40:19 +00005153 MVT DestVT = Op.getValueType();
5154
5155 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005156 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00005157 DAG.getIntPtrConstant(0));
5158 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005159 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00005160 }
5161
5162 // Handle final rounding.
5163 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00005164}
5165
5166SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Evan Chenga06ec9e2009-01-19 08:08:22 +00005167 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005168 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005169
Evan Chenga06ec9e2009-01-19 08:08:22 +00005170 // Now not UINT_TO_FP is legal (it's marked custom), dag combiner won't
5171 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
5172 // the optimization here.
5173 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00005174 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00005175
5176 MVT SrcVT = N0.getValueType();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005177 if (SrcVT == MVT::i64) {
5178 // We only handle SSE2 f64 target here; caller can handle the rest.
5179 if (Op.getValueType() != MVT::f64 || !X86ScalarSSEf64)
5180 return SDValue();
Bill Wendling030939c2009-01-17 07:40:19 +00005181
Bill Wendling8b8a6362009-01-17 03:56:04 +00005182 return LowerUINT_TO_FP_i64(Op, DAG);
5183 } else if (SrcVT == MVT::i32) {
Bill Wendling8b8a6362009-01-17 03:56:04 +00005184 return LowerUINT_TO_FP_i32(Op, DAG);
5185 }
5186
5187 assert(0 && "Unknown UINT_TO_FP to lower!");
5188 return SDValue();
5189}
5190
Dan Gohman475871a2008-07-27 21:46:04 +00005191std::pair<SDValue,SDValue> X86TargetLowering::
5192FP_TO_SINTHelper(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005193 DebugLoc dl = Op.getDebugLoc();
Duncan Sands8e4eb092008-06-08 20:54:56 +00005194 assert(Op.getValueType().getSimpleVT() <= MVT::i64 &&
5195 Op.getValueType().getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00005196 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00005197
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005198 // These are really Legal.
Scott Michelfdc40a02009-02-17 22:15:04 +00005199 if (Op.getValueType() == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00005200 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005201 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00005202 if (Subtarget->is64Bit() &&
5203 Op.getValueType() == MVT::i64 &&
5204 Op.getOperand(0).getValueType() != MVT::f80)
Dan Gohman475871a2008-07-27 21:46:04 +00005205 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005206
Evan Cheng87c89352007-10-15 20:11:21 +00005207 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
5208 // stack slot.
5209 MachineFunction &MF = DAG.getMachineFunction();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005210 unsigned MemSize = Op.getValueType().getSizeInBits()/8;
Evan Cheng87c89352007-10-15 20:11:21 +00005211 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
Dan Gohman475871a2008-07-27 21:46:04 +00005212 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Evan Cheng0db9fe62006-04-25 20:13:52 +00005213 unsigned Opc;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005214 switch (Op.getValueType().getSimpleVT()) {
Chris Lattner27a6c732007-11-24 07:07:01 +00005215 default: assert(0 && "Invalid FP_TO_SINT to lower!");
5216 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
5217 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
5218 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005219 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005220
Dan Gohman475871a2008-07-27 21:46:04 +00005221 SDValue Chain = DAG.getEntryNode();
5222 SDValue Value = Op.getOperand(0);
Chris Lattner78631162008-01-16 06:24:21 +00005223 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005224 assert(Op.getValueType() == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dale Johannesenace16102009-02-03 19:33:06 +00005225 Chain = DAG.getStore(Chain, dl, Value, StackSlot,
Dan Gohmana54cf172008-07-11 22:44:52 +00005226 PseudoSourceValue::getFixedStack(SSFI), 0);
Dale Johannesen849f2142007-07-03 00:53:03 +00005227 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00005228 SDValue Ops[] = {
Chris Lattner5a88b832007-02-25 07:10:00 +00005229 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
5230 };
Dale Johannesenace16102009-02-03 19:33:06 +00005231 Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005232 Chain = Value.getValue(1);
5233 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
5234 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
5235 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005236
Evan Cheng0db9fe62006-04-25 20:13:52 +00005237 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00005238 SDValue Ops[] = { Chain, Value, StackSlot };
Dale Johannesenace16102009-02-03 19:33:06 +00005239 SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3);
Evan Chengd9558e02006-01-06 00:43:03 +00005240
Chris Lattner27a6c732007-11-24 07:07:01 +00005241 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005242}
5243
Dan Gohman475871a2008-07-27 21:46:04 +00005244SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) {
5245 std::pair<SDValue,SDValue> Vals = FP_TO_SINTHelper(Op, DAG);
5246 SDValue FIST = Vals.first, StackSlot = Vals.second;
Gabor Greifba36cb52008-08-28 21:40:38 +00005247 if (FIST.getNode() == 0) return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00005248
Chris Lattner27a6c732007-11-24 07:07:01 +00005249 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005250 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Dale Johannesenace16102009-02-03 19:33:06 +00005251 FIST, StackSlot, NULL, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00005252}
5253
Dan Gohman475871a2008-07-27 21:46:04 +00005254SDValue X86TargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005255 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005256 MVT VT = Op.getValueType();
5257 MVT EltVT = VT;
5258 if (VT.isVector())
5259 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005260 std::vector<Constant*> CV;
Dan Gohman20382522007-07-10 00:05:58 +00005261 if (EltVT == MVT::f64) {
Chris Lattner02a260a2008-04-20 00:41:09 +00005262 Constant *C = ConstantFP::get(APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00005263 CV.push_back(C);
5264 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005265 } else {
Chris Lattner02a260a2008-04-20 00:41:09 +00005266 Constant *C = ConstantFP::get(APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00005267 CV.push_back(C);
5268 CV.push_back(C);
5269 CV.push_back(C);
5270 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005271 }
Dan Gohmand3006222007-07-27 17:16:43 +00005272 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005273 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005274 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005275 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005276 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005277 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005278}
5279
Dan Gohman475871a2008-07-27 21:46:04 +00005280SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005281 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005282 MVT VT = Op.getValueType();
5283 MVT EltVT = VT;
Evan Chengd4d01b72007-07-19 23:36:01 +00005284 unsigned EltNum = 1;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005285 if (VT.isVector()) {
5286 EltVT = VT.getVectorElementType();
5287 EltNum = VT.getVectorNumElements();
Evan Chengd4d01b72007-07-19 23:36:01 +00005288 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005289 std::vector<Constant*> CV;
Dan Gohman20382522007-07-10 00:05:58 +00005290 if (EltVT == MVT::f64) {
Chris Lattner02a260a2008-04-20 00:41:09 +00005291 Constant *C = ConstantFP::get(APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00005292 CV.push_back(C);
5293 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005294 } else {
Chris Lattner02a260a2008-04-20 00:41:09 +00005295 Constant *C = ConstantFP::get(APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00005296 CV.push_back(C);
5297 CV.push_back(C);
5298 CV.push_back(C);
5299 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005300 }
Dan Gohmand3006222007-07-27 17:16:43 +00005301 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005302 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005303 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005304 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005305 false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005306 if (VT.isVector()) {
Dale Johannesenace16102009-02-03 19:33:06 +00005307 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
5308 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
Scott Michelfdc40a02009-02-17 22:15:04 +00005309 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005310 Op.getOperand(0)),
5311 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00005312 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005313 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00005314 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005315}
5316
Dan Gohman475871a2008-07-27 21:46:04 +00005317SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
5318 SDValue Op0 = Op.getOperand(0);
5319 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005320 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005321 MVT VT = Op.getValueType();
5322 MVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00005323
5324 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005325 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005326 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005327 SrcVT = VT;
5328 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005329 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005330 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005331 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005332 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005333 }
5334
5335 // At this point the operands and the result should have the same
5336 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00005337
Evan Cheng68c47cb2007-01-05 07:55:56 +00005338 // First get the sign bit of second operand.
5339 std::vector<Constant*> CV;
5340 if (SrcVT == MVT::f64) {
Chris Lattner02a260a2008-04-20 00:41:09 +00005341 CV.push_back(ConstantFP::get(APFloat(APInt(64, 1ULL << 63))));
5342 CV.push_back(ConstantFP::get(APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005343 } else {
Chris Lattner02a260a2008-04-20 00:41:09 +00005344 CV.push_back(ConstantFP::get(APFloat(APInt(32, 1U << 31))));
5345 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
5346 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
5347 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005348 }
Dan Gohmand3006222007-07-27 17:16:43 +00005349 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005350 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005351 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005352 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005353 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005354 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005355
5356 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005357 if (SrcVT.bitsGT(VT)) {
Evan Cheng68c47cb2007-01-05 07:55:56 +00005358 // Op0 is MVT::f32, Op1 is MVT::f64.
Dale Johannesenace16102009-02-03 19:33:06 +00005359 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
5360 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
Evan Cheng68c47cb2007-01-05 07:55:56 +00005361 DAG.getConstant(32, MVT::i32));
Dale Johannesenace16102009-02-03 19:33:06 +00005362 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
5363 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00005364 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005365 }
5366
Evan Cheng73d6cf12007-01-05 21:37:56 +00005367 // Clear first operand sign bit.
5368 CV.clear();
5369 if (VT == MVT::f64) {
Chris Lattner02a260a2008-04-20 00:41:09 +00005370 CV.push_back(ConstantFP::get(APFloat(APInt(64, ~(1ULL << 63)))));
5371 CV.push_back(ConstantFP::get(APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005372 } else {
Chris Lattner02a260a2008-04-20 00:41:09 +00005373 CV.push_back(ConstantFP::get(APFloat(APInt(32, ~(1U << 31)))));
5374 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
5375 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
5376 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005377 }
Dan Gohmand3006222007-07-27 17:16:43 +00005378 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005379 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005380 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005381 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005382 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005383 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005384
5385 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00005386 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005387}
5388
Dan Gohman076aee32009-03-04 19:44:21 +00005389/// Emit nodes that will be selected as "test Op0,Op0", or something
5390/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005391SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
5392 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005393 DebugLoc dl = Op.getDebugLoc();
5394
Dan Gohman31125812009-03-07 01:58:32 +00005395 // CF and OF aren't always set the way we want. Determine which
5396 // of these we need.
5397 bool NeedCF = false;
5398 bool NeedOF = false;
5399 switch (X86CC) {
5400 case X86::COND_A: case X86::COND_AE:
5401 case X86::COND_B: case X86::COND_BE:
5402 NeedCF = true;
5403 break;
5404 case X86::COND_G: case X86::COND_GE:
5405 case X86::COND_L: case X86::COND_LE:
5406 case X86::COND_O: case X86::COND_NO:
5407 NeedOF = true;
5408 break;
5409 default: break;
5410 }
5411
Dan Gohman076aee32009-03-04 19:44:21 +00005412 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00005413 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
5414 // we prove that the arithmetic won't overflow, we can't use OF or CF.
5415 if (Op.getResNo() == 0 && !NeedOF && !NeedCF) {
Dan Gohman076aee32009-03-04 19:44:21 +00005416 unsigned Opcode = 0;
Dan Gohman51bb4742009-03-05 21:29:28 +00005417 unsigned NumOperands = 0;
Dan Gohman076aee32009-03-04 19:44:21 +00005418 switch (Op.getNode()->getOpcode()) {
5419 case ISD::ADD:
5420 // Due to an isel shortcoming, be conservative if this add is likely to
5421 // be selected as part of a load-modify-store instruction. When the root
5422 // node in a match is a store, isel doesn't know how to remap non-chain
5423 // non-flag uses of other nodes in the match, such as the ADD in this
5424 // case. This leads to the ADD being left around and reselected, with
5425 // the result being two adds in the output.
5426 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5427 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5428 if (UI->getOpcode() == ISD::STORE)
5429 goto default_case;
Dan Gohman076aee32009-03-04 19:44:21 +00005430 if (ConstantSDNode *C =
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005431 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
5432 // An add of one will be selected as an INC.
Dan Gohman076aee32009-03-04 19:44:21 +00005433 if (C->getAPIntValue() == 1) {
5434 Opcode = X86ISD::INC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005435 NumOperands = 1;
Dan Gohman076aee32009-03-04 19:44:21 +00005436 break;
5437 }
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005438 // An add of negative one (subtract of one) will be selected as a DEC.
5439 if (C->getAPIntValue().isAllOnesValue()) {
5440 Opcode = X86ISD::DEC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005441 NumOperands = 1;
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005442 break;
5443 }
5444 }
Dan Gohman076aee32009-03-04 19:44:21 +00005445 // Otherwise use a regular EFLAGS-setting add.
5446 Opcode = X86ISD::ADD;
Dan Gohman51bb4742009-03-05 21:29:28 +00005447 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005448 break;
5449 case ISD::SUB:
5450 // Due to the ISEL shortcoming noted above, be conservative if this sub is
5451 // likely to be selected as part of a load-modify-store instruction.
5452 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5453 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5454 if (UI->getOpcode() == ISD::STORE)
5455 goto default_case;
Dan Gohman076aee32009-03-04 19:44:21 +00005456 // Otherwise use a regular EFLAGS-setting sub.
5457 Opcode = X86ISD::SUB;
Dan Gohman51bb4742009-03-05 21:29:28 +00005458 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005459 break;
5460 case X86ISD::ADD:
5461 case X86ISD::SUB:
5462 case X86ISD::INC:
5463 case X86ISD::DEC:
5464 return SDValue(Op.getNode(), 1);
5465 default:
5466 default_case:
5467 break;
5468 }
5469 if (Opcode != 0) {
Dan Gohmanfc166572009-04-09 23:54:40 +00005470 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
Dan Gohman076aee32009-03-04 19:44:21 +00005471 SmallVector<SDValue, 4> Ops;
Dan Gohman31125812009-03-07 01:58:32 +00005472 for (unsigned i = 0; i != NumOperands; ++i)
Dan Gohman076aee32009-03-04 19:44:21 +00005473 Ops.push_back(Op.getOperand(i));
Dan Gohmanfc166572009-04-09 23:54:40 +00005474 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
Dan Gohman076aee32009-03-04 19:44:21 +00005475 DAG.ReplaceAllUsesWith(Op, New);
5476 return SDValue(New.getNode(), 1);
5477 }
5478 }
5479
5480 // Otherwise just emit a CMP with 0, which is the TEST pattern.
5481 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
5482 DAG.getConstant(0, Op.getValueType()));
5483}
5484
5485/// Emit nodes that will be selected as "cmp Op0,Op1", or something
5486/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005487SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
5488 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005489 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
5490 if (C->getAPIntValue() == 0)
Dan Gohman31125812009-03-07 01:58:32 +00005491 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00005492
5493 DebugLoc dl = Op0.getDebugLoc();
5494 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
5495}
5496
Dan Gohman475871a2008-07-27 21:46:04 +00005497SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0488db92007-09-25 01:57:46 +00005498 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
Dan Gohman475871a2008-07-27 21:46:04 +00005499 SDValue Op0 = Op.getOperand(0);
5500 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005501 DebugLoc dl = Op.getDebugLoc();
Chris Lattnere55484e2008-12-25 05:34:37 +00005502 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00005503
Dan Gohmane5af2d32009-01-29 01:59:02 +00005504 // Lower (X & (1 << N)) == 0 to BT(X, N).
5505 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
5506 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Dan Gohman286575c2009-01-13 23:25:30 +00005507 if (Op0.getOpcode() == ISD::AND &&
5508 Op0.hasOneUse() &&
5509 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane5af2d32009-01-29 01:59:02 +00005510 cast<ConstantSDNode>(Op1)->getZExtValue() == 0 &&
Chris Lattnere55484e2008-12-25 05:34:37 +00005511 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Dan Gohmane5af2d32009-01-29 01:59:02 +00005512 SDValue LHS, RHS;
5513 if (Op0.getOperand(1).getOpcode() == ISD::SHL) {
5514 if (ConstantSDNode *Op010C =
5515 dyn_cast<ConstantSDNode>(Op0.getOperand(1).getOperand(0)))
5516 if (Op010C->getZExtValue() == 1) {
5517 LHS = Op0.getOperand(0);
5518 RHS = Op0.getOperand(1).getOperand(1);
5519 }
5520 } else if (Op0.getOperand(0).getOpcode() == ISD::SHL) {
5521 if (ConstantSDNode *Op000C =
5522 dyn_cast<ConstantSDNode>(Op0.getOperand(0).getOperand(0)))
5523 if (Op000C->getZExtValue() == 1) {
5524 LHS = Op0.getOperand(1);
5525 RHS = Op0.getOperand(0).getOperand(1);
5526 }
5527 } else if (Op0.getOperand(1).getOpcode() == ISD::Constant) {
5528 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op0.getOperand(1));
5529 SDValue AndLHS = Op0.getOperand(0);
5530 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
5531 LHS = AndLHS.getOperand(0);
5532 RHS = AndLHS.getOperand(1);
5533 }
5534 }
Evan Cheng0488db92007-09-25 01:57:46 +00005535
Dan Gohmane5af2d32009-01-29 01:59:02 +00005536 if (LHS.getNode()) {
Chris Lattnere55484e2008-12-25 05:34:37 +00005537 // If LHS is i8, promote it to i16 with any_extend. There is no i8 BT
5538 // instruction. Since the shift amount is in-range-or-undefined, we know
5539 // that doing a bittest on the i16 value is ok. We extend to i32 because
5540 // the encoding for the i16 version is larger than the i32 version.
5541 if (LHS.getValueType() == MVT::i8)
Dale Johannesenace16102009-02-03 19:33:06 +00005542 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00005543
5544 // If the operand types disagree, extend the shift amount to match. Since
5545 // BT ignores high bits (like shifts) we can use anyextend.
5546 if (LHS.getValueType() != RHS.getValueType())
Dale Johannesenace16102009-02-03 19:33:06 +00005547 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00005548
Dale Johannesenace16102009-02-03 19:33:06 +00005549 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
Dan Gohman653456c2009-01-07 00:15:08 +00005550 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
Dale Johannesenace16102009-02-03 19:33:06 +00005551 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattnere55484e2008-12-25 05:34:37 +00005552 DAG.getConstant(Cond, MVT::i8), BT);
5553 }
5554 }
5555
5556 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
5557 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005558
Dan Gohman31125812009-03-07 01:58:32 +00005559 SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG);
Dale Johannesenace16102009-02-03 19:33:06 +00005560 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattner43287082008-12-24 00:11:37 +00005561 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00005562}
5563
Dan Gohman475871a2008-07-27 21:46:04 +00005564SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
5565 SDValue Cond;
5566 SDValue Op0 = Op.getOperand(0);
5567 SDValue Op1 = Op.getOperand(1);
5568 SDValue CC = Op.getOperand(2);
Nate Begeman30a0de92008-07-17 16:51:19 +00005569 MVT VT = Op.getValueType();
5570 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
5571 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005572 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00005573
5574 if (isFP) {
5575 unsigned SSECC = 8;
Evan Chenge9d50352008-08-05 22:19:15 +00005576 MVT VT0 = Op0.getValueType();
5577 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
5578 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00005579 bool Swap = false;
5580
5581 switch (SetCCOpcode) {
5582 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00005583 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00005584 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005585 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00005586 case ISD::SETGT: Swap = true; // Fallthrough
5587 case ISD::SETLT:
5588 case ISD::SETOLT: SSECC = 1; break;
5589 case ISD::SETOGE:
5590 case ISD::SETGE: Swap = true; // Fallthrough
5591 case ISD::SETLE:
5592 case ISD::SETOLE: SSECC = 2; break;
5593 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00005594 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00005595 case ISD::SETNE: SSECC = 4; break;
5596 case ISD::SETULE: Swap = true;
5597 case ISD::SETUGE: SSECC = 5; break;
5598 case ISD::SETULT: Swap = true;
5599 case ISD::SETUGT: SSECC = 6; break;
5600 case ISD::SETO: SSECC = 7; break;
5601 }
5602 if (Swap)
5603 std::swap(Op0, Op1);
5604
Nate Begemanfb8ead02008-07-25 19:05:58 +00005605 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00005606 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00005607 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00005608 SDValue UNORD, EQ;
Dale Johannesenace16102009-02-03 19:33:06 +00005609 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
5610 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
5611 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00005612 }
5613 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00005614 SDValue ORD, NEQ;
Dale Johannesenace16102009-02-03 19:33:06 +00005615 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
5616 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
5617 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00005618 }
5619 assert(0 && "Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00005620 }
5621 // Handle all other FP comparisons here.
Dale Johannesenace16102009-02-03 19:33:06 +00005622 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00005623 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005624
Nate Begeman30a0de92008-07-17 16:51:19 +00005625 // We are handling one of the integer comparisons here. Since SSE only has
5626 // GT and EQ comparisons for integer, swapping operands and multiple
5627 // operations may be required for some comparisons.
5628 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
5629 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005630
Nate Begeman30a0de92008-07-17 16:51:19 +00005631 switch (VT.getSimpleVT()) {
5632 default: break;
5633 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
5634 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
5635 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
5636 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
5637 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005638
Nate Begeman30a0de92008-07-17 16:51:19 +00005639 switch (SetCCOpcode) {
5640 default: break;
5641 case ISD::SETNE: Invert = true;
5642 case ISD::SETEQ: Opc = EQOpc; break;
5643 case ISD::SETLT: Swap = true;
5644 case ISD::SETGT: Opc = GTOpc; break;
5645 case ISD::SETGE: Swap = true;
5646 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
5647 case ISD::SETULT: Swap = true;
5648 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
5649 case ISD::SETUGE: Swap = true;
5650 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
5651 }
5652 if (Swap)
5653 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005654
Nate Begeman30a0de92008-07-17 16:51:19 +00005655 // Since SSE has no unsigned integer comparisons, we need to flip the sign
5656 // bits of the inputs before performing those operations.
5657 if (FlipSigns) {
5658 MVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00005659 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
5660 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00005661 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00005662 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
5663 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00005664 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
5665 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00005666 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005667
Dale Johannesenace16102009-02-03 19:33:06 +00005668 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00005669
5670 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00005671 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00005672 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00005673
Nate Begeman30a0de92008-07-17 16:51:19 +00005674 return Result;
5675}
Evan Cheng0488db92007-09-25 01:57:46 +00005676
Evan Cheng370e5342008-12-03 08:38:43 +00005677// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00005678static bool isX86LogicalCmp(SDValue Op) {
5679 unsigned Opc = Op.getNode()->getOpcode();
5680 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
5681 return true;
5682 if (Op.getResNo() == 1 &&
5683 (Opc == X86ISD::ADD ||
5684 Opc == X86ISD::SUB ||
5685 Opc == X86ISD::SMUL ||
5686 Opc == X86ISD::UMUL ||
5687 Opc == X86ISD::INC ||
5688 Opc == X86ISD::DEC))
5689 return true;
5690
5691 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00005692}
5693
Dan Gohman475871a2008-07-27 21:46:04 +00005694SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00005695 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005696 SDValue Cond = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005697 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005698 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00005699
Evan Cheng734503b2006-09-11 02:19:56 +00005700 if (Cond.getOpcode() == ISD::SETCC)
Evan Chenge5f62042007-09-29 00:00:36 +00005701 Cond = LowerSETCC(Cond, DAG);
Evan Cheng734503b2006-09-11 02:19:56 +00005702
Evan Cheng3f41d662007-10-08 22:16:29 +00005703 // If condition flag is set by a X86ISD::CMP, then use it as the condition
5704 // setting operand in place of the X86ISD::SETCC.
Evan Cheng734503b2006-09-11 02:19:56 +00005705 if (Cond.getOpcode() == X86ISD::SETCC) {
5706 CC = Cond.getOperand(0);
5707
Dan Gohman475871a2008-07-27 21:46:04 +00005708 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00005709 unsigned Opc = Cmp.getOpcode();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005710 MVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005711
Evan Cheng3f41d662007-10-08 22:16:29 +00005712 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005713 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00005714 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00005715 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00005716
Chris Lattnerd1980a52009-03-12 06:52:53 +00005717 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
5718 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00005719 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00005720 addTest = false;
5721 }
5722 }
5723
5724 if (addTest) {
5725 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00005726 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00005727 }
5728
Dan Gohmanfc166572009-04-09 23:54:40 +00005729 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00005730 SmallVector<SDValue, 4> Ops;
Evan Cheng0488db92007-09-25 01:57:46 +00005731 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
5732 // condition is true.
5733 Ops.push_back(Op.getOperand(2));
5734 Ops.push_back(Op.getOperand(1));
5735 Ops.push_back(CC);
5736 Ops.push_back(Cond);
Dan Gohmanfc166572009-04-09 23:54:40 +00005737 return DAG.getNode(X86ISD::CMOV, dl, VTs, &Ops[0], Ops.size());
Evan Cheng0488db92007-09-25 01:57:46 +00005738}
5739
Evan Cheng370e5342008-12-03 08:38:43 +00005740// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
5741// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
5742// from the AND / OR.
5743static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
5744 Opc = Op.getOpcode();
5745 if (Opc != ISD::OR && Opc != ISD::AND)
5746 return false;
5747 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
5748 Op.getOperand(0).hasOneUse() &&
5749 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
5750 Op.getOperand(1).hasOneUse());
5751}
5752
Evan Cheng961d6d42009-02-02 08:19:07 +00005753// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
5754// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00005755static bool isXor1OfSetCC(SDValue Op) {
5756 if (Op.getOpcode() != ISD::XOR)
5757 return false;
5758 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
5759 if (N1C && N1C->getAPIntValue() == 1) {
5760 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
5761 Op.getOperand(0).hasOneUse();
5762 }
5763 return false;
5764}
5765
Dan Gohman475871a2008-07-27 21:46:04 +00005766SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00005767 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005768 SDValue Chain = Op.getOperand(0);
5769 SDValue Cond = Op.getOperand(1);
5770 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005771 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005772 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00005773
Evan Cheng0db9fe62006-04-25 20:13:52 +00005774 if (Cond.getOpcode() == ISD::SETCC)
Evan Chenge5f62042007-09-29 00:00:36 +00005775 Cond = LowerSETCC(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00005776#if 0
5777 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00005778 else if (Cond.getOpcode() == X86ISD::ADD ||
5779 Cond.getOpcode() == X86ISD::SUB ||
5780 Cond.getOpcode() == X86ISD::SMUL ||
5781 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00005782 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00005783#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00005784
Evan Cheng3f41d662007-10-08 22:16:29 +00005785 // If condition flag is set by a X86ISD::CMP, then use it as the condition
5786 // setting operand in place of the X86ISD::SETCC.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005787 if (Cond.getOpcode() == X86ISD::SETCC) {
Evan Cheng734503b2006-09-11 02:19:56 +00005788 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005789
Dan Gohman475871a2008-07-27 21:46:04 +00005790 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00005791 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00005792 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00005793 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00005794 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00005795 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00005796 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00005797 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00005798 default: break;
5799 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00005800 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00005801 // These can only come from an arithmetic instruction with overflow,
5802 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00005803 Cond = Cond.getNode()->getOperand(1);
5804 addTest = false;
5805 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00005806 }
Evan Cheng0488db92007-09-25 01:57:46 +00005807 }
Evan Cheng370e5342008-12-03 08:38:43 +00005808 } else {
5809 unsigned CondOpc;
5810 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
5811 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00005812 if (CondOpc == ISD::OR) {
5813 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
5814 // two branches instead of an explicit OR instruction with a
5815 // separate test.
5816 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00005817 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00005818 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00005819 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00005820 Chain, Dest, CC, Cmp);
5821 CC = Cond.getOperand(1).getOperand(0);
5822 Cond = Cmp;
5823 addTest = false;
5824 }
5825 } else { // ISD::AND
5826 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
5827 // two branches instead of an explicit AND instruction with a
5828 // separate test. However, we only do this if this block doesn't
5829 // have a fall-through edge, because this requires an explicit
5830 // jmp when the condition is false.
5831 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00005832 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00005833 Op.getNode()->hasOneUse()) {
5834 X86::CondCode CCode =
5835 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
5836 CCode = X86::GetOppositeBranchCondition(CCode);
5837 CC = DAG.getConstant(CCode, MVT::i8);
5838 SDValue User = SDValue(*Op.getNode()->use_begin(), 0);
5839 // Look for an unconditional branch following this conditional branch.
5840 // We need this because we need to reverse the successors in order
5841 // to implement FCMP_OEQ.
5842 if (User.getOpcode() == ISD::BR) {
5843 SDValue FalseBB = User.getOperand(1);
5844 SDValue NewBR =
5845 DAG.UpdateNodeOperands(User, User.getOperand(0), Dest);
5846 assert(NewBR == User);
5847 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00005848
Dale Johannesene4d209d2009-02-03 20:21:25 +00005849 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00005850 Chain, Dest, CC, Cmp);
5851 X86::CondCode CCode =
5852 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
5853 CCode = X86::GetOppositeBranchCondition(CCode);
5854 CC = DAG.getConstant(CCode, MVT::i8);
5855 Cond = Cmp;
5856 addTest = false;
5857 }
5858 }
Dan Gohman279c22e2008-10-21 03:29:32 +00005859 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00005860 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
5861 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
5862 // It should be transformed during dag combiner except when the condition
5863 // is set by a arithmetics with overflow node.
5864 X86::CondCode CCode =
5865 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
5866 CCode = X86::GetOppositeBranchCondition(CCode);
5867 CC = DAG.getConstant(CCode, MVT::i8);
5868 Cond = Cond.getOperand(0).getOperand(1);
5869 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00005870 }
Evan Cheng0488db92007-09-25 01:57:46 +00005871 }
5872
5873 if (addTest) {
5874 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00005875 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00005876 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00005877 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00005878 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00005879}
5880
Anton Korobeynikove060b532007-04-17 19:34:00 +00005881
5882// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
5883// Calls to _alloca is needed to probe the stack when allocating more than 4k
5884// bytes in one go. Touching the stack at 4K increments is necessary to ensure
5885// that the guard pages used by the OS virtual memory manager are allocated in
5886// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00005887SDValue
5888X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005889 SelectionDAG &DAG) {
Anton Korobeynikove060b532007-04-17 19:34:00 +00005890 assert(Subtarget->isTargetCygMing() &&
5891 "This should be used only on Cygwin/Mingw targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005892 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005893
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005894 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00005895 SDValue Chain = Op.getOperand(0);
5896 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005897 // FIXME: Ensure alignment here
5898
Dan Gohman475871a2008-07-27 21:46:04 +00005899 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005900
Duncan Sands83ec4b62008-06-06 12:08:01 +00005901 MVT IntPtr = getPointerTy();
5902 MVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005903
Chris Lattnere563bbc2008-10-11 22:08:30 +00005904 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, true));
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005905
Dale Johannesendd64c412009-02-04 00:33:20 +00005906 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005907 Flag = Chain.getValue(1);
5908
5909 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00005910 SDValue Ops[] = { Chain,
Bill Wendling056292f2008-09-16 21:48:12 +00005911 DAG.getTargetExternalSymbol("_alloca", IntPtr),
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005912 DAG.getRegister(X86::EAX, IntPtr),
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005913 DAG.getRegister(X86StackPtr, SPTy),
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005914 Flag };
Dale Johannesene4d209d2009-02-03 20:21:25 +00005915 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, Ops, 5);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005916 Flag = Chain.getValue(1);
5917
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005918 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnere563bbc2008-10-11 22:08:30 +00005919 DAG.getIntPtrConstant(0, true),
5920 DAG.getIntPtrConstant(0, true),
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005921 Flag);
5922
Dale Johannesendd64c412009-02-04 00:33:20 +00005923 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005924
Dan Gohman475871a2008-07-27 21:46:04 +00005925 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00005926 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005927}
5928
Dan Gohman475871a2008-07-27 21:46:04 +00005929SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00005930X86TargetLowering::EmitTargetCodeForMemset(SelectionDAG &DAG, DebugLoc dl,
Bill Wendling6f287b22008-09-30 21:22:07 +00005931 SDValue Chain,
5932 SDValue Dst, SDValue Src,
5933 SDValue Size, unsigned Align,
5934 const Value *DstSV,
Bill Wendling6158d842008-10-01 00:59:58 +00005935 uint64_t DstSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00005936 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005937
Bill Wendling6f287b22008-09-30 21:22:07 +00005938 // If not DWORD aligned or size is more than the threshold, call the library.
5939 // The libc version is likely to be faster for these cases. It can use the
5940 // address value and run time information about the CPU.
Evan Cheng1887c1c2008-08-21 21:00:15 +00005941 if ((Align & 3) != 0 ||
Dan Gohman707e0182008-04-12 04:36:06 +00005942 !ConstantSize ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005943 ConstantSize->getZExtValue() >
5944 getSubtarget()->getMaxInlineSizeThreshold()) {
Dan Gohman475871a2008-07-27 21:46:04 +00005945 SDValue InFlag(0, 0);
Dan Gohman68d599d2008-04-01 20:38:36 +00005946
5947 // Check to see if there is a specialized entry-point for memory zeroing.
Dan Gohman707e0182008-04-12 04:36:06 +00005948 ConstantSDNode *V = dyn_cast<ConstantSDNode>(Src);
Bill Wendling6f287b22008-09-30 21:22:07 +00005949
Bill Wendling6158d842008-10-01 00:59:58 +00005950 if (const char *bzeroEntry = V &&
5951 V->isNullValue() ? Subtarget->getBZeroEntry() : 0) {
5952 MVT IntPtr = getPointerTy();
5953 const Type *IntPtrTy = TD->getIntPtrType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005954 TargetLowering::ArgListTy Args;
Bill Wendling6158d842008-10-01 00:59:58 +00005955 TargetLowering::ArgListEntry Entry;
5956 Entry.Node = Dst;
5957 Entry.Ty = IntPtrTy;
5958 Args.push_back(Entry);
5959 Entry.Node = Size;
5960 Args.push_back(Entry);
5961 std::pair<SDValue,SDValue> CallResult =
Scott Michelfdc40a02009-02-17 22:15:04 +00005962 LowerCallTo(Chain, Type::VoidTy, false, false, false, false,
5963 CallingConv::C, false,
Dale Johannesen0f502f62009-02-03 22:26:09 +00005964 DAG.getExternalSymbol(bzeroEntry, IntPtr), Args, DAG, dl);
Bill Wendling6158d842008-10-01 00:59:58 +00005965 return CallResult.second;
Dan Gohman68d599d2008-04-01 20:38:36 +00005966 }
5967
Dan Gohman707e0182008-04-12 04:36:06 +00005968 // Otherwise have the target-independent code call memset.
Dan Gohman475871a2008-07-27 21:46:04 +00005969 return SDValue();
Evan Cheng48090aa2006-03-21 23:01:21 +00005970 }
Evan Chengb9df0ca2006-03-22 02:53:00 +00005971
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005972 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman475871a2008-07-27 21:46:04 +00005973 SDValue InFlag(0, 0);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005974 MVT AVT;
Dan Gohman475871a2008-07-27 21:46:04 +00005975 SDValue Count;
Dan Gohman707e0182008-04-12 04:36:06 +00005976 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Src);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005977 unsigned BytesLeft = 0;
5978 bool TwoRepStos = false;
5979 if (ValC) {
5980 unsigned ValReg;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005981 uint64_t Val = ValC->getZExtValue() & 255;
Evan Cheng5ced1d82006-04-06 23:23:56 +00005982
Evan Cheng0db9fe62006-04-25 20:13:52 +00005983 // If the value is a constant, then we can potentially use larger sets.
5984 switch (Align & 3) {
Evan Cheng1887c1c2008-08-21 21:00:15 +00005985 case 2: // WORD aligned
5986 AVT = MVT::i16;
5987 ValReg = X86::AX;
5988 Val = (Val << 8) | Val;
5989 break;
5990 case 0: // DWORD aligned
5991 AVT = MVT::i32;
5992 ValReg = X86::EAX;
5993 Val = (Val << 8) | Val;
5994 Val = (Val << 16) | Val;
5995 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) { // QWORD aligned
5996 AVT = MVT::i64;
5997 ValReg = X86::RAX;
5998 Val = (Val << 32) | Val;
5999 }
6000 break;
6001 default: // Byte aligned
6002 AVT = MVT::i8;
6003 ValReg = X86::AL;
6004 Count = DAG.getIntPtrConstant(SizeVal);
6005 break;
Evan Cheng80d428c2006-04-19 22:48:17 +00006006 }
6007
Duncan Sands8e4eb092008-06-08 20:54:56 +00006008 if (AVT.bitsGT(MVT::i8)) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00006009 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00006010 Count = DAG.getIntPtrConstant(SizeVal / UBytes);
6011 BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00006012 }
6013
Dale Johannesen0f502f62009-02-03 22:26:09 +00006014 Chain = DAG.getCopyToReg(Chain, dl, ValReg, DAG.getConstant(Val, AVT),
Evan Cheng0db9fe62006-04-25 20:13:52 +00006015 InFlag);
6016 InFlag = Chain.getValue(1);
6017 } else {
6018 AVT = MVT::i8;
Dan Gohmanbcda2852008-04-16 01:32:32 +00006019 Count = DAG.getIntPtrConstant(SizeVal);
Dale Johannesen0f502f62009-02-03 22:26:09 +00006020 Chain = DAG.getCopyToReg(Chain, dl, X86::AL, Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006021 InFlag = Chain.getValue(1);
Evan Chengb9df0ca2006-03-22 02:53:00 +00006022 }
Evan Chengc78d3b42006-04-24 18:01:45 +00006023
Scott Michelfdc40a02009-02-17 22:15:04 +00006024 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006025 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006026 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006027 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006028 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006029 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00006030 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006031 InFlag = Chain.getValue(1);
Evan Chenga0b3afb2006-03-27 07:00:16 +00006032
Chris Lattnerd96d0722007-02-25 06:40:16 +00006033 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00006034 SmallVector<SDValue, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006035 Ops.push_back(Chain);
6036 Ops.push_back(DAG.getValueType(AVT));
6037 Ops.push_back(InFlag);
Dale Johannesen0f502f62009-02-03 22:26:09 +00006038 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, &Ops[0], Ops.size());
Evan Chengc78d3b42006-04-24 18:01:45 +00006039
Evan Cheng0db9fe62006-04-25 20:13:52 +00006040 if (TwoRepStos) {
6041 InFlag = Chain.getValue(1);
Dan Gohman707e0182008-04-12 04:36:06 +00006042 Count = Size;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006043 MVT CVT = Count.getValueType();
Dale Johannesen0f502f62009-02-03 22:26:09 +00006044 SDValue Left = DAG.getNode(ISD::AND, dl, CVT, Count,
Evan Cheng25ab6902006-09-08 06:48:29 +00006045 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
Scott Michelfdc40a02009-02-17 22:15:04 +00006046 Chain = DAG.getCopyToReg(Chain, dl, (CVT == MVT::i64) ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006047 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006048 Left, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006049 InFlag = Chain.getValue(1);
Chris Lattnerd96d0722007-02-25 06:40:16 +00006050 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006051 Ops.clear();
6052 Ops.push_back(Chain);
6053 Ops.push_back(DAG.getValueType(MVT::i8));
6054 Ops.push_back(InFlag);
Dale Johannesen0f502f62009-02-03 22:26:09 +00006055 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006056 } else if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00006057 // Handle the last 1 - 7 bytes.
6058 unsigned Offset = SizeVal - BytesLeft;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006059 MVT AddrVT = Dst.getValueType();
6060 MVT SizeVT = Size.getValueType();
Dan Gohman707e0182008-04-12 04:36:06 +00006061
Dale Johannesen0f502f62009-02-03 22:26:09 +00006062 Chain = DAG.getMemset(Chain, dl,
6063 DAG.getNode(ISD::ADD, dl, AddrVT, Dst,
Dan Gohman707e0182008-04-12 04:36:06 +00006064 DAG.getConstant(Offset, AddrVT)),
6065 Src,
6066 DAG.getConstant(BytesLeft, SizeVT),
Dan Gohman1f13c682008-04-28 17:15:20 +00006067 Align, DstSV, DstSVOff + Offset);
Evan Cheng386031a2006-03-24 07:29:27 +00006068 }
Evan Cheng11e15b32006-04-03 20:53:28 +00006069
Dan Gohman707e0182008-04-12 04:36:06 +00006070 // TODO: Use a Tokenfactor, as in memcpy, instead of a single chain.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006071 return Chain;
6072}
Evan Cheng11e15b32006-04-03 20:53:28 +00006073
Dan Gohman475871a2008-07-27 21:46:04 +00006074SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00006075X86TargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Evan Cheng1887c1c2008-08-21 21:00:15 +00006076 SDValue Chain, SDValue Dst, SDValue Src,
6077 SDValue Size, unsigned Align,
6078 bool AlwaysInline,
6079 const Value *DstSV, uint64_t DstSVOff,
Scott Michelfdc40a02009-02-17 22:15:04 +00006080 const Value *SrcSV, uint64_t SrcSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00006081 // This requires the copy size to be a constant, preferrably
6082 // within a subtarget-specific limit.
6083 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
6084 if (!ConstantSize)
Dan Gohman475871a2008-07-27 21:46:04 +00006085 return SDValue();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006086 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman707e0182008-04-12 04:36:06 +00006087 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman475871a2008-07-27 21:46:04 +00006088 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00006089
Evan Cheng1887c1c2008-08-21 21:00:15 +00006090 /// If not DWORD aligned, call the library.
6091 if ((Align & 3) != 0)
6092 return SDValue();
6093
6094 // DWORD aligned
6095 MVT AVT = MVT::i32;
6096 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) // QWORD aligned
Dan Gohman707e0182008-04-12 04:36:06 +00006097 AVT = MVT::i64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006098
Duncan Sands83ec4b62008-06-06 12:08:01 +00006099 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00006100 unsigned CountVal = SizeVal / UBytes;
Dan Gohman475871a2008-07-27 21:46:04 +00006101 SDValue Count = DAG.getIntPtrConstant(CountVal);
Evan Cheng1887c1c2008-08-21 21:00:15 +00006102 unsigned BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00006103
Dan Gohman475871a2008-07-27 21:46:04 +00006104 SDValue InFlag(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00006105 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006106 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006107 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006108 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006109 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006110 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00006111 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006112 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006113 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RSI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006114 X86::ESI,
Dan Gohman707e0182008-04-12 04:36:06 +00006115 Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006116 InFlag = Chain.getValue(1);
6117
Chris Lattnerd96d0722007-02-25 06:40:16 +00006118 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00006119 SmallVector<SDValue, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006120 Ops.push_back(Chain);
6121 Ops.push_back(DAG.getValueType(AVT));
6122 Ops.push_back(InFlag);
Dale Johannesen0f502f62009-02-03 22:26:09 +00006123 SDValue RepMovs = DAG.getNode(X86ISD::REP_MOVS, dl, Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006124
Dan Gohman475871a2008-07-27 21:46:04 +00006125 SmallVector<SDValue, 4> Results;
Evan Cheng2749c722008-04-25 00:26:43 +00006126 Results.push_back(RepMovs);
Rafael Espindola068317b2007-09-28 12:53:01 +00006127 if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00006128 // Handle the last 1 - 7 bytes.
6129 unsigned Offset = SizeVal - BytesLeft;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006130 MVT DstVT = Dst.getValueType();
6131 MVT SrcVT = Src.getValueType();
6132 MVT SizeVT = Size.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006133 Results.push_back(DAG.getMemcpy(Chain, dl,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006134 DAG.getNode(ISD::ADD, dl, DstVT, Dst,
Evan Cheng2749c722008-04-25 00:26:43 +00006135 DAG.getConstant(Offset, DstVT)),
Dale Johannesen0f502f62009-02-03 22:26:09 +00006136 DAG.getNode(ISD::ADD, dl, SrcVT, Src,
Evan Cheng2749c722008-04-25 00:26:43 +00006137 DAG.getConstant(Offset, SrcVT)),
Dan Gohman707e0182008-04-12 04:36:06 +00006138 DAG.getConstant(BytesLeft, SizeVT),
6139 Align, AlwaysInline,
Dan Gohman1f13c682008-04-28 17:15:20 +00006140 DstSV, DstSVOff + Offset,
6141 SrcSV, SrcSVOff + Offset));
Evan Chengb067a1e2006-03-31 19:22:53 +00006142 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006143
Scott Michelfdc40a02009-02-17 22:15:04 +00006144 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006145 &Results[0], Results.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006146}
6147
Dan Gohman475871a2008-07-27 21:46:04 +00006148SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) {
Dan Gohman69de1932008-02-06 22:27:42 +00006149 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006150 DebugLoc dl = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00006151
Evan Cheng25ab6902006-09-08 06:48:29 +00006152 if (!Subtarget->is64Bit()) {
6153 // vastart just stores the address of the VarArgsFrameIndex slot into the
6154 // memory location argument.
Dan Gohman475871a2008-07-27 21:46:04 +00006155 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006156 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006157 }
6158
6159 // __va_list_tag:
6160 // gp_offset (0 - 6 * 8)
6161 // fp_offset (48 - 48 + 8 * 16)
6162 // overflow_arg_area (point to parameters coming in memory).
6163 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00006164 SmallVector<SDValue, 8> MemOps;
6165 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00006166 // Store gp_offset
Dale Johannesene4d209d2009-02-03 20:21:25 +00006167 SDValue Store = DAG.getStore(Op.getOperand(0), dl,
Evan Cheng786225a2006-10-05 23:01:46 +00006168 DAG.getConstant(VarArgsGPOffset, MVT::i32),
Dan Gohman69de1932008-02-06 22:27:42 +00006169 FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006170 MemOps.push_back(Store);
6171
6172 // Store fp_offset
Scott Michelfdc40a02009-02-17 22:15:04 +00006173 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006174 FIN, DAG.getIntPtrConstant(4));
6175 Store = DAG.getStore(Op.getOperand(0), dl,
Evan Cheng786225a2006-10-05 23:01:46 +00006176 DAG.getConstant(VarArgsFPOffset, MVT::i32),
Dan Gohman69de1932008-02-06 22:27:42 +00006177 FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006178 MemOps.push_back(Store);
6179
6180 // Store ptr to overflow_arg_area
Scott Michelfdc40a02009-02-17 22:15:04 +00006181 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006182 FIN, DAG.getIntPtrConstant(4));
Dan Gohman475871a2008-07-27 21:46:04 +00006183 SDValue OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006184 Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006185 MemOps.push_back(Store);
6186
6187 // Store ptr to reg_save_area.
Scott Michelfdc40a02009-02-17 22:15:04 +00006188 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006189 FIN, DAG.getIntPtrConstant(8));
Dan Gohman475871a2008-07-27 21:46:04 +00006190 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006191 Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006192 MemOps.push_back(Store);
Scott Michelfdc40a02009-02-17 22:15:04 +00006193 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006194 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006195}
6196
Dan Gohman475871a2008-07-27 21:46:04 +00006197SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) {
Dan Gohman9018e832008-05-10 01:26:14 +00006198 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
6199 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman475871a2008-07-27 21:46:04 +00006200 SDValue Chain = Op.getOperand(0);
6201 SDValue SrcPtr = Op.getOperand(1);
6202 SDValue SrcSV = Op.getOperand(2);
Dan Gohman9018e832008-05-10 01:26:14 +00006203
6204 assert(0 && "VAArgInst is not yet implemented for x86-64!");
6205 abort();
Dan Gohman475871a2008-07-27 21:46:04 +00006206 return SDValue();
Dan Gohman9018e832008-05-10 01:26:14 +00006207}
6208
Dan Gohman475871a2008-07-27 21:46:04 +00006209SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) {
Evan Chengae642192007-03-02 23:16:35 +00006210 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00006211 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00006212 SDValue Chain = Op.getOperand(0);
6213 SDValue DstPtr = Op.getOperand(1);
6214 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00006215 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
6216 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006217 DebugLoc dl = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00006218
Dale Johannesendd64c412009-02-04 00:33:20 +00006219 return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr,
Dan Gohman28269132008-04-18 20:55:41 +00006220 DAG.getIntPtrConstant(24), 8, false,
6221 DstSV, 0, SrcSV, 0);
Evan Chengae642192007-03-02 23:16:35 +00006222}
6223
Dan Gohman475871a2008-07-27 21:46:04 +00006224SDValue
6225X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006226 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006227 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006228 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00006229 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00006230 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006231 case Intrinsic::x86_sse_comieq_ss:
6232 case Intrinsic::x86_sse_comilt_ss:
6233 case Intrinsic::x86_sse_comile_ss:
6234 case Intrinsic::x86_sse_comigt_ss:
6235 case Intrinsic::x86_sse_comige_ss:
6236 case Intrinsic::x86_sse_comineq_ss:
6237 case Intrinsic::x86_sse_ucomieq_ss:
6238 case Intrinsic::x86_sse_ucomilt_ss:
6239 case Intrinsic::x86_sse_ucomile_ss:
6240 case Intrinsic::x86_sse_ucomigt_ss:
6241 case Intrinsic::x86_sse_ucomige_ss:
6242 case Intrinsic::x86_sse_ucomineq_ss:
6243 case Intrinsic::x86_sse2_comieq_sd:
6244 case Intrinsic::x86_sse2_comilt_sd:
6245 case Intrinsic::x86_sse2_comile_sd:
6246 case Intrinsic::x86_sse2_comigt_sd:
6247 case Intrinsic::x86_sse2_comige_sd:
6248 case Intrinsic::x86_sse2_comineq_sd:
6249 case Intrinsic::x86_sse2_ucomieq_sd:
6250 case Intrinsic::x86_sse2_ucomilt_sd:
6251 case Intrinsic::x86_sse2_ucomile_sd:
6252 case Intrinsic::x86_sse2_ucomigt_sd:
6253 case Intrinsic::x86_sse2_ucomige_sd:
6254 case Intrinsic::x86_sse2_ucomineq_sd: {
6255 unsigned Opc = 0;
6256 ISD::CondCode CC = ISD::SETCC_INVALID;
6257 switch (IntNo) {
6258 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006259 case Intrinsic::x86_sse_comieq_ss:
6260 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006261 Opc = X86ISD::COMI;
6262 CC = ISD::SETEQ;
6263 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006264 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006265 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006266 Opc = X86ISD::COMI;
6267 CC = ISD::SETLT;
6268 break;
6269 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006270 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006271 Opc = X86ISD::COMI;
6272 CC = ISD::SETLE;
6273 break;
6274 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006275 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006276 Opc = X86ISD::COMI;
6277 CC = ISD::SETGT;
6278 break;
6279 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006280 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006281 Opc = X86ISD::COMI;
6282 CC = ISD::SETGE;
6283 break;
6284 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006285 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006286 Opc = X86ISD::COMI;
6287 CC = ISD::SETNE;
6288 break;
6289 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006290 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006291 Opc = X86ISD::UCOMI;
6292 CC = ISD::SETEQ;
6293 break;
6294 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006295 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006296 Opc = X86ISD::UCOMI;
6297 CC = ISD::SETLT;
6298 break;
6299 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006300 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006301 Opc = X86ISD::UCOMI;
6302 CC = ISD::SETLE;
6303 break;
6304 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006305 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006306 Opc = X86ISD::UCOMI;
6307 CC = ISD::SETGT;
6308 break;
6309 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006310 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006311 Opc = X86ISD::UCOMI;
6312 CC = ISD::SETGE;
6313 break;
6314 case Intrinsic::x86_sse_ucomineq_ss:
6315 case Intrinsic::x86_sse2_ucomineq_sd:
6316 Opc = X86ISD::UCOMI;
6317 CC = ISD::SETNE;
6318 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006319 }
Evan Cheng734503b2006-09-11 02:19:56 +00006320
Dan Gohman475871a2008-07-27 21:46:04 +00006321 SDValue LHS = Op.getOperand(1);
6322 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00006323 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006324 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
6325 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Evan Cheng0ac3fc22008-08-17 19:22:34 +00006326 DAG.getConstant(X86CC, MVT::i8), Cond);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006327 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00006328 }
Evan Cheng5759f972008-05-04 09:15:50 +00006329
6330 // Fix vector shift instructions where the last operand is a non-immediate
6331 // i32 value.
6332 case Intrinsic::x86_sse2_pslli_w:
6333 case Intrinsic::x86_sse2_pslli_d:
6334 case Intrinsic::x86_sse2_pslli_q:
6335 case Intrinsic::x86_sse2_psrli_w:
6336 case Intrinsic::x86_sse2_psrli_d:
6337 case Intrinsic::x86_sse2_psrli_q:
6338 case Intrinsic::x86_sse2_psrai_w:
6339 case Intrinsic::x86_sse2_psrai_d:
6340 case Intrinsic::x86_mmx_pslli_w:
6341 case Intrinsic::x86_mmx_pslli_d:
6342 case Intrinsic::x86_mmx_pslli_q:
6343 case Intrinsic::x86_mmx_psrli_w:
6344 case Intrinsic::x86_mmx_psrli_d:
6345 case Intrinsic::x86_mmx_psrli_q:
6346 case Intrinsic::x86_mmx_psrai_w:
6347 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00006348 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00006349 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00006350 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00006351
6352 unsigned NewIntNo = 0;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006353 MVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006354 switch (IntNo) {
6355 case Intrinsic::x86_sse2_pslli_w:
6356 NewIntNo = Intrinsic::x86_sse2_psll_w;
6357 break;
6358 case Intrinsic::x86_sse2_pslli_d:
6359 NewIntNo = Intrinsic::x86_sse2_psll_d;
6360 break;
6361 case Intrinsic::x86_sse2_pslli_q:
6362 NewIntNo = Intrinsic::x86_sse2_psll_q;
6363 break;
6364 case Intrinsic::x86_sse2_psrli_w:
6365 NewIntNo = Intrinsic::x86_sse2_psrl_w;
6366 break;
6367 case Intrinsic::x86_sse2_psrli_d:
6368 NewIntNo = Intrinsic::x86_sse2_psrl_d;
6369 break;
6370 case Intrinsic::x86_sse2_psrli_q:
6371 NewIntNo = Intrinsic::x86_sse2_psrl_q;
6372 break;
6373 case Intrinsic::x86_sse2_psrai_w:
6374 NewIntNo = Intrinsic::x86_sse2_psra_w;
6375 break;
6376 case Intrinsic::x86_sse2_psrai_d:
6377 NewIntNo = Intrinsic::x86_sse2_psra_d;
6378 break;
6379 default: {
6380 ShAmtVT = MVT::v2i32;
6381 switch (IntNo) {
6382 case Intrinsic::x86_mmx_pslli_w:
6383 NewIntNo = Intrinsic::x86_mmx_psll_w;
6384 break;
6385 case Intrinsic::x86_mmx_pslli_d:
6386 NewIntNo = Intrinsic::x86_mmx_psll_d;
6387 break;
6388 case Intrinsic::x86_mmx_pslli_q:
6389 NewIntNo = Intrinsic::x86_mmx_psll_q;
6390 break;
6391 case Intrinsic::x86_mmx_psrli_w:
6392 NewIntNo = Intrinsic::x86_mmx_psrl_w;
6393 break;
6394 case Intrinsic::x86_mmx_psrli_d:
6395 NewIntNo = Intrinsic::x86_mmx_psrl_d;
6396 break;
6397 case Intrinsic::x86_mmx_psrli_q:
6398 NewIntNo = Intrinsic::x86_mmx_psrl_q;
6399 break;
6400 case Intrinsic::x86_mmx_psrai_w:
6401 NewIntNo = Intrinsic::x86_mmx_psra_w;
6402 break;
6403 case Intrinsic::x86_mmx_psrai_d:
6404 NewIntNo = Intrinsic::x86_mmx_psra_d;
6405 break;
6406 default: abort(); // Can't reach here.
6407 }
6408 break;
6409 }
6410 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00006411 MVT VT = Op.getValueType();
Dale Johannesene4d209d2009-02-03 20:21:25 +00006412 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT,
6413 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, ShAmtVT, ShAmt));
6414 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Evan Cheng5759f972008-05-04 09:15:50 +00006415 DAG.getConstant(NewIntNo, MVT::i32),
6416 Op.getOperand(1), ShAmt);
6417 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00006418 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006419}
Evan Cheng72261582005-12-20 06:22:03 +00006420
Dan Gohman475871a2008-07-27 21:46:04 +00006421SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) {
Bill Wendling64e87322009-01-16 19:25:27 +00006422 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006423 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00006424
6425 if (Depth > 0) {
6426 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
6427 SDValue Offset =
6428 DAG.getConstant(TD->getPointerSize(),
6429 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006430 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00006431 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006432 FrameAddr, Offset),
Bill Wendling64e87322009-01-16 19:25:27 +00006433 NULL, 0);
6434 }
6435
6436 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00006437 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00006438 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006439 RetAddrFI, NULL, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00006440}
6441
Dan Gohman475871a2008-07-27 21:46:04 +00006442SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
Evan Cheng184793f2008-09-27 01:56:22 +00006443 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
6444 MFI->setFrameAddressIsTaken(true);
6445 MVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006446 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00006447 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
6448 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00006449 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00006450 while (Depth--)
Dale Johannesendd64c412009-02-04 00:33:20 +00006451 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00006452 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00006453}
6454
Dan Gohman475871a2008-07-27 21:46:04 +00006455SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Anton Korobeynikov260a6b82008-09-08 21:12:11 +00006456 SelectionDAG &DAG) {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006457 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006458}
6459
Dan Gohman475871a2008-07-27 21:46:04 +00006460SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006461{
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006462 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00006463 SDValue Chain = Op.getOperand(0);
6464 SDValue Offset = Op.getOperand(1);
6465 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006466 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006467
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006468 SDValue Frame = DAG.getRegister(Subtarget->is64Bit() ? X86::RBP : X86::EBP,
6469 getPointerTy());
6470 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006471
Dale Johannesene4d209d2009-02-03 20:21:25 +00006472 SDValue StoreAddr = DAG.getNode(ISD::SUB, dl, getPointerTy(), Frame,
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006473 DAG.getIntPtrConstant(-TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006474 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
6475 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00006476 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006477 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006478
Dale Johannesene4d209d2009-02-03 20:21:25 +00006479 return DAG.getNode(X86ISD::EH_RETURN, dl,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006480 MVT::Other,
6481 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006482}
6483
Dan Gohman475871a2008-07-27 21:46:04 +00006484SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Duncan Sandsb116fac2007-07-27 20:02:49 +00006485 SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00006486 SDValue Root = Op.getOperand(0);
6487 SDValue Trmp = Op.getOperand(1); // trampoline
6488 SDValue FPtr = Op.getOperand(2); // nested function
6489 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006490 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006491
Dan Gohman69de1932008-02-06 22:27:42 +00006492 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006493
Duncan Sands339e14f2008-01-16 22:55:25 +00006494 const X86InstrInfo *TII =
6495 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
6496
Duncan Sandsb116fac2007-07-27 20:02:49 +00006497 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006498 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00006499
6500 // Large code-model.
6501
6502 const unsigned char JMP64r = TII->getBaseOpcodeFor(X86::JMP64r);
6503 const unsigned char MOV64ri = TII->getBaseOpcodeFor(X86::MOV64ri);
6504
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00006505 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
6506 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00006507
6508 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
6509
6510 // Load the pointer to the nested function into R11.
6511 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00006512 SDValue Addr = Trmp;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006513 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
6514 Addr, TrmpAddr, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00006515
Scott Michelfdc40a02009-02-17 22:15:04 +00006516 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006517 DAG.getConstant(2, MVT::i64));
6518 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00006519
6520 // Load the 'nest' parameter value into R10.
6521 // R10 is specified in X86CallingConv.td
6522 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Scott Michelfdc40a02009-02-17 22:15:04 +00006523 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006524 DAG.getConstant(10, MVT::i64));
6525 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
6526 Addr, TrmpAddr, 10);
Duncan Sands339e14f2008-01-16 22:55:25 +00006527
Scott Michelfdc40a02009-02-17 22:15:04 +00006528 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006529 DAG.getConstant(12, MVT::i64));
6530 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00006531
6532 // Jump to the nested function.
6533 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Scott Michelfdc40a02009-02-17 22:15:04 +00006534 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006535 DAG.getConstant(20, MVT::i64));
6536 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
6537 Addr, TrmpAddr, 20);
Duncan Sands339e14f2008-01-16 22:55:25 +00006538
6539 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Scott Michelfdc40a02009-02-17 22:15:04 +00006540 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006541 DAG.getConstant(22, MVT::i64));
6542 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00006543 TrmpAddr, 22);
Duncan Sands339e14f2008-01-16 22:55:25 +00006544
Dan Gohman475871a2008-07-27 21:46:04 +00006545 SDValue Ops[] =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006546 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
6547 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006548 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00006549 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00006550 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
6551 unsigned CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00006552 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006553
6554 switch (CC) {
6555 default:
6556 assert(0 && "Unsupported calling convention");
6557 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00006558 case CallingConv::X86_StdCall: {
6559 // Pass 'nest' parameter in ECX.
6560 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00006561 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006562
6563 // Check that ECX wasn't needed by an 'inreg' parameter.
6564 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00006565 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006566
Chris Lattner58d74912008-03-12 17:45:29 +00006567 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00006568 unsigned InRegCount = 0;
6569 unsigned Idx = 1;
6570
6571 for (FunctionType::param_iterator I = FTy->param_begin(),
6572 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00006573 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00006574 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006575 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006576
6577 if (InRegCount > 2) {
6578 cerr << "Nest register in use - reduce number of inreg parameters!\n";
6579 abort();
6580 }
6581 }
6582 break;
6583 }
6584 case CallingConv::X86_FastCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00006585 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00006586 // Pass 'nest' parameter in EAX.
6587 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00006588 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006589 break;
6590 }
6591
Dan Gohman475871a2008-07-27 21:46:04 +00006592 SDValue OutChains[4];
6593 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006594
Scott Michelfdc40a02009-02-17 22:15:04 +00006595 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006596 DAG.getConstant(10, MVT::i32));
6597 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006598
Duncan Sands339e14f2008-01-16 22:55:25 +00006599 const unsigned char MOV32ri = TII->getBaseOpcodeFor(X86::MOV32ri);
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00006600 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00006601 OutChains[0] = DAG.getStore(Root, dl,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006602 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Dan Gohman69de1932008-02-06 22:27:42 +00006603 Trmp, TrmpAddr, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006604
Scott Michelfdc40a02009-02-17 22:15:04 +00006605 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006606 DAG.getConstant(1, MVT::i32));
6607 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006608
Duncan Sands339e14f2008-01-16 22:55:25 +00006609 const unsigned char JMP = TII->getBaseOpcodeFor(X86::JMP);
Scott Michelfdc40a02009-02-17 22:15:04 +00006610 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006611 DAG.getConstant(5, MVT::i32));
6612 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00006613 TrmpAddr, 5, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006614
Scott Michelfdc40a02009-02-17 22:15:04 +00006615 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006616 DAG.getConstant(6, MVT::i32));
6617 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006618
Dan Gohman475871a2008-07-27 21:46:04 +00006619 SDValue Ops[] =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006620 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
6621 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006622 }
6623}
6624
Dan Gohman475871a2008-07-27 21:46:04 +00006625SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006626 /*
6627 The rounding mode is in bits 11:10 of FPSR, and has the following
6628 settings:
6629 00 Round to nearest
6630 01 Round to -inf
6631 10 Round to +inf
6632 11 Round to 0
6633
6634 FLT_ROUNDS, on the other hand, expects the following:
6635 -1 Undefined
6636 0 Round to 0
6637 1 Round to nearest
6638 2 Round to +inf
6639 3 Round to -inf
6640
6641 To perform the conversion, we do:
6642 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
6643 */
6644
6645 MachineFunction &MF = DAG.getMachineFunction();
6646 const TargetMachine &TM = MF.getTarget();
6647 const TargetFrameInfo &TFI = *TM.getFrameInfo();
6648 unsigned StackAlignment = TFI.getStackAlignment();
Duncan Sands83ec4b62008-06-06 12:08:01 +00006649 MVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006650 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006651
6652 // Save FP Control Word to stack slot
6653 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment);
Dan Gohman475871a2008-07-27 21:46:04 +00006654 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006655
Dale Johannesene4d209d2009-02-03 20:21:25 +00006656 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other,
Evan Cheng8a186ae2008-09-24 23:26:36 +00006657 DAG.getEntryNode(), StackSlot);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006658
6659 // Load FP Control Word from stack slot
Dale Johannesene4d209d2009-02-03 20:21:25 +00006660 SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006661
6662 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00006663 SDValue CWD1 =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006664 DAG.getNode(ISD::SRL, dl, MVT::i16,
6665 DAG.getNode(ISD::AND, dl, MVT::i16,
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006666 CWD, DAG.getConstant(0x800, MVT::i16)),
6667 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00006668 SDValue CWD2 =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006669 DAG.getNode(ISD::SRL, dl, MVT::i16,
6670 DAG.getNode(ISD::AND, dl, MVT::i16,
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006671 CWD, DAG.getConstant(0x400, MVT::i16)),
6672 DAG.getConstant(9, MVT::i8));
6673
Dan Gohman475871a2008-07-27 21:46:04 +00006674 SDValue RetVal =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006675 DAG.getNode(ISD::AND, dl, MVT::i16,
6676 DAG.getNode(ISD::ADD, dl, MVT::i16,
6677 DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2),
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006678 DAG.getConstant(1, MVT::i16)),
6679 DAG.getConstant(3, MVT::i16));
6680
6681
Duncan Sands83ec4b62008-06-06 12:08:01 +00006682 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesenb300d2a2009-02-07 00:55:49 +00006683 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006684}
6685
Dan Gohman475871a2008-07-27 21:46:04 +00006686SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00006687 MVT VT = Op.getValueType();
6688 MVT OpVT = VT;
6689 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006690 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00006691
6692 Op = Op.getOperand(0);
6693 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00006694 // Zero extend to i32 since there is not an i8 bsr.
Evan Cheng18efe262007-12-14 02:13:44 +00006695 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006696 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006697 }
Evan Cheng18efe262007-12-14 02:13:44 +00006698
Evan Cheng152804e2007-12-14 08:30:15 +00006699 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
6700 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006701 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00006702
6703 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Dan Gohman475871a2008-07-27 21:46:04 +00006704 SmallVector<SDValue, 4> Ops;
Evan Cheng152804e2007-12-14 08:30:15 +00006705 Ops.push_back(Op);
6706 Ops.push_back(DAG.getConstant(NumBits+NumBits-1, OpVT));
6707 Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8));
6708 Ops.push_back(Op.getValue(1));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006709 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, &Ops[0], 4);
Evan Cheng152804e2007-12-14 08:30:15 +00006710
6711 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00006712 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00006713
Evan Cheng18efe262007-12-14 02:13:44 +00006714 if (VT == MVT::i8)
Dale Johannesene4d209d2009-02-03 20:21:25 +00006715 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006716 return Op;
6717}
6718
Dan Gohman475871a2008-07-27 21:46:04 +00006719SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00006720 MVT VT = Op.getValueType();
6721 MVT OpVT = VT;
6722 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006723 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00006724
6725 Op = Op.getOperand(0);
6726 if (VT == MVT::i8) {
6727 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006728 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006729 }
Evan Cheng152804e2007-12-14 08:30:15 +00006730
6731 // Issue a bsf (scan bits forward) which also sets EFLAGS.
6732 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006733 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00006734
6735 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Dan Gohman475871a2008-07-27 21:46:04 +00006736 SmallVector<SDValue, 4> Ops;
Evan Cheng152804e2007-12-14 08:30:15 +00006737 Ops.push_back(Op);
6738 Ops.push_back(DAG.getConstant(NumBits, OpVT));
6739 Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8));
6740 Ops.push_back(Op.getValue(1));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006741 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, &Ops[0], 4);
Evan Cheng152804e2007-12-14 08:30:15 +00006742
Evan Cheng18efe262007-12-14 02:13:44 +00006743 if (VT == MVT::i8)
Dale Johannesene4d209d2009-02-03 20:21:25 +00006744 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006745 return Op;
6746}
6747
Mon P Wangaf9b9522008-12-18 21:42:19 +00006748SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) {
6749 MVT VT = Op.getValueType();
6750 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006751 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00006752
Mon P Wangaf9b9522008-12-18 21:42:19 +00006753 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
6754 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
6755 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
6756 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
6757 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
6758 //
6759 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
6760 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
6761 // return AloBlo + AloBhi + AhiBlo;
6762
6763 SDValue A = Op.getOperand(0);
6764 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006765
Dale Johannesene4d209d2009-02-03 20:21:25 +00006766 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006767 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
6768 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006769 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006770 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
6771 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006772 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006773 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
6774 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006775 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006776 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
6777 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006778 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006779 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
6780 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006781 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006782 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
6783 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006784 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006785 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
6786 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006787 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
6788 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00006789 return Res;
6790}
6791
6792
Bill Wendling74c37652008-12-09 22:08:41 +00006793SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) {
6794 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
6795 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00006796 // looks for this combo and may remove the "setcc" instruction if the "setcc"
6797 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00006798 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00006799 SDValue LHS = N->getOperand(0);
6800 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00006801 unsigned BaseOp = 0;
6802 unsigned Cond = 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006803 DebugLoc dl = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00006804
6805 switch (Op.getOpcode()) {
6806 default: assert(0 && "Unknown ovf instruction!");
6807 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00006808 // A subtract of one will be selected as a INC. Note that INC doesn't
6809 // set CF, so we can't do this for UADDO.
6810 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
6811 if (C->getAPIntValue() == 1) {
6812 BaseOp = X86ISD::INC;
6813 Cond = X86::COND_O;
6814 break;
6815 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006816 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00006817 Cond = X86::COND_O;
6818 break;
6819 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006820 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00006821 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00006822 break;
6823 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00006824 // A subtract of one will be selected as a DEC. Note that DEC doesn't
6825 // set CF, so we can't do this for USUBO.
6826 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
6827 if (C->getAPIntValue() == 1) {
6828 BaseOp = X86ISD::DEC;
6829 Cond = X86::COND_O;
6830 break;
6831 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006832 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00006833 Cond = X86::COND_O;
6834 break;
6835 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006836 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00006837 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00006838 break;
6839 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00006840 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00006841 Cond = X86::COND_O;
6842 break;
6843 case ISD::UMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00006844 BaseOp = X86ISD::UMUL;
Dan Gohman653456c2009-01-07 00:15:08 +00006845 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00006846 break;
6847 }
Bill Wendling3fafd932008-11-26 22:37:40 +00006848
Bill Wendling61edeb52008-12-02 01:06:39 +00006849 // Also sets EFLAGS.
6850 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006851 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00006852
Bill Wendling61edeb52008-12-02 01:06:39 +00006853 SDValue SetCC =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006854 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Bill Wendlingbc5e15e2008-12-10 02:01:32 +00006855 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00006856
Bill Wendling61edeb52008-12-02 01:06:39 +00006857 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
6858 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00006859}
6860
Dan Gohman475871a2008-07-27 21:46:04 +00006861SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanfd4418f2008-06-25 16:07:49 +00006862 MVT T = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006863 DebugLoc dl = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00006864 unsigned Reg = 0;
6865 unsigned size = 0;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006866 switch(T.getSimpleVT()) {
6867 default:
6868 assert(false && "Invalid value type!");
Andrew Lenharth26ed8692008-03-01 21:52:34 +00006869 case MVT::i8: Reg = X86::AL; size = 1; break;
6870 case MVT::i16: Reg = X86::AX; size = 2; break;
6871 case MVT::i32: Reg = X86::EAX; size = 4; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006872 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00006873 assert(Subtarget->is64Bit() && "Node not type legal!");
6874 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00006875 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00006876 }
Dale Johannesendd64c412009-02-04 00:33:20 +00006877 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00006878 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00006879 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00006880 Op.getOperand(1),
6881 Op.getOperand(3),
6882 DAG.getTargetConstant(size, MVT::i8),
6883 cpIn.getValue(1) };
Andrew Lenharth26ed8692008-03-01 21:52:34 +00006884 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006885 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5);
Scott Michelfdc40a02009-02-17 22:15:04 +00006886 SDValue cpOut =
Dale Johannesendd64c412009-02-04 00:33:20 +00006887 DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00006888 return cpOut;
6889}
6890
Duncan Sands1607f052008-12-01 11:39:25 +00006891SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Gabor Greif327ef032008-08-28 23:19:51 +00006892 SelectionDAG &DAG) {
Duncan Sands1607f052008-12-01 11:39:25 +00006893 assert(Subtarget->is64Bit() && "Result not type legalized?");
Andrew Lenharthd19189e2008-03-05 01:15:49 +00006894 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00006895 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006896 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00006897 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Dale Johannesendd64c412009-02-04 00:33:20 +00006898 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
6899 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00006900 rax.getValue(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006901 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
Duncan Sands1607f052008-12-01 11:39:25 +00006902 DAG.getConstant(32, MVT::i8));
6903 SDValue Ops[] = {
Dale Johannesene4d209d2009-02-03 20:21:25 +00006904 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00006905 rdx.getValue(1)
6906 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006907 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00006908}
6909
Dale Johannesen71d1bf52008-09-29 22:25:26 +00006910SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) {
6911 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00006912 DebugLoc dl = Node->getDebugLoc();
Dale Johannesen71d1bf52008-09-29 22:25:26 +00006913 MVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006914 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00006915 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006916 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006917 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00006918 Node->getOperand(0),
6919 Node->getOperand(1), negOp,
6920 cast<AtomicSDNode>(Node)->getSrcValue(),
6921 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00006922}
6923
Evan Cheng0db9fe62006-04-25 20:13:52 +00006924/// LowerOperation - Provide custom lowering hooks for some operations.
6925///
Dan Gohman475871a2008-07-27 21:46:04 +00006926SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006927 switch (Op.getOpcode()) {
6928 default: assert(0 && "Should not custom lower this!");
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006929 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
6930 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006931 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
6932 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
6933 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
6934 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
6935 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
6936 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
6937 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006938 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00006939 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006940 case ISD::SHL_PARTS:
6941 case ISD::SRA_PARTS:
6942 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
6943 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006944 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006945 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
6946 case ISD::FABS: return LowerFABS(Op, DAG);
6947 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00006948 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00006949 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00006950 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00006951 case ISD::SELECT: return LowerSELECT(Op, DAG);
6952 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006953 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng32fe1032006-05-25 00:59:30 +00006954 case ISD::CALL: return LowerCALL(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006955 case ISD::RET: return LowerRET(Op, DAG);
Evan Cheng1bc78042006-04-26 01:20:17 +00006956 case ISD::FORMAL_ARGUMENTS: return LowerFORMAL_ARGUMENTS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006957 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00006958 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00006959 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006960 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00006961 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
6962 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006963 case ISD::FRAME_TO_ARGS_OFFSET:
6964 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006965 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006966 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006967 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00006968 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00006969 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
6970 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00006971 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00006972 case ISD::SADDO:
6973 case ISD::UADDO:
6974 case ISD::SSUBO:
6975 case ISD::USUBO:
6976 case ISD::SMULO:
6977 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00006978 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006979 }
Chris Lattner27a6c732007-11-24 07:07:01 +00006980}
6981
Duncan Sands1607f052008-12-01 11:39:25 +00006982void X86TargetLowering::
6983ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
6984 SelectionDAG &DAG, unsigned NewOp) {
6985 MVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006986 DebugLoc dl = Node->getDebugLoc();
Duncan Sands1607f052008-12-01 11:39:25 +00006987 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
6988
6989 SDValue Chain = Node->getOperand(0);
6990 SDValue In1 = Node->getOperand(1);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006991 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00006992 Node->getOperand(2), DAG.getIntPtrConstant(0));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006993 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00006994 Node->getOperand(2), DAG.getIntPtrConstant(1));
6995 // This is a generalized SDNode, not an AtomicSDNode, so it doesn't
6996 // have a MemOperand. Pass the info through as a normal operand.
6997 SDValue LSI = DAG.getMemOperand(cast<MemSDNode>(Node)->getMemOperand());
6998 SDValue Ops[] = { Chain, In1, In2L, In2H, LSI };
6999 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007000 SDValue Result = DAG.getNode(NewOp, dl, Tys, Ops, 5);
Duncan Sands1607f052008-12-01 11:39:25 +00007001 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Dale Johannesene4d209d2009-02-03 20:21:25 +00007002 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007003 Results.push_back(Result.getValue(2));
7004}
7005
Duncan Sands126d9072008-07-04 11:47:58 +00007006/// ReplaceNodeResults - Replace a node with an illegal result type
7007/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00007008void X86TargetLowering::ReplaceNodeResults(SDNode *N,
7009 SmallVectorImpl<SDValue>&Results,
7010 SelectionDAG &DAG) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007011 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00007012 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00007013 default:
Duncan Sands1607f052008-12-01 11:39:25 +00007014 assert(false && "Do not know how to custom type legalize this operation!");
7015 return;
7016 case ISD::FP_TO_SINT: {
7017 std::pair<SDValue,SDValue> Vals = FP_TO_SINTHelper(SDValue(N, 0), DAG);
7018 SDValue FIST = Vals.first, StackSlot = Vals.second;
7019 if (FIST.getNode() != 0) {
7020 MVT VT = N->getValueType(0);
7021 // Return a load from the stack slot.
Dale Johannesene4d209d2009-02-03 20:21:25 +00007022 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00007023 }
7024 return;
7025 }
7026 case ISD::READCYCLECOUNTER: {
7027 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
7028 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007029 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007030 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00007031 rd.getValue(1));
7032 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007033 eax.getValue(2));
7034 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
7035 SDValue Ops[] = { eax, edx };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007036 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007037 Results.push_back(edx.getValue(1));
7038 return;
7039 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007040 case ISD::ATOMIC_CMP_SWAP: {
Duncan Sands1607f052008-12-01 11:39:25 +00007041 MVT T = N->getValueType(0);
7042 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
7043 SDValue cpInL, cpInH;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007044 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
Duncan Sands1607f052008-12-01 11:39:25 +00007045 DAG.getConstant(0, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007046 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
Duncan Sands1607f052008-12-01 11:39:25 +00007047 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007048 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
7049 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007050 cpInL.getValue(1));
7051 SDValue swapInL, swapInH;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007052 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
Duncan Sands1607f052008-12-01 11:39:25 +00007053 DAG.getConstant(0, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007054 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
Duncan Sands1607f052008-12-01 11:39:25 +00007055 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007056 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00007057 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007058 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007059 swapInL.getValue(1));
7060 SDValue Ops[] = { swapInH.getValue(0),
7061 N->getOperand(1),
7062 swapInH.getValue(1) };
7063 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007064 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3);
Dale Johannesendd64c412009-02-04 00:33:20 +00007065 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
7066 MVT::i32, Result.getValue(1));
7067 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
7068 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00007069 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Dale Johannesene4d209d2009-02-03 20:21:25 +00007070 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007071 Results.push_back(cpOutH.getValue(1));
7072 return;
7073 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007074 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00007075 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
7076 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007077 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00007078 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
7079 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007080 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00007081 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
7082 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007083 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00007084 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
7085 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007086 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00007087 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
7088 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007089 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00007090 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
7091 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007092 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00007093 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
7094 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00007095 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007096}
7097
Evan Cheng72261582005-12-20 06:22:03 +00007098const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
7099 switch (Opcode) {
7100 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00007101 case X86ISD::BSF: return "X86ISD::BSF";
7102 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00007103 case X86ISD::SHLD: return "X86ISD::SHLD";
7104 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00007105 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007106 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00007107 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007108 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00007109 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00007110 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00007111 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
7112 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
7113 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00007114 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00007115 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00007116 case X86ISD::CALL: return "X86ISD::CALL";
7117 case X86ISD::TAILCALL: return "X86ISD::TAILCALL";
7118 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00007119 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00007120 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00007121 case X86ISD::COMI: return "X86ISD::COMI";
7122 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00007123 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Cheng72261582005-12-20 06:22:03 +00007124 case X86ISD::CMOV: return "X86ISD::CMOV";
7125 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00007126 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00007127 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
7128 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00007129 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00007130 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007131 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00007132 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007133 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
7134 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00007135 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00007136 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Evan Cheng8ca29322006-11-10 21:43:37 +00007137 case X86ISD::FMAX: return "X86ISD::FMAX";
7138 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00007139 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
7140 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007141 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Rafael Espindola094fad32009-04-08 21:14:34 +00007142 case X86ISD::SegmentBaseAddress: return "X86ISD::SegmentBaseAddress";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007143 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00007144 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007145 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00007146 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
7147 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007148 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
7149 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
7150 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
7151 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
7152 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
7153 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00007154 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
7155 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00007156 case X86ISD::VSHL: return "X86ISD::VSHL";
7157 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00007158 case X86ISD::CMPPD: return "X86ISD::CMPPD";
7159 case X86ISD::CMPPS: return "X86ISD::CMPPS";
7160 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
7161 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
7162 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
7163 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
7164 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
7165 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
7166 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
7167 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007168 case X86ISD::ADD: return "X86ISD::ADD";
7169 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingd350e022008-12-12 21:15:41 +00007170 case X86ISD::SMUL: return "X86ISD::SMUL";
7171 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00007172 case X86ISD::INC: return "X86ISD::INC";
7173 case X86ISD::DEC: return "X86ISD::DEC";
Evan Cheng73f24c92009-03-30 21:36:47 +00007174 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Evan Cheng72261582005-12-20 06:22:03 +00007175 }
7176}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007177
Chris Lattnerc9addb72007-03-30 23:15:24 +00007178// isLegalAddressingMode - Return true if the addressing mode represented
7179// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00007180bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00007181 const Type *Ty) const {
7182 // X86 supports extremely general addressing modes.
Scott Michelfdc40a02009-02-17 22:15:04 +00007183
Chris Lattnerc9addb72007-03-30 23:15:24 +00007184 // X86 allows a sign-extended 32-bit immediate field as a displacement.
7185 if (AM.BaseOffs <= -(1LL << 32) || AM.BaseOffs >= (1LL << 32)-1)
7186 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007187
Chris Lattnerc9addb72007-03-30 23:15:24 +00007188 if (AM.BaseGV) {
Evan Cheng52787842007-08-01 23:46:47 +00007189 // We can only fold this if we don't need an extra load.
Chris Lattnerc9addb72007-03-30 23:15:24 +00007190 if (Subtarget->GVRequiresExtraLoad(AM.BaseGV, getTargetMachine(), false))
7191 return false;
Dale Johannesen203af582008-12-05 21:47:27 +00007192 // If BaseGV requires a register, we cannot also have a BaseReg.
7193 if (Subtarget->GVRequiresRegister(AM.BaseGV, getTargetMachine(), false) &&
7194 AM.HasBaseReg)
7195 return false;
Evan Cheng52787842007-08-01 23:46:47 +00007196
7197 // X86-64 only supports addr of globals in small code model.
7198 if (Subtarget->is64Bit()) {
7199 if (getTargetMachine().getCodeModel() != CodeModel::Small)
7200 return false;
7201 // If lower 4G is not available, then we must use rip-relative addressing.
7202 if (AM.BaseOffs || AM.Scale > 1)
7203 return false;
7204 }
Chris Lattnerc9addb72007-03-30 23:15:24 +00007205 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007206
Chris Lattnerc9addb72007-03-30 23:15:24 +00007207 switch (AM.Scale) {
7208 case 0:
7209 case 1:
7210 case 2:
7211 case 4:
7212 case 8:
7213 // These scales always work.
7214 break;
7215 case 3:
7216 case 5:
7217 case 9:
7218 // These scales are formed with basereg+scalereg. Only accept if there is
7219 // no basereg yet.
7220 if (AM.HasBaseReg)
7221 return false;
7222 break;
7223 default: // Other stuff never works.
7224 return false;
7225 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007226
Chris Lattnerc9addb72007-03-30 23:15:24 +00007227 return true;
7228}
7229
7230
Evan Cheng2bd122c2007-10-26 01:56:11 +00007231bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
7232 if (!Ty1->isInteger() || !Ty2->isInteger())
7233 return false;
Evan Chenge127a732007-10-29 07:57:50 +00007234 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
7235 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007236 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00007237 return false;
7238 return Subtarget->is64Bit() || NumBits1 < 64;
Evan Cheng2bd122c2007-10-26 01:56:11 +00007239}
7240
Duncan Sands83ec4b62008-06-06 12:08:01 +00007241bool X86TargetLowering::isTruncateFree(MVT VT1, MVT VT2) const {
7242 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007243 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007244 unsigned NumBits1 = VT1.getSizeInBits();
7245 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007246 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007247 return false;
7248 return Subtarget->is64Bit() || NumBits1 < 64;
7249}
Evan Cheng2bd122c2007-10-26 01:56:11 +00007250
Dan Gohman97121ba2009-04-08 00:15:30 +00007251bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007252 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Dan Gohman97121ba2009-04-08 00:15:30 +00007253 return Ty1 == Type::Int32Ty && Ty2 == Type::Int64Ty && Subtarget->is64Bit();
7254}
7255
7256bool X86TargetLowering::isZExtFree(MVT VT1, MVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007257 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Dan Gohman97121ba2009-04-08 00:15:30 +00007258 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
7259}
7260
Evan Cheng60c07e12006-07-05 22:17:51 +00007261/// isShuffleMaskLegal - Targets can use this to indicate that they only
7262/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
7263/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
7264/// are assumed to be legal.
7265bool
Dan Gohman475871a2008-07-27 21:46:04 +00007266X86TargetLowering::isShuffleMaskLegal(SDValue Mask, MVT VT) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00007267 // Only do shuffles on 128-bit vector types for now.
Nate Begemanb9a47b82009-02-23 08:49:38 +00007268 // FIXME: pshufb, blends
Duncan Sands83ec4b62008-06-06 12:08:01 +00007269 if (VT.getSizeInBits() == 64) return false;
Gabor Greifba36cb52008-08-28 21:40:38 +00007270 return (Mask.getNode()->getNumOperands() <= 4 ||
7271 isIdentityMask(Mask.getNode()) ||
7272 isIdentityMask(Mask.getNode(), true) ||
7273 isSplatMask(Mask.getNode()) ||
Nate Begemanb9a47b82009-02-23 08:49:38 +00007274 X86::isPSHUFHWMask(Mask.getNode()) ||
7275 X86::isPSHUFLWMask(Mask.getNode()) ||
Gabor Greifba36cb52008-08-28 21:40:38 +00007276 X86::isUNPCKLMask(Mask.getNode()) ||
7277 X86::isUNPCKHMask(Mask.getNode()) ||
7278 X86::isUNPCKL_v_undef_Mask(Mask.getNode()) ||
7279 X86::isUNPCKH_v_undef_Mask(Mask.getNode()));
Evan Cheng60c07e12006-07-05 22:17:51 +00007280}
7281
Dan Gohman7d8143f2008-04-09 20:09:42 +00007282bool
Dan Gohman475871a2008-07-27 21:46:04 +00007283X86TargetLowering::isVectorClearMaskLegal(const std::vector<SDValue> &BVOps,
Duncan Sands83ec4b62008-06-06 12:08:01 +00007284 MVT EVT, SelectionDAG &DAG) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00007285 unsigned NumElts = BVOps.size();
7286 // Only do shuffles on 128-bit vector types for now.
Duncan Sands83ec4b62008-06-06 12:08:01 +00007287 if (EVT.getSizeInBits() * NumElts == 64) return false;
Evan Cheng60c07e12006-07-05 22:17:51 +00007288 if (NumElts == 2) return true;
7289 if (NumElts == 4) {
Chris Lattner5a88b832007-02-25 07:10:00 +00007290 return (isMOVLMask(&BVOps[0], 4) ||
7291 isCommutedMOVL(&BVOps[0], 4, true) ||
Scott Michelfdc40a02009-02-17 22:15:04 +00007292 isSHUFPMask(&BVOps[0], 4) ||
Chris Lattner5a88b832007-02-25 07:10:00 +00007293 isCommutedSHUFP(&BVOps[0], 4));
Evan Cheng60c07e12006-07-05 22:17:51 +00007294 }
7295 return false;
7296}
7297
7298//===----------------------------------------------------------------------===//
7299// X86 Scheduler Hooks
7300//===----------------------------------------------------------------------===//
7301
Mon P Wang63307c32008-05-05 19:05:59 +00007302// private utility function
7303MachineBasicBlock *
7304X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
7305 MachineBasicBlock *MBB,
7306 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007307 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007308 unsigned LoadOpc,
7309 unsigned CXchgOpc,
7310 unsigned copyOpc,
7311 unsigned notOpc,
7312 unsigned EAXreg,
7313 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007314 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00007315 // For the atomic bitwise operator, we generate
7316 // thisMBB:
7317 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00007318 // ld t1 = [bitinstr.addr]
7319 // op t2 = t1, [bitinstr.val]
7320 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00007321 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7322 // bz newMBB
7323 // fallthrough -->nextMBB
7324 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7325 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007326 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00007327 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007328
Mon P Wang63307c32008-05-05 19:05:59 +00007329 /// First build the CFG
7330 MachineFunction *F = MBB->getParent();
7331 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007332 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7333 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7334 F->insert(MBBIter, newMBB);
7335 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007336
Mon P Wang63307c32008-05-05 19:05:59 +00007337 // Move all successors to thisMBB to nextMBB
7338 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007339
Mon P Wang63307c32008-05-05 19:05:59 +00007340 // Update thisMBB to fall through to newMBB
7341 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007342
Mon P Wang63307c32008-05-05 19:05:59 +00007343 // newMBB jumps to itself and fall through to nextMBB
7344 newMBB->addSuccessor(nextMBB);
7345 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007346
Mon P Wang63307c32008-05-05 19:05:59 +00007347 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007348 assert(bInstr->getNumOperands() < X86AddrNumOperands + 4 &&
7349 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00007350 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00007351 MachineOperand& destOper = bInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007352 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00007353 int numArgs = bInstr->getNumOperands() - 1;
7354 for (int i=0; i < numArgs; ++i)
7355 argOpers[i] = &bInstr->getOperand(i+1);
7356
7357 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007358 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
7359 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00007360
Dale Johannesen140be2d2008-08-19 18:47:28 +00007361 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007362 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00007363 for (int i=0; i <= lastAddrIndx; ++i)
7364 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007365
Dale Johannesen140be2d2008-08-19 18:47:28 +00007366 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007367 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007368 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007369 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007370 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007371 tt = t1;
7372
Dale Johannesen140be2d2008-08-19 18:47:28 +00007373 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00007374 assert((argOpers[valArgIndx]->isReg() ||
7375 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00007376 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00007377 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007378 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00007379 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007380 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007381 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00007382 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007383
Dale Johannesene4d209d2009-02-03 20:21:25 +00007384 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00007385 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007386
Dale Johannesene4d209d2009-02-03 20:21:25 +00007387 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00007388 for (int i=0; i <= lastAddrIndx; ++i)
7389 (*MIB).addOperand(*argOpers[i]);
7390 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00007391 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
7392 (*MIB).addMemOperand(*F, *bInstr->memoperands_begin());
7393
Dale Johannesene4d209d2009-02-03 20:21:25 +00007394 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00007395 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007396
Mon P Wang63307c32008-05-05 19:05:59 +00007397 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007398 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007399
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007400 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00007401 return nextMBB;
7402}
7403
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00007404// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00007405MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007406X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
7407 MachineBasicBlock *MBB,
7408 unsigned regOpcL,
7409 unsigned regOpcH,
7410 unsigned immOpcL,
7411 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007412 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007413 // For the atomic bitwise operator, we generate
7414 // thisMBB (instructions are in pairs, except cmpxchg8b)
7415 // ld t1,t2 = [bitinstr.addr]
7416 // newMBB:
7417 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
7418 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00007419 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007420 // mov ECX, EBX <- t5, t6
7421 // mov EAX, EDX <- t1, t2
7422 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
7423 // mov t3, t4 <- EAX, EDX
7424 // bz newMBB
7425 // result in out1, out2
7426 // fallthrough -->nextMBB
7427
7428 const TargetRegisterClass *RC = X86::GR32RegisterClass;
7429 const unsigned LoadOpc = X86::MOV32rm;
7430 const unsigned copyOpc = X86::MOV32rr;
7431 const unsigned NotOpc = X86::NOT32r;
7432 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7433 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
7434 MachineFunction::iterator MBBIter = MBB;
7435 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007436
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007437 /// First build the CFG
7438 MachineFunction *F = MBB->getParent();
7439 MachineBasicBlock *thisMBB = MBB;
7440 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7441 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7442 F->insert(MBBIter, newMBB);
7443 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007444
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007445 // Move all successors to thisMBB to nextMBB
7446 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007447
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007448 // Update thisMBB to fall through to newMBB
7449 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007450
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007451 // newMBB jumps to itself and fall through to nextMBB
7452 newMBB->addSuccessor(nextMBB);
7453 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007454
Dale Johannesene4d209d2009-02-03 20:21:25 +00007455 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007456 // Insert instructions into newMBB based on incoming instruction
7457 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007458 assert(bInstr->getNumOperands() < X86AddrNumOperands + 14 &&
7459 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007460 MachineOperand& dest1Oper = bInstr->getOperand(0);
7461 MachineOperand& dest2Oper = bInstr->getOperand(1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007462 MachineOperand* argOpers[2 + X86AddrNumOperands];
7463 for (int i=0; i < 2 + X86AddrNumOperands; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007464 argOpers[i] = &bInstr->getOperand(i+2);
7465
7466 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007467 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00007468
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007469 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007470 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007471 for (int i=0; i <= lastAddrIndx; ++i)
7472 (*MIB).addOperand(*argOpers[i]);
7473 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007474 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00007475 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00007476 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007477 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00007478 MachineOperand newOp3 = *(argOpers[3]);
7479 if (newOp3.isImm())
7480 newOp3.setImm(newOp3.getImm()+4);
7481 else
7482 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007483 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00007484 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007485
7486 // t3/4 are defined later, at the bottom of the loop
7487 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
7488 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007489 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007490 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007491 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007492 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
7493
7494 unsigned tt1 = F->getRegInfo().createVirtualRegister(RC);
7495 unsigned tt2 = F->getRegInfo().createVirtualRegister(RC);
Scott Michelfdc40a02009-02-17 22:15:04 +00007496 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007497 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), tt1).addReg(t1);
7498 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), tt2).addReg(t2);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007499 } else {
7500 tt1 = t1;
7501 tt2 = t2;
7502 }
7503
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007504 int valArgIndx = lastAddrIndx + 1;
7505 assert((argOpers[valArgIndx]->isReg() ||
7506 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007507 "invalid operand");
7508 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
7509 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007510 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007511 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007512 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007513 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00007514 if (regOpcL != X86::MOV32rr)
7515 MIB.addReg(tt1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007516 (*MIB).addOperand(*argOpers[valArgIndx]);
7517 assert(argOpers[valArgIndx + 1]->isReg() ==
7518 argOpers[valArgIndx]->isReg());
7519 assert(argOpers[valArgIndx + 1]->isImm() ==
7520 argOpers[valArgIndx]->isImm());
7521 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007522 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007523 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007524 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00007525 if (regOpcH != X86::MOV32rr)
7526 MIB.addReg(tt2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007527 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007528
Dale Johannesene4d209d2009-02-03 20:21:25 +00007529 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007530 MIB.addReg(t1);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007531 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007532 MIB.addReg(t2);
7533
Dale Johannesene4d209d2009-02-03 20:21:25 +00007534 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007535 MIB.addReg(t5);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007536 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007537 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00007538
Dale Johannesene4d209d2009-02-03 20:21:25 +00007539 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007540 for (int i=0; i <= lastAddrIndx; ++i)
7541 (*MIB).addOperand(*argOpers[i]);
7542
7543 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
7544 (*MIB).addMemOperand(*F, *bInstr->memoperands_begin());
7545
Dale Johannesene4d209d2009-02-03 20:21:25 +00007546 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007547 MIB.addReg(X86::EAX);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007548 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007549 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00007550
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007551 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007552 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007553
7554 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
7555 return nextMBB;
7556}
7557
7558// private utility function
7559MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00007560X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
7561 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007562 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00007563 // For the atomic min/max operator, we generate
7564 // thisMBB:
7565 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00007566 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00007567 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00007568 // cmp t1, t2
7569 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00007570 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00007571 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7572 // bz newMBB
7573 // fallthrough -->nextMBB
7574 //
7575 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7576 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007577 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00007578 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007579
Mon P Wang63307c32008-05-05 19:05:59 +00007580 /// First build the CFG
7581 MachineFunction *F = MBB->getParent();
7582 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007583 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7584 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7585 F->insert(MBBIter, newMBB);
7586 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007587
Mon P Wang63307c32008-05-05 19:05:59 +00007588 // Move all successors to thisMBB to nextMBB
7589 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007590
Mon P Wang63307c32008-05-05 19:05:59 +00007591 // Update thisMBB to fall through to newMBB
7592 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007593
Mon P Wang63307c32008-05-05 19:05:59 +00007594 // newMBB jumps to newMBB and fall through to nextMBB
7595 newMBB->addSuccessor(nextMBB);
7596 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007597
Dale Johannesene4d209d2009-02-03 20:21:25 +00007598 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00007599 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007600 assert(mInstr->getNumOperands() < X86AddrNumOperands + 4 &&
7601 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00007602 MachineOperand& destOper = mInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007603 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00007604 int numArgs = mInstr->getNumOperands() - 1;
7605 for (int i=0; i < numArgs; ++i)
7606 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007607
Mon P Wang63307c32008-05-05 19:05:59 +00007608 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007609 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
7610 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00007611
Mon P Wangab3e7472008-05-05 22:56:23 +00007612 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007613 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00007614 for (int i=0; i <= lastAddrIndx; ++i)
7615 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00007616
Mon P Wang63307c32008-05-05 19:05:59 +00007617 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00007618 assert((argOpers[valArgIndx]->isReg() ||
7619 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00007620 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00007621
7622 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00007623 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007624 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00007625 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007626 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00007627 (*MIB).addOperand(*argOpers[valArgIndx]);
7628
Dale Johannesene4d209d2009-02-03 20:21:25 +00007629 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00007630 MIB.addReg(t1);
7631
Dale Johannesene4d209d2009-02-03 20:21:25 +00007632 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00007633 MIB.addReg(t1);
7634 MIB.addReg(t2);
7635
7636 // Generate movc
7637 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007638 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00007639 MIB.addReg(t2);
7640 MIB.addReg(t1);
7641
7642 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00007643 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00007644 for (int i=0; i <= lastAddrIndx; ++i)
7645 (*MIB).addOperand(*argOpers[i]);
7646 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00007647 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
7648 (*MIB).addMemOperand(*F, *mInstr->memoperands_begin());
Scott Michelfdc40a02009-02-17 22:15:04 +00007649
Dale Johannesene4d209d2009-02-03 20:21:25 +00007650 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00007651 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00007652
Mon P Wang63307c32008-05-05 19:05:59 +00007653 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007654 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007655
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007656 F->DeleteMachineInstr(mInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00007657 return nextMBB;
7658}
7659
7660
Evan Cheng60c07e12006-07-05 22:17:51 +00007661MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00007662X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007663 MachineBasicBlock *BB) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007664 DebugLoc dl = MI->getDebugLoc();
Evan Chengc0f64ff2006-11-27 23:37:22 +00007665 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng60c07e12006-07-05 22:17:51 +00007666 switch (MI->getOpcode()) {
7667 default: assert(false && "Unexpected instr type to insert");
Mon P Wang9e5ecb82008-12-12 01:25:51 +00007668 case X86::CMOV_V1I64:
Evan Cheng60c07e12006-07-05 22:17:51 +00007669 case X86::CMOV_FR32:
7670 case X86::CMOV_FR64:
7671 case X86::CMOV_V4F32:
7672 case X86::CMOV_V2F64:
Evan Chenge5f62042007-09-29 00:00:36 +00007673 case X86::CMOV_V2I64: {
Evan Cheng60c07e12006-07-05 22:17:51 +00007674 // To "insert" a SELECT_CC instruction, we actually have to insert the
7675 // diamond control-flow pattern. The incoming instruction knows the
7676 // destination vreg to set, the condition code register to branch on, the
7677 // true/false values to select between, and a branch opcode to use.
7678 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007679 MachineFunction::iterator It = BB;
Evan Cheng60c07e12006-07-05 22:17:51 +00007680 ++It;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007681
Evan Cheng60c07e12006-07-05 22:17:51 +00007682 // thisMBB:
7683 // ...
7684 // TrueVal = ...
7685 // cmpTY ccX, r1, r2
7686 // bCC copy1MBB
7687 // fallthrough --> copy0MBB
7688 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007689 MachineFunction *F = BB->getParent();
7690 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
7691 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007692 unsigned Opc =
Chris Lattner7fbe9722006-10-20 17:42:20 +00007693 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
Dale Johannesene4d209d2009-02-03 20:21:25 +00007694 BuildMI(BB, dl, TII->get(Opc)).addMBB(sinkMBB);
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007695 F->insert(It, copy0MBB);
7696 F->insert(It, sinkMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007697 // Update machine-CFG edges by transferring all successors of the current
Evan Cheng60c07e12006-07-05 22:17:51 +00007698 // block to the new block which will contain the Phi node for the select.
Mon P Wang63307c32008-05-05 19:05:59 +00007699 sinkMBB->transferSuccessors(BB);
7700
7701 // Add the true and fallthrough blocks as its successors.
Evan Cheng60c07e12006-07-05 22:17:51 +00007702 BB->addSuccessor(copy0MBB);
7703 BB->addSuccessor(sinkMBB);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007704
Evan Cheng60c07e12006-07-05 22:17:51 +00007705 // copy0MBB:
7706 // %FalseValue = ...
7707 // # fallthrough to sinkMBB
7708 BB = copy0MBB;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007709
Evan Cheng60c07e12006-07-05 22:17:51 +00007710 // Update machine-CFG edges
7711 BB->addSuccessor(sinkMBB);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007712
Evan Cheng60c07e12006-07-05 22:17:51 +00007713 // sinkMBB:
7714 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
7715 // ...
7716 BB = sinkMBB;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007717 BuildMI(BB, dl, TII->get(X86::PHI), MI->getOperand(0).getReg())
Evan Cheng60c07e12006-07-05 22:17:51 +00007718 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
7719 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
7720
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007721 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00007722 return BB;
7723 }
7724
Dale Johannesen849f2142007-07-03 00:53:03 +00007725 case X86::FP32_TO_INT16_IN_MEM:
7726 case X86::FP32_TO_INT32_IN_MEM:
7727 case X86::FP32_TO_INT64_IN_MEM:
7728 case X86::FP64_TO_INT16_IN_MEM:
7729 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +00007730 case X86::FP64_TO_INT64_IN_MEM:
7731 case X86::FP80_TO_INT16_IN_MEM:
7732 case X86::FP80_TO_INT32_IN_MEM:
7733 case X86::FP80_TO_INT64_IN_MEM: {
Evan Cheng60c07e12006-07-05 22:17:51 +00007734 // Change the floating point control register to use "round towards zero"
7735 // mode when truncating to an integer value.
7736 MachineFunction *F = BB->getParent();
7737 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007738 addFrameReference(BuildMI(BB, dl, TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007739
7740 // Load the old value of the high byte of the control word...
7741 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +00007742 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Scott Michelfdc40a02009-02-17 22:15:04 +00007743 addFrameReference(BuildMI(BB, dl, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007744 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007745
7746 // Set the high part to be round to zero...
Dale Johannesene4d209d2009-02-03 20:21:25 +00007747 addFrameReference(BuildMI(BB, dl, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00007748 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +00007749
7750 // Reload the modified control word now...
Dale Johannesene4d209d2009-02-03 20:21:25 +00007751 addFrameReference(BuildMI(BB, dl, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007752
7753 // Restore the memory image of control word to original value
Dale Johannesene4d209d2009-02-03 20:21:25 +00007754 addFrameReference(BuildMI(BB, dl, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00007755 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +00007756
7757 // Get the X86 opcode to use.
7758 unsigned Opc;
7759 switch (MI->getOpcode()) {
7760 default: assert(0 && "illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +00007761 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
7762 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
7763 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
7764 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
7765 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
7766 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +00007767 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
7768 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
7769 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +00007770 }
7771
7772 X86AddressMode AM;
7773 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +00007774 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00007775 AM.BaseType = X86AddressMode::RegBase;
7776 AM.Base.Reg = Op.getReg();
7777 } else {
7778 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +00007779 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +00007780 }
7781 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +00007782 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00007783 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00007784 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +00007785 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00007786 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00007787 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +00007788 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00007789 AM.GV = Op.getGlobal();
7790 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +00007791 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00007792 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00007793 addFullAddress(BuildMI(BB, dl, TII->get(Opc)), AM)
Rafael Espindola8ef2b892009-04-08 08:09:33 +00007794 .addReg(MI->getOperand(X86AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +00007795
7796 // Reload the original control word now.
Dale Johannesene4d209d2009-02-03 20:21:25 +00007797 addFrameReference(BuildMI(BB, dl, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007798
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007799 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00007800 return BB;
7801 }
Mon P Wang63307c32008-05-05 19:05:59 +00007802 case X86::ATOMAND32:
7803 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00007804 X86::AND32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007805 X86::LCMPXCHG32, X86::MOV32rr,
7806 X86::NOT32r, X86::EAX,
7807 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00007808 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +00007809 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
7810 X86::OR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007811 X86::LCMPXCHG32, X86::MOV32rr,
7812 X86::NOT32r, X86::EAX,
7813 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00007814 case X86::ATOMXOR32:
7815 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00007816 X86::XOR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007817 X86::LCMPXCHG32, X86::MOV32rr,
7818 X86::NOT32r, X86::EAX,
7819 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007820 case X86::ATOMNAND32:
7821 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007822 X86::AND32ri, X86::MOV32rm,
7823 X86::LCMPXCHG32, X86::MOV32rr,
7824 X86::NOT32r, X86::EAX,
7825 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +00007826 case X86::ATOMMIN32:
7827 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
7828 case X86::ATOMMAX32:
7829 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
7830 case X86::ATOMUMIN32:
7831 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
7832 case X86::ATOMUMAX32:
7833 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +00007834
7835 case X86::ATOMAND16:
7836 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
7837 X86::AND16ri, X86::MOV16rm,
7838 X86::LCMPXCHG16, X86::MOV16rr,
7839 X86::NOT16r, X86::AX,
7840 X86::GR16RegisterClass);
7841 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +00007842 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007843 X86::OR16ri, X86::MOV16rm,
7844 X86::LCMPXCHG16, X86::MOV16rr,
7845 X86::NOT16r, X86::AX,
7846 X86::GR16RegisterClass);
7847 case X86::ATOMXOR16:
7848 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
7849 X86::XOR16ri, X86::MOV16rm,
7850 X86::LCMPXCHG16, X86::MOV16rr,
7851 X86::NOT16r, X86::AX,
7852 X86::GR16RegisterClass);
7853 case X86::ATOMNAND16:
7854 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
7855 X86::AND16ri, X86::MOV16rm,
7856 X86::LCMPXCHG16, X86::MOV16rr,
7857 X86::NOT16r, X86::AX,
7858 X86::GR16RegisterClass, true);
7859 case X86::ATOMMIN16:
7860 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
7861 case X86::ATOMMAX16:
7862 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
7863 case X86::ATOMUMIN16:
7864 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
7865 case X86::ATOMUMAX16:
7866 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
7867
7868 case X86::ATOMAND8:
7869 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
7870 X86::AND8ri, X86::MOV8rm,
7871 X86::LCMPXCHG8, X86::MOV8rr,
7872 X86::NOT8r, X86::AL,
7873 X86::GR8RegisterClass);
7874 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +00007875 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007876 X86::OR8ri, X86::MOV8rm,
7877 X86::LCMPXCHG8, X86::MOV8rr,
7878 X86::NOT8r, X86::AL,
7879 X86::GR8RegisterClass);
7880 case X86::ATOMXOR8:
7881 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
7882 X86::XOR8ri, X86::MOV8rm,
7883 X86::LCMPXCHG8, X86::MOV8rr,
7884 X86::NOT8r, X86::AL,
7885 X86::GR8RegisterClass);
7886 case X86::ATOMNAND8:
7887 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
7888 X86::AND8ri, X86::MOV8rm,
7889 X86::LCMPXCHG8, X86::MOV8rr,
7890 X86::NOT8r, X86::AL,
7891 X86::GR8RegisterClass, true);
7892 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007893 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +00007894 case X86::ATOMAND64:
7895 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00007896 X86::AND64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00007897 X86::LCMPXCHG64, X86::MOV64rr,
7898 X86::NOT64r, X86::RAX,
7899 X86::GR64RegisterClass);
7900 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +00007901 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
7902 X86::OR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00007903 X86::LCMPXCHG64, X86::MOV64rr,
7904 X86::NOT64r, X86::RAX,
7905 X86::GR64RegisterClass);
7906 case X86::ATOMXOR64:
7907 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00007908 X86::XOR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00007909 X86::LCMPXCHG64, X86::MOV64rr,
7910 X86::NOT64r, X86::RAX,
7911 X86::GR64RegisterClass);
7912 case X86::ATOMNAND64:
7913 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
7914 X86::AND64ri32, X86::MOV64rm,
7915 X86::LCMPXCHG64, X86::MOV64rr,
7916 X86::NOT64r, X86::RAX,
7917 X86::GR64RegisterClass, true);
7918 case X86::ATOMMIN64:
7919 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
7920 case X86::ATOMMAX64:
7921 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
7922 case X86::ATOMUMIN64:
7923 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
7924 case X86::ATOMUMAX64:
7925 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007926
7927 // This group does 64-bit operations on a 32-bit host.
7928 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007929 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007930 X86::AND32rr, X86::AND32rr,
7931 X86::AND32ri, X86::AND32ri,
7932 false);
7933 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007934 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007935 X86::OR32rr, X86::OR32rr,
7936 X86::OR32ri, X86::OR32ri,
7937 false);
7938 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007939 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007940 X86::XOR32rr, X86::XOR32rr,
7941 X86::XOR32ri, X86::XOR32ri,
7942 false);
7943 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007944 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007945 X86::AND32rr, X86::AND32rr,
7946 X86::AND32ri, X86::AND32ri,
7947 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007948 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007949 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007950 X86::ADD32rr, X86::ADC32rr,
7951 X86::ADD32ri, X86::ADC32ri,
7952 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007953 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007954 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007955 X86::SUB32rr, X86::SBB32rr,
7956 X86::SUB32ri, X86::SBB32ri,
7957 false);
Dale Johannesen880ae362008-10-03 22:25:52 +00007958 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007959 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +00007960 X86::MOV32rr, X86::MOV32rr,
7961 X86::MOV32ri, X86::MOV32ri,
7962 false);
Evan Cheng60c07e12006-07-05 22:17:51 +00007963 }
7964}
7965
7966//===----------------------------------------------------------------------===//
7967// X86 Optimization Hooks
7968//===----------------------------------------------------------------------===//
7969
Dan Gohman475871a2008-07-27 21:46:04 +00007970void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00007971 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00007972 APInt &KnownZero,
7973 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00007974 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00007975 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007976 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +00007977 assert((Opc >= ISD::BUILTIN_OP_END ||
7978 Opc == ISD::INTRINSIC_WO_CHAIN ||
7979 Opc == ISD::INTRINSIC_W_CHAIN ||
7980 Opc == ISD::INTRINSIC_VOID) &&
7981 "Should use MaskedValueIsZero if you don't know whether Op"
7982 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007983
Dan Gohmanf4f92f52008-02-13 23:07:24 +00007984 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007985 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +00007986 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +00007987 case X86ISD::ADD:
7988 case X86ISD::SUB:
7989 case X86ISD::SMUL:
7990 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +00007991 case X86ISD::INC:
7992 case X86ISD::DEC:
Evan Cheng97d0e0e2009-02-02 09:15:04 +00007993 // These nodes' second result is a boolean.
7994 if (Op.getResNo() == 0)
7995 break;
7996 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007997 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00007998 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
7999 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +00008000 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008001 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008002}
Chris Lattner259e97c2006-01-31 19:43:35 +00008003
Evan Cheng206ee9d2006-07-07 08:33:52 +00008004/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +00008005/// node is a GlobalAddress + offset.
8006bool X86TargetLowering::isGAPlusOffset(SDNode *N,
8007 GlobalValue* &GA, int64_t &Offset) const{
8008 if (N->getOpcode() == X86ISD::Wrapper) {
8009 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00008010 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00008011 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008012 return true;
8013 }
Evan Cheng206ee9d2006-07-07 08:33:52 +00008014 }
Evan Chengad4196b2008-05-12 19:56:52 +00008015 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +00008016}
8017
Evan Chengad4196b2008-05-12 19:56:52 +00008018static bool isBaseAlignmentOfN(unsigned N, SDNode *Base,
8019 const TargetLowering &TLI) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00008020 GlobalValue *GV;
Nick Lewycky916a9f02008-02-02 08:29:58 +00008021 int64_t Offset = 0;
Evan Chengad4196b2008-05-12 19:56:52 +00008022 if (TLI.isGAPlusOffset(Base, GV, Offset))
Evan Cheng7e2ff772008-05-08 00:57:18 +00008023 return (GV->getAlignment() >= N && (Offset % N) == 0);
Chris Lattnerba96fbc2008-01-26 20:07:42 +00008024 // DAG combine handles the stack object case.
Evan Cheng206ee9d2006-07-07 08:33:52 +00008025 return false;
8026}
8027
Dan Gohman475871a2008-07-27 21:46:04 +00008028static bool EltsFromConsecutiveLoads(SDNode *N, SDValue PermMask,
Duncan Sands83ec4b62008-06-06 12:08:01 +00008029 unsigned NumElems, MVT EVT,
Evan Chengad4196b2008-05-12 19:56:52 +00008030 SDNode *&Base,
8031 SelectionDAG &DAG, MachineFrameInfo *MFI,
8032 const TargetLowering &TLI) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00008033 Base = NULL;
8034 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00008035 SDValue Idx = PermMask.getOperand(i);
Evan Cheng7e2ff772008-05-08 00:57:18 +00008036 if (Idx.getOpcode() == ISD::UNDEF) {
8037 if (!Base)
8038 return false;
8039 continue;
8040 }
8041
Dan Gohman475871a2008-07-27 21:46:04 +00008042 SDValue Elt = DAG.getShuffleScalarElt(N, i);
Gabor Greifba36cb52008-08-28 21:40:38 +00008043 if (!Elt.getNode() ||
8044 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
Evan Cheng7e2ff772008-05-08 00:57:18 +00008045 return false;
8046 if (!Base) {
Gabor Greifba36cb52008-08-28 21:40:38 +00008047 Base = Elt.getNode();
Evan Cheng50d9e722008-05-10 06:46:49 +00008048 if (Base->getOpcode() == ISD::UNDEF)
8049 return false;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008050 continue;
8051 }
8052 if (Elt.getOpcode() == ISD::UNDEF)
8053 continue;
8054
Gabor Greifba36cb52008-08-28 21:40:38 +00008055 if (!TLI.isConsecutiveLoad(Elt.getNode(), Base,
Duncan Sands83ec4b62008-06-06 12:08:01 +00008056 EVT.getSizeInBits()/8, i, MFI))
Evan Cheng7e2ff772008-05-08 00:57:18 +00008057 return false;
8058 }
8059 return true;
8060}
Evan Cheng206ee9d2006-07-07 08:33:52 +00008061
8062/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
8063/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
8064/// if the load addresses are consecutive, non-overlapping, and in the right
Mon P Wang1e955802009-04-03 02:43:30 +00008065/// order. In the case of v2i64, it will see if it can rewrite the
8066/// shuffle to be an appropriate build vector so it can take advantage of
8067// performBuildVectorCombine.
Dan Gohman475871a2008-07-27 21:46:04 +00008068static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Evan Chengad4196b2008-05-12 19:56:52 +00008069 const TargetLowering &TLI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008070 DebugLoc dl = N->getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00008071 MVT VT = N->getValueType(0);
8072 MVT EVT = VT.getVectorElementType();
Dan Gohman475871a2008-07-27 21:46:04 +00008073 SDValue PermMask = N->getOperand(2);
Evan Cheng71f489d2008-05-05 22:12:23 +00008074 unsigned NumElems = PermMask.getNumOperands();
Mon P Wang1e955802009-04-03 02:43:30 +00008075
8076 // For x86-32 machines, if we see an insert and then a shuffle in a v2i64
8077 // where the upper half is 0, it is advantageous to rewrite it as a build
8078 // vector of (0, val) so it can use movq.
8079 if (VT == MVT::v2i64) {
8080 SDValue In[2];
8081 In[0] = N->getOperand(0);
8082 In[1] = N->getOperand(1);
8083 unsigned Idx0 =cast<ConstantSDNode>(PermMask.getOperand(0))->getZExtValue();
8084 unsigned Idx1 =cast<ConstantSDNode>(PermMask.getOperand(1))->getZExtValue();
8085 if (In[0].getValueType().getVectorNumElements() == NumElems &&
8086 In[Idx0/2].getOpcode() == ISD::INSERT_VECTOR_ELT &&
8087 In[Idx1/2].getOpcode() == ISD::BUILD_VECTOR) {
8088 ConstantSDNode* InsertVecIdx =
8089 dyn_cast<ConstantSDNode>(In[Idx0/2].getOperand(2));
8090 if (InsertVecIdx &&
8091 InsertVecIdx->getZExtValue() == (Idx0 % 2) &&
8092 isZeroNode(In[Idx1/2].getOperand(Idx1 % 2))) {
8093 return DAG.getNode(ISD::BUILD_VECTOR, dl, VT,
8094 In[Idx0/2].getOperand(1),
8095 In[Idx1/2].getOperand(Idx1 % 2));
8096 }
8097 }
8098 }
8099
8100 // Try to combine a vector_shuffle into a 128-bit load.
8101 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008102 SDNode *Base = NULL;
Evan Chengad4196b2008-05-12 19:56:52 +00008103 if (!EltsFromConsecutiveLoads(N, PermMask, NumElems, EVT, Base,
8104 DAG, MFI, TLI))
Dan Gohman475871a2008-07-27 21:46:04 +00008105 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008106
Dan Gohmand3006222007-07-27 17:16:43 +00008107 LoadSDNode *LD = cast<LoadSDNode>(Base);
Gabor Greifba36cb52008-08-28 21:40:38 +00008108 if (isBaseAlignmentOfN(16, Base->getOperand(1).getNode(), TLI))
Dale Johannesene4d209d2009-02-03 20:21:25 +00008109 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
Scott Michelfdc40a02009-02-17 22:15:04 +00008110 LD->getSrcValue(), LD->getSrcValueOffset(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008111 LD->isVolatile());
8112 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
8113 LD->getSrcValue(), LD->getSrcValueOffset(),
8114 LD->isVolatile(), LD->getAlignment());
Evan Cheng206ee9d2006-07-07 08:33:52 +00008115}
8116
Evan Cheng9bfa03c2008-05-12 23:04:07 +00008117/// PerformBuildVectorCombine - build_vector 0,(load i64 / f64) -> movq / movsd.
Dan Gohman475871a2008-07-27 21:46:04 +00008118static SDValue PerformBuildVectorCombine(SDNode *N, SelectionDAG &DAG,
Dan Gohmane5af2d32009-01-29 01:59:02 +00008119 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng8a186ae2008-09-24 23:26:36 +00008120 const X86Subtarget *Subtarget,
8121 const TargetLowering &TLI) {
Evan Chengf26ffe92008-05-29 08:22:04 +00008122 unsigned NumOps = N->getNumOperands();
Dale Johannesene4d209d2009-02-03 20:21:25 +00008123 DebugLoc dl = N->getDebugLoc();
Evan Chengf26ffe92008-05-29 08:22:04 +00008124
Evan Chengd880b972008-05-09 21:53:03 +00008125 // Ignore single operand BUILD_VECTOR.
Evan Chengf26ffe92008-05-29 08:22:04 +00008126 if (NumOps == 1)
Dan Gohman475871a2008-07-27 21:46:04 +00008127 return SDValue();
Evan Chengd880b972008-05-09 21:53:03 +00008128
Duncan Sands83ec4b62008-06-06 12:08:01 +00008129 MVT VT = N->getValueType(0);
8130 MVT EVT = VT.getVectorElementType();
Evan Chengd880b972008-05-09 21:53:03 +00008131 if ((EVT != MVT::i64 && EVT != MVT::f64) || Subtarget->is64Bit())
8132 // We are looking for load i64 and zero extend. We want to transform
8133 // it before legalizer has a chance to expand it. Also look for i64
8134 // BUILD_PAIR bit casted to f64.
Dan Gohman475871a2008-07-27 21:46:04 +00008135 return SDValue();
Evan Chengd880b972008-05-09 21:53:03 +00008136 // This must be an insertion into a zero vector.
Dan Gohman475871a2008-07-27 21:46:04 +00008137 SDValue HighElt = N->getOperand(1);
Evan Cheng25210da2008-05-10 00:58:41 +00008138 if (!isZeroNode(HighElt))
Dan Gohman475871a2008-07-27 21:46:04 +00008139 return SDValue();
Evan Chengd880b972008-05-09 21:53:03 +00008140
8141 // Value must be a load.
Gabor Greifba36cb52008-08-28 21:40:38 +00008142 SDNode *Base = N->getOperand(0).getNode();
Evan Chengd880b972008-05-09 21:53:03 +00008143 if (!isa<LoadSDNode>(Base)) {
Evan Cheng9bfa03c2008-05-12 23:04:07 +00008144 if (Base->getOpcode() != ISD::BIT_CONVERT)
Dan Gohman475871a2008-07-27 21:46:04 +00008145 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00008146 Base = Base->getOperand(0).getNode();
Evan Cheng9bfa03c2008-05-12 23:04:07 +00008147 if (!isa<LoadSDNode>(Base))
Dan Gohman475871a2008-07-27 21:46:04 +00008148 return SDValue();
Evan Chengd880b972008-05-09 21:53:03 +00008149 }
Evan Chengd880b972008-05-09 21:53:03 +00008150
8151 // Transform it into VZEXT_LOAD addr.
Evan Cheng9bfa03c2008-05-12 23:04:07 +00008152 LoadSDNode *LD = cast<LoadSDNode>(Base);
Scott Michelfdc40a02009-02-17 22:15:04 +00008153
Nate Begemanf7333bf2008-05-28 00:24:25 +00008154 // Load must not be an extload.
8155 if (LD->getExtensionType() != ISD::NON_EXTLOAD)
Dan Gohman475871a2008-07-27 21:46:04 +00008156 return SDValue();
Mon P Wang7ad9b512009-01-30 07:07:40 +00008157
8158 // Load type should legal type so we don't have to legalize it.
8159 if (!TLI.isTypeLegal(VT))
8160 return SDValue();
8161
Evan Cheng8a186ae2008-09-24 23:26:36 +00008162 SDVTList Tys = DAG.getVTList(VT, MVT::Other);
8163 SDValue Ops[] = { LD->getChain(), LD->getBasePtr() };
Dale Johannesene4d209d2009-02-03 20:21:25 +00008164 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008165 TargetLowering::TargetLoweringOpt TLO(DAG);
8166 TLO.CombineTo(SDValue(Base, 1), ResNode.getValue(1));
8167 DCI.CommitTargetLoweringOpt(TLO);
Evan Cheng8a186ae2008-09-24 23:26:36 +00008168 return ResNode;
Scott Michelfdc40a02009-02-17 22:15:04 +00008169}
Evan Chengd880b972008-05-09 21:53:03 +00008170
Chris Lattner83e6c992006-10-04 06:57:07 +00008171/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008172static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +00008173 const X86Subtarget *Subtarget) {
8174 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008175 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +00008176 // Get the LHS/RHS of the select.
8177 SDValue LHS = N->getOperand(1);
8178 SDValue RHS = N->getOperand(2);
8179
Chris Lattner83e6c992006-10-04 06:57:07 +00008180 // If we have SSE[12] support, try to form min/max nodes.
8181 if (Subtarget->hasSSE2() &&
Chris Lattner47b4ce82009-03-11 05:48:52 +00008182 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
8183 Cond.getOpcode() == ISD::SETCC) {
8184 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008185
Chris Lattner47b4ce82009-03-11 05:48:52 +00008186 unsigned Opcode = 0;
8187 if (LHS == Cond.getOperand(0) && RHS == Cond.getOperand(1)) {
8188 switch (CC) {
8189 default: break;
8190 case ISD::SETOLE: // (X <= Y) ? X : Y -> min
8191 case ISD::SETULE:
8192 case ISD::SETLE:
8193 if (!UnsafeFPMath) break;
8194 // FALL THROUGH.
8195 case ISD::SETOLT: // (X olt/lt Y) ? X : Y -> min
8196 case ISD::SETLT:
8197 Opcode = X86ISD::FMIN;
8198 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008199
Chris Lattner47b4ce82009-03-11 05:48:52 +00008200 case ISD::SETOGT: // (X > Y) ? X : Y -> max
8201 case ISD::SETUGT:
8202 case ISD::SETGT:
8203 if (!UnsafeFPMath) break;
8204 // FALL THROUGH.
8205 case ISD::SETUGE: // (X uge/ge Y) ? X : Y -> max
8206 case ISD::SETGE:
8207 Opcode = X86ISD::FMAX;
8208 break;
Chris Lattner83e6c992006-10-04 06:57:07 +00008209 }
Chris Lattner47b4ce82009-03-11 05:48:52 +00008210 } else if (LHS == Cond.getOperand(1) && RHS == Cond.getOperand(0)) {
8211 switch (CC) {
8212 default: break;
8213 case ISD::SETOGT: // (X > Y) ? Y : X -> min
8214 case ISD::SETUGT:
8215 case ISD::SETGT:
8216 if (!UnsafeFPMath) break;
8217 // FALL THROUGH.
8218 case ISD::SETUGE: // (X uge/ge Y) ? Y : X -> min
8219 case ISD::SETGE:
8220 Opcode = X86ISD::FMIN;
8221 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008222
Chris Lattner47b4ce82009-03-11 05:48:52 +00008223 case ISD::SETOLE: // (X <= Y) ? Y : X -> max
8224 case ISD::SETULE:
8225 case ISD::SETLE:
8226 if (!UnsafeFPMath) break;
8227 // FALL THROUGH.
8228 case ISD::SETOLT: // (X olt/lt Y) ? Y : X -> max
8229 case ISD::SETLT:
8230 Opcode = X86ISD::FMAX;
8231 break;
8232 }
Chris Lattner83e6c992006-10-04 06:57:07 +00008233 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008234
Chris Lattner47b4ce82009-03-11 05:48:52 +00008235 if (Opcode)
8236 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +00008237 }
Chris Lattner47b4ce82009-03-11 05:48:52 +00008238
Chris Lattnerd1980a52009-03-12 06:52:53 +00008239 // If this is a select between two integer constants, try to do some
8240 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +00008241 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
8242 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +00008243 // Don't do this for crazy integer types.
8244 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
8245 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +00008246 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +00008247 bool NeedsCondInvert = false;
8248
Chris Lattnercee56e72009-03-13 05:53:31 +00008249 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +00008250 // Efficiently invertible.
8251 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
8252 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
8253 isa<ConstantSDNode>(Cond.getOperand(1))))) {
8254 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +00008255 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +00008256 }
8257
8258 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00008259 if (FalseC->getAPIntValue() == 0 &&
8260 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00008261 if (NeedsCondInvert) // Invert the condition if needed.
8262 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8263 DAG.getConstant(1, Cond.getValueType()));
8264
8265 // Zero extend the condition if needed.
8266 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
8267
Chris Lattnercee56e72009-03-13 05:53:31 +00008268 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +00008269 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
8270 DAG.getConstant(ShAmt, MVT::i8));
8271 }
Chris Lattner97a29a52009-03-13 05:22:11 +00008272
8273 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +00008274 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +00008275 if (NeedsCondInvert) // Invert the condition if needed.
8276 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8277 DAG.getConstant(1, Cond.getValueType()));
8278
8279 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00008280 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
8281 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00008282 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +00008283 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +00008284 }
Chris Lattnercee56e72009-03-13 05:53:31 +00008285
8286 // Optimize cases that will turn into an LEA instruction. This requires
8287 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
8288 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
8289 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
8290 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
8291
8292 bool isFastMultiplier = false;
8293 if (Diff < 10) {
8294 switch ((unsigned char)Diff) {
8295 default: break;
8296 case 1: // result = add base, cond
8297 case 2: // result = lea base( , cond*2)
8298 case 3: // result = lea base(cond, cond*2)
8299 case 4: // result = lea base( , cond*4)
8300 case 5: // result = lea base(cond, cond*4)
8301 case 8: // result = lea base( , cond*8)
8302 case 9: // result = lea base(cond, cond*8)
8303 isFastMultiplier = true;
8304 break;
8305 }
8306 }
8307
8308 if (isFastMultiplier) {
8309 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
8310 if (NeedsCondInvert) // Invert the condition if needed.
8311 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8312 DAG.getConstant(1, Cond.getValueType()));
8313
8314 // Zero extend the condition if needed.
8315 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
8316 Cond);
8317 // Scale the condition by the difference.
8318 if (Diff != 1)
8319 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
8320 DAG.getConstant(Diff, Cond.getValueType()));
8321
8322 // Add the base if non-zero.
8323 if (FalseC->getAPIntValue() != 0)
8324 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8325 SDValue(FalseC, 0));
8326 return Cond;
8327 }
8328 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00008329 }
8330 }
8331
Dan Gohman475871a2008-07-27 21:46:04 +00008332 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +00008333}
8334
Chris Lattnerd1980a52009-03-12 06:52:53 +00008335/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
8336static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
8337 TargetLowering::DAGCombinerInfo &DCI) {
8338 DebugLoc DL = N->getDebugLoc();
8339
8340 // If the flag operand isn't dead, don't touch this CMOV.
8341 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
8342 return SDValue();
8343
8344 // If this is a select between two integer constants, try to do some
8345 // optimizations. Note that the operands are ordered the opposite of SELECT
8346 // operands.
8347 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
8348 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
8349 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
8350 // larger than FalseC (the false value).
8351 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
8352
8353 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
8354 CC = X86::GetOppositeBranchCondition(CC);
8355 std::swap(TrueC, FalseC);
8356 }
8357
8358 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00008359 // This is efficient for any integer data type (including i8/i16) and
8360 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +00008361 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
8362 SDValue Cond = N->getOperand(3);
8363 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8364 DAG.getConstant(CC, MVT::i8), Cond);
8365
8366 // Zero extend the condition if needed.
8367 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
8368
8369 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
8370 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
8371 DAG.getConstant(ShAmt, MVT::i8));
8372 if (N->getNumValues() == 2) // Dead flag value?
8373 return DCI.CombineTo(N, Cond, SDValue());
8374 return Cond;
8375 }
Chris Lattnercee56e72009-03-13 05:53:31 +00008376
8377 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
8378 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +00008379 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
8380 SDValue Cond = N->getOperand(3);
8381 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8382 DAG.getConstant(CC, MVT::i8), Cond);
8383
8384 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00008385 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
8386 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00008387 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8388 SDValue(FalseC, 0));
Chris Lattnercee56e72009-03-13 05:53:31 +00008389
Chris Lattner97a29a52009-03-13 05:22:11 +00008390 if (N->getNumValues() == 2) // Dead flag value?
8391 return DCI.CombineTo(N, Cond, SDValue());
8392 return Cond;
8393 }
Chris Lattnercee56e72009-03-13 05:53:31 +00008394
8395 // Optimize cases that will turn into an LEA instruction. This requires
8396 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
8397 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
8398 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
8399 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
8400
8401 bool isFastMultiplier = false;
8402 if (Diff < 10) {
8403 switch ((unsigned char)Diff) {
8404 default: break;
8405 case 1: // result = add base, cond
8406 case 2: // result = lea base( , cond*2)
8407 case 3: // result = lea base(cond, cond*2)
8408 case 4: // result = lea base( , cond*4)
8409 case 5: // result = lea base(cond, cond*4)
8410 case 8: // result = lea base( , cond*8)
8411 case 9: // result = lea base(cond, cond*8)
8412 isFastMultiplier = true;
8413 break;
8414 }
8415 }
8416
8417 if (isFastMultiplier) {
8418 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
8419 SDValue Cond = N->getOperand(3);
8420 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8421 DAG.getConstant(CC, MVT::i8), Cond);
8422 // Zero extend the condition if needed.
8423 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
8424 Cond);
8425 // Scale the condition by the difference.
8426 if (Diff != 1)
8427 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
8428 DAG.getConstant(Diff, Cond.getValueType()));
8429
8430 // Add the base if non-zero.
8431 if (FalseC->getAPIntValue() != 0)
8432 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8433 SDValue(FalseC, 0));
8434 if (N->getNumValues() == 2) // Dead flag value?
8435 return DCI.CombineTo(N, Cond, SDValue());
8436 return Cond;
8437 }
8438 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00008439 }
8440 }
8441 return SDValue();
8442}
8443
8444
Evan Cheng0b0cd912009-03-28 05:57:29 +00008445/// PerformMulCombine - Optimize a single multiply with constant into two
8446/// in order to implement it with two cheaper instructions, e.g.
8447/// LEA + SHL, LEA + LEA.
8448static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
8449 TargetLowering::DAGCombinerInfo &DCI) {
8450 if (DAG.getMachineFunction().
8451 getFunction()->hasFnAttr(Attribute::OptimizeForSize))
8452 return SDValue();
8453
8454 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
8455 return SDValue();
8456
8457 MVT VT = N->getValueType(0);
8458 if (VT != MVT::i64)
8459 return SDValue();
8460
8461 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
8462 if (!C)
8463 return SDValue();
8464 uint64_t MulAmt = C->getZExtValue();
8465 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
8466 return SDValue();
8467
8468 uint64_t MulAmt1 = 0;
8469 uint64_t MulAmt2 = 0;
8470 if ((MulAmt % 9) == 0) {
8471 MulAmt1 = 9;
8472 MulAmt2 = MulAmt / 9;
8473 } else if ((MulAmt % 5) == 0) {
8474 MulAmt1 = 5;
8475 MulAmt2 = MulAmt / 5;
8476 } else if ((MulAmt % 3) == 0) {
8477 MulAmt1 = 3;
8478 MulAmt2 = MulAmt / 3;
8479 }
8480 if (MulAmt2 &&
8481 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
8482 DebugLoc DL = N->getDebugLoc();
8483
8484 if (isPowerOf2_64(MulAmt2) &&
8485 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
8486 // If second multiplifer is pow2, issue it first. We want the multiply by
8487 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
8488 // is an add.
8489 std::swap(MulAmt1, MulAmt2);
8490
8491 SDValue NewMul;
8492 if (isPowerOf2_64(MulAmt1))
8493 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
8494 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
8495 else
Evan Cheng73f24c92009-03-30 21:36:47 +00008496 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +00008497 DAG.getConstant(MulAmt1, VT));
8498
8499 if (isPowerOf2_64(MulAmt2))
8500 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
8501 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
8502 else
Evan Cheng73f24c92009-03-30 21:36:47 +00008503 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +00008504 DAG.getConstant(MulAmt2, VT));
8505
8506 // Do not add new nodes to DAG combiner worklist.
8507 DCI.CombineTo(N, NewMul, false);
8508 }
8509 return SDValue();
8510}
8511
8512
Nate Begeman740ab032009-01-26 00:52:55 +00008513/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
8514/// when possible.
8515static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
8516 const X86Subtarget *Subtarget) {
8517 // On X86 with SSE2 support, we can transform this to a vector shift if
8518 // all elements are shifted by the same amount. We can't do this in legalize
8519 // because the a constant vector is typically transformed to a constant pool
8520 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008521 if (!Subtarget->hasSSE2())
8522 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008523
Nate Begeman740ab032009-01-26 00:52:55 +00008524 MVT VT = N->getValueType(0);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008525 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
8526 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008527
Mon P Wang3becd092009-01-28 08:12:05 +00008528 SDValue ShAmtOp = N->getOperand(1);
8529 MVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +00008530 DebugLoc DL = N->getDebugLoc();
Mon P Wang3becd092009-01-28 08:12:05 +00008531 SDValue BaseShAmt;
8532 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
8533 unsigned NumElts = VT.getVectorNumElements();
8534 unsigned i = 0;
8535 for (; i != NumElts; ++i) {
8536 SDValue Arg = ShAmtOp.getOperand(i);
8537 if (Arg.getOpcode() == ISD::UNDEF) continue;
8538 BaseShAmt = Arg;
8539 break;
8540 }
8541 for (; i != NumElts; ++i) {
8542 SDValue Arg = ShAmtOp.getOperand(i);
8543 if (Arg.getOpcode() == ISD::UNDEF) continue;
8544 if (Arg != BaseShAmt) {
8545 return SDValue();
8546 }
8547 }
8548 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
8549 isSplatMask(ShAmtOp.getOperand(2).getNode())) {
Chris Lattner47b4ce82009-03-11 05:48:52 +00008550 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
Mon P Wang3becd092009-01-28 08:12:05 +00008551 DAG.getIntPtrConstant(0));
8552 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008553 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +00008554
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008555 if (EltVT.bitsGT(MVT::i32))
Chris Lattner47b4ce82009-03-11 05:48:52 +00008556 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008557 else if (EltVT.bitsLT(MVT::i32))
Chris Lattner47b4ce82009-03-11 05:48:52 +00008558 BaseShAmt = DAG.getNode(ISD::ANY_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +00008559
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008560 // The shift amount is identical so we can do a vector shift.
8561 SDValue ValOp = N->getOperand(0);
8562 switch (N->getOpcode()) {
8563 default:
8564 assert(0 && "Unknown shift opcode!");
8565 break;
8566 case ISD::SHL:
8567 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008568 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008569 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
8570 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008571 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008572 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008573 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
8574 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008575 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008576 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008577 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
8578 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008579 break;
8580 case ISD::SRA:
8581 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008582 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008583 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
8584 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008585 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008586 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008587 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
8588 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008589 break;
8590 case ISD::SRL:
8591 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008592 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008593 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
8594 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008595 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008596 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008597 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
8598 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008599 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008600 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008601 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
8602 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008603 break;
Nate Begeman740ab032009-01-26 00:52:55 +00008604 }
8605 return SDValue();
8606}
8607
Chris Lattner149a4e52008-02-22 02:09:43 +00008608/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008609static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +00008610 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +00008611 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
8612 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +00008613 // A preferable solution to the general problem is to figure out the right
8614 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +00008615
8616 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +00008617 StoreSDNode *St = cast<StoreSDNode>(N);
Evan Cheng536e6672009-03-12 05:59:15 +00008618 MVT VT = St->getValue().getValueType();
8619 if (VT.getSizeInBits() != 64)
8620 return SDValue();
8621
8622 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloat && Subtarget->hasSSE2();
8623 if ((VT.isVector() ||
8624 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +00008625 isa<LoadSDNode>(St->getValue()) &&
8626 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
8627 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +00008628 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008629 LoadSDNode *Ld = 0;
8630 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +00008631 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +00008632 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008633 // Must be a store of a load. We currently handle two cases: the load
8634 // is a direct child, and it's under an intervening TokenFactor. It is
8635 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +00008636 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +00008637 Ld = cast<LoadSDNode>(St->getChain());
8638 else if (St->getValue().hasOneUse() &&
8639 ChainVal->getOpcode() == ISD::TokenFactor) {
8640 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +00008641 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +00008642 TokenFactorIndex = i;
8643 Ld = cast<LoadSDNode>(St->getValue());
8644 } else
8645 Ops.push_back(ChainVal->getOperand(i));
8646 }
8647 }
Dale Johannesen079f2a62008-02-25 19:20:14 +00008648
Evan Cheng536e6672009-03-12 05:59:15 +00008649 if (!Ld || !ISD::isNormalLoad(Ld))
8650 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008651
Evan Cheng536e6672009-03-12 05:59:15 +00008652 // If this is not the MMX case, i.e. we are just turning i64 load/store
8653 // into f64 load/store, avoid the transformation if there are multiple
8654 // uses of the loaded value.
8655 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
8656 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008657
Evan Cheng536e6672009-03-12 05:59:15 +00008658 DebugLoc LdDL = Ld->getDebugLoc();
8659 DebugLoc StDL = N->getDebugLoc();
8660 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
8661 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
8662 // pair instead.
8663 if (Subtarget->is64Bit() || F64IsLegal) {
8664 MVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
8665 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(),
8666 Ld->getBasePtr(), Ld->getSrcValue(),
8667 Ld->getSrcValueOffset(), Ld->isVolatile(),
8668 Ld->getAlignment());
8669 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +00008670 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +00008671 Ops.push_back(NewChain);
8672 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +00008673 Ops.size());
8674 }
Evan Cheng536e6672009-03-12 05:59:15 +00008675 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner149a4e52008-02-22 02:09:43 +00008676 St->getSrcValue(), St->getSrcValueOffset(),
8677 St->isVolatile(), St->getAlignment());
8678 }
Evan Cheng536e6672009-03-12 05:59:15 +00008679
8680 // Otherwise, lower to two pairs of 32-bit loads / stores.
8681 SDValue LoAddr = Ld->getBasePtr();
8682 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
8683 DAG.getConstant(4, MVT::i32));
8684
8685 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
8686 Ld->getSrcValue(), Ld->getSrcValueOffset(),
8687 Ld->isVolatile(), Ld->getAlignment());
8688 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
8689 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
8690 Ld->isVolatile(),
8691 MinAlign(Ld->getAlignment(), 4));
8692
8693 SDValue NewChain = LoLd.getValue(1);
8694 if (TokenFactorIndex != -1) {
8695 Ops.push_back(LoLd);
8696 Ops.push_back(HiLd);
8697 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
8698 Ops.size());
8699 }
8700
8701 LoAddr = St->getBasePtr();
8702 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
8703 DAG.getConstant(4, MVT::i32));
8704
8705 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
8706 St->getSrcValue(), St->getSrcValueOffset(),
8707 St->isVolatile(), St->getAlignment());
8708 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
8709 St->getSrcValue(),
8710 St->getSrcValueOffset() + 4,
8711 St->isVolatile(),
8712 MinAlign(St->getAlignment(), 4));
8713 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +00008714 }
Dan Gohman475871a2008-07-27 21:46:04 +00008715 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +00008716}
8717
Chris Lattner6cf73262008-01-25 06:14:17 +00008718/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
8719/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008720static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +00008721 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
8722 // F[X]OR(0.0, x) -> x
8723 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +00008724 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
8725 if (C->getValueAPF().isPosZero())
8726 return N->getOperand(1);
8727 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
8728 if (C->getValueAPF().isPosZero())
8729 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +00008730 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00008731}
8732
8733/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008734static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +00008735 // FAND(0.0, x) -> 0.0
8736 // FAND(x, 0.0) -> 0.0
8737 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
8738 if (C->getValueAPF().isPosZero())
8739 return N->getOperand(0);
8740 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
8741 if (C->getValueAPF().isPosZero())
8742 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +00008743 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00008744}
8745
Dan Gohmane5af2d32009-01-29 01:59:02 +00008746static SDValue PerformBTCombine(SDNode *N,
8747 SelectionDAG &DAG,
8748 TargetLowering::DAGCombinerInfo &DCI) {
8749 // BT ignores high bits in the bit index operand.
8750 SDValue Op1 = N->getOperand(1);
8751 if (Op1.hasOneUse()) {
8752 unsigned BitWidth = Op1.getValueSizeInBits();
8753 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
8754 APInt KnownZero, KnownOne;
8755 TargetLowering::TargetLoweringOpt TLO(DAG);
8756 TargetLowering &TLI = DAG.getTargetLoweringInfo();
8757 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
8758 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
8759 DCI.CommitTargetLoweringOpt(TLO);
8760 }
8761 return SDValue();
8762}
Chris Lattner83e6c992006-10-04 06:57:07 +00008763
Dan Gohman475871a2008-07-27 21:46:04 +00008764SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +00008765 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +00008766 SelectionDAG &DAG = DCI.DAG;
8767 switch (N->getOpcode()) {
8768 default: break;
Evan Chengad4196b2008-05-12 19:56:52 +00008769 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
8770 case ISD::BUILD_VECTOR:
Dan Gohmane5af2d32009-01-29 01:59:02 +00008771 return PerformBuildVectorCombine(N, DAG, DCI, Subtarget, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +00008772 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +00008773 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +00008774 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +00008775 case ISD::SHL:
8776 case ISD::SRA:
8777 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +00008778 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +00008779 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +00008780 case X86ISD::FOR: return PerformFORCombine(N, DAG);
8781 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008782 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Evan Cheng206ee9d2006-07-07 08:33:52 +00008783 }
8784
Dan Gohman475871a2008-07-27 21:46:04 +00008785 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008786}
8787
Evan Cheng60c07e12006-07-05 22:17:51 +00008788//===----------------------------------------------------------------------===//
8789// X86 Inline Assembly Support
8790//===----------------------------------------------------------------------===//
8791
Chris Lattnerf4dff842006-07-11 02:54:03 +00008792/// getConstraintType - Given a constraint letter, return the type of
8793/// constraint it is for this target.
8794X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00008795X86TargetLowering::getConstraintType(const std::string &Constraint) const {
8796 if (Constraint.size() == 1) {
8797 switch (Constraint[0]) {
8798 case 'A':
Dale Johannesen330169f2008-11-13 21:52:36 +00008799 return C_Register;
Chris Lattnerfce84ac2008-03-11 19:06:29 +00008800 case 'f':
Chris Lattner4234f572007-03-25 02:14:49 +00008801 case 'r':
8802 case 'R':
8803 case 'l':
8804 case 'q':
8805 case 'Q':
8806 case 'x':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +00008807 case 'y':
Chris Lattner4234f572007-03-25 02:14:49 +00008808 case 'Y':
8809 return C_RegisterClass;
Dale Johannesen78e3e522009-02-12 20:58:09 +00008810 case 'e':
8811 case 'Z':
8812 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +00008813 default:
8814 break;
8815 }
Chris Lattnerf4dff842006-07-11 02:54:03 +00008816 }
Chris Lattner4234f572007-03-25 02:14:49 +00008817 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +00008818}
8819
Dale Johannesenba2a0b92008-01-29 02:21:21 +00008820/// LowerXConstraint - try to replace an X constraint, which matches anything,
8821/// with another that has more specific requirements based on the type of the
8822/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +00008823const char *X86TargetLowering::
Duncan Sands83ec4b62008-06-06 12:08:01 +00008824LowerXConstraint(MVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +00008825 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
8826 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +00008827 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesenba2a0b92008-01-29 02:21:21 +00008828 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +00008829 return "Y";
8830 if (Subtarget->hasSSE1())
8831 return "x";
8832 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008833
Chris Lattner5e764232008-04-26 23:02:14 +00008834 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +00008835}
8836
Chris Lattner48884cd2007-08-25 00:47:38 +00008837/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
8838/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +00008839void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +00008840 char Constraint,
Evan Chengda43bcf2008-09-24 00:05:32 +00008841 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +00008842 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00008843 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00008844 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00008845
Chris Lattner22aaf1d2006-10-31 20:13:11 +00008846 switch (Constraint) {
8847 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +00008848 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +00008849 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00008850 if (C->getZExtValue() <= 31) {
8851 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00008852 break;
8853 }
Devang Patel84f7fd22007-03-17 00:13:28 +00008854 }
Chris Lattner48884cd2007-08-25 00:47:38 +00008855 return;
Evan Cheng364091e2008-09-22 23:57:37 +00008856 case 'J':
8857 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
8858 if (C->getZExtValue() <= 63) {
8859 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
8860 break;
8861 }
8862 }
8863 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +00008864 case 'N':
8865 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00008866 if (C->getZExtValue() <= 255) {
8867 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00008868 break;
8869 }
Chris Lattner188b9fe2007-03-25 01:57:35 +00008870 }
Chris Lattner48884cd2007-08-25 00:47:38 +00008871 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +00008872 case 'e': {
8873 // 32-bit signed value
8874 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
8875 const ConstantInt *CI = C->getConstantIntValue();
8876 if (CI->isValueValidForType(Type::Int32Ty, C->getSExtValue())) {
8877 // Widen to 64 bits here to get it sign extended.
8878 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
8879 break;
8880 }
8881 // FIXME gcc accepts some relocatable values here too, but only in certain
8882 // memory models; it's complicated.
8883 }
8884 return;
8885 }
8886 case 'Z': {
8887 // 32-bit unsigned value
8888 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
8889 const ConstantInt *CI = C->getConstantIntValue();
8890 if (CI->isValueValidForType(Type::Int32Ty, C->getZExtValue())) {
8891 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
8892 break;
8893 }
8894 }
8895 // FIXME gcc accepts some relocatable values here too, but only in certain
8896 // memory models; it's complicated.
8897 return;
8898 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00008899 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +00008900 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +00008901 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00008902 // Widen to 64 bits here to get it sign extended.
8903 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +00008904 break;
8905 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008906
Chris Lattnerdc43a882007-05-03 16:52:29 +00008907 // If we are in non-pic codegen mode, we allow the address of a global (with
8908 // an optional displacement) to be used with 'i'.
8909 GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Op);
8910 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00008911
Chris Lattnerdc43a882007-05-03 16:52:29 +00008912 // Match either (GA) or (GA+C)
8913 if (GA) {
8914 Offset = GA->getOffset();
8915 } else if (Op.getOpcode() == ISD::ADD) {
8916 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
8917 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(0));
8918 if (C && GA) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00008919 Offset = GA->getOffset()+C->getZExtValue();
Chris Lattnerdc43a882007-05-03 16:52:29 +00008920 } else {
8921 C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
8922 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(0));
8923 if (C && GA)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00008924 Offset = GA->getOffset()+C->getZExtValue();
Chris Lattnerdc43a882007-05-03 16:52:29 +00008925 else
8926 C = 0, GA = 0;
8927 }
8928 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008929
Chris Lattnerdc43a882007-05-03 16:52:29 +00008930 if (GA) {
Scott Michelfdc40a02009-02-17 22:15:04 +00008931 if (hasMemory)
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008932 Op = LowerGlobalAddress(GA->getGlobal(), Op.getDebugLoc(),
Dale Johannesen33c960f2009-02-04 20:06:27 +00008933 Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00008934 else
8935 Op = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
8936 Offset);
Chris Lattner48884cd2007-08-25 00:47:38 +00008937 Result = Op;
8938 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +00008939 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008940
Chris Lattner22aaf1d2006-10-31 20:13:11 +00008941 // Otherwise, not valid for this mode.
Chris Lattner48884cd2007-08-25 00:47:38 +00008942 return;
Chris Lattner22aaf1d2006-10-31 20:13:11 +00008943 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00008944 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008945
Gabor Greifba36cb52008-08-28 21:40:38 +00008946 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00008947 Ops.push_back(Result);
8948 return;
8949 }
Evan Chengda43bcf2008-09-24 00:05:32 +00008950 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
8951 Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +00008952}
8953
Chris Lattner259e97c2006-01-31 19:43:35 +00008954std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +00008955getRegClassForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +00008956 MVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +00008957 if (Constraint.size() == 1) {
8958 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +00008959 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +00008960 default: break; // Unknown constraint letter
Chris Lattner259e97c2006-01-31 19:43:35 +00008961 case 'q': // Q_REGS (GENERAL_REGS in 64-bit mode)
8962 case 'Q': // Q_REGS
Chris Lattner80a7ecc2006-05-06 00:29:37 +00008963 if (VT == MVT::i32)
8964 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
8965 else if (VT == MVT::i16)
8966 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
8967 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +00008968 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Chris Lattner03e6c702007-11-04 06:51:12 +00008969 else if (VT == MVT::i64)
8970 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
8971 break;
Chris Lattner259e97c2006-01-31 19:43:35 +00008972 }
8973 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008974
Chris Lattner1efa40f2006-02-22 00:56:39 +00008975 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +00008976}
Chris Lattnerf76d1802006-07-31 23:26:50 +00008977
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008978std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +00008979X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +00008980 MVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +00008981 // First, see if this is a constraint that directly corresponds to an LLVM
8982 // register class.
8983 if (Constraint.size() == 1) {
8984 // GCC Constraint Letters
8985 switch (Constraint[0]) {
8986 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +00008987 case 'r': // GENERAL_REGS
8988 case 'R': // LEGACY_REGS
8989 case 'l': // INDEX_REGS
Chris Lattner1fa71982008-10-17 18:15:05 +00008990 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +00008991 return std::make_pair(0U, X86::GR8RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +00008992 if (VT == MVT::i16)
8993 return std::make_pair(0U, X86::GR16RegisterClass);
8994 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +00008995 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +00008996 return std::make_pair(0U, X86::GR64RegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +00008997 case 'f': // FP Stack registers.
8998 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
8999 // value to the correct fpstack register class.
9000 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
9001 return std::make_pair(0U, X86::RFP32RegisterClass);
9002 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
9003 return std::make_pair(0U, X86::RFP64RegisterClass);
9004 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +00009005 case 'y': // MMX_REGS if MMX allowed.
9006 if (!Subtarget->hasMMX()) break;
9007 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +00009008 case 'Y': // SSE_REGS if SSE2 allowed
9009 if (!Subtarget->hasSSE2()) break;
9010 // FALL THROUGH.
9011 case 'x': // SSE_REGS if SSE1 allowed
9012 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +00009013
9014 switch (VT.getSimpleVT()) {
Chris Lattner0f65cad2007-04-09 05:49:22 +00009015 default: break;
9016 // Scalar SSE types.
9017 case MVT::f32:
9018 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +00009019 return std::make_pair(0U, X86::FR32RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +00009020 case MVT::f64:
9021 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +00009022 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +00009023 // Vector types.
Chris Lattner0f65cad2007-04-09 05:49:22 +00009024 case MVT::v16i8:
9025 case MVT::v8i16:
9026 case MVT::v4i32:
9027 case MVT::v2i64:
9028 case MVT::v4f32:
9029 case MVT::v2f64:
9030 return std::make_pair(0U, X86::VR128RegisterClass);
9031 }
Chris Lattnerad043e82007-04-09 05:11:28 +00009032 break;
9033 }
9034 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009035
Chris Lattnerf76d1802006-07-31 23:26:50 +00009036 // Use the default implementation in TargetLowering to convert the register
9037 // constraint into a member of a register class.
9038 std::pair<unsigned, const TargetRegisterClass*> Res;
9039 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +00009040
9041 // Not found as a standard register?
9042 if (Res.second == 0) {
9043 // GCC calls "st(0)" just plain "st".
9044 if (StringsEqualNoCase("{st}", Constraint)) {
9045 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +00009046 Res.second = X86::RFP80RegisterClass;
Chris Lattner1a60aa72006-10-31 19:42:44 +00009047 }
Dale Johannesen330169f2008-11-13 21:52:36 +00009048 // 'A' means EAX + EDX.
9049 if (Constraint == "A") {
9050 Res.first = X86::EAX;
9051 Res.second = X86::GRADRegisterClass;
9052 }
Chris Lattner1a60aa72006-10-31 19:42:44 +00009053 return Res;
9054 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009055
Chris Lattnerf76d1802006-07-31 23:26:50 +00009056 // Otherwise, check to see if this is a register class of the wrong value
9057 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
9058 // turn into {ax},{dx}.
9059 if (Res.second->hasType(VT))
9060 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009061
Chris Lattnerf76d1802006-07-31 23:26:50 +00009062 // All of the single-register GCC register classes map their values onto
9063 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
9064 // really want an 8-bit or 32-bit register, map to the appropriate register
9065 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +00009066 if (Res.second == X86::GR16RegisterClass) {
9067 if (VT == MVT::i8) {
9068 unsigned DestReg = 0;
9069 switch (Res.first) {
9070 default: break;
9071 case X86::AX: DestReg = X86::AL; break;
9072 case X86::DX: DestReg = X86::DL; break;
9073 case X86::CX: DestReg = X86::CL; break;
9074 case X86::BX: DestReg = X86::BL; break;
9075 }
9076 if (DestReg) {
9077 Res.first = DestReg;
9078 Res.second = Res.second = X86::GR8RegisterClass;
9079 }
9080 } else if (VT == MVT::i32) {
9081 unsigned DestReg = 0;
9082 switch (Res.first) {
9083 default: break;
9084 case X86::AX: DestReg = X86::EAX; break;
9085 case X86::DX: DestReg = X86::EDX; break;
9086 case X86::CX: DestReg = X86::ECX; break;
9087 case X86::BX: DestReg = X86::EBX; break;
9088 case X86::SI: DestReg = X86::ESI; break;
9089 case X86::DI: DestReg = X86::EDI; break;
9090 case X86::BP: DestReg = X86::EBP; break;
9091 case X86::SP: DestReg = X86::ESP; break;
9092 }
9093 if (DestReg) {
9094 Res.first = DestReg;
9095 Res.second = Res.second = X86::GR32RegisterClass;
9096 }
9097 } else if (VT == MVT::i64) {
9098 unsigned DestReg = 0;
9099 switch (Res.first) {
9100 default: break;
9101 case X86::AX: DestReg = X86::RAX; break;
9102 case X86::DX: DestReg = X86::RDX; break;
9103 case X86::CX: DestReg = X86::RCX; break;
9104 case X86::BX: DestReg = X86::RBX; break;
9105 case X86::SI: DestReg = X86::RSI; break;
9106 case X86::DI: DestReg = X86::RDI; break;
9107 case X86::BP: DestReg = X86::RBP; break;
9108 case X86::SP: DestReg = X86::RSP; break;
9109 }
9110 if (DestReg) {
9111 Res.first = DestReg;
9112 Res.second = Res.second = X86::GR64RegisterClass;
9113 }
Chris Lattnerf76d1802006-07-31 23:26:50 +00009114 }
Chris Lattner6ba50a92008-08-26 06:19:02 +00009115 } else if (Res.second == X86::FR32RegisterClass ||
9116 Res.second == X86::FR64RegisterClass ||
9117 Res.second == X86::VR128RegisterClass) {
9118 // Handle references to XMM physical registers that got mapped into the
9119 // wrong class. This can happen with constraints like {xmm0} where the
9120 // target independent register mapper will just pick the first match it can
9121 // find, ignoring the required type.
9122 if (VT == MVT::f32)
9123 Res.second = X86::FR32RegisterClass;
9124 else if (VT == MVT::f64)
9125 Res.second = X86::FR64RegisterClass;
9126 else if (X86::VR128RegisterClass->hasType(VT))
9127 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +00009128 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009129
Chris Lattnerf76d1802006-07-31 23:26:50 +00009130 return Res;
9131}
Mon P Wang0c397192008-10-30 08:01:45 +00009132
9133//===----------------------------------------------------------------------===//
9134// X86 Widen vector type
9135//===----------------------------------------------------------------------===//
9136
9137/// getWidenVectorType: given a vector type, returns the type to widen
9138/// to (e.g., v7i8 to v8i8). If the vector type is legal, it returns itself.
9139/// If there is no vector type that we want to widen to, returns MVT::Other
Mon P Wangf007a8b2008-11-06 05:31:54 +00009140/// When and where to widen is target dependent based on the cost of
Mon P Wang0c397192008-10-30 08:01:45 +00009141/// scalarizing vs using the wider vector type.
9142
Dan Gohmanc13cf132009-01-15 17:34:08 +00009143MVT X86TargetLowering::getWidenVectorType(MVT VT) const {
Mon P Wang0c397192008-10-30 08:01:45 +00009144 assert(VT.isVector());
9145 if (isTypeLegal(VT))
9146 return VT;
Scott Michelfdc40a02009-02-17 22:15:04 +00009147
Mon P Wang0c397192008-10-30 08:01:45 +00009148 // TODO: In computeRegisterProperty, we can compute the list of legal vector
9149 // type based on element type. This would speed up our search (though
9150 // it may not be worth it since the size of the list is relatively
9151 // small).
9152 MVT EltVT = VT.getVectorElementType();
9153 unsigned NElts = VT.getVectorNumElements();
Scott Michelfdc40a02009-02-17 22:15:04 +00009154
Mon P Wang0c397192008-10-30 08:01:45 +00009155 // On X86, it make sense to widen any vector wider than 1
9156 if (NElts <= 1)
9157 return MVT::Other;
Scott Michelfdc40a02009-02-17 22:15:04 +00009158
9159 for (unsigned nVT = MVT::FIRST_VECTOR_VALUETYPE;
Mon P Wang0c397192008-10-30 08:01:45 +00009160 nVT <= MVT::LAST_VECTOR_VALUETYPE; ++nVT) {
9161 MVT SVT = (MVT::SimpleValueType)nVT;
Scott Michelfdc40a02009-02-17 22:15:04 +00009162
9163 if (isTypeLegal(SVT) &&
9164 SVT.getVectorElementType() == EltVT &&
Mon P Wang0c397192008-10-30 08:01:45 +00009165 SVT.getVectorNumElements() > NElts)
9166 return SVT;
9167 }
9168 return MVT::Other;
9169}