blob: f4a57be007e1a887d3ab5fec24e3e2f953a97dba [file] [log] [blame]
Arnold Schwaighofer373e8652007-10-12 21:30:57 +00001//===- X86InstrInfo.td - Describe the X86 Instruction Set --*- tablegen -*-===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 instruction set, defining the instructions, and
11// properties of the instructions which are needed for code generation, machine
12// code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
16//===----------------------------------------------------------------------===//
17// X86 specific DAG Nodes.
18//
19
20def SDTIntShiftDOp: SDTypeProfile<1, 3,
21 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
22 SDTCisInt<0>, SDTCisInt<3>]>;
23
24def SDTX86CmpTest : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
25
Evan Cheng621216e2007-09-29 00:00:36 +000026def SDTX86Cmov : SDTypeProfile<1, 4,
Evan Cheng950aac02007-09-25 01:57:46 +000027 [SDTCisSameAs<0, 1>, SDTCisSameAs<1, 2>,
28 SDTCisVT<3, i8>, SDTCisVT<4, i32>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000029
Bill Wendlingf5399032008-12-12 21:15:41 +000030def SDTUnaryArithOvf : SDTypeProfile<1, 1,
31 [SDTCisInt<0>]>;
32def SDTBinaryArithOvf : SDTypeProfile<1, 2,
33 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
34 SDTCisInt<0>]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +000035
Evan Cheng621216e2007-09-29 00:00:36 +000036def SDTX86BrCond : SDTypeProfile<0, 3,
Evan Cheng950aac02007-09-25 01:57:46 +000037 [SDTCisVT<0, OtherVT>,
38 SDTCisVT<1, i8>, SDTCisVT<2, i32>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000039
Evan Cheng621216e2007-09-29 00:00:36 +000040def SDTX86SetCC : SDTypeProfile<1, 2,
Evan Cheng950aac02007-09-25 01:57:46 +000041 [SDTCisVT<0, i8>,
42 SDTCisVT<1, i8>, SDTCisVT<2, i32>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000043
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +000044def SDTX86cas : SDTypeProfile<0, 3, [SDTCisPtrTy<0>, SDTCisInt<1>,
45 SDTCisVT<2, i8>]>;
Andrew Lenharth81580822008-03-05 01:15:49 +000046def SDTX86cas8 : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +000047
Dale Johannesenf160d802008-10-02 18:53:47 +000048def SDTX86atomicBinary : SDTypeProfile<2, 3, [SDTCisInt<0>, SDTCisInt<1>,
49 SDTCisPtrTy<2>, SDTCisInt<3>,SDTCisInt<4>]>;
Chris Lattnerb56cc342008-03-11 03:23:40 +000050def SDTX86Ret : SDTypeProfile<0, -1, [SDTCisVT<0, i16>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000051
Bill Wendling7173da52007-11-13 09:19:02 +000052def SDT_X86CallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
53def SDT_X86CallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>,
54 SDTCisVT<1, i32> ]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000055
Dan Gohman3329ffe2008-05-29 19:57:41 +000056def SDT_X86Call : SDTypeProfile<0, -1, [SDTCisVT<0, iPTR>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000057
58def SDTX86RepStr : SDTypeProfile<0, 1, [SDTCisVT<0, OtherVT>]>;
59
60def SDTX86RdTsc : SDTypeProfile<0, 0, []>;
61
62def SDTX86Wrapper : SDTypeProfile<1, 1, [SDTCisSameAs<0, 1>, SDTCisPtrTy<0>]>;
63
64def SDT_X86TLSADDR : SDTypeProfile<1, 1, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
65
66def SDT_X86TLSTP : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
67
68def SDT_X86EHRET : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
69
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +000070def SDT_X86TCRET : SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisVT<1, i32>]>;
71
Evan Cheng48679f42007-12-14 02:13:44 +000072def X86bsf : SDNode<"X86ISD::BSF", SDTIntUnaryOp>;
73def X86bsr : SDNode<"X86ISD::BSR", SDTIntUnaryOp>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000074def X86shld : SDNode<"X86ISD::SHLD", SDTIntShiftDOp>;
75def X86shrd : SDNode<"X86ISD::SHRD", SDTIntShiftDOp>;
76
Evan Cheng621216e2007-09-29 00:00:36 +000077def X86cmp : SDNode<"X86ISD::CMP" , SDTX86CmpTest>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000078
Dan Gohman7fe9b7f2008-12-23 22:45:23 +000079def X86bt : SDNode<"X86ISD::BT", SDTX86CmpTest>;
80
Evan Cheng621216e2007-09-29 00:00:36 +000081def X86cmov : SDNode<"X86ISD::CMOV", SDTX86Cmov>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000082def X86brcond : SDNode<"X86ISD::BRCOND", SDTX86BrCond,
Evan Cheng950aac02007-09-25 01:57:46 +000083 [SDNPHasChain]>;
Evan Cheng621216e2007-09-29 00:00:36 +000084def X86setcc : SDNode<"X86ISD::SETCC", SDTX86SetCC>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000085
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +000086def X86cas : SDNode<"X86ISD::LCMPXCHG_DAG", SDTX86cas,
87 [SDNPHasChain, SDNPInFlag, SDNPOutFlag, SDNPMayStore,
88 SDNPMayLoad]>;
Andrew Lenharth81580822008-03-05 01:15:49 +000089def X86cas8 : SDNode<"X86ISD::LCMPXCHG8_DAG", SDTX86cas8,
90 [SDNPHasChain, SDNPInFlag, SDNPOutFlag, SDNPMayStore,
91 SDNPMayLoad]>;
Dale Johannesenf160d802008-10-02 18:53:47 +000092def X86AtomAdd64 : SDNode<"X86ISD::ATOMADD64_DAG", SDTX86atomicBinary,
93 [SDNPHasChain, SDNPMayStore,
94 SDNPMayLoad, SDNPMemOperand]>;
95def X86AtomSub64 : SDNode<"X86ISD::ATOMSUB64_DAG", SDTX86atomicBinary,
96 [SDNPHasChain, SDNPMayStore,
97 SDNPMayLoad, SDNPMemOperand]>;
98def X86AtomOr64 : SDNode<"X86ISD::ATOMOR64_DAG", SDTX86atomicBinary,
99 [SDNPHasChain, SDNPMayStore,
100 SDNPMayLoad, SDNPMemOperand]>;
101def X86AtomXor64 : SDNode<"X86ISD::ATOMXOR64_DAG", SDTX86atomicBinary,
102 [SDNPHasChain, SDNPMayStore,
103 SDNPMayLoad, SDNPMemOperand]>;
104def X86AtomAnd64 : SDNode<"X86ISD::ATOMAND64_DAG", SDTX86atomicBinary,
105 [SDNPHasChain, SDNPMayStore,
106 SDNPMayLoad, SDNPMemOperand]>;
107def X86AtomNand64 : SDNode<"X86ISD::ATOMNAND64_DAG", SDTX86atomicBinary,
108 [SDNPHasChain, SDNPMayStore,
109 SDNPMayLoad, SDNPMemOperand]>;
Dale Johannesen51c58ee2008-10-03 22:25:52 +0000110def X86AtomSwap64 : SDNode<"X86ISD::ATOMSWAP64_DAG", SDTX86atomicBinary,
111 [SDNPHasChain, SDNPMayStore,
112 SDNPMayLoad, SDNPMemOperand]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000113def X86retflag : SDNode<"X86ISD::RET_FLAG", SDTX86Ret,
114 [SDNPHasChain, SDNPOptInFlag]>;
115
116def X86callseq_start :
117 SDNode<"ISD::CALLSEQ_START", SDT_X86CallSeqStart,
118 [SDNPHasChain, SDNPOutFlag]>;
119def X86callseq_end :
120 SDNode<"ISD::CALLSEQ_END", SDT_X86CallSeqEnd,
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000121 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000122
123def X86call : SDNode<"X86ISD::CALL", SDT_X86Call,
124 [SDNPHasChain, SDNPOutFlag, SDNPOptInFlag]>;
125
126def X86tailcall: SDNode<"X86ISD::TAILCALL", SDT_X86Call,
127 [SDNPHasChain, SDNPOutFlag, SDNPOptInFlag]>;
128
129def X86rep_stos: SDNode<"X86ISD::REP_STOS", SDTX86RepStr,
Chris Lattnerca4e0fe2008-01-10 05:12:37 +0000130 [SDNPHasChain, SDNPInFlag, SDNPOutFlag, SDNPMayStore]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000131def X86rep_movs: SDNode<"X86ISD::REP_MOVS", SDTX86RepStr,
Chris Lattnerca4e0fe2008-01-10 05:12:37 +0000132 [SDNPHasChain, SDNPInFlag, SDNPOutFlag, SDNPMayStore,
133 SDNPMayLoad]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000134
135def X86rdtsc : SDNode<"X86ISD::RDTSC_DAG",SDTX86RdTsc,
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000136 [SDNPHasChain, SDNPOutFlag, SDNPSideEffect]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000137
138def X86Wrapper : SDNode<"X86ISD::Wrapper", SDTX86Wrapper>;
139def X86WrapperRIP : SDNode<"X86ISD::WrapperRIP", SDTX86Wrapper>;
140
141def X86tlsaddr : SDNode<"X86ISD::TLSADDR", SDT_X86TLSADDR,
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +0000142 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000143def X86TLStp : SDNode<"X86ISD::THREAD_POINTER", SDT_X86TLSTP, []>;
144
145def X86ehret : SDNode<"X86ISD::EH_RETURN", SDT_X86EHRET,
146 [SDNPHasChain]>;
147
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000148def X86tcret : SDNode<"X86ISD::TC_RETURN", SDT_X86TCRET,
149 [SDNPHasChain, SDNPOptInFlag]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000150
Bill Wendlingf5399032008-12-12 21:15:41 +0000151def X86add_ovf : SDNode<"X86ISD::ADD", SDTBinaryArithOvf>;
152def X86sub_ovf : SDNode<"X86ISD::SUB", SDTBinaryArithOvf>;
153def X86smul_ovf : SDNode<"X86ISD::SMUL", SDTBinaryArithOvf>;
154def X86umul_ovf : SDNode<"X86ISD::UMUL", SDTUnaryArithOvf>;
Bill Wendlingae034ed2008-12-12 00:56:36 +0000155
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000156//===----------------------------------------------------------------------===//
157// X86 Operand Definitions.
158//
159
160// *mem - Operand definitions for the funky X86 addressing mode operands.
161//
162class X86MemOperand<string printMethod> : Operand<iPTR> {
163 let PrintMethod = printMethod;
164 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc, i32imm);
165}
166
167def i8mem : X86MemOperand<"printi8mem">;
168def i16mem : X86MemOperand<"printi16mem">;
169def i32mem : X86MemOperand<"printi32mem">;
170def i64mem : X86MemOperand<"printi64mem">;
171def i128mem : X86MemOperand<"printi128mem">;
172def f32mem : X86MemOperand<"printf32mem">;
173def f64mem : X86MemOperand<"printf64mem">;
Dale Johannesen4ab00bd2007-08-05 18:49:15 +0000174def f80mem : X86MemOperand<"printf80mem">;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000175def f128mem : X86MemOperand<"printf128mem">;
176
177def lea32mem : Operand<i32> {
178 let PrintMethod = "printi32mem";
179 let MIOperandInfo = (ops GR32, i8imm, GR32, i32imm);
180}
181
182def SSECC : Operand<i8> {
183 let PrintMethod = "printSSECC";
184}
185
186def piclabel: Operand<i32> {
187 let PrintMethod = "printPICLabel";
188}
189
190// A couple of more descriptive operand definitions.
191// 16-bits but only 8 bits are significant.
192def i16i8imm : Operand<i16>;
193// 32-bits but only 8 bits are significant.
194def i32i8imm : Operand<i32>;
195
196// Branch targets have OtherVT type.
197def brtarget : Operand<OtherVT>;
198
199//===----------------------------------------------------------------------===//
200// X86 Complex Pattern Definitions.
201//
202
203// Define X86 specific addressing mode.
204def addr : ComplexPattern<iPTR, 4, "SelectAddr", [], []>;
205def lea32addr : ComplexPattern<i32, 4, "SelectLEAAddr",
206 [add, mul, shl, or, frameindex], []>;
207
208//===----------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000209// X86 Instruction Predicate Definitions.
210def HasMMX : Predicate<"Subtarget->hasMMX()">;
211def HasSSE1 : Predicate<"Subtarget->hasSSE1()">;
212def HasSSE2 : Predicate<"Subtarget->hasSSE2()">;
213def HasSSE3 : Predicate<"Subtarget->hasSSE3()">;
214def HasSSSE3 : Predicate<"Subtarget->hasSSSE3()">;
Nate Begemanb2975562008-02-03 07:18:54 +0000215def HasSSE41 : Predicate<"Subtarget->hasSSE41()">;
216def HasSSE42 : Predicate<"Subtarget->hasSSE42()">;
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000217def FPStackf32 : Predicate<"!Subtarget->hasSSE1()">;
218def FPStackf64 : Predicate<"!Subtarget->hasSSE2()">;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000219def In32BitMode : Predicate<"!Subtarget->is64Bit()">;
220def In64BitMode : Predicate<"Subtarget->is64Bit()">;
221def SmallCode : Predicate<"TM.getCodeModel() == CodeModel::Small">;
222def NotSmallCode : Predicate<"TM.getCodeModel() != CodeModel::Small">;
223def IsStatic : Predicate<"TM.getRelocationModel() == Reloc::Static">;
Evan Cheng13559d62008-09-26 23:41:32 +0000224def OptForSpeed : Predicate<"!OptForSize">;
Evan Cheng95a77fd2009-01-02 05:35:45 +0000225def FastBTMem : Predicate<"!Subtarget->isBTMemSlow()">;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000226
227//===----------------------------------------------------------------------===//
Evan Cheng86ab7d32007-07-31 08:04:03 +0000228// X86 Instruction Format Definitions.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000229//
230
Evan Cheng86ab7d32007-07-31 08:04:03 +0000231include "X86InstrFormats.td"
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000232
233//===----------------------------------------------------------------------===//
234// Pattern fragments...
235//
236
237// X86 specific condition code. These correspond to CondCode in
238// X86InstrInfo.h. They must be kept in synch.
Dan Gohman0fc9ed62009-01-07 00:15:08 +0000239def X86_COND_A : PatLeaf<(i8 0)>; // alt. COND_NBE
240def X86_COND_AE : PatLeaf<(i8 1)>; // alt. COND_NC
241def X86_COND_B : PatLeaf<(i8 2)>; // alt. COND_C
242def X86_COND_BE : PatLeaf<(i8 3)>; // alt. COND_NA
243def X86_COND_E : PatLeaf<(i8 4)>; // alt. COND_Z
244def X86_COND_G : PatLeaf<(i8 5)>; // alt. COND_NLE
245def X86_COND_GE : PatLeaf<(i8 6)>; // alt. COND_NL
246def X86_COND_L : PatLeaf<(i8 7)>; // alt. COND_NGE
247def X86_COND_LE : PatLeaf<(i8 8)>; // alt. COND_NG
248def X86_COND_NE : PatLeaf<(i8 9)>; // alt. COND_NZ
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000249def X86_COND_NO : PatLeaf<(i8 10)>;
Dan Gohman0fc9ed62009-01-07 00:15:08 +0000250def X86_COND_NP : PatLeaf<(i8 11)>; // alt. COND_PO
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000251def X86_COND_NS : PatLeaf<(i8 12)>;
Dan Gohman0fc9ed62009-01-07 00:15:08 +0000252def X86_COND_O : PatLeaf<(i8 13)>;
253def X86_COND_P : PatLeaf<(i8 14)>; // alt. COND_PE
254def X86_COND_S : PatLeaf<(i8 15)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000255
256def i16immSExt8 : PatLeaf<(i16 imm), [{
257 // i16immSExt8 predicate - True if the 16-bit immediate fits in a 8-bit
258 // sign extended field.
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000259 return (int16_t)N->getZExtValue() == (int8_t)N->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000260}]>;
261
262def i32immSExt8 : PatLeaf<(i32 imm), [{
263 // i32immSExt8 predicate - True if the 32-bit immediate fits in a 8-bit
264 // sign extended field.
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000265 return (int32_t)N->getZExtValue() == (int8_t)N->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000266}]>;
267
268// Helper fragments for loads.
Evan Chengb3e25ea2008-05-13 18:59:59 +0000269// It's always safe to treat a anyext i16 load as a i32 load if the i16 is
270// known to be 32-bit aligned or better. Ditto for i8 to i16.
Dan Gohman2a174122008-10-15 06:50:19 +0000271def loadi16 : PatFrag<(ops node:$ptr), (i16 (unindexedload node:$ptr)), [{
Dan Gohman8335c412008-08-20 15:24:22 +0000272 LoadSDNode *LD = cast<LoadSDNode>(N);
Dan Gohman8335c412008-08-20 15:24:22 +0000273 ISD::LoadExtType ExtType = LD->getExtensionType();
274 if (ExtType == ISD::NON_EXTLOAD)
275 return true;
276 if (ExtType == ISD::EXTLOAD)
277 return LD->getAlignment() >= 2 && !LD->isVolatile();
Evan Cheng8b765e92008-05-13 00:54:02 +0000278 return false;
279}]>;
280
Dan Gohman2a174122008-10-15 06:50:19 +0000281def loadi16_anyext : PatFrag<(ops node:$ptr), (i32 (unindexedload node:$ptr)), [{
Evan Cheng56ec77b2008-09-24 23:27:55 +0000282 LoadSDNode *LD = cast<LoadSDNode>(N);
Evan Cheng56ec77b2008-09-24 23:27:55 +0000283 ISD::LoadExtType ExtType = LD->getExtensionType();
284 if (ExtType == ISD::EXTLOAD)
285 return LD->getAlignment() >= 2 && !LD->isVolatile();
286 return false;
287}]>;
288
Dan Gohman2a174122008-10-15 06:50:19 +0000289def loadi32 : PatFrag<(ops node:$ptr), (i32 (unindexedload node:$ptr)), [{
Dan Gohman8335c412008-08-20 15:24:22 +0000290 LoadSDNode *LD = cast<LoadSDNode>(N);
Dan Gohman8335c412008-08-20 15:24:22 +0000291 ISD::LoadExtType ExtType = LD->getExtensionType();
292 if (ExtType == ISD::NON_EXTLOAD)
293 return true;
294 if (ExtType == ISD::EXTLOAD)
295 return LD->getAlignment() >= 4 && !LD->isVolatile();
Evan Cheng8b765e92008-05-13 00:54:02 +0000296 return false;
297}]>;
298
Dan Gohman2a174122008-10-15 06:50:19 +0000299def nvloadi32 : PatFrag<(ops node:$ptr), (i32 (unindexedload node:$ptr)), [{
Evan Cheng1e5e5452008-09-29 17:26:18 +0000300 LoadSDNode *LD = cast<LoadSDNode>(N);
301 if (LD->isVolatile())
302 return false;
Evan Cheng1e5e5452008-09-29 17:26:18 +0000303 ISD::LoadExtType ExtType = LD->getExtensionType();
304 if (ExtType == ISD::NON_EXTLOAD)
305 return true;
306 if (ExtType == ISD::EXTLOAD)
307 return LD->getAlignment() >= 4;
308 return false;
309}]>;
310
sampo9cc09a32009-01-26 01:24:32 +0000311def gsload : PatFrag<(ops node:$ptr), (load node:$ptr), [{
312 LoadSDNode *LD = cast<LoadSDNode>(N);
313 const Value *Src = LD->getSrcValue();
314 if (!Src)
315 return false;
316 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
317 return PT->getAddressSpace() == 256;
318 return false;
319}]>;
320
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000321def loadi8 : PatFrag<(ops node:$ptr), (i8 (load node:$ptr))>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000322def loadi64 : PatFrag<(ops node:$ptr), (i64 (load node:$ptr))>;
323
324def loadf32 : PatFrag<(ops node:$ptr), (f32 (load node:$ptr))>;
325def loadf64 : PatFrag<(ops node:$ptr), (f64 (load node:$ptr))>;
Dale Johannesen4ab00bd2007-08-05 18:49:15 +0000326def loadf80 : PatFrag<(ops node:$ptr), (f80 (load node:$ptr))>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000327
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000328def sextloadi16i8 : PatFrag<(ops node:$ptr), (i16 (sextloadi8 node:$ptr))>;
329def sextloadi32i8 : PatFrag<(ops node:$ptr), (i32 (sextloadi8 node:$ptr))>;
330def sextloadi32i16 : PatFrag<(ops node:$ptr), (i32 (sextloadi16 node:$ptr))>;
331
332def zextloadi8i1 : PatFrag<(ops node:$ptr), (i8 (zextloadi1 node:$ptr))>;
333def zextloadi16i1 : PatFrag<(ops node:$ptr), (i16 (zextloadi1 node:$ptr))>;
334def zextloadi32i1 : PatFrag<(ops node:$ptr), (i32 (zextloadi1 node:$ptr))>;
335def zextloadi16i8 : PatFrag<(ops node:$ptr), (i16 (zextloadi8 node:$ptr))>;
336def zextloadi32i8 : PatFrag<(ops node:$ptr), (i32 (zextloadi8 node:$ptr))>;
337def zextloadi32i16 : PatFrag<(ops node:$ptr), (i32 (zextloadi16 node:$ptr))>;
338
339def extloadi8i1 : PatFrag<(ops node:$ptr), (i8 (extloadi1 node:$ptr))>;
340def extloadi16i1 : PatFrag<(ops node:$ptr), (i16 (extloadi1 node:$ptr))>;
341def extloadi32i1 : PatFrag<(ops node:$ptr), (i32 (extloadi1 node:$ptr))>;
342def extloadi16i8 : PatFrag<(ops node:$ptr), (i16 (extloadi8 node:$ptr))>;
343def extloadi32i8 : PatFrag<(ops node:$ptr), (i32 (extloadi8 node:$ptr))>;
344def extloadi32i16 : PatFrag<(ops node:$ptr), (i32 (extloadi16 node:$ptr))>;
345
Chris Lattner21da6382008-02-19 17:37:35 +0000346
347// An 'and' node with a single use.
348def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
Evan Cheng9123cfa2008-03-04 00:40:35 +0000349 return N->hasOneUse();
Chris Lattner21da6382008-02-19 17:37:35 +0000350}]>;
351
Dan Gohman921581d2008-10-17 01:23:35 +0000352// 'shld' and 'shrd' instruction patterns. Note that even though these have
353// the srl and shl in their patterns, the C++ code must still check for them,
354// because predicates are tested before children nodes are explored.
355
356def shrd : PatFrag<(ops node:$src1, node:$amt1, node:$src2, node:$amt2),
357 (or (srl node:$src1, node:$amt1),
358 (shl node:$src2, node:$amt2)), [{
359 assert(N->getOpcode() == ISD::OR);
360 return N->getOperand(0).getOpcode() == ISD::SRL &&
361 N->getOperand(1).getOpcode() == ISD::SHL &&
362 isa<ConstantSDNode>(N->getOperand(0).getOperand(1)) &&
363 isa<ConstantSDNode>(N->getOperand(1).getOperand(1)) &&
364 N->getOperand(0).getConstantOperandVal(1) ==
365 N->getValueSizeInBits(0) - N->getOperand(1).getConstantOperandVal(1);
366}]>;
367
368def shld : PatFrag<(ops node:$src1, node:$amt1, node:$src2, node:$amt2),
369 (or (shl node:$src1, node:$amt1),
370 (srl node:$src2, node:$amt2)), [{
371 assert(N->getOpcode() == ISD::OR);
372 return N->getOperand(0).getOpcode() == ISD::SHL &&
373 N->getOperand(1).getOpcode() == ISD::SRL &&
374 isa<ConstantSDNode>(N->getOperand(0).getOperand(1)) &&
375 isa<ConstantSDNode>(N->getOperand(1).getOperand(1)) &&
376 N->getOperand(0).getConstantOperandVal(1) ==
377 N->getValueSizeInBits(0) - N->getOperand(1).getConstantOperandVal(1);
378}]>;
379
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000380//===----------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000381// Instruction list...
382//
383
384// ADJCALLSTACKDOWN/UP implicitly use/def ESP because they may be expanded into
385// a stack adjustment and the codegen must know that they may modify the stack
386// pointer before prolog-epilog rewriting occurs.
Chris Lattnerb56cc342008-03-11 03:23:40 +0000387// Pessimistically assume ADJCALLSTACKDOWN / ADJCALLSTACKUP will become
388// sub / add which can clobber EFLAGS.
Evan Cheng037364a2007-09-28 01:19:48 +0000389let Defs = [ESP, EFLAGS], Uses = [ESP] in {
Dan Gohman01c9f772008-10-01 18:28:06 +0000390def ADJCALLSTACKDOWN32 : I<0, Pseudo, (outs), (ins i32imm:$amt),
391 "#ADJCALLSTACKDOWN",
Chris Lattnerfe5d4022008-10-11 22:08:30 +0000392 [(X86callseq_start timm:$amt)]>,
Dan Gohman01c9f772008-10-01 18:28:06 +0000393 Requires<[In32BitMode]>;
394def ADJCALLSTACKUP32 : I<0, Pseudo, (outs), (ins i32imm:$amt1, i32imm:$amt2),
395 "#ADJCALLSTACKUP",
Chris Lattnerfe5d4022008-10-11 22:08:30 +0000396 [(X86callseq_end timm:$amt1, timm:$amt2)]>,
Dan Gohman01c9f772008-10-01 18:28:06 +0000397 Requires<[In32BitMode]>;
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000398}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000399
400// Nop
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000401let neverHasSideEffects = 1 in
402 def NOOP : I<0x90, RawFrm, (outs), (ins), "nop", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000403
Evan Cheng0729ccf2008-01-05 00:41:47 +0000404// PIC base
Dan Gohman9499cfe2008-10-01 04:14:30 +0000405let neverHasSideEffects = 1, isNotDuplicable = 1, Uses = [ESP] in
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000406 def MOVPC32r : Ii32<0xE8, Pseudo, (outs GR32:$reg), (ins piclabel:$label),
407 "call\t$label\n\tpop{l}\t$reg", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000408
409//===----------------------------------------------------------------------===//
410// Control Flow Instructions...
411//
412
413// Return instructions.
414let isTerminator = 1, isReturn = 1, isBarrier = 1,
Chris Lattnerb56cc342008-03-11 03:23:40 +0000415 hasCtrlDep = 1, FPForm = SpecialFP, FPFormBits = SpecialFP.Value in {
Dan Gohman2c4be2a2008-05-31 02:11:25 +0000416 def RET : I <0xC3, RawFrm, (outs), (ins variable_ops),
Chris Lattnerb56cc342008-03-11 03:23:40 +0000417 "ret",
Dan Gohman2c4be2a2008-05-31 02:11:25 +0000418 [(X86retflag 0)]>;
Chris Lattnerb56cc342008-03-11 03:23:40 +0000419 def RETI : Ii16<0xC2, RawFrm, (outs), (ins i16imm:$amt, variable_ops),
420 "ret\t$amt",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000421 [(X86retflag imm:$amt)]>;
422}
423
424// All branches are RawFrm, Void, Branch, and Terminators
Evan Cheng37e7c752007-07-21 00:34:19 +0000425let isBranch = 1, isTerminator = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000426 class IBr<bits<8> opcode, dag ins, string asm, list<dag> pattern> :
427 I<opcode, RawFrm, (outs), ins, asm, pattern>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000428
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000429let isBranch = 1, isBarrier = 1 in
Dan Gohman91888f02007-07-31 20:11:57 +0000430 def JMP : IBr<0xE9, (ins brtarget:$dst), "jmp\t$dst", [(br bb:$dst)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000431
Owen Andersonf8053082007-11-12 07:39:39 +0000432// Indirect branches
433let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Dan Gohman91888f02007-07-31 20:11:57 +0000434 def JMP32r : I<0xFF, MRM4r, (outs), (ins GR32:$dst), "jmp{l}\t{*}$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000435 [(brind GR32:$dst)]>;
Dan Gohman91888f02007-07-31 20:11:57 +0000436 def JMP32m : I<0xFF, MRM4m, (outs), (ins i32mem:$dst), "jmp{l}\t{*}$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000437 [(brind (loadi32 addr:$dst))]>;
438}
439
440// Conditional branches
Evan Cheng950aac02007-09-25 01:57:46 +0000441let Uses = [EFLAGS] in {
Dan Gohman91888f02007-07-31 20:11:57 +0000442def JE : IBr<0x84, (ins brtarget:$dst), "je\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000443 [(X86brcond bb:$dst, X86_COND_E, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000444def JNE : IBr<0x85, (ins brtarget:$dst), "jne\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000445 [(X86brcond bb:$dst, X86_COND_NE, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000446def JL : IBr<0x8C, (ins brtarget:$dst), "jl\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000447 [(X86brcond bb:$dst, X86_COND_L, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000448def JLE : IBr<0x8E, (ins brtarget:$dst), "jle\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000449 [(X86brcond bb:$dst, X86_COND_LE, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000450def JG : IBr<0x8F, (ins brtarget:$dst), "jg\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000451 [(X86brcond bb:$dst, X86_COND_G, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000452def JGE : IBr<0x8D, (ins brtarget:$dst), "jge\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000453 [(X86brcond bb:$dst, X86_COND_GE, EFLAGS)]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000454
Dan Gohman91888f02007-07-31 20:11:57 +0000455def JB : IBr<0x82, (ins brtarget:$dst), "jb\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000456 [(X86brcond bb:$dst, X86_COND_B, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000457def JBE : IBr<0x86, (ins brtarget:$dst), "jbe\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000458 [(X86brcond bb:$dst, X86_COND_BE, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000459def JA : IBr<0x87, (ins brtarget:$dst), "ja\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000460 [(X86brcond bb:$dst, X86_COND_A, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000461def JAE : IBr<0x83, (ins brtarget:$dst), "jae\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000462 [(X86brcond bb:$dst, X86_COND_AE, EFLAGS)]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000463
Dan Gohman91888f02007-07-31 20:11:57 +0000464def JS : IBr<0x88, (ins brtarget:$dst), "js\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000465 [(X86brcond bb:$dst, X86_COND_S, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000466def JNS : IBr<0x89, (ins brtarget:$dst), "jns\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000467 [(X86brcond bb:$dst, X86_COND_NS, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000468def JP : IBr<0x8A, (ins brtarget:$dst), "jp\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000469 [(X86brcond bb:$dst, X86_COND_P, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000470def JNP : IBr<0x8B, (ins brtarget:$dst), "jnp\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000471 [(X86brcond bb:$dst, X86_COND_NP, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000472def JO : IBr<0x80, (ins brtarget:$dst), "jo\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000473 [(X86brcond bb:$dst, X86_COND_O, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000474def JNO : IBr<0x81, (ins brtarget:$dst), "jno\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000475 [(X86brcond bb:$dst, X86_COND_NO, EFLAGS)]>, TB;
Evan Cheng950aac02007-09-25 01:57:46 +0000476} // Uses = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000477
478//===----------------------------------------------------------------------===//
479// Call Instructions...
480//
Evan Cheng37e7c752007-07-21 00:34:19 +0000481let isCall = 1 in
Dan Gohman01c9f772008-10-01 18:28:06 +0000482 // All calls clobber the non-callee saved registers. ESP is marked as
483 // a use to prevent stack-pointer assignments that appear immediately
484 // before calls from potentially appearing dead. Uses for argument
485 // registers are added manually.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000486 let Defs = [EAX, ECX, EDX, FP0, FP1, FP2, FP3, FP4, FP5, FP6, ST0,
487 MM0, MM1, MM2, MM3, MM4, MM5, MM6, MM7,
Evan Cheng2293b252008-10-17 21:02:22 +0000488 XMM0, XMM1, XMM2, XMM3, XMM4, XMM5, XMM6, XMM7,
489 XMM8, XMM9, XMM10, XMM11, XMM12, XMM13, XMM14, XMM15, EFLAGS],
Dan Gohman9499cfe2008-10-01 04:14:30 +0000490 Uses = [ESP] in {
Evan Cheng34f93712007-12-22 02:26:46 +0000491 def CALLpcrel32 : Ii32<0xE8, RawFrm, (outs), (ins i32imm:$dst,variable_ops),
492 "call\t${dst:call}", []>;
Evan Chengb783fa32007-07-19 01:14:50 +0000493 def CALL32r : I<0xFF, MRM2r, (outs), (ins GR32:$dst, variable_ops),
Dan Gohman91888f02007-07-31 20:11:57 +0000494 "call\t{*}$dst", [(X86call GR32:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000495 def CALL32m : I<0xFF, MRM2m, (outs), (ins i32mem:$dst, variable_ops),
Dan Gohmanea4faba2008-05-29 21:50:34 +0000496 "call\t{*}$dst", [(X86call (loadi32 addr:$dst))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000497 }
498
499// Tail call stuff.
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000500
Chris Lattnerb56cc342008-03-11 03:23:40 +0000501def TAILCALL : I<0, Pseudo, (outs), (ins),
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000502 "#TAILCALL",
503 []>;
504
Evan Cheng37e7c752007-07-21 00:34:19 +0000505let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
Arnold Schwaighofer6fd37ac2008-03-19 16:39:45 +0000506def TCRETURNdi : I<0, Pseudo, (outs), (ins i32imm:$dst, i32imm:$offset, variable_ops),
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000507 "#TC_RETURN $dst $offset",
508 []>;
509
510let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
Arnold Schwaighofer6fd37ac2008-03-19 16:39:45 +0000511def TCRETURNri : I<0, Pseudo, (outs), (ins GR32:$dst, i32imm:$offset, variable_ops),
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000512 "#TC_RETURN $dst $offset",
513 []>;
514
515let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
Arnold Schwaighofera0032722008-04-30 09:16:33 +0000516
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000517 def TAILJMPd : IBr<0xE9, (ins i32imm:$dst), "jmp\t${dst:call} # TAILCALL",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000518 []>;
Evan Cheng37e7c752007-07-21 00:34:19 +0000519let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000520 def TAILJMPr : I<0xFF, MRM4r, (outs), (ins GR32:$dst), "jmp{l}\t{*}$dst # TAILCALL",
521 []>;
Evan Cheng37e7c752007-07-21 00:34:19 +0000522let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000523 def TAILJMPm : I<0xFF, MRM4m, (outs), (ins i32mem:$dst),
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000524 "jmp\t{*}$dst # TAILCALL", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000525
526//===----------------------------------------------------------------------===//
527// Miscellaneous Instructions...
528//
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000529let Defs = [EBP, ESP], Uses = [EBP, ESP], mayLoad = 1, neverHasSideEffects=1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000530def LEAVE : I<0xC9, RawFrm,
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000531 (outs), (ins), "leave", []>;
532
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000533let Defs = [ESP], Uses = [ESP], neverHasSideEffects=1 in {
534let mayLoad = 1 in
Evan Chengd8434332007-09-26 01:29:06 +0000535def POP32r : I<0x58, AddRegFrm, (outs GR32:$reg), (ins), "pop{l}\t$reg", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000536
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000537let mayStore = 1 in
Evan Chengd8434332007-09-26 01:29:06 +0000538def PUSH32r : I<0x50, AddRegFrm, (outs), (ins GR32:$reg), "push{l}\t$reg",[]>;
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000539}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000540
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000541let Defs = [ESP, EFLAGS], Uses = [ESP], mayLoad = 1, neverHasSideEffects=1 in
Evan Chengf1341312007-09-26 21:28:00 +0000542def POPFD : I<0x9D, RawFrm, (outs), (ins), "popf", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000543let Defs = [ESP], Uses = [ESP, EFLAGS], mayStore = 1, neverHasSideEffects=1 in
Evan Chengf1341312007-09-26 21:28:00 +0000544def PUSHFD : I<0x9C, RawFrm, (outs), (ins), "pushf", []>;
Evan Chengd8434332007-09-26 01:29:06 +0000545
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000546let isTwoAddress = 1 in // GR32 = bswap GR32
547 def BSWAP32r : I<0xC8, AddRegFrm,
Evan Chengb783fa32007-07-19 01:14:50 +0000548 (outs GR32:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000549 "bswap{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000550 [(set GR32:$dst, (bswap GR32:$src))]>, TB;
551
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000552
Evan Cheng48679f42007-12-14 02:13:44 +0000553// Bit scan instructions.
554let Defs = [EFLAGS] in {
Evan Cheng4e33de92007-12-14 18:49:43 +0000555def BSF16rr : I<0xBC, MRMSrcReg, (outs GR16:$dst), (ins GR16:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000556 "bsf{w}\t{$src, $dst|$dst, $src}",
Evan Cheng7cfbfe32007-12-14 08:30:15 +0000557 [(set GR16:$dst, (X86bsf GR16:$src)), (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000558def BSF16rm : I<0xBC, MRMSrcMem, (outs GR16:$dst), (ins i16mem:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000559 "bsf{w}\t{$src, $dst|$dst, $src}",
Evan Cheng7cfbfe32007-12-14 08:30:15 +0000560 [(set GR16:$dst, (X86bsf (loadi16 addr:$src))),
561 (implicit EFLAGS)]>, TB;
Evan Cheng4e33de92007-12-14 18:49:43 +0000562def BSF32rr : I<0xBC, MRMSrcReg, (outs GR32:$dst), (ins GR32:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000563 "bsf{l}\t{$src, $dst|$dst, $src}",
Evan Cheng7cfbfe32007-12-14 08:30:15 +0000564 [(set GR32:$dst, (X86bsf GR32:$src)), (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000565def BSF32rm : I<0xBC, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000566 "bsf{l}\t{$src, $dst|$dst, $src}",
Evan Cheng7cfbfe32007-12-14 08:30:15 +0000567 [(set GR32:$dst, (X86bsf (loadi32 addr:$src))),
568 (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000569
Evan Cheng4e33de92007-12-14 18:49:43 +0000570def BSR16rr : I<0xBD, MRMSrcReg, (outs GR16:$dst), (ins GR16:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000571 "bsr{w}\t{$src, $dst|$dst, $src}",
Evan Cheng7cfbfe32007-12-14 08:30:15 +0000572 [(set GR16:$dst, (X86bsr GR16:$src)), (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000573def BSR16rm : I<0xBD, MRMSrcMem, (outs GR16:$dst), (ins i16mem:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000574 "bsr{w}\t{$src, $dst|$dst, $src}",
Evan Cheng7cfbfe32007-12-14 08:30:15 +0000575 [(set GR16:$dst, (X86bsr (loadi16 addr:$src))),
576 (implicit EFLAGS)]>, TB;
Evan Cheng4e33de92007-12-14 18:49:43 +0000577def BSR32rr : I<0xBD, MRMSrcReg, (outs GR32:$dst), (ins GR32:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000578 "bsr{l}\t{$src, $dst|$dst, $src}",
Evan Cheng7cfbfe32007-12-14 08:30:15 +0000579 [(set GR32:$dst, (X86bsr GR32:$src)), (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000580def BSR32rm : I<0xBD, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000581 "bsr{l}\t{$src, $dst|$dst, $src}",
Evan Cheng7cfbfe32007-12-14 08:30:15 +0000582 [(set GR32:$dst, (X86bsr (loadi32 addr:$src))),
583 (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000584} // Defs = [EFLAGS]
585
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000586let neverHasSideEffects = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000587def LEA16r : I<0x8D, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000588 (outs GR16:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000589 "lea{w}\t{$src|$dst}, {$dst|$src}", []>, OpSize;
Evan Cheng1ea8e6b2008-03-27 01:41:09 +0000590let isReMaterializable = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000591def LEA32r : I<0x8D, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000592 (outs GR32:$dst), (ins lea32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000593 "lea{l}\t{$src|$dst}, {$dst|$src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000594 [(set GR32:$dst, lea32addr:$src)]>, Requires<[In32BitMode]>;
595
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000596let Defs = [ECX,EDI,ESI], Uses = [ECX,EDI,ESI] in {
Evan Chengb783fa32007-07-19 01:14:50 +0000597def REP_MOVSB : I<0xA4, RawFrm, (outs), (ins), "{rep;movsb|rep movsb}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000598 [(X86rep_movs i8)]>, REP;
Evan Chengb783fa32007-07-19 01:14:50 +0000599def REP_MOVSW : I<0xA5, RawFrm, (outs), (ins), "{rep;movsw|rep movsw}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000600 [(X86rep_movs i16)]>, REP, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +0000601def REP_MOVSD : I<0xA5, RawFrm, (outs), (ins), "{rep;movsl|rep movsd}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000602 [(X86rep_movs i32)]>, REP;
603}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000604
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000605let Defs = [ECX,EDI], Uses = [AL,ECX,EDI] in
Evan Chengb783fa32007-07-19 01:14:50 +0000606def REP_STOSB : I<0xAA, RawFrm, (outs), (ins), "{rep;stosb|rep stosb}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000607 [(X86rep_stos i8)]>, REP;
608let Defs = [ECX,EDI], Uses = [AX,ECX,EDI] in
Evan Chengb783fa32007-07-19 01:14:50 +0000609def REP_STOSW : I<0xAB, RawFrm, (outs), (ins), "{rep;stosw|rep stosw}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000610 [(X86rep_stos i16)]>, REP, OpSize;
611let Defs = [ECX,EDI], Uses = [EAX,ECX,EDI] in
Evan Chengb783fa32007-07-19 01:14:50 +0000612def REP_STOSD : I<0xAB, RawFrm, (outs), (ins), "{rep;stosl|rep stosd}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000613 [(X86rep_stos i32)]>, REP;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000614
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000615let Defs = [RAX, RDX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000616def RDTSC : I<0x31, RawFrm, (outs), (ins), "rdtsc", [(X86rdtsc)]>,
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000617 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000618
Anton Korobeynikov39d40ba2008-01-15 07:02:33 +0000619let isBarrier = 1, hasCtrlDep = 1 in {
Chris Lattner56b941f2008-01-15 21:58:22 +0000620def TRAP : I<0x0B, RawFrm, (outs), (ins), "ud2", [(trap)]>, TB;
Anton Korobeynikov39d40ba2008-01-15 07:02:33 +0000621}
622
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000623//===----------------------------------------------------------------------===//
624// Input/Output Instructions...
625//
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000626let Defs = [AL], Uses = [DX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000627def IN8rr : I<0xEC, RawFrm, (outs), (ins),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000628 "in{b}\t{%dx, %al|%AL, %DX}", []>;
629let Defs = [AX], Uses = [DX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000630def IN16rr : I<0xED, RawFrm, (outs), (ins),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000631 "in{w}\t{%dx, %ax|%AX, %DX}", []>, OpSize;
632let Defs = [EAX], Uses = [DX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000633def IN32rr : I<0xED, RawFrm, (outs), (ins),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000634 "in{l}\t{%dx, %eax|%EAX, %DX}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000635
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000636let Defs = [AL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000637def IN8ri : Ii8<0xE4, RawFrm, (outs), (ins i16i8imm:$port),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000638 "in{b}\t{$port, %al|%AL, $port}", []>;
639let Defs = [AX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000640def IN16ri : Ii8<0xE5, RawFrm, (outs), (ins i16i8imm:$port),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000641 "in{w}\t{$port, %ax|%AX, $port}", []>, OpSize;
642let Defs = [EAX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000643def IN32ri : Ii8<0xE5, RawFrm, (outs), (ins i16i8imm:$port),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000644 "in{l}\t{$port, %eax|%EAX, $port}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000645
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000646let Uses = [DX, AL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000647def OUT8rr : I<0xEE, RawFrm, (outs), (ins),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000648 "out{b}\t{%al, %dx|%DX, %AL}", []>;
649let Uses = [DX, AX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000650def OUT16rr : I<0xEF, RawFrm, (outs), (ins),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000651 "out{w}\t{%ax, %dx|%DX, %AX}", []>, OpSize;
652let Uses = [DX, EAX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000653def OUT32rr : I<0xEF, RawFrm, (outs), (ins),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000654 "out{l}\t{%eax, %dx|%DX, %EAX}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000655
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000656let Uses = [AL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000657def OUT8ir : Ii8<0xE6, RawFrm, (outs), (ins i16i8imm:$port),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000658 "out{b}\t{%al, $port|$port, %AL}", []>;
659let Uses = [AX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000660def OUT16ir : Ii8<0xE7, RawFrm, (outs), (ins i16i8imm:$port),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000661 "out{w}\t{%ax, $port|$port, %AX}", []>, OpSize;
662let Uses = [EAX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000663def OUT32ir : Ii8<0xE7, RawFrm, (outs), (ins i16i8imm:$port),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000664 "out{l}\t{%eax, $port|$port, %EAX}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000665
666//===----------------------------------------------------------------------===//
667// Move Instructions...
668//
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000669let neverHasSideEffects = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000670def MOV8rr : I<0x88, MRMDestReg, (outs GR8 :$dst), (ins GR8 :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000671 "mov{b}\t{$src, $dst|$dst, $src}", []>;
Evan Chengb783fa32007-07-19 01:14:50 +0000672def MOV16rr : I<0x89, MRMDestReg, (outs GR16:$dst), (ins GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000673 "mov{w}\t{$src, $dst|$dst, $src}", []>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +0000674def MOV32rr : I<0x89, MRMDestReg, (outs GR32:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000675 "mov{l}\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000676}
Evan Cheng6f26e8b2008-06-18 08:13:07 +0000677let isReMaterializable = 1, isAsCheapAsAMove = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000678def MOV8ri : Ii8 <0xB0, AddRegFrm, (outs GR8 :$dst), (ins i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000679 "mov{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000680 [(set GR8:$dst, imm:$src)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000681def MOV16ri : Ii16<0xB8, AddRegFrm, (outs GR16:$dst), (ins i16imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000682 "mov{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000683 [(set GR16:$dst, imm:$src)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +0000684def MOV32ri : Ii32<0xB8, AddRegFrm, (outs GR32:$dst), (ins i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000685 "mov{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000686 [(set GR32:$dst, imm:$src)]>;
687}
Evan Chengb783fa32007-07-19 01:14:50 +0000688def MOV8mi : Ii8 <0xC6, MRM0m, (outs), (ins i8mem :$dst, i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000689 "mov{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000690 [(store (i8 imm:$src), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000691def MOV16mi : Ii16<0xC7, MRM0m, (outs), (ins i16mem:$dst, i16imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000692 "mov{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000693 [(store (i16 imm:$src), addr:$dst)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +0000694def MOV32mi : Ii32<0xC7, MRM0m, (outs), (ins i32mem:$dst, i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000695 "mov{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000696 [(store (i32 imm:$src), addr:$dst)]>;
697
Dan Gohman5574cc72008-12-03 18:15:48 +0000698let canFoldAsLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000699def MOV8rm : I<0x8A, MRMSrcMem, (outs GR8 :$dst), (ins i8mem :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000700 "mov{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000701 [(set GR8:$dst, (load addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000702def MOV16rm : I<0x8B, MRMSrcMem, (outs GR16:$dst), (ins i16mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000703 "mov{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000704 [(set GR16:$dst, (load addr:$src))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +0000705def MOV32rm : I<0x8B, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000706 "mov{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000707 [(set GR32:$dst, (load addr:$src))]>;
Evan Cheng4e84e452007-08-30 05:49:43 +0000708}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000709
Evan Chengb783fa32007-07-19 01:14:50 +0000710def MOV8mr : I<0x88, MRMDestMem, (outs), (ins i8mem :$dst, GR8 :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000711 "mov{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000712 [(store GR8:$src, addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000713def MOV16mr : I<0x89, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000714 "mov{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000715 [(store GR16:$src, addr:$dst)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +0000716def MOV32mr : I<0x89, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000717 "mov{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000718 [(store GR32:$src, addr:$dst)]>;
719
720//===----------------------------------------------------------------------===//
721// Fixed-Register Multiplication and Division Instructions...
722//
723
724// Extra precision multiplication
Evan Cheng55687072007-09-14 21:48:26 +0000725let Defs = [AL,AH,EFLAGS], Uses = [AL] in
Dan Gohman91888f02007-07-31 20:11:57 +0000726def MUL8r : I<0xF6, MRM4r, (outs), (ins GR8:$src), "mul{b}\t$src",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000727 // FIXME: Used for 8-bit mul, ignore result upper 8 bits.
728 // This probably ought to be moved to a def : Pat<> if the
729 // syntax can be accepted.
Bill Wendlingf5399032008-12-12 21:15:41 +0000730 [(set AL, (mul AL, GR8:$src)),
731 (implicit EFLAGS)]>; // AL,AH = AL*GR8
732
Chris Lattnerc7e96e72008-01-11 07:18:17 +0000733let Defs = [AX,DX,EFLAGS], Uses = [AX], neverHasSideEffects = 1 in
Bill Wendlingf5399032008-12-12 21:15:41 +0000734def MUL16r : I<0xF7, MRM4r, (outs), (ins GR16:$src),
735 "mul{w}\t$src",
736 []>, OpSize; // AX,DX = AX*GR16
737
Chris Lattnerc7e96e72008-01-11 07:18:17 +0000738let Defs = [EAX,EDX,EFLAGS], Uses = [EAX], neverHasSideEffects = 1 in
Bill Wendlingf5399032008-12-12 21:15:41 +0000739def MUL32r : I<0xF7, MRM4r, (outs), (ins GR32:$src),
740 "mul{l}\t$src",
741 []>; // EAX,EDX = EAX*GR32
742
Evan Cheng55687072007-09-14 21:48:26 +0000743let Defs = [AL,AH,EFLAGS], Uses = [AL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000744def MUL8m : I<0xF6, MRM4m, (outs), (ins i8mem :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000745 "mul{b}\t$src",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000746 // FIXME: Used for 8-bit mul, ignore result upper 8 bits.
747 // This probably ought to be moved to a def : Pat<> if the
748 // syntax can be accepted.
Bill Wendlingf5399032008-12-12 21:15:41 +0000749 [(set AL, (mul AL, (loadi8 addr:$src))),
750 (implicit EFLAGS)]>; // AL,AH = AL*[mem8]
751
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000752let mayLoad = 1, neverHasSideEffects = 1 in {
Evan Cheng55687072007-09-14 21:48:26 +0000753let Defs = [AX,DX,EFLAGS], Uses = [AX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000754def MUL16m : I<0xF7, MRM4m, (outs), (ins i16mem:$src),
Bill Wendlingf5399032008-12-12 21:15:41 +0000755 "mul{w}\t$src",
756 []>, OpSize; // AX,DX = AX*[mem16]
757
Evan Cheng55687072007-09-14 21:48:26 +0000758let Defs = [EAX,EDX,EFLAGS], Uses = [EAX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000759def MUL32m : I<0xF7, MRM4m, (outs), (ins i32mem:$src),
Bill Wendlingf5399032008-12-12 21:15:41 +0000760 "mul{l}\t$src",
761 []>; // EAX,EDX = EAX*[mem32]
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000762}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000763
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000764let neverHasSideEffects = 1 in {
Evan Cheng55687072007-09-14 21:48:26 +0000765let Defs = [AL,AH,EFLAGS], Uses = [AL] in
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000766def IMUL8r : I<0xF6, MRM5r, (outs), (ins GR8:$src), "imul{b}\t$src", []>;
767 // AL,AH = AL*GR8
Evan Cheng55687072007-09-14 21:48:26 +0000768let Defs = [AX,DX,EFLAGS], Uses = [AX] in
Dan Gohman91888f02007-07-31 20:11:57 +0000769def IMUL16r : I<0xF7, MRM5r, (outs), (ins GR16:$src), "imul{w}\t$src", []>,
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000770 OpSize; // AX,DX = AX*GR16
Evan Cheng55687072007-09-14 21:48:26 +0000771let Defs = [EAX,EDX,EFLAGS], Uses = [EAX] in
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000772def IMUL32r : I<0xF7, MRM5r, (outs), (ins GR32:$src), "imul{l}\t$src", []>;
773 // EAX,EDX = EAX*GR32
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000774let mayLoad = 1 in {
Evan Cheng55687072007-09-14 21:48:26 +0000775let Defs = [AL,AH,EFLAGS], Uses = [AL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000776def IMUL8m : I<0xF6, MRM5m, (outs), (ins i8mem :$src),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000777 "imul{b}\t$src", []>; // AL,AH = AL*[mem8]
Evan Cheng55687072007-09-14 21:48:26 +0000778let Defs = [AX,DX,EFLAGS], Uses = [AX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000779def IMUL16m : I<0xF7, MRM5m, (outs), (ins i16mem:$src),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000780 "imul{w}\t$src", []>, OpSize; // AX,DX = AX*[mem16]
781let Defs = [EAX,EDX], Uses = [EAX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000782def IMUL32m : I<0xF7, MRM5m, (outs), (ins i32mem:$src),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000783 "imul{l}\t$src", []>; // EAX,EDX = EAX*[mem32]
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000784}
Dan Gohmand44572d2008-11-18 21:29:14 +0000785} // neverHasSideEffects
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000786
787// unsigned division/remainder
Dale Johannesend8fd3562008-10-07 18:54:28 +0000788let Defs = [AL,AH,EFLAGS], Uses = [AX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000789def DIV8r : I<0xF6, MRM6r, (outs), (ins GR8:$src), // AX/r8 = AL,AH
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000790 "div{b}\t$src", []>;
Evan Cheng55687072007-09-14 21:48:26 +0000791let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000792def DIV16r : I<0xF7, MRM6r, (outs), (ins GR16:$src), // DX:AX/r16 = AX,DX
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000793 "div{w}\t$src", []>, OpSize;
Evan Cheng55687072007-09-14 21:48:26 +0000794let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000795def DIV32r : I<0xF7, MRM6r, (outs), (ins GR32:$src), // EDX:EAX/r32 = EAX,EDX
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000796 "div{l}\t$src", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000797let mayLoad = 1 in {
Dale Johannesend8fd3562008-10-07 18:54:28 +0000798let Defs = [AL,AH,EFLAGS], Uses = [AX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000799def DIV8m : I<0xF6, MRM6m, (outs), (ins i8mem:$src), // AX/[mem8] = AL,AH
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000800 "div{b}\t$src", []>;
Evan Cheng55687072007-09-14 21:48:26 +0000801let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000802def DIV16m : I<0xF7, MRM6m, (outs), (ins i16mem:$src), // DX:AX/[mem16] = AX,DX
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000803 "div{w}\t$src", []>, OpSize;
Evan Cheng55687072007-09-14 21:48:26 +0000804let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000805def DIV32m : I<0xF7, MRM6m, (outs), (ins i32mem:$src), // EDX:EAX/[mem32] = EAX,EDX
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000806 "div{l}\t$src", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000807}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000808
809// Signed division/remainder.
Dale Johannesend8fd3562008-10-07 18:54:28 +0000810let Defs = [AL,AH,EFLAGS], Uses = [AX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000811def IDIV8r : I<0xF6, MRM7r, (outs), (ins GR8:$src), // AX/r8 = AL,AH
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000812 "idiv{b}\t$src", []>;
Evan Cheng55687072007-09-14 21:48:26 +0000813let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000814def IDIV16r: I<0xF7, MRM7r, (outs), (ins GR16:$src), // DX:AX/r16 = AX,DX
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000815 "idiv{w}\t$src", []>, OpSize;
Evan Cheng55687072007-09-14 21:48:26 +0000816let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000817def IDIV32r: I<0xF7, MRM7r, (outs), (ins GR32:$src), // EDX:EAX/r32 = EAX,EDX
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000818 "idiv{l}\t$src", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000819let mayLoad = 1, mayLoad = 1 in {
Dale Johannesend8fd3562008-10-07 18:54:28 +0000820let Defs = [AL,AH,EFLAGS], Uses = [AX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000821def IDIV8m : I<0xF6, MRM7m, (outs), (ins i8mem:$src), // AX/[mem8] = AL,AH
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000822 "idiv{b}\t$src", []>;
Evan Cheng55687072007-09-14 21:48:26 +0000823let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000824def IDIV16m: I<0xF7, MRM7m, (outs), (ins i16mem:$src), // DX:AX/[mem16] = AX,DX
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000825 "idiv{w}\t$src", []>, OpSize;
Evan Cheng55687072007-09-14 21:48:26 +0000826let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000827def IDIV32m: I<0xF7, MRM7m, (outs), (ins i32mem:$src), // EDX:EAX/[mem32] = EAX,EDX
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000828 "idiv{l}\t$src", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000829}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000830
831//===----------------------------------------------------------------------===//
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000832// Two address Instructions.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000833//
834let isTwoAddress = 1 in {
835
836// Conditional moves
Evan Cheng950aac02007-09-25 01:57:46 +0000837let Uses = [EFLAGS] in {
Evan Cheng926658c2007-10-05 23:13:21 +0000838let isCommutable = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000839def CMOVB16rr : I<0x42, MRMSrcReg, // if <u, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +0000840 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000841 "cmovb\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000842 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000843 X86_COND_B, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000844 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000845def CMOVB32rr : I<0x42, MRMSrcReg, // if <u, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +0000846 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000847 "cmovb\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000848 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000849 X86_COND_B, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000850 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000851def CMOVAE16rr: I<0x43, MRMSrcReg, // if >=u, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +0000852 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000853 "cmovae\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000854 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000855 X86_COND_AE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000856 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000857def CMOVAE32rr: I<0x43, MRMSrcReg, // if >=u, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +0000858 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000859 "cmovae\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000860 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000861 X86_COND_AE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000862 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000863def CMOVE16rr : I<0x44, MRMSrcReg, // if ==, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +0000864 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000865 "cmove\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000866 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000867 X86_COND_E, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000868 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000869def CMOVE32rr : I<0x44, MRMSrcReg, // if ==, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +0000870 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000871 "cmove\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000872 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000873 X86_COND_E, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000874 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000875def CMOVNE16rr: I<0x45, MRMSrcReg, // if !=, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +0000876 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000877 "cmovne\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000878 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000879 X86_COND_NE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000880 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000881def CMOVNE32rr: I<0x45, MRMSrcReg, // if !=, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +0000882 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000883 "cmovne\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000884 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000885 X86_COND_NE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000886 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000887def CMOVBE16rr: I<0x46, MRMSrcReg, // if <=u, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +0000888 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000889 "cmovbe\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000890 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000891 X86_COND_BE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000892 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000893def CMOVBE32rr: I<0x46, MRMSrcReg, // if <=u, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +0000894 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000895 "cmovbe\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000896 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000897 X86_COND_BE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000898 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000899def CMOVA16rr : I<0x47, MRMSrcReg, // if >u, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +0000900 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000901 "cmova\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000902 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000903 X86_COND_A, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000904 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000905def CMOVA32rr : I<0x47, MRMSrcReg, // if >u, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +0000906 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000907 "cmova\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000908 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000909 X86_COND_A, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000910 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000911def CMOVL16rr : I<0x4C, MRMSrcReg, // if <s, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +0000912 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000913 "cmovl\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000914 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000915 X86_COND_L, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000916 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000917def CMOVL32rr : I<0x4C, MRMSrcReg, // if <s, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +0000918 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000919 "cmovl\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000920 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000921 X86_COND_L, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000922 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000923def CMOVGE16rr: I<0x4D, MRMSrcReg, // if >=s, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +0000924 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000925 "cmovge\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000926 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000927 X86_COND_GE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000928 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000929def CMOVGE32rr: I<0x4D, MRMSrcReg, // if >=s, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +0000930 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000931 "cmovge\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000932 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000933 X86_COND_GE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000934 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000935def CMOVLE16rr: I<0x4E, MRMSrcReg, // if <=s, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +0000936 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000937 "cmovle\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000938 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000939 X86_COND_LE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000940 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000941def CMOVLE32rr: I<0x4E, MRMSrcReg, // if <=s, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +0000942 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000943 "cmovle\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000944 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000945 X86_COND_LE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000946 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000947def CMOVG16rr : I<0x4F, MRMSrcReg, // if >s, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +0000948 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000949 "cmovg\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000950 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000951 X86_COND_G, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000952 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000953def CMOVG32rr : I<0x4F, MRMSrcReg, // if >s, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +0000954 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000955 "cmovg\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000956 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000957 X86_COND_G, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000958 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000959def CMOVS16rr : I<0x48, MRMSrcReg, // if signed, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +0000960 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000961 "cmovs\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000962 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000963 X86_COND_S, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000964 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000965def CMOVS32rr : I<0x48, MRMSrcReg, // if signed, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +0000966 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000967 "cmovs\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000968 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000969 X86_COND_S, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000970 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000971def CMOVNS16rr: I<0x49, MRMSrcReg, // if !signed, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +0000972 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000973 "cmovns\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000974 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000975 X86_COND_NS, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000976 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000977def CMOVNS32rr: I<0x49, MRMSrcReg, // if !signed, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +0000978 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000979 "cmovns\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000980 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000981 X86_COND_NS, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000982 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000983def CMOVP16rr : I<0x4A, MRMSrcReg, // if parity, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +0000984 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000985 "cmovp\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000986 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000987 X86_COND_P, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000988 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000989def CMOVP32rr : I<0x4A, MRMSrcReg, // if parity, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +0000990 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000991 "cmovp\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000992 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000993 X86_COND_P, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000994 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000995def CMOVNP16rr : I<0x4B, MRMSrcReg, // if !parity, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +0000996 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000997 "cmovnp\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000998 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000999 X86_COND_NP, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001000 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001001def CMOVNP32rr : I<0x4B, MRMSrcReg, // if !parity, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001002 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001003 "cmovnp\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001004 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001005 X86_COND_NP, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001006 TB;
Dan Gohman12fd4d72009-01-07 00:35:10 +00001007def CMOVO16rr : I<0x40, MRMSrcReg, // if overflow, GR16 = GR16
1008 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
1009 "cmovo\t{$src2, $dst|$dst, $src2}",
1010 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
1011 X86_COND_O, EFLAGS))]>,
1012 TB, OpSize;
1013def CMOVO32rr : I<0x40, MRMSrcReg, // if overflow, GR32 = GR32
1014 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
1015 "cmovo\t{$src2, $dst|$dst, $src2}",
1016 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
1017 X86_COND_O, EFLAGS))]>,
Evan Cheng950aac02007-09-25 01:57:46 +00001018 TB;
Dan Gohman12fd4d72009-01-07 00:35:10 +00001019def CMOVNO16rr : I<0x41, MRMSrcReg, // if !overflow, GR16 = GR16
1020 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
1021 "cmovno\t{$src2, $dst|$dst, $src2}",
1022 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
1023 X86_COND_NO, EFLAGS))]>,
1024 TB, OpSize;
1025def CMOVNO32rr : I<0x41, MRMSrcReg, // if !overflow, GR32 = GR32
1026 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
1027 "cmovno\t{$src2, $dst|$dst, $src2}",
1028 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
1029 X86_COND_NO, EFLAGS))]>,
1030 TB;
1031} // isCommutable = 1
Evan Cheng926658c2007-10-05 23:13:21 +00001032
1033def CMOVB16rm : I<0x42, MRMSrcMem, // if <u, GR16 = [mem16]
1034 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1035 "cmovb\t{$src2, $dst|$dst, $src2}",
1036 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1037 X86_COND_B, EFLAGS))]>,
1038 TB, OpSize;
1039def CMOVB32rm : I<0x42, MRMSrcMem, // if <u, GR32 = [mem32]
1040 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1041 "cmovb\t{$src2, $dst|$dst, $src2}",
1042 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1043 X86_COND_B, EFLAGS))]>,
1044 TB;
1045def CMOVAE16rm: I<0x43, MRMSrcMem, // if >=u, GR16 = [mem16]
1046 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1047 "cmovae\t{$src2, $dst|$dst, $src2}",
1048 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1049 X86_COND_AE, EFLAGS))]>,
1050 TB, OpSize;
1051def CMOVAE32rm: I<0x43, MRMSrcMem, // if >=u, GR32 = [mem32]
1052 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1053 "cmovae\t{$src2, $dst|$dst, $src2}",
1054 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1055 X86_COND_AE, EFLAGS))]>,
1056 TB;
1057def CMOVE16rm : I<0x44, MRMSrcMem, // if ==, GR16 = [mem16]
1058 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1059 "cmove\t{$src2, $dst|$dst, $src2}",
1060 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1061 X86_COND_E, EFLAGS))]>,
1062 TB, OpSize;
1063def CMOVE32rm : I<0x44, MRMSrcMem, // if ==, GR32 = [mem32]
1064 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1065 "cmove\t{$src2, $dst|$dst, $src2}",
1066 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1067 X86_COND_E, EFLAGS))]>,
1068 TB;
1069def CMOVNE16rm: I<0x45, MRMSrcMem, // if !=, GR16 = [mem16]
1070 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1071 "cmovne\t{$src2, $dst|$dst, $src2}",
1072 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1073 X86_COND_NE, EFLAGS))]>,
1074 TB, OpSize;
1075def CMOVNE32rm: I<0x45, MRMSrcMem, // if !=, GR32 = [mem32]
1076 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1077 "cmovne\t{$src2, $dst|$dst, $src2}",
1078 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1079 X86_COND_NE, EFLAGS))]>,
1080 TB;
1081def CMOVBE16rm: I<0x46, MRMSrcMem, // if <=u, GR16 = [mem16]
1082 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1083 "cmovbe\t{$src2, $dst|$dst, $src2}",
1084 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1085 X86_COND_BE, EFLAGS))]>,
1086 TB, OpSize;
1087def CMOVBE32rm: I<0x46, MRMSrcMem, // if <=u, GR32 = [mem32]
1088 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1089 "cmovbe\t{$src2, $dst|$dst, $src2}",
1090 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1091 X86_COND_BE, EFLAGS))]>,
1092 TB;
1093def CMOVA16rm : I<0x47, MRMSrcMem, // if >u, GR16 = [mem16]
1094 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1095 "cmova\t{$src2, $dst|$dst, $src2}",
1096 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1097 X86_COND_A, EFLAGS))]>,
1098 TB, OpSize;
1099def CMOVA32rm : I<0x47, MRMSrcMem, // if >u, GR32 = [mem32]
1100 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1101 "cmova\t{$src2, $dst|$dst, $src2}",
1102 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1103 X86_COND_A, EFLAGS))]>,
1104 TB;
1105def CMOVL16rm : I<0x4C, MRMSrcMem, // if <s, GR16 = [mem16]
1106 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1107 "cmovl\t{$src2, $dst|$dst, $src2}",
1108 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1109 X86_COND_L, EFLAGS))]>,
1110 TB, OpSize;
1111def CMOVL32rm : I<0x4C, MRMSrcMem, // if <s, GR32 = [mem32]
1112 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1113 "cmovl\t{$src2, $dst|$dst, $src2}",
1114 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1115 X86_COND_L, EFLAGS))]>,
1116 TB;
1117def CMOVGE16rm: I<0x4D, MRMSrcMem, // if >=s, GR16 = [mem16]
1118 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1119 "cmovge\t{$src2, $dst|$dst, $src2}",
1120 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1121 X86_COND_GE, EFLAGS))]>,
1122 TB, OpSize;
1123def CMOVGE32rm: I<0x4D, MRMSrcMem, // if >=s, GR32 = [mem32]
1124 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1125 "cmovge\t{$src2, $dst|$dst, $src2}",
1126 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1127 X86_COND_GE, EFLAGS))]>,
1128 TB;
1129def CMOVLE16rm: I<0x4E, MRMSrcMem, // if <=s, GR16 = [mem16]
1130 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1131 "cmovle\t{$src2, $dst|$dst, $src2}",
1132 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1133 X86_COND_LE, EFLAGS))]>,
1134 TB, OpSize;
1135def CMOVLE32rm: I<0x4E, MRMSrcMem, // if <=s, GR32 = [mem32]
1136 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1137 "cmovle\t{$src2, $dst|$dst, $src2}",
1138 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1139 X86_COND_LE, EFLAGS))]>,
1140 TB;
1141def CMOVG16rm : I<0x4F, MRMSrcMem, // if >s, GR16 = [mem16]
1142 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1143 "cmovg\t{$src2, $dst|$dst, $src2}",
1144 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1145 X86_COND_G, EFLAGS))]>,
1146 TB, OpSize;
1147def CMOVG32rm : I<0x4F, MRMSrcMem, // if >s, GR32 = [mem32]
1148 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1149 "cmovg\t{$src2, $dst|$dst, $src2}",
1150 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1151 X86_COND_G, EFLAGS))]>,
1152 TB;
1153def CMOVS16rm : I<0x48, MRMSrcMem, // if signed, GR16 = [mem16]
1154 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1155 "cmovs\t{$src2, $dst|$dst, $src2}",
1156 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1157 X86_COND_S, EFLAGS))]>,
1158 TB, OpSize;
1159def CMOVS32rm : I<0x48, MRMSrcMem, // if signed, GR32 = [mem32]
1160 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1161 "cmovs\t{$src2, $dst|$dst, $src2}",
1162 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1163 X86_COND_S, EFLAGS))]>,
1164 TB;
1165def CMOVNS16rm: I<0x49, MRMSrcMem, // if !signed, GR16 = [mem16]
1166 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1167 "cmovns\t{$src2, $dst|$dst, $src2}",
1168 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1169 X86_COND_NS, EFLAGS))]>,
1170 TB, OpSize;
1171def CMOVNS32rm: I<0x49, MRMSrcMem, // if !signed, GR32 = [mem32]
1172 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1173 "cmovns\t{$src2, $dst|$dst, $src2}",
1174 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1175 X86_COND_NS, EFLAGS))]>,
1176 TB;
1177def CMOVP16rm : I<0x4A, MRMSrcMem, // if parity, GR16 = [mem16]
1178 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1179 "cmovp\t{$src2, $dst|$dst, $src2}",
1180 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1181 X86_COND_P, EFLAGS))]>,
1182 TB, OpSize;
1183def CMOVP32rm : I<0x4A, MRMSrcMem, // if parity, GR32 = [mem32]
1184 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1185 "cmovp\t{$src2, $dst|$dst, $src2}",
1186 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1187 X86_COND_P, EFLAGS))]>,
1188 TB;
1189def CMOVNP16rm : I<0x4B, MRMSrcMem, // if !parity, GR16 = [mem16]
1190 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1191 "cmovnp\t{$src2, $dst|$dst, $src2}",
1192 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1193 X86_COND_NP, EFLAGS))]>,
1194 TB, OpSize;
Dan Gohman12fd4d72009-01-07 00:35:10 +00001195def CMOVNP32rm : I<0x4B, MRMSrcMem, // if !parity, GR32 = [mem32]
1196 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1197 "cmovnp\t{$src2, $dst|$dst, $src2}",
1198 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1199 X86_COND_NP, EFLAGS))]>,
1200 TB;
1201def CMOVO16rm : I<0x40, MRMSrcMem, // if overflow, GR16 = [mem16]
1202 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1203 "cmovo\t{$src2, $dst|$dst, $src2}",
1204 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1205 X86_COND_O, EFLAGS))]>,
1206 TB, OpSize;
1207def CMOVO32rm : I<0x40, MRMSrcMem, // if overflow, GR32 = [mem32]
1208 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1209 "cmovo\t{$src2, $dst|$dst, $src2}",
1210 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1211 X86_COND_O, EFLAGS))]>,
1212 TB;
1213def CMOVNO16rm : I<0x41, MRMSrcMem, // if !overflow, GR16 = [mem16]
1214 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1215 "cmovno\t{$src2, $dst|$dst, $src2}",
1216 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1217 X86_COND_NO, EFLAGS))]>,
1218 TB, OpSize;
1219def CMOVNO32rm : I<0x41, MRMSrcMem, // if !overflow, GR32 = [mem32]
1220 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1221 "cmovno\t{$src2, $dst|$dst, $src2}",
1222 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1223 X86_COND_NO, EFLAGS))]>,
1224 TB;
Evan Cheng950aac02007-09-25 01:57:46 +00001225} // Uses = [EFLAGS]
1226
1227
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001228// unary instructions
1229let CodeSize = 2 in {
Evan Cheng55687072007-09-14 21:48:26 +00001230let Defs = [EFLAGS] in {
Dan Gohman91888f02007-07-31 20:11:57 +00001231def NEG8r : I<0xF6, MRM3r, (outs GR8 :$dst), (ins GR8 :$src), "neg{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001232 [(set GR8:$dst, (ineg GR8:$src))]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001233def NEG16r : I<0xF7, MRM3r, (outs GR16:$dst), (ins GR16:$src), "neg{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001234 [(set GR16:$dst, (ineg GR16:$src))]>, OpSize;
Dan Gohman91888f02007-07-31 20:11:57 +00001235def NEG32r : I<0xF7, MRM3r, (outs GR32:$dst), (ins GR32:$src), "neg{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001236 [(set GR32:$dst, (ineg GR32:$src))]>;
1237let isTwoAddress = 0 in {
Dan Gohman91888f02007-07-31 20:11:57 +00001238 def NEG8m : I<0xF6, MRM3m, (outs), (ins i8mem :$dst), "neg{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001239 [(store (ineg (loadi8 addr:$dst)), addr:$dst)]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001240 def NEG16m : I<0xF7, MRM3m, (outs), (ins i16mem:$dst), "neg{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001241 [(store (ineg (loadi16 addr:$dst)), addr:$dst)]>, OpSize;
Dan Gohman91888f02007-07-31 20:11:57 +00001242 def NEG32m : I<0xF7, MRM3m, (outs), (ins i32mem:$dst), "neg{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001243 [(store (ineg (loadi32 addr:$dst)), addr:$dst)]>;
1244
1245}
Evan Cheng55687072007-09-14 21:48:26 +00001246} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001247
Evan Chengc6cee682009-01-21 02:09:05 +00001248// Match xor -1 to not. Favors these over a move imm + xor to save code size.
1249let AddedComplexity = 15 in {
Dan Gohman91888f02007-07-31 20:11:57 +00001250def NOT8r : I<0xF6, MRM2r, (outs GR8 :$dst), (ins GR8 :$src), "not{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001251 [(set GR8:$dst, (not GR8:$src))]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001252def NOT16r : I<0xF7, MRM2r, (outs GR16:$dst), (ins GR16:$src), "not{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001253 [(set GR16:$dst, (not GR16:$src))]>, OpSize;
Dan Gohman91888f02007-07-31 20:11:57 +00001254def NOT32r : I<0xF7, MRM2r, (outs GR32:$dst), (ins GR32:$src), "not{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001255 [(set GR32:$dst, (not GR32:$src))]>;
Evan Chengc6cee682009-01-21 02:09:05 +00001256}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001257let isTwoAddress = 0 in {
Dan Gohman91888f02007-07-31 20:11:57 +00001258 def NOT8m : I<0xF6, MRM2m, (outs), (ins i8mem :$dst), "not{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001259 [(store (not (loadi8 addr:$dst)), addr:$dst)]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001260 def NOT16m : I<0xF7, MRM2m, (outs), (ins i16mem:$dst), "not{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001261 [(store (not (loadi16 addr:$dst)), addr:$dst)]>, OpSize;
Dan Gohman91888f02007-07-31 20:11:57 +00001262 def NOT32m : I<0xF7, MRM2m, (outs), (ins i32mem:$dst), "not{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001263 [(store (not (loadi32 addr:$dst)), addr:$dst)]>;
1264}
1265} // CodeSize
1266
1267// TODO: inc/dec is slow for P4, but fast for Pentium-M.
Evan Cheng55687072007-09-14 21:48:26 +00001268let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001269let CodeSize = 2 in
Dan Gohman91888f02007-07-31 20:11:57 +00001270def INC8r : I<0xFE, MRM0r, (outs GR8 :$dst), (ins GR8 :$src), "inc{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001271 [(set GR8:$dst, (add GR8:$src, 1))]>;
1272let isConvertibleToThreeAddress = 1, CodeSize = 1 in { // Can xform into LEA.
Dan Gohman91888f02007-07-31 20:11:57 +00001273def INC16r : I<0x40, AddRegFrm, (outs GR16:$dst), (ins GR16:$src), "inc{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001274 [(set GR16:$dst, (add GR16:$src, 1))]>,
1275 OpSize, Requires<[In32BitMode]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001276def INC32r : I<0x40, AddRegFrm, (outs GR32:$dst), (ins GR32:$src), "inc{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001277 [(set GR32:$dst, (add GR32:$src, 1))]>, Requires<[In32BitMode]>;
1278}
1279let isTwoAddress = 0, CodeSize = 2 in {
Dan Gohman91888f02007-07-31 20:11:57 +00001280 def INC8m : I<0xFE, MRM0m, (outs), (ins i8mem :$dst), "inc{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001281 [(store (add (loadi8 addr:$dst), 1), addr:$dst)]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001282 def INC16m : I<0xFF, MRM0m, (outs), (ins i16mem:$dst), "inc{w}\t$dst",
Evan Cheng4a7e72f2007-10-19 21:23:22 +00001283 [(store (add (loadi16 addr:$dst), 1), addr:$dst)]>,
1284 OpSize, Requires<[In32BitMode]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001285 def INC32m : I<0xFF, MRM0m, (outs), (ins i32mem:$dst), "inc{l}\t$dst",
Evan Cheng4a7e72f2007-10-19 21:23:22 +00001286 [(store (add (loadi32 addr:$dst), 1), addr:$dst)]>,
1287 Requires<[In32BitMode]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001288}
1289
1290let CodeSize = 2 in
Dan Gohman91888f02007-07-31 20:11:57 +00001291def DEC8r : I<0xFE, MRM1r, (outs GR8 :$dst), (ins GR8 :$src), "dec{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001292 [(set GR8:$dst, (add GR8:$src, -1))]>;
1293let isConvertibleToThreeAddress = 1, CodeSize = 1 in { // Can xform into LEA.
Dan Gohman91888f02007-07-31 20:11:57 +00001294def DEC16r : I<0x48, AddRegFrm, (outs GR16:$dst), (ins GR16:$src), "dec{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001295 [(set GR16:$dst, (add GR16:$src, -1))]>,
1296 OpSize, Requires<[In32BitMode]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001297def DEC32r : I<0x48, AddRegFrm, (outs GR32:$dst), (ins GR32:$src), "dec{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001298 [(set GR32:$dst, (add GR32:$src, -1))]>, Requires<[In32BitMode]>;
1299}
1300
1301let isTwoAddress = 0, CodeSize = 2 in {
Dan Gohman91888f02007-07-31 20:11:57 +00001302 def DEC8m : I<0xFE, MRM1m, (outs), (ins i8mem :$dst), "dec{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001303 [(store (add (loadi8 addr:$dst), -1), addr:$dst)]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001304 def DEC16m : I<0xFF, MRM1m, (outs), (ins i16mem:$dst), "dec{w}\t$dst",
Evan Cheng4a7e72f2007-10-19 21:23:22 +00001305 [(store (add (loadi16 addr:$dst), -1), addr:$dst)]>,
1306 OpSize, Requires<[In32BitMode]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001307 def DEC32m : I<0xFF, MRM1m, (outs), (ins i32mem:$dst), "dec{l}\t$dst",
Evan Cheng4a7e72f2007-10-19 21:23:22 +00001308 [(store (add (loadi32 addr:$dst), -1), addr:$dst)]>,
1309 Requires<[In32BitMode]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001310}
Evan Cheng55687072007-09-14 21:48:26 +00001311} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001312
1313// Logical operators...
Evan Cheng55687072007-09-14 21:48:26 +00001314let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001315let isCommutable = 1 in { // X = AND Y, Z --> X = AND Z, Y
1316def AND8rr : I<0x20, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001317 (outs GR8 :$dst), (ins GR8 :$src1, GR8 :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001318 "and{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001319 [(set GR8:$dst, (and GR8:$src1, GR8:$src2))]>;
1320def AND16rr : I<0x21, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001321 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001322 "and{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001323 [(set GR16:$dst, (and GR16:$src1, GR16:$src2))]>, OpSize;
1324def AND32rr : I<0x21, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001325 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001326 "and{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001327 [(set GR32:$dst, (and GR32:$src1, GR32:$src2))]>;
1328}
1329
1330def AND8rm : I<0x22, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001331 (outs GR8 :$dst), (ins GR8 :$src1, i8mem :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001332 "and{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001333 [(set GR8:$dst, (and GR8:$src1, (load addr:$src2)))]>;
1334def AND16rm : I<0x23, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001335 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001336 "and{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001337 [(set GR16:$dst, (and GR16:$src1, (load addr:$src2)))]>, OpSize;
1338def AND32rm : I<0x23, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001339 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001340 "and{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001341 [(set GR32:$dst, (and GR32:$src1, (load addr:$src2)))]>;
1342
1343def AND8ri : Ii8<0x80, MRM4r,
Evan Chengb783fa32007-07-19 01:14:50 +00001344 (outs GR8 :$dst), (ins GR8 :$src1, i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001345 "and{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001346 [(set GR8:$dst, (and GR8:$src1, imm:$src2))]>;
1347def AND16ri : Ii16<0x81, MRM4r,
Evan Chengb783fa32007-07-19 01:14:50 +00001348 (outs GR16:$dst), (ins GR16:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001349 "and{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001350 [(set GR16:$dst, (and GR16:$src1, imm:$src2))]>, OpSize;
1351def AND32ri : Ii32<0x81, MRM4r,
Evan Chengb783fa32007-07-19 01:14:50 +00001352 (outs GR32:$dst), (ins GR32:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001353 "and{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001354 [(set GR32:$dst, (and GR32:$src1, imm:$src2))]>;
1355def AND16ri8 : Ii8<0x83, MRM4r,
Evan Chengb783fa32007-07-19 01:14:50 +00001356 (outs GR16:$dst), (ins GR16:$src1, i16i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001357 "and{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001358 [(set GR16:$dst, (and GR16:$src1, i16immSExt8:$src2))]>,
1359 OpSize;
1360def AND32ri8 : Ii8<0x83, MRM4r,
Evan Chengb783fa32007-07-19 01:14:50 +00001361 (outs GR32:$dst), (ins GR32:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001362 "and{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001363 [(set GR32:$dst, (and GR32:$src1, i32immSExt8:$src2))]>;
1364
1365let isTwoAddress = 0 in {
1366 def AND8mr : I<0x20, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001367 (outs), (ins i8mem :$dst, GR8 :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001368 "and{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001369 [(store (and (load addr:$dst), GR8:$src), addr:$dst)]>;
1370 def AND16mr : I<0x21, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001371 (outs), (ins i16mem:$dst, GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001372 "and{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001373 [(store (and (load addr:$dst), GR16:$src), addr:$dst)]>,
1374 OpSize;
1375 def AND32mr : I<0x21, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001376 (outs), (ins i32mem:$dst, GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001377 "and{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001378 [(store (and (load addr:$dst), GR32:$src), addr:$dst)]>;
1379 def AND8mi : Ii8<0x80, MRM4m,
Evan Chengb783fa32007-07-19 01:14:50 +00001380 (outs), (ins i8mem :$dst, i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001381 "and{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001382 [(store (and (loadi8 addr:$dst), imm:$src), addr:$dst)]>;
1383 def AND16mi : Ii16<0x81, MRM4m,
Evan Chengb783fa32007-07-19 01:14:50 +00001384 (outs), (ins i16mem:$dst, i16imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001385 "and{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001386 [(store (and (loadi16 addr:$dst), imm:$src), addr:$dst)]>,
1387 OpSize;
1388 def AND32mi : Ii32<0x81, MRM4m,
Evan Chengb783fa32007-07-19 01:14:50 +00001389 (outs), (ins i32mem:$dst, i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001390 "and{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001391 [(store (and (loadi32 addr:$dst), imm:$src), addr:$dst)]>;
1392 def AND16mi8 : Ii8<0x83, MRM4m,
Evan Chengb783fa32007-07-19 01:14:50 +00001393 (outs), (ins i16mem:$dst, i16i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001394 "and{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001395 [(store (and (load addr:$dst), i16immSExt8:$src), addr:$dst)]>,
1396 OpSize;
1397 def AND32mi8 : Ii8<0x83, MRM4m,
Evan Chengb783fa32007-07-19 01:14:50 +00001398 (outs), (ins i32mem:$dst, i32i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001399 "and{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001400 [(store (and (load addr:$dst), i32immSExt8:$src), addr:$dst)]>;
1401}
1402
1403
1404let isCommutable = 1 in { // X = OR Y, Z --> X = OR Z, Y
Evan Chengb783fa32007-07-19 01:14:50 +00001405def OR8rr : I<0x08, MRMDestReg, (outs GR8 :$dst), (ins GR8 :$src1, GR8 :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001406 "or{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001407 [(set GR8:$dst, (or GR8:$src1, GR8:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001408def OR16rr : I<0x09, MRMDestReg, (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001409 "or{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001410 [(set GR16:$dst, (or GR16:$src1, GR16:$src2))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001411def OR32rr : I<0x09, MRMDestReg, (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001412 "or{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001413 [(set GR32:$dst, (or GR32:$src1, GR32:$src2))]>;
1414}
Evan Chengb783fa32007-07-19 01:14:50 +00001415def OR8rm : I<0x0A, MRMSrcMem , (outs GR8 :$dst), (ins GR8 :$src1, i8mem :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001416 "or{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001417 [(set GR8:$dst, (or GR8:$src1, (load addr:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001418def OR16rm : I<0x0B, MRMSrcMem , (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001419 "or{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001420 [(set GR16:$dst, (or GR16:$src1, (load addr:$src2)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001421def OR32rm : I<0x0B, MRMSrcMem , (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001422 "or{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001423 [(set GR32:$dst, (or GR32:$src1, (load addr:$src2)))]>;
1424
Evan Chengb783fa32007-07-19 01:14:50 +00001425def OR8ri : Ii8 <0x80, MRM1r, (outs GR8 :$dst), (ins GR8 :$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001426 "or{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001427 [(set GR8:$dst, (or GR8:$src1, imm:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001428def OR16ri : Ii16<0x81, MRM1r, (outs GR16:$dst), (ins GR16:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001429 "or{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001430 [(set GR16:$dst, (or GR16:$src1, imm:$src2))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001431def OR32ri : Ii32<0x81, MRM1r, (outs GR32:$dst), (ins GR32:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001432 "or{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001433 [(set GR32:$dst, (or GR32:$src1, imm:$src2))]>;
1434
Evan Chengb783fa32007-07-19 01:14:50 +00001435def OR16ri8 : Ii8<0x83, MRM1r, (outs GR16:$dst), (ins GR16:$src1, i16i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001436 "or{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001437 [(set GR16:$dst, (or GR16:$src1, i16immSExt8:$src2))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001438def OR32ri8 : Ii8<0x83, MRM1r, (outs GR32:$dst), (ins GR32:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001439 "or{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001440 [(set GR32:$dst, (or GR32:$src1, i32immSExt8:$src2))]>;
1441let isTwoAddress = 0 in {
Evan Chengb783fa32007-07-19 01:14:50 +00001442 def OR8mr : I<0x08, MRMDestMem, (outs), (ins i8mem:$dst, GR8:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001443 "or{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001444 [(store (or (load addr:$dst), GR8:$src), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001445 def OR16mr : I<0x09, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001446 "or{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001447 [(store (or (load addr:$dst), GR16:$src), addr:$dst)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001448 def OR32mr : I<0x09, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001449 "or{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001450 [(store (or (load addr:$dst), GR32:$src), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001451 def OR8mi : Ii8<0x80, MRM1m, (outs), (ins i8mem :$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001452 "or{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001453 [(store (or (loadi8 addr:$dst), imm:$src), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001454 def OR16mi : Ii16<0x81, MRM1m, (outs), (ins i16mem:$dst, i16imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001455 "or{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001456 [(store (or (loadi16 addr:$dst), imm:$src), addr:$dst)]>,
1457 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001458 def OR32mi : Ii32<0x81, MRM1m, (outs), (ins i32mem:$dst, i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001459 "or{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001460 [(store (or (loadi32 addr:$dst), imm:$src), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001461 def OR16mi8 : Ii8<0x83, MRM1m, (outs), (ins i16mem:$dst, i16i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001462 "or{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001463 [(store (or (load addr:$dst), i16immSExt8:$src), addr:$dst)]>,
1464 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001465 def OR32mi8 : Ii8<0x83, MRM1m, (outs), (ins i32mem:$dst, i32i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001466 "or{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001467 [(store (or (load addr:$dst), i32immSExt8:$src), addr:$dst)]>;
Bill Wendlingba5d5b02008-05-29 01:02:09 +00001468} // isTwoAddress = 0
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001469
1470
Evan Cheng6f26e8b2008-06-18 08:13:07 +00001471let isCommutable = 1 in { // X = XOR Y, Z --> X = XOR Z, Y
Bill Wendlingba5d5b02008-05-29 01:02:09 +00001472 def XOR8rr : I<0x30, MRMDestReg,
1473 (outs GR8 :$dst), (ins GR8 :$src1, GR8 :$src2),
1474 "xor{b}\t{$src2, $dst|$dst, $src2}",
1475 [(set GR8:$dst, (xor GR8:$src1, GR8:$src2))]>;
1476 def XOR16rr : I<0x31, MRMDestReg,
1477 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
1478 "xor{w}\t{$src2, $dst|$dst, $src2}",
1479 [(set GR16:$dst, (xor GR16:$src1, GR16:$src2))]>, OpSize;
1480 def XOR32rr : I<0x31, MRMDestReg,
1481 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
1482 "xor{l}\t{$src2, $dst|$dst, $src2}",
1483 [(set GR32:$dst, (xor GR32:$src1, GR32:$src2))]>;
Evan Cheng6f26e8b2008-06-18 08:13:07 +00001484} // isCommutable = 1
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001485
1486def XOR8rm : I<0x32, MRMSrcMem ,
Evan Chengb783fa32007-07-19 01:14:50 +00001487 (outs GR8 :$dst), (ins GR8:$src1, i8mem :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001488 "xor{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001489 [(set GR8:$dst, (xor GR8:$src1, (load addr:$src2)))]>;
1490def XOR16rm : I<0x33, MRMSrcMem ,
Evan Chengb783fa32007-07-19 01:14:50 +00001491 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001492 "xor{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingba5d5b02008-05-29 01:02:09 +00001493 [(set GR16:$dst, (xor GR16:$src1, (load addr:$src2)))]>,
1494 OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001495def XOR32rm : I<0x33, MRMSrcMem ,
Evan Chengb783fa32007-07-19 01:14:50 +00001496 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001497 "xor{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001498 [(set GR32:$dst, (xor GR32:$src1, (load addr:$src2)))]>;
1499
Bill Wendlingbac38eb2008-05-29 03:46:36 +00001500def XOR8ri : Ii8<0x80, MRM6r,
1501 (outs GR8:$dst), (ins GR8:$src1, i8imm:$src2),
1502 "xor{b}\t{$src2, $dst|$dst, $src2}",
1503 [(set GR8:$dst, (xor GR8:$src1, imm:$src2))]>;
1504def XOR16ri : Ii16<0x81, MRM6r,
1505 (outs GR16:$dst), (ins GR16:$src1, i16imm:$src2),
1506 "xor{w}\t{$src2, $dst|$dst, $src2}",
1507 [(set GR16:$dst, (xor GR16:$src1, imm:$src2))]>, OpSize;
1508def XOR32ri : Ii32<0x81, MRM6r,
1509 (outs GR32:$dst), (ins GR32:$src1, i32imm:$src2),
1510 "xor{l}\t{$src2, $dst|$dst, $src2}",
1511 [(set GR32:$dst, (xor GR32:$src1, imm:$src2))]>;
1512def XOR16ri8 : Ii8<0x83, MRM6r,
1513 (outs GR16:$dst), (ins GR16:$src1, i16i8imm:$src2),
1514 "xor{w}\t{$src2, $dst|$dst, $src2}",
1515 [(set GR16:$dst, (xor GR16:$src1, i16immSExt8:$src2))]>,
1516 OpSize;
1517def XOR32ri8 : Ii8<0x83, MRM6r,
1518 (outs GR32:$dst), (ins GR32:$src1, i32i8imm:$src2),
1519 "xor{l}\t{$src2, $dst|$dst, $src2}",
1520 [(set GR32:$dst, (xor GR32:$src1, i32immSExt8:$src2))]>;
Bill Wendlingba5d5b02008-05-29 01:02:09 +00001521
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001522let isTwoAddress = 0 in {
1523 def XOR8mr : I<0x30, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001524 (outs), (ins i8mem :$dst, GR8 :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001525 "xor{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001526 [(store (xor (load addr:$dst), GR8:$src), addr:$dst)]>;
1527 def XOR16mr : I<0x31, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001528 (outs), (ins i16mem:$dst, GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001529 "xor{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001530 [(store (xor (load addr:$dst), GR16:$src), addr:$dst)]>,
1531 OpSize;
1532 def XOR32mr : I<0x31, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001533 (outs), (ins i32mem:$dst, GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001534 "xor{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001535 [(store (xor (load addr:$dst), GR32:$src), addr:$dst)]>;
1536 def XOR8mi : Ii8<0x80, MRM6m,
Evan Chengb783fa32007-07-19 01:14:50 +00001537 (outs), (ins i8mem :$dst, i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001538 "xor{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001539 [(store (xor (loadi8 addr:$dst), imm:$src), addr:$dst)]>;
1540 def XOR16mi : Ii16<0x81, MRM6m,
Evan Chengb783fa32007-07-19 01:14:50 +00001541 (outs), (ins i16mem:$dst, i16imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001542 "xor{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001543 [(store (xor (loadi16 addr:$dst), imm:$src), addr:$dst)]>,
1544 OpSize;
1545 def XOR32mi : Ii32<0x81, MRM6m,
Evan Chengb783fa32007-07-19 01:14:50 +00001546 (outs), (ins i32mem:$dst, i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001547 "xor{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001548 [(store (xor (loadi32 addr:$dst), imm:$src), addr:$dst)]>;
1549 def XOR16mi8 : Ii8<0x83, MRM6m,
Evan Chengb783fa32007-07-19 01:14:50 +00001550 (outs), (ins i16mem:$dst, i16i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001551 "xor{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001552 [(store (xor (load addr:$dst), i16immSExt8:$src), addr:$dst)]>,
1553 OpSize;
1554 def XOR32mi8 : Ii8<0x83, MRM6m,
Evan Chengb783fa32007-07-19 01:14:50 +00001555 (outs), (ins i32mem:$dst, i32i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001556 "xor{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001557 [(store (xor (load addr:$dst), i32immSExt8:$src), addr:$dst)]>;
Bill Wendlingba5d5b02008-05-29 01:02:09 +00001558} // isTwoAddress = 0
Evan Cheng55687072007-09-14 21:48:26 +00001559} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001560
1561// Shift instructions
Evan Cheng55687072007-09-14 21:48:26 +00001562let Defs = [EFLAGS] in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001563let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001564def SHL8rCL : I<0xD2, MRM4r, (outs GR8 :$dst), (ins GR8 :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001565 "shl{b}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001566 [(set GR8:$dst, (shl GR8:$src, CL))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001567def SHL16rCL : I<0xD3, MRM4r, (outs GR16:$dst), (ins GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001568 "shl{w}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001569 [(set GR16:$dst, (shl GR16:$src, CL))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001570def SHL32rCL : I<0xD3, MRM4r, (outs GR32:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001571 "shl{l}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001572 [(set GR32:$dst, (shl GR32:$src, CL))]>;
Bill Wendlingba5d5b02008-05-29 01:02:09 +00001573} // Uses = [CL]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001574
Evan Chengb783fa32007-07-19 01:14:50 +00001575def SHL8ri : Ii8<0xC0, MRM4r, (outs GR8 :$dst), (ins GR8 :$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001576 "shl{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001577 [(set GR8:$dst, (shl GR8:$src1, (i8 imm:$src2)))]>;
1578let isConvertibleToThreeAddress = 1 in { // Can transform into LEA.
Evan Chengb783fa32007-07-19 01:14:50 +00001579def SHL16ri : Ii8<0xC1, MRM4r, (outs GR16:$dst), (ins GR16:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001580 "shl{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001581 [(set GR16:$dst, (shl GR16:$src1, (i8 imm:$src2)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001582def SHL32ri : Ii8<0xC1, MRM4r, (outs GR32:$dst), (ins GR32:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001583 "shl{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001584 [(set GR32:$dst, (shl GR32:$src1, (i8 imm:$src2)))]>;
Chris Lattnerf4005a82008-01-11 18:00:50 +00001585// NOTE: We don't use shifts of a register by one, because 'add reg,reg' is
1586// cheaper.
Bill Wendlingba5d5b02008-05-29 01:02:09 +00001587} // isConvertibleToThreeAddress = 1
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001588
1589let isTwoAddress = 0 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001590 let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001591 def SHL8mCL : I<0xD2, MRM4m, (outs), (ins i8mem :$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001592 "shl{b}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001593 [(store (shl (loadi8 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001594 def SHL16mCL : I<0xD3, MRM4m, (outs), (ins i16mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001595 "shl{w}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001596 [(store (shl (loadi16 addr:$dst), CL), addr:$dst)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001597 def SHL32mCL : I<0xD3, MRM4m, (outs), (ins i32mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001598 "shl{l}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001599 [(store (shl (loadi32 addr:$dst), CL), addr:$dst)]>;
1600 }
Evan Chengb783fa32007-07-19 01:14:50 +00001601 def SHL8mi : Ii8<0xC0, MRM4m, (outs), (ins i8mem :$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001602 "shl{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001603 [(store (shl (loadi8 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001604 def SHL16mi : Ii8<0xC1, MRM4m, (outs), (ins i16mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001605 "shl{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001606 [(store (shl (loadi16 addr:$dst), (i8 imm:$src)), addr:$dst)]>,
1607 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001608 def SHL32mi : Ii8<0xC1, MRM4m, (outs), (ins i32mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001609 "shl{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001610 [(store (shl (loadi32 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
1611
1612 // Shift by 1
Evan Chengb783fa32007-07-19 01:14:50 +00001613 def SHL8m1 : I<0xD0, MRM4m, (outs), (ins i8mem :$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001614 "shl{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001615 [(store (shl (loadi8 addr:$dst), (i8 1)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001616 def SHL16m1 : I<0xD1, MRM4m, (outs), (ins i16mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001617 "shl{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001618 [(store (shl (loadi16 addr:$dst), (i8 1)), addr:$dst)]>,
1619 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001620 def SHL32m1 : I<0xD1, MRM4m, (outs), (ins i32mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001621 "shl{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001622 [(store (shl (loadi32 addr:$dst), (i8 1)), addr:$dst)]>;
1623}
1624
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001625let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001626def SHR8rCL : I<0xD2, MRM5r, (outs GR8 :$dst), (ins GR8 :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001627 "shr{b}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001628 [(set GR8:$dst, (srl GR8:$src, CL))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001629def SHR16rCL : I<0xD3, MRM5r, (outs GR16:$dst), (ins GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001630 "shr{w}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001631 [(set GR16:$dst, (srl GR16:$src, CL))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001632def SHR32rCL : I<0xD3, MRM5r, (outs GR32:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001633 "shr{l}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001634 [(set GR32:$dst, (srl GR32:$src, CL))]>;
1635}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001636
Evan Chengb783fa32007-07-19 01:14:50 +00001637def SHR8ri : Ii8<0xC0, MRM5r, (outs GR8:$dst), (ins GR8:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001638 "shr{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001639 [(set GR8:$dst, (srl GR8:$src1, (i8 imm:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001640def SHR16ri : Ii8<0xC1, MRM5r, (outs GR16:$dst), (ins GR16:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001641 "shr{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001642 [(set GR16:$dst, (srl GR16:$src1, (i8 imm:$src2)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001643def SHR32ri : Ii8<0xC1, MRM5r, (outs GR32:$dst), (ins GR32:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001644 "shr{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001645 [(set GR32:$dst, (srl GR32:$src1, (i8 imm:$src2)))]>;
1646
1647// Shift by 1
Evan Chengb783fa32007-07-19 01:14:50 +00001648def SHR8r1 : I<0xD0, MRM5r, (outs GR8:$dst), (ins GR8:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00001649 "shr{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001650 [(set GR8:$dst, (srl GR8:$src1, (i8 1)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001651def SHR16r1 : I<0xD1, MRM5r, (outs GR16:$dst), (ins GR16:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00001652 "shr{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001653 [(set GR16:$dst, (srl GR16:$src1, (i8 1)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001654def SHR32r1 : I<0xD1, MRM5r, (outs GR32:$dst), (ins GR32:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00001655 "shr{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001656 [(set GR32:$dst, (srl GR32:$src1, (i8 1)))]>;
1657
1658let isTwoAddress = 0 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001659 let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001660 def SHR8mCL : I<0xD2, MRM5m, (outs), (ins i8mem :$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001661 "shr{b}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001662 [(store (srl (loadi8 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001663 def SHR16mCL : I<0xD3, MRM5m, (outs), (ins i16mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001664 "shr{w}\t{%cl, $dst|$dst, %CL}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001665 [(store (srl (loadi16 addr:$dst), CL), addr:$dst)]>,
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001666 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001667 def SHR32mCL : I<0xD3, MRM5m, (outs), (ins i32mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001668 "shr{l}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001669 [(store (srl (loadi32 addr:$dst), CL), addr:$dst)]>;
1670 }
Evan Chengb783fa32007-07-19 01:14:50 +00001671 def SHR8mi : Ii8<0xC0, MRM5m, (outs), (ins i8mem :$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001672 "shr{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001673 [(store (srl (loadi8 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001674 def SHR16mi : Ii8<0xC1, MRM5m, (outs), (ins i16mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001675 "shr{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001676 [(store (srl (loadi16 addr:$dst), (i8 imm:$src)), addr:$dst)]>,
1677 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001678 def SHR32mi : Ii8<0xC1, MRM5m, (outs), (ins i32mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001679 "shr{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001680 [(store (srl (loadi32 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
1681
1682 // Shift by 1
Evan Chengb783fa32007-07-19 01:14:50 +00001683 def SHR8m1 : I<0xD0, MRM5m, (outs), (ins i8mem :$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001684 "shr{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001685 [(store (srl (loadi8 addr:$dst), (i8 1)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001686 def SHR16m1 : I<0xD1, MRM5m, (outs), (ins i16mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001687 "shr{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001688 [(store (srl (loadi16 addr:$dst), (i8 1)), addr:$dst)]>,OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001689 def SHR32m1 : I<0xD1, MRM5m, (outs), (ins i32mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001690 "shr{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001691 [(store (srl (loadi32 addr:$dst), (i8 1)), addr:$dst)]>;
1692}
1693
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001694let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001695def SAR8rCL : I<0xD2, MRM7r, (outs GR8 :$dst), (ins GR8 :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001696 "sar{b}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001697 [(set GR8:$dst, (sra GR8:$src, CL))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001698def SAR16rCL : I<0xD3, MRM7r, (outs GR16:$dst), (ins GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001699 "sar{w}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001700 [(set GR16:$dst, (sra GR16:$src, CL))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001701def SAR32rCL : I<0xD3, MRM7r, (outs GR32:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001702 "sar{l}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001703 [(set GR32:$dst, (sra GR32:$src, CL))]>;
1704}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001705
Evan Chengb783fa32007-07-19 01:14:50 +00001706def SAR8ri : Ii8<0xC0, MRM7r, (outs GR8 :$dst), (ins GR8 :$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001707 "sar{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001708 [(set GR8:$dst, (sra GR8:$src1, (i8 imm:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001709def SAR16ri : Ii8<0xC1, MRM7r, (outs GR16:$dst), (ins GR16:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001710 "sar{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001711 [(set GR16:$dst, (sra GR16:$src1, (i8 imm:$src2)))]>,
1712 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001713def SAR32ri : Ii8<0xC1, MRM7r, (outs GR32:$dst), (ins GR32:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001714 "sar{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001715 [(set GR32:$dst, (sra GR32:$src1, (i8 imm:$src2)))]>;
1716
1717// Shift by 1
Evan Chengb783fa32007-07-19 01:14:50 +00001718def SAR8r1 : I<0xD0, MRM7r, (outs GR8 :$dst), (ins GR8 :$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00001719 "sar{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001720 [(set GR8:$dst, (sra GR8:$src1, (i8 1)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001721def SAR16r1 : I<0xD1, MRM7r, (outs GR16:$dst), (ins GR16:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00001722 "sar{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001723 [(set GR16:$dst, (sra GR16:$src1, (i8 1)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001724def SAR32r1 : I<0xD1, MRM7r, (outs GR32:$dst), (ins GR32:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00001725 "sar{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001726 [(set GR32:$dst, (sra GR32:$src1, (i8 1)))]>;
1727
1728let isTwoAddress = 0 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001729 let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001730 def SAR8mCL : I<0xD2, MRM7m, (outs), (ins i8mem :$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001731 "sar{b}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001732 [(store (sra (loadi8 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001733 def SAR16mCL : I<0xD3, MRM7m, (outs), (ins i16mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001734 "sar{w}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001735 [(store (sra (loadi16 addr:$dst), CL), addr:$dst)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001736 def SAR32mCL : I<0xD3, MRM7m, (outs), (ins i32mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001737 "sar{l}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001738 [(store (sra (loadi32 addr:$dst), CL), addr:$dst)]>;
1739 }
Evan Chengb783fa32007-07-19 01:14:50 +00001740 def SAR8mi : Ii8<0xC0, MRM7m, (outs), (ins i8mem :$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001741 "sar{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001742 [(store (sra (loadi8 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001743 def SAR16mi : Ii8<0xC1, MRM7m, (outs), (ins i16mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001744 "sar{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001745 [(store (sra (loadi16 addr:$dst), (i8 imm:$src)), addr:$dst)]>,
1746 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001747 def SAR32mi : Ii8<0xC1, MRM7m, (outs), (ins i32mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001748 "sar{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001749 [(store (sra (loadi32 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
1750
1751 // Shift by 1
Evan Chengb783fa32007-07-19 01:14:50 +00001752 def SAR8m1 : I<0xD0, MRM7m, (outs), (ins i8mem :$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001753 "sar{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001754 [(store (sra (loadi8 addr:$dst), (i8 1)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001755 def SAR16m1 : I<0xD1, MRM7m, (outs), (ins i16mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001756 "sar{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001757 [(store (sra (loadi16 addr:$dst), (i8 1)), addr:$dst)]>,
1758 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001759 def SAR32m1 : I<0xD1, MRM7m, (outs), (ins i32mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001760 "sar{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001761 [(store (sra (loadi32 addr:$dst), (i8 1)), addr:$dst)]>;
1762}
1763
1764// Rotate instructions
1765// FIXME: provide shorter instructions when imm8 == 1
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001766let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001767def ROL8rCL : I<0xD2, MRM0r, (outs GR8 :$dst), (ins GR8 :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001768 "rol{b}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001769 [(set GR8:$dst, (rotl GR8:$src, CL))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001770def ROL16rCL : I<0xD3, MRM0r, (outs GR16:$dst), (ins GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001771 "rol{w}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001772 [(set GR16:$dst, (rotl GR16:$src, CL))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001773def ROL32rCL : I<0xD3, MRM0r, (outs GR32:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001774 "rol{l}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001775 [(set GR32:$dst, (rotl GR32:$src, CL))]>;
1776}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001777
Evan Chengb783fa32007-07-19 01:14:50 +00001778def ROL8ri : Ii8<0xC0, MRM0r, (outs GR8 :$dst), (ins GR8 :$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001779 "rol{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001780 [(set GR8:$dst, (rotl GR8:$src1, (i8 imm:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001781def ROL16ri : Ii8<0xC1, MRM0r, (outs GR16:$dst), (ins GR16:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001782 "rol{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001783 [(set GR16:$dst, (rotl GR16:$src1, (i8 imm:$src2)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001784def ROL32ri : Ii8<0xC1, MRM0r, (outs GR32:$dst), (ins GR32:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001785 "rol{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001786 [(set GR32:$dst, (rotl GR32:$src1, (i8 imm:$src2)))]>;
1787
1788// Rotate by 1
Evan Chengb783fa32007-07-19 01:14:50 +00001789def ROL8r1 : I<0xD0, MRM0r, (outs GR8 :$dst), (ins GR8 :$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00001790 "rol{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001791 [(set GR8:$dst, (rotl GR8:$src1, (i8 1)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001792def ROL16r1 : I<0xD1, MRM0r, (outs GR16:$dst), (ins GR16:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00001793 "rol{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001794 [(set GR16:$dst, (rotl GR16:$src1, (i8 1)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001795def ROL32r1 : I<0xD1, MRM0r, (outs GR32:$dst), (ins GR32:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00001796 "rol{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001797 [(set GR32:$dst, (rotl GR32:$src1, (i8 1)))]>;
1798
1799let isTwoAddress = 0 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001800 let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001801 def ROL8mCL : I<0xD2, MRM0m, (outs), (ins i8mem :$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001802 "rol{b}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001803 [(store (rotl (loadi8 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001804 def ROL16mCL : I<0xD3, MRM0m, (outs), (ins i16mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001805 "rol{w}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001806 [(store (rotl (loadi16 addr:$dst), CL), addr:$dst)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001807 def ROL32mCL : I<0xD3, MRM0m, (outs), (ins i32mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001808 "rol{l}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001809 [(store (rotl (loadi32 addr:$dst), CL), addr:$dst)]>;
1810 }
Evan Chengb783fa32007-07-19 01:14:50 +00001811 def ROL8mi : Ii8<0xC0, MRM0m, (outs), (ins i8mem :$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001812 "rol{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001813 [(store (rotl (loadi8 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001814 def ROL16mi : Ii8<0xC1, MRM0m, (outs), (ins i16mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001815 "rol{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001816 [(store (rotl (loadi16 addr:$dst), (i8 imm:$src)), addr:$dst)]>,
1817 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001818 def ROL32mi : Ii8<0xC1, MRM0m, (outs), (ins i32mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001819 "rol{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001820 [(store (rotl (loadi32 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
1821
1822 // Rotate by 1
Evan Chengb783fa32007-07-19 01:14:50 +00001823 def ROL8m1 : I<0xD0, MRM0m, (outs), (ins i8mem :$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001824 "rol{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001825 [(store (rotl (loadi8 addr:$dst), (i8 1)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001826 def ROL16m1 : I<0xD1, MRM0m, (outs), (ins i16mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001827 "rol{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001828 [(store (rotl (loadi16 addr:$dst), (i8 1)), addr:$dst)]>,
1829 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001830 def ROL32m1 : I<0xD1, MRM0m, (outs), (ins i32mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001831 "rol{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001832 [(store (rotl (loadi32 addr:$dst), (i8 1)), addr:$dst)]>;
1833}
1834
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001835let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001836def ROR8rCL : I<0xD2, MRM1r, (outs GR8 :$dst), (ins GR8 :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001837 "ror{b}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001838 [(set GR8:$dst, (rotr GR8:$src, CL))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001839def ROR16rCL : I<0xD3, MRM1r, (outs GR16:$dst), (ins GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001840 "ror{w}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001841 [(set GR16:$dst, (rotr GR16:$src, CL))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001842def ROR32rCL : I<0xD3, MRM1r, (outs GR32:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001843 "ror{l}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001844 [(set GR32:$dst, (rotr GR32:$src, CL))]>;
1845}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001846
Evan Chengb783fa32007-07-19 01:14:50 +00001847def ROR8ri : Ii8<0xC0, MRM1r, (outs GR8 :$dst), (ins GR8 :$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001848 "ror{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001849 [(set GR8:$dst, (rotr GR8:$src1, (i8 imm:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001850def ROR16ri : Ii8<0xC1, MRM1r, (outs GR16:$dst), (ins GR16:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001851 "ror{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001852 [(set GR16:$dst, (rotr GR16:$src1, (i8 imm:$src2)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001853def ROR32ri : Ii8<0xC1, MRM1r, (outs GR32:$dst), (ins GR32:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001854 "ror{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001855 [(set GR32:$dst, (rotr GR32:$src1, (i8 imm:$src2)))]>;
1856
1857// Rotate by 1
Evan Chengb783fa32007-07-19 01:14:50 +00001858def ROR8r1 : I<0xD0, MRM1r, (outs GR8 :$dst), (ins GR8 :$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00001859 "ror{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001860 [(set GR8:$dst, (rotr GR8:$src1, (i8 1)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001861def ROR16r1 : I<0xD1, MRM1r, (outs GR16:$dst), (ins GR16:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00001862 "ror{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001863 [(set GR16:$dst, (rotr GR16:$src1, (i8 1)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001864def ROR32r1 : I<0xD1, MRM1r, (outs GR32:$dst), (ins GR32:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00001865 "ror{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001866 [(set GR32:$dst, (rotr GR32:$src1, (i8 1)))]>;
1867
1868let isTwoAddress = 0 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001869 let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001870 def ROR8mCL : I<0xD2, MRM1m, (outs), (ins i8mem :$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001871 "ror{b}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001872 [(store (rotr (loadi8 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001873 def ROR16mCL : I<0xD3, MRM1m, (outs), (ins i16mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001874 "ror{w}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001875 [(store (rotr (loadi16 addr:$dst), CL), addr:$dst)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001876 def ROR32mCL : I<0xD3, MRM1m, (outs), (ins i32mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001877 "ror{l}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001878 [(store (rotr (loadi32 addr:$dst), CL), addr:$dst)]>;
1879 }
Evan Chengb783fa32007-07-19 01:14:50 +00001880 def ROR8mi : Ii8<0xC0, MRM1m, (outs), (ins i8mem :$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001881 "ror{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001882 [(store (rotr (loadi8 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001883 def ROR16mi : Ii8<0xC1, MRM1m, (outs), (ins i16mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001884 "ror{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001885 [(store (rotr (loadi16 addr:$dst), (i8 imm:$src)), addr:$dst)]>,
1886 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001887 def ROR32mi : Ii8<0xC1, MRM1m, (outs), (ins i32mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001888 "ror{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001889 [(store (rotr (loadi32 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
1890
1891 // Rotate by 1
Evan Chengb783fa32007-07-19 01:14:50 +00001892 def ROR8m1 : I<0xD0, MRM1m, (outs), (ins i8mem :$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001893 "ror{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001894 [(store (rotr (loadi8 addr:$dst), (i8 1)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001895 def ROR16m1 : I<0xD1, MRM1m, (outs), (ins i16mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001896 "ror{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001897 [(store (rotr (loadi16 addr:$dst), (i8 1)), addr:$dst)]>,
1898 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001899 def ROR32m1 : I<0xD1, MRM1m, (outs), (ins i32mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001900 "ror{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001901 [(store (rotr (loadi32 addr:$dst), (i8 1)), addr:$dst)]>;
1902}
1903
1904
1905
1906// Double shift instructions (generalizations of rotate)
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001907let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001908def SHLD32rrCL : I<0xA5, MRMDestReg, (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001909 "shld{l}\t{%cl, $src2, $dst|$dst, $src2, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001910 [(set GR32:$dst, (X86shld GR32:$src1, GR32:$src2, CL))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00001911def SHRD32rrCL : I<0xAD, MRMDestReg, (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001912 "shrd{l}\t{%cl, $src2, $dst|$dst, $src2, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001913 [(set GR32:$dst, (X86shrd GR32:$src1, GR32:$src2, CL))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00001914def SHLD16rrCL : I<0xA5, MRMDestReg, (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001915 "shld{w}\t{%cl, $src2, $dst|$dst, $src2, %CL}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001916 [(set GR16:$dst, (X86shld GR16:$src1, GR16:$src2, CL))]>,
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001917 TB, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001918def SHRD16rrCL : I<0xAD, MRMDestReg, (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001919 "shrd{w}\t{%cl, $src2, $dst|$dst, $src2, %CL}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001920 [(set GR16:$dst, (X86shrd GR16:$src1, GR16:$src2, CL))]>,
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001921 TB, OpSize;
1922}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001923
1924let isCommutable = 1 in { // These instructions commute to each other.
1925def SHLD32rri8 : Ii8<0xA4, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001926 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00001927 "shld{l}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001928 [(set GR32:$dst, (X86shld GR32:$src1, GR32:$src2,
1929 (i8 imm:$src3)))]>,
1930 TB;
1931def SHRD32rri8 : Ii8<0xAC, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001932 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00001933 "shrd{l}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001934 [(set GR32:$dst, (X86shrd GR32:$src1, GR32:$src2,
1935 (i8 imm:$src3)))]>,
1936 TB;
1937def SHLD16rri8 : Ii8<0xA4, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001938 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00001939 "shld{w}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001940 [(set GR16:$dst, (X86shld GR16:$src1, GR16:$src2,
1941 (i8 imm:$src3)))]>,
1942 TB, OpSize;
1943def SHRD16rri8 : Ii8<0xAC, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001944 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00001945 "shrd{w}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001946 [(set GR16:$dst, (X86shrd GR16:$src1, GR16:$src2,
1947 (i8 imm:$src3)))]>,
1948 TB, OpSize;
1949}
1950
1951let isTwoAddress = 0 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001952 let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001953 def SHLD32mrCL : I<0xA5, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001954 "shld{l}\t{%cl, $src2, $dst|$dst, $src2, %CL}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001955 [(store (X86shld (loadi32 addr:$dst), GR32:$src2, CL),
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001956 addr:$dst)]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00001957 def SHRD32mrCL : I<0xAD, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001958 "shrd{l}\t{%cl, $src2, $dst|$dst, $src2, %CL}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001959 [(store (X86shrd (loadi32 addr:$dst), GR32:$src2, CL),
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001960 addr:$dst)]>, TB;
1961 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001962 def SHLD32mri8 : Ii8<0xA4, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001963 (outs), (ins i32mem:$dst, GR32:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00001964 "shld{l}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001965 [(store (X86shld (loadi32 addr:$dst), GR32:$src2,
1966 (i8 imm:$src3)), addr:$dst)]>,
1967 TB;
1968 def SHRD32mri8 : Ii8<0xAC, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001969 (outs), (ins i32mem:$dst, GR32:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00001970 "shrd{l}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001971 [(store (X86shrd (loadi32 addr:$dst), GR32:$src2,
1972 (i8 imm:$src3)), addr:$dst)]>,
1973 TB;
1974
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001975 let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001976 def SHLD16mrCL : I<0xA5, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001977 "shld{w}\t{%cl, $src2, $dst|$dst, $src2, %CL}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001978 [(store (X86shld (loadi16 addr:$dst), GR16:$src2, CL),
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001979 addr:$dst)]>, TB, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001980 def SHRD16mrCL : I<0xAD, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001981 "shrd{w}\t{%cl, $src2, $dst|$dst, $src2, %CL}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001982 [(store (X86shrd (loadi16 addr:$dst), GR16:$src2, CL),
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001983 addr:$dst)]>, TB, OpSize;
1984 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001985 def SHLD16mri8 : Ii8<0xA4, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001986 (outs), (ins i16mem:$dst, GR16:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00001987 "shld{w}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001988 [(store (X86shld (loadi16 addr:$dst), GR16:$src2,
1989 (i8 imm:$src3)), addr:$dst)]>,
1990 TB, OpSize;
1991 def SHRD16mri8 : Ii8<0xAC, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001992 (outs), (ins i16mem:$dst, GR16:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00001993 "shrd{w}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001994 [(store (X86shrd (loadi16 addr:$dst), GR16:$src2,
1995 (i8 imm:$src3)), addr:$dst)]>,
1996 TB, OpSize;
1997}
Evan Cheng55687072007-09-14 21:48:26 +00001998} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001999
2000
2001// Arithmetic.
Evan Cheng55687072007-09-14 21:48:26 +00002002let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002003let isCommutable = 1 in { // X = ADD Y, Z --> X = ADD Z, Y
Bill Wendlingae034ed2008-12-12 00:56:36 +00002004// Register-Register Addition
2005def ADD8rr : I<0x00, MRMDestReg, (outs GR8 :$dst),
2006 (ins GR8 :$src1, GR8 :$src2),
2007 "add{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002008 [(set GR8:$dst, (add GR8:$src1, GR8:$src2)),
Bill Wendlingae034ed2008-12-12 00:56:36 +00002009 (implicit EFLAGS)]>;
2010
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002011let isConvertibleToThreeAddress = 1 in { // Can transform into LEA.
Bill Wendlingae034ed2008-12-12 00:56:36 +00002012// Register-Register Addition
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002013def ADD16rr : I<0x01, MRMDestReg, (outs GR16:$dst),
2014 (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002015 "add{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002016 [(set GR16:$dst, (add GR16:$src1, GR16:$src2)),
2017 (implicit EFLAGS)]>, OpSize;
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002018def ADD32rr : I<0x01, MRMDestReg, (outs GR32:$dst),
2019 (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002020 "add{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002021 [(set GR32:$dst, (add GR32:$src1, GR32:$src2)),
2022 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002023} // end isConvertibleToThreeAddress
2024} // end isCommutable
Bill Wendlingae034ed2008-12-12 00:56:36 +00002025
2026// Register-Memory Addition
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002027def ADD8rm : I<0x02, MRMSrcMem, (outs GR8 :$dst),
2028 (ins GR8 :$src1, i8mem :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002029 "add{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002030 [(set GR8:$dst, (add GR8:$src1, (load addr:$src2))),
2031 (implicit EFLAGS)]>;
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002032def ADD16rm : I<0x03, MRMSrcMem, (outs GR16:$dst),
2033 (ins GR16:$src1, i16mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002034 "add{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002035 [(set GR16:$dst, (add GR16:$src1, (load addr:$src2))),
2036 (implicit EFLAGS)]>, OpSize;
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002037def ADD32rm : I<0x03, MRMSrcMem, (outs GR32:$dst),
2038 (ins GR32:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002039 "add{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002040 [(set GR32:$dst, (add GR32:$src1, (load addr:$src2))),
2041 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002042
Bill Wendlingae034ed2008-12-12 00:56:36 +00002043// Register-Integer Addition
2044def ADD8ri : Ii8<0x80, MRM0r, (outs GR8:$dst), (ins GR8:$src1, i8imm:$src2),
2045 "add{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002046 [(set GR8:$dst, (add GR8:$src1, imm:$src2)),
2047 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002048
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002049let isConvertibleToThreeAddress = 1 in { // Can transform into LEA.
Bill Wendlingae034ed2008-12-12 00:56:36 +00002050// Register-Integer Addition
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002051def ADD16ri : Ii16<0x81, MRM0r, (outs GR16:$dst),
2052 (ins GR16:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002053 "add{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002054 [(set GR16:$dst, (add GR16:$src1, imm:$src2)),
2055 (implicit EFLAGS)]>, OpSize;
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002056def ADD32ri : Ii32<0x81, MRM0r, (outs GR32:$dst),
2057 (ins GR32:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002058 "add{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002059 [(set GR32:$dst, (add GR32:$src1, imm:$src2)),
2060 (implicit EFLAGS)]>;
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002061def ADD16ri8 : Ii8<0x83, MRM0r, (outs GR16:$dst),
2062 (ins GR16:$src1, i16i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002063 "add{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002064 [(set GR16:$dst, (add GR16:$src1, i16immSExt8:$src2)),
2065 (implicit EFLAGS)]>, OpSize;
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002066def ADD32ri8 : Ii8<0x83, MRM0r, (outs GR32:$dst),
2067 (ins GR32:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002068 "add{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002069 [(set GR32:$dst, (add GR32:$src1, i32immSExt8:$src2)),
2070 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002071}
2072
2073let isTwoAddress = 0 in {
Bill Wendlingae034ed2008-12-12 00:56:36 +00002074 // Memory-Register Addition
Bill Wendlingf5399032008-12-12 21:15:41 +00002075 def ADD8mr : I<0x00, MRMDestMem, (outs), (ins i8mem:$dst, GR8:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002076 "add{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002077 [(store (add (load addr:$dst), GR8:$src2), addr:$dst),
2078 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002079 def ADD16mr : I<0x01, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002080 "add{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002081 [(store (add (load addr:$dst), GR16:$src2), addr:$dst),
2082 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002083 def ADD32mr : I<0x01, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002084 "add{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002085 [(store (add (load addr:$dst), GR32:$src2), addr:$dst),
2086 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002087 def ADD8mi : Ii8<0x80, MRM0m, (outs), (ins i8mem :$dst, i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002088 "add{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002089 [(store (add (loadi8 addr:$dst), imm:$src2), addr:$dst),
2090 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002091 def ADD16mi : Ii16<0x81, MRM0m, (outs), (ins i16mem:$dst, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002092 "add{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002093 [(store (add (loadi16 addr:$dst), imm:$src2), addr:$dst),
2094 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002095 def ADD32mi : Ii32<0x81, MRM0m, (outs), (ins i32mem:$dst, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002096 "add{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002097 [(store (add (loadi32 addr:$dst), imm:$src2), addr:$dst),
2098 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002099 def ADD16mi8 : Ii8<0x83, MRM0m, (outs), (ins i16mem:$dst, i16i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002100 "add{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002101 [(store (add (load addr:$dst), i16immSExt8:$src2),
2102 addr:$dst),
2103 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002104 def ADD32mi8 : Ii8<0x83, MRM0m, (outs), (ins i32mem:$dst, i32i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002105 "add{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingae034ed2008-12-12 00:56:36 +00002106 [(store (add (load addr:$dst), i32immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00002107 addr:$dst),
2108 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002109}
2110
Evan Cheng259471d2007-10-05 17:59:57 +00002111let Uses = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002112let isCommutable = 1 in { // X = ADC Y, Z --> X = ADC Z, Y
Evan Chengb783fa32007-07-19 01:14:50 +00002113def ADC32rr : I<0x11, MRMDestReg, (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002114 "adc{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingc0ca7f32008-12-01 23:44:08 +00002115 [(set GR32:$dst, (adde GR32:$src1, GR32:$src2))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002116}
Evan Chengb783fa32007-07-19 01:14:50 +00002117def ADC32rm : I<0x13, MRMSrcMem , (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002118 "adc{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingc0ca7f32008-12-01 23:44:08 +00002119 [(set GR32:$dst, (adde GR32:$src1, (load addr:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002120def ADC32ri : Ii32<0x81, MRM2r, (outs GR32:$dst), (ins GR32:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002121 "adc{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingc0ca7f32008-12-01 23:44:08 +00002122 [(set GR32:$dst, (adde GR32:$src1, imm:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002123def ADC32ri8 : Ii8<0x83, MRM2r, (outs GR32:$dst), (ins GR32:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002124 "adc{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingc0ca7f32008-12-01 23:44:08 +00002125 [(set GR32:$dst, (adde GR32:$src1, i32immSExt8:$src2))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002126
2127let isTwoAddress = 0 in {
Evan Chengb783fa32007-07-19 01:14:50 +00002128 def ADC32mr : I<0x11, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002129 "adc{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingc0ca7f32008-12-01 23:44:08 +00002130 [(store (adde (load addr:$dst), GR32:$src2), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002131 def ADC32mi : Ii32<0x81, MRM2m, (outs), (ins i32mem:$dst, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002132 "adc{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingc0ca7f32008-12-01 23:44:08 +00002133 [(store (adde (loadi32 addr:$dst), imm:$src2), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002134 def ADC32mi8 : Ii8<0x83, MRM2m, (outs), (ins i32mem:$dst, i32i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002135 "adc{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendling0c52d0a2008-12-02 00:07:05 +00002136 [(store (adde (load addr:$dst), i32immSExt8:$src2), addr:$dst)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002137}
Evan Cheng259471d2007-10-05 17:59:57 +00002138} // Uses = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002139
Bill Wendlingae034ed2008-12-12 00:56:36 +00002140// Register-Register Subtraction
2141def SUB8rr : I<0x28, MRMDestReg, (outs GR8:$dst), (ins GR8:$src1, GR8:$src2),
2142 "sub{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002143 [(set GR8:$dst, (sub GR8:$src1, GR8:$src2)),
2144 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002145def SUB16rr : I<0x29, MRMDestReg, (outs GR16:$dst), (ins GR16:$src1,GR16:$src2),
2146 "sub{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002147 [(set GR16:$dst, (sub GR16:$src1, GR16:$src2)),
2148 (implicit EFLAGS)]>, OpSize;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002149def SUB32rr : I<0x29, MRMDestReg, (outs GR32:$dst), (ins GR32:$src1,GR32:$src2),
2150 "sub{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002151 [(set GR32:$dst, (sub GR32:$src1, GR32:$src2)),
2152 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002153
2154// Register-Memory Subtraction
2155def SUB8rm : I<0x2A, MRMSrcMem, (outs GR8 :$dst),
2156 (ins GR8 :$src1, i8mem :$src2),
2157 "sub{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002158 [(set GR8:$dst, (sub GR8:$src1, (load addr:$src2))),
2159 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002160def SUB16rm : I<0x2B, MRMSrcMem, (outs GR16:$dst),
2161 (ins GR16:$src1, i16mem:$src2),
2162 "sub{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002163 [(set GR16:$dst, (sub GR16:$src1, (load addr:$src2))),
2164 (implicit EFLAGS)]>, OpSize;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002165def SUB32rm : I<0x2B, MRMSrcMem, (outs GR32:$dst),
2166 (ins GR32:$src1, i32mem:$src2),
2167 "sub{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002168 [(set GR32:$dst, (sub GR32:$src1, (load addr:$src2))),
2169 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002170
2171// Register-Integer Subtraction
2172def SUB8ri : Ii8 <0x80, MRM5r, (outs GR8:$dst),
2173 (ins GR8:$src1, i8imm:$src2),
2174 "sub{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002175 [(set GR8:$dst, (sub GR8:$src1, imm:$src2)),
2176 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002177def SUB16ri : Ii16<0x81, MRM5r, (outs GR16:$dst),
2178 (ins GR16:$src1, i16imm:$src2),
2179 "sub{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002180 [(set GR16:$dst, (sub GR16:$src1, imm:$src2)),
2181 (implicit EFLAGS)]>, OpSize;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002182def SUB32ri : Ii32<0x81, MRM5r, (outs GR32:$dst),
2183 (ins GR32:$src1, i32imm:$src2),
2184 "sub{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002185 [(set GR32:$dst, (sub GR32:$src1, imm:$src2)),
2186 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002187def SUB16ri8 : Ii8<0x83, MRM5r, (outs GR16:$dst),
2188 (ins GR16:$src1, i16i8imm:$src2),
2189 "sub{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002190 [(set GR16:$dst, (sub GR16:$src1, i16immSExt8:$src2)),
2191 (implicit EFLAGS)]>, OpSize;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002192def SUB32ri8 : Ii8<0x83, MRM5r, (outs GR32:$dst),
2193 (ins GR32:$src1, i32i8imm:$src2),
2194 "sub{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002195 [(set GR32:$dst, (sub GR32:$src1, i32immSExt8:$src2)),
2196 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002197
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002198let isTwoAddress = 0 in {
Bill Wendlingae034ed2008-12-12 00:56:36 +00002199 // Memory-Register Subtraction
Evan Chengb783fa32007-07-19 01:14:50 +00002200 def SUB8mr : I<0x28, MRMDestMem, (outs), (ins i8mem :$dst, GR8 :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002201 "sub{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002202 [(store (sub (load addr:$dst), GR8:$src2), addr:$dst),
2203 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002204 def SUB16mr : I<0x29, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002205 "sub{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002206 [(store (sub (load addr:$dst), GR16:$src2), addr:$dst),
2207 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002208 def SUB32mr : I<0x29, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002209 "sub{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002210 [(store (sub (load addr:$dst), GR32:$src2), addr:$dst),
2211 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002212
2213 // Memory-Integer Subtraction
Evan Chengb783fa32007-07-19 01:14:50 +00002214 def SUB8mi : Ii8<0x80, MRM5m, (outs), (ins i8mem :$dst, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002215 "sub{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002216 [(store (sub (loadi8 addr:$dst), imm:$src2), addr:$dst),
2217 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002218 def SUB16mi : Ii16<0x81, MRM5m, (outs), (ins i16mem:$dst, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002219 "sub{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002220 [(store (sub (loadi16 addr:$dst), imm:$src2),addr:$dst),
2221 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002222 def SUB32mi : Ii32<0x81, MRM5m, (outs), (ins i32mem:$dst, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002223 "sub{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002224 [(store (sub (loadi32 addr:$dst), imm:$src2),addr:$dst),
2225 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002226 def SUB16mi8 : Ii8<0x83, MRM5m, (outs), (ins i16mem:$dst, i16i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002227 "sub{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingae034ed2008-12-12 00:56:36 +00002228 [(store (sub (load addr:$dst), i16immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00002229 addr:$dst),
2230 (implicit EFLAGS)]>, OpSize;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002231 def SUB32mi8 : Ii8<0x83, MRM5m, (outs), (ins i32mem:$dst, i32i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002232 "sub{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingae034ed2008-12-12 00:56:36 +00002233 [(store (sub (load addr:$dst), i32immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00002234 addr:$dst),
2235 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002236}
2237
Evan Cheng259471d2007-10-05 17:59:57 +00002238let Uses = [EFLAGS] in {
Evan Chengb783fa32007-07-19 01:14:50 +00002239def SBB32rr : I<0x19, MRMDestReg, (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002240 "sbb{l}\t{$src2, $dst|$dst, $src2}",
Evan Cheng55687072007-09-14 21:48:26 +00002241 [(set GR32:$dst, (sube GR32:$src1, GR32:$src2))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002242
2243let isTwoAddress = 0 in {
Evan Chengb783fa32007-07-19 01:14:50 +00002244 def SBB32mr : I<0x19, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002245 "sbb{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002246 [(store (sube (load addr:$dst), GR32:$src2), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002247 def SBB8mi : Ii32<0x80, MRM3m, (outs), (ins i8mem:$dst, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002248 "sbb{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002249 [(store (sube (loadi8 addr:$dst), imm:$src2), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002250 def SBB32mi : Ii32<0x81, MRM3m, (outs), (ins i32mem:$dst, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002251 "sbb{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002252 [(store (sube (loadi32 addr:$dst), imm:$src2), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002253 def SBB32mi8 : Ii8<0x83, MRM3m, (outs), (ins i32mem:$dst, i32i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002254 "sbb{l}\t{$src2, $dst|$dst, $src2}",
Evan Cheng55687072007-09-14 21:48:26 +00002255 [(store (sube (load addr:$dst), i32immSExt8:$src2), addr:$dst)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002256}
Evan Chengb783fa32007-07-19 01:14:50 +00002257def SBB32rm : I<0x1B, MRMSrcMem, (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002258 "sbb{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002259 [(set GR32:$dst, (sube GR32:$src1, (load addr:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002260def SBB32ri : Ii32<0x81, MRM3r, (outs GR32:$dst), (ins GR32:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002261 "sbb{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002262 [(set GR32:$dst, (sube GR32:$src1, imm:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002263def SBB32ri8 : Ii8<0x83, MRM3r, (outs GR32:$dst), (ins GR32:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002264 "sbb{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002265 [(set GR32:$dst, (sube GR32:$src1, i32immSExt8:$src2))]>;
Evan Cheng259471d2007-10-05 17:59:57 +00002266} // Uses = [EFLAGS]
Evan Cheng55687072007-09-14 21:48:26 +00002267} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002268
Evan Cheng55687072007-09-14 21:48:26 +00002269let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002270let isCommutable = 1 in { // X = IMUL Y, Z --> X = IMUL Z, Y
Bill Wendlingf5399032008-12-12 21:15:41 +00002271// Register-Register Signed Integer Multiply
Bill Wendlingae034ed2008-12-12 00:56:36 +00002272def IMUL16rr : I<0xAF, MRMSrcReg, (outs GR16:$dst), (ins GR16:$src1,GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002273 "imul{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002274 [(set GR16:$dst, (mul GR16:$src1, GR16:$src2)),
2275 (implicit EFLAGS)]>, TB, OpSize;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002276def IMUL32rr : I<0xAF, MRMSrcReg, (outs GR32:$dst), (ins GR32:$src1,GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002277 "imul{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002278 [(set GR32:$dst, (mul GR32:$src1, GR32:$src2)),
2279 (implicit EFLAGS)]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002280}
Bill Wendlingae034ed2008-12-12 00:56:36 +00002281
Bill Wendlingf5399032008-12-12 21:15:41 +00002282// Register-Memory Signed Integer Multiply
Bill Wendlingae034ed2008-12-12 00:56:36 +00002283def IMUL16rm : I<0xAF, MRMSrcMem, (outs GR16:$dst),
2284 (ins GR16:$src1, i16mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002285 "imul{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002286 [(set GR16:$dst, (mul GR16:$src1, (load addr:$src2))),
2287 (implicit EFLAGS)]>, TB, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002288def IMUL32rm : I<0xAF, MRMSrcMem, (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002289 "imul{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002290 [(set GR32:$dst, (mul GR32:$src1, (load addr:$src2))),
2291 (implicit EFLAGS)]>, TB;
Evan Cheng55687072007-09-14 21:48:26 +00002292} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002293} // end Two Address instructions
2294
2295// Suprisingly enough, these are not two address instructions!
Evan Cheng55687072007-09-14 21:48:26 +00002296let Defs = [EFLAGS] in {
Bill Wendlingf5399032008-12-12 21:15:41 +00002297// Register-Integer Signed Integer Multiply
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002298def IMUL16rri : Ii16<0x69, MRMSrcReg, // GR16 = GR16*I16
Evan Chengb783fa32007-07-19 01:14:50 +00002299 (outs GR16:$dst), (ins GR16:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002300 "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002301 [(set GR16:$dst, (mul GR16:$src1, imm:$src2)),
2302 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002303def IMUL32rri : Ii32<0x69, MRMSrcReg, // GR32 = GR32*I32
Evan Chengb783fa32007-07-19 01:14:50 +00002304 (outs GR32:$dst), (ins GR32:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002305 "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002306 [(set GR32:$dst, (mul GR32:$src1, imm:$src2)),
2307 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002308def IMUL16rri8 : Ii8<0x6B, MRMSrcReg, // GR16 = GR16*I8
Evan Chengb783fa32007-07-19 01:14:50 +00002309 (outs GR16:$dst), (ins GR16:$src1, i16i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002310 "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002311 [(set GR16:$dst, (mul GR16:$src1, i16immSExt8:$src2)),
2312 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002313def IMUL32rri8 : Ii8<0x6B, MRMSrcReg, // GR32 = GR32*I8
Evan Chengb783fa32007-07-19 01:14:50 +00002314 (outs GR32:$dst), (ins GR32:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002315 "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002316 [(set GR32:$dst, (mul GR32:$src1, i32immSExt8:$src2)),
2317 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002318
Bill Wendlingf5399032008-12-12 21:15:41 +00002319// Memory-Integer Signed Integer Multiply
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002320def IMUL16rmi : Ii16<0x69, MRMSrcMem, // GR16 = [mem16]*I16
Evan Chengb783fa32007-07-19 01:14:50 +00002321 (outs GR16:$dst), (ins i16mem:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002322 "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002323 [(set GR16:$dst, (mul (load addr:$src1), imm:$src2)),
2324 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002325def IMUL32rmi : Ii32<0x69, MRMSrcMem, // GR32 = [mem32]*I32
Evan Chengb783fa32007-07-19 01:14:50 +00002326 (outs GR32:$dst), (ins i32mem:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002327 "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002328 [(set GR32:$dst, (mul (load addr:$src1), imm:$src2)),
2329 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002330def IMUL16rmi8 : Ii8<0x6B, MRMSrcMem, // GR16 = [mem16]*I8
Evan Chengb783fa32007-07-19 01:14:50 +00002331 (outs GR16:$dst), (ins i16mem:$src1, i16i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002332 "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingae034ed2008-12-12 00:56:36 +00002333 [(set GR16:$dst, (mul (load addr:$src1),
Bill Wendlingf5399032008-12-12 21:15:41 +00002334 i16immSExt8:$src2)),
2335 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002336def IMUL32rmi8 : Ii8<0x6B, MRMSrcMem, // GR32 = [mem32]*I8
Evan Chengb783fa32007-07-19 01:14:50 +00002337 (outs GR32:$dst), (ins i32mem:$src1, i32i8imm: $src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002338 "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingae034ed2008-12-12 00:56:36 +00002339 [(set GR32:$dst, (mul (load addr:$src1),
Bill Wendlingf5399032008-12-12 21:15:41 +00002340 i32immSExt8:$src2)),
2341 (implicit EFLAGS)]>;
Evan Cheng55687072007-09-14 21:48:26 +00002342} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002343
2344//===----------------------------------------------------------------------===//
2345// Test instructions are just like AND, except they don't generate a result.
2346//
Evan Cheng950aac02007-09-25 01:57:46 +00002347let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002348let isCommutable = 1 in { // TEST X, Y --> TEST Y, X
Evan Chengb783fa32007-07-19 01:14:50 +00002349def TEST8rr : I<0x84, MRMDestReg, (outs), (ins GR8:$src1, GR8:$src2),
Evan Cheng621216e2007-09-29 00:00:36 +00002350 "test{b}\t{$src2, $src1|$src1, $src2}",
Chris Lattner21da6382008-02-19 17:37:35 +00002351 [(X86cmp (and_su GR8:$src1, GR8:$src2), 0),
Evan Cheng621216e2007-09-29 00:00:36 +00002352 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002353def TEST16rr : I<0x85, MRMDestReg, (outs), (ins GR16:$src1, GR16:$src2),
Evan Cheng621216e2007-09-29 00:00:36 +00002354 "test{w}\t{$src2, $src1|$src1, $src2}",
Chris Lattner21da6382008-02-19 17:37:35 +00002355 [(X86cmp (and_su GR16:$src1, GR16:$src2), 0),
Evan Cheng621216e2007-09-29 00:00:36 +00002356 (implicit EFLAGS)]>,
2357 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002358def TEST32rr : I<0x85, MRMDestReg, (outs), (ins GR32:$src1, GR32:$src2),
Evan Cheng621216e2007-09-29 00:00:36 +00002359 "test{l}\t{$src2, $src1|$src1, $src2}",
Chris Lattner21da6382008-02-19 17:37:35 +00002360 [(X86cmp (and_su GR32:$src1, GR32:$src2), 0),
Evan Cheng621216e2007-09-29 00:00:36 +00002361 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002362}
2363
Evan Chengb783fa32007-07-19 01:14:50 +00002364def TEST8rm : I<0x84, MRMSrcMem, (outs), (ins GR8 :$src1, i8mem :$src2),
Evan Cheng621216e2007-09-29 00:00:36 +00002365 "test{b}\t{$src2, $src1|$src1, $src2}",
2366 [(X86cmp (and GR8:$src1, (loadi8 addr:$src2)), 0),
2367 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002368def TEST16rm : I<0x85, MRMSrcMem, (outs), (ins GR16:$src1, i16mem:$src2),
Evan Cheng621216e2007-09-29 00:00:36 +00002369 "test{w}\t{$src2, $src1|$src1, $src2}",
2370 [(X86cmp (and GR16:$src1, (loadi16 addr:$src2)), 0),
2371 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002372def TEST32rm : I<0x85, MRMSrcMem, (outs), (ins GR32:$src1, i32mem:$src2),
Evan Cheng621216e2007-09-29 00:00:36 +00002373 "test{l}\t{$src2, $src1|$src1, $src2}",
2374 [(X86cmp (and GR32:$src1, (loadi32 addr:$src2)), 0),
2375 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002376
2377def TEST8ri : Ii8 <0xF6, MRM0r, // flags = GR8 & imm8
Evan Chengb783fa32007-07-19 01:14:50 +00002378 (outs), (ins GR8:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002379 "test{b}\t{$src2, $src1|$src1, $src2}",
Chris Lattner21da6382008-02-19 17:37:35 +00002380 [(X86cmp (and_su GR8:$src1, imm:$src2), 0),
Evan Cheng621216e2007-09-29 00:00:36 +00002381 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002382def TEST16ri : Ii16<0xF7, MRM0r, // flags = GR16 & imm16
Evan Chengb783fa32007-07-19 01:14:50 +00002383 (outs), (ins GR16:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002384 "test{w}\t{$src2, $src1|$src1, $src2}",
Chris Lattner21da6382008-02-19 17:37:35 +00002385 [(X86cmp (and_su GR16:$src1, imm:$src2), 0),
Evan Cheng621216e2007-09-29 00:00:36 +00002386 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002387def TEST32ri : Ii32<0xF7, MRM0r, // flags = GR32 & imm32
Evan Chengb783fa32007-07-19 01:14:50 +00002388 (outs), (ins GR32:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002389 "test{l}\t{$src2, $src1|$src1, $src2}",
Chris Lattner21da6382008-02-19 17:37:35 +00002390 [(X86cmp (and_su GR32:$src1, imm:$src2), 0),
Evan Cheng621216e2007-09-29 00:00:36 +00002391 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002392
Evan Cheng621216e2007-09-29 00:00:36 +00002393def TEST8mi : Ii8 <0xF6, MRM0m, // flags = [mem8] & imm8
Evan Chengb783fa32007-07-19 01:14:50 +00002394 (outs), (ins i8mem:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002395 "test{b}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002396 [(X86cmp (and (loadi8 addr:$src1), imm:$src2), 0),
2397 (implicit EFLAGS)]>;
2398def TEST16mi : Ii16<0xF7, MRM0m, // flags = [mem16] & imm16
Evan Chengb783fa32007-07-19 01:14:50 +00002399 (outs), (ins i16mem:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002400 "test{w}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002401 [(X86cmp (and (loadi16 addr:$src1), imm:$src2), 0),
2402 (implicit EFLAGS)]>, OpSize;
2403def TEST32mi : Ii32<0xF7, MRM0m, // flags = [mem32] & imm32
Evan Chengb783fa32007-07-19 01:14:50 +00002404 (outs), (ins i32mem:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002405 "test{l}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002406 [(X86cmp (and (loadi32 addr:$src1), imm:$src2), 0),
Evan Cheng950aac02007-09-25 01:57:46 +00002407 (implicit EFLAGS)]>;
2408} // Defs = [EFLAGS]
2409
2410
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002411// Condition code ops, incl. set if equal/not equal/...
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00002412let Defs = [EFLAGS], Uses = [AH], neverHasSideEffects = 1 in
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002413def SAHF : I<0x9E, RawFrm, (outs), (ins), "sahf", []>; // flags = AH
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00002414let Defs = [AH], Uses = [EFLAGS], neverHasSideEffects = 1 in
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002415def LAHF : I<0x9F, RawFrm, (outs), (ins), "lahf", []>; // AH = flags
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002416
Evan Cheng950aac02007-09-25 01:57:46 +00002417let Uses = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002418def SETEr : I<0x94, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002419 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002420 "sete\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002421 [(set GR8:$dst, (X86setcc X86_COND_E, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002422 TB; // GR8 = ==
2423def SETEm : I<0x94, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002424 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002425 "sete\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002426 [(store (X86setcc X86_COND_E, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002427 TB; // [mem8] = ==
Bill Wendling0c52d0a2008-12-02 00:07:05 +00002428
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002429def SETNEr : I<0x95, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002430 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002431 "setne\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002432 [(set GR8:$dst, (X86setcc X86_COND_NE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002433 TB; // GR8 = !=
2434def SETNEm : I<0x95, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002435 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002436 "setne\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002437 [(store (X86setcc X86_COND_NE, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002438 TB; // [mem8] = !=
Bill Wendling0c52d0a2008-12-02 00:07:05 +00002439
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002440def SETLr : I<0x9C, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002441 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002442 "setl\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002443 [(set GR8:$dst, (X86setcc X86_COND_L, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002444 TB; // GR8 = < signed
2445def SETLm : I<0x9C, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002446 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002447 "setl\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002448 [(store (X86setcc X86_COND_L, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002449 TB; // [mem8] = < signed
Bill Wendling0c52d0a2008-12-02 00:07:05 +00002450
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002451def SETGEr : I<0x9D, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002452 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002453 "setge\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002454 [(set GR8:$dst, (X86setcc X86_COND_GE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002455 TB; // GR8 = >= signed
2456def SETGEm : I<0x9D, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002457 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002458 "setge\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002459 [(store (X86setcc X86_COND_GE, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002460 TB; // [mem8] = >= signed
Bill Wendling0c52d0a2008-12-02 00:07:05 +00002461
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002462def SETLEr : I<0x9E, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002463 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002464 "setle\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002465 [(set GR8:$dst, (X86setcc X86_COND_LE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002466 TB; // GR8 = <= signed
2467def SETLEm : I<0x9E, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002468 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002469 "setle\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002470 [(store (X86setcc X86_COND_LE, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002471 TB; // [mem8] = <= signed
Bill Wendling0c52d0a2008-12-02 00:07:05 +00002472
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002473def SETGr : I<0x9F, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002474 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002475 "setg\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002476 [(set GR8:$dst, (X86setcc X86_COND_G, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002477 TB; // GR8 = > signed
2478def SETGm : I<0x9F, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002479 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002480 "setg\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002481 [(store (X86setcc X86_COND_G, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002482 TB; // [mem8] = > signed
2483
2484def SETBr : I<0x92, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002485 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002486 "setb\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002487 [(set GR8:$dst, (X86setcc X86_COND_B, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002488 TB; // GR8 = < unsign
2489def SETBm : I<0x92, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002490 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002491 "setb\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002492 [(store (X86setcc X86_COND_B, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002493 TB; // [mem8] = < unsign
Bill Wendling0c52d0a2008-12-02 00:07:05 +00002494
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002495def SETAEr : I<0x93, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002496 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002497 "setae\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002498 [(set GR8:$dst, (X86setcc X86_COND_AE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002499 TB; // GR8 = >= unsign
2500def SETAEm : I<0x93, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002501 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002502 "setae\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002503 [(store (X86setcc X86_COND_AE, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002504 TB; // [mem8] = >= unsign
Bill Wendling0c52d0a2008-12-02 00:07:05 +00002505
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002506def SETBEr : I<0x96, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002507 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002508 "setbe\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002509 [(set GR8:$dst, (X86setcc X86_COND_BE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002510 TB; // GR8 = <= unsign
2511def SETBEm : I<0x96, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002512 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002513 "setbe\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002514 [(store (X86setcc X86_COND_BE, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002515 TB; // [mem8] = <= unsign
Bill Wendling0c52d0a2008-12-02 00:07:05 +00002516
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002517def SETAr : I<0x97, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002518 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002519 "seta\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002520 [(set GR8:$dst, (X86setcc X86_COND_A, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002521 TB; // GR8 = > signed
2522def SETAm : I<0x97, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002523 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002524 "seta\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002525 [(store (X86setcc X86_COND_A, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002526 TB; // [mem8] = > signed
2527
2528def SETSr : I<0x98, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002529 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002530 "sets\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002531 [(set GR8:$dst, (X86setcc X86_COND_S, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002532 TB; // GR8 = <sign bit>
2533def SETSm : I<0x98, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002534 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002535 "sets\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002536 [(store (X86setcc X86_COND_S, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002537 TB; // [mem8] = <sign bit>
2538def SETNSr : I<0x99, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002539 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002540 "setns\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002541 [(set GR8:$dst, (X86setcc X86_COND_NS, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002542 TB; // GR8 = !<sign bit>
2543def SETNSm : I<0x99, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002544 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002545 "setns\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002546 [(store (X86setcc X86_COND_NS, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002547 TB; // [mem8] = !<sign bit>
Bill Wendling0c52d0a2008-12-02 00:07:05 +00002548
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002549def SETPr : I<0x9A, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002550 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002551 "setp\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002552 [(set GR8:$dst, (X86setcc X86_COND_P, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002553 TB; // GR8 = parity
2554def SETPm : I<0x9A, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002555 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002556 "setp\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002557 [(store (X86setcc X86_COND_P, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002558 TB; // [mem8] = parity
2559def SETNPr : I<0x9B, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002560 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002561 "setnp\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002562 [(set GR8:$dst, (X86setcc X86_COND_NP, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002563 TB; // GR8 = not parity
2564def SETNPm : I<0x9B, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002565 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002566 "setnp\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002567 [(store (X86setcc X86_COND_NP, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002568 TB; // [mem8] = not parity
Bill Wendling0c52d0a2008-12-02 00:07:05 +00002569
2570def SETOr : I<0x90, MRM0r,
2571 (outs GR8 :$dst), (ins),
2572 "seto\t$dst",
2573 [(set GR8:$dst, (X86setcc X86_COND_O, EFLAGS))]>,
2574 TB; // GR8 = overflow
2575def SETOm : I<0x90, MRM0m,
2576 (outs), (ins i8mem:$dst),
2577 "seto\t$dst",
2578 [(store (X86setcc X86_COND_O, EFLAGS), addr:$dst)]>,
2579 TB; // [mem8] = overflow
2580def SETNOr : I<0x91, MRM0r,
2581 (outs GR8 :$dst), (ins),
2582 "setno\t$dst",
2583 [(set GR8:$dst, (X86setcc X86_COND_NO, EFLAGS))]>,
2584 TB; // GR8 = not overflow
2585def SETNOm : I<0x91, MRM0m,
2586 (outs), (ins i8mem:$dst),
2587 "setno\t$dst",
2588 [(store (X86setcc X86_COND_NO, EFLAGS), addr:$dst)]>,
2589 TB; // [mem8] = not overflow
Evan Cheng950aac02007-09-25 01:57:46 +00002590} // Uses = [EFLAGS]
2591
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002592
2593// Integer comparisons
Evan Cheng55687072007-09-14 21:48:26 +00002594let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002595def CMP8rr : I<0x38, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002596 (outs), (ins GR8 :$src1, GR8 :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002597 "cmp{b}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002598 [(X86cmp GR8:$src1, GR8:$src2), (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002599def CMP16rr : I<0x39, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002600 (outs), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002601 "cmp{w}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002602 [(X86cmp GR16:$src1, GR16:$src2), (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002603def CMP32rr : I<0x39, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002604 (outs), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002605 "cmp{l}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002606 [(X86cmp GR32:$src1, GR32:$src2), (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002607def CMP8mr : I<0x38, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002608 (outs), (ins i8mem :$src1, GR8 :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002609 "cmp{b}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002610 [(X86cmp (loadi8 addr:$src1), GR8:$src2),
2611 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002612def CMP16mr : I<0x39, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002613 (outs), (ins i16mem:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002614 "cmp{w}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002615 [(X86cmp (loadi16 addr:$src1), GR16:$src2),
2616 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002617def CMP32mr : I<0x39, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002618 (outs), (ins i32mem:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002619 "cmp{l}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002620 [(X86cmp (loadi32 addr:$src1), GR32:$src2),
2621 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002622def CMP8rm : I<0x3A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002623 (outs), (ins GR8 :$src1, i8mem :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002624 "cmp{b}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002625 [(X86cmp GR8:$src1, (loadi8 addr:$src2)),
2626 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002627def CMP16rm : I<0x3B, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002628 (outs), (ins GR16:$src1, i16mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002629 "cmp{w}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002630 [(X86cmp GR16:$src1, (loadi16 addr:$src2)),
2631 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002632def CMP32rm : I<0x3B, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002633 (outs), (ins GR32:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002634 "cmp{l}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002635 [(X86cmp GR32:$src1, (loadi32 addr:$src2)),
2636 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002637def CMP8ri : Ii8<0x80, MRM7r,
Evan Chengb783fa32007-07-19 01:14:50 +00002638 (outs), (ins GR8:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002639 "cmp{b}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002640 [(X86cmp GR8:$src1, imm:$src2), (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002641def CMP16ri : Ii16<0x81, MRM7r,
Evan Chengb783fa32007-07-19 01:14:50 +00002642 (outs), (ins GR16:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002643 "cmp{w}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002644 [(X86cmp GR16:$src1, imm:$src2),
2645 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002646def CMP32ri : Ii32<0x81, MRM7r,
Evan Chengb783fa32007-07-19 01:14:50 +00002647 (outs), (ins GR32:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002648 "cmp{l}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002649 [(X86cmp GR32:$src1, imm:$src2), (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002650def CMP8mi : Ii8 <0x80, MRM7m,
Evan Chengb783fa32007-07-19 01:14:50 +00002651 (outs), (ins i8mem :$src1, i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002652 "cmp{b}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002653 [(X86cmp (loadi8 addr:$src1), imm:$src2),
2654 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002655def CMP16mi : Ii16<0x81, MRM7m,
Evan Chengb783fa32007-07-19 01:14:50 +00002656 (outs), (ins i16mem:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002657 "cmp{w}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002658 [(X86cmp (loadi16 addr:$src1), imm:$src2),
2659 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002660def CMP32mi : Ii32<0x81, MRM7m,
Evan Chengb783fa32007-07-19 01:14:50 +00002661 (outs), (ins i32mem:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002662 "cmp{l}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002663 [(X86cmp (loadi32 addr:$src1), imm:$src2),
2664 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002665def CMP16ri8 : Ii8<0x83, MRM7r,
Evan Chengb783fa32007-07-19 01:14:50 +00002666 (outs), (ins GR16:$src1, i16i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002667 "cmp{w}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002668 [(X86cmp GR16:$src1, i16immSExt8:$src2),
2669 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002670def CMP16mi8 : Ii8<0x83, MRM7m,
Evan Chengb783fa32007-07-19 01:14:50 +00002671 (outs), (ins i16mem:$src1, i16i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002672 "cmp{w}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002673 [(X86cmp (loadi16 addr:$src1), i16immSExt8:$src2),
2674 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002675def CMP32mi8 : Ii8<0x83, MRM7m,
Evan Chengb783fa32007-07-19 01:14:50 +00002676 (outs), (ins i32mem:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002677 "cmp{l}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002678 [(X86cmp (loadi32 addr:$src1), i32immSExt8:$src2),
2679 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002680def CMP32ri8 : Ii8<0x83, MRM7r,
Evan Chengb783fa32007-07-19 01:14:50 +00002681 (outs), (ins GR32:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002682 "cmp{l}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002683 [(X86cmp GR32:$src1, i32immSExt8:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +00002684 (implicit EFLAGS)]>;
2685} // Defs = [EFLAGS]
2686
Dan Gohman7fe9b7f2008-12-23 22:45:23 +00002687// Bit tests.
Dan Gohman7fe9b7f2008-12-23 22:45:23 +00002688// TODO: BTC, BTR, and BTS
2689let Defs = [EFLAGS] in {
Dan Gohmanfc4eddb2009-01-13 20:32:45 +00002690def BT16rr : I<0xA3, MRMDestReg, (outs), (ins GR16:$src1, GR16:$src2),
Dan Gohman7fe9b7f2008-12-23 22:45:23 +00002691 "bt{w}\t{$src2, $src1|$src1, $src2}",
2692 [(X86bt GR16:$src1, GR16:$src2),
Chris Lattner5a95cde2008-12-25 01:32:49 +00002693 (implicit EFLAGS)]>, OpSize, TB;
Dan Gohmanfc4eddb2009-01-13 20:32:45 +00002694def BT32rr : I<0xA3, MRMDestReg, (outs), (ins GR32:$src1, GR32:$src2),
Dan Gohman7fe9b7f2008-12-23 22:45:23 +00002695 "bt{l}\t{$src2, $src1|$src1, $src2}",
2696 [(X86bt GR32:$src1, GR32:$src2),
Chris Lattner5a95cde2008-12-25 01:32:49 +00002697 (implicit EFLAGS)]>, TB;
Dan Gohman85a228c2009-01-13 23:23:30 +00002698
2699// Unlike with the register+register form, the memory+register form of the
2700// bt instruction does not ignore the high bits of the index. From ISel's
2701// perspective, this is pretty bizarre. Disable these instructions for now.
2702//def BT16mr : I<0xA3, MRMDestMem, (outs), (ins i16mem:$src1, GR16:$src2),
2703// "bt{w}\t{$src2, $src1|$src1, $src2}",
2704// [(X86bt (loadi16 addr:$src1), GR16:$src2),
2705// (implicit EFLAGS)]>, OpSize, TB, Requires<[FastBTMem]>;
2706//def BT32mr : I<0xA3, MRMDestMem, (outs), (ins i32mem:$src1, GR32:$src2),
2707// "bt{l}\t{$src2, $src1|$src1, $src2}",
2708// [(X86bt (loadi32 addr:$src1), GR32:$src2),
2709// (implicit EFLAGS)]>, TB, Requires<[FastBTMem]>;
Dan Gohman46fb1cf2009-01-13 20:33:23 +00002710
2711def BT16ri8 : Ii8<0xBA, MRM4r, (outs), (ins GR16:$src1, i16i8imm:$src2),
2712 "bt{w}\t{$src2, $src1|$src1, $src2}",
2713 [(X86bt GR16:$src1, i16immSExt8:$src2),
2714 (implicit EFLAGS)]>, OpSize, TB;
2715def BT32ri8 : Ii8<0xBA, MRM4r, (outs), (ins GR32:$src1, i32i8imm:$src2),
2716 "bt{l}\t{$src2, $src1|$src1, $src2}",
2717 [(X86bt GR32:$src1, i32immSExt8:$src2),
2718 (implicit EFLAGS)]>, TB;
2719// Note that these instructions don't need FastBTMem because that
2720// only applies when the other operand is in a register. When it's
2721// an immediate, bt is still fast.
2722def BT16mi8 : Ii8<0xBA, MRM4m, (outs), (ins i16mem:$src1, i16i8imm:$src2),
2723 "bt{w}\t{$src2, $src1|$src1, $src2}",
2724 [(X86bt (loadi16 addr:$src1), i16immSExt8:$src2),
2725 (implicit EFLAGS)]>, OpSize, TB;
2726def BT32mi8 : Ii8<0xBA, MRM4m, (outs), (ins i32mem:$src1, i32i8imm:$src2),
2727 "bt{l}\t{$src2, $src1|$src1, $src2}",
2728 [(X86bt (loadi32 addr:$src1), i32immSExt8:$src2),
2729 (implicit EFLAGS)]>, TB;
Dan Gohman7fe9b7f2008-12-23 22:45:23 +00002730} // Defs = [EFLAGS]
2731
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002732// Sign/Zero extenders
Dan Gohman9203ab42008-07-30 18:09:17 +00002733// Use movsbl intead of movsbw; we don't care about the high 16 bits
2734// of the register here. This has a smaller encoding and avoids a
2735// partial-register update.
Evan Chengb783fa32007-07-19 01:14:50 +00002736def MOVSX16rr8 : I<0xBE, MRMSrcReg, (outs GR16:$dst), (ins GR8 :$src),
Dan Gohman9203ab42008-07-30 18:09:17 +00002737 "movs{bl|x}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}",
2738 [(set GR16:$dst, (sext GR8:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00002739def MOVSX16rm8 : I<0xBE, MRMSrcMem, (outs GR16:$dst), (ins i8mem :$src),
Dan Gohman9203ab42008-07-30 18:09:17 +00002740 "movs{bl|x}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}",
2741 [(set GR16:$dst, (sextloadi16i8 addr:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00002742def MOVSX32rr8 : I<0xBE, MRMSrcReg, (outs GR32:$dst), (ins GR8 :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002743 "movs{bl|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002744 [(set GR32:$dst, (sext GR8:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00002745def MOVSX32rm8 : I<0xBE, MRMSrcMem, (outs GR32:$dst), (ins i8mem :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002746 "movs{bl|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002747 [(set GR32:$dst, (sextloadi32i8 addr:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00002748def MOVSX32rr16: I<0xBF, MRMSrcReg, (outs GR32:$dst), (ins GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002749 "movs{wl|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002750 [(set GR32:$dst, (sext GR16:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00002751def MOVSX32rm16: I<0xBF, MRMSrcMem, (outs GR32:$dst), (ins i16mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002752 "movs{wl|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002753 [(set GR32:$dst, (sextloadi32i16 addr:$src))]>, TB;
2754
Dan Gohman9203ab42008-07-30 18:09:17 +00002755// Use movzbl intead of movzbw; we don't care about the high 16 bits
2756// of the register here. This has a smaller encoding and avoids a
2757// partial-register update.
Evan Chengb783fa32007-07-19 01:14:50 +00002758def MOVZX16rr8 : I<0xB6, MRMSrcReg, (outs GR16:$dst), (ins GR8 :$src),
Dan Gohman9203ab42008-07-30 18:09:17 +00002759 "movz{bl|x}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}",
2760 [(set GR16:$dst, (zext GR8:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00002761def MOVZX16rm8 : I<0xB6, MRMSrcMem, (outs GR16:$dst), (ins i8mem :$src),
Dan Gohman9203ab42008-07-30 18:09:17 +00002762 "movz{bl|x}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}",
2763 [(set GR16:$dst, (zextloadi16i8 addr:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00002764def MOVZX32rr8 : I<0xB6, MRMSrcReg, (outs GR32:$dst), (ins GR8 :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002765 "movz{bl|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002766 [(set GR32:$dst, (zext GR8:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00002767def MOVZX32rm8 : I<0xB6, MRMSrcMem, (outs GR32:$dst), (ins i8mem :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002768 "movz{bl|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002769 [(set GR32:$dst, (zextloadi32i8 addr:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00002770def MOVZX32rr16: I<0xB7, MRMSrcReg, (outs GR32:$dst), (ins GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002771 "movz{wl|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002772 [(set GR32:$dst, (zext GR16:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00002773def MOVZX32rm16: I<0xB7, MRMSrcMem, (outs GR32:$dst), (ins i16mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002774 "movz{wl|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002775 [(set GR32:$dst, (zextloadi32i16 addr:$src))]>, TB;
2776
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00002777let neverHasSideEffects = 1 in {
2778 let Defs = [AX], Uses = [AL] in
2779 def CBW : I<0x98, RawFrm, (outs), (ins),
2780 "{cbtw|cbw}", []>, OpSize; // AX = signext(AL)
2781 let Defs = [EAX], Uses = [AX] in
2782 def CWDE : I<0x98, RawFrm, (outs), (ins),
2783 "{cwtl|cwde}", []>; // EAX = signext(AX)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002784
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00002785 let Defs = [AX,DX], Uses = [AX] in
2786 def CWD : I<0x99, RawFrm, (outs), (ins),
2787 "{cwtd|cwd}", []>, OpSize; // DX:AX = signext(AX)
2788 let Defs = [EAX,EDX], Uses = [EAX] in
2789 def CDQ : I<0x99, RawFrm, (outs), (ins),
2790 "{cltd|cdq}", []>; // EDX:EAX = signext(EAX)
2791}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002792
2793//===----------------------------------------------------------------------===//
2794// Alias Instructions
2795//===----------------------------------------------------------------------===//
2796
2797// Alias instructions that map movr0 to xor.
2798// FIXME: remove when we can teach regalloc that xor reg, reg is ok.
Bill Wendlingba5d5b02008-05-29 01:02:09 +00002799let Defs = [EFLAGS], isReMaterializable = 1, isAsCheapAsAMove = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +00002800def MOV8r0 : I<0x30, MRMInitReg, (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002801 "xor{b}\t$dst, $dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002802 [(set GR8:$dst, 0)]>;
Dan Gohman9203ab42008-07-30 18:09:17 +00002803// Use xorl instead of xorw since we don't care about the high 16 bits,
2804// it's smaller, and it avoids a partial-register update.
Evan Chengb783fa32007-07-19 01:14:50 +00002805def MOV16r0 : I<0x31, MRMInitReg, (outs GR16:$dst), (ins),
Dan Gohman9203ab42008-07-30 18:09:17 +00002806 "xor{l}\t${dst:subreg32}, ${dst:subreg32}",
2807 [(set GR16:$dst, 0)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002808def MOV32r0 : I<0x31, MRMInitReg, (outs GR32:$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002809 "xor{l}\t$dst, $dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002810 [(set GR32:$dst, 0)]>;
Dan Gohman8aef09b2007-09-07 21:32:51 +00002811}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002812
2813// Basic operations on GR16 / GR32 subclasses GR16_ and GR32_ which contains only
2814// those registers that have GR8 sub-registers (i.e. AX - DX, EAX - EDX).
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00002815let neverHasSideEffects = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +00002816def MOV16to16_ : I<0x89, MRMDestReg, (outs GR16_:$dst), (ins GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002817 "mov{w}\t{$src, $dst|$dst, $src}", []>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002818def MOV32to32_ : I<0x89, MRMDestReg, (outs GR32_:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002819 "mov{l}\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00002820
Evan Chengb783fa32007-07-19 01:14:50 +00002821def MOV16_rr : I<0x89, MRMDestReg, (outs GR16_:$dst), (ins GR16_:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002822 "mov{w}\t{$src, $dst|$dst, $src}", []>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002823def MOV32_rr : I<0x89, MRMDestReg, (outs GR32_:$dst), (ins GR32_:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002824 "mov{l}\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00002825} // neverHasSideEffects
2826
Dan Gohman5574cc72008-12-03 18:15:48 +00002827let canFoldAsLoad = 1, mayLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +00002828def MOV16_rm : I<0x8B, MRMSrcMem, (outs GR16_:$dst), (ins i16mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002829 "mov{w}\t{$src, $dst|$dst, $src}", []>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002830def MOV32_rm : I<0x8B, MRMSrcMem, (outs GR32_:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002831 "mov{l}\t{$src, $dst|$dst, $src}", []>;
Evan Cheng4e84e452007-08-30 05:49:43 +00002832}
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00002833let mayStore = 1, neverHasSideEffects = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +00002834def MOV16_mr : I<0x89, MRMDestMem, (outs), (ins i16mem:$dst, GR16_:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002835 "mov{w}\t{$src, $dst|$dst, $src}", []>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002836def MOV32_mr : I<0x89, MRMDestMem, (outs), (ins i32mem:$dst, GR32_:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002837 "mov{l}\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00002838}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002839
2840//===----------------------------------------------------------------------===//
2841// Thread Local Storage Instructions
2842//
2843
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002844let Uses = [EBX] in
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00002845def TLS_addr32 : I<0, Pseudo, (outs GR32:$dst), (ins i32imm:$sym),
2846 "leal\t${sym:mem}(,%ebx,1), $dst",
2847 [(set GR32:$dst, (X86tlsaddr tglobaltlsaddr:$sym))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002848
2849let AddedComplexity = 10 in
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00002850def TLS_gs_rr : I<0, Pseudo, (outs GR32:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002851 "movl\t%gs:($src), $dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002852 [(set GR32:$dst, (load (add X86TLStp, GR32:$src)))]>;
2853
2854let AddedComplexity = 15 in
Nicolas Geoffray81580792008-10-25 15:22:06 +00002855def TLS_gs_ri : I<0x8B, Pseudo, (outs GR32:$dst), (ins i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002856 "movl\t%gs:${src:mem}, $dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002857 [(set GR32:$dst,
Nicolas Geoffray81580792008-10-25 15:22:06 +00002858 (load (add X86TLStp, (X86Wrapper tglobaltlsaddr:$src))))]>,
2859 SegGS;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002860
Nicolas Geoffray81580792008-10-25 15:22:06 +00002861def TLS_tp : I<0x8B, Pseudo, (outs GR32:$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002862 "movl\t%gs:0, $dst",
Nicolas Geoffray81580792008-10-25 15:22:06 +00002863 [(set GR32:$dst, X86TLStp)]>, SegGS;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002864
sampo9cc09a32009-01-26 01:24:32 +00002865let AddedComplexity = 5 in
2866def GS_MOV32rm : I<0x8B, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$src),
2867 "movl\t%gs:$src, $dst",
2868 [(set GR32:$dst, (gsload addr:$src))]>, SegGS;
2869
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002870//===----------------------------------------------------------------------===//
2871// DWARF Pseudo Instructions
2872//
2873
Evan Chengb783fa32007-07-19 01:14:50 +00002874def DWARF_LOC : I<0, Pseudo, (outs),
2875 (ins i32imm:$line, i32imm:$col, i32imm:$file),
Dan Gohman77af4a82007-09-24 19:25:06 +00002876 ".loc\t${file:debug} ${line:debug} ${col:debug}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002877 [(dwarf_loc (i32 imm:$line), (i32 imm:$col),
2878 (i32 imm:$file))]>;
2879
2880//===----------------------------------------------------------------------===//
2881// EH Pseudo Instructions
2882//
2883let isTerminator = 1, isReturn = 1, isBarrier = 1,
Evan Cheng37e7c752007-07-21 00:34:19 +00002884 hasCtrlDep = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +00002885def EH_RETURN : I<0xC3, RawFrm, (outs), (ins GR32:$addr),
Dan Gohman91888f02007-07-31 20:11:57 +00002886 "ret\t#eh_return, addr: $addr",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002887 [(X86ehret GR32:$addr)]>;
2888
2889}
2890
2891//===----------------------------------------------------------------------===//
Andrew Lenharthe44f3902008-02-21 06:45:13 +00002892// Atomic support
2893//
Andrew Lenharth7a5a4b22008-03-01 13:37:02 +00002894
Evan Cheng3e171562008-04-19 01:20:30 +00002895// Atomic swap. These are just normal xchg instructions. But since a memory
2896// operand is referenced, the atomicity is ensured.
Dan Gohmana41a1c092008-08-06 15:52:50 +00002897let Constraints = "$val = $dst" in {
Evan Cheng3e171562008-04-19 01:20:30 +00002898def XCHG32rm : I<0x87, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$ptr, GR32:$val),
2899 "xchg{l}\t{$val, $ptr|$ptr, $val}",
2900 [(set GR32:$dst, (atomic_swap_32 addr:$ptr, GR32:$val))]>;
2901def XCHG16rm : I<0x87, MRMSrcMem, (outs GR16:$dst), (ins i16mem:$ptr, GR16:$val),
2902 "xchg{w}\t{$val, $ptr|$ptr, $val}",
2903 [(set GR16:$dst, (atomic_swap_16 addr:$ptr, GR16:$val))]>,
2904 OpSize;
2905def XCHG8rm : I<0x86, MRMSrcMem, (outs GR8:$dst), (ins i8mem:$ptr, GR8:$val),
2906 "xchg{b}\t{$val, $ptr|$ptr, $val}",
2907 [(set GR8:$dst, (atomic_swap_8 addr:$ptr, GR8:$val))]>;
2908}
2909
Evan Chengd49dbb82008-04-18 20:55:36 +00002910// Atomic compare and swap.
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +00002911let Defs = [EAX, EFLAGS], Uses = [EAX] in {
Evan Chengd49dbb82008-04-18 20:55:36 +00002912def LCMPXCHG32 : I<0xB1, MRMDestMem, (outs), (ins i32mem:$ptr, GR32:$swap),
Dale Johannesend20e4452008-08-19 18:47:28 +00002913 "lock\n\tcmpxchg{l}\t{$swap, $ptr|$ptr, $swap}",
Evan Cheng09fbdee2008-03-04 03:20:06 +00002914 [(X86cas addr:$ptr, GR32:$swap, 4)]>, TB, LOCK;
Andrew Lenharth7a5a4b22008-03-01 13:37:02 +00002915}
Dale Johannesenf160d802008-10-02 18:53:47 +00002916let Defs = [EAX, EDX, EFLAGS], Uses = [EAX, EBX, ECX, EDX] in {
Anton Korobeynikovc4067392008-07-22 16:22:48 +00002917def LCMPXCHG8B : I<0xC7, MRM1m, (outs), (ins i32mem:$ptr),
Dale Johannesend20e4452008-08-19 18:47:28 +00002918 "lock\n\tcmpxchg8b\t$ptr",
Andrew Lenharth81580822008-03-05 01:15:49 +00002919 [(X86cas8 addr:$ptr)]>, TB, LOCK;
2920}
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +00002921
2922let Defs = [AX, EFLAGS], Uses = [AX] in {
Evan Chengd49dbb82008-04-18 20:55:36 +00002923def LCMPXCHG16 : I<0xB1, MRMDestMem, (outs), (ins i16mem:$ptr, GR16:$swap),
Dale Johannesend20e4452008-08-19 18:47:28 +00002924 "lock\n\tcmpxchg{w}\t{$swap, $ptr|$ptr, $swap}",
Evan Cheng09fbdee2008-03-04 03:20:06 +00002925 [(X86cas addr:$ptr, GR16:$swap, 2)]>, TB, OpSize, LOCK;
Andrew Lenharth7a5a4b22008-03-01 13:37:02 +00002926}
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +00002927let Defs = [AL, EFLAGS], Uses = [AL] in {
Evan Chengd49dbb82008-04-18 20:55:36 +00002928def LCMPXCHG8 : I<0xB0, MRMDestMem, (outs), (ins i8mem:$ptr, GR8:$swap),
Dale Johannesend20e4452008-08-19 18:47:28 +00002929 "lock\n\tcmpxchg{b}\t{$swap, $ptr|$ptr, $swap}",
Evan Cheng09fbdee2008-03-04 03:20:06 +00002930 [(X86cas addr:$ptr, GR8:$swap, 1)]>, TB, LOCK;
Andrew Lenharth7a5a4b22008-03-01 13:37:02 +00002931}
2932
Evan Chengd49dbb82008-04-18 20:55:36 +00002933// Atomic exchange and add
2934let Constraints = "$val = $dst", Defs = [EFLAGS] in {
2935def LXADD32 : I<0xC1, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$ptr, GR32:$val),
Dale Johannesend20e4452008-08-19 18:47:28 +00002936 "lock\n\txadd{l}\t{$val, $ptr|$ptr, $val}",
Mon P Wang6bde9ec2008-06-25 08:15:39 +00002937 [(set GR32:$dst, (atomic_load_add_32 addr:$ptr, GR32:$val))]>,
Evan Chengd49dbb82008-04-18 20:55:36 +00002938 TB, LOCK;
2939def LXADD16 : I<0xC1, MRMSrcMem, (outs GR16:$dst), (ins i16mem:$ptr, GR16:$val),
Dale Johannesend20e4452008-08-19 18:47:28 +00002940 "lock\n\txadd{w}\t{$val, $ptr|$ptr, $val}",
Mon P Wang6bde9ec2008-06-25 08:15:39 +00002941 [(set GR16:$dst, (atomic_load_add_16 addr:$ptr, GR16:$val))]>,
Evan Chengd49dbb82008-04-18 20:55:36 +00002942 TB, OpSize, LOCK;
2943def LXADD8 : I<0xC0, MRMSrcMem, (outs GR8:$dst), (ins i8mem:$ptr, GR8:$val),
Dale Johannesend20e4452008-08-19 18:47:28 +00002944 "lock\n\txadd{b}\t{$val, $ptr|$ptr, $val}",
Mon P Wang6bde9ec2008-06-25 08:15:39 +00002945 [(set GR8:$dst, (atomic_load_add_8 addr:$ptr, GR8:$val))]>,
Evan Chengd49dbb82008-04-18 20:55:36 +00002946 TB, LOCK;
Andrew Lenharth7a5a4b22008-03-01 13:37:02 +00002947}
2948
Mon P Wang6bde9ec2008-06-25 08:15:39 +00002949// Atomic exchange, and, or, xor
Mon P Wang078a62d2008-05-05 19:05:59 +00002950let Constraints = "$val = $dst", Defs = [EFLAGS],
2951 usesCustomDAGSchedInserter = 1 in {
Dan Gohman8aeb61f2008-05-12 20:22:45 +00002952def ATOMAND32 : I<0, Pseudo, (outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00002953 "#ATOMAND32 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00002954 [(set GR32:$dst, (atomic_load_and_32 addr:$ptr, GR32:$val))]>;
Dan Gohman8aeb61f2008-05-12 20:22:45 +00002955def ATOMOR32 : I<0, Pseudo, (outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00002956 "#ATOMOR32 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00002957 [(set GR32:$dst, (atomic_load_or_32 addr:$ptr, GR32:$val))]>;
Dan Gohman8aeb61f2008-05-12 20:22:45 +00002958def ATOMXOR32 : I<0, Pseudo,(outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00002959 "#ATOMXOR32 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00002960 [(set GR32:$dst, (atomic_load_xor_32 addr:$ptr, GR32:$val))]>;
Andrew Lenharthaf02d592008-06-14 05:48:15 +00002961def ATOMNAND32 : I<0, Pseudo,(outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00002962 "#ATOMNAND32 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00002963 [(set GR32:$dst, (atomic_load_nand_32 addr:$ptr, GR32:$val))]>;
Dan Gohman8aeb61f2008-05-12 20:22:45 +00002964def ATOMMIN32: I<0, Pseudo, (outs GR32:$dst), (ins i32mem:$ptr, GR32:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00002965 "#ATOMMIN32 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00002966 [(set GR32:$dst, (atomic_load_min_32 addr:$ptr, GR32:$val))]>;
Dan Gohman8aeb61f2008-05-12 20:22:45 +00002967def ATOMMAX32: I<0, Pseudo, (outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00002968 "#ATOMMAX32 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00002969 [(set GR32:$dst, (atomic_load_max_32 addr:$ptr, GR32:$val))]>;
Dan Gohman8aeb61f2008-05-12 20:22:45 +00002970def ATOMUMIN32: I<0, Pseudo, (outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00002971 "#ATOMUMIN32 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00002972 [(set GR32:$dst, (atomic_load_umin_32 addr:$ptr, GR32:$val))]>;
Dan Gohman8aeb61f2008-05-12 20:22:45 +00002973def ATOMUMAX32: I<0, Pseudo, (outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00002974 "#ATOMUMAX32 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00002975 [(set GR32:$dst, (atomic_load_umax_32 addr:$ptr, GR32:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00002976
2977def ATOMAND16 : I<0, Pseudo, (outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00002978 "#ATOMAND16 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00002979 [(set GR16:$dst, (atomic_load_and_16 addr:$ptr, GR16:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00002980def ATOMOR16 : I<0, Pseudo, (outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00002981 "#ATOMOR16 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00002982 [(set GR16:$dst, (atomic_load_or_16 addr:$ptr, GR16:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00002983def ATOMXOR16 : I<0, Pseudo,(outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00002984 "#ATOMXOR16 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00002985 [(set GR16:$dst, (atomic_load_xor_16 addr:$ptr, GR16:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00002986def ATOMNAND16 : I<0, Pseudo,(outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00002987 "#ATOMNAND16 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00002988 [(set GR16:$dst, (atomic_load_nand_16 addr:$ptr, GR16:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00002989def ATOMMIN16: I<0, Pseudo, (outs GR16:$dst), (ins i16mem:$ptr, GR16:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00002990 "#ATOMMIN16 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00002991 [(set GR16:$dst, (atomic_load_min_16 addr:$ptr, GR16:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00002992def ATOMMAX16: I<0, Pseudo, (outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00002993 "#ATOMMAX16 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00002994 [(set GR16:$dst, (atomic_load_max_16 addr:$ptr, GR16:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00002995def ATOMUMIN16: I<0, Pseudo, (outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00002996 "#ATOMUMIN16 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00002997 [(set GR16:$dst, (atomic_load_umin_16 addr:$ptr, GR16:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00002998def ATOMUMAX16: I<0, Pseudo, (outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00002999 "#ATOMUMAX16 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003000 [(set GR16:$dst, (atomic_load_umax_16 addr:$ptr, GR16:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003001
3002def ATOMAND8 : I<0, Pseudo, (outs GR8:$dst),(ins i8mem:$ptr, GR8:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003003 "#ATOMAND8 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003004 [(set GR8:$dst, (atomic_load_and_8 addr:$ptr, GR8:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003005def ATOMOR8 : I<0, Pseudo, (outs GR8:$dst),(ins i8mem:$ptr, GR8:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003006 "#ATOMOR8 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003007 [(set GR8:$dst, (atomic_load_or_8 addr:$ptr, GR8:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003008def ATOMXOR8 : I<0, Pseudo,(outs GR8:$dst),(ins i8mem:$ptr, GR8:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003009 "#ATOMXOR8 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003010 [(set GR8:$dst, (atomic_load_xor_8 addr:$ptr, GR8:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003011def ATOMNAND8 : I<0, Pseudo,(outs GR8:$dst),(ins i8mem:$ptr, GR8:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003012 "#ATOMNAND8 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003013 [(set GR8:$dst, (atomic_load_nand_8 addr:$ptr, GR8:$val))]>;
Mon P Wang078a62d2008-05-05 19:05:59 +00003014}
3015
Dale Johannesenf160d802008-10-02 18:53:47 +00003016let Constraints = "$val1 = $dst1, $val2 = $dst2",
3017 Defs = [EFLAGS, EAX, EBX, ECX, EDX],
3018 Uses = [EAX, EBX, ECX, EDX],
Dale Johannesen44eb5372008-10-03 19:41:08 +00003019 mayLoad = 1, mayStore = 1,
Dale Johannesenf160d802008-10-02 18:53:47 +00003020 usesCustomDAGSchedInserter = 1 in {
3021def ATOMAND6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
3022 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003023 "#ATOMAND6432 PSEUDO!", []>;
Dale Johannesenf160d802008-10-02 18:53:47 +00003024def ATOMOR6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
3025 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003026 "#ATOMOR6432 PSEUDO!", []>;
Dale Johannesenf160d802008-10-02 18:53:47 +00003027def ATOMXOR6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
3028 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003029 "#ATOMXOR6432 PSEUDO!", []>;
Dale Johannesenf160d802008-10-02 18:53:47 +00003030def ATOMNAND6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
3031 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003032 "#ATOMNAND6432 PSEUDO!", []>;
Dale Johannesenf160d802008-10-02 18:53:47 +00003033def ATOMADD6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
3034 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003035 "#ATOMADD6432 PSEUDO!", []>;
Dale Johannesenf160d802008-10-02 18:53:47 +00003036def ATOMSUB6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
3037 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003038 "#ATOMSUB6432 PSEUDO!", []>;
Dale Johannesen51c58ee2008-10-03 22:25:52 +00003039def ATOMSWAP6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
3040 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003041 "#ATOMSWAP6432 PSEUDO!", []>;
Dale Johannesenf160d802008-10-02 18:53:47 +00003042}
3043
Andrew Lenharthe44f3902008-02-21 06:45:13 +00003044//===----------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003045// Non-Instruction Patterns
3046//===----------------------------------------------------------------------===//
3047
Bill Wendlingfef06052008-09-16 21:48:12 +00003048// ConstantPool GlobalAddress, ExternalSymbol, and JumpTable
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003049def : Pat<(i32 (X86Wrapper tconstpool :$dst)), (MOV32ri tconstpool :$dst)>;
3050def : Pat<(i32 (X86Wrapper tjumptable :$dst)), (MOV32ri tjumptable :$dst)>;
Nate Begemanb52948972008-04-12 00:47:57 +00003051def : Pat<(i32 (X86Wrapper tglobaltlsaddr:$dst)),(MOV32ri tglobaltlsaddr:$dst)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003052def : Pat<(i32 (X86Wrapper tglobaladdr :$dst)), (MOV32ri tglobaladdr :$dst)>;
3053def : Pat<(i32 (X86Wrapper texternalsym:$dst)), (MOV32ri texternalsym:$dst)>;
3054
3055def : Pat<(add GR32:$src1, (X86Wrapper tconstpool:$src2)),
3056 (ADD32ri GR32:$src1, tconstpool:$src2)>;
3057def : Pat<(add GR32:$src1, (X86Wrapper tjumptable:$src2)),
3058 (ADD32ri GR32:$src1, tjumptable:$src2)>;
3059def : Pat<(add GR32:$src1, (X86Wrapper tglobaladdr :$src2)),
3060 (ADD32ri GR32:$src1, tglobaladdr:$src2)>;
3061def : Pat<(add GR32:$src1, (X86Wrapper texternalsym:$src2)),
3062 (ADD32ri GR32:$src1, texternalsym:$src2)>;
3063
3064def : Pat<(store (i32 (X86Wrapper tglobaladdr:$src)), addr:$dst),
3065 (MOV32mi addr:$dst, tglobaladdr:$src)>;
3066def : Pat<(store (i32 (X86Wrapper texternalsym:$src)), addr:$dst),
3067 (MOV32mi addr:$dst, texternalsym:$src)>;
3068
3069// Calls
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00003070// tailcall stuff
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003071def : Pat<(X86tailcall GR32:$dst),
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00003072 (TAILCALL)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003073
3074def : Pat<(X86tailcall (i32 tglobaladdr:$dst)),
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00003075 (TAILCALL)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003076def : Pat<(X86tailcall (i32 texternalsym:$dst)),
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00003077 (TAILCALL)>;
3078
3079def : Pat<(X86tcret GR32:$dst, imm:$off),
3080 (TCRETURNri GR32:$dst, imm:$off)>;
3081
3082def : Pat<(X86tcret (i32 tglobaladdr:$dst), imm:$off),
3083 (TCRETURNdi texternalsym:$dst, imm:$off)>;
3084
3085def : Pat<(X86tcret (i32 texternalsym:$dst), imm:$off),
3086 (TCRETURNdi texternalsym:$dst, imm:$off)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003087
3088def : Pat<(X86call (i32 tglobaladdr:$dst)),
3089 (CALLpcrel32 tglobaladdr:$dst)>;
3090def : Pat<(X86call (i32 texternalsym:$dst)),
3091 (CALLpcrel32 texternalsym:$dst)>;
3092
3093// X86 specific add which produces a flag.
3094def : Pat<(addc GR32:$src1, GR32:$src2),
3095 (ADD32rr GR32:$src1, GR32:$src2)>;
3096def : Pat<(addc GR32:$src1, (load addr:$src2)),
3097 (ADD32rm GR32:$src1, addr:$src2)>;
3098def : Pat<(addc GR32:$src1, imm:$src2),
3099 (ADD32ri GR32:$src1, imm:$src2)>;
3100def : Pat<(addc GR32:$src1, i32immSExt8:$src2),
3101 (ADD32ri8 GR32:$src1, i32immSExt8:$src2)>;
3102
3103def : Pat<(subc GR32:$src1, GR32:$src2),
3104 (SUB32rr GR32:$src1, GR32:$src2)>;
3105def : Pat<(subc GR32:$src1, (load addr:$src2)),
3106 (SUB32rm GR32:$src1, addr:$src2)>;
3107def : Pat<(subc GR32:$src1, imm:$src2),
3108 (SUB32ri GR32:$src1, imm:$src2)>;
3109def : Pat<(subc GR32:$src1, i32immSExt8:$src2),
3110 (SUB32ri8 GR32:$src1, i32immSExt8:$src2)>;
3111
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003112// Comparisons.
3113
3114// TEST R,R is smaller than CMP R,0
Evan Cheng621216e2007-09-29 00:00:36 +00003115def : Pat<(parallel (X86cmp GR8:$src1, 0), (implicit EFLAGS)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003116 (TEST8rr GR8:$src1, GR8:$src1)>;
Evan Cheng621216e2007-09-29 00:00:36 +00003117def : Pat<(parallel (X86cmp GR16:$src1, 0), (implicit EFLAGS)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003118 (TEST16rr GR16:$src1, GR16:$src1)>;
Evan Cheng621216e2007-09-29 00:00:36 +00003119def : Pat<(parallel (X86cmp GR32:$src1, 0), (implicit EFLAGS)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003120 (TEST32rr GR32:$src1, GR32:$src1)>;
3121
Dan Gohman0a3c5222009-01-07 01:00:24 +00003122// Conditional moves with folded loads with operands swapped and conditions
3123// inverted.
3124def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_B, EFLAGS),
3125 (CMOVAE16rm GR16:$src2, addr:$src1)>;
3126def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_B, EFLAGS),
3127 (CMOVAE32rm GR32:$src2, addr:$src1)>;
3128def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_AE, EFLAGS),
3129 (CMOVB16rm GR16:$src2, addr:$src1)>;
3130def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_AE, EFLAGS),
3131 (CMOVB32rm GR32:$src2, addr:$src1)>;
3132def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_E, EFLAGS),
3133 (CMOVNE16rm GR16:$src2, addr:$src1)>;
3134def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_E, EFLAGS),
3135 (CMOVNE32rm GR32:$src2, addr:$src1)>;
3136def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_NE, EFLAGS),
3137 (CMOVE16rm GR16:$src2, addr:$src1)>;
3138def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_NE, EFLAGS),
3139 (CMOVE32rm GR32:$src2, addr:$src1)>;
3140def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_BE, EFLAGS),
3141 (CMOVA16rm GR16:$src2, addr:$src1)>;
3142def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_BE, EFLAGS),
3143 (CMOVA32rm GR32:$src2, addr:$src1)>;
3144def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_A, EFLAGS),
3145 (CMOVBE16rm GR16:$src2, addr:$src1)>;
3146def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_A, EFLAGS),
3147 (CMOVBE32rm GR32:$src2, addr:$src1)>;
3148def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_L, EFLAGS),
3149 (CMOVGE16rm GR16:$src2, addr:$src1)>;
3150def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_L, EFLAGS),
3151 (CMOVGE32rm GR32:$src2, addr:$src1)>;
3152def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_GE, EFLAGS),
3153 (CMOVL16rm GR16:$src2, addr:$src1)>;
3154def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_GE, EFLAGS),
3155 (CMOVL32rm GR32:$src2, addr:$src1)>;
3156def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_LE, EFLAGS),
3157 (CMOVG16rm GR16:$src2, addr:$src1)>;
3158def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_LE, EFLAGS),
3159 (CMOVG32rm GR32:$src2, addr:$src1)>;
3160def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_G, EFLAGS),
3161 (CMOVLE16rm GR16:$src2, addr:$src1)>;
3162def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_G, EFLAGS),
3163 (CMOVLE32rm GR32:$src2, addr:$src1)>;
3164def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_P, EFLAGS),
3165 (CMOVNP16rm GR16:$src2, addr:$src1)>;
3166def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_P, EFLAGS),
3167 (CMOVNP32rm GR32:$src2, addr:$src1)>;
3168def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_NP, EFLAGS),
3169 (CMOVP16rm GR16:$src2, addr:$src1)>;
3170def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_NP, EFLAGS),
3171 (CMOVP32rm GR32:$src2, addr:$src1)>;
3172def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_S, EFLAGS),
3173 (CMOVNS16rm GR16:$src2, addr:$src1)>;
3174def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_S, EFLAGS),
3175 (CMOVNS32rm GR32:$src2, addr:$src1)>;
3176def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_NS, EFLAGS),
3177 (CMOVS16rm GR16:$src2, addr:$src1)>;
3178def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_NS, EFLAGS),
3179 (CMOVS32rm GR32:$src2, addr:$src1)>;
3180def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_O, EFLAGS),
3181 (CMOVNO16rm GR16:$src2, addr:$src1)>;
3182def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_O, EFLAGS),
3183 (CMOVNO32rm GR32:$src2, addr:$src1)>;
3184def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_NO, EFLAGS),
3185 (CMOVO16rm GR16:$src2, addr:$src1)>;
3186def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_NO, EFLAGS),
3187 (CMOVO32rm GR32:$src2, addr:$src1)>;
3188
Duncan Sands082524c2008-01-23 20:39:46 +00003189// zextload bool -> zextload byte
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003190def : Pat<(zextloadi8i1 addr:$src), (MOV8rm addr:$src)>;
3191def : Pat<(zextloadi16i1 addr:$src), (MOVZX16rm8 addr:$src)>;
3192def : Pat<(zextloadi32i1 addr:$src), (MOVZX32rm8 addr:$src)>;
3193
3194// extload bool -> extload byte
3195def : Pat<(extloadi8i1 addr:$src), (MOV8rm addr:$src)>;
Bill Wendlingce1c5c12008-08-22 20:51:05 +00003196def : Pat<(extloadi16i1 addr:$src), (MOVZX16rm8 addr:$src)>,
3197 Requires<[In32BitMode]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003198def : Pat<(extloadi32i1 addr:$src), (MOVZX32rm8 addr:$src)>;
Bill Wendlingce1c5c12008-08-22 20:51:05 +00003199def : Pat<(extloadi16i8 addr:$src), (MOVZX16rm8 addr:$src)>,
3200 Requires<[In32BitMode]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003201def : Pat<(extloadi32i8 addr:$src), (MOVZX32rm8 addr:$src)>;
3202def : Pat<(extloadi32i16 addr:$src), (MOVZX32rm16 addr:$src)>;
3203
Dan Gohmandd612bb2008-08-20 21:27:32 +00003204// anyext
Bill Wendlingce1c5c12008-08-22 20:51:05 +00003205def : Pat<(i16 (anyext GR8 :$src)), (MOVZX16rr8 GR8 :$src)>,
3206 Requires<[In32BitMode]>;
3207def : Pat<(i32 (anyext GR8 :$src)), (MOVZX32rr8 GR8 :$src)>,
3208 Requires<[In32BitMode]>;
Dan Gohmandd612bb2008-08-20 21:27:32 +00003209def : Pat<(i32 (anyext GR16:$src)),
3210 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), GR16:$src, x86_subreg_16bit)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003211
Evan Chengf2abee72007-12-13 00:43:27 +00003212// (and (i32 load), 255) -> (zextload i8)
Evan Cheng1e5e5452008-09-29 17:26:18 +00003213def : Pat<(i32 (and (nvloadi32 addr:$src), (i32 255))),
3214 (MOVZX32rm8 addr:$src)>;
3215def : Pat<(i32 (and (nvloadi32 addr:$src), (i32 65535))),
3216 (MOVZX32rm16 addr:$src)>;
Evan Chengf2abee72007-12-13 00:43:27 +00003217
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003218//===----------------------------------------------------------------------===//
3219// Some peepholes
3220//===----------------------------------------------------------------------===//
3221
Dan Gohman5a5e6e92008-10-17 01:33:43 +00003222// Odd encoding trick: -128 fits into an 8-bit immediate field while
3223// +128 doesn't, so in this special case use a sub instead of an add.
3224def : Pat<(add GR16:$src1, 128),
3225 (SUB16ri8 GR16:$src1, -128)>;
3226def : Pat<(store (add (loadi16 addr:$dst), 128), addr:$dst),
3227 (SUB16mi8 addr:$dst, -128)>;
3228def : Pat<(add GR32:$src1, 128),
3229 (SUB32ri8 GR32:$src1, -128)>;
3230def : Pat<(store (add (loadi32 addr:$dst), 128), addr:$dst),
3231 (SUB32mi8 addr:$dst, -128)>;
3232
Dan Gohman9203ab42008-07-30 18:09:17 +00003233// r & (2^16-1) ==> movz
3234def : Pat<(and GR32:$src1, 0xffff),
Dan Gohmandd612bb2008-08-20 21:27:32 +00003235 (MOVZX32rr16 (i16 (EXTRACT_SUBREG GR32:$src1, x86_subreg_16bit)))>;
Dan Gohman5beb1ff2008-08-06 18:27:21 +00003236// r & (2^8-1) ==> movz
3237def : Pat<(and GR32:$src1, 0xff),
Dan Gohmandd612bb2008-08-20 21:27:32 +00003238 (MOVZX32rr8 (i8 (EXTRACT_SUBREG (MOV32to32_ GR32:$src1),
3239 x86_subreg_8bit)))>,
Dan Gohman5beb1ff2008-08-06 18:27:21 +00003240 Requires<[In32BitMode]>;
3241// r & (2^8-1) ==> movz
3242def : Pat<(and GR16:$src1, 0xff),
Dan Gohmandd612bb2008-08-20 21:27:32 +00003243 (MOVZX16rr8 (i8 (EXTRACT_SUBREG (MOV16to16_ GR16:$src1),
3244 x86_subreg_8bit)))>,
3245 Requires<[In32BitMode]>;
3246
3247// sext_inreg patterns
3248def : Pat<(sext_inreg GR32:$src, i16),
3249 (MOVSX32rr16 (i16 (EXTRACT_SUBREG GR32:$src, x86_subreg_16bit)))>;
3250def : Pat<(sext_inreg GR32:$src, i8),
3251 (MOVSX32rr8 (i8 (EXTRACT_SUBREG (MOV32to32_ GR32:$src),
3252 x86_subreg_8bit)))>,
3253 Requires<[In32BitMode]>;
3254def : Pat<(sext_inreg GR16:$src, i8),
3255 (MOVSX16rr8 (i8 (EXTRACT_SUBREG (MOV16to16_ GR16:$src),
3256 x86_subreg_8bit)))>,
3257 Requires<[In32BitMode]>;
3258
3259// trunc patterns
3260def : Pat<(i16 (trunc GR32:$src)),
3261 (i16 (EXTRACT_SUBREG GR32:$src, x86_subreg_16bit))>;
3262def : Pat<(i8 (trunc GR32:$src)),
3263 (i8 (EXTRACT_SUBREG (MOV32to32_ GR32:$src), x86_subreg_8bit))>,
3264 Requires<[In32BitMode]>;
3265def : Pat<(i8 (trunc GR16:$src)),
3266 (i8 (EXTRACT_SUBREG (MOV16to16_ GR16:$src), x86_subreg_8bit))>,
Dan Gohman5beb1ff2008-08-06 18:27:21 +00003267 Requires<[In32BitMode]>;
Dan Gohman9203ab42008-07-30 18:09:17 +00003268
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003269// (shl x, 1) ==> (add x, x)
3270def : Pat<(shl GR8 :$src1, (i8 1)), (ADD8rr GR8 :$src1, GR8 :$src1)>;
3271def : Pat<(shl GR16:$src1, (i8 1)), (ADD16rr GR16:$src1, GR16:$src1)>;
3272def : Pat<(shl GR32:$src1, (i8 1)), (ADD32rr GR32:$src1, GR32:$src1)>;
3273
Evan Cheng76a64c72008-08-30 02:03:58 +00003274// (shl x (and y, 31)) ==> (shl x, y)
3275def : Pat<(shl GR8:$src1, (and CL:$amt, 31)),
3276 (SHL8rCL GR8:$src1)>;
3277def : Pat<(shl GR16:$src1, (and CL:$amt, 31)),
3278 (SHL16rCL GR16:$src1)>;
3279def : Pat<(shl GR32:$src1, (and CL:$amt, 31)),
3280 (SHL32rCL GR32:$src1)>;
3281def : Pat<(store (shl (loadi8 addr:$dst), (and CL:$amt, 31)), addr:$dst),
3282 (SHL8mCL addr:$dst)>;
3283def : Pat<(store (shl (loadi16 addr:$dst), (and CL:$amt, 31)), addr:$dst),
3284 (SHL16mCL addr:$dst)>;
3285def : Pat<(store (shl (loadi32 addr:$dst), (and CL:$amt, 31)), addr:$dst),
3286 (SHL32mCL addr:$dst)>;
3287
3288def : Pat<(srl GR8:$src1, (and CL:$amt, 31)),
3289 (SHR8rCL GR8:$src1)>;
3290def : Pat<(srl GR16:$src1, (and CL:$amt, 31)),
3291 (SHR16rCL GR16:$src1)>;
3292def : Pat<(srl GR32:$src1, (and CL:$amt, 31)),
3293 (SHR32rCL GR32:$src1)>;
3294def : Pat<(store (srl (loadi8 addr:$dst), (and CL:$amt, 31)), addr:$dst),
3295 (SHR8mCL addr:$dst)>;
3296def : Pat<(store (srl (loadi16 addr:$dst), (and CL:$amt, 31)), addr:$dst),
3297 (SHR16mCL addr:$dst)>;
3298def : Pat<(store (srl (loadi32 addr:$dst), (and CL:$amt, 31)), addr:$dst),
3299 (SHR32mCL addr:$dst)>;
3300
3301def : Pat<(sra GR8:$src1, (and CL:$amt, 31)),
3302 (SAR8rCL GR8:$src1)>;
3303def : Pat<(sra GR16:$src1, (and CL:$amt, 31)),
3304 (SAR16rCL GR16:$src1)>;
3305def : Pat<(sra GR32:$src1, (and CL:$amt, 31)),
3306 (SAR32rCL GR32:$src1)>;
3307def : Pat<(store (sra (loadi8 addr:$dst), (and CL:$amt, 31)), addr:$dst),
3308 (SAR8mCL addr:$dst)>;
3309def : Pat<(store (sra (loadi16 addr:$dst), (and CL:$amt, 31)), addr:$dst),
3310 (SAR16mCL addr:$dst)>;
3311def : Pat<(store (sra (loadi32 addr:$dst), (and CL:$amt, 31)), addr:$dst),
3312 (SAR32mCL addr:$dst)>;
3313
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003314// (or (x >> c) | (y << (32 - c))) ==> (shrd32 x, y, c)
3315def : Pat<(or (srl GR32:$src1, CL:$amt),
3316 (shl GR32:$src2, (sub 32, CL:$amt))),
3317 (SHRD32rrCL GR32:$src1, GR32:$src2)>;
3318
3319def : Pat<(store (or (srl (loadi32 addr:$dst), CL:$amt),
3320 (shl GR32:$src2, (sub 32, CL:$amt))), addr:$dst),
3321 (SHRD32mrCL addr:$dst, GR32:$src2)>;
3322
Dan Gohman921581d2008-10-17 01:23:35 +00003323def : Pat<(or (srl GR32:$src1, (i8 (trunc ECX:$amt))),
3324 (shl GR32:$src2, (i8 (trunc (sub 32, ECX:$amt))))),
3325 (SHRD32rrCL GR32:$src1, GR32:$src2)>;
3326
3327def : Pat<(store (or (srl (loadi32 addr:$dst), (i8 (trunc ECX:$amt))),
3328 (shl GR32:$src2, (i8 (trunc (sub 32, ECX:$amt))))),
3329 addr:$dst),
3330 (SHRD32mrCL addr:$dst, GR32:$src2)>;
3331
3332def : Pat<(shrd GR32:$src1, (i8 imm:$amt1), GR32:$src2, (i8 imm:$amt2)),
3333 (SHRD32rri8 GR32:$src1, GR32:$src2, (i8 imm:$amt1))>;
3334
3335def : Pat<(store (shrd (loadi32 addr:$dst), (i8 imm:$amt1),
3336 GR32:$src2, (i8 imm:$amt2)), addr:$dst),
3337 (SHRD32mri8 addr:$dst, GR32:$src2, (i8 imm:$amt1))>;
3338
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003339// (or (x << c) | (y >> (32 - c))) ==> (shld32 x, y, c)
3340def : Pat<(or (shl GR32:$src1, CL:$amt),
3341 (srl GR32:$src2, (sub 32, CL:$amt))),
3342 (SHLD32rrCL GR32:$src1, GR32:$src2)>;
3343
3344def : Pat<(store (or (shl (loadi32 addr:$dst), CL:$amt),
3345 (srl GR32:$src2, (sub 32, CL:$amt))), addr:$dst),
3346 (SHLD32mrCL addr:$dst, GR32:$src2)>;
3347
Dan Gohman921581d2008-10-17 01:23:35 +00003348def : Pat<(or (shl GR32:$src1, (i8 (trunc ECX:$amt))),
3349 (srl GR32:$src2, (i8 (trunc (sub 32, ECX:$amt))))),
3350 (SHLD32rrCL GR32:$src1, GR32:$src2)>;
3351
3352def : Pat<(store (or (shl (loadi32 addr:$dst), (i8 (trunc ECX:$amt))),
3353 (srl GR32:$src2, (i8 (trunc (sub 32, ECX:$amt))))),
3354 addr:$dst),
3355 (SHLD32mrCL addr:$dst, GR32:$src2)>;
3356
3357def : Pat<(shld GR32:$src1, (i8 imm:$amt1), GR32:$src2, (i8 imm:$amt2)),
3358 (SHLD32rri8 GR32:$src1, GR32:$src2, (i8 imm:$amt1))>;
3359
3360def : Pat<(store (shld (loadi32 addr:$dst), (i8 imm:$amt1),
3361 GR32:$src2, (i8 imm:$amt2)), addr:$dst),
3362 (SHLD32mri8 addr:$dst, GR32:$src2, (i8 imm:$amt1))>;
3363
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003364// (or (x >> c) | (y << (16 - c))) ==> (shrd16 x, y, c)
3365def : Pat<(or (srl GR16:$src1, CL:$amt),
3366 (shl GR16:$src2, (sub 16, CL:$amt))),
3367 (SHRD16rrCL GR16:$src1, GR16:$src2)>;
3368
3369def : Pat<(store (or (srl (loadi16 addr:$dst), CL:$amt),
3370 (shl GR16:$src2, (sub 16, CL:$amt))), addr:$dst),
3371 (SHRD16mrCL addr:$dst, GR16:$src2)>;
3372
Dan Gohman921581d2008-10-17 01:23:35 +00003373def : Pat<(or (srl GR16:$src1, (i8 (trunc CX:$amt))),
3374 (shl GR16:$src2, (i8 (trunc (sub 16, CX:$amt))))),
3375 (SHRD16rrCL GR16:$src1, GR16:$src2)>;
3376
3377def : Pat<(store (or (srl (loadi16 addr:$dst), (i8 (trunc CX:$amt))),
3378 (shl GR16:$src2, (i8 (trunc (sub 16, CX:$amt))))),
3379 addr:$dst),
3380 (SHRD16mrCL addr:$dst, GR16:$src2)>;
3381
3382def : Pat<(shrd GR16:$src1, (i8 imm:$amt1), GR16:$src2, (i8 imm:$amt2)),
3383 (SHRD16rri8 GR16:$src1, GR16:$src2, (i8 imm:$amt1))>;
3384
3385def : Pat<(store (shrd (loadi16 addr:$dst), (i8 imm:$amt1),
3386 GR16:$src2, (i8 imm:$amt2)), addr:$dst),
3387 (SHRD16mri8 addr:$dst, GR16:$src2, (i8 imm:$amt1))>;
3388
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003389// (or (x << c) | (y >> (16 - c))) ==> (shld16 x, y, c)
3390def : Pat<(or (shl GR16:$src1, CL:$amt),
3391 (srl GR16:$src2, (sub 16, CL:$amt))),
3392 (SHLD16rrCL GR16:$src1, GR16:$src2)>;
3393
3394def : Pat<(store (or (shl (loadi16 addr:$dst), CL:$amt),
3395 (srl GR16:$src2, (sub 16, CL:$amt))), addr:$dst),
3396 (SHLD16mrCL addr:$dst, GR16:$src2)>;
3397
Dan Gohman921581d2008-10-17 01:23:35 +00003398def : Pat<(or (shl GR16:$src1, (i8 (trunc CX:$amt))),
3399 (srl GR16:$src2, (i8 (trunc (sub 16, CX:$amt))))),
3400 (SHLD16rrCL GR16:$src1, GR16:$src2)>;
3401
3402def : Pat<(store (or (shl (loadi16 addr:$dst), (i8 (trunc CX:$amt))),
3403 (srl GR16:$src2, (i8 (trunc (sub 16, CX:$amt))))),
3404 addr:$dst),
3405 (SHLD16mrCL addr:$dst, GR16:$src2)>;
3406
3407def : Pat<(shld GR16:$src1, (i8 imm:$amt1), GR16:$src2, (i8 imm:$amt2)),
3408 (SHLD16rri8 GR16:$src1, GR16:$src2, (i8 imm:$amt1))>;
3409
3410def : Pat<(store (shld (loadi16 addr:$dst), (i8 imm:$amt1),
3411 GR16:$src2, (i8 imm:$amt2)), addr:$dst),
3412 (SHLD16mri8 addr:$dst, GR16:$src2, (i8 imm:$amt1))>;
3413
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003414//===----------------------------------------------------------------------===//
Bill Wendlingf5399032008-12-12 21:15:41 +00003415// Overflow Patterns
3416//===----------------------------------------------------------------------===//
3417
3418// Register-Register Addition with Overflow
3419def : Pat<(parallel (X86add_ovf GR8:$src1, GR8:$src2),
3420 (implicit EFLAGS)),
3421 (ADD8rr GR8:$src1, GR8:$src2)>;
3422
3423// Register-Register Addition with Overflow
3424def : Pat<(parallel (X86add_ovf GR16:$src1, GR16:$src2),
3425 (implicit EFLAGS)),
3426 (ADD16rr GR16:$src1, GR16:$src2)>;
3427def : Pat<(parallel (X86add_ovf GR32:$src1, GR32:$src2),
3428 (implicit EFLAGS)),
3429 (ADD32rr GR32:$src1, GR32:$src2)>;
3430
3431// Register-Memory Addition with Overflow
3432def : Pat<(parallel (X86add_ovf GR8:$src1, (load addr:$src2)),
3433 (implicit EFLAGS)),
3434 (ADD8rm GR8:$src1, addr:$src2)>;
3435def : Pat<(parallel (X86add_ovf GR16:$src1, (load addr:$src2)),
3436 (implicit EFLAGS)),
3437 (ADD16rm GR16:$src1, addr:$src2)>;
3438def : Pat<(parallel (X86add_ovf GR32:$src1, (load addr:$src2)),
3439 (implicit EFLAGS)),
3440 (ADD32rm GR32:$src1, addr:$src2)>;
3441
3442// Register-Integer Addition with Overflow
3443def : Pat<(parallel (X86add_ovf GR8:$src1, imm:$src2),
3444 (implicit EFLAGS)),
3445 (ADD8ri GR8:$src1, imm:$src2)>;
3446
3447// Register-Integer Addition with Overflow
3448def : Pat<(parallel (X86add_ovf GR16:$src1, imm:$src2),
3449 (implicit EFLAGS)),
3450 (ADD16ri GR16:$src1, imm:$src2)>;
3451def : Pat<(parallel (X86add_ovf GR32:$src1, imm:$src2),
3452 (implicit EFLAGS)),
3453 (ADD32ri GR32:$src1, imm:$src2)>;
3454def : Pat<(parallel (X86add_ovf GR16:$src1, i16immSExt8:$src2),
3455 (implicit EFLAGS)),
3456 (ADD16ri8 GR16:$src1, i16immSExt8:$src2)>;
3457def : Pat<(parallel (X86add_ovf GR32:$src1, i32immSExt8:$src2),
3458 (implicit EFLAGS)),
3459 (ADD32ri8 GR32:$src1, i32immSExt8:$src2)>;
3460
3461// Memory-Register Addition with Overflow
3462def : Pat<(parallel (store (X86add_ovf (load addr:$dst), GR8:$src2),
3463 addr:$dst),
3464 (implicit EFLAGS)),
3465 (ADD8mr addr:$dst, GR8:$src2)>;
3466def : Pat<(parallel (store (X86add_ovf (load addr:$dst), GR16:$src2),
3467 addr:$dst),
3468 (implicit EFLAGS)),
3469 (ADD16mr addr:$dst, GR16:$src2)>;
3470def : Pat<(parallel (store (X86add_ovf (load addr:$dst), GR32:$src2),
3471 addr:$dst),
3472 (implicit EFLAGS)),
3473 (ADD32mr addr:$dst, GR32:$src2)>;
3474def : Pat<(parallel (store (X86add_ovf (loadi8 addr:$dst), imm:$src2),
3475 addr:$dst),
3476 (implicit EFLAGS)),
3477 (ADD8mi addr:$dst, imm:$src2)>;
3478def : Pat<(parallel (store (X86add_ovf (loadi16 addr:$dst), imm:$src2),
3479 addr:$dst),
3480 (implicit EFLAGS)),
3481 (ADD16mi addr:$dst, imm:$src2)>;
3482def : Pat<(parallel (store (X86add_ovf (loadi32 addr:$dst), imm:$src2),
3483 addr:$dst),
3484 (implicit EFLAGS)),
3485 (ADD32mi addr:$dst, imm:$src2)>;
3486def : Pat<(parallel (store (X86add_ovf (load addr:$dst), i16immSExt8:$src2),
3487 addr:$dst),
3488 (implicit EFLAGS)),
3489 (ADD16mi8 addr:$dst, i16immSExt8:$src2)>;
3490def : Pat<(parallel (store (X86add_ovf (load addr:$dst), i32immSExt8:$src2),
3491 addr:$dst),
3492 (implicit EFLAGS)),
3493 (ADD32mi8 addr:$dst, i32immSExt8:$src2)>;
3494
3495// Register-Register Subtraction with Overflow
3496def : Pat<(parallel (X86sub_ovf GR8:$src1, GR8:$src2),
3497 (implicit EFLAGS)),
3498 (SUB8rr GR8:$src1, GR8:$src2)>;
3499def : Pat<(parallel (X86sub_ovf GR16:$src1, GR16:$src2),
3500 (implicit EFLAGS)),
3501 (SUB16rr GR16:$src1, GR16:$src2)>;
3502def : Pat<(parallel (X86sub_ovf GR32:$src1, GR32:$src2),
3503 (implicit EFLAGS)),
3504 (SUB32rr GR32:$src1, GR32:$src2)>;
3505
3506// Register-Memory Subtraction with Overflow
3507def : Pat<(parallel (X86sub_ovf GR8:$src1, (load addr:$src2)),
3508 (implicit EFLAGS)),
3509 (SUB8rm GR8:$src1, addr:$src2)>;
3510def : Pat<(parallel (X86sub_ovf GR16:$src1, (load addr:$src2)),
3511 (implicit EFLAGS)),
3512 (SUB16rm GR16:$src1, addr:$src2)>;
3513def : Pat<(parallel (X86sub_ovf GR32:$src1, (load addr:$src2)),
3514 (implicit EFLAGS)),
3515 (SUB32rm GR32:$src1, addr:$src2)>;
3516
3517// Register-Integer Subtraction with Overflow
3518def : Pat<(parallel (X86sub_ovf GR8:$src1, imm:$src2),
3519 (implicit EFLAGS)),
3520 (SUB8ri GR8:$src1, imm:$src2)>;
3521def : Pat<(parallel (X86sub_ovf GR16:$src1, imm:$src2),
3522 (implicit EFLAGS)),
3523 (SUB16ri GR16:$src1, imm:$src2)>;
3524def : Pat<(parallel (X86sub_ovf GR32:$src1, imm:$src2),
3525 (implicit EFLAGS)),
3526 (SUB32ri GR32:$src1, imm:$src2)>;
3527def : Pat<(parallel (X86sub_ovf GR16:$src1, i16immSExt8:$src2),
3528 (implicit EFLAGS)),
3529 (SUB16ri8 GR16:$src1, i16immSExt8:$src2)>;
3530def : Pat<(parallel (X86sub_ovf GR32:$src1, i32immSExt8:$src2),
3531 (implicit EFLAGS)),
3532 (SUB32ri8 GR32:$src1, i32immSExt8:$src2)>;
3533
3534// Memory-Register Subtraction with Overflow
3535def : Pat<(parallel (store (X86sub_ovf (load addr:$dst), GR8:$src2),
3536 addr:$dst),
3537 (implicit EFLAGS)),
3538 (SUB8mr addr:$dst, GR8:$src2)>;
3539def : Pat<(parallel (store (X86sub_ovf (load addr:$dst), GR16:$src2),
3540 addr:$dst),
3541 (implicit EFLAGS)),
3542 (SUB16mr addr:$dst, GR16:$src2)>;
3543def : Pat<(parallel (store (X86sub_ovf (load addr:$dst), GR32:$src2),
3544 addr:$dst),
3545 (implicit EFLAGS)),
3546 (SUB32mr addr:$dst, GR32:$src2)>;
3547
3548// Memory-Integer Subtraction with Overflow
3549def : Pat<(parallel (store (X86sub_ovf (loadi8 addr:$dst), imm:$src2),
3550 addr:$dst),
3551 (implicit EFLAGS)),
3552 (SUB8mi addr:$dst, imm:$src2)>;
3553def : Pat<(parallel (store (X86sub_ovf (loadi16 addr:$dst), imm:$src2),
3554 addr:$dst),
3555 (implicit EFLAGS)),
3556 (SUB16mi addr:$dst, imm:$src2)>;
3557def : Pat<(parallel (store (X86sub_ovf (loadi32 addr:$dst), imm:$src2),
3558 addr:$dst),
3559 (implicit EFLAGS)),
3560 (SUB32mi addr:$dst, imm:$src2)>;
3561def : Pat<(parallel (store (X86sub_ovf (load addr:$dst), i16immSExt8:$src2),
3562 addr:$dst),
3563 (implicit EFLAGS)),
3564 (SUB16mi8 addr:$dst, i16immSExt8:$src2)>;
3565def : Pat<(parallel (store (X86sub_ovf (load addr:$dst), i32immSExt8:$src2),
3566 addr:$dst),
3567 (implicit EFLAGS)),
3568 (SUB32mi8 addr:$dst, i32immSExt8:$src2)>;
3569
3570
3571// Register-Register Signed Integer Multiply with Overflow
3572def : Pat<(parallel (X86smul_ovf GR16:$src1, GR16:$src2),
3573 (implicit EFLAGS)),
3574 (IMUL16rr GR16:$src1, GR16:$src2)>;
3575def : Pat<(parallel (X86smul_ovf GR32:$src1, GR32:$src2),
3576 (implicit EFLAGS)),
3577 (IMUL32rr GR32:$src1, GR32:$src2)>;
3578
3579// Register-Memory Signed Integer Multiply with Overflow
3580def : Pat<(parallel (X86smul_ovf GR16:$src1, (load addr:$src2)),
3581 (implicit EFLAGS)),
3582 (IMUL16rm GR16:$src1, addr:$src2)>;
3583def : Pat<(parallel (X86smul_ovf GR32:$src1, (load addr:$src2)),
3584 (implicit EFLAGS)),
3585 (IMUL32rm GR32:$src1, addr:$src2)>;
3586
3587// Register-Integer Signed Integer Multiply with Overflow
3588def : Pat<(parallel (X86smul_ovf GR16:$src1, imm:$src2),
3589 (implicit EFLAGS)),
3590 (IMUL16rri GR16:$src1, imm:$src2)>;
3591def : Pat<(parallel (X86smul_ovf GR32:$src1, imm:$src2),
3592 (implicit EFLAGS)),
3593 (IMUL32rri GR32:$src1, imm:$src2)>;
3594def : Pat<(parallel (X86smul_ovf GR16:$src1, i16immSExt8:$src2),
3595 (implicit EFLAGS)),
3596 (IMUL16rri8 GR16:$src1, i16immSExt8:$src2)>;
3597def : Pat<(parallel (X86smul_ovf GR32:$src1, i32immSExt8:$src2),
3598 (implicit EFLAGS)),
3599 (IMUL32rri8 GR32:$src1, i32immSExt8:$src2)>;
3600
3601// Memory-Integer Signed Integer Multiply with Overflow
3602def : Pat<(parallel (X86smul_ovf (load addr:$src1), imm:$src2),
3603 (implicit EFLAGS)),
3604 (IMUL16rmi addr:$src1, imm:$src2)>;
3605def : Pat<(parallel (X86smul_ovf (load addr:$src1), imm:$src2),
3606 (implicit EFLAGS)),
3607 (IMUL32rmi addr:$src1, imm:$src2)>;
3608def : Pat<(parallel (X86smul_ovf (load addr:$src1), i16immSExt8:$src2),
3609 (implicit EFLAGS)),
3610 (IMUL16rmi8 addr:$src1, i16immSExt8:$src2)>;
3611def : Pat<(parallel (X86smul_ovf (load addr:$src1), i32immSExt8:$src2),
3612 (implicit EFLAGS)),
3613 (IMUL32rmi8 addr:$src1, i32immSExt8:$src2)>;
3614
Evan Cheng00cf7932009-01-27 03:30:42 +00003615// Optimize multiple with overflow by 2.
3616let AddedComplexity = 2 in {
3617def : Pat<(parallel (X86smul_ovf GR16:$src1, 2),
3618 (implicit EFLAGS)),
3619 (ADD16rr GR16:$src1, GR16:$src1)>;
3620
3621def : Pat<(parallel (X86smul_ovf GR32:$src1, 2),
3622 (implicit EFLAGS)),
3623 (ADD32rr GR32:$src1, GR32:$src1)>;
3624}
3625
Bill Wendlingf5399032008-12-12 21:15:41 +00003626//===----------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003627// Floating Point Stack Support
3628//===----------------------------------------------------------------------===//
3629
3630include "X86InstrFPStack.td"
3631
3632//===----------------------------------------------------------------------===//
Evan Cheng86ab7d32007-07-31 08:04:03 +00003633// X86-64 Support
3634//===----------------------------------------------------------------------===//
3635
Chris Lattner2de8d2b2008-01-10 05:50:42 +00003636include "X86Instr64bit.td"
Evan Cheng86ab7d32007-07-31 08:04:03 +00003637
3638//===----------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003639// XMM Floating point support (requires SSE / SSE2)
3640//===----------------------------------------------------------------------===//
3641
3642include "X86InstrSSE.td"
Evan Cheng5e4d1e72008-04-25 18:19:54 +00003643
3644//===----------------------------------------------------------------------===//
3645// MMX and XMM Packed Integer support (requires MMX, SSE, and SSE2)
3646//===----------------------------------------------------------------------===//
3647
3648include "X86InstrMMX.td"