blob: ac1eec0921cd2125cfb049249ecae5056d456180 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.h - ARM Instruction Information -------------*- C++ -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the ARM implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
14#ifndef ARMINSTRUCTIONINFO_H
15#define ARMINSTRUCTIONINFO_H
16
17#include "llvm/Target/TargetInstrInfo.h"
18#include "ARMRegisterInfo.h"
Jim Grosbachcbc47b82008-10-07 21:01:51 +000019#include "ARM.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000020
21namespace llvm {
Evan Chenga8e29892007-01-19 07:51:42 +000022 class ARMSubtarget;
23
24/// ARMII - This namespace holds all of the target specific flags that
25/// instruction info tracks.
26///
27namespace ARMII {
28 enum {
29 //===------------------------------------------------------------------===//
30 // Instruction Flags.
31
32 //===------------------------------------------------------------------===//
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +000033 // This four-bit field describes the addressing mode used.
Evan Chenga8e29892007-01-19 07:51:42 +000034
35 AddrModeMask = 0xf,
Evan Cheng0ff94f72007-08-07 01:37:15 +000036 AddrModeNone = 0,
Evan Chenga8e29892007-01-19 07:51:42 +000037 AddrMode1 = 1,
38 AddrMode2 = 2,
39 AddrMode3 = 3,
40 AddrMode4 = 4,
41 AddrMode5 = 5,
Evan Cheng055b0312009-06-29 07:51:04 +000042 AddrModeT1_1 = 6,
43 AddrModeT1_2 = 7,
44 AddrModeT1_4 = 8,
45 AddrModeT1_s = 9, // i8 * 4 for pc and sp relative data
46 AddrModeT2_i12= 10,
47 AddrModeT2_i8 = 11,
48 AddrModeT2_so = 12,
49 AddrModeT2_pc = 13, // +/- i12 for pc relative data
Evan Chenga8e29892007-01-19 07:51:42 +000050
51 // Size* - Flags to keep track of the size of an instruction.
52 SizeShift = 4,
53 SizeMask = 7 << SizeShift,
54 SizeSpecial = 1, // 0 byte pseudo or special case.
55 Size8Bytes = 2,
56 Size4Bytes = 3,
57 Size2Bytes = 4,
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000058
Evan Chenga8e29892007-01-19 07:51:42 +000059 // IndexMode - Unindex, pre-indexed, or post-indexed. Only valid for load
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000060 // and store ops
Evan Chenga8e29892007-01-19 07:51:42 +000061 IndexModeShift = 7,
62 IndexModeMask = 3 << IndexModeShift,
63 IndexModePre = 1,
64 IndexModePost = 2,
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000065
Evan Chengedda31c2008-11-05 18:35:52 +000066 //===------------------------------------------------------------------===//
67 // Misc flags.
68
69 // UnaryDP - Indicates this is a unary data processing instruction, i.e.
70 // it doesn't have a Rn operand.
Evan Chengd87293c2008-11-06 08:47:38 +000071 UnaryDP = 1 << 9,
Evan Chengedda31c2008-11-05 18:35:52 +000072
73 //===------------------------------------------------------------------===//
74 // Instruction encoding formats.
75 //
Evan Chengcd8e66a2008-11-11 21:48:44 +000076 FormShift = 10,
77 FormMask = 0x1f << FormShift,
Evan Cheng0ff94f72007-08-07 01:37:15 +000078
Raul Herbster8c132632007-08-30 23:34:14 +000079 // Pseudo instructions
Evan Chengffa6d962008-11-13 23:36:57 +000080 Pseudo = 0 << FormShift,
Evan Cheng0ff94f72007-08-07 01:37:15 +000081
Raul Herbster8c132632007-08-30 23:34:14 +000082 // Multiply instructions
Evan Chengffa6d962008-11-13 23:36:57 +000083 MulFrm = 1 << FormShift,
Evan Cheng0ff94f72007-08-07 01:37:15 +000084
Raul Herbster8c132632007-08-30 23:34:14 +000085 // Branch instructions
Evan Chengffa6d962008-11-13 23:36:57 +000086 BrFrm = 2 << FormShift,
87 BrMiscFrm = 3 << FormShift,
Evan Cheng0ff94f72007-08-07 01:37:15 +000088
Raul Herbster8c132632007-08-30 23:34:14 +000089 // Data Processing instructions
Evan Chengffa6d962008-11-13 23:36:57 +000090 DPFrm = 4 << FormShift,
91 DPSoRegFrm = 5 << FormShift,
Evan Cheng0ff94f72007-08-07 01:37:15 +000092
Raul Herbster8c132632007-08-30 23:34:14 +000093 // Load and Store
Evan Chengffa6d962008-11-13 23:36:57 +000094 LdFrm = 6 << FormShift,
95 StFrm = 7 << FormShift,
96 LdMiscFrm = 8 << FormShift,
97 StMiscFrm = 9 << FormShift,
98 LdStMulFrm = 10 << FormShift,
Evan Cheng0ff94f72007-08-07 01:37:15 +000099
Raul Herbster8c132632007-08-30 23:34:14 +0000100 // Miscellaneous arithmetic instructions
Evan Chengffa6d962008-11-13 23:36:57 +0000101 ArithMiscFrm = 11 << FormShift,
Evan Cheng97f48c32008-11-06 22:15:19 +0000102
103 // Extend instructions
Evan Chengffa6d962008-11-13 23:36:57 +0000104 ExtFrm = 12 << FormShift,
Evan Cheng0ff94f72007-08-07 01:37:15 +0000105
Evan Cheng96581d32008-11-11 02:11:05 +0000106 // VFP formats
Evan Chengffa6d962008-11-13 23:36:57 +0000107 VFPUnaryFrm = 13 << FormShift,
108 VFPBinaryFrm = 14 << FormShift,
109 VFPConv1Frm = 15 << FormShift,
110 VFPConv2Frm = 16 << FormShift,
111 VFPConv3Frm = 17 << FormShift,
112 VFPConv4Frm = 18 << FormShift,
113 VFPConv5Frm = 19 << FormShift,
114 VFPLdStFrm = 20 << FormShift,
115 VFPLdStMulFrm = 21 << FormShift,
116 VFPMiscFrm = 22 << FormShift,
Evan Cheng0ff94f72007-08-07 01:37:15 +0000117
Evan Cheng96581d32008-11-11 02:11:05 +0000118 // Thumb format
Evan Chengffa6d962008-11-13 23:36:57 +0000119 ThumbFrm = 23 << FormShift,
Evan Cheng0ff94f72007-08-07 01:37:15 +0000120
Bob Wilson5bafff32009-06-22 23:27:02 +0000121 // NEON format
122 NEONFrm = 24 << FormShift,
123 NEONGetLnFrm = 25 << FormShift,
124 NEONSetLnFrm = 26 << FormShift,
125 NEONDupFrm = 27 << FormShift,
126
Evan Chengedda31c2008-11-05 18:35:52 +0000127 //===------------------------------------------------------------------===//
Raul Herbster8c132632007-08-30 23:34:14 +0000128 // Field shifts - such shifts are used to set field while generating
129 // machine instructions.
Evan Cheng96581d32008-11-11 02:11:05 +0000130 M_BitShift = 5,
Evan Cheng70632912008-11-12 07:34:37 +0000131 ShiftImmShift = 5,
Evan Cheng8b59db32008-11-07 01:41:35 +0000132 ShiftShift = 7,
Evan Cheng96581d32008-11-11 02:11:05 +0000133 N_BitShift = 7,
Evan Cheng70632912008-11-12 07:34:37 +0000134 ImmHiShift = 8,
Evan Cheng97f48c32008-11-06 22:15:19 +0000135 SoRotImmShift = 8,
136 RegRsShift = 8,
137 ExtRotImmShift = 10,
138 RegRdLoShift = 12,
139 RegRdShift = 12,
140 RegRdHiShift = 16,
141 RegRnShift = 16,
142 S_BitShift = 20,
143 W_BitShift = 21,
144 AM3_I_BitShift = 22,
Evan Cheng96581d32008-11-11 02:11:05 +0000145 D_BitShift = 22,
Evan Cheng97f48c32008-11-06 22:15:19 +0000146 U_BitShift = 23,
147 P_BitShift = 24,
148 I_BitShift = 25,
149 CondShift = 28
Evan Chenga8e29892007-01-19 07:51:42 +0000150 };
151}
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000152
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000153class ARMBaseInstrInfo : public TargetInstrInfoImpl {
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000154protected:
155 // Can be only subclassed.
156 explicit ARMBaseInstrInfo(const ARMSubtarget &STI);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000157public:
Evan Chenga8e29892007-01-19 07:51:42 +0000158 virtual MachineInstr *convertToThreeAddress(MachineFunction::iterator &MFI,
159 MachineBasicBlock::iterator &MBBI,
Owen Andersonf660c172008-07-02 23:41:07 +0000160 LiveVariables *LV) const;
Chris Lattner578e64a2006-10-24 16:47:57 +0000161
Evan Chenga8e29892007-01-19 07:51:42 +0000162 // Branch analysis.
163 virtual bool AnalyzeBranch(MachineBasicBlock &MBB, MachineBasicBlock *&TBB,
164 MachineBasicBlock *&FBB,
Evan Chengdc54d312009-02-09 07:14:22 +0000165 SmallVectorImpl<MachineOperand> &Cond,
166 bool AllowModify) const;
Evan Cheng6ae36262007-05-18 00:18:17 +0000167 virtual unsigned RemoveBranch(MachineBasicBlock &MBB) const;
168 virtual unsigned InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB,
169 MachineBasicBlock *FBB,
Owen Anderson44eb65c2008-08-14 22:49:33 +0000170 const SmallVectorImpl<MachineOperand> &Cond) const;
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000171
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000172 virtual bool BlockHasNoFallThrough(const MachineBasicBlock &MBB) const;
173 virtual
174 bool ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const;
175
176 // Predication support.
177 virtual bool isPredicated(const MachineInstr *MI) const;
178
179 ARMCC::CondCodes getPredicate(const MachineInstr *MI) const {
180 int PIdx = MI->findFirstPredOperandIdx();
181 return PIdx != -1 ? (ARMCC::CondCodes)MI->getOperand(PIdx).getImm()
182 : ARMCC::AL;
183 }
184
185 virtual
186 bool PredicateInstruction(MachineInstr *MI,
187 const SmallVectorImpl<MachineOperand> &Pred) const;
188
189 virtual
190 bool SubsumesPredicate(const SmallVectorImpl<MachineOperand> &Pred1,
191 const SmallVectorImpl<MachineOperand> &Pred2) const;
192
193 virtual bool DefinesPredicate(MachineInstr *MI,
194 std::vector<MachineOperand> &Pred) const;
195
196 /// GetInstSize - Returns the size of the specified MachineInstr.
197 ///
198 virtual unsigned GetInstSizeInBytes(const MachineInstr* MI) const;
199};
200
201class ARMInstrInfo : public ARMBaseInstrInfo {
Anton Korobeynikova98cbc52009-06-27 12:16:40 +0000202 ARMRegisterInfo RI;
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000203public:
204 explicit ARMInstrInfo(const ARMSubtarget &STI);
205
Anton Korobeynikova98cbc52009-06-27 12:16:40 +0000206 /// getRegisterInfo - TargetInstrInfo is a superset of MRegister info. As
207 /// such, whenever a client has an instance of instruction info, it should
208 /// always be able to get register info as well (through this method).
209 ///
210 virtual const ARMRegisterInfo &getRegisterInfo() const { return RI; }
211
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000212 /// Return true if the instruction is a register to register move and return
213 /// the source and dest operands and their sub-register indices by reference.
214 virtual bool isMoveInstr(const MachineInstr &MI,
215 unsigned &SrcReg, unsigned &DstReg,
216 unsigned &SrcSubIdx, unsigned &DstSubIdx) const;
217
218 virtual unsigned isLoadFromStackSlot(const MachineInstr *MI,
219 int &FrameIndex) const;
220 virtual unsigned isStoreToStackSlot(const MachineInstr *MI,
221 int &FrameIndex) const;
222
Owen Anderson940f83e2008-08-26 18:03:31 +0000223 virtual bool copyRegToReg(MachineBasicBlock &MBB,
Owen Andersond10fd972007-12-31 06:32:00 +0000224 MachineBasicBlock::iterator I,
225 unsigned DestReg, unsigned SrcReg,
226 const TargetRegisterClass *DestRC,
227 const TargetRegisterClass *SrcRC) const;
Owen Andersonf6372aa2008-01-01 21:11:32 +0000228 virtual void storeRegToStackSlot(MachineBasicBlock &MBB,
229 MachineBasicBlock::iterator MBBI,
230 unsigned SrcReg, bool isKill, int FrameIndex,
231 const TargetRegisterClass *RC) const;
232
233 virtual void storeRegToAddr(MachineFunction &MF, unsigned SrcReg, bool isKill,
234 SmallVectorImpl<MachineOperand> &Addr,
235 const TargetRegisterClass *RC,
236 SmallVectorImpl<MachineInstr*> &NewMIs) const;
237
238 virtual void loadRegFromStackSlot(MachineBasicBlock &MBB,
239 MachineBasicBlock::iterator MBBI,
240 unsigned DestReg, int FrameIndex,
241 const TargetRegisterClass *RC) const;
242
243 virtual void loadRegFromAddr(MachineFunction &MF, unsigned DestReg,
244 SmallVectorImpl<MachineOperand> &Addr,
245 const TargetRegisterClass *RC,
246 SmallVectorImpl<MachineInstr*> &NewMIs) const;
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000247
Anton Korobeynikova98cbc52009-06-27 12:16:40 +0000248 void reMaterialize(MachineBasicBlock &MBB, MachineBasicBlock::iterator MI,
249 unsigned DestReg, const MachineInstr *Orig) const;
250
251 virtual bool canFoldMemoryOperand(const MachineInstr *MI,
252 const SmallVectorImpl<unsigned> &Ops) const;
253
Dan Gohmanc54baa22008-12-03 18:43:12 +0000254 virtual MachineInstr* foldMemoryOperandImpl(MachineFunction &MF,
255 MachineInstr* MI,
256 const SmallVectorImpl<unsigned> &Ops,
257 int FrameIndex) const;
Owen Anderson43dbe052008-01-07 01:35:02 +0000258
Dan Gohmanc54baa22008-12-03 18:43:12 +0000259 virtual MachineInstr* foldMemoryOperandImpl(MachineFunction &MF,
260 MachineInstr* MI,
261 const SmallVectorImpl<unsigned> &Ops,
262 MachineInstr* LoadMI) const {
Owen Anderson43dbe052008-01-07 01:35:02 +0000263 return 0;
264 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000265};
266
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000267}
268
269#endif