Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1 | //===- ARMInstrVFP.td - VFP support for ARM -------------------------------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file was developed by Chris Lattner and is distributed under the |
| 6 | // University of Illinois Open Source License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file describes the ARM VP instruction set. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
| 14 | //===----------------------------------------------------------------------===// |
| 15 | // ARM VFP Instruction templates. |
| 16 | // |
| 17 | |
| 18 | // ARM Float Instruction |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 19 | class ASI<dag outs, dag ins, string opc, string asm, list<dag> pattern> |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 20 | : AI<0x0, outs, ins, VFPFrm, opc, asm, pattern> { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 21 | // TODO: Mark the instructions with the appropriate subtarget info. |
| 22 | } |
| 23 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 24 | class ASI5<dag outs, dag ins, string opc, string asm, list<dag> pattern> |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 25 | : I<0x0, outs, ins, AddrMode5, Size4Bytes, IndexModeNone, |
| 26 | VFPFrm, opc, asm, "", pattern> { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 27 | // TODO: Mark the instructions with the appropriate subtarget info. |
| 28 | } |
| 29 | |
| 30 | // ARM Double Instruction |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 31 | class ADI<dag outs, dag ins, string opc, string asm, list<dag> pattern> |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 32 | : AI<0x0, outs, ins, VFPFrm, opc, asm, pattern> { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 33 | // TODO: Mark the instructions with the appropriate subtarget info. |
| 34 | } |
| 35 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 36 | class ADI5<dag outs, dag ins, string opc, string asm, list<dag> pattern> |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 37 | : I<0x0, outs, ins, AddrMode5, Size4Bytes, IndexModeNone, |
| 38 | VFPFrm, opc, asm, "", pattern> { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 39 | // TODO: Mark the instructions with the appropriate subtarget info. |
| 40 | } |
| 41 | |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 42 | // Special cases. |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 43 | class AXSI<dag outs, dag ins, string asm, list<dag> pattern> |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 44 | : XI<0x0, outs, ins, AddrModeNone, Size4Bytes, IndexModeNone, |
| 45 | VFPFrm, asm, "", pattern> { |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 46 | // TODO: Mark the instructions with the appropriate subtarget info. |
| 47 | } |
| 48 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 49 | class AXSI5<dag outs, dag ins, string asm, list<dag> pattern> |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 50 | : XI<0x0, outs, ins, AddrMode5, Size4Bytes, IndexModeNone, |
| 51 | VFPFrm, asm, "", pattern> { |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 52 | // TODO: Mark the instructions with the appropriate subtarget info. |
| 53 | } |
| 54 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 55 | class AXDI<dag outs, dag ins, string asm, list<dag> pattern> |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 56 | : XI<0x0, outs, ins, AddrModeNone, Size4Bytes, IndexModeNone, |
| 57 | VFPFrm, asm, "", pattern> { |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 58 | // TODO: Mark the instructions with the appropriate subtarget info. |
| 59 | } |
| 60 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 61 | class AXDI5<dag outs, dag ins, string asm, list<dag> pattern> |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 62 | : XI<0x0, outs, ins, AddrMode5, Size4Bytes, IndexModeNone, |
| 63 | VFPFrm, asm, "", pattern> { |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 64 | // TODO: Mark the instructions with the appropriate subtarget info. |
| 65 | } |
| 66 | |
| 67 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 68 | def SDT_FTOI : |
| 69 | SDTypeProfile<1, 1, [SDTCisVT<0, f32>, SDTCisFP<1>]>; |
| 70 | def SDT_ITOF : |
| 71 | SDTypeProfile<1, 1, [SDTCisFP<0>, SDTCisVT<1, f32>]>; |
| 72 | def SDT_CMPFP0 : |
| 73 | SDTypeProfile<0, 1, [SDTCisFP<0>]>; |
| 74 | def SDT_FMDRR : |
| 75 | SDTypeProfile<1, 2, [SDTCisVT<0, f64>, SDTCisVT<1, i32>, |
| 76 | SDTCisSameAs<1, 2>]>; |
| 77 | |
| 78 | def arm_ftoui : SDNode<"ARMISD::FTOUI", SDT_FTOI>; |
| 79 | def arm_ftosi : SDNode<"ARMISD::FTOSI", SDT_FTOI>; |
| 80 | def arm_sitof : SDNode<"ARMISD::SITOF", SDT_ITOF>; |
| 81 | def arm_uitof : SDNode<"ARMISD::UITOF", SDT_ITOF>; |
| 82 | def arm_fmstat : SDNode<"ARMISD::FMSTAT", SDTRet, [SDNPInFlag,SDNPOutFlag]>; |
| 83 | def arm_cmpfp : SDNode<"ARMISD::CMPFP", SDT_ARMCmp, [SDNPOutFlag]>; |
| 84 | def arm_cmpfp0 : SDNode<"ARMISD::CMPFPw0", SDT_CMPFP0, [SDNPOutFlag]>; |
| 85 | def arm_fmdrr : SDNode<"ARMISD::FMDRR", SDT_FMDRR>; |
| 86 | |
| 87 | //===----------------------------------------------------------------------===// |
| 88 | // Load / store Instructions. |
| 89 | // |
| 90 | |
| 91 | let isLoad = 1 in { |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 92 | def FLDD : ADI5<(outs DPR:$dst), (ins addrmode5:$addr), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 93 | "fldd", " $dst, $addr", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 94 | [(set DPR:$dst, (load addrmode5:$addr))]>; |
| 95 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 96 | def FLDS : ASI5<(outs SPR:$dst), (ins addrmode5:$addr), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 97 | "flds", " $dst, $addr", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 98 | [(set SPR:$dst, (load addrmode5:$addr))]>; |
| 99 | } // isLoad |
| 100 | |
| 101 | let isStore = 1 in { |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 102 | def FSTD : ADI5<(outs), (ins DPR:$src, addrmode5:$addr), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 103 | "fstd", " $src, $addr", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 104 | [(store DPR:$src, addrmode5:$addr)]>; |
| 105 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 106 | def FSTS : ASI5<(outs), (ins SPR:$src, addrmode5:$addr), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 107 | "fsts", " $src, $addr", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 108 | [(store SPR:$src, addrmode5:$addr)]>; |
| 109 | } // isStore |
| 110 | |
| 111 | //===----------------------------------------------------------------------===// |
| 112 | // Load / store multiple Instructions. |
| 113 | // |
| 114 | |
| 115 | let isLoad = 1 in { |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 116 | def FLDMD : AXDI5<(outs), (ins addrmode5:$addr, pred:$p, reglist:$dst1, |
| 117 | variable_ops), |
Evan Cheng | c6f2f6f | 2007-05-29 23:34:19 +0000 | [diff] [blame] | 118 | "fldm${addr:submode}d${p} ${addr:base}, $dst1", |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 119 | []>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 120 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 121 | def FLDMS : AXSI5<(outs), (ins addrmode5:$addr, pred:$p, reglist:$dst1, |
| 122 | variable_ops), |
Evan Cheng | c6f2f6f | 2007-05-29 23:34:19 +0000 | [diff] [blame] | 123 | "fldm${addr:submode}s${p} ${addr:base}, $dst1", |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 124 | []>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 125 | } // isLoad |
| 126 | |
| 127 | let isStore = 1 in { |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 128 | def FSTMD : AXDI5<(outs), (ins addrmode5:$addr, pred:$p, reglist:$src1, |
| 129 | variable_ops), |
Evan Cheng | c6f2f6f | 2007-05-29 23:34:19 +0000 | [diff] [blame] | 130 | "fstm${addr:submode}d${p} ${addr:base}, $src1", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 131 | []>; |
| 132 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 133 | def FSTMS : AXSI5<(outs), (ins addrmode5:$addr, pred:$p, reglist:$src1, |
| 134 | variable_ops), |
Evan Cheng | c6f2f6f | 2007-05-29 23:34:19 +0000 | [diff] [blame] | 135 | "fstm${addr:submode}s${p} ${addr:base}, $src1", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 136 | []>; |
| 137 | } // isStore |
| 138 | |
| 139 | // FLDMX, FSTMX - mixing S/D registers for pre-armv6 cores |
| 140 | |
| 141 | //===----------------------------------------------------------------------===// |
| 142 | // FP Binary Operations. |
| 143 | // |
| 144 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 145 | def FADDD : ADI<(outs DPR:$dst), (ins DPR:$a, DPR:$b), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 146 | "faddd", " $dst, $a, $b", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 147 | [(set DPR:$dst, (fadd DPR:$a, DPR:$b))]>; |
| 148 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 149 | def FADDS : ASI<(outs SPR:$dst), (ins SPR:$a, SPR:$b), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 150 | "fadds", " $dst, $a, $b", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 151 | [(set SPR:$dst, (fadd SPR:$a, SPR:$b))]>; |
| 152 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 153 | def FCMPED : ADI<(outs), (ins DPR:$a, DPR:$b), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 154 | "fcmped", " $a, $b", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 155 | [(arm_cmpfp DPR:$a, DPR:$b)]>; |
| 156 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 157 | def FCMPES : ASI<(outs), (ins SPR:$a, SPR:$b), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 158 | "fcmpes", " $a, $b", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 159 | [(arm_cmpfp SPR:$a, SPR:$b)]>; |
| 160 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 161 | def FDIVD : ADI<(outs DPR:$dst), (ins DPR:$a, DPR:$b), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 162 | "fdivd", " $dst, $a, $b", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 163 | [(set DPR:$dst, (fdiv DPR:$a, DPR:$b))]>; |
| 164 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 165 | def FDIVS : ASI<(outs SPR:$dst), (ins SPR:$a, SPR:$b), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 166 | "fdivs", " $dst, $a, $b", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 167 | [(set SPR:$dst, (fdiv SPR:$a, SPR:$b))]>; |
| 168 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 169 | def FMULD : ADI<(outs DPR:$dst), (ins DPR:$a, DPR:$b), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 170 | "fmuld", " $dst, $a, $b", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 171 | [(set DPR:$dst, (fmul DPR:$a, DPR:$b))]>; |
| 172 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 173 | def FMULS : ASI<(outs SPR:$dst), (ins SPR:$a, SPR:$b), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 174 | "fmuls", " $dst, $a, $b", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 175 | [(set SPR:$dst, (fmul SPR:$a, SPR:$b))]>; |
Chris Lattner | 7293912 | 2007-05-03 00:32:00 +0000 | [diff] [blame] | 176 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 177 | def FNMULD : ADI<(outs DPR:$dst), (ins DPR:$a, DPR:$b), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 178 | "fnmuld", " $dst, $a, $b", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 179 | [(set DPR:$dst, (fneg (fmul DPR:$a, DPR:$b)))]>; |
| 180 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 181 | def FNMULS : ASI<(outs SPR:$dst), (ins SPR:$a, SPR:$b), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 182 | "fnmuls", " $dst, $a, $b", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 183 | [(set SPR:$dst, (fneg (fmul SPR:$a, SPR:$b)))]>; |
| 184 | |
Chris Lattner | 7293912 | 2007-05-03 00:32:00 +0000 | [diff] [blame] | 185 | // Match reassociated forms only if not sign dependent rounding. |
| 186 | def : Pat<(fmul (fneg DPR:$a), DPR:$b), |
| 187 | (FNMULD DPR:$a, DPR:$b)>, Requires<[NoHonorSignDependentRounding]>; |
| 188 | def : Pat<(fmul (fneg SPR:$a), SPR:$b), |
| 189 | (FNMULS SPR:$a, SPR:$b)>, Requires<[NoHonorSignDependentRounding]>; |
| 190 | |
| 191 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 192 | def FSUBD : ADI<(outs DPR:$dst), (ins DPR:$a, DPR:$b), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 193 | "fsubd", " $dst, $a, $b", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 194 | [(set DPR:$dst, (fsub DPR:$a, DPR:$b))]>; |
| 195 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 196 | def FSUBS : ASI<(outs SPR:$dst), (ins SPR:$a, SPR:$b), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 197 | "fsubs", " $dst, $a, $b", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 198 | [(set SPR:$dst, (fsub SPR:$a, SPR:$b))]>; |
| 199 | |
| 200 | //===----------------------------------------------------------------------===// |
| 201 | // FP Unary Operations. |
| 202 | // |
| 203 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 204 | def FABSD : ADI<(outs DPR:$dst), (ins DPR:$a), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 205 | "fabsd", " $dst, $a", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 206 | [(set DPR:$dst, (fabs DPR:$a))]>; |
| 207 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 208 | def FABSS : ASI<(outs SPR:$dst), (ins SPR:$a), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 209 | "fabss", " $dst, $a", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 210 | [(set SPR:$dst, (fabs SPR:$a))]>; |
| 211 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 212 | def FCMPEZD : ADI<(outs), (ins DPR:$a), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 213 | "fcmpezd", " $a", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 214 | [(arm_cmpfp0 DPR:$a)]>; |
| 215 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 216 | def FCMPEZS : ASI<(outs), (ins SPR:$a), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 217 | "fcmpezs", " $a", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 218 | [(arm_cmpfp0 SPR:$a)]>; |
| 219 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 220 | def FCVTDS : ADI<(outs DPR:$dst), (ins SPR:$a), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 221 | "fcvtds", " $dst, $a", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 222 | [(set DPR:$dst, (fextend SPR:$a))]>; |
| 223 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 224 | def FCVTSD : ADI<(outs SPR:$dst), (ins DPR:$a), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 225 | "fcvtsd", " $dst, $a", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 226 | [(set SPR:$dst, (fround DPR:$a))]>; |
| 227 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 228 | def FCPYD : ADI<(outs DPR:$dst), (ins DPR:$a), |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 229 | "fcpyd", " $dst, $a", []>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 230 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 231 | def FCPYS : ASI<(outs SPR:$dst), (ins SPR:$a), |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 232 | "fcpys", " $dst, $a", []>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 233 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 234 | def FNEGD : ADI<(outs DPR:$dst), (ins DPR:$a), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 235 | "fnegd", " $dst, $a", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 236 | [(set DPR:$dst, (fneg DPR:$a))]>; |
| 237 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 238 | def FNEGS : ASI<(outs SPR:$dst), (ins SPR:$a), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 239 | "fnegs", " $dst, $a", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 240 | [(set SPR:$dst, (fneg SPR:$a))]>; |
| 241 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 242 | def FSQRTD : ADI<(outs DPR:$dst), (ins DPR:$a), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 243 | "fsqrtd", " $dst, $a", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 244 | [(set DPR:$dst, (fsqrt DPR:$a))]>; |
| 245 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 246 | def FSQRTS : ASI<(outs SPR:$dst), (ins SPR:$a), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 247 | "fsqrts", " $dst, $a", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 248 | [(set SPR:$dst, (fsqrt SPR:$a))]>; |
| 249 | |
| 250 | //===----------------------------------------------------------------------===// |
| 251 | // FP <-> GPR Copies. Int <-> FP Conversions. |
| 252 | // |
| 253 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 254 | def IMPLICIT_DEF_SPR : PseudoInst<(outs SPR:$rD), (ins pred:$p), |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 255 | "@ IMPLICIT_DEF_SPR $rD", |
| 256 | [(set SPR:$rD, (undef))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 257 | def IMPLICIT_DEF_DPR : PseudoInst<(outs DPR:$rD), (ins pred:$p), |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 258 | "@ IMPLICIT_DEF_DPR $rD", |
| 259 | [(set DPR:$rD, (undef))]>; |
| 260 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 261 | def FMRS : ASI<(outs GPR:$dst), (ins SPR:$src), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 262 | "fmrs", " $dst, $src", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 263 | [(set GPR:$dst, (bitconvert SPR:$src))]>; |
| 264 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 265 | def FMSR : ASI<(outs SPR:$dst), (ins GPR:$src), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 266 | "fmsr", " $dst, $src", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 267 | [(set SPR:$dst, (bitconvert GPR:$src))]>; |
| 268 | |
| 269 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 270 | def FMRRD : ADI<(outs GPR:$dst1, GPR:$dst2), (ins DPR:$src), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 271 | "fmrrd", " $dst1, $dst2, $src", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 272 | [/* FIXME: Can't write pattern for multiple result instr*/]>; |
| 273 | |
| 274 | // FMDHR: GPR -> SPR |
| 275 | // FMDLR: GPR -> SPR |
| 276 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 277 | def FMDRR : ADI<(outs DPR:$dst), (ins GPR:$src1, GPR:$src2), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 278 | "fmdrr", " $dst, $src1, $src2", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 279 | [(set DPR:$dst, (arm_fmdrr GPR:$src1, GPR:$src2))]>; |
| 280 | |
| 281 | // FMRDH: SPR -> GPR |
| 282 | // FMRDL: SPR -> GPR |
| 283 | // FMRRS: SPR -> GPR |
| 284 | // FMRX : SPR system reg -> GPR |
| 285 | |
| 286 | // FMSRR: GPR -> SPR |
| 287 | |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame^] | 288 | let Defs = [CPSR] in |
| 289 | def FMSTAT : ASI<(outs), (ins), "fmstat", "", [(arm_fmstat)]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 290 | |
| 291 | // FMXR: GPR -> VFP Sstem reg |
| 292 | |
| 293 | |
| 294 | // Int to FP: |
| 295 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 296 | def FSITOD : ADI<(outs DPR:$dst), (ins SPR:$a), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 297 | "fsitod", " $dst, $a", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 298 | [(set DPR:$dst, (arm_sitof SPR:$a))]>; |
| 299 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 300 | def FSITOS : ASI<(outs SPR:$dst), (ins SPR:$a), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 301 | "fsitos", " $dst, $a", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 302 | [(set SPR:$dst, (arm_sitof SPR:$a))]>; |
| 303 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 304 | def FUITOD : ADI<(outs DPR:$dst), (ins SPR:$a), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 305 | "fuitod", " $dst, $a", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 306 | [(set DPR:$dst, (arm_uitof SPR:$a))]>; |
| 307 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 308 | def FUITOS : ASI<(outs SPR:$dst), (ins SPR:$a), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 309 | "fuitos", " $dst, $a", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 310 | [(set SPR:$dst, (arm_uitof SPR:$a))]>; |
| 311 | |
| 312 | // FP to Int: |
| 313 | // Always set Z bit in the instruction, i.e. "round towards zero" variants. |
| 314 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 315 | def FTOSIZD : ADI<(outs SPR:$dst), (ins DPR:$a), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 316 | "ftosizd", " $dst, $a", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 317 | [(set SPR:$dst, (arm_ftosi DPR:$a))]>; |
| 318 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 319 | def FTOSIZS : ASI<(outs SPR:$dst), (ins SPR:$a), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 320 | "ftosizs", " $dst, $a", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 321 | [(set SPR:$dst, (arm_ftosi SPR:$a))]>; |
| 322 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 323 | def FTOUIZD : ADI<(outs SPR:$dst), (ins DPR:$a), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 324 | "ftouizd", " $dst, $a", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 325 | [(set SPR:$dst, (arm_ftoui DPR:$a))]>; |
| 326 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 327 | def FTOUIZS : ASI<(outs SPR:$dst), (ins SPR:$a), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 328 | "ftouizs", " $dst, $a", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 329 | [(set SPR:$dst, (arm_ftoui SPR:$a))]>; |
| 330 | |
| 331 | //===----------------------------------------------------------------------===// |
| 332 | // FP FMA Operations. |
| 333 | // |
| 334 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 335 | def FMACD : ADI<(outs DPR:$dst), (ins DPR:$dstin, DPR:$a, DPR:$b), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 336 | "fmacd", " $dst, $a, $b", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 337 | [(set DPR:$dst, (fadd (fmul DPR:$a, DPR:$b), DPR:$dstin))]>, |
| 338 | RegConstraint<"$dstin = $dst">; |
| 339 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 340 | def FMACS : ASI<(outs SPR:$dst), (ins SPR:$dstin, SPR:$a, SPR:$b), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 341 | "fmacs", " $dst, $a, $b", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 342 | [(set SPR:$dst, (fadd (fmul SPR:$a, SPR:$b), SPR:$dstin))]>, |
| 343 | RegConstraint<"$dstin = $dst">; |
| 344 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 345 | def FMSCD : ADI<(outs DPR:$dst), (ins DPR:$dstin, DPR:$a, DPR:$b), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 346 | "fmscd", " $dst, $a, $b", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 347 | [(set DPR:$dst, (fsub (fmul DPR:$a, DPR:$b), DPR:$dstin))]>, |
| 348 | RegConstraint<"$dstin = $dst">; |
| 349 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 350 | def FMSCS : ASI<(outs SPR:$dst), (ins SPR:$dstin, SPR:$a, SPR:$b), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 351 | "fmscs", " $dst, $a, $b", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 352 | [(set SPR:$dst, (fsub (fmul SPR:$a, SPR:$b), SPR:$dstin))]>, |
| 353 | RegConstraint<"$dstin = $dst">; |
| 354 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 355 | def FNMACD : ADI<(outs DPR:$dst), (ins DPR:$dstin, DPR:$a, DPR:$b), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 356 | "fnmacd", " $dst, $a, $b", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 357 | [(set DPR:$dst, (fadd (fneg (fmul DPR:$a, DPR:$b)), DPR:$dstin))]>, |
| 358 | RegConstraint<"$dstin = $dst">; |
| 359 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 360 | def FNMACS : ASI<(outs SPR:$dst), (ins SPR:$dstin, SPR:$a, SPR:$b), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 361 | "fnmacs", " $dst, $a, $b", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 362 | [(set SPR:$dst, (fadd (fneg (fmul SPR:$a, SPR:$b)), SPR:$dstin))]>, |
| 363 | RegConstraint<"$dstin = $dst">; |
| 364 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 365 | def FNMSCD : ADI<(outs DPR:$dst), (ins DPR:$dstin, DPR:$a, DPR:$b), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 366 | "fnmscd", " $dst, $a, $b", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 367 | [(set DPR:$dst, (fsub (fneg (fmul DPR:$a, DPR:$b)), DPR:$dstin))]>, |
| 368 | RegConstraint<"$dstin = $dst">; |
| 369 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 370 | def FNMSCS : ASI<(outs SPR:$dst), (ins SPR:$dstin, SPR:$a, SPR:$b), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 371 | "fnmscs", " $dst, $a, $b", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 372 | [(set SPR:$dst, (fsub (fneg (fmul SPR:$a, SPR:$b)), SPR:$dstin))]>, |
| 373 | RegConstraint<"$dstin = $dst">; |
| 374 | |
| 375 | //===----------------------------------------------------------------------===// |
| 376 | // FP Conditional moves. |
| 377 | // |
| 378 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 379 | def FCPYDcc : ADI<(outs DPR:$dst), (ins DPR:$false, DPR:$true), |
Evan Cheng | 9ad6f03 | 2007-07-06 23:34:09 +0000 | [diff] [blame] | 380 | "fcpyd", " $dst, $true", |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 381 | [/*(set DPR:$dst, (ARMcmov DPR:$false, DPR:$true, imm:$cc))*/]>, |
| 382 | RegConstraint<"$false = $dst">; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 383 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 384 | def FCPYScc : ASI<(outs SPR:$dst), (ins SPR:$false, SPR:$true), |
Evan Cheng | 9ad6f03 | 2007-07-06 23:34:09 +0000 | [diff] [blame] | 385 | "fcpys", " $dst, $true", |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 386 | [/*(set SPR:$dst, (ARMcmov SPR:$false, SPR:$true, imm:$cc))*/]>, |
| 387 | RegConstraint<"$false = $dst">; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 388 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 389 | def FNEGDcc : ADI<(outs DPR:$dst), (ins DPR:$false, DPR:$true), |
Evan Cheng | 9ad6f03 | 2007-07-06 23:34:09 +0000 | [diff] [blame] | 390 | "fnegd", " $dst, $true", |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 391 | [/*(set DPR:$dst, (ARMcneg DPR:$false, DPR:$true, imm:$cc))*/]>, |
| 392 | RegConstraint<"$false = $dst">; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 393 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 394 | def FNEGScc : ASI<(outs SPR:$dst), (ins SPR:$false, SPR:$true), |
Evan Cheng | 9ad6f03 | 2007-07-06 23:34:09 +0000 | [diff] [blame] | 395 | "fnegs", " $dst, $true", |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 396 | [/*(set SPR:$dst, (ARMcneg SPR:$false, SPR:$true, imm:$cc))*/]>, |
| 397 | RegConstraint<"$false = $dst">; |