blob: 5b7a4034efd4ad29a8ebb45d16463b97b321e16c [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrVFP.td - VFP support for ARM -------------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Chris Lattner and is distributed under the
6// University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM VP instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// ARM VFP Instruction templates.
16//
17
18// ARM Float Instruction
Evan Cheng64d80e32007-07-19 01:14:50 +000019class ASI<dag outs, dag ins, string opc, string asm, list<dag> pattern>
Evan Cheng0ff94f72007-08-07 01:37:15 +000020 : AI<0x0, outs, ins, VFPFrm, opc, asm, pattern> {
Evan Chenga8e29892007-01-19 07:51:42 +000021 // TODO: Mark the instructions with the appropriate subtarget info.
22}
23
Evan Cheng64d80e32007-07-19 01:14:50 +000024class ASI5<dag outs, dag ins, string opc, string asm, list<dag> pattern>
Evan Cheng0ff94f72007-08-07 01:37:15 +000025 : I<0x0, outs, ins, AddrMode5, Size4Bytes, IndexModeNone,
26 VFPFrm, opc, asm, "", pattern> {
Evan Chenga8e29892007-01-19 07:51:42 +000027 // TODO: Mark the instructions with the appropriate subtarget info.
28}
29
30// ARM Double Instruction
Evan Cheng64d80e32007-07-19 01:14:50 +000031class ADI<dag outs, dag ins, string opc, string asm, list<dag> pattern>
Evan Cheng0ff94f72007-08-07 01:37:15 +000032 : AI<0x0, outs, ins, VFPFrm, opc, asm, pattern> {
Evan Chenga8e29892007-01-19 07:51:42 +000033 // TODO: Mark the instructions with the appropriate subtarget info.
34}
35
Evan Cheng64d80e32007-07-19 01:14:50 +000036class ADI5<dag outs, dag ins, string opc, string asm, list<dag> pattern>
Evan Cheng0ff94f72007-08-07 01:37:15 +000037 : I<0x0, outs, ins, AddrMode5, Size4Bytes, IndexModeNone,
38 VFPFrm, opc, asm, "", pattern> {
Evan Chenga8e29892007-01-19 07:51:42 +000039 // TODO: Mark the instructions with the appropriate subtarget info.
40}
41
Evan Cheng44bec522007-05-15 01:29:07 +000042// Special cases.
Evan Cheng64d80e32007-07-19 01:14:50 +000043class AXSI<dag outs, dag ins, string asm, list<dag> pattern>
Evan Cheng0ff94f72007-08-07 01:37:15 +000044 : XI<0x0, outs, ins, AddrModeNone, Size4Bytes, IndexModeNone,
45 VFPFrm, asm, "", pattern> {
Evan Cheng44bec522007-05-15 01:29:07 +000046 // TODO: Mark the instructions with the appropriate subtarget info.
47}
48
Evan Cheng64d80e32007-07-19 01:14:50 +000049class AXSI5<dag outs, dag ins, string asm, list<dag> pattern>
Evan Cheng0ff94f72007-08-07 01:37:15 +000050 : XI<0x0, outs, ins, AddrMode5, Size4Bytes, IndexModeNone,
51 VFPFrm, asm, "", pattern> {
Evan Cheng44bec522007-05-15 01:29:07 +000052 // TODO: Mark the instructions with the appropriate subtarget info.
53}
54
Evan Cheng64d80e32007-07-19 01:14:50 +000055class AXDI<dag outs, dag ins, string asm, list<dag> pattern>
Evan Cheng0ff94f72007-08-07 01:37:15 +000056 : XI<0x0, outs, ins, AddrModeNone, Size4Bytes, IndexModeNone,
57 VFPFrm, asm, "", pattern> {
Evan Cheng44bec522007-05-15 01:29:07 +000058 // TODO: Mark the instructions with the appropriate subtarget info.
59}
60
Evan Cheng64d80e32007-07-19 01:14:50 +000061class AXDI5<dag outs, dag ins, string asm, list<dag> pattern>
Evan Cheng0ff94f72007-08-07 01:37:15 +000062 : XI<0x0, outs, ins, AddrMode5, Size4Bytes, IndexModeNone,
63 VFPFrm, asm, "", pattern> {
Evan Cheng44bec522007-05-15 01:29:07 +000064 // TODO: Mark the instructions with the appropriate subtarget info.
65}
66
67
Evan Chenga8e29892007-01-19 07:51:42 +000068def SDT_FTOI :
69SDTypeProfile<1, 1, [SDTCisVT<0, f32>, SDTCisFP<1>]>;
70def SDT_ITOF :
71SDTypeProfile<1, 1, [SDTCisFP<0>, SDTCisVT<1, f32>]>;
72def SDT_CMPFP0 :
73SDTypeProfile<0, 1, [SDTCisFP<0>]>;
74def SDT_FMDRR :
75SDTypeProfile<1, 2, [SDTCisVT<0, f64>, SDTCisVT<1, i32>,
76 SDTCisSameAs<1, 2>]>;
77
78def arm_ftoui : SDNode<"ARMISD::FTOUI", SDT_FTOI>;
79def arm_ftosi : SDNode<"ARMISD::FTOSI", SDT_FTOI>;
80def arm_sitof : SDNode<"ARMISD::SITOF", SDT_ITOF>;
81def arm_uitof : SDNode<"ARMISD::UITOF", SDT_ITOF>;
82def arm_fmstat : SDNode<"ARMISD::FMSTAT", SDTRet, [SDNPInFlag,SDNPOutFlag]>;
83def arm_cmpfp : SDNode<"ARMISD::CMPFP", SDT_ARMCmp, [SDNPOutFlag]>;
84def arm_cmpfp0 : SDNode<"ARMISD::CMPFPw0", SDT_CMPFP0, [SDNPOutFlag]>;
85def arm_fmdrr : SDNode<"ARMISD::FMDRR", SDT_FMDRR>;
86
87//===----------------------------------------------------------------------===//
88// Load / store Instructions.
89//
90
91let isLoad = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +000092def FLDD : ADI5<(outs DPR:$dst), (ins addrmode5:$addr),
Evan Cheng44bec522007-05-15 01:29:07 +000093 "fldd", " $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +000094 [(set DPR:$dst, (load addrmode5:$addr))]>;
95
Evan Cheng64d80e32007-07-19 01:14:50 +000096def FLDS : ASI5<(outs SPR:$dst), (ins addrmode5:$addr),
Evan Cheng44bec522007-05-15 01:29:07 +000097 "flds", " $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +000098 [(set SPR:$dst, (load addrmode5:$addr))]>;
99} // isLoad
100
101let isStore = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000102def FSTD : ADI5<(outs), (ins DPR:$src, addrmode5:$addr),
Evan Cheng44bec522007-05-15 01:29:07 +0000103 "fstd", " $src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000104 [(store DPR:$src, addrmode5:$addr)]>;
105
Evan Cheng64d80e32007-07-19 01:14:50 +0000106def FSTS : ASI5<(outs), (ins SPR:$src, addrmode5:$addr),
Evan Cheng44bec522007-05-15 01:29:07 +0000107 "fsts", " $src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000108 [(store SPR:$src, addrmode5:$addr)]>;
109} // isStore
110
111//===----------------------------------------------------------------------===//
112// Load / store multiple Instructions.
113//
114
115let isLoad = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000116def FLDMD : AXDI5<(outs), (ins addrmode5:$addr, pred:$p, reglist:$dst1,
117 variable_ops),
Evan Chengc6f2f6f2007-05-29 23:34:19 +0000118 "fldm${addr:submode}d${p} ${addr:base}, $dst1",
Evan Cheng44bec522007-05-15 01:29:07 +0000119 []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000120
Evan Cheng64d80e32007-07-19 01:14:50 +0000121def FLDMS : AXSI5<(outs), (ins addrmode5:$addr, pred:$p, reglist:$dst1,
122 variable_ops),
Evan Chengc6f2f6f2007-05-29 23:34:19 +0000123 "fldm${addr:submode}s${p} ${addr:base}, $dst1",
Evan Cheng44bec522007-05-15 01:29:07 +0000124 []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000125} // isLoad
126
127let isStore = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000128def FSTMD : AXDI5<(outs), (ins addrmode5:$addr, pred:$p, reglist:$src1,
129 variable_ops),
Evan Chengc6f2f6f2007-05-29 23:34:19 +0000130 "fstm${addr:submode}d${p} ${addr:base}, $src1",
Evan Chenga8e29892007-01-19 07:51:42 +0000131 []>;
132
Evan Cheng64d80e32007-07-19 01:14:50 +0000133def FSTMS : AXSI5<(outs), (ins addrmode5:$addr, pred:$p, reglist:$src1,
134 variable_ops),
Evan Chengc6f2f6f2007-05-29 23:34:19 +0000135 "fstm${addr:submode}s${p} ${addr:base}, $src1",
Evan Chenga8e29892007-01-19 07:51:42 +0000136 []>;
137} // isStore
138
139// FLDMX, FSTMX - mixing S/D registers for pre-armv6 cores
140
141//===----------------------------------------------------------------------===//
142// FP Binary Operations.
143//
144
Evan Cheng64d80e32007-07-19 01:14:50 +0000145def FADDD : ADI<(outs DPR:$dst), (ins DPR:$a, DPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000146 "faddd", " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000147 [(set DPR:$dst, (fadd DPR:$a, DPR:$b))]>;
148
Evan Cheng64d80e32007-07-19 01:14:50 +0000149def FADDS : ASI<(outs SPR:$dst), (ins SPR:$a, SPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000150 "fadds", " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000151 [(set SPR:$dst, (fadd SPR:$a, SPR:$b))]>;
152
Evan Cheng64d80e32007-07-19 01:14:50 +0000153def FCMPED : ADI<(outs), (ins DPR:$a, DPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000154 "fcmped", " $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000155 [(arm_cmpfp DPR:$a, DPR:$b)]>;
156
Evan Cheng64d80e32007-07-19 01:14:50 +0000157def FCMPES : ASI<(outs), (ins SPR:$a, SPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000158 "fcmpes", " $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000159 [(arm_cmpfp SPR:$a, SPR:$b)]>;
160
Evan Cheng64d80e32007-07-19 01:14:50 +0000161def FDIVD : ADI<(outs DPR:$dst), (ins DPR:$a, DPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000162 "fdivd", " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000163 [(set DPR:$dst, (fdiv DPR:$a, DPR:$b))]>;
164
Evan Cheng64d80e32007-07-19 01:14:50 +0000165def FDIVS : ASI<(outs SPR:$dst), (ins SPR:$a, SPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000166 "fdivs", " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000167 [(set SPR:$dst, (fdiv SPR:$a, SPR:$b))]>;
168
Evan Cheng64d80e32007-07-19 01:14:50 +0000169def FMULD : ADI<(outs DPR:$dst), (ins DPR:$a, DPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000170 "fmuld", " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000171 [(set DPR:$dst, (fmul DPR:$a, DPR:$b))]>;
172
Evan Cheng64d80e32007-07-19 01:14:50 +0000173def FMULS : ASI<(outs SPR:$dst), (ins SPR:$a, SPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000174 "fmuls", " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000175 [(set SPR:$dst, (fmul SPR:$a, SPR:$b))]>;
Chris Lattner72939122007-05-03 00:32:00 +0000176
Evan Cheng64d80e32007-07-19 01:14:50 +0000177def FNMULD : ADI<(outs DPR:$dst), (ins DPR:$a, DPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000178 "fnmuld", " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000179 [(set DPR:$dst, (fneg (fmul DPR:$a, DPR:$b)))]>;
180
Evan Cheng64d80e32007-07-19 01:14:50 +0000181def FNMULS : ASI<(outs SPR:$dst), (ins SPR:$a, SPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000182 "fnmuls", " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000183 [(set SPR:$dst, (fneg (fmul SPR:$a, SPR:$b)))]>;
184
Chris Lattner72939122007-05-03 00:32:00 +0000185// Match reassociated forms only if not sign dependent rounding.
186def : Pat<(fmul (fneg DPR:$a), DPR:$b),
187 (FNMULD DPR:$a, DPR:$b)>, Requires<[NoHonorSignDependentRounding]>;
188def : Pat<(fmul (fneg SPR:$a), SPR:$b),
189 (FNMULS SPR:$a, SPR:$b)>, Requires<[NoHonorSignDependentRounding]>;
190
191
Evan Cheng64d80e32007-07-19 01:14:50 +0000192def FSUBD : ADI<(outs DPR:$dst), (ins DPR:$a, DPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000193 "fsubd", " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000194 [(set DPR:$dst, (fsub DPR:$a, DPR:$b))]>;
195
Evan Cheng64d80e32007-07-19 01:14:50 +0000196def FSUBS : ASI<(outs SPR:$dst), (ins SPR:$a, SPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000197 "fsubs", " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000198 [(set SPR:$dst, (fsub SPR:$a, SPR:$b))]>;
199
200//===----------------------------------------------------------------------===//
201// FP Unary Operations.
202//
203
Evan Cheng64d80e32007-07-19 01:14:50 +0000204def FABSD : ADI<(outs DPR:$dst), (ins DPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000205 "fabsd", " $dst, $a",
Evan Chenga8e29892007-01-19 07:51:42 +0000206 [(set DPR:$dst, (fabs DPR:$a))]>;
207
Evan Cheng64d80e32007-07-19 01:14:50 +0000208def FABSS : ASI<(outs SPR:$dst), (ins SPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000209 "fabss", " $dst, $a",
Evan Chenga8e29892007-01-19 07:51:42 +0000210 [(set SPR:$dst, (fabs SPR:$a))]>;
211
Evan Cheng64d80e32007-07-19 01:14:50 +0000212def FCMPEZD : ADI<(outs), (ins DPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000213 "fcmpezd", " $a",
Evan Chenga8e29892007-01-19 07:51:42 +0000214 [(arm_cmpfp0 DPR:$a)]>;
215
Evan Cheng64d80e32007-07-19 01:14:50 +0000216def FCMPEZS : ASI<(outs), (ins SPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000217 "fcmpezs", " $a",
Evan Chenga8e29892007-01-19 07:51:42 +0000218 [(arm_cmpfp0 SPR:$a)]>;
219
Evan Cheng64d80e32007-07-19 01:14:50 +0000220def FCVTDS : ADI<(outs DPR:$dst), (ins SPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000221 "fcvtds", " $dst, $a",
Evan Chenga8e29892007-01-19 07:51:42 +0000222 [(set DPR:$dst, (fextend SPR:$a))]>;
223
Evan Cheng64d80e32007-07-19 01:14:50 +0000224def FCVTSD : ADI<(outs SPR:$dst), (ins DPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000225 "fcvtsd", " $dst, $a",
Evan Chenga8e29892007-01-19 07:51:42 +0000226 [(set SPR:$dst, (fround DPR:$a))]>;
227
Evan Cheng64d80e32007-07-19 01:14:50 +0000228def FCPYD : ADI<(outs DPR:$dst), (ins DPR:$a),
Evan Chengc85e8322007-07-05 07:13:32 +0000229 "fcpyd", " $dst, $a", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000230
Evan Cheng64d80e32007-07-19 01:14:50 +0000231def FCPYS : ASI<(outs SPR:$dst), (ins SPR:$a),
Evan Chengc85e8322007-07-05 07:13:32 +0000232 "fcpys", " $dst, $a", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000233
Evan Cheng64d80e32007-07-19 01:14:50 +0000234def FNEGD : ADI<(outs DPR:$dst), (ins DPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000235 "fnegd", " $dst, $a",
Evan Chenga8e29892007-01-19 07:51:42 +0000236 [(set DPR:$dst, (fneg DPR:$a))]>;
237
Evan Cheng64d80e32007-07-19 01:14:50 +0000238def FNEGS : ASI<(outs SPR:$dst), (ins SPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000239 "fnegs", " $dst, $a",
Evan Chenga8e29892007-01-19 07:51:42 +0000240 [(set SPR:$dst, (fneg SPR:$a))]>;
241
Evan Cheng64d80e32007-07-19 01:14:50 +0000242def FSQRTD : ADI<(outs DPR:$dst), (ins DPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000243 "fsqrtd", " $dst, $a",
Evan Chenga8e29892007-01-19 07:51:42 +0000244 [(set DPR:$dst, (fsqrt DPR:$a))]>;
245
Evan Cheng64d80e32007-07-19 01:14:50 +0000246def FSQRTS : ASI<(outs SPR:$dst), (ins SPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000247 "fsqrts", " $dst, $a",
Evan Chenga8e29892007-01-19 07:51:42 +0000248 [(set SPR:$dst, (fsqrt SPR:$a))]>;
249
250//===----------------------------------------------------------------------===//
251// FP <-> GPR Copies. Int <-> FP Conversions.
252//
253
Evan Cheng64d80e32007-07-19 01:14:50 +0000254def IMPLICIT_DEF_SPR : PseudoInst<(outs SPR:$rD), (ins pred:$p),
Evan Chenga8e29892007-01-19 07:51:42 +0000255 "@ IMPLICIT_DEF_SPR $rD",
256 [(set SPR:$rD, (undef))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000257def IMPLICIT_DEF_DPR : PseudoInst<(outs DPR:$rD), (ins pred:$p),
Evan Chenga8e29892007-01-19 07:51:42 +0000258 "@ IMPLICIT_DEF_DPR $rD",
259 [(set DPR:$rD, (undef))]>;
260
Evan Cheng64d80e32007-07-19 01:14:50 +0000261def FMRS : ASI<(outs GPR:$dst), (ins SPR:$src),
Evan Cheng44bec522007-05-15 01:29:07 +0000262 "fmrs", " $dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +0000263 [(set GPR:$dst, (bitconvert SPR:$src))]>;
264
Evan Cheng64d80e32007-07-19 01:14:50 +0000265def FMSR : ASI<(outs SPR:$dst), (ins GPR:$src),
Evan Cheng44bec522007-05-15 01:29:07 +0000266 "fmsr", " $dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +0000267 [(set SPR:$dst, (bitconvert GPR:$src))]>;
268
269
Evan Cheng64d80e32007-07-19 01:14:50 +0000270def FMRRD : ADI<(outs GPR:$dst1, GPR:$dst2), (ins DPR:$src),
Evan Cheng44bec522007-05-15 01:29:07 +0000271 "fmrrd", " $dst1, $dst2, $src",
Evan Chenga8e29892007-01-19 07:51:42 +0000272 [/* FIXME: Can't write pattern for multiple result instr*/]>;
273
274// FMDHR: GPR -> SPR
275// FMDLR: GPR -> SPR
276
Evan Cheng64d80e32007-07-19 01:14:50 +0000277def FMDRR : ADI<(outs DPR:$dst), (ins GPR:$src1, GPR:$src2),
Evan Cheng44bec522007-05-15 01:29:07 +0000278 "fmdrr", " $dst, $src1, $src2",
Evan Chenga8e29892007-01-19 07:51:42 +0000279 [(set DPR:$dst, (arm_fmdrr GPR:$src1, GPR:$src2))]>;
280
281// FMRDH: SPR -> GPR
282// FMRDL: SPR -> GPR
283// FMRRS: SPR -> GPR
284// FMRX : SPR system reg -> GPR
285
286// FMSRR: GPR -> SPR
287
Evan Cheng071a2792007-09-11 19:55:27 +0000288let Defs = [CPSR] in
289def FMSTAT : ASI<(outs), (ins), "fmstat", "", [(arm_fmstat)]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000290
291// FMXR: GPR -> VFP Sstem reg
292
293
294// Int to FP:
295
Evan Cheng64d80e32007-07-19 01:14:50 +0000296def FSITOD : ADI<(outs DPR:$dst), (ins SPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000297 "fsitod", " $dst, $a",
Evan Chenga8e29892007-01-19 07:51:42 +0000298 [(set DPR:$dst, (arm_sitof SPR:$a))]>;
299
Evan Cheng64d80e32007-07-19 01:14:50 +0000300def FSITOS : ASI<(outs SPR:$dst), (ins SPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000301 "fsitos", " $dst, $a",
Evan Chenga8e29892007-01-19 07:51:42 +0000302 [(set SPR:$dst, (arm_sitof SPR:$a))]>;
303
Evan Cheng64d80e32007-07-19 01:14:50 +0000304def FUITOD : ADI<(outs DPR:$dst), (ins SPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000305 "fuitod", " $dst, $a",
Evan Chenga8e29892007-01-19 07:51:42 +0000306 [(set DPR:$dst, (arm_uitof SPR:$a))]>;
307
Evan Cheng64d80e32007-07-19 01:14:50 +0000308def FUITOS : ASI<(outs SPR:$dst), (ins SPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000309 "fuitos", " $dst, $a",
Evan Chenga8e29892007-01-19 07:51:42 +0000310 [(set SPR:$dst, (arm_uitof SPR:$a))]>;
311
312// FP to Int:
313// Always set Z bit in the instruction, i.e. "round towards zero" variants.
314
Evan Cheng64d80e32007-07-19 01:14:50 +0000315def FTOSIZD : ADI<(outs SPR:$dst), (ins DPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000316 "ftosizd", " $dst, $a",
Evan Chenga8e29892007-01-19 07:51:42 +0000317 [(set SPR:$dst, (arm_ftosi DPR:$a))]>;
318
Evan Cheng64d80e32007-07-19 01:14:50 +0000319def FTOSIZS : ASI<(outs SPR:$dst), (ins SPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000320 "ftosizs", " $dst, $a",
Evan Chenga8e29892007-01-19 07:51:42 +0000321 [(set SPR:$dst, (arm_ftosi SPR:$a))]>;
322
Evan Cheng64d80e32007-07-19 01:14:50 +0000323def FTOUIZD : ADI<(outs SPR:$dst), (ins DPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000324 "ftouizd", " $dst, $a",
Evan Chenga8e29892007-01-19 07:51:42 +0000325 [(set SPR:$dst, (arm_ftoui DPR:$a))]>;
326
Evan Cheng64d80e32007-07-19 01:14:50 +0000327def FTOUIZS : ASI<(outs SPR:$dst), (ins SPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000328 "ftouizs", " $dst, $a",
Evan Chenga8e29892007-01-19 07:51:42 +0000329 [(set SPR:$dst, (arm_ftoui SPR:$a))]>;
330
331//===----------------------------------------------------------------------===//
332// FP FMA Operations.
333//
334
Evan Cheng64d80e32007-07-19 01:14:50 +0000335def FMACD : ADI<(outs DPR:$dst), (ins DPR:$dstin, DPR:$a, DPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000336 "fmacd", " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000337 [(set DPR:$dst, (fadd (fmul DPR:$a, DPR:$b), DPR:$dstin))]>,
338 RegConstraint<"$dstin = $dst">;
339
Evan Cheng64d80e32007-07-19 01:14:50 +0000340def FMACS : ASI<(outs SPR:$dst), (ins SPR:$dstin, SPR:$a, SPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000341 "fmacs", " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000342 [(set SPR:$dst, (fadd (fmul SPR:$a, SPR:$b), SPR:$dstin))]>,
343 RegConstraint<"$dstin = $dst">;
344
Evan Cheng64d80e32007-07-19 01:14:50 +0000345def FMSCD : ADI<(outs DPR:$dst), (ins DPR:$dstin, DPR:$a, DPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000346 "fmscd", " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000347 [(set DPR:$dst, (fsub (fmul DPR:$a, DPR:$b), DPR:$dstin))]>,
348 RegConstraint<"$dstin = $dst">;
349
Evan Cheng64d80e32007-07-19 01:14:50 +0000350def FMSCS : ASI<(outs SPR:$dst), (ins SPR:$dstin, SPR:$a, SPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000351 "fmscs", " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000352 [(set SPR:$dst, (fsub (fmul SPR:$a, SPR:$b), SPR:$dstin))]>,
353 RegConstraint<"$dstin = $dst">;
354
Evan Cheng64d80e32007-07-19 01:14:50 +0000355def FNMACD : ADI<(outs DPR:$dst), (ins DPR:$dstin, DPR:$a, DPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000356 "fnmacd", " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000357 [(set DPR:$dst, (fadd (fneg (fmul DPR:$a, DPR:$b)), DPR:$dstin))]>,
358 RegConstraint<"$dstin = $dst">;
359
Evan Cheng64d80e32007-07-19 01:14:50 +0000360def FNMACS : ASI<(outs SPR:$dst), (ins SPR:$dstin, SPR:$a, SPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000361 "fnmacs", " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000362 [(set SPR:$dst, (fadd (fneg (fmul SPR:$a, SPR:$b)), SPR:$dstin))]>,
363 RegConstraint<"$dstin = $dst">;
364
Evan Cheng64d80e32007-07-19 01:14:50 +0000365def FNMSCD : ADI<(outs DPR:$dst), (ins DPR:$dstin, DPR:$a, DPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000366 "fnmscd", " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000367 [(set DPR:$dst, (fsub (fneg (fmul DPR:$a, DPR:$b)), DPR:$dstin))]>,
368 RegConstraint<"$dstin = $dst">;
369
Evan Cheng64d80e32007-07-19 01:14:50 +0000370def FNMSCS : ASI<(outs SPR:$dst), (ins SPR:$dstin, SPR:$a, SPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000371 "fnmscs", " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000372 [(set SPR:$dst, (fsub (fneg (fmul SPR:$a, SPR:$b)), SPR:$dstin))]>,
373 RegConstraint<"$dstin = $dst">;
374
375//===----------------------------------------------------------------------===//
376// FP Conditional moves.
377//
378
Evan Cheng64d80e32007-07-19 01:14:50 +0000379def FCPYDcc : ADI<(outs DPR:$dst), (ins DPR:$false, DPR:$true),
Evan Cheng9ad6f032007-07-06 23:34:09 +0000380 "fcpyd", " $dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +0000381 [/*(set DPR:$dst, (ARMcmov DPR:$false, DPR:$true, imm:$cc))*/]>,
382 RegConstraint<"$false = $dst">;
Evan Chenga8e29892007-01-19 07:51:42 +0000383
Evan Cheng64d80e32007-07-19 01:14:50 +0000384def FCPYScc : ASI<(outs SPR:$dst), (ins SPR:$false, SPR:$true),
Evan Cheng9ad6f032007-07-06 23:34:09 +0000385 "fcpys", " $dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +0000386 [/*(set SPR:$dst, (ARMcmov SPR:$false, SPR:$true, imm:$cc))*/]>,
387 RegConstraint<"$false = $dst">;
Evan Chenga8e29892007-01-19 07:51:42 +0000388
Evan Cheng64d80e32007-07-19 01:14:50 +0000389def FNEGDcc : ADI<(outs DPR:$dst), (ins DPR:$false, DPR:$true),
Evan Cheng9ad6f032007-07-06 23:34:09 +0000390 "fnegd", " $dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +0000391 [/*(set DPR:$dst, (ARMcneg DPR:$false, DPR:$true, imm:$cc))*/]>,
392 RegConstraint<"$false = $dst">;
Evan Chenga8e29892007-01-19 07:51:42 +0000393
Evan Cheng64d80e32007-07-19 01:14:50 +0000394def FNEGScc : ASI<(outs SPR:$dst), (ins SPR:$false, SPR:$true),
Evan Cheng9ad6f032007-07-06 23:34:09 +0000395 "fnegs", " $dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +0000396 [/*(set SPR:$dst, (ARMcneg SPR:$false, SPR:$true, imm:$cc))*/]>,
397 RegConstraint<"$false = $dst">;