blob: f71c453b6ef912deef9e00b2ad03db4c72a38a44 [file] [log] [blame]
Jakob Stoklund Olesen74e2d6e2011-09-25 16:46:08 +00001//===-- ExpandPostRAPseudos.cpp - Pseudo instruction expansion pass -------===//
Christopher Lambbab24742007-07-26 08:18:32 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Christopher Lambbab24742007-07-26 08:18:32 +00007//
8//===----------------------------------------------------------------------===//
Dan Gohmanbd0f1442008-09-24 23:44:12 +00009//
Jakob Stoklund Olesen74e2d6e2011-09-25 16:46:08 +000010// This file defines a pass that expands COPY and SUBREG_TO_REG pseudo
11// instructions after register allocation.
Dan Gohmanbd0f1442008-09-24 23:44:12 +000012//
13//===----------------------------------------------------------------------===//
Christopher Lambbab24742007-07-26 08:18:32 +000014
Jakob Stoklund Olesen74e2d6e2011-09-25 16:46:08 +000015#define DEBUG_TYPE "postrapseudos"
Christopher Lambbab24742007-07-26 08:18:32 +000016#include "llvm/CodeGen/Passes.h"
Christopher Lambbab24742007-07-26 08:18:32 +000017#include "llvm/CodeGen/MachineFunctionPass.h"
18#include "llvm/CodeGen/MachineInstr.h"
Jakob Stoklund Olesen980daea2009-08-03 20:08:18 +000019#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000020#include "llvm/CodeGen/MachineRegisterInfo.h"
Christopher Lambbab24742007-07-26 08:18:32 +000021#include "llvm/Support/Debug.h"
Daniel Dunbarce63ffb2009-07-25 00:23:56 +000022#include "llvm/Support/raw_ostream.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000023#include "llvm/Target/TargetInstrInfo.h"
24#include "llvm/Target/TargetMachine.h"
25#include "llvm/Target/TargetRegisterInfo.h"
Christopher Lambbab24742007-07-26 08:18:32 +000026using namespace llvm;
27
28namespace {
Jakob Stoklund Olesen74e2d6e2011-09-25 16:46:08 +000029struct ExpandPostRA : public MachineFunctionPass {
30private:
31 const TargetRegisterInfo *TRI;
32 const TargetInstrInfo *TII;
Evan Chengd98e30f2009-10-25 07:49:57 +000033
Jakob Stoklund Olesen74e2d6e2011-09-25 16:46:08 +000034public:
35 static char ID; // Pass identification, replacement for typeid
36 ExpandPostRA() : MachineFunctionPass(ID) {}
Jim Grosbach08da6362011-02-25 22:53:20 +000037
Jakob Stoklund Olesen74e2d6e2011-09-25 16:46:08 +000038 virtual void getAnalysisUsage(AnalysisUsage &AU) const {
39 AU.setPreservesCFG();
40 AU.addPreservedID(MachineLoopInfoID);
41 AU.addPreservedID(MachineDominatorsID);
42 MachineFunctionPass::getAnalysisUsage(AU);
43 }
Evan Chengbbeeb2a2008-09-22 20:58:04 +000044
Jakob Stoklund Olesen74e2d6e2011-09-25 16:46:08 +000045 /// runOnMachineFunction - pass entry point
46 bool runOnMachineFunction(MachineFunction&);
Evan Chengd98e30f2009-10-25 07:49:57 +000047
Jakob Stoklund Olesen74e2d6e2011-09-25 16:46:08 +000048private:
49 bool LowerSubregToReg(MachineInstr *MI);
50 bool LowerCopy(MachineInstr *MI);
Dan Gohmana5b2fee2008-12-18 22:14:08 +000051
Jakob Stoklund Olesen74e2d6e2011-09-25 16:46:08 +000052 void TransferImplicitDefs(MachineInstr *MI);
53};
54} // end anonymous namespace
Christopher Lambbab24742007-07-26 08:18:32 +000055
Jakob Stoklund Olesen74e2d6e2011-09-25 16:46:08 +000056char ExpandPostRA::ID = 0;
Andrew Trick1dd8c852012-02-08 21:23:13 +000057char &llvm::ExpandPostRAPseudosID = ExpandPostRA::ID;
Christopher Lambbab24742007-07-26 08:18:32 +000058
Andrew Trick1dd8c852012-02-08 21:23:13 +000059INITIALIZE_PASS(ExpandPostRA, "postrapseudos",
60 "Post-RA pseudo instruction expansion pass", false, false)
Christopher Lambbab24742007-07-26 08:18:32 +000061
Bob Wilson5d521652010-06-29 18:42:49 +000062/// TransferImplicitDefs - MI is a pseudo-instruction, and the lowered
63/// replacement instructions immediately precede it. Copy any implicit-def
64/// operands from MI to the replacement instruction.
65void
Jakob Stoklund Olesen74e2d6e2011-09-25 16:46:08 +000066ExpandPostRA::TransferImplicitDefs(MachineInstr *MI) {
Bob Wilson5d521652010-06-29 18:42:49 +000067 MachineBasicBlock::iterator CopyMI = MI;
68 --CopyMI;
69
70 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
71 MachineOperand &MO = MI->getOperand(i);
72 if (!MO.isReg() || !MO.isImplicit() || MO.isUse())
73 continue;
74 CopyMI->addOperand(MachineOperand::CreateReg(MO.getReg(), true, true));
75 }
76}
77
Jakob Stoklund Olesen74e2d6e2011-09-25 16:46:08 +000078bool ExpandPostRA::LowerSubregToReg(MachineInstr *MI) {
Christopher Lambc9298232008-03-16 03:12:01 +000079 MachineBasicBlock *MBB = MI->getParent();
Dan Gohmand735b802008-10-03 15:45:36 +000080 assert((MI->getOperand(0).isReg() && MI->getOperand(0).isDef()) &&
81 MI->getOperand(1).isImm() &&
82 (MI->getOperand(2).isReg() && MI->getOperand(2).isUse()) &&
83 MI->getOperand(3).isImm() && "Invalid subreg_to_reg");
Jakob Stoklund Olesenf175c5c2010-06-22 22:11:07 +000084
Christopher Lambc9298232008-03-16 03:12:01 +000085 unsigned DstReg = MI->getOperand(0).getReg();
86 unsigned InsReg = MI->getOperand(2).getReg();
Jakob Stoklund Olesenf175c5c2010-06-22 22:11:07 +000087 assert(!MI->getOperand(2).getSubReg() && "SubIdx on physreg?");
Evan Cheng7d6d4b32009-03-23 07:19:58 +000088 unsigned SubIdx = MI->getOperand(3).getImm();
Christopher Lambc9298232008-03-16 03:12:01 +000089
90 assert(SubIdx != 0 && "Invalid index for insert_subreg");
Evan Chengd98e30f2009-10-25 07:49:57 +000091 unsigned DstSubReg = TRI->getSubReg(DstReg, SubIdx);
Evan Cheng7d6d4b32009-03-23 07:19:58 +000092
Christopher Lambc9298232008-03-16 03:12:01 +000093 assert(TargetRegisterInfo::isPhysicalRegister(DstReg) &&
94 "Insert destination must be in a physical register");
95 assert(TargetRegisterInfo::isPhysicalRegister(InsReg) &&
96 "Inserted value must be in a physical register");
97
David Greene6d206f82010-01-04 23:06:47 +000098 DEBUG(dbgs() << "subreg: CONVERTING: " << *MI);
Christopher Lambc9298232008-03-16 03:12:01 +000099
Jakob Stoklund Olesenf175c5c2010-06-22 22:11:07 +0000100 if (DstSubReg == InsReg) {
Dan Gohmane3d92062008-08-07 02:54:50 +0000101 // No need to insert an identify copy instruction.
Evan Cheng7d6d4b32009-03-23 07:19:58 +0000102 // Watch out for case like this:
Jakob Stoklund Olesenf175c5c2010-06-22 22:11:07 +0000103 // %RAX<def> = SUBREG_TO_REG 0, %EAX<kill>, 3
104 // We must leave %RAX live.
105 if (DstReg != InsReg) {
106 MI->setDesc(TII->get(TargetOpcode::KILL));
107 MI->RemoveOperand(3); // SubIdx
108 MI->RemoveOperand(1); // Imm
109 DEBUG(dbgs() << "subreg: replace by: " << *MI);
110 return true;
111 }
David Greene6d206f82010-01-04 23:06:47 +0000112 DEBUG(dbgs() << "subreg: eliminated!");
Dan Gohmane3d92062008-08-07 02:54:50 +0000113 } else {
Lang Hames100c93c2013-02-20 23:36:57 +0000114 if (MI->getOperand(0).isDead()) {
115 MI->setDesc(TII->get(TargetOpcode::KILL));
116 DEBUG(dbgs() << "subreg: replaced by: " << *MI);
117 return true;
118 }
Jakob Stoklund Olesen3651d922010-07-08 05:01:41 +0000119 TII->copyPhysReg(*MBB, MI, MI->getDebugLoc(), DstSubReg, InsReg,
120 MI->getOperand(2).isKill());
Jakob Stoklund Olesen72e7dbf2012-07-27 20:19:49 +0000121 // Implicitly define DstReg for subsequent uses.
122 MachineBasicBlock::iterator CopyMI = MI;
123 --CopyMI;
124 CopyMI->addRegisterDefined(DstReg);
Jakob Stoklund Olesen72e7dbf2012-07-27 20:19:49 +0000125 DEBUG(dbgs() << "subreg: " << *CopyMI);
Dan Gohmane3d92062008-08-07 02:54:50 +0000126 }
Christopher Lambc9298232008-03-16 03:12:01 +0000127
David Greene6d206f82010-01-04 23:06:47 +0000128 DEBUG(dbgs() << '\n');
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000129 MBB->erase(MI);
Anton Korobeynikovefcd89a2009-10-24 00:27:00 +0000130 return true;
Christopher Lambc9298232008-03-16 03:12:01 +0000131}
Christopher Lamb98363222007-08-06 16:33:56 +0000132
Jakob Stoklund Olesen74e2d6e2011-09-25 16:46:08 +0000133bool ExpandPostRA::LowerCopy(MachineInstr *MI) {
Jakob Stoklund Olesena4e1ba52010-07-02 22:29:50 +0000134 MachineOperand &DstMO = MI->getOperand(0);
135 MachineOperand &SrcMO = MI->getOperand(1);
136
Lang Hames100c93c2013-02-20 23:36:57 +0000137 if (DstMO.isDead()) {
138 DEBUG(dbgs() << "dead copy: " << *MI);
139 MI->setDesc(TII->get(TargetOpcode::KILL));
140 DEBUG(dbgs() << "replaced by: " << *MI);
141 return true;
142 }
143
Jakob Stoklund Olesena4e1ba52010-07-02 22:29:50 +0000144 if (SrcMO.getReg() == DstMO.getReg()) {
145 DEBUG(dbgs() << "identity copy: " << *MI);
146 // No need to insert an identity copy instruction, but replace with a KILL
147 // if liveness is changed.
Lang Hames100c93c2013-02-20 23:36:57 +0000148 if (SrcMO.isUndef() || MI->getNumOperands() > 2) {
Jakob Stoklund Olesena4e1ba52010-07-02 22:29:50 +0000149 // We must make sure the super-register gets killed. Replace the
150 // instruction with KILL.
151 MI->setDesc(TII->get(TargetOpcode::KILL));
152 DEBUG(dbgs() << "replaced by: " << *MI);
153 return true;
154 }
155 // Vanilla identity copy.
156 MI->eraseFromParent();
157 return true;
158 }
159
160 DEBUG(dbgs() << "real copy: " << *MI);
Jakob Stoklund Olesen3651d922010-07-08 05:01:41 +0000161 TII->copyPhysReg(*MI->getParent(), MI, MI->getDebugLoc(),
162 DstMO.getReg(), SrcMO.getReg(), SrcMO.isKill());
Jakob Stoklund Olesena4e1ba52010-07-02 22:29:50 +0000163
Jakob Stoklund Olesena4e1ba52010-07-02 22:29:50 +0000164 if (MI->getNumOperands() > 2)
165 TransferImplicitDefs(MI);
166 DEBUG({
167 MachineBasicBlock::iterator dMI = MI;
168 dbgs() << "replaced by: " << *(--dMI);
169 });
170 MI->eraseFromParent();
171 return true;
172}
173
Christopher Lambbab24742007-07-26 08:18:32 +0000174/// runOnMachineFunction - Reduce subregister inserts and extracts to register
175/// copies.
176///
Jakob Stoklund Olesen74e2d6e2011-09-25 16:46:08 +0000177bool ExpandPostRA::runOnMachineFunction(MachineFunction &MF) {
Jim Grosbach08da6362011-02-25 22:53:20 +0000178 DEBUG(dbgs() << "Machine Function\n"
Jakob Stoklund Olesen74e2d6e2011-09-25 16:46:08 +0000179 << "********** EXPANDING POST-RA PSEUDO INSTRS **********\n"
David Blaikie986d76d2012-08-22 17:18:53 +0000180 << "********** Function: " << MF.getName() << '\n');
Evan Chengd98e30f2009-10-25 07:49:57 +0000181 TRI = MF.getTarget().getRegisterInfo();
182 TII = MF.getTarget().getInstrInfo();
Christopher Lambbab24742007-07-26 08:18:32 +0000183
Bill Wendling0d6b1b12009-08-22 20:23:49 +0000184 bool MadeChange = false;
Christopher Lambbab24742007-07-26 08:18:32 +0000185
186 for (MachineFunction::iterator mbbi = MF.begin(), mbbe = MF.end();
187 mbbi != mbbe; ++mbbi) {
188 for (MachineBasicBlock::iterator mi = mbbi->begin(), me = mbbi->end();
Christopher Lamb98363222007-08-06 16:33:56 +0000189 mi != me;) {
Evan Chengd98e30f2009-10-25 07:49:57 +0000190 MachineInstr *MI = mi;
Jakob Stoklund Olesenc291e2f2011-09-25 19:21:35 +0000191 // Advance iterator here because MI may be erased.
192 ++mi;
Jakob Stoklund Olesen735fe0f2011-10-10 20:34:28 +0000193
194 // Only expand pseudos.
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000195 if (!MI->isPseudo())
Jakob Stoklund Olesen735fe0f2011-10-10 20:34:28 +0000196 continue;
197
198 // Give targets a chance to expand even standard pseudos.
199 if (TII->expandPostRAPseudo(MI)) {
200 MadeChange = true;
201 continue;
202 }
203
204 // Expand standard pseudos.
Jakob Stoklund Olesenc291e2f2011-09-25 19:21:35 +0000205 switch (MI->getOpcode()) {
206 case TargetOpcode::SUBREG_TO_REG:
Christopher Lambc9298232008-03-16 03:12:01 +0000207 MadeChange |= LowerSubregToReg(MI);
Jakob Stoklund Olesenc291e2f2011-09-25 19:21:35 +0000208 break;
209 case TargetOpcode::COPY:
Jakob Stoklund Olesena4e1ba52010-07-02 22:29:50 +0000210 MadeChange |= LowerCopy(MI);
Jakob Stoklund Olesenc291e2f2011-09-25 19:21:35 +0000211 break;
212 case TargetOpcode::DBG_VALUE:
213 continue;
214 case TargetOpcode::INSERT_SUBREG:
215 case TargetOpcode::EXTRACT_SUBREG:
216 llvm_unreachable("Sub-register pseudos should have been eliminated.");
Christopher Lambbab24742007-07-26 08:18:32 +0000217 }
Christopher Lambbab24742007-07-26 08:18:32 +0000218 }
219 }
220
221 return MadeChange;
222}