blob: 8a0785d84a0c70b964795a36cf9d6f529baa3692 [file] [log] [blame]
Christopher Lambbab24742007-07-26 08:18:32 +00001//===-- LowerSubregs.cpp - Subregister Lowering instruction pass ----------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Christopher Lambbab24742007-07-26 08:18:32 +00007//
8//===----------------------------------------------------------------------===//
Dan Gohmanbd0f1442008-09-24 23:44:12 +00009//
10// This file defines a MachineFunction pass which runs after register
11// allocation that turns subreg insert/extract instructions into register
12// copies, as needed. This ensures correct codegen even if the coalescer
13// isn't able to remove all subreg instructions.
14//
15//===----------------------------------------------------------------------===//
Christopher Lambbab24742007-07-26 08:18:32 +000016
17#define DEBUG_TYPE "lowersubregs"
18#include "llvm/CodeGen/Passes.h"
19#include "llvm/Function.h"
20#include "llvm/CodeGen/MachineFunctionPass.h"
21#include "llvm/CodeGen/MachineInstr.h"
Jakob Stoklund Olesen980daea2009-08-03 20:08:18 +000022#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000023#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000024#include "llvm/Target/TargetRegisterInfo.h"
Christopher Lambbab24742007-07-26 08:18:32 +000025#include "llvm/Target/TargetInstrInfo.h"
26#include "llvm/Target/TargetMachine.h"
27#include "llvm/Support/Debug.h"
28#include "llvm/Support/Compiler.h"
Daniel Dunbarce63ffb2009-07-25 00:23:56 +000029#include "llvm/Support/raw_ostream.h"
Christopher Lambbab24742007-07-26 08:18:32 +000030using namespace llvm;
31
32namespace {
33 struct VISIBILITY_HIDDEN LowerSubregsInstructionPass
34 : public MachineFunctionPass {
35 static char ID; // Pass identification, replacement for typeid
Dan Gohmanae73dc12008-09-04 17:05:41 +000036 LowerSubregsInstructionPass() : MachineFunctionPass(&ID) {}
Christopher Lambbab24742007-07-26 08:18:32 +000037
38 const char *getPassName() const {
39 return "Subregister lowering instruction pass";
40 }
41
Evan Chengbbeeb2a2008-09-22 20:58:04 +000042 virtual void getAnalysisUsage(AnalysisUsage &AU) const {
Dan Gohman845012e2009-07-31 23:37:33 +000043 AU.setPreservesCFG();
Evan Cheng8b56a902008-09-22 22:21:38 +000044 AU.addPreservedID(MachineLoopInfoID);
45 AU.addPreservedID(MachineDominatorsID);
Evan Chengbbeeb2a2008-09-22 20:58:04 +000046 MachineFunctionPass::getAnalysisUsage(AU);
47 }
48
Christopher Lambbab24742007-07-26 08:18:32 +000049 /// runOnMachineFunction - pass entry point
50 bool runOnMachineFunction(MachineFunction&);
Christopher Lamb98363222007-08-06 16:33:56 +000051
52 bool LowerExtract(MachineInstr *MI);
53 bool LowerInsert(MachineInstr *MI);
Christopher Lambc9298232008-03-16 03:12:01 +000054 bool LowerSubregToReg(MachineInstr *MI);
Dan Gohmana5b2fee2008-12-18 22:14:08 +000055
56 void TransferDeadFlag(MachineInstr *MI, unsigned DstReg,
57 const TargetRegisterInfo &TRI);
58 void TransferKillFlag(MachineInstr *MI, unsigned SrcReg,
Evan Chengb018a1e2009-08-05 02:25:11 +000059 const TargetRegisterInfo &TRI,
60 bool AddIfNotFound = false);
Christopher Lambbab24742007-07-26 08:18:32 +000061 };
62
63 char LowerSubregsInstructionPass::ID = 0;
64}
65
66FunctionPass *llvm::createLowerSubregsPass() {
67 return new LowerSubregsInstructionPass();
68}
69
Dan Gohmana5b2fee2008-12-18 22:14:08 +000070/// TransferDeadFlag - MI is a pseudo-instruction with DstReg dead,
71/// and the lowered replacement instructions immediately precede it.
72/// Mark the replacement instructions with the dead flag.
73void
74LowerSubregsInstructionPass::TransferDeadFlag(MachineInstr *MI,
75 unsigned DstReg,
76 const TargetRegisterInfo &TRI) {
77 for (MachineBasicBlock::iterator MII =
78 prior(MachineBasicBlock::iterator(MI)); ; --MII) {
79 if (MII->addRegisterDead(DstReg, &TRI))
80 break;
81 assert(MII != MI->getParent()->begin() &&
82 "copyRegToReg output doesn't reference destination register!");
83 }
84}
85
86/// TransferKillFlag - MI is a pseudo-instruction with SrcReg killed,
87/// and the lowered replacement instructions immediately precede it.
88/// Mark the replacement instructions with the kill flag.
89void
90LowerSubregsInstructionPass::TransferKillFlag(MachineInstr *MI,
91 unsigned SrcReg,
Evan Chengb018a1e2009-08-05 02:25:11 +000092 const TargetRegisterInfo &TRI,
93 bool AddIfNotFound) {
Dan Gohmana5b2fee2008-12-18 22:14:08 +000094 for (MachineBasicBlock::iterator MII =
95 prior(MachineBasicBlock::iterator(MI)); ; --MII) {
Evan Chengb018a1e2009-08-05 02:25:11 +000096 if (MII->addRegisterKilled(SrcReg, &TRI, AddIfNotFound))
Dan Gohmana5b2fee2008-12-18 22:14:08 +000097 break;
98 assert(MII != MI->getParent()->begin() &&
99 "copyRegToReg output doesn't reference source register!");
100 }
101}
102
Christopher Lamb98363222007-08-06 16:33:56 +0000103bool LowerSubregsInstructionPass::LowerExtract(MachineInstr *MI) {
Dan Gohman07af7652008-12-18 22:06:01 +0000104 MachineBasicBlock *MBB = MI->getParent();
105 MachineFunction &MF = *MBB->getParent();
106 const TargetRegisterInfo &TRI = *MF.getTarget().getRegisterInfo();
107 const TargetInstrInfo &TII = *MF.getTarget().getInstrInfo();
Jakob Stoklund Olesended2e3b2009-08-04 20:01:11 +0000108
Dan Gohman07af7652008-12-18 22:06:01 +0000109 assert(MI->getOperand(0).isReg() && MI->getOperand(0).isDef() &&
110 MI->getOperand(1).isReg() && MI->getOperand(1).isUse() &&
111 MI->getOperand(2).isImm() && "Malformed extract_subreg");
Christopher Lamb98363222007-08-06 16:33:56 +0000112
Dan Gohman07af7652008-12-18 22:06:01 +0000113 unsigned DstReg = MI->getOperand(0).getReg();
114 unsigned SuperReg = MI->getOperand(1).getReg();
115 unsigned SubIdx = MI->getOperand(2).getImm();
116 unsigned SrcReg = TRI.getSubReg(SuperReg, SubIdx);
Christopher Lamb98363222007-08-06 16:33:56 +0000117
Dan Gohman07af7652008-12-18 22:06:01 +0000118 assert(TargetRegisterInfo::isPhysicalRegister(SuperReg) &&
119 "Extract supperg source must be a physical register");
120 assert(TargetRegisterInfo::isPhysicalRegister(DstReg) &&
Dan Gohmanf04865f2008-12-18 22:07:25 +0000121 "Extract destination must be in a physical register");
Evan Cheng6ade93b2009-08-05 03:53:14 +0000122 assert(SrcReg && "invalid subregister index for register");
Jakob Stoklund Olesended2e3b2009-08-04 20:01:11 +0000123
Bill Wendling0d6b1b12009-08-22 20:23:49 +0000124 DEBUG(errs() << "subreg: CONVERTING: " << *MI);
Christopher Lamb98363222007-08-06 16:33:56 +0000125
Dan Gohman98c20692008-12-18 22:11:34 +0000126 if (SrcReg == DstReg) {
Jakob Stoklund Olesended2e3b2009-08-04 20:01:11 +0000127 // No need to insert an identity copy instruction.
128 if (MI->getOperand(1).isKill()) {
Jakob Stoklund Olesen544df362009-09-28 20:32:46 +0000129 // We must make sure the super-register gets killed. Replace the
130 // instruction with KILL.
131 MI->setDesc(TII.get(TargetInstrInfo::KILL));
Jakob Stoklund Olesended2e3b2009-08-04 20:01:11 +0000132 MI->RemoveOperand(2); // SubIdx
Bill Wendling0d6b1b12009-08-22 20:23:49 +0000133 DEBUG(errs() << "subreg: replace by: " << *MI);
Jakob Stoklund Olesended2e3b2009-08-04 20:01:11 +0000134 return true;
135 }
Bill Wendling0d6b1b12009-08-22 20:23:49 +0000136
137 DEBUG(errs() << "subreg: eliminated!");
Dan Gohman98c20692008-12-18 22:11:34 +0000138 } else {
139 // Insert copy
Anton Korobeynikovd5197562009-07-16 13:55:26 +0000140 const TargetRegisterClass *TRCS = TRI.getPhysicalRegisterRegClass(DstReg);
141 const TargetRegisterClass *TRCD = TRI.getPhysicalRegisterRegClass(SrcReg);
142 bool Emitted = TII.copyRegToReg(*MBB, MI, DstReg, SrcReg, TRCD, TRCS);
143 (void)Emitted;
144 assert(Emitted && "Subreg and Dst must be of compatible register class");
Dan Gohmana5b2fee2008-12-18 22:14:08 +0000145 // Transfer the kill/dead flags, if needed.
146 if (MI->getOperand(0).isDead())
147 TransferDeadFlag(MI, DstReg, TRI);
148 if (MI->getOperand(1).isKill())
Evan Chengb018a1e2009-08-05 02:25:11 +0000149 TransferKillFlag(MI, SuperReg, TRI, true);
Bill Wendling0d6b1b12009-08-22 20:23:49 +0000150 DEBUG({
151 MachineBasicBlock::iterator dMI = MI;
152 errs() << "subreg: " << *(--dMI);
153 });
Dan Gohman07af7652008-12-18 22:06:01 +0000154 }
Christopher Lamb98363222007-08-06 16:33:56 +0000155
Bill Wendling0d6b1b12009-08-22 20:23:49 +0000156 DEBUG(errs() << '\n');
Dan Gohman07af7652008-12-18 22:06:01 +0000157 MBB->erase(MI);
158 return true;
Christopher Lamb98363222007-08-06 16:33:56 +0000159}
160
Christopher Lambc9298232008-03-16 03:12:01 +0000161bool LowerSubregsInstructionPass::LowerSubregToReg(MachineInstr *MI) {
162 MachineBasicBlock *MBB = MI->getParent();
163 MachineFunction &MF = *MBB->getParent();
164 const TargetRegisterInfo &TRI = *MF.getTarget().getRegisterInfo();
165 const TargetInstrInfo &TII = *MF.getTarget().getInstrInfo();
Dan Gohmand735b802008-10-03 15:45:36 +0000166 assert((MI->getOperand(0).isReg() && MI->getOperand(0).isDef()) &&
167 MI->getOperand(1).isImm() &&
168 (MI->getOperand(2).isReg() && MI->getOperand(2).isUse()) &&
169 MI->getOperand(3).isImm() && "Invalid subreg_to_reg");
Christopher Lambc9298232008-03-16 03:12:01 +0000170
171 unsigned DstReg = MI->getOperand(0).getReg();
172 unsigned InsReg = MI->getOperand(2).getReg();
Evan Cheng7d6d4b32009-03-23 07:19:58 +0000173 unsigned InsSIdx = MI->getOperand(2).getSubReg();
174 unsigned SubIdx = MI->getOperand(3).getImm();
Christopher Lambc9298232008-03-16 03:12:01 +0000175
176 assert(SubIdx != 0 && "Invalid index for insert_subreg");
177 unsigned DstSubReg = TRI.getSubReg(DstReg, SubIdx);
Evan Cheng7d6d4b32009-03-23 07:19:58 +0000178
Christopher Lambc9298232008-03-16 03:12:01 +0000179 assert(TargetRegisterInfo::isPhysicalRegister(DstReg) &&
180 "Insert destination must be in a physical register");
181 assert(TargetRegisterInfo::isPhysicalRegister(InsReg) &&
182 "Inserted value must be in a physical register");
183
Bill Wendling0d6b1b12009-08-22 20:23:49 +0000184 DEBUG(errs() << "subreg: CONVERTING: " << *MI);
Christopher Lambc9298232008-03-16 03:12:01 +0000185
Evan Cheng7d6d4b32009-03-23 07:19:58 +0000186 if (DstSubReg == InsReg && InsSIdx == 0) {
Dan Gohmane3d92062008-08-07 02:54:50 +0000187 // No need to insert an identify copy instruction.
Evan Cheng7d6d4b32009-03-23 07:19:58 +0000188 // Watch out for case like this:
189 // %RAX<def> = ...
190 // %RAX<def> = SUBREG_TO_REG 0, %EAX:3<kill>, 3
191 // The first def is defining RAX, not EAX so the top bits were not
192 // zero extended.
Bill Wendling0d6b1b12009-08-22 20:23:49 +0000193 DEBUG(errs() << "subreg: eliminated!");
Dan Gohmane3d92062008-08-07 02:54:50 +0000194 } else {
195 // Insert sub-register copy
196 const TargetRegisterClass *TRC0= TRI.getPhysicalRegisterRegClass(DstSubReg);
197 const TargetRegisterClass *TRC1= TRI.getPhysicalRegisterRegClass(InsReg);
Anton Korobeynikovefcd89a2009-10-24 00:27:00 +0000198 bool Emitted = TII.copyRegToReg(*MBB, MI, DstSubReg, InsReg, TRC0, TRC1);
199 (void)Emitted;
200 assert(Emitted && "Subreg and Dst must be of compatible register class");
Dan Gohmana5b2fee2008-12-18 22:14:08 +0000201 // Transfer the kill/dead flags, if needed.
202 if (MI->getOperand(0).isDead())
203 TransferDeadFlag(MI, DstSubReg, TRI);
204 if (MI->getOperand(2).isKill())
205 TransferKillFlag(MI, InsReg, TRI);
Bill Wendling0d6b1b12009-08-22 20:23:49 +0000206 DEBUG({
207 MachineBasicBlock::iterator dMI = MI;
208 errs() << "subreg: " << *(--dMI);
209 });
Dan Gohmane3d92062008-08-07 02:54:50 +0000210 }
Christopher Lambc9298232008-03-16 03:12:01 +0000211
Bill Wendling0d6b1b12009-08-22 20:23:49 +0000212 DEBUG(errs() << '\n');
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000213 MBB->erase(MI);
Anton Korobeynikovefcd89a2009-10-24 00:27:00 +0000214 return true;
Christopher Lambc9298232008-03-16 03:12:01 +0000215}
Christopher Lamb98363222007-08-06 16:33:56 +0000216
217bool LowerSubregsInstructionPass::LowerInsert(MachineInstr *MI) {
218 MachineBasicBlock *MBB = MI->getParent();
219 MachineFunction &MF = *MBB->getParent();
Dan Gohman6f0d0242008-02-10 18:45:23 +0000220 const TargetRegisterInfo &TRI = *MF.getTarget().getRegisterInfo();
Owen Andersond10fd972007-12-31 06:32:00 +0000221 const TargetInstrInfo &TII = *MF.getTarget().getInstrInfo();
Dan Gohmand735b802008-10-03 15:45:36 +0000222 assert((MI->getOperand(0).isReg() && MI->getOperand(0).isDef()) &&
223 (MI->getOperand(1).isReg() && MI->getOperand(1).isUse()) &&
224 (MI->getOperand(2).isReg() && MI->getOperand(2).isUse()) &&
225 MI->getOperand(3).isImm() && "Invalid insert_subreg");
Christopher Lamb1fab4a62008-03-11 10:09:17 +0000226
227 unsigned DstReg = MI->getOperand(0).getReg();
Devang Patel59500c82008-11-21 20:00:59 +0000228#ifndef NDEBUG
Christopher Lambc9298232008-03-16 03:12:01 +0000229 unsigned SrcReg = MI->getOperand(1).getReg();
Devang Patel59500c82008-11-21 20:00:59 +0000230#endif
Christopher Lamb1fab4a62008-03-11 10:09:17 +0000231 unsigned InsReg = MI->getOperand(2).getReg();
232 unsigned SubIdx = MI->getOperand(3).getImm();
Christopher Lamb98363222007-08-06 16:33:56 +0000233
Christopher Lambc9298232008-03-16 03:12:01 +0000234 assert(DstReg == SrcReg && "insert_subreg not a two-address instruction?");
235 assert(SubIdx != 0 && "Invalid index for insert_subreg");
Dan Gohman6f0d0242008-02-10 18:45:23 +0000236 unsigned DstSubReg = TRI.getSubReg(DstReg, SubIdx);
Jakob Stoklund Olesen980daea2009-08-03 20:08:18 +0000237 assert(DstSubReg && "invalid subregister index for register");
Dan Gohman6f0d0242008-02-10 18:45:23 +0000238 assert(TargetRegisterInfo::isPhysicalRegister(SrcReg) &&
Christopher Lamb98363222007-08-06 16:33:56 +0000239 "Insert superreg source must be in a physical register");
Dan Gohman6f0d0242008-02-10 18:45:23 +0000240 assert(TargetRegisterInfo::isPhysicalRegister(InsReg) &&
Christopher Lamb98363222007-08-06 16:33:56 +0000241 "Inserted value must be in a physical register");
242
Bill Wendling0d6b1b12009-08-22 20:23:49 +0000243 DEBUG(errs() << "subreg: CONVERTING: " << *MI);
Christopher Lambc9298232008-03-16 03:12:01 +0000244
Evan Chengc3de8022008-06-16 22:52:53 +0000245 if (DstSubReg == InsReg) {
Jakob Stoklund Olesen980daea2009-08-03 20:08:18 +0000246 // No need to insert an identity copy instruction. If the SrcReg was
Jakob Stoklund Olesen544df362009-09-28 20:32:46 +0000247 // <undef>, we need to make sure it is alive by inserting a KILL
Jakob Stoklund Olesen980daea2009-08-03 20:08:18 +0000248 if (MI->getOperand(1).isUndef() && !MI->getOperand(0).isDead()) {
Evan Chenga72dfb52009-08-05 01:57:22 +0000249 MachineInstrBuilder MIB = BuildMI(*MBB, MI, MI->getDebugLoc(),
Jakob Stoklund Olesen544df362009-09-28 20:32:46 +0000250 TII.get(TargetInstrInfo::KILL), DstReg);
Evan Chenga72dfb52009-08-05 01:57:22 +0000251 if (MI->getOperand(2).isUndef())
Jakob Stoklund Olesen544df362009-09-28 20:32:46 +0000252 MIB.addReg(InsReg, RegState::Undef);
Evan Chenga72dfb52009-08-05 01:57:22 +0000253 else
Jakob Stoklund Olesen544df362009-09-28 20:32:46 +0000254 MIB.addReg(InsReg, RegState::Kill);
Jakob Stoklund Olesen980daea2009-08-03 20:08:18 +0000255 } else {
Bill Wendling0d6b1b12009-08-22 20:23:49 +0000256 DEBUG(errs() << "subreg: eliminated!\n");
Jakob Stoklund Olesen980daea2009-08-03 20:08:18 +0000257 MBB->erase(MI);
258 return true;
259 }
Evan Chengc3de8022008-06-16 22:52:53 +0000260 } else {
261 // Insert sub-register copy
262 const TargetRegisterClass *TRC0= TRI.getPhysicalRegisterRegClass(DstSubReg);
263 const TargetRegisterClass *TRC1= TRI.getPhysicalRegisterRegClass(InsReg);
Evan Cheng518ad1a2009-08-05 01:29:24 +0000264 if (MI->getOperand(2).isUndef())
Jakob Stoklund Olesen544df362009-09-28 20:32:46 +0000265 // If the source register being inserted is undef, then this becomes a
266 // KILL.
Evan Cheng518ad1a2009-08-05 01:29:24 +0000267 BuildMI(*MBB, MI, MI->getDebugLoc(),
Jakob Stoklund Olesen544df362009-09-28 20:32:46 +0000268 TII.get(TargetInstrInfo::KILL), DstSubReg);
Anton Korobeynikovefcd89a2009-10-24 00:27:00 +0000269 else {
270 bool Emitted = TII.copyRegToReg(*MBB, MI, DstSubReg, InsReg, TRC0, TRC1);
271 (void)Emitted;
272 assert(Emitted && "Subreg and Dst must be of compatible register class");
273 }
Jakob Stoklund Olesen980daea2009-08-03 20:08:18 +0000274 MachineBasicBlock::iterator CopyMI = MI;
275 --CopyMI;
276
Jakob Stoklund Olesen9390cd02009-08-08 13:19:10 +0000277 // INSERT_SUBREG is a two-address instruction so it implicitly kills SrcReg.
278 if (!MI->getOperand(1).isUndef())
279 CopyMI->addOperand(MachineOperand::CreateReg(DstReg, false, true, true));
280
Dan Gohmana5b2fee2008-12-18 22:14:08 +0000281 // Transfer the kill/dead flags, if needed.
Jakob Stoklund Olesen980daea2009-08-03 20:08:18 +0000282 if (MI->getOperand(0).isDead()) {
Dan Gohmana5b2fee2008-12-18 22:14:08 +0000283 TransferDeadFlag(MI, DstSubReg, TRI);
Jakob Stoklund Olesen9390cd02009-08-08 13:19:10 +0000284 } else {
285 // Make sure the full DstReg is live after this replacement.
Jakob Stoklund Olesen980daea2009-08-03 20:08:18 +0000286 CopyMI->addOperand(MachineOperand::CreateReg(DstReg, true, true));
287 }
288
289 // Make sure the inserted register gets killed
Evan Cheng518ad1a2009-08-05 01:29:24 +0000290 if (MI->getOperand(2).isKill() && !MI->getOperand(2).isUndef())
Dan Gohmana5b2fee2008-12-18 22:14:08 +0000291 TransferKillFlag(MI, InsReg, TRI);
Jakob Stoklund Olesen980daea2009-08-03 20:08:18 +0000292 }
Dan Gohman98c20692008-12-18 22:11:34 +0000293
Bill Wendling0d6b1b12009-08-22 20:23:49 +0000294 DEBUG({
295 MachineBasicBlock::iterator dMI = MI;
296 errs() << "subreg: " << *(--dMI) << "\n";
297 });
Christopher Lamb98363222007-08-06 16:33:56 +0000298
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000299 MBB->erase(MI);
Jakob Stoklund Olesen9390cd02009-08-08 13:19:10 +0000300 return true;
Christopher Lamb98363222007-08-06 16:33:56 +0000301}
Christopher Lambbab24742007-07-26 08:18:32 +0000302
303/// runOnMachineFunction - Reduce subregister inserts and extracts to register
304/// copies.
305///
306bool LowerSubregsInstructionPass::runOnMachineFunction(MachineFunction &MF) {
Bill Wendling0d6b1b12009-08-22 20:23:49 +0000307 DEBUG(errs() << "Machine Function\n"
308 << "********** LOWERING SUBREG INSTRS **********\n"
309 << "********** Function: "
310 << MF.getFunction()->getName() << '\n');
Christopher Lambbab24742007-07-26 08:18:32 +0000311
Bill Wendling0d6b1b12009-08-22 20:23:49 +0000312 bool MadeChange = false;
Christopher Lambbab24742007-07-26 08:18:32 +0000313
314 for (MachineFunction::iterator mbbi = MF.begin(), mbbe = MF.end();
315 mbbi != mbbe; ++mbbi) {
316 for (MachineBasicBlock::iterator mi = mbbi->begin(), me = mbbi->end();
Christopher Lamb98363222007-08-06 16:33:56 +0000317 mi != me;) {
318 MachineInstr *MI = mi++;
319
320 if (MI->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG) {
321 MadeChange |= LowerExtract(MI);
322 } else if (MI->getOpcode() == TargetInstrInfo::INSERT_SUBREG) {
323 MadeChange |= LowerInsert(MI);
Christopher Lambc9298232008-03-16 03:12:01 +0000324 } else if (MI->getOpcode() == TargetInstrInfo::SUBREG_TO_REG) {
325 MadeChange |= LowerSubregToReg(MI);
Christopher Lambbab24742007-07-26 08:18:32 +0000326 }
327 }
328 }
329
330 return MadeChange;
331}