blob: 3281a2c3daf7cde2f673fc86966cc57f2787ec3d [file] [log] [blame]
Chris Lattnerb74e83c2002-12-16 16:15:28 +00001//===-- RegAllocLocal.cpp - A BasicBlock generic register allocator -------===//
Alkis Evlogimenos4de473b2004-02-13 18:20:47 +00002//
John Criswellb576c942003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Alkis Evlogimenos4de473b2004-02-13 18:20:47 +00007//
John Criswellb576c942003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Chris Lattnerb74e83c2002-12-16 16:15:28 +00009//
10// This register allocator allocates registers to a basic block at a time,
11// attempting to keep values in registers and reusing registers as appropriate.
12//
13//===----------------------------------------------------------------------===//
14
Chris Lattner4cc662b2003-08-03 21:47:31 +000015#define DEBUG_TYPE "regalloc"
Evan Chengddee8422006-11-15 20:55:15 +000016#include "llvm/BasicBlock.h"
Evan Cheng22ff3ee2008-02-06 08:00:32 +000017#include "llvm/CodeGen/LiveVariables.h"
Chris Lattner580f9be2002-12-28 20:40:43 +000018#include "llvm/CodeGen/MachineFunctionPass.h"
Chris Lattnerb74e83c2002-12-16 16:15:28 +000019#include "llvm/CodeGen/MachineInstr.h"
Chris Lattnereb24db92002-12-28 21:08:26 +000020#include "llvm/CodeGen/MachineFrameInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000021#include "llvm/CodeGen/MachineRegisterInfo.h"
Evan Cheng22ff3ee2008-02-06 08:00:32 +000022#include "llvm/CodeGen/Passes.h"
Jim Laskeyeb577ba2006-08-02 12:30:23 +000023#include "llvm/CodeGen/RegAllocRegistry.h"
Chris Lattner3501fea2003-01-14 22:00:31 +000024#include "llvm/Target/TargetInstrInfo.h"
Chris Lattnerb74e83c2002-12-16 16:15:28 +000025#include "llvm/Target/TargetMachine.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000026#include "llvm/Support/CommandLine.h"
27#include "llvm/Support/Debug.h"
Chris Lattnera4f0b3a2006-08-27 12:54:02 +000028#include "llvm/Support/Compiler.h"
Chris Lattner94c002a2007-02-01 05:32:05 +000029#include "llvm/ADT/IndexedMap.h"
Evan Chengddee8422006-11-15 20:55:15 +000030#include "llvm/ADT/SmallVector.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000031#include "llvm/ADT/Statistic.h"
Evan Cheng2fc628d2008-02-06 19:16:53 +000032#include "llvm/ADT/STLExtras.h"
Chris Lattner27f29162004-10-26 15:35:58 +000033#include <algorithm>
Evan Cheng10883172008-04-02 17:23:50 +000034#include <map>
Chris Lattneref09c632004-01-31 21:27:19 +000035using namespace llvm;
Brian Gaeked0fde302003-11-11 22:41:34 +000036
Chris Lattnercd3245a2006-12-19 22:41:21 +000037STATISTIC(NumStores, "Number of stores added");
38STATISTIC(NumLoads , "Number of loads added");
Jim Laskey13ec7022006-08-01 14:21:23 +000039
Chris Lattnercd3245a2006-12-19 22:41:21 +000040namespace {
Jim Laskey13ec7022006-08-01 14:21:23 +000041 static RegisterRegAlloc
42 localRegAlloc("local", " local register allocator",
43 createLocalRegisterAllocator);
44
45
Bill Wendlinge23e00d2007-05-08 19:02:46 +000046 class VISIBILITY_HIDDEN RALocal : public MachineFunctionPass {
Devang Patel794fd752007-05-01 21:15:47 +000047 public:
Devang Patel19974732007-05-03 01:11:54 +000048 static char ID;
Bill Wendlinge23e00d2007-05-08 19:02:46 +000049 RALocal() : MachineFunctionPass((intptr_t)&ID) {}
Devang Patel794fd752007-05-01 21:15:47 +000050 private:
Chris Lattner580f9be2002-12-28 20:40:43 +000051 const TargetMachine *TM;
Chris Lattnerb74e83c2002-12-16 16:15:28 +000052 MachineFunction *MF;
Dan Gohman6f0d0242008-02-10 18:45:23 +000053 const TargetRegisterInfo *TRI;
Owen Anderson6425f8b2008-01-07 01:35:56 +000054 const TargetInstrInfo *TII;
Chris Lattnerff863ba2002-12-25 05:05:46 +000055
Chris Lattnerb8822ad2003-08-04 23:36:39 +000056 // StackSlotForVirtReg - Maps virtual regs to the frame index where these
57 // values are spilled.
Chris Lattner580f9be2002-12-28 20:40:43 +000058 std::map<unsigned, int> StackSlotForVirtReg;
Chris Lattnerb74e83c2002-12-16 16:15:28 +000059
60 // Virt2PhysRegMap - This map contains entries for each virtual register
Alkis Evlogimenos4d0d8642004-02-25 21:55:45 +000061 // that is currently available in a physical register.
Chris Lattner94c002a2007-02-01 05:32:05 +000062 IndexedMap<unsigned, VirtReg2IndexFunctor> Virt2PhysRegMap;
Chris Lattnerecea5632004-02-09 02:12:04 +000063
64 unsigned &getVirt2PhysRegMapSlot(unsigned VirtReg) {
Alkis Evlogimenos4d0d8642004-02-25 21:55:45 +000065 return Virt2PhysRegMap[VirtReg];
Chris Lattnerecea5632004-02-09 02:12:04 +000066 }
Alkis Evlogimenos4de473b2004-02-13 18:20:47 +000067
Chris Lattner64667b62004-02-09 01:26:13 +000068 // PhysRegsUsed - This array is effectively a map, containing entries for
69 // each physical register that currently has a value (ie, it is in
70 // Virt2PhysRegMap). The value mapped to is the virtual register
71 // corresponding to the physical register (the inverse of the
72 // Virt2PhysRegMap), or 0. The value is set to 0 if this register is pinned
Chris Lattner45d57882006-09-08 19:03:30 +000073 // because it is used by a future instruction, and to -2 if it is not
74 // allocatable. If the entry for a physical register is -1, then the
75 // physical register is "not in the map".
Chris Lattnerb74e83c2002-12-16 16:15:28 +000076 //
Alkis Evlogimenos4de473b2004-02-13 18:20:47 +000077 std::vector<int> PhysRegsUsed;
Chris Lattnerb74e83c2002-12-16 16:15:28 +000078
79 // PhysRegsUseOrder - This contains a list of the physical registers that
80 // currently have a virtual register value in them. This list provides an
81 // ordering of registers, imposing a reallocation order. This list is only
82 // used if all registers are allocated and we have to spill one, in which
83 // case we spill the least recently used register. Entries at the front of
84 // the list are the least recently used registers, entries at the back are
85 // the most recently used.
86 //
87 std::vector<unsigned> PhysRegsUseOrder;
88
Evan Cheng839b7592008-01-17 02:08:17 +000089 // Virt2LastUseMap - This maps each virtual register to its last use
90 // (MachineInstr*, operand index pair).
91 IndexedMap<std::pair<MachineInstr*, unsigned>, VirtReg2IndexFunctor>
92 Virt2LastUseMap;
93
94 std::pair<MachineInstr*,unsigned>& getVirtRegLastUse(unsigned Reg) {
Dan Gohman6f0d0242008-02-10 18:45:23 +000095 assert(TargetRegisterInfo::isVirtualRegister(Reg) && "Illegal VirtReg!");
Evan Cheng839b7592008-01-17 02:08:17 +000096 return Virt2LastUseMap[Reg];
97 }
98
Chris Lattner91a452b2003-01-13 00:25:40 +000099 // VirtRegModified - This bitset contains information about which virtual
100 // registers need to be spilled back to memory when their registers are
101 // scavenged. If a virtual register has simply been rematerialized, there
102 // is no reason to spill it to memory when we need the register back.
Chris Lattner82bee0f2002-12-18 08:14:26 +0000103 //
Evan Cheng644340a2008-01-17 00:35:26 +0000104 BitVector VirtRegModified;
Chris Lattner91a452b2003-01-13 00:25:40 +0000105
106 void markVirtRegModified(unsigned Reg, bool Val = true) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000107 assert(TargetRegisterInfo::isVirtualRegister(Reg) && "Illegal VirtReg!");
108 Reg -= TargetRegisterInfo::FirstVirtualRegister;
Evan Cheng644340a2008-01-17 00:35:26 +0000109 if (Val)
110 VirtRegModified.set(Reg);
111 else
112 VirtRegModified.reset(Reg);
Chris Lattner91a452b2003-01-13 00:25:40 +0000113 }
114
115 bool isVirtRegModified(unsigned Reg) const {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000116 assert(TargetRegisterInfo::isVirtualRegister(Reg) && "Illegal VirtReg!");
117 assert(Reg - TargetRegisterInfo::FirstVirtualRegister < VirtRegModified.size()
Alkis Evlogimenos4de473b2004-02-13 18:20:47 +0000118 && "Illegal virtual register!");
Dan Gohman6f0d0242008-02-10 18:45:23 +0000119 return VirtRegModified[Reg - TargetRegisterInfo::FirstVirtualRegister];
Chris Lattner91a452b2003-01-13 00:25:40 +0000120 }
Chris Lattner82bee0f2002-12-18 08:14:26 +0000121
Evan Cheng7ac19af2007-06-26 21:05:13 +0000122 void AddToPhysRegsUseOrder(unsigned Reg) {
123 std::vector<unsigned>::iterator It =
124 std::find(PhysRegsUseOrder.begin(), PhysRegsUseOrder.end(), Reg);
125 if (It != PhysRegsUseOrder.end())
126 PhysRegsUseOrder.erase(It);
127 PhysRegsUseOrder.push_back(Reg);
128 }
129
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000130 void MarkPhysRegRecentlyUsed(unsigned Reg) {
Chris Lattner5e503492006-09-03 07:15:37 +0000131 if (PhysRegsUseOrder.empty() ||
132 PhysRegsUseOrder.back() == Reg) return; // Already most recently used
Chris Lattner0eb172c2002-12-24 00:04:55 +0000133
134 for (unsigned i = PhysRegsUseOrder.size(); i != 0; --i)
Alkis Evlogimenos4de473b2004-02-13 18:20:47 +0000135 if (areRegsEqual(Reg, PhysRegsUseOrder[i-1])) {
136 unsigned RegMatch = PhysRegsUseOrder[i-1]; // remove from middle
137 PhysRegsUseOrder.erase(PhysRegsUseOrder.begin()+i-1);
138 // Add it to the end of the list
139 PhysRegsUseOrder.push_back(RegMatch);
140 if (RegMatch == Reg)
141 return; // Found an exact match, exit early
142 }
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000143 }
144
145 public:
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000146 virtual const char *getPassName() const {
147 return "Local Register Allocator";
148 }
149
Chris Lattner91a452b2003-01-13 00:25:40 +0000150 virtual void getAnalysisUsage(AnalysisUsage &AU) const {
Evan Cheng22ff3ee2008-02-06 08:00:32 +0000151 AU.addRequired<LiveVariables>();
Chris Lattner91a452b2003-01-13 00:25:40 +0000152 AU.addRequiredID(PHIEliminationID);
Alkis Evlogimenos4c080862003-12-18 22:40:24 +0000153 AU.addRequiredID(TwoAddressInstructionPassID);
Chris Lattner91a452b2003-01-13 00:25:40 +0000154 MachineFunctionPass::getAnalysisUsage(AU);
155 }
156
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000157 private:
158 /// runOnMachineFunction - Register allocate the whole function
159 bool runOnMachineFunction(MachineFunction &Fn);
160
161 /// AllocateBasicBlock - Register allocate the specified basic block.
162 void AllocateBasicBlock(MachineBasicBlock &MBB);
163
Chris Lattner82bee0f2002-12-18 08:14:26 +0000164
Chris Lattner82bee0f2002-12-18 08:14:26 +0000165 /// areRegsEqual - This method returns true if the specified registers are
166 /// related to each other. To do this, it checks to see if they are equal
167 /// or if the first register is in the alias set of the second register.
168 ///
169 bool areRegsEqual(unsigned R1, unsigned R2) const {
170 if (R1 == R2) return true;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000171 for (const unsigned *AliasSet = TRI->getAliasSet(R2);
Alkis Evlogimenos73ff5122003-10-08 05:20:08 +0000172 *AliasSet; ++AliasSet) {
173 if (*AliasSet == R1) return true;
174 }
Chris Lattner82bee0f2002-12-18 08:14:26 +0000175 return false;
176 }
177
Chris Lattner580f9be2002-12-28 20:40:43 +0000178 /// getStackSpaceFor - This returns the frame index of the specified virtual
Chris Lattnerb8822ad2003-08-04 23:36:39 +0000179 /// register on the stack, allocating space if necessary.
Chris Lattner580f9be2002-12-28 20:40:43 +0000180 int getStackSpaceFor(unsigned VirtReg, const TargetRegisterClass *RC);
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000181
Chris Lattnerb8822ad2003-08-04 23:36:39 +0000182 /// removePhysReg - This method marks the specified physical register as no
183 /// longer being in use.
184 ///
Chris Lattner82bee0f2002-12-18 08:14:26 +0000185 void removePhysReg(unsigned PhysReg);
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000186
187 /// spillVirtReg - This method spills the value specified by PhysReg into
188 /// the virtual register slot specified by VirtReg. It then updates the RA
189 /// data structures to indicate the fact that PhysReg is now available.
190 ///
Chris Lattner688c8252004-02-22 19:08:15 +0000191 void spillVirtReg(MachineBasicBlock &MBB, MachineBasicBlock::iterator MI,
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000192 unsigned VirtReg, unsigned PhysReg);
193
Chris Lattnerc21be922002-12-16 17:44:42 +0000194 /// spillPhysReg - This method spills the specified physical register into
Chris Lattner128c2aa2003-08-17 18:01:15 +0000195 /// the virtual register slot associated with it. If OnlyVirtRegs is set to
196 /// true, then the request is ignored if the physical register does not
197 /// contain a virtual register.
Chris Lattner91a452b2003-01-13 00:25:40 +0000198 ///
Chris Lattner42e0a8f2004-02-17 03:57:19 +0000199 void spillPhysReg(MachineBasicBlock &MBB, MachineInstr *I,
Chris Lattner128c2aa2003-08-17 18:01:15 +0000200 unsigned PhysReg, bool OnlyVirtRegs = false);
Chris Lattnerc21be922002-12-16 17:44:42 +0000201
Chris Lattner91a452b2003-01-13 00:25:40 +0000202 /// assignVirtToPhysReg - This method updates local state so that we know
203 /// that PhysReg is the proper container for VirtReg now. The physical
204 /// register must not be used for anything else when this is called.
205 ///
206 void assignVirtToPhysReg(unsigned VirtReg, unsigned PhysReg);
207
Chris Lattnerae640432002-12-17 02:50:10 +0000208 /// isPhysRegAvailable - Return true if the specified physical register is
209 /// free and available for use. This also includes checking to see if
210 /// aliased registers are all free...
211 ///
Chris Lattner82bee0f2002-12-18 08:14:26 +0000212 bool isPhysRegAvailable(unsigned PhysReg) const;
Chris Lattner91a452b2003-01-13 00:25:40 +0000213
214 /// getFreeReg - Look to see if there is a free register available in the
215 /// specified register class. If not, return 0.
216 ///
217 unsigned getFreeReg(const TargetRegisterClass *RC);
Alkis Evlogimenos4de473b2004-02-13 18:20:47 +0000218
Chris Lattner91a452b2003-01-13 00:25:40 +0000219 /// getReg - Find a physical register to hold the specified virtual
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000220 /// register. If all compatible physical registers are used, this method
221 /// spills the last used virtual register to the stack, and uses that
222 /// register.
223 ///
Chris Lattner42e0a8f2004-02-17 03:57:19 +0000224 unsigned getReg(MachineBasicBlock &MBB, MachineInstr *MI,
Alkis Evlogimenos4de473b2004-02-13 18:20:47 +0000225 unsigned VirtReg);
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000226
Chris Lattner42e0a8f2004-02-17 03:57:19 +0000227 /// reloadVirtReg - This method transforms the specified specified virtual
228 /// register use to refer to a physical register. This method may do this
229 /// in one of several ways: if the register is available in a physical
230 /// register already, it uses that physical register. If the value is not
231 /// in a physical register, and if there are physical registers available,
232 /// it loads it into a register. If register pressure is high, and it is
233 /// possible, it tries to fold the load of the virtual register into the
234 /// instruction itself. It avoids doing this if register pressure is low to
235 /// improve the chance that subsequent instructions can use the reloaded
236 /// value. This method returns the modified instruction.
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000237 ///
Chris Lattner42e0a8f2004-02-17 03:57:19 +0000238 MachineInstr *reloadVirtReg(MachineBasicBlock &MBB, MachineInstr *MI,
239 unsigned OpNum);
Misha Brukmanedf128a2005-04-21 22:36:52 +0000240
Chris Lattnerb8822ad2003-08-04 23:36:39 +0000241
242 void reloadPhysReg(MachineBasicBlock &MBB, MachineBasicBlock::iterator &I,
243 unsigned PhysReg);
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000244 };
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000245 char RALocal::ID = 0;
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000246}
247
Chris Lattnerb8822ad2003-08-04 23:36:39 +0000248/// getStackSpaceFor - This allocates space for the specified virtual register
249/// to be held on the stack.
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000250int RALocal::getStackSpaceFor(unsigned VirtReg, const TargetRegisterClass *RC) {
Chris Lattnerb8822ad2003-08-04 23:36:39 +0000251 // Find the location Reg would belong...
252 std::map<unsigned, int>::iterator I =StackSlotForVirtReg.lower_bound(VirtReg);
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000253
Chris Lattner580f9be2002-12-28 20:40:43 +0000254 if (I != StackSlotForVirtReg.end() && I->first == VirtReg)
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000255 return I->second; // Already has space allocated?
256
Chris Lattner580f9be2002-12-28 20:40:43 +0000257 // Allocate a new stack object for this spill location...
Chris Lattner26eb14b2004-08-15 22:02:22 +0000258 int FrameIdx = MF->getFrameInfo()->CreateStackObject(RC->getSize(),
259 RC->getAlignment());
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000260
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000261 // Assign the slot...
Chris Lattner580f9be2002-12-28 20:40:43 +0000262 StackSlotForVirtReg.insert(I, std::make_pair(VirtReg, FrameIdx));
263 return FrameIdx;
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000264}
265
Chris Lattnerae640432002-12-17 02:50:10 +0000266
Alkis Evlogimenos4de473b2004-02-13 18:20:47 +0000267/// removePhysReg - This method marks the specified physical register as no
Chris Lattner82bee0f2002-12-18 08:14:26 +0000268/// longer being in use.
269///
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000270void RALocal::removePhysReg(unsigned PhysReg) {
Chris Lattner64667b62004-02-09 01:26:13 +0000271 PhysRegsUsed[PhysReg] = -1; // PhyReg no longer used
Chris Lattner82bee0f2002-12-18 08:14:26 +0000272
273 std::vector<unsigned>::iterator It =
274 std::find(PhysRegsUseOrder.begin(), PhysRegsUseOrder.end(), PhysReg);
Alkis Evlogimenos19b64862004-01-13 06:24:30 +0000275 if (It != PhysRegsUseOrder.end())
276 PhysRegsUseOrder.erase(It);
Chris Lattner82bee0f2002-12-18 08:14:26 +0000277}
278
Chris Lattner91a452b2003-01-13 00:25:40 +0000279
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000280/// spillVirtReg - This method spills the value specified by PhysReg into the
281/// virtual register slot specified by VirtReg. It then updates the RA data
282/// structures to indicate the fact that PhysReg is now available.
283///
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000284void RALocal::spillVirtReg(MachineBasicBlock &MBB,
285 MachineBasicBlock::iterator I,
286 unsigned VirtReg, unsigned PhysReg) {
Chris Lattner8c819452003-08-05 04:13:58 +0000287 assert(VirtReg && "Spilling a physical register is illegal!"
Chris Lattnerd9ac6a72003-08-05 00:49:09 +0000288 " Must not have appropriate kill for the register or use exists beyond"
289 " the intended one.");
Bill Wendlinge6d088a2008-02-26 21:47:57 +0000290 DOUT << " Spilling register " << TRI->getName(PhysReg)
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000291 << " containing %reg" << VirtReg;
Owen Andersonf6372aa2008-01-01 21:11:32 +0000292
293 const TargetInstrInfo* TII = MBB.getParent()->getTarget().getInstrInfo();
294
Evan Cheng839b7592008-01-17 02:08:17 +0000295 if (!isVirtRegModified(VirtReg)) {
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000296 DOUT << " which has not been modified, so no store necessary!";
Evan Cheng839b7592008-01-17 02:08:17 +0000297 std::pair<MachineInstr*, unsigned> &LastUse = getVirtRegLastUse(VirtReg);
298 if (LastUse.first)
299 LastUse.first->getOperand(LastUse.second).setIsKill();
Evan Cheng2fc628d2008-02-06 19:16:53 +0000300 } else {
301 // Otherwise, there is a virtual register corresponding to this physical
302 // register. We only need to spill it into its stack slot if it has been
303 // modified.
Chris Lattner84bc5422007-12-31 04:13:23 +0000304 const TargetRegisterClass *RC = MF->getRegInfo().getRegClass(VirtReg);
Chris Lattnerd9ac6a72003-08-05 00:49:09 +0000305 int FrameIndex = getStackSpaceFor(VirtReg, RC);
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000306 DOUT << " to stack slot #" << FrameIndex;
Evan Cheng2fc628d2008-02-06 19:16:53 +0000307 // If the instruction reads the register that's spilled, (e.g. this can
308 // happen if it is a move to a physical register), then the spill
309 // instruction is not a kill.
Evan Cheng6130f662008-03-05 00:59:57 +0000310 bool isKill = !(I != MBB.end() && I->readsRegister(PhysReg));
Evan Cheng431bfcb2008-02-11 08:30:52 +0000311 TII->storeRegToStackSlot(MBB, I, PhysReg, isKill, FrameIndex, RC);
Alkis Evlogimenos2acef2d2004-02-19 06:19:09 +0000312 ++NumStores; // Update statistics
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000313 }
Chris Lattnerecea5632004-02-09 02:12:04 +0000314
315 getVirt2PhysRegMapSlot(VirtReg) = 0; // VirtReg no longer available
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000316
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000317 DOUT << "\n";
Chris Lattner82bee0f2002-12-18 08:14:26 +0000318 removePhysReg(PhysReg);
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000319}
320
Chris Lattnerae640432002-12-17 02:50:10 +0000321
Chris Lattner91a452b2003-01-13 00:25:40 +0000322/// spillPhysReg - This method spills the specified physical register into the
Chris Lattner128c2aa2003-08-17 18:01:15 +0000323/// virtual register slot associated with it. If OnlyVirtRegs is set to true,
324/// then the request is ignored if the physical register does not contain a
325/// virtual register.
Chris Lattner91a452b2003-01-13 00:25:40 +0000326///
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000327void RALocal::spillPhysReg(MachineBasicBlock &MBB, MachineInstr *I,
328 unsigned PhysReg, bool OnlyVirtRegs) {
Chris Lattner64667b62004-02-09 01:26:13 +0000329 if (PhysRegsUsed[PhysReg] != -1) { // Only spill it if it's used!
Chris Lattner45d57882006-09-08 19:03:30 +0000330 assert(PhysRegsUsed[PhysReg] != -2 && "Non allocable reg used!");
Chris Lattner64667b62004-02-09 01:26:13 +0000331 if (PhysRegsUsed[PhysReg] || !OnlyVirtRegs)
332 spillVirtReg(MBB, I, PhysRegsUsed[PhysReg], PhysReg);
Alkis Evlogimenos73ff5122003-10-08 05:20:08 +0000333 } else {
Chris Lattner91a452b2003-01-13 00:25:40 +0000334 // If the selected register aliases any other registers, we must make
Chris Lattner45d57882006-09-08 19:03:30 +0000335 // sure that one of the aliases isn't alive.
Dan Gohman6f0d0242008-02-10 18:45:23 +0000336 for (const unsigned *AliasSet = TRI->getAliasSet(PhysReg);
Chris Lattner64667b62004-02-09 01:26:13 +0000337 *AliasSet; ++AliasSet)
Chris Lattner45d57882006-09-08 19:03:30 +0000338 if (PhysRegsUsed[*AliasSet] != -1 && // Spill aliased register.
339 PhysRegsUsed[*AliasSet] != -2) // If allocatable.
Evan Cheng7ac19af2007-06-26 21:05:13 +0000340 if (PhysRegsUsed[*AliasSet])
341 spillVirtReg(MBB, I, PhysRegsUsed[*AliasSet], *AliasSet);
Chris Lattner91a452b2003-01-13 00:25:40 +0000342 }
343}
344
345
346/// assignVirtToPhysReg - This method updates local state so that we know
347/// that PhysReg is the proper container for VirtReg now. The physical
348/// register must not be used for anything else when this is called.
349///
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000350void RALocal::assignVirtToPhysReg(unsigned VirtReg, unsigned PhysReg) {
Chris Lattner64667b62004-02-09 01:26:13 +0000351 assert(PhysRegsUsed[PhysReg] == -1 && "Phys reg already assigned!");
Chris Lattner91a452b2003-01-13 00:25:40 +0000352 // Update information to note the fact that this register was just used, and
353 // it holds VirtReg.
354 PhysRegsUsed[PhysReg] = VirtReg;
Alkis Evlogimenos4de473b2004-02-13 18:20:47 +0000355 getVirt2PhysRegMapSlot(VirtReg) = PhysReg;
Evan Cheng7ac19af2007-06-26 21:05:13 +0000356 AddToPhysRegsUseOrder(PhysReg); // New use of PhysReg
Chris Lattner91a452b2003-01-13 00:25:40 +0000357}
358
359
Chris Lattnerae640432002-12-17 02:50:10 +0000360/// isPhysRegAvailable - Return true if the specified physical register is free
361/// and available for use. This also includes checking to see if aliased
362/// registers are all free...
363///
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000364bool RALocal::isPhysRegAvailable(unsigned PhysReg) const {
Chris Lattner64667b62004-02-09 01:26:13 +0000365 if (PhysRegsUsed[PhysReg] != -1) return false;
Chris Lattnerae640432002-12-17 02:50:10 +0000366
367 // If the selected register aliases any other allocated registers, it is
368 // not free!
Dan Gohman6f0d0242008-02-10 18:45:23 +0000369 for (const unsigned *AliasSet = TRI->getAliasSet(PhysReg);
Alkis Evlogimenos73ff5122003-10-08 05:20:08 +0000370 *AliasSet; ++AliasSet)
Evan Chengbcfa1ca2008-02-22 20:30:53 +0000371 if (PhysRegsUsed[*AliasSet] >= 0) // Aliased register in use?
Alkis Evlogimenos73ff5122003-10-08 05:20:08 +0000372 return false; // Can't use this reg then.
Chris Lattnerae640432002-12-17 02:50:10 +0000373 return true;
374}
375
376
Chris Lattner91a452b2003-01-13 00:25:40 +0000377/// getFreeReg - Look to see if there is a free register available in the
378/// specified register class. If not, return 0.
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000379///
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000380unsigned RALocal::getFreeReg(const TargetRegisterClass *RC) {
Chris Lattner580f9be2002-12-28 20:40:43 +0000381 // Get iterators defining the range of registers that are valid to allocate in
382 // this class, which also specifies the preferred allocation order.
383 TargetRegisterClass::iterator RI = RC->allocation_order_begin(*MF);
384 TargetRegisterClass::iterator RE = RC->allocation_order_end(*MF);
Chris Lattnerae640432002-12-17 02:50:10 +0000385
Chris Lattner91a452b2003-01-13 00:25:40 +0000386 for (; RI != RE; ++RI)
387 if (isPhysRegAvailable(*RI)) { // Is reg unused?
388 assert(*RI != 0 && "Cannot use register!");
389 return *RI; // Found an unused register!
390 }
391 return 0;
392}
393
394
Chris Lattner91a452b2003-01-13 00:25:40 +0000395/// getReg - Find a physical register to hold the specified virtual
396/// register. If all compatible physical registers are used, this method spills
397/// the last used virtual register to the stack, and uses that register.
398///
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000399unsigned RALocal::getReg(MachineBasicBlock &MBB, MachineInstr *I,
400 unsigned VirtReg) {
Chris Lattner84bc5422007-12-31 04:13:23 +0000401 const TargetRegisterClass *RC = MF->getRegInfo().getRegClass(VirtReg);
Chris Lattner91a452b2003-01-13 00:25:40 +0000402
403 // First check to see if we have a free register of the requested type...
404 unsigned PhysReg = getFreeReg(RC);
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000405
Chris Lattnerae640432002-12-17 02:50:10 +0000406 // If we didn't find an unused register, scavenge one now!
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000407 if (PhysReg == 0) {
Chris Lattnerc21be922002-12-16 17:44:42 +0000408 assert(!PhysRegsUseOrder.empty() && "No allocated registers??");
Chris Lattnerae640432002-12-17 02:50:10 +0000409
410 // Loop over all of the preallocated registers from the least recently used
411 // to the most recently used. When we find one that is capable of holding
412 // our register, use it.
413 for (unsigned i = 0; PhysReg == 0; ++i) {
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000414 assert(i != PhysRegsUseOrder.size() &&
415 "Couldn't find a register of the appropriate class!");
Alkis Evlogimenos4de473b2004-02-13 18:20:47 +0000416
Chris Lattnerae640432002-12-17 02:50:10 +0000417 unsigned R = PhysRegsUseOrder[i];
Chris Lattner41822c72003-08-23 23:49:42 +0000418
419 // We can only use this register if it holds a virtual register (ie, it
420 // can be spilled). Do not use it if it is an explicitly allocated
421 // physical register!
Chris Lattner64667b62004-02-09 01:26:13 +0000422 assert(PhysRegsUsed[R] != -1 &&
Chris Lattner41822c72003-08-23 23:49:42 +0000423 "PhysReg in PhysRegsUseOrder, but is not allocated?");
Chris Lattner45d57882006-09-08 19:03:30 +0000424 if (PhysRegsUsed[R] && PhysRegsUsed[R] != -2) {
Chris Lattner41822c72003-08-23 23:49:42 +0000425 // If the current register is compatible, use it.
Chris Lattner3bba0262004-08-15 22:23:09 +0000426 if (RC->contains(R)) {
Chris Lattner41822c72003-08-23 23:49:42 +0000427 PhysReg = R;
428 break;
429 } else {
430 // If one of the registers aliased to the current register is
431 // compatible, use it.
Dan Gohman6f0d0242008-02-10 18:45:23 +0000432 for (const unsigned *AliasIt = TRI->getAliasSet(R);
Chris Lattner5e503492006-09-03 07:15:37 +0000433 *AliasIt; ++AliasIt) {
434 if (RC->contains(*AliasIt) &&
435 // If this is pinned down for some reason, don't use it. For
436 // example, if CL is pinned, and we run across CH, don't use
437 // CH as justification for using scavenging ECX (which will
438 // fail).
Chris Lattner45d57882006-09-08 19:03:30 +0000439 PhysRegsUsed[*AliasIt] != 0 &&
440
441 // Make sure the register is allocatable. Don't allocate SIL on
442 // x86-32.
443 PhysRegsUsed[*AliasIt] != -2) {
Chris Lattner5e503492006-09-03 07:15:37 +0000444 PhysReg = *AliasIt; // Take an aliased register
Alkis Evlogimenos73ff5122003-10-08 05:20:08 +0000445 break;
446 }
447 }
Chris Lattner41822c72003-08-23 23:49:42 +0000448 }
Chris Lattnerae640432002-12-17 02:50:10 +0000449 }
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000450 }
451
Chris Lattnerae640432002-12-17 02:50:10 +0000452 assert(PhysReg && "Physical register not assigned!?!?");
453
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000454 // At this point PhysRegsUseOrder[i] is the least recently used register of
455 // compatible register class. Spill it to memory and reap its remains.
Chris Lattnerc21be922002-12-16 17:44:42 +0000456 spillPhysReg(MBB, I, PhysReg);
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000457 }
458
459 // Now that we know which register we need to assign this to, do it now!
Chris Lattner91a452b2003-01-13 00:25:40 +0000460 assignVirtToPhysReg(VirtReg, PhysReg);
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000461 return PhysReg;
462}
463
Chris Lattnerae640432002-12-17 02:50:10 +0000464
Chris Lattner42e0a8f2004-02-17 03:57:19 +0000465/// reloadVirtReg - This method transforms the specified specified virtual
466/// register use to refer to a physical register. This method may do this in
467/// one of several ways: if the register is available in a physical register
468/// already, it uses that physical register. If the value is not in a physical
469/// register, and if there are physical registers available, it loads it into a
470/// register. If register pressure is high, and it is possible, it tries to
471/// fold the load of the virtual register into the instruction itself. It
472/// avoids doing this if register pressure is low to improve the chance that
473/// subsequent instructions can use the reloaded value. This method returns the
474/// modified instruction.
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000475///
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000476MachineInstr *RALocal::reloadVirtReg(MachineBasicBlock &MBB, MachineInstr *MI,
477 unsigned OpNum) {
Chris Lattner42e0a8f2004-02-17 03:57:19 +0000478 unsigned VirtReg = MI->getOperand(OpNum).getReg();
479
480 // If the virtual register is already available, just update the instruction
481 // and return.
Alkis Evlogimenos4de473b2004-02-13 18:20:47 +0000482 if (unsigned PR = getVirt2PhysRegMapSlot(VirtReg)) {
Bill Wendling97e3c012008-02-29 18:52:01 +0000483 MarkPhysRegRecentlyUsed(PR); // Already have this value available!
Chris Lattnere53f4a02006-05-04 17:52:23 +0000484 MI->getOperand(OpNum).setReg(PR); // Assign the input register
Bill Wendling97e3c012008-02-29 18:52:01 +0000485 getVirtRegLastUse(VirtReg) = std::make_pair(MI, OpNum);
Chris Lattner42e0a8f2004-02-17 03:57:19 +0000486 return MI;
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000487 }
488
Chris Lattner1e3812c2004-02-17 04:08:37 +0000489 // Otherwise, we need to fold it into the current instruction, or reload it.
490 // If we have registers available to hold the value, use them.
Chris Lattner84bc5422007-12-31 04:13:23 +0000491 const TargetRegisterClass *RC = MF->getRegInfo().getRegClass(VirtReg);
Chris Lattner1e3812c2004-02-17 04:08:37 +0000492 unsigned PhysReg = getFreeReg(RC);
Chris Lattner11390e72004-02-17 08:09:40 +0000493 int FrameIndex = getStackSpaceFor(VirtReg, RC);
Chris Lattner1e3812c2004-02-17 04:08:37 +0000494
Chris Lattner11390e72004-02-17 08:09:40 +0000495 if (PhysReg) { // Register is available, allocate it!
496 assignVirtToPhysReg(VirtReg, PhysReg);
497 } else { // No registers available.
Evan Cheng27240c72008-02-07 19:46:55 +0000498 // Force some poor hapless value out of the register file to
Chris Lattner1e3812c2004-02-17 04:08:37 +0000499 // make room for the new register, and reload it.
500 PhysReg = getReg(MBB, MI, VirtReg);
501 }
502
Chris Lattner91a452b2003-01-13 00:25:40 +0000503 markVirtRegModified(VirtReg, false); // Note that this reg was just reloaded
504
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000505 DOUT << " Reloading %reg" << VirtReg << " into "
Bill Wendlinge6d088a2008-02-26 21:47:57 +0000506 << TRI->getName(PhysReg) << "\n";
Chris Lattnerb8822ad2003-08-04 23:36:39 +0000507
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000508 // Add move instruction(s)
Owen Andersonf6372aa2008-01-01 21:11:32 +0000509 const TargetInstrInfo* TII = MBB.getParent()->getTarget().getInstrInfo();
510 TII->loadRegFromStackSlot(MBB, MI, PhysReg, FrameIndex, RC);
Alkis Evlogimenos2acef2d2004-02-19 06:19:09 +0000511 ++NumLoads; // Update statistics
Chris Lattner42e0a8f2004-02-17 03:57:19 +0000512
Chris Lattner84bc5422007-12-31 04:13:23 +0000513 MF->getRegInfo().setPhysRegUsed(PhysReg);
Chris Lattnere53f4a02006-05-04 17:52:23 +0000514 MI->getOperand(OpNum).setReg(PhysReg); // Assign the input register
Evan Cheng839b7592008-01-17 02:08:17 +0000515 getVirtRegLastUse(VirtReg) = std::make_pair(MI, OpNum);
Chris Lattner42e0a8f2004-02-17 03:57:19 +0000516 return MI;
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000517}
518
Evan Cheng7ac19af2007-06-26 21:05:13 +0000519/// isReadModWriteImplicitKill - True if this is an implicit kill for a
520/// read/mod/write register, i.e. update partial register.
521static bool isReadModWriteImplicitKill(MachineInstr *MI, unsigned Reg) {
522 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
523 MachineOperand& MO = MI->getOperand(i);
524 if (MO.isRegister() && MO.getReg() == Reg && MO.isImplicit() &&
525 MO.isDef() && !MO.isDead())
526 return true;
527 }
528 return false;
529}
Chris Lattnerb8822ad2003-08-04 23:36:39 +0000530
Evan Cheng7ac19af2007-06-26 21:05:13 +0000531/// isReadModWriteImplicitDef - True if this is an implicit def for a
532/// read/mod/write register, i.e. update partial register.
533static bool isReadModWriteImplicitDef(MachineInstr *MI, unsigned Reg) {
534 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
535 MachineOperand& MO = MI->getOperand(i);
536 if (MO.isRegister() && MO.getReg() == Reg && MO.isImplicit() &&
537 !MO.isDef() && MO.isKill())
538 return true;
539 }
540 return false;
541}
Chris Lattnerb8822ad2003-08-04 23:36:39 +0000542
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000543void RALocal::AllocateBasicBlock(MachineBasicBlock &MBB) {
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000544 // loop over each instruction
Chris Lattnere6a88ac2005-11-09 18:22:42 +0000545 MachineBasicBlock::iterator MII = MBB.begin();
546 const TargetInstrInfo &TII = *TM->getInstrInfo();
Chris Lattner44500e32006-06-15 22:21:53 +0000547
Evan Chengddee8422006-11-15 20:55:15 +0000548 DEBUG(const BasicBlock *LBB = MBB.getBasicBlock();
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000549 if (LBB) DOUT << "\nStarting RegAlloc of BB: " << LBB->getName());
Evan Chengddee8422006-11-15 20:55:15 +0000550
Chris Lattner44500e32006-06-15 22:21:53 +0000551 // If this is the first basic block in the machine function, add live-in
552 // registers as active.
553 if (&MBB == &*MF->begin()) {
Chris Lattner84bc5422007-12-31 04:13:23 +0000554 for (MachineRegisterInfo::livein_iterator I=MF->getRegInfo().livein_begin(),
555 E = MF->getRegInfo().livein_end(); I != E; ++I) {
Chris Lattner44500e32006-06-15 22:21:53 +0000556 unsigned Reg = I->first;
Chris Lattner84bc5422007-12-31 04:13:23 +0000557 MF->getRegInfo().setPhysRegUsed(Reg);
Chris Lattner44500e32006-06-15 22:21:53 +0000558 PhysRegsUsed[Reg] = 0; // It is free and reserved now
Evan Cheng7ac19af2007-06-26 21:05:13 +0000559 AddToPhysRegsUseOrder(Reg);
Dan Gohman6f0d0242008-02-10 18:45:23 +0000560 for (const unsigned *AliasSet = TRI->getSubRegisters(Reg);
Chris Lattner44500e32006-06-15 22:21:53 +0000561 *AliasSet; ++AliasSet) {
Chris Lattner45d57882006-09-08 19:03:30 +0000562 if (PhysRegsUsed[*AliasSet] != -2) {
Evan Cheng7ac19af2007-06-26 21:05:13 +0000563 AddToPhysRegsUseOrder(*AliasSet);
Chris Lattner45d57882006-09-08 19:03:30 +0000564 PhysRegsUsed[*AliasSet] = 0; // It is free and reserved now
Chris Lattner84bc5422007-12-31 04:13:23 +0000565 MF->getRegInfo().setPhysRegUsed(*AliasSet);
Chris Lattner45d57882006-09-08 19:03:30 +0000566 }
Chris Lattner44500e32006-06-15 22:21:53 +0000567 }
568 }
569 }
570
571 // Otherwise, sequentially allocate each instruction in the MBB.
Chris Lattnere6a88ac2005-11-09 18:22:42 +0000572 while (MII != MBB.end()) {
573 MachineInstr *MI = MII++;
Chris Lattner749c6f62008-01-07 07:27:27 +0000574 const TargetInstrDesc &TID = MI->getDesc();
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000575 DEBUG(DOUT << "\nStarting RegAlloc of: " << *MI;
576 DOUT << " Regs have values: ";
Dan Gohman6f0d0242008-02-10 18:45:23 +0000577 for (unsigned i = 0; i != TRI->getNumRegs(); ++i)
Chris Lattner45d57882006-09-08 19:03:30 +0000578 if (PhysRegsUsed[i] != -1 && PhysRegsUsed[i] != -2)
Bill Wendlinge6d088a2008-02-26 21:47:57 +0000579 DOUT << "[" << TRI->getName(i)
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000580 << ",%reg" << PhysRegsUsed[i] << "] ";
581 DOUT << "\n");
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000582
Chris Lattnerae640432002-12-17 02:50:10 +0000583 // Loop over the implicit uses, making sure that they are at the head of the
584 // use order list, so they don't get reallocated.
Jim Laskeycd4317e2006-07-21 21:15:20 +0000585 if (TID.ImplicitUses) {
586 for (const unsigned *ImplicitUses = TID.ImplicitUses;
587 *ImplicitUses; ++ImplicitUses)
588 MarkPhysRegRecentlyUsed(*ImplicitUses);
589 }
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000590
Evan Chengddee8422006-11-15 20:55:15 +0000591 SmallVector<unsigned, 8> Kills;
592 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
593 MachineOperand& MO = MI->getOperand(i);
Evan Cheng7ac19af2007-06-26 21:05:13 +0000594 if (MO.isRegister() && MO.isKill()) {
595 if (!MO.isImplicit())
596 Kills.push_back(MO.getReg());
597 else if (!isReadModWriteImplicitKill(MI, MO.getReg()))
598 // These are extra physical register kills when a sub-register
599 // is defined (def of a sub-register is a read/mod/write of the
600 // larger registers). Ignore.
601 Kills.push_back(MO.getReg());
602 }
Evan Chengddee8422006-11-15 20:55:15 +0000603 }
604
Brian Gaeke53b99a02003-08-15 21:19:25 +0000605 // Get the used operands into registers. This has the potential to spill
Chris Lattnerb8822ad2003-08-04 23:36:39 +0000606 // incoming values if we are out of registers. Note that we completely
607 // ignore physical register uses here. We assume that if an explicit
608 // physical register is referenced by the instruction, that it is guaranteed
609 // to be live-in, or the input is badly hosed.
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000610 //
Alkis Evlogimenos71e353e2004-02-26 22:00:20 +0000611 for (unsigned i = 0; i != MI->getNumOperands(); ++i) {
612 MachineOperand& MO = MI->getOperand(i);
613 // here we are looking for only used operands (never def&use)
Evan Chengddee8422006-11-15 20:55:15 +0000614 if (MO.isRegister() && !MO.isDef() && MO.getReg() && !MO.isImplicit() &&
Dan Gohman6f0d0242008-02-10 18:45:23 +0000615 TargetRegisterInfo::isVirtualRegister(MO.getReg()))
Chris Lattner42e0a8f2004-02-17 03:57:19 +0000616 MI = reloadVirtReg(MBB, MI, i);
Alkis Evlogimenos71e353e2004-02-26 22:00:20 +0000617 }
Alkis Evlogimenos4de473b2004-02-13 18:20:47 +0000618
Evan Chengddee8422006-11-15 20:55:15 +0000619 // If this instruction is the last user of this register, kill the
Chris Lattner56ddada2004-02-17 17:49:10 +0000620 // value, freeing the register being used, so it doesn't need to be
621 // spilled to memory.
622 //
Evan Chengddee8422006-11-15 20:55:15 +0000623 for (unsigned i = 0, e = Kills.size(); i != e; ++i) {
624 unsigned VirtReg = Kills[i];
Chris Lattner56ddada2004-02-17 17:49:10 +0000625 unsigned PhysReg = VirtReg;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000626 if (TargetRegisterInfo::isVirtualRegister(VirtReg)) {
Chris Lattner56ddada2004-02-17 17:49:10 +0000627 // If the virtual register was never materialized into a register, it
628 // might not be in the map, but it won't hurt to zero it out anyway.
629 unsigned &PhysRegSlot = getVirt2PhysRegMapSlot(VirtReg);
630 PhysReg = PhysRegSlot;
631 PhysRegSlot = 0;
Chris Lattner0c5b8da2006-09-08 20:21:31 +0000632 } else if (PhysRegsUsed[PhysReg] == -2) {
633 // Unallocatable register dead, ignore.
634 continue;
Evan Cheng7ac19af2007-06-26 21:05:13 +0000635 } else {
Evan Cheng76500d52007-10-22 19:42:28 +0000636 assert((!PhysRegsUsed[PhysReg] || PhysRegsUsed[PhysReg] == -1) &&
Evan Cheng7ac19af2007-06-26 21:05:13 +0000637 "Silently clearing a virtual register?");
Chris Lattner56ddada2004-02-17 17:49:10 +0000638 }
Chris Lattner91a452b2003-01-13 00:25:40 +0000639
Chris Lattner56ddada2004-02-17 17:49:10 +0000640 if (PhysReg) {
Bill Wendlinge6d088a2008-02-26 21:47:57 +0000641 DOUT << " Last use of " << TRI->getName(PhysReg)
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000642 << "[%reg" << VirtReg <<"], removing it from live set\n";
Chris Lattner56ddada2004-02-17 17:49:10 +0000643 removePhysReg(PhysReg);
Dan Gohman6f0d0242008-02-10 18:45:23 +0000644 for (const unsigned *AliasSet = TRI->getSubRegisters(PhysReg);
Evan Chengddee8422006-11-15 20:55:15 +0000645 *AliasSet; ++AliasSet) {
646 if (PhysRegsUsed[*AliasSet] != -2) {
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000647 DOUT << " Last use of "
Bill Wendlinge6d088a2008-02-26 21:47:57 +0000648 << TRI->getName(*AliasSet)
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000649 << "[%reg" << VirtReg <<"], removing it from live set\n";
Evan Chengddee8422006-11-15 20:55:15 +0000650 removePhysReg(*AliasSet);
651 }
652 }
Chris Lattner91a452b2003-01-13 00:25:40 +0000653 }
654 }
655
656 // Loop over all of the operands of the instruction, spilling registers that
657 // are defined, and marking explicit destinations in the PhysRegsUsed map.
Alkis Evlogimenos71e353e2004-02-26 22:00:20 +0000658 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
659 MachineOperand& MO = MI->getOperand(i);
Evan Cheng438f7bc2006-11-10 08:43:01 +0000660 if (MO.isRegister() && MO.isDef() && !MO.isImplicit() && MO.getReg() &&
Dan Gohman6f0d0242008-02-10 18:45:23 +0000661 TargetRegisterInfo::isPhysicalRegister(MO.getReg())) {
Alkis Evlogimenos71e353e2004-02-26 22:00:20 +0000662 unsigned Reg = MO.getReg();
Chris Lattnercc406322006-09-08 19:11:11 +0000663 if (PhysRegsUsed[Reg] == -2) continue; // Something like ESP.
Evan Cheng7ac19af2007-06-26 21:05:13 +0000664 // These are extra physical register defs when a sub-register
665 // is defined (def of a sub-register is a read/mod/write of the
666 // larger registers). Ignore.
667 if (isReadModWriteImplicitDef(MI, MO.getReg())) continue;
668
Chris Lattner84bc5422007-12-31 04:13:23 +0000669 MF->getRegInfo().setPhysRegUsed(Reg);
Evan Chengddee8422006-11-15 20:55:15 +0000670 spillPhysReg(MBB, MI, Reg, true); // Spill any existing value in reg
Chris Lattner91a452b2003-01-13 00:25:40 +0000671 PhysRegsUsed[Reg] = 0; // It is free and reserved now
Evan Cheng7ac19af2007-06-26 21:05:13 +0000672 AddToPhysRegsUseOrder(Reg);
673
Dan Gohman6f0d0242008-02-10 18:45:23 +0000674 for (const unsigned *AliasSet = TRI->getSubRegisters(Reg);
Alkis Evlogimenos19b64862004-01-13 06:24:30 +0000675 *AliasSet; ++AliasSet) {
Chris Lattner45d57882006-09-08 19:03:30 +0000676 if (PhysRegsUsed[*AliasSet] != -2) {
Chris Lattner84bc5422007-12-31 04:13:23 +0000677 MF->getRegInfo().setPhysRegUsed(*AliasSet);
Evan Cheng7ac19af2007-06-26 21:05:13 +0000678 PhysRegsUsed[*AliasSet] = 0; // It is free and reserved now
679 AddToPhysRegsUseOrder(*AliasSet);
Chris Lattner45d57882006-09-08 19:03:30 +0000680 }
Alkis Evlogimenos19b64862004-01-13 06:24:30 +0000681 }
Chris Lattner91a452b2003-01-13 00:25:40 +0000682 }
Alkis Evlogimenos71e353e2004-02-26 22:00:20 +0000683 }
Chris Lattner91a452b2003-01-13 00:25:40 +0000684
685 // Loop over the implicit defs, spilling them as well.
Jim Laskeycd4317e2006-07-21 21:15:20 +0000686 if (TID.ImplicitDefs) {
687 for (const unsigned *ImplicitDefs = TID.ImplicitDefs;
688 *ImplicitDefs; ++ImplicitDefs) {
689 unsigned Reg = *ImplicitDefs;
Evan Cheng7ac19af2007-06-26 21:05:13 +0000690 if (PhysRegsUsed[Reg] != -2) {
Chris Lattner2b41b8e2006-09-19 18:02:01 +0000691 spillPhysReg(MBB, MI, Reg, true);
Evan Cheng7ac19af2007-06-26 21:05:13 +0000692 AddToPhysRegsUseOrder(Reg);
Chris Lattner2b41b8e2006-09-19 18:02:01 +0000693 PhysRegsUsed[Reg] = 0; // It is free and reserved now
694 }
Chris Lattner84bc5422007-12-31 04:13:23 +0000695 MF->getRegInfo().setPhysRegUsed(Reg);
Dan Gohman6f0d0242008-02-10 18:45:23 +0000696 for (const unsigned *AliasSet = TRI->getSubRegisters(Reg);
Jim Laskeycd4317e2006-07-21 21:15:20 +0000697 *AliasSet; ++AliasSet) {
Chris Lattner45d57882006-09-08 19:03:30 +0000698 if (PhysRegsUsed[*AliasSet] != -2) {
Evan Cheng7ac19af2007-06-26 21:05:13 +0000699 AddToPhysRegsUseOrder(*AliasSet);
700 PhysRegsUsed[*AliasSet] = 0; // It is free and reserved now
Chris Lattner84bc5422007-12-31 04:13:23 +0000701 MF->getRegInfo().setPhysRegUsed(*AliasSet);
Chris Lattner45d57882006-09-08 19:03:30 +0000702 }
Jim Laskeycd4317e2006-07-21 21:15:20 +0000703 }
Alkis Evlogimenos19b64862004-01-13 06:24:30 +0000704 }
Alkis Evlogimenosefe995a2003-12-13 01:20:58 +0000705 }
Chris Lattner91a452b2003-01-13 00:25:40 +0000706
Evan Chengddee8422006-11-15 20:55:15 +0000707 SmallVector<unsigned, 8> DeadDefs;
708 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
709 MachineOperand& MO = MI->getOperand(i);
710 if (MO.isRegister() && MO.isDead())
711 DeadDefs.push_back(MO.getReg());
712 }
713
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000714 // Okay, we have allocated all of the source operands and spilled any values
715 // that would be destroyed by defs of this instruction. Loop over the
Chris Lattner0648b162005-01-23 22:51:56 +0000716 // explicit defs and assign them to a register, spilling incoming values if
Chris Lattner91a452b2003-01-13 00:25:40 +0000717 // we need to scavenge a register.
Chris Lattner82bee0f2002-12-18 08:14:26 +0000718 //
Alkis Evlogimenos71e353e2004-02-26 22:00:20 +0000719 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
720 MachineOperand& MO = MI->getOperand(i);
Evan Cheng5d8062b2006-09-05 20:32:06 +0000721 if (MO.isRegister() && MO.isDef() && MO.getReg() &&
Dan Gohman6f0d0242008-02-10 18:45:23 +0000722 TargetRegisterInfo::isVirtualRegister(MO.getReg())) {
Alkis Evlogimenos71e353e2004-02-26 22:00:20 +0000723 unsigned DestVirtReg = MO.getReg();
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000724 unsigned DestPhysReg;
725
Alkis Evlogimenos9af9dbd2003-12-18 13:08:52 +0000726 // If DestVirtReg already has a value, use it.
Alkis Evlogimenos4de473b2004-02-13 18:20:47 +0000727 if (!(DestPhysReg = getVirt2PhysRegMapSlot(DestVirtReg)))
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000728 DestPhysReg = getReg(MBB, MI, DestVirtReg);
Chris Lattner84bc5422007-12-31 04:13:23 +0000729 MF->getRegInfo().setPhysRegUsed(DestPhysReg);
Chris Lattnerd5725632003-05-12 03:54:14 +0000730 markVirtRegModified(DestVirtReg);
Evan Cheng839b7592008-01-17 02:08:17 +0000731 getVirtRegLastUse(DestVirtReg) = std::make_pair((MachineInstr*)0, 0);
Bill Wendlinge6d088a2008-02-26 21:47:57 +0000732 DOUT << " Assigning " << TRI->getName(DestPhysReg)
Evan Cheng9af70902008-02-22 19:57:06 +0000733 << " to %reg" << DestVirtReg << "\n";
Chris Lattnere53f4a02006-05-04 17:52:23 +0000734 MI->getOperand(i).setReg(DestPhysReg); // Assign the output register
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000735 }
Alkis Evlogimenos71e353e2004-02-26 22:00:20 +0000736 }
Chris Lattner82bee0f2002-12-18 08:14:26 +0000737
Chris Lattner56ddada2004-02-17 17:49:10 +0000738 // If this instruction defines any registers that are immediately dead,
739 // kill them now.
740 //
Evan Chengddee8422006-11-15 20:55:15 +0000741 for (unsigned i = 0, e = DeadDefs.size(); i != e; ++i) {
742 unsigned VirtReg = DeadDefs[i];
Chris Lattner56ddada2004-02-17 17:49:10 +0000743 unsigned PhysReg = VirtReg;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000744 if (TargetRegisterInfo::isVirtualRegister(VirtReg)) {
Chris Lattner56ddada2004-02-17 17:49:10 +0000745 unsigned &PhysRegSlot = getVirt2PhysRegMapSlot(VirtReg);
746 PhysReg = PhysRegSlot;
747 assert(PhysReg != 0);
748 PhysRegSlot = 0;
Chris Lattner0c5b8da2006-09-08 20:21:31 +0000749 } else if (PhysRegsUsed[PhysReg] == -2) {
750 // Unallocatable register dead, ignore.
751 continue;
Chris Lattner56ddada2004-02-17 17:49:10 +0000752 }
Chris Lattner91a452b2003-01-13 00:25:40 +0000753
Chris Lattner56ddada2004-02-17 17:49:10 +0000754 if (PhysReg) {
Bill Wendlinge6d088a2008-02-26 21:47:57 +0000755 DOUT << " Register " << TRI->getName(PhysReg)
Chris Lattner56ddada2004-02-17 17:49:10 +0000756 << " [%reg" << VirtReg
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000757 << "] is never used, removing it frame live list\n";
Chris Lattner56ddada2004-02-17 17:49:10 +0000758 removePhysReg(PhysReg);
Dan Gohman6f0d0242008-02-10 18:45:23 +0000759 for (const unsigned *AliasSet = TRI->getAliasSet(PhysReg);
Evan Chengddee8422006-11-15 20:55:15 +0000760 *AliasSet; ++AliasSet) {
761 if (PhysRegsUsed[*AliasSet] != -2) {
Bill Wendlinge6d088a2008-02-26 21:47:57 +0000762 DOUT << " Register " << TRI->getName(*AliasSet)
Evan Chengddee8422006-11-15 20:55:15 +0000763 << " [%reg" << *AliasSet
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000764 << "] is never used, removing it frame live list\n";
Evan Chengddee8422006-11-15 20:55:15 +0000765 removePhysReg(*AliasSet);
766 }
767 }
Chris Lattner82bee0f2002-12-18 08:14:26 +0000768 }
769 }
Chris Lattnere6a88ac2005-11-09 18:22:42 +0000770
771 // Finally, if this is a noop copy instruction, zap it.
772 unsigned SrcReg, DstReg;
Evan Cheng2fc628d2008-02-06 19:16:53 +0000773 if (TII.isMoveInstr(*MI, SrcReg, DstReg) && SrcReg == DstReg)
Chris Lattnere6a88ac2005-11-09 18:22:42 +0000774 MBB.erase(MI);
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000775 }
776
Chris Lattnere6a88ac2005-11-09 18:22:42 +0000777 MachineBasicBlock::iterator MI = MBB.getFirstTerminator();
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000778
779 // Spill all physical registers holding virtual registers now.
Dan Gohman6f0d0242008-02-10 18:45:23 +0000780 for (unsigned i = 0, e = TRI->getNumRegs(); i != e; ++i)
Anton Korobeynikov4aefd6b2008-02-20 12:07:57 +0000781 if (PhysRegsUsed[i] != -1 && PhysRegsUsed[i] != -2) {
Chris Lattner64667b62004-02-09 01:26:13 +0000782 if (unsigned VirtReg = PhysRegsUsed[i])
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000783 spillVirtReg(MBB, MI, VirtReg, i);
Chris Lattner64667b62004-02-09 01:26:13 +0000784 else
785 removePhysReg(i);
Anton Korobeynikov4aefd6b2008-02-20 12:07:57 +0000786 }
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000787
Chris Lattner9a5ef202005-11-09 05:28:45 +0000788#if 0
789 // This checking code is very expensive.
Chris Lattnerecea5632004-02-09 02:12:04 +0000790 bool AllOk = true;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000791 for (unsigned i = TargetRegisterInfo::FirstVirtualRegister,
Chris Lattner84bc5422007-12-31 04:13:23 +0000792 e = MF->getRegInfo().getLastVirtReg(); i <= e; ++i)
Chris Lattnerecea5632004-02-09 02:12:04 +0000793 if (unsigned PR = Virt2PhysRegMap[i]) {
Bill Wendling832171c2006-12-07 20:04:42 +0000794 cerr << "Register still mapped: " << i << " -> " << PR << "\n";
Chris Lattnerecea5632004-02-09 02:12:04 +0000795 AllOk = false;
796 }
797 assert(AllOk && "Virtual registers still in phys regs?");
798#endif
Alkis Evlogimenos4de473b2004-02-13 18:20:47 +0000799
Chris Lattner128c2aa2003-08-17 18:01:15 +0000800 // Clear any physical register which appear live at the end of the basic
801 // block, but which do not hold any virtual registers. e.g., the stack
802 // pointer.
803 PhysRegsUseOrder.clear();
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000804}
805
Chris Lattner86c69a62002-12-17 03:16:10 +0000806
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000807/// runOnMachineFunction - Register allocate the whole function
808///
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000809bool RALocal::runOnMachineFunction(MachineFunction &Fn) {
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000810 DOUT << "Machine Function " << "\n";
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000811 MF = &Fn;
Chris Lattner580f9be2002-12-28 20:40:43 +0000812 TM = &Fn.getTarget();
Dan Gohman6f0d0242008-02-10 18:45:23 +0000813 TRI = TM->getRegisterInfo();
Owen Anderson6425f8b2008-01-07 01:35:56 +0000814 TII = TM->getInstrInfo();
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000815
Dan Gohman6f0d0242008-02-10 18:45:23 +0000816 PhysRegsUsed.assign(TRI->getNumRegs(), -1);
Chris Lattner45d57882006-09-08 19:03:30 +0000817
818 // At various places we want to efficiently check to see whether a register
819 // is allocatable. To handle this, we mark all unallocatable registers as
820 // being pinned down, permanently.
821 {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000822 BitVector Allocable = TRI->getAllocatableSet(Fn);
Chris Lattner45d57882006-09-08 19:03:30 +0000823 for (unsigned i = 0, e = Allocable.size(); i != e; ++i)
824 if (!Allocable[i])
825 PhysRegsUsed[i] = -2; // Mark the reg unallocable.
826 }
Chris Lattner64667b62004-02-09 01:26:13 +0000827
Alkis Evlogimenos4de473b2004-02-13 18:20:47 +0000828 // initialize the virtual->physical register map to have a 'null'
829 // mapping for all virtual registers
Evan Cheng644340a2008-01-17 00:35:26 +0000830 unsigned LastVirtReg = MF->getRegInfo().getLastVirtReg();
831 Virt2PhysRegMap.grow(LastVirtReg);
Evan Cheng839b7592008-01-17 02:08:17 +0000832 Virt2LastUseMap.grow(LastVirtReg);
Dan Gohman6f0d0242008-02-10 18:45:23 +0000833 VirtRegModified.resize(LastVirtReg+1-TargetRegisterInfo::FirstVirtualRegister);
Chris Lattnerecea5632004-02-09 02:12:04 +0000834
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000835 // Loop over all of the basic blocks, eliminating virtual register references
836 for (MachineFunction::iterator MBB = Fn.begin(), MBBe = Fn.end();
837 MBB != MBBe; ++MBB)
838 AllocateBasicBlock(*MBB);
839
Chris Lattner580f9be2002-12-28 20:40:43 +0000840 StackSlotForVirtReg.clear();
Alkis Evlogimenos4de473b2004-02-13 18:20:47 +0000841 PhysRegsUsed.clear();
Chris Lattner91a452b2003-01-13 00:25:40 +0000842 VirtRegModified.clear();
Chris Lattnerecea5632004-02-09 02:12:04 +0000843 Virt2PhysRegMap.clear();
Evan Cheng839b7592008-01-17 02:08:17 +0000844 Virt2LastUseMap.clear();
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000845 return true;
846}
847
Chris Lattneref09c632004-01-31 21:27:19 +0000848FunctionPass *llvm::createLocalRegisterAllocator() {
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000849 return new RALocal();
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000850}