blob: 327e44ccbd5c08a821759c210799f60500762bea [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//====- X86InstrSSE.td - Describe the X86 Instruction Set -------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Evan Cheng and is distributed under the University
6// of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 SSE instruction set, defining the instructions,
11// and properties of the instructions which are needed for code generation,
12// machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
16
17//===----------------------------------------------------------------------===//
18// SSE specific DAG Nodes.
19//===----------------------------------------------------------------------===//
20
21def SDTX86FPShiftOp : SDTypeProfile<1, 2, [ SDTCisSameAs<0, 1>,
22 SDTCisFP<0>, SDTCisInt<2> ]>;
23
Dan Gohmanf17a25c2007-07-18 16:29:46 +000024def X86fmin : SDNode<"X86ISD::FMIN", SDTFPBinOp>;
25def X86fmax : SDNode<"X86ISD::FMAX", SDTFPBinOp>;
26def X86fand : SDNode<"X86ISD::FAND", SDTFPBinOp,
27 [SDNPCommutative, SDNPAssociative]>;
28def X86for : SDNode<"X86ISD::FOR", SDTFPBinOp,
29 [SDNPCommutative, SDNPAssociative]>;
30def X86fxor : SDNode<"X86ISD::FXOR", SDTFPBinOp,
31 [SDNPCommutative, SDNPAssociative]>;
32def X86frsqrt : SDNode<"X86ISD::FRSQRT", SDTFPUnaryOp>;
33def X86frcp : SDNode<"X86ISD::FRCP", SDTFPUnaryOp>;
34def X86fsrl : SDNode<"X86ISD::FSRL", SDTX86FPShiftOp>;
35def X86comi : SDNode<"X86ISD::COMI", SDTX86CmpTest,
36 [SDNPHasChain, SDNPOutFlag]>;
37def X86ucomi : SDNode<"X86ISD::UCOMI", SDTX86CmpTest,
38 [SDNPHasChain, SDNPOutFlag]>;
39def X86s2vec : SDNode<"X86ISD::S2VEC", SDTypeProfile<1, 1, []>, []>;
40def X86pextrw : SDNode<"X86ISD::PEXTRW", SDTypeProfile<1, 2, []>, []>;
41def X86pinsrw : SDNode<"X86ISD::PINSRW", SDTypeProfile<1, 3, []>, []>;
42
43//===----------------------------------------------------------------------===//
44// SSE 'Special' Instructions
45//===----------------------------------------------------------------------===//
46
Evan Chengb783fa32007-07-19 01:14:50 +000047def IMPLICIT_DEF_VR128 : I<0, Pseudo, (outs VR128:$dst), (ins),
Dan Gohmanf17a25c2007-07-18 16:29:46 +000048 "#IMPLICIT_DEF $dst",
49 [(set VR128:$dst, (v4f32 (undef)))]>,
50 Requires<[HasSSE1]>;
Evan Chengb783fa32007-07-19 01:14:50 +000051def IMPLICIT_DEF_FR32 : I<0, Pseudo, (outs FR32:$dst), (ins),
Dan Gohmanf17a25c2007-07-18 16:29:46 +000052 "#IMPLICIT_DEF $dst",
53 [(set FR32:$dst, (undef))]>, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +000054def IMPLICIT_DEF_FR64 : I<0, Pseudo, (outs FR64:$dst), (ins),
Dan Gohmanf17a25c2007-07-18 16:29:46 +000055 "#IMPLICIT_DEF $dst",
56 [(set FR64:$dst, (undef))]>, Requires<[HasSSE2]>;
57
58//===----------------------------------------------------------------------===//
59// SSE Complex Patterns
60//===----------------------------------------------------------------------===//
61
62// These are 'extloads' from a scalar to the low element of a vector, zeroing
63// the top elements. These are used for the SSE 'ss' and 'sd' instruction
64// forms.
65def sse_load_f32 : ComplexPattern<v4f32, 4, "SelectScalarSSELoad", [],
66 [SDNPHasChain]>;
67def sse_load_f64 : ComplexPattern<v2f64, 4, "SelectScalarSSELoad", [],
68 [SDNPHasChain]>;
69
70def ssmem : Operand<v4f32> {
71 let PrintMethod = "printf32mem";
72 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc, i32imm);
73}
74def sdmem : Operand<v2f64> {
75 let PrintMethod = "printf64mem";
76 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc, i32imm);
77}
78
79//===----------------------------------------------------------------------===//
80// SSE pattern fragments
81//===----------------------------------------------------------------------===//
82
Dan Gohmanf17a25c2007-07-18 16:29:46 +000083def loadv4f32 : PatFrag<(ops node:$ptr), (v4f32 (load node:$ptr))>;
84def loadv2f64 : PatFrag<(ops node:$ptr), (v2f64 (load node:$ptr))>;
85def loadv4i32 : PatFrag<(ops node:$ptr), (v4i32 (load node:$ptr))>;
86def loadv2i64 : PatFrag<(ops node:$ptr), (v2i64 (load node:$ptr))>;
87
Dan Gohman11821702007-07-27 17:16:43 +000088// Like 'store', but always requires vector alignment.
Dan Gohman4a4f1512007-07-18 20:23:34 +000089def alignedstore : PatFrag<(ops node:$val, node:$ptr),
90 (st node:$val, node:$ptr), [{
91 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
92 return !ST->isTruncatingStore() &&
93 ST->getAddressingMode() == ISD::UNINDEXED &&
Dan Gohman11821702007-07-27 17:16:43 +000094 ST->getAlignment() >= 16;
Dan Gohman4a4f1512007-07-18 20:23:34 +000095 return false;
96}]>;
97
Dan Gohman11821702007-07-27 17:16:43 +000098// Like 'load', but always requires vector alignment.
Dan Gohman4a4f1512007-07-18 20:23:34 +000099def alignedload : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
100 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
101 return LD->getExtensionType() == ISD::NON_EXTLOAD &&
102 LD->getAddressingMode() == ISD::UNINDEXED &&
Dan Gohman11821702007-07-27 17:16:43 +0000103 LD->getAlignment() >= 16;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000104 return false;
105}]>;
106
Dan Gohman11821702007-07-27 17:16:43 +0000107def alignedloadfsf32 : PatFrag<(ops node:$ptr), (f32 (alignedload node:$ptr))>;
108def alignedloadfsf64 : PatFrag<(ops node:$ptr), (f64 (alignedload node:$ptr))>;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000109def alignedloadv4f32 : PatFrag<(ops node:$ptr), (v4f32 (alignedload node:$ptr))>;
110def alignedloadv2f64 : PatFrag<(ops node:$ptr), (v2f64 (alignedload node:$ptr))>;
111def alignedloadv4i32 : PatFrag<(ops node:$ptr), (v4i32 (alignedload node:$ptr))>;
112def alignedloadv2i64 : PatFrag<(ops node:$ptr), (v2i64 (alignedload node:$ptr))>;
113
114// Like 'load', but uses special alignment checks suitable for use in
115// memory operands in most SSE instructions, which are required to
116// be naturally aligned on some targets but not on others.
117// FIXME: Actually implement support for targets that don't require the
118// alignment. This probably wants a subtarget predicate.
119def memop : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
120 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
121 return LD->getExtensionType() == ISD::NON_EXTLOAD &&
122 LD->getAddressingMode() == ISD::UNINDEXED &&
Dan Gohman11821702007-07-27 17:16:43 +0000123 LD->getAlignment() >= 16;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000124 return false;
125}]>;
126
Dan Gohman11821702007-07-27 17:16:43 +0000127def memopfsf32 : PatFrag<(ops node:$ptr), (f32 (memop node:$ptr))>;
128def memopfsf64 : PatFrag<(ops node:$ptr), (f64 (memop node:$ptr))>;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000129def memopv4f32 : PatFrag<(ops node:$ptr), (v4f32 (memop node:$ptr))>;
130def memopv2f64 : PatFrag<(ops node:$ptr), (v2f64 (memop node:$ptr))>;
131def memopv4i32 : PatFrag<(ops node:$ptr), (v4i32 (memop node:$ptr))>;
132def memopv2i64 : PatFrag<(ops node:$ptr), (v2i64 (memop node:$ptr))>;
133
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000134def bc_v4f32 : PatFrag<(ops node:$in), (v4f32 (bitconvert node:$in))>;
135def bc_v2f64 : PatFrag<(ops node:$in), (v2f64 (bitconvert node:$in))>;
136def bc_v16i8 : PatFrag<(ops node:$in), (v16i8 (bitconvert node:$in))>;
137def bc_v8i16 : PatFrag<(ops node:$in), (v8i16 (bitconvert node:$in))>;
138def bc_v4i32 : PatFrag<(ops node:$in), (v4i32 (bitconvert node:$in))>;
139def bc_v2i64 : PatFrag<(ops node:$in), (v2i64 (bitconvert node:$in))>;
140
141def fp32imm0 : PatLeaf<(f32 fpimm), [{
142 return N->isExactlyValue(+0.0);
143}]>;
144
145def PSxLDQ_imm : SDNodeXForm<imm, [{
146 // Transformation function: imm >> 3
147 return getI32Imm(N->getValue() >> 3);
148}]>;
149
150// SHUFFLE_get_shuf_imm xform function: convert vector_shuffle mask to PSHUF*,
151// SHUFP* etc. imm.
152def SHUFFLE_get_shuf_imm : SDNodeXForm<build_vector, [{
153 return getI8Imm(X86::getShuffleSHUFImmediate(N));
154}]>;
155
156// SHUFFLE_get_pshufhw_imm xform function: convert vector_shuffle mask to
157// PSHUFHW imm.
158def SHUFFLE_get_pshufhw_imm : SDNodeXForm<build_vector, [{
159 return getI8Imm(X86::getShufflePSHUFHWImmediate(N));
160}]>;
161
162// SHUFFLE_get_pshuflw_imm xform function: convert vector_shuffle mask to
163// PSHUFLW imm.
164def SHUFFLE_get_pshuflw_imm : SDNodeXForm<build_vector, [{
165 return getI8Imm(X86::getShufflePSHUFLWImmediate(N));
166}]>;
167
168def SSE_splat_mask : PatLeaf<(build_vector), [{
169 return X86::isSplatMask(N);
170}], SHUFFLE_get_shuf_imm>;
171
172def SSE_splat_lo_mask : PatLeaf<(build_vector), [{
173 return X86::isSplatLoMask(N);
174}]>;
175
176def MOVHLPS_shuffle_mask : PatLeaf<(build_vector), [{
177 return X86::isMOVHLPSMask(N);
178}]>;
179
180def MOVHLPS_v_undef_shuffle_mask : PatLeaf<(build_vector), [{
181 return X86::isMOVHLPS_v_undef_Mask(N);
182}]>;
183
184def MOVHP_shuffle_mask : PatLeaf<(build_vector), [{
185 return X86::isMOVHPMask(N);
186}]>;
187
188def MOVLP_shuffle_mask : PatLeaf<(build_vector), [{
189 return X86::isMOVLPMask(N);
190}]>;
191
192def MOVL_shuffle_mask : PatLeaf<(build_vector), [{
193 return X86::isMOVLMask(N);
194}]>;
195
196def MOVSHDUP_shuffle_mask : PatLeaf<(build_vector), [{
197 return X86::isMOVSHDUPMask(N);
198}]>;
199
200def MOVSLDUP_shuffle_mask : PatLeaf<(build_vector), [{
201 return X86::isMOVSLDUPMask(N);
202}]>;
203
204def UNPCKL_shuffle_mask : PatLeaf<(build_vector), [{
205 return X86::isUNPCKLMask(N);
206}]>;
207
208def UNPCKH_shuffle_mask : PatLeaf<(build_vector), [{
209 return X86::isUNPCKHMask(N);
210}]>;
211
212def UNPCKL_v_undef_shuffle_mask : PatLeaf<(build_vector), [{
213 return X86::isUNPCKL_v_undef_Mask(N);
214}]>;
215
216def UNPCKH_v_undef_shuffle_mask : PatLeaf<(build_vector), [{
217 return X86::isUNPCKH_v_undef_Mask(N);
218}]>;
219
220def PSHUFD_shuffle_mask : PatLeaf<(build_vector), [{
221 return X86::isPSHUFDMask(N);
222}], SHUFFLE_get_shuf_imm>;
223
224def PSHUFHW_shuffle_mask : PatLeaf<(build_vector), [{
225 return X86::isPSHUFHWMask(N);
226}], SHUFFLE_get_pshufhw_imm>;
227
228def PSHUFLW_shuffle_mask : PatLeaf<(build_vector), [{
229 return X86::isPSHUFLWMask(N);
230}], SHUFFLE_get_pshuflw_imm>;
231
232def SHUFP_unary_shuffle_mask : PatLeaf<(build_vector), [{
233 return X86::isPSHUFDMask(N);
234}], SHUFFLE_get_shuf_imm>;
235
236def SHUFP_shuffle_mask : PatLeaf<(build_vector), [{
237 return X86::isSHUFPMask(N);
238}], SHUFFLE_get_shuf_imm>;
239
240def PSHUFD_binary_shuffle_mask : PatLeaf<(build_vector), [{
241 return X86::isSHUFPMask(N);
242}], SHUFFLE_get_shuf_imm>;
243
244//===----------------------------------------------------------------------===//
245// SSE scalar FP Instructions
246//===----------------------------------------------------------------------===//
247
248// CMOV* - Used to implement the SSE SELECT DAG operation. Expanded by the
249// scheduler into a branch sequence.
250let usesCustomDAGSchedInserter = 1 in { // Expanded by the scheduler.
251 def CMOV_FR32 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000252 (outs FR32:$dst), (ins FR32:$t, FR32:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000253 "#CMOV_FR32 PSEUDO!",
254 [(set FR32:$dst, (X86cmov FR32:$t, FR32:$f, imm:$cond))]>;
255 def CMOV_FR64 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000256 (outs FR64:$dst), (ins FR64:$t, FR64:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000257 "#CMOV_FR64 PSEUDO!",
258 [(set FR64:$dst, (X86cmov FR64:$t, FR64:$f, imm:$cond))]>;
259 def CMOV_V4F32 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000260 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000261 "#CMOV_V4F32 PSEUDO!",
262 [(set VR128:$dst,
263 (v4f32 (X86cmov VR128:$t, VR128:$f, imm:$cond)))]>;
264 def CMOV_V2F64 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000265 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000266 "#CMOV_V2F64 PSEUDO!",
267 [(set VR128:$dst,
268 (v2f64 (X86cmov VR128:$t, VR128:$f, imm:$cond)))]>;
269 def CMOV_V2I64 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000270 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000271 "#CMOV_V2I64 PSEUDO!",
272 [(set VR128:$dst,
273 (v2i64 (X86cmov VR128:$t, VR128:$f, imm:$cond)))]>;
274}
275
276//===----------------------------------------------------------------------===//
277// SSE1 Instructions
278//===----------------------------------------------------------------------===//
279
280// SSE1 Instruction Templates:
281//
282// SSI - SSE1 instructions with XS prefix.
283// PSI - SSE1 instructions with TB prefix.
284// PSIi8 - SSE1 instructions with ImmT == Imm8 and TB prefix.
285
Evan Chengb783fa32007-07-19 01:14:50 +0000286class SSI<bits<8> o, Format F, dag outs, dag ins, string asm, list<dag> pattern>
287 : I<o, F, outs, ins, asm, pattern>, XS, Requires<[HasSSE1]>;
288class PSI<bits<8> o, Format F, dag outs, dag ins, string asm, list<dag> pattern>
289 : I<o, F, outs, ins, asm, pattern>, TB, Requires<[HasSSE1]>;
290class PSIi8<bits<8> o, Format F, dag outs, dag ins, string asm,
291 list<dag> pattern>
292 : Ii8<o, F, outs, ins, asm, pattern>, TB, Requires<[HasSSE1]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000293
294// Move Instructions
Evan Chengb783fa32007-07-19 01:14:50 +0000295def MOVSSrr : SSI<0x10, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000296 "movss {$src, $dst|$dst, $src}", []>;
Evan Chengb783fa32007-07-19 01:14:50 +0000297def MOVSSrm : SSI<0x10, MRMSrcMem, (outs FR32:$dst), (ins f32mem:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000298 "movss {$src, $dst|$dst, $src}",
299 [(set FR32:$dst, (loadf32 addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000300def MOVSSmr : SSI<0x11, MRMDestMem, (outs), (ins f32mem:$dst, FR32:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000301 "movss {$src, $dst|$dst, $src}",
302 [(store FR32:$src, addr:$dst)]>;
303
304// Conversion instructions
Evan Chengb783fa32007-07-19 01:14:50 +0000305def CVTTSS2SIrr : SSI<0x2C, MRMSrcReg, (outs GR32:$dst), (ins FR32:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000306 "cvttss2si {$src, $dst|$dst, $src}",
307 [(set GR32:$dst, (fp_to_sint FR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000308def CVTTSS2SIrm : SSI<0x2C, MRMSrcMem, (outs GR32:$dst), (ins f32mem:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000309 "cvttss2si {$src, $dst|$dst, $src}",
310 [(set GR32:$dst, (fp_to_sint (loadf32 addr:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000311def CVTSI2SSrr : SSI<0x2A, MRMSrcReg, (outs FR32:$dst), (ins GR32:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000312 "cvtsi2ss {$src, $dst|$dst, $src}",
313 [(set FR32:$dst, (sint_to_fp GR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000314def CVTSI2SSrm : SSI<0x2A, MRMSrcMem, (outs FR32:$dst), (ins i32mem:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000315 "cvtsi2ss {$src, $dst|$dst, $src}",
316 [(set FR32:$dst, (sint_to_fp (loadi32 addr:$src)))]>;
317
318// Match intrinsics which expect XMM operand(s).
Evan Chengb783fa32007-07-19 01:14:50 +0000319def Int_CVTSS2SIrr : SSI<0x2D, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000320 "cvtss2si {$src, $dst|$dst, $src}",
321 [(set GR32:$dst, (int_x86_sse_cvtss2si VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000322def Int_CVTSS2SIrm : SSI<0x2D, MRMSrcMem, (outs GR32:$dst), (ins f32mem:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000323 "cvtss2si {$src, $dst|$dst, $src}",
324 [(set GR32:$dst, (int_x86_sse_cvtss2si
325 (load addr:$src)))]>;
326
327// Aliases for intrinsics
Evan Chengb783fa32007-07-19 01:14:50 +0000328def Int_CVTTSS2SIrr : SSI<0x2C, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000329 "cvttss2si {$src, $dst|$dst, $src}",
330 [(set GR32:$dst,
331 (int_x86_sse_cvttss2si VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000332def Int_CVTTSS2SIrm : SSI<0x2C, MRMSrcMem, (outs GR32:$dst), (ins f32mem:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000333 "cvttss2si {$src, $dst|$dst, $src}",
334 [(set GR32:$dst,
335 (int_x86_sse_cvttss2si(load addr:$src)))]>;
336
337let isTwoAddress = 1 in {
338 def Int_CVTSI2SSrr : SSI<0x2A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000339 (outs VR128:$dst), (ins VR128:$src1, GR32:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000340 "cvtsi2ss {$src2, $dst|$dst, $src2}",
341 [(set VR128:$dst, (int_x86_sse_cvtsi2ss VR128:$src1,
342 GR32:$src2))]>;
343 def Int_CVTSI2SSrm : SSI<0x2A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000344 (outs VR128:$dst), (ins VR128:$src1, i32mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000345 "cvtsi2ss {$src2, $dst|$dst, $src2}",
346 [(set VR128:$dst, (int_x86_sse_cvtsi2ss VR128:$src1,
347 (loadi32 addr:$src2)))]>;
348}
349
350// Comparison instructions
351let isTwoAddress = 1 in {
352 def CMPSSrr : SSI<0xC2, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000353 (outs FR32:$dst), (ins FR32:$src1, FR32:$src, SSECC:$cc),
Dan Gohmane7b5deb2007-07-26 15:11:50 +0000354 "cmp${cc}ss {$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000355 def CMPSSrm : SSI<0xC2, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000356 (outs FR32:$dst), (ins FR32:$src1, f32mem:$src, SSECC:$cc),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000357 "cmp${cc}ss {$src, $dst|$dst, $src}", []>;
358}
359
Evan Chengb783fa32007-07-19 01:14:50 +0000360def UCOMISSrr: PSI<0x2E, MRMSrcReg, (outs), (ins FR32:$src1, FR32:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000361 "ucomiss {$src2, $src1|$src1, $src2}",
362 [(X86cmp FR32:$src1, FR32:$src2)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000363def UCOMISSrm: PSI<0x2E, MRMSrcMem, (outs), (ins FR32:$src1, f32mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000364 "ucomiss {$src2, $src1|$src1, $src2}",
365 [(X86cmp FR32:$src1, (loadf32 addr:$src2))]>;
366
367// Aliases to match intrinsics which expect XMM operand(s).
368let isTwoAddress = 1 in {
369 def Int_CMPSSrr : SSI<0xC2, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000370 (outs VR128:$dst), (ins VR128:$src1, VR128:$src, SSECC:$cc),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000371 "cmp${cc}ss {$src, $dst|$dst, $src}",
372 [(set VR128:$dst, (int_x86_sse_cmp_ss VR128:$src1,
373 VR128:$src, imm:$cc))]>;
374 def Int_CMPSSrm : SSI<0xC2, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000375 (outs VR128:$dst), (ins VR128:$src1, f32mem:$src, SSECC:$cc),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000376 "cmp${cc}ss {$src, $dst|$dst, $src}",
377 [(set VR128:$dst, (int_x86_sse_cmp_ss VR128:$src1,
378 (load addr:$src), imm:$cc))]>;
379}
380
Evan Chengb783fa32007-07-19 01:14:50 +0000381def Int_UCOMISSrr: PSI<0x2E, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000382 "ucomiss {$src2, $src1|$src1, $src2}",
383 [(X86ucomi (v4f32 VR128:$src1), VR128:$src2)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000384def Int_UCOMISSrm: PSI<0x2E, MRMSrcMem, (outs), (ins VR128:$src1, f128mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000385 "ucomiss {$src2, $src1|$src1, $src2}",
386 [(X86ucomi (v4f32 VR128:$src1), (load addr:$src2))]>;
387
Evan Chengb783fa32007-07-19 01:14:50 +0000388def Int_COMISSrr: PSI<0x2F, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000389 "comiss {$src2, $src1|$src1, $src2}",
390 [(X86comi (v4f32 VR128:$src1), VR128:$src2)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000391def Int_COMISSrm: PSI<0x2F, MRMSrcMem, (outs), (ins VR128:$src1, f128mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000392 "comiss {$src2, $src1|$src1, $src2}",
393 [(X86comi (v4f32 VR128:$src1), (load addr:$src2))]>;
394
395// Aliases of packed SSE1 instructions for scalar use. These all have names that
396// start with 'Fs'.
397
398// Alias instructions that map fld0 to pxor for sse.
Evan Chengb783fa32007-07-19 01:14:50 +0000399def FsFLD0SS : I<0xEF, MRMInitReg, (outs FR32:$dst), (ins),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000400 "pxor $dst, $dst", [(set FR32:$dst, fp32imm0)]>,
401 Requires<[HasSSE1]>, TB, OpSize;
402
403// Alias instruction to do FR32 reg-to-reg copy using movaps. Upper bits are
404// disregarded.
Evan Chengb783fa32007-07-19 01:14:50 +0000405def FsMOVAPSrr : PSI<0x28, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000406 "movaps {$src, $dst|$dst, $src}", []>;
407
408// Alias instruction to load FR32 from f128mem using movaps. Upper bits are
409// disregarded.
Evan Chengb783fa32007-07-19 01:14:50 +0000410def FsMOVAPSrm : PSI<0x28, MRMSrcMem, (outs FR32:$dst), (ins f128mem:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000411 "movaps {$src, $dst|$dst, $src}",
Dan Gohman11821702007-07-27 17:16:43 +0000412 [(set FR32:$dst, (alignedloadfsf32 addr:$src))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000413
414// Alias bitwise logical operations using SSE logical ops on packed FP values.
415let isTwoAddress = 1 in {
416let isCommutable = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000417 def FsANDPSrr : PSI<0x54, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000418 "andps {$src2, $dst|$dst, $src2}",
419 [(set FR32:$dst, (X86fand FR32:$src1, FR32:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000420 def FsORPSrr : PSI<0x56, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000421 "orps {$src2, $dst|$dst, $src2}",
422 [(set FR32:$dst, (X86for FR32:$src1, FR32:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000423 def FsXORPSrr : PSI<0x57, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000424 "xorps {$src2, $dst|$dst, $src2}",
425 [(set FR32:$dst, (X86fxor FR32:$src1, FR32:$src2))]>;
426}
427
Evan Chengb783fa32007-07-19 01:14:50 +0000428def FsANDPSrm : PSI<0x54, MRMSrcMem, (outs FR32:$dst), (ins FR32:$src1, f128mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000429 "andps {$src2, $dst|$dst, $src2}",
430 [(set FR32:$dst, (X86fand FR32:$src1,
Dan Gohman11821702007-07-27 17:16:43 +0000431 (memopfsf32 addr:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000432def FsORPSrm : PSI<0x56, MRMSrcMem, (outs FR32:$dst), (ins FR32:$src1, f128mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000433 "orps {$src2, $dst|$dst, $src2}",
434 [(set FR32:$dst, (X86for FR32:$src1,
Dan Gohman11821702007-07-27 17:16:43 +0000435 (memopfsf32 addr:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000436def FsXORPSrm : PSI<0x57, MRMSrcMem, (outs FR32:$dst), (ins FR32:$src1, f128mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000437 "xorps {$src2, $dst|$dst, $src2}",
438 [(set FR32:$dst, (X86fxor FR32:$src1,
Dan Gohman11821702007-07-27 17:16:43 +0000439 (memopfsf32 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000440
441def FsANDNPSrr : PSI<0x55, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000442 (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000443 "andnps {$src2, $dst|$dst, $src2}", []>;
444def FsANDNPSrm : PSI<0x55, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000445 (outs FR32:$dst), (ins FR32:$src1, f128mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000446 "andnps {$src2, $dst|$dst, $src2}", []>;
447}
448
449/// basic_sse1_fp_binop_rm - SSE1 binops come in both scalar and vector forms.
450///
451/// In addition, we also have a special variant of the scalar form here to
452/// represent the associated intrinsic operation. This form is unlike the
453/// plain scalar form, in that it takes an entire vector (instead of a scalar)
454/// and leaves the top elements undefined.
455///
456/// These three forms can each be reg+reg or reg+mem, so there are a total of
457/// six "instructions".
458///
459let isTwoAddress = 1 in {
460multiclass basic_sse1_fp_binop_rm<bits<8> opc, string OpcodeStr,
461 SDNode OpNode, Intrinsic F32Int,
462 bit Commutable = 0> {
463 // Scalar operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000464 def SSrr : SSI<opc, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000465 !strconcat(OpcodeStr, "ss {$src2, $dst|$dst, $src2}"),
466 [(set FR32:$dst, (OpNode FR32:$src1, FR32:$src2))]> {
467 let isCommutable = Commutable;
468 }
469
470 // Scalar operation, reg+mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000471 def SSrm : SSI<opc, MRMSrcMem, (outs FR32:$dst), (ins FR32:$src1, f32mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000472 !strconcat(OpcodeStr, "ss {$src2, $dst|$dst, $src2}"),
473 [(set FR32:$dst, (OpNode FR32:$src1, (load addr:$src2)))]>;
474
475 // Vector operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000476 def PSrr : PSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000477 !strconcat(OpcodeStr, "ps {$src2, $dst|$dst, $src2}"),
478 [(set VR128:$dst, (v4f32 (OpNode VR128:$src1, VR128:$src2)))]> {
479 let isCommutable = Commutable;
480 }
481
482 // Vector operation, reg+mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000483 def PSrm : PSI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000484 !strconcat(OpcodeStr, "ps {$src2, $dst|$dst, $src2}"),
Dan Gohman4a4f1512007-07-18 20:23:34 +0000485 [(set VR128:$dst, (OpNode VR128:$src1, (memopv4f32 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000486
487 // Intrinsic operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000488 def SSrr_Int : SSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000489 !strconcat(OpcodeStr, "ss {$src2, $dst|$dst, $src2}"),
490 [(set VR128:$dst, (F32Int VR128:$src1, VR128:$src2))]> {
491 let isCommutable = Commutable;
492 }
493
494 // Intrinsic operation, reg+mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000495 def SSrm_Int : SSI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, ssmem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000496 !strconcat(OpcodeStr, "ss {$src2, $dst|$dst, $src2}"),
497 [(set VR128:$dst, (F32Int VR128:$src1,
498 sse_load_f32:$src2))]>;
499}
500}
501
502// Arithmetic instructions
503defm ADD : basic_sse1_fp_binop_rm<0x58, "add", fadd, int_x86_sse_add_ss, 1>;
504defm MUL : basic_sse1_fp_binop_rm<0x59, "mul", fmul, int_x86_sse_mul_ss, 1>;
505defm SUB : basic_sse1_fp_binop_rm<0x5C, "sub", fsub, int_x86_sse_sub_ss>;
506defm DIV : basic_sse1_fp_binop_rm<0x5E, "div", fdiv, int_x86_sse_div_ss>;
507
508/// sse1_fp_binop_rm - Other SSE1 binops
509///
510/// This multiclass is like basic_sse1_fp_binop_rm, with the addition of
511/// instructions for a full-vector intrinsic form. Operations that map
512/// onto C operators don't use this form since they just use the plain
513/// vector form instead of having a separate vector intrinsic form.
514///
515/// This provides a total of eight "instructions".
516///
517let isTwoAddress = 1 in {
518multiclass sse1_fp_binop_rm<bits<8> opc, string OpcodeStr,
519 SDNode OpNode,
520 Intrinsic F32Int,
521 Intrinsic V4F32Int,
522 bit Commutable = 0> {
523
524 // Scalar operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000525 def SSrr : SSI<opc, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000526 !strconcat(OpcodeStr, "ss {$src2, $dst|$dst, $src2}"),
527 [(set FR32:$dst, (OpNode FR32:$src1, FR32:$src2))]> {
528 let isCommutable = Commutable;
529 }
530
531 // Scalar operation, reg+mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000532 def SSrm : SSI<opc, MRMSrcMem, (outs FR32:$dst), (ins FR32:$src1, f32mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000533 !strconcat(OpcodeStr, "ss {$src2, $dst|$dst, $src2}"),
534 [(set FR32:$dst, (OpNode FR32:$src1, (load addr:$src2)))]>;
535
536 // Vector operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000537 def PSrr : PSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000538 !strconcat(OpcodeStr, "ps {$src2, $dst|$dst, $src2}"),
539 [(set VR128:$dst, (v4f32 (OpNode VR128:$src1, VR128:$src2)))]> {
540 let isCommutable = Commutable;
541 }
542
543 // Vector operation, reg+mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000544 def PSrm : PSI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000545 !strconcat(OpcodeStr, "ps {$src2, $dst|$dst, $src2}"),
Dan Gohman4a4f1512007-07-18 20:23:34 +0000546 [(set VR128:$dst, (OpNode VR128:$src1, (memopv4f32 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000547
548 // Intrinsic operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000549 def SSrr_Int : SSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000550 !strconcat(OpcodeStr, "ss {$src2, $dst|$dst, $src2}"),
551 [(set VR128:$dst, (F32Int VR128:$src1, VR128:$src2))]> {
552 let isCommutable = Commutable;
553 }
554
555 // Intrinsic operation, reg+mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000556 def SSrm_Int : SSI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, ssmem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000557 !strconcat(OpcodeStr, "ss {$src2, $dst|$dst, $src2}"),
558 [(set VR128:$dst, (F32Int VR128:$src1,
559 sse_load_f32:$src2))]>;
560
561 // Vector intrinsic operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000562 def PSrr_Int : PSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000563 !strconcat(OpcodeStr, "ps {$src2, $dst|$dst, $src2}"),
564 [(set VR128:$dst, (V4F32Int VR128:$src1, VR128:$src2))]> {
565 let isCommutable = Commutable;
566 }
567
568 // Vector intrinsic operation, reg+mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000569 def PSrm_Int : PSI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f32mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000570 !strconcat(OpcodeStr, "ps {$src2, $dst|$dst, $src2}"),
571 [(set VR128:$dst, (V4F32Int VR128:$src1, (load addr:$src2)))]>;
572}
573}
574
575defm MAX : sse1_fp_binop_rm<0x5F, "max", X86fmax,
576 int_x86_sse_max_ss, int_x86_sse_max_ps>;
577defm MIN : sse1_fp_binop_rm<0x5D, "min", X86fmin,
578 int_x86_sse_min_ss, int_x86_sse_min_ps>;
579
580//===----------------------------------------------------------------------===//
581// SSE packed FP Instructions
582
583// Move Instructions
Evan Chengb783fa32007-07-19 01:14:50 +0000584def MOVAPSrr : PSI<0x28, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000585 "movaps {$src, $dst|$dst, $src}", []>;
Evan Chengb783fa32007-07-19 01:14:50 +0000586def MOVAPSrm : PSI<0x28, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000587 "movaps {$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000588 [(set VR128:$dst, (alignedloadv4f32 addr:$src))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000589
Evan Chengb783fa32007-07-19 01:14:50 +0000590def MOVAPSmr : PSI<0x29, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000591 "movaps {$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000592 [(alignedstore (v4f32 VR128:$src), addr:$dst)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000593
Evan Chengb783fa32007-07-19 01:14:50 +0000594def MOVUPSrr : PSI<0x10, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000595 "movups {$src, $dst|$dst, $src}", []>;
Evan Chengb783fa32007-07-19 01:14:50 +0000596def MOVUPSrm : PSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000597 "movups {$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000598 [(set VR128:$dst, (loadv4f32 addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000599def MOVUPSmr : PSI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000600 "movups {$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000601 [(store (v4f32 VR128:$src), addr:$dst)]>;
602
603// Intrinsic forms of MOVUPS load and store
Evan Chengb783fa32007-07-19 01:14:50 +0000604def MOVUPSrm_Int : PSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman4a4f1512007-07-18 20:23:34 +0000605 "movups {$src, $dst|$dst, $src}",
606 [(set VR128:$dst, (int_x86_sse_loadu_ps addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000607def MOVUPSmr_Int : PSI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman4a4f1512007-07-18 20:23:34 +0000608 "movups {$src, $dst|$dst, $src}",
609 [(int_x86_sse_storeu_ps addr:$dst, VR128:$src)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000610
611let isTwoAddress = 1 in {
612 let AddedComplexity = 20 in {
613 def MOVLPSrm : PSI<0x12, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000614 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000615 "movlps {$src2, $dst|$dst, $src2}",
616 [(set VR128:$dst,
617 (v4f32 (vector_shuffle VR128:$src1,
618 (bc_v4f32 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))),
619 MOVLP_shuffle_mask)))]>;
620 def MOVHPSrm : PSI<0x16, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000621 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000622 "movhps {$src2, $dst|$dst, $src2}",
623 [(set VR128:$dst,
624 (v4f32 (vector_shuffle VR128:$src1,
625 (bc_v4f32 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))),
626 MOVHP_shuffle_mask)))]>;
627 } // AddedComplexity
628} // isTwoAddress
629
Evan Chengb783fa32007-07-19 01:14:50 +0000630def MOVLPSmr : PSI<0x13, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000631 "movlps {$src, $dst|$dst, $src}",
632 [(store (f64 (vector_extract (bc_v2f64 (v4f32 VR128:$src)),
633 (iPTR 0))), addr:$dst)]>;
634
635// v2f64 extract element 1 is always custom lowered to unpack high to low
636// and extract element 0 so the non-store version isn't too horrible.
Evan Chengb783fa32007-07-19 01:14:50 +0000637def MOVHPSmr : PSI<0x17, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000638 "movhps {$src, $dst|$dst, $src}",
639 [(store (f64 (vector_extract
640 (v2f64 (vector_shuffle
641 (bc_v2f64 (v4f32 VR128:$src)), (undef),
642 UNPCKH_shuffle_mask)), (iPTR 0))),
643 addr:$dst)]>;
644
645let isTwoAddress = 1 in {
646let AddedComplexity = 15 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000647def MOVLHPSrr : PSI<0x16, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000648 "movlhps {$src2, $dst|$dst, $src2}",
649 [(set VR128:$dst,
650 (v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
651 MOVHP_shuffle_mask)))]>;
652
Evan Chengb783fa32007-07-19 01:14:50 +0000653def MOVHLPSrr : PSI<0x12, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000654 "movhlps {$src2, $dst|$dst, $src2}",
655 [(set VR128:$dst,
656 (v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
657 MOVHLPS_shuffle_mask)))]>;
658} // AddedComplexity
659} // isTwoAddress
660
661
662
663// Arithmetic
664
665/// sse1_fp_unop_rm - SSE1 unops come in both scalar and vector forms.
666///
667/// In addition, we also have a special variant of the scalar form here to
668/// represent the associated intrinsic operation. This form is unlike the
669/// plain scalar form, in that it takes an entire vector (instead of a
670/// scalar) and leaves the top elements undefined.
671///
672/// And, we have a special variant form for a full-vector intrinsic form.
673///
674/// These four forms can each have a reg or a mem operand, so there are a
675/// total of eight "instructions".
676///
677multiclass sse1_fp_unop_rm<bits<8> opc, string OpcodeStr,
678 SDNode OpNode,
679 Intrinsic F32Int,
680 Intrinsic V4F32Int,
681 bit Commutable = 0> {
682 // Scalar operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000683 def SSr : SSI<opc, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000684 !strconcat(OpcodeStr, "ss {$src, $dst|$dst, $src}"),
685 [(set FR32:$dst, (OpNode FR32:$src))]> {
686 let isCommutable = Commutable;
687 }
688
689 // Scalar operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000690 def SSm : SSI<opc, MRMSrcMem, (outs FR32:$dst), (ins f32mem:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000691 !strconcat(OpcodeStr, "ss {$src, $dst|$dst, $src}"),
692 [(set FR32:$dst, (OpNode (load addr:$src)))]>;
693
694 // Vector operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000695 def PSr : PSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000696 !strconcat(OpcodeStr, "ps {$src, $dst|$dst, $src}"),
697 [(set VR128:$dst, (v4f32 (OpNode VR128:$src)))]> {
698 let isCommutable = Commutable;
699 }
700
701 // Vector operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000702 def PSm : PSI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000703 !strconcat(OpcodeStr, "ps {$src, $dst|$dst, $src}"),
Dan Gohman4a4f1512007-07-18 20:23:34 +0000704 [(set VR128:$dst, (OpNode (memopv4f32 addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000705
706 // Intrinsic operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000707 def SSr_Int : SSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000708 !strconcat(OpcodeStr, "ss {$src, $dst|$dst, $src}"),
709 [(set VR128:$dst, (F32Int VR128:$src))]> {
710 let isCommutable = Commutable;
711 }
712
713 // Intrinsic operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000714 def SSm_Int : SSI<opc, MRMSrcMem, (outs VR128:$dst), (ins ssmem:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000715 !strconcat(OpcodeStr, "ss {$src, $dst|$dst, $src}"),
716 [(set VR128:$dst, (F32Int sse_load_f32:$src))]>;
717
718 // Vector intrinsic operation, reg
Evan Chengb783fa32007-07-19 01:14:50 +0000719 def PSr_Int : PSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000720 !strconcat(OpcodeStr, "ps {$src, $dst|$dst, $src}"),
721 [(set VR128:$dst, (V4F32Int VR128:$src))]> {
722 let isCommutable = Commutable;
723 }
724
725 // Vector intrinsic operation, mem
Evan Chengb783fa32007-07-19 01:14:50 +0000726 def PSm_Int : PSI<opc, MRMSrcMem, (outs VR128:$dst), (ins f32mem:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000727 !strconcat(OpcodeStr, "ps {$src, $dst|$dst, $src}"),
728 [(set VR128:$dst, (V4F32Int (load addr:$src)))]>;
729}
730
731// Square root.
732defm SQRT : sse1_fp_unop_rm<0x51, "sqrt", fsqrt,
733 int_x86_sse_sqrt_ss, int_x86_sse_sqrt_ps>;
734
735// Reciprocal approximations. Note that these typically require refinement
736// in order to obtain suitable precision.
737defm RSQRT : sse1_fp_unop_rm<0x52, "rsqrt", X86frsqrt,
738 int_x86_sse_rsqrt_ss, int_x86_sse_rsqrt_ps>;
739defm RCP : sse1_fp_unop_rm<0x53, "rcp", X86frcp,
740 int_x86_sse_rcp_ss, int_x86_sse_rcp_ps>;
741
742// Logical
743let isTwoAddress = 1 in {
744 let isCommutable = 1 in {
745 def ANDPSrr : PSI<0x54, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000746 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000747 "andps {$src2, $dst|$dst, $src2}",
748 [(set VR128:$dst, (v2i64
749 (and VR128:$src1, VR128:$src2)))]>;
750 def ORPSrr : PSI<0x56, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000751 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000752 "orps {$src2, $dst|$dst, $src2}",
753 [(set VR128:$dst, (v2i64
754 (or VR128:$src1, VR128:$src2)))]>;
755 def XORPSrr : PSI<0x57, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000756 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000757 "xorps {$src2, $dst|$dst, $src2}",
758 [(set VR128:$dst, (v2i64
759 (xor VR128:$src1, VR128:$src2)))]>;
760 }
761
762 def ANDPSrm : PSI<0x54, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000763 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000764 "andps {$src2, $dst|$dst, $src2}",
Evan Cheng8e92cd12007-07-19 23:34:10 +0000765 [(set VR128:$dst, (and (bc_v2i64 (v4f32 VR128:$src1)),
766 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000767 def ORPSrm : PSI<0x56, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000768 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000769 "orps {$src2, $dst|$dst, $src2}",
Evan Cheng8e92cd12007-07-19 23:34:10 +0000770 [(set VR128:$dst, (or (bc_v2i64 (v4f32 VR128:$src1)),
771 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000772 def XORPSrm : PSI<0x57, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000773 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000774 "xorps {$src2, $dst|$dst, $src2}",
Evan Cheng8e92cd12007-07-19 23:34:10 +0000775 [(set VR128:$dst, (xor (bc_v2i64 (v4f32 VR128:$src1)),
776 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000777 def ANDNPSrr : PSI<0x55, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000778 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000779 "andnps {$src2, $dst|$dst, $src2}",
780 [(set VR128:$dst,
781 (v2i64 (and (xor VR128:$src1,
782 (bc_v2i64 (v4i32 immAllOnesV))),
783 VR128:$src2)))]>;
784 def ANDNPSrm : PSI<0x55, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000785 (outs VR128:$dst), (ins VR128:$src1,f128mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000786 "andnps {$src2, $dst|$dst, $src2}",
787 [(set VR128:$dst,
Evan Cheng8e92cd12007-07-19 23:34:10 +0000788 (v2i64 (and (xor (bc_v2i64 (v4f32 VR128:$src1)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000789 (bc_v2i64 (v4i32 immAllOnesV))),
Evan Cheng8e92cd12007-07-19 23:34:10 +0000790 (memopv2i64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000791}
792
793let isTwoAddress = 1 in {
794 def CMPPSrri : PSIi8<0xC2, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000795 (outs VR128:$dst), (ins VR128:$src1, VR128:$src, SSECC:$cc),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000796 "cmp${cc}ps {$src, $dst|$dst, $src}",
797 [(set VR128:$dst, (int_x86_sse_cmp_ps VR128:$src1,
798 VR128:$src, imm:$cc))]>;
799 def CMPPSrmi : PSIi8<0xC2, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000800 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src, SSECC:$cc),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000801 "cmp${cc}ps {$src, $dst|$dst, $src}",
802 [(set VR128:$dst, (int_x86_sse_cmp_ps VR128:$src1,
803 (load addr:$src), imm:$cc))]>;
804}
805
806// Shuffle and unpack instructions
807let isTwoAddress = 1 in {
808 let isConvertibleToThreeAddress = 1 in // Convert to pshufd
809 def SHUFPSrri : PSIi8<0xC6, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000810 (outs VR128:$dst), (ins VR128:$src1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000811 VR128:$src2, i32i8imm:$src3),
812 "shufps {$src3, $src2, $dst|$dst, $src2, $src3}",
813 [(set VR128:$dst,
814 (v4f32 (vector_shuffle
815 VR128:$src1, VR128:$src2,
816 SHUFP_shuffle_mask:$src3)))]>;
817 def SHUFPSrmi : PSIi8<0xC6, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000818 (outs VR128:$dst), (ins VR128:$src1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000819 f128mem:$src2, i32i8imm:$src3),
820 "shufps {$src3, $src2, $dst|$dst, $src2, $src3}",
821 [(set VR128:$dst,
822 (v4f32 (vector_shuffle
823 VR128:$src1, (load addr:$src2),
824 SHUFP_shuffle_mask:$src3)))]>;
825
826 let AddedComplexity = 10 in {
827 def UNPCKHPSrr : PSI<0x15, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000828 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000829 "unpckhps {$src2, $dst|$dst, $src2}",
830 [(set VR128:$dst,
831 (v4f32 (vector_shuffle
832 VR128:$src1, VR128:$src2,
833 UNPCKH_shuffle_mask)))]>;
834 def UNPCKHPSrm : PSI<0x15, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000835 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000836 "unpckhps {$src2, $dst|$dst, $src2}",
837 [(set VR128:$dst,
838 (v4f32 (vector_shuffle
839 VR128:$src1, (load addr:$src2),
840 UNPCKH_shuffle_mask)))]>;
841
842 def UNPCKLPSrr : PSI<0x14, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000843 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000844 "unpcklps {$src2, $dst|$dst, $src2}",
845 [(set VR128:$dst,
846 (v4f32 (vector_shuffle
847 VR128:$src1, VR128:$src2,
848 UNPCKL_shuffle_mask)))]>;
849 def UNPCKLPSrm : PSI<0x14, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000850 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000851 "unpcklps {$src2, $dst|$dst, $src2}",
852 [(set VR128:$dst,
853 (v4f32 (vector_shuffle
854 VR128:$src1, (load addr:$src2),
855 UNPCKL_shuffle_mask)))]>;
856 } // AddedComplexity
857} // isTwoAddress
858
859// Mask creation
Evan Chengb783fa32007-07-19 01:14:50 +0000860def MOVMSKPSrr : PSI<0x50, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000861 "movmskps {$src, $dst|$dst, $src}",
862 [(set GR32:$dst, (int_x86_sse_movmsk_ps VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000863def MOVMSKPDrr : PSI<0x50, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000864 "movmskpd {$src, $dst|$dst, $src}",
865 [(set GR32:$dst, (int_x86_sse2_movmsk_pd VR128:$src))]>;
866
867// Prefetching loads.
868// TODO: no intrinsics for these?
Evan Chengb783fa32007-07-19 01:14:50 +0000869def PREFETCHT0 : PSI<0x18, MRM1m, (outs), (ins i8mem:$src), "prefetcht0 $src", []>;
870def PREFETCHT1 : PSI<0x18, MRM2m, (outs), (ins i8mem:$src), "prefetcht1 $src", []>;
871def PREFETCHT2 : PSI<0x18, MRM3m, (outs), (ins i8mem:$src), "prefetcht2 $src", []>;
872def PREFETCHNTA : PSI<0x18, MRM0m, (outs), (ins i8mem:$src), "prefetchnta $src", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000873
874// Non-temporal stores
Evan Chengb783fa32007-07-19 01:14:50 +0000875def MOVNTPSmr : PSI<0x2B, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000876 "movntps {$src, $dst|$dst, $src}",
877 [(int_x86_sse_movnt_ps addr:$dst, VR128:$src)]>;
878
879// Load, store, and memory fence
Evan Chengb783fa32007-07-19 01:14:50 +0000880def SFENCE : PSI<0xAE, MRM7m, (outs), (ins), "sfence", [(int_x86_sse_sfence)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000881
882// MXCSR register
Evan Chengb783fa32007-07-19 01:14:50 +0000883def LDMXCSR : PSI<0xAE, MRM2m, (outs), (ins i32mem:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000884 "ldmxcsr $src", [(int_x86_sse_ldmxcsr addr:$src)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000885def STMXCSR : PSI<0xAE, MRM3m, (outs), (ins i32mem:$dst),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000886 "stmxcsr $dst", [(int_x86_sse_stmxcsr addr:$dst)]>;
887
888// Alias instructions that map zero vector to pxor / xorp* for sse.
889// FIXME: remove when we can teach regalloc that xor reg, reg is ok.
890let isReMaterializable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000891def V_SET0 : PSI<0x57, MRMInitReg, (outs VR128:$dst), (ins),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000892 "xorps $dst, $dst",
893 [(set VR128:$dst, (v4f32 immAllZerosV))]>;
894
895// FR32 to 128-bit vector conversion.
Evan Chengb783fa32007-07-19 01:14:50 +0000896def MOVSS2PSrr : SSI<0x10, MRMSrcReg, (outs VR128:$dst), (ins FR32:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000897 "movss {$src, $dst|$dst, $src}",
898 [(set VR128:$dst,
899 (v4f32 (scalar_to_vector FR32:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000900def MOVSS2PSrm : SSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f32mem:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000901 "movss {$src, $dst|$dst, $src}",
902 [(set VR128:$dst,
903 (v4f32 (scalar_to_vector (loadf32 addr:$src))))]>;
904
905// FIXME: may not be able to eliminate this movss with coalescing the src and
906// dest register classes are different. We really want to write this pattern
907// like this:
908// def : Pat<(f32 (vector_extract (v4f32 VR128:$src), (iPTR 0))),
909// (f32 FR32:$src)>;
Evan Chengb783fa32007-07-19 01:14:50 +0000910def MOVPS2SSrr : SSI<0x10, MRMSrcReg, (outs FR32:$dst), (ins VR128:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000911 "movss {$src, $dst|$dst, $src}",
912 [(set FR32:$dst, (vector_extract (v4f32 VR128:$src),
913 (iPTR 0)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000914def MOVPS2SSmr : SSI<0x11, MRMDestMem, (outs), (ins f32mem:$dst, VR128:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000915 "movss {$src, $dst|$dst, $src}",
916 [(store (f32 (vector_extract (v4f32 VR128:$src),
917 (iPTR 0))), addr:$dst)]>;
918
919
920// Move to lower bits of a VR128, leaving upper bits alone.
921// Three operand (but two address) aliases.
922let isTwoAddress = 1 in {
923 def MOVLSS2PSrr : SSI<0x10, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000924 (outs VR128:$dst), (ins VR128:$src1, FR32:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000925 "movss {$src2, $dst|$dst, $src2}", []>;
926
927 let AddedComplexity = 15 in
928 def MOVLPSrr : SSI<0x10, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000929 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000930 "movss {$src2, $dst|$dst, $src2}",
931 [(set VR128:$dst,
932 (v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
933 MOVL_shuffle_mask)))]>;
934}
935
936// Move to lower bits of a VR128 and zeroing upper bits.
937// Loading from memory automatically zeroing upper bits.
938let AddedComplexity = 20 in
Evan Chengb783fa32007-07-19 01:14:50 +0000939def MOVZSS2PSrm : SSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f32mem:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000940 "movss {$src, $dst|$dst, $src}",
941 [(set VR128:$dst, (v4f32 (vector_shuffle immAllZerosV,
942 (v4f32 (scalar_to_vector (loadf32 addr:$src))),
943 MOVL_shuffle_mask)))]>;
944
945
946//===----------------------------------------------------------------------===//
947// SSE2 Instructions
948//===----------------------------------------------------------------------===//
949
950// SSE2 Instruction Templates:
951//
952// SDI - SSE2 instructions with XD prefix.
953// PDI - SSE2 instructions with TB and OpSize prefixes.
954// PDIi8 - SSE2 instructions with ImmT == Imm8 and TB and OpSize prefixes.
955
Evan Chengb783fa32007-07-19 01:14:50 +0000956class SDI<bits<8> o, Format F, dag outs, dag ins, string asm, list<dag> pattern>
957 : I<o, F, outs, ins, asm, pattern>, XD, Requires<[HasSSE2]>;
958class PDI<bits<8> o, Format F, dag outs, dag ins, string asm, list<dag> pattern>
959 : I<o, F, outs, ins, asm, pattern>, TB, OpSize, Requires<[HasSSE2]>;
960class PDIi8<bits<8> o, Format F, dag outs, dag ins, string asm,
961 list<dag> pattern>
962 : Ii8<o, F, outs, ins, asm, pattern>, TB, OpSize, Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000963
964// Move Instructions
Evan Chengb783fa32007-07-19 01:14:50 +0000965def MOVSDrr : SDI<0x10, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000966 "movsd {$src, $dst|$dst, $src}", []>;
Evan Chengb783fa32007-07-19 01:14:50 +0000967def MOVSDrm : SDI<0x10, MRMSrcMem, (outs FR64:$dst), (ins f64mem:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000968 "movsd {$src, $dst|$dst, $src}",
969 [(set FR64:$dst, (loadf64 addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000970def MOVSDmr : SDI<0x11, MRMDestMem, (outs), (ins f64mem:$dst, FR64:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000971 "movsd {$src, $dst|$dst, $src}",
972 [(store FR64:$src, addr:$dst)]>;
973
974// Conversion instructions
Evan Chengb783fa32007-07-19 01:14:50 +0000975def CVTTSD2SIrr : SDI<0x2C, MRMSrcReg, (outs GR32:$dst), (ins FR64:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000976 "cvttsd2si {$src, $dst|$dst, $src}",
977 [(set GR32:$dst, (fp_to_sint FR64:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000978def CVTTSD2SIrm : SDI<0x2C, MRMSrcMem, (outs GR32:$dst), (ins f64mem:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000979 "cvttsd2si {$src, $dst|$dst, $src}",
980 [(set GR32:$dst, (fp_to_sint (loadf64 addr:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000981def CVTSD2SSrr : SDI<0x5A, MRMSrcReg, (outs FR32:$dst), (ins FR64:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000982 "cvtsd2ss {$src, $dst|$dst, $src}",
983 [(set FR32:$dst, (fround FR64:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000984def CVTSD2SSrm : SDI<0x5A, MRMSrcMem, (outs FR32:$dst), (ins f64mem:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000985 "cvtsd2ss {$src, $dst|$dst, $src}",
986 [(set FR32:$dst, (fround (loadf64 addr:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000987def CVTSI2SDrr : SDI<0x2A, MRMSrcReg, (outs FR64:$dst), (ins GR32:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000988 "cvtsi2sd {$src, $dst|$dst, $src}",
989 [(set FR64:$dst, (sint_to_fp GR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000990def CVTSI2SDrm : SDI<0x2A, MRMSrcMem, (outs FR64:$dst), (ins i32mem:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000991 "cvtsi2sd {$src, $dst|$dst, $src}",
992 [(set FR64:$dst, (sint_to_fp (loadi32 addr:$src)))]>;
993
994// SSE2 instructions with XS prefix
Evan Chengb783fa32007-07-19 01:14:50 +0000995def CVTSS2SDrr : I<0x5A, MRMSrcReg, (outs FR64:$dst), (ins FR32:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000996 "cvtss2sd {$src, $dst|$dst, $src}",
997 [(set FR64:$dst, (fextend FR32:$src))]>, XS,
998 Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000999def CVTSS2SDrm : I<0x5A, MRMSrcMem, (outs FR64:$dst), (ins f32mem:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001000 "cvtss2sd {$src, $dst|$dst, $src}",
1001 [(set FR64:$dst, (extloadf32 addr:$src))]>, XS,
1002 Requires<[HasSSE2]>;
1003
1004// Match intrinsics which expect XMM operand(s).
Evan Chengb783fa32007-07-19 01:14:50 +00001005def Int_CVTSD2SIrr : SDI<0x2D, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001006 "cvtsd2si {$src, $dst|$dst, $src}",
1007 [(set GR32:$dst, (int_x86_sse2_cvtsd2si VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001008def Int_CVTSD2SIrm : SDI<0x2D, MRMSrcMem, (outs GR32:$dst), (ins f128mem:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001009 "cvtsd2si {$src, $dst|$dst, $src}",
1010 [(set GR32:$dst, (int_x86_sse2_cvtsd2si
1011 (load addr:$src)))]>;
1012
1013// Aliases for intrinsics
Evan Chengb783fa32007-07-19 01:14:50 +00001014def Int_CVTTSD2SIrr : SDI<0x2C, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001015 "cvttsd2si {$src, $dst|$dst, $src}",
1016 [(set GR32:$dst,
1017 (int_x86_sse2_cvttsd2si VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001018def Int_CVTTSD2SIrm : SDI<0x2C, MRMSrcMem, (outs GR32:$dst), (ins f128mem:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001019 "cvttsd2si {$src, $dst|$dst, $src}",
1020 [(set GR32:$dst, (int_x86_sse2_cvttsd2si
1021 (load addr:$src)))]>;
1022
1023// Comparison instructions
1024let isTwoAddress = 1 in {
1025 def CMPSDrr : SDI<0xC2, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001026 (outs FR64:$dst), (ins FR64:$src1, FR64:$src, SSECC:$cc),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001027 "cmp${cc}sd {$src, $dst|$dst, $src}", []>;
1028 def CMPSDrm : SDI<0xC2, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001029 (outs FR64:$dst), (ins FR64:$src1, f64mem:$src, SSECC:$cc),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001030 "cmp${cc}sd {$src, $dst|$dst, $src}", []>;
1031}
1032
Evan Chengb783fa32007-07-19 01:14:50 +00001033def UCOMISDrr: PDI<0x2E, MRMSrcReg, (outs), (ins FR64:$src1, FR64:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001034 "ucomisd {$src2, $src1|$src1, $src2}",
1035 [(X86cmp FR64:$src1, FR64:$src2)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001036def UCOMISDrm: PDI<0x2E, MRMSrcMem, (outs), (ins FR64:$src1, f64mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001037 "ucomisd {$src2, $src1|$src1, $src2}",
1038 [(X86cmp FR64:$src1, (loadf64 addr:$src2))]>;
1039
1040// Aliases to match intrinsics which expect XMM operand(s).
1041let isTwoAddress = 1 in {
1042 def Int_CMPSDrr : SDI<0xC2, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001043 (outs VR128:$dst), (ins VR128:$src1, VR128:$src, SSECC:$cc),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001044 "cmp${cc}sd {$src, $dst|$dst, $src}",
1045 [(set VR128:$dst, (int_x86_sse2_cmp_sd VR128:$src1,
1046 VR128:$src, imm:$cc))]>;
1047 def Int_CMPSDrm : SDI<0xC2, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001048 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src, SSECC:$cc),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001049 "cmp${cc}sd {$src, $dst|$dst, $src}",
1050 [(set VR128:$dst, (int_x86_sse2_cmp_sd VR128:$src1,
1051 (load addr:$src), imm:$cc))]>;
1052}
1053
Evan Chengb783fa32007-07-19 01:14:50 +00001054def Int_UCOMISDrr: PDI<0x2E, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001055 "ucomisd {$src2, $src1|$src1, $src2}",
1056 [(X86ucomi (v2f64 VR128:$src1), (v2f64 VR128:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001057def Int_UCOMISDrm: PDI<0x2E, MRMSrcMem, (outs), (ins VR128:$src1, f128mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001058 "ucomisd {$src2, $src1|$src1, $src2}",
1059 [(X86ucomi (v2f64 VR128:$src1), (load addr:$src2))]>;
1060
Evan Chengb783fa32007-07-19 01:14:50 +00001061def Int_COMISDrr: PDI<0x2F, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001062 "comisd {$src2, $src1|$src1, $src2}",
1063 [(X86comi (v2f64 VR128:$src1), (v2f64 VR128:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001064def Int_COMISDrm: PDI<0x2F, MRMSrcMem, (outs), (ins VR128:$src1, f128mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001065 "comisd {$src2, $src1|$src1, $src2}",
1066 [(X86comi (v2f64 VR128:$src1), (load addr:$src2))]>;
1067
1068// Aliases of packed SSE2 instructions for scalar use. These all have names that
1069// start with 'Fs'.
1070
1071// Alias instructions that map fld0 to pxor for sse.
Evan Chengb783fa32007-07-19 01:14:50 +00001072def FsFLD0SD : I<0xEF, MRMInitReg, (outs FR64:$dst), (ins),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001073 "pxor $dst, $dst", [(set FR64:$dst, fpimm0)]>,
1074 Requires<[HasSSE2]>, TB, OpSize;
1075
1076// Alias instruction to do FR64 reg-to-reg copy using movapd. Upper bits are
1077// disregarded.
Evan Chengb783fa32007-07-19 01:14:50 +00001078def FsMOVAPDrr : PDI<0x28, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001079 "movapd {$src, $dst|$dst, $src}", []>;
1080
1081// Alias instruction to load FR64 from f128mem using movapd. Upper bits are
1082// disregarded.
Evan Chengb783fa32007-07-19 01:14:50 +00001083def FsMOVAPDrm : PDI<0x28, MRMSrcMem, (outs FR64:$dst), (ins f128mem:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001084 "movapd {$src, $dst|$dst, $src}",
Dan Gohman11821702007-07-27 17:16:43 +00001085 [(set FR64:$dst, (alignedloadfsf64 addr:$src))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001086
1087// Alias bitwise logical operations using SSE logical ops on packed FP values.
1088let isTwoAddress = 1 in {
1089let isCommutable = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +00001090 def FsANDPDrr : PDI<0x54, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src1, FR64:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001091 "andpd {$src2, $dst|$dst, $src2}",
1092 [(set FR64:$dst, (X86fand FR64:$src1, FR64:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001093 def FsORPDrr : PDI<0x56, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src1, FR64:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001094 "orpd {$src2, $dst|$dst, $src2}",
1095 [(set FR64:$dst, (X86for FR64:$src1, FR64:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001096 def FsXORPDrr : PDI<0x57, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src1, FR64:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001097 "xorpd {$src2, $dst|$dst, $src2}",
1098 [(set FR64:$dst, (X86fxor FR64:$src1, FR64:$src2))]>;
1099}
1100
Evan Chengb783fa32007-07-19 01:14:50 +00001101def FsANDPDrm : PDI<0x54, MRMSrcMem, (outs FR64:$dst), (ins FR64:$src1, f128mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001102 "andpd {$src2, $dst|$dst, $src2}",
1103 [(set FR64:$dst, (X86fand FR64:$src1,
Dan Gohman11821702007-07-27 17:16:43 +00001104 (memopfsf64 addr:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001105def FsORPDrm : PDI<0x56, MRMSrcMem, (outs FR64:$dst), (ins FR64:$src1, f128mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001106 "orpd {$src2, $dst|$dst, $src2}",
1107 [(set FR64:$dst, (X86for FR64:$src1,
Dan Gohman11821702007-07-27 17:16:43 +00001108 (memopfsf64 addr:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001109def FsXORPDrm : PDI<0x57, MRMSrcMem, (outs FR64:$dst), (ins FR64:$src1, f128mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001110 "xorpd {$src2, $dst|$dst, $src2}",
1111 [(set FR64:$dst, (X86fxor FR64:$src1,
Dan Gohman11821702007-07-27 17:16:43 +00001112 (memopfsf64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001113
1114def FsANDNPDrr : PDI<0x55, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001115 (outs FR64:$dst), (ins FR64:$src1, FR64:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001116 "andnpd {$src2, $dst|$dst, $src2}", []>;
1117def FsANDNPDrm : PDI<0x55, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001118 (outs FR64:$dst), (ins FR64:$src1, f128mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001119 "andnpd {$src2, $dst|$dst, $src2}", []>;
1120}
1121
1122/// basic_sse2_fp_binop_rm - SSE2 binops come in both scalar and vector forms.
1123///
1124/// In addition, we also have a special variant of the scalar form here to
1125/// represent the associated intrinsic operation. This form is unlike the
1126/// plain scalar form, in that it takes an entire vector (instead of a scalar)
1127/// and leaves the top elements undefined.
1128///
1129/// These three forms can each be reg+reg or reg+mem, so there are a total of
1130/// six "instructions".
1131///
1132let isTwoAddress = 1 in {
1133multiclass basic_sse2_fp_binop_rm<bits<8> opc, string OpcodeStr,
1134 SDNode OpNode, Intrinsic F64Int,
1135 bit Commutable = 0> {
1136 // Scalar operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001137 def SDrr : SDI<opc, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src1, FR64:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001138 !strconcat(OpcodeStr, "sd {$src2, $dst|$dst, $src2}"),
1139 [(set FR64:$dst, (OpNode FR64:$src1, FR64:$src2))]> {
1140 let isCommutable = Commutable;
1141 }
1142
1143 // Scalar operation, reg+mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001144 def SDrm : SDI<opc, MRMSrcMem, (outs FR64:$dst), (ins FR64:$src1, f64mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001145 !strconcat(OpcodeStr, "sd {$src2, $dst|$dst, $src2}"),
1146 [(set FR64:$dst, (OpNode FR64:$src1, (load addr:$src2)))]>;
1147
1148 // Vector operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001149 def PDrr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001150 !strconcat(OpcodeStr, "pd {$src2, $dst|$dst, $src2}"),
1151 [(set VR128:$dst, (v2f64 (OpNode VR128:$src1, VR128:$src2)))]> {
1152 let isCommutable = Commutable;
1153 }
1154
1155 // Vector operation, reg+mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001156 def PDrm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001157 !strconcat(OpcodeStr, "pd {$src2, $dst|$dst, $src2}"),
Dan Gohman4a4f1512007-07-18 20:23:34 +00001158 [(set VR128:$dst, (OpNode VR128:$src1, (memopv2f64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001159
1160 // Intrinsic operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001161 def SDrr_Int : SDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001162 !strconcat(OpcodeStr, "sd {$src2, $dst|$dst, $src2}"),
1163 [(set VR128:$dst, (F64Int VR128:$src1, VR128:$src2))]> {
1164 let isCommutable = Commutable;
1165 }
1166
1167 // Intrinsic operation, reg+mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001168 def SDrm_Int : SDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, sdmem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001169 !strconcat(OpcodeStr, "sd {$src2, $dst|$dst, $src2}"),
1170 [(set VR128:$dst, (F64Int VR128:$src1,
1171 sse_load_f64:$src2))]>;
1172}
1173}
1174
1175// Arithmetic instructions
1176defm ADD : basic_sse2_fp_binop_rm<0x58, "add", fadd, int_x86_sse2_add_sd, 1>;
1177defm MUL : basic_sse2_fp_binop_rm<0x59, "mul", fmul, int_x86_sse2_mul_sd, 1>;
1178defm SUB : basic_sse2_fp_binop_rm<0x5C, "sub", fsub, int_x86_sse2_sub_sd>;
1179defm DIV : basic_sse2_fp_binop_rm<0x5E, "div", fdiv, int_x86_sse2_div_sd>;
1180
1181/// sse2_fp_binop_rm - Other SSE2 binops
1182///
1183/// This multiclass is like basic_sse2_fp_binop_rm, with the addition of
1184/// instructions for a full-vector intrinsic form. Operations that map
1185/// onto C operators don't use this form since they just use the plain
1186/// vector form instead of having a separate vector intrinsic form.
1187///
1188/// This provides a total of eight "instructions".
1189///
1190let isTwoAddress = 1 in {
1191multiclass sse2_fp_binop_rm<bits<8> opc, string OpcodeStr,
1192 SDNode OpNode,
1193 Intrinsic F64Int,
1194 Intrinsic V2F64Int,
1195 bit Commutable = 0> {
1196
1197 // Scalar operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001198 def SDrr : SDI<opc, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src1, FR64:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001199 !strconcat(OpcodeStr, "sd {$src2, $dst|$dst, $src2}"),
1200 [(set FR64:$dst, (OpNode FR64:$src1, FR64:$src2))]> {
1201 let isCommutable = Commutable;
1202 }
1203
1204 // Scalar operation, reg+mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001205 def SDrm : SDI<opc, MRMSrcMem, (outs FR64:$dst), (ins FR64:$src1, f64mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001206 !strconcat(OpcodeStr, "sd {$src2, $dst|$dst, $src2}"),
1207 [(set FR64:$dst, (OpNode FR64:$src1, (load addr:$src2)))]>;
1208
1209 // Vector operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001210 def PDrr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001211 !strconcat(OpcodeStr, "pd {$src2, $dst|$dst, $src2}"),
1212 [(set VR128:$dst, (v2f64 (OpNode VR128:$src1, VR128:$src2)))]> {
1213 let isCommutable = Commutable;
1214 }
1215
1216 // Vector operation, reg+mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001217 def PDrm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001218 !strconcat(OpcodeStr, "pd {$src2, $dst|$dst, $src2}"),
Dan Gohman4a4f1512007-07-18 20:23:34 +00001219 [(set VR128:$dst, (OpNode VR128:$src1, (memopv2f64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001220
1221 // Intrinsic operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001222 def SDrr_Int : SDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001223 !strconcat(OpcodeStr, "sd {$src2, $dst|$dst, $src2}"),
1224 [(set VR128:$dst, (F64Int VR128:$src1, VR128:$src2))]> {
1225 let isCommutable = Commutable;
1226 }
1227
1228 // Intrinsic operation, reg+mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001229 def SDrm_Int : SDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, sdmem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001230 !strconcat(OpcodeStr, "sd {$src2, $dst|$dst, $src2}"),
1231 [(set VR128:$dst, (F64Int VR128:$src1,
1232 sse_load_f64:$src2))]>;
1233
1234 // Vector intrinsic operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001235 def PDrr_Int : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001236 !strconcat(OpcodeStr, "pd {$src2, $dst|$dst, $src2}"),
1237 [(set VR128:$dst, (V2F64Int VR128:$src1, VR128:$src2))]> {
1238 let isCommutable = Commutable;
1239 }
1240
1241 // Vector intrinsic operation, reg+mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001242 def PDrm_Int : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001243 !strconcat(OpcodeStr, "pd {$src2, $dst|$dst, $src2}"),
1244 [(set VR128:$dst, (V2F64Int VR128:$src1, (load addr:$src2)))]>;
1245}
1246}
1247
1248defm MAX : sse2_fp_binop_rm<0x5F, "max", X86fmax,
1249 int_x86_sse2_max_sd, int_x86_sse2_max_pd>;
1250defm MIN : sse2_fp_binop_rm<0x5D, "min", X86fmin,
1251 int_x86_sse2_min_sd, int_x86_sse2_min_pd>;
1252
1253//===----------------------------------------------------------------------===//
1254// SSE packed FP Instructions
1255
1256// Move Instructions
Evan Chengb783fa32007-07-19 01:14:50 +00001257def MOVAPDrr : PDI<0x28, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001258 "movapd {$src, $dst|$dst, $src}", []>;
Evan Chengb783fa32007-07-19 01:14:50 +00001259def MOVAPDrm : PDI<0x28, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001260 "movapd {$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001261 [(set VR128:$dst, (alignedloadv2f64 addr:$src))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001262
Evan Chengb783fa32007-07-19 01:14:50 +00001263def MOVAPDmr : PDI<0x29, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001264 "movapd {$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001265 [(alignedstore (v2f64 VR128:$src), addr:$dst)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001266
Evan Chengb783fa32007-07-19 01:14:50 +00001267def MOVUPDrr : PDI<0x10, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001268 "movupd {$src, $dst|$dst, $src}", []>;
Evan Chengb783fa32007-07-19 01:14:50 +00001269def MOVUPDrm : PDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001270 "movupd {$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001271 [(set VR128:$dst, (loadv2f64 addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001272def MOVUPDmr : PDI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001273 "movupd {$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001274 [(store (v2f64 VR128:$src), addr:$dst)]>;
1275
1276// Intrinsic forms of MOVUPD load and store
Evan Chengb783fa32007-07-19 01:14:50 +00001277def MOVUPDrm_Int : PDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman4a4f1512007-07-18 20:23:34 +00001278 "movupd {$src, $dst|$dst, $src}",
1279 [(set VR128:$dst, (int_x86_sse2_loadu_pd addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001280def MOVUPDmr_Int : PDI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman4a4f1512007-07-18 20:23:34 +00001281 "movupd {$src, $dst|$dst, $src}",
1282 [(int_x86_sse2_storeu_pd addr:$dst, VR128:$src)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001283
1284let isTwoAddress = 1 in {
1285 let AddedComplexity = 20 in {
1286 def MOVLPDrm : PDI<0x12, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001287 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001288 "movlpd {$src2, $dst|$dst, $src2}",
1289 [(set VR128:$dst,
1290 (v2f64 (vector_shuffle VR128:$src1,
1291 (scalar_to_vector (loadf64 addr:$src2)),
1292 MOVLP_shuffle_mask)))]>;
1293 def MOVHPDrm : PDI<0x16, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001294 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001295 "movhpd {$src2, $dst|$dst, $src2}",
1296 [(set VR128:$dst,
1297 (v2f64 (vector_shuffle VR128:$src1,
1298 (scalar_to_vector (loadf64 addr:$src2)),
1299 MOVHP_shuffle_mask)))]>;
1300 } // AddedComplexity
1301} // isTwoAddress
1302
Evan Chengb783fa32007-07-19 01:14:50 +00001303def MOVLPDmr : PDI<0x13, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001304 "movlpd {$src, $dst|$dst, $src}",
1305 [(store (f64 (vector_extract (v2f64 VR128:$src),
1306 (iPTR 0))), addr:$dst)]>;
1307
1308// v2f64 extract element 1 is always custom lowered to unpack high to low
1309// and extract element 0 so the non-store version isn't too horrible.
Evan Chengb783fa32007-07-19 01:14:50 +00001310def MOVHPDmr : PDI<0x17, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001311 "movhpd {$src, $dst|$dst, $src}",
1312 [(store (f64 (vector_extract
1313 (v2f64 (vector_shuffle VR128:$src, (undef),
1314 UNPCKH_shuffle_mask)), (iPTR 0))),
1315 addr:$dst)]>;
1316
1317// SSE2 instructions without OpSize prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001318def Int_CVTDQ2PSrr : I<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001319 "cvtdq2ps {$src, $dst|$dst, $src}",
1320 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps VR128:$src))]>,
1321 TB, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001322def Int_CVTDQ2PSrm : I<0x5B, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001323 "cvtdq2ps {$src, $dst|$dst, $src}",
1324 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps
Dan Gohman4a4f1512007-07-18 20:23:34 +00001325 (bitconvert (memopv2i64 addr:$src))))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001326 TB, Requires<[HasSSE2]>;
1327
1328// SSE2 instructions with XS prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001329def Int_CVTDQ2PDrr : I<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001330 "cvtdq2pd {$src, $dst|$dst, $src}",
1331 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd VR128:$src))]>,
1332 XS, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001333def Int_CVTDQ2PDrm : I<0xE6, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001334 "cvtdq2pd {$src, $dst|$dst, $src}",
1335 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd
Dan Gohman4a4f1512007-07-18 20:23:34 +00001336 (bitconvert (memopv2i64 addr:$src))))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001337 XS, Requires<[HasSSE2]>;
1338
Evan Chengb783fa32007-07-19 01:14:50 +00001339def Int_CVTPS2DQrr : PDI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001340 "cvtps2dq {$src, $dst|$dst, $src}",
1341 [(set VR128:$dst, (int_x86_sse2_cvtps2dq VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001342def Int_CVTPS2DQrm : PDI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001343 "cvtps2dq {$src, $dst|$dst, $src}",
1344 [(set VR128:$dst, (int_x86_sse2_cvtps2dq
1345 (load addr:$src)))]>;
1346// SSE2 packed instructions with XS prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001347def Int_CVTTPS2DQrr : I<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001348 "cvttps2dq {$src, $dst|$dst, $src}",
1349 [(set VR128:$dst, (int_x86_sse2_cvttps2dq VR128:$src))]>,
1350 XS, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001351def Int_CVTTPS2DQrm : I<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001352 "cvttps2dq {$src, $dst|$dst, $src}",
1353 [(set VR128:$dst, (int_x86_sse2_cvttps2dq
1354 (load addr:$src)))]>,
1355 XS, Requires<[HasSSE2]>;
1356
1357// SSE2 packed instructions with XD prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001358def Int_CVTPD2DQrr : I<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001359 "cvtpd2dq {$src, $dst|$dst, $src}",
1360 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq VR128:$src))]>,
1361 XD, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001362def Int_CVTPD2DQrm : I<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001363 "cvtpd2dq {$src, $dst|$dst, $src}",
1364 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq
1365 (load addr:$src)))]>,
1366 XD, Requires<[HasSSE2]>;
1367
Evan Chengb783fa32007-07-19 01:14:50 +00001368def Int_CVTTPD2DQrr : PDI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001369 "cvttpd2dq {$src, $dst|$dst, $src}",
1370 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001371def Int_CVTTPD2DQrm : PDI<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001372 "cvttpd2dq {$src, $dst|$dst, $src}",
1373 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq
1374 (load addr:$src)))]>;
1375
1376// SSE2 instructions without OpSize prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001377def Int_CVTPS2PDrr : I<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001378 "cvtps2pd {$src, $dst|$dst, $src}",
1379 [(set VR128:$dst, (int_x86_sse2_cvtps2pd VR128:$src))]>,
1380 TB, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001381def Int_CVTPS2PDrm : I<0x5A, MRMSrcReg, (outs VR128:$dst), (ins f64mem:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001382 "cvtps2pd {$src, $dst|$dst, $src}",
1383 [(set VR128:$dst, (int_x86_sse2_cvtps2pd
1384 (load addr:$src)))]>,
1385 TB, Requires<[HasSSE2]>;
1386
Evan Chengb783fa32007-07-19 01:14:50 +00001387def Int_CVTPD2PSrr : PDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001388 "cvtpd2ps {$src, $dst|$dst, $src}",
1389 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001390def Int_CVTPD2PSrm : PDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001391 "cvtpd2ps {$src, $dst|$dst, $src}",
1392 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps
1393 (load addr:$src)))]>;
1394
1395// Match intrinsics which expect XMM operand(s).
1396// Aliases for intrinsics
1397let isTwoAddress = 1 in {
1398def Int_CVTSI2SDrr: SDI<0x2A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001399 (outs VR128:$dst), (ins VR128:$src1, GR32:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001400 "cvtsi2sd {$src2, $dst|$dst, $src2}",
1401 [(set VR128:$dst, (int_x86_sse2_cvtsi2sd VR128:$src1,
1402 GR32:$src2))]>;
1403def Int_CVTSI2SDrm: SDI<0x2A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001404 (outs VR128:$dst), (ins VR128:$src1, i32mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001405 "cvtsi2sd {$src2, $dst|$dst, $src2}",
1406 [(set VR128:$dst, (int_x86_sse2_cvtsi2sd VR128:$src1,
1407 (loadi32 addr:$src2)))]>;
1408def Int_CVTSD2SSrr: SDI<0x5A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001409 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001410 "cvtsd2ss {$src2, $dst|$dst, $src2}",
1411 [(set VR128:$dst, (int_x86_sse2_cvtsd2ss VR128:$src1,
1412 VR128:$src2))]>;
1413def Int_CVTSD2SSrm: SDI<0x5A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001414 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001415 "cvtsd2ss {$src2, $dst|$dst, $src2}",
1416 [(set VR128:$dst, (int_x86_sse2_cvtsd2ss VR128:$src1,
1417 (load addr:$src2)))]>;
1418def Int_CVTSS2SDrr: I<0x5A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001419 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001420 "cvtss2sd {$src2, $dst|$dst, $src2}",
1421 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
1422 VR128:$src2))]>, XS,
1423 Requires<[HasSSE2]>;
1424def Int_CVTSS2SDrm: I<0x5A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001425 (outs VR128:$dst), (ins VR128:$src1, f32mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001426 "cvtss2sd {$src2, $dst|$dst, $src2}",
1427 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
1428 (load addr:$src2)))]>, XS,
1429 Requires<[HasSSE2]>;
1430}
1431
1432// Arithmetic
1433
1434/// sse2_fp_unop_rm - SSE2 unops come in both scalar and vector forms.
1435///
1436/// In addition, we also have a special variant of the scalar form here to
1437/// represent the associated intrinsic operation. This form is unlike the
1438/// plain scalar form, in that it takes an entire vector (instead of a
1439/// scalar) and leaves the top elements undefined.
1440///
1441/// And, we have a special variant form for a full-vector intrinsic form.
1442///
1443/// These four forms can each have a reg or a mem operand, so there are a
1444/// total of eight "instructions".
1445///
1446multiclass sse2_fp_unop_rm<bits<8> opc, string OpcodeStr,
1447 SDNode OpNode,
1448 Intrinsic F64Int,
1449 Intrinsic V2F64Int,
1450 bit Commutable = 0> {
1451 // Scalar operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001452 def SDr : SDI<opc, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001453 !strconcat(OpcodeStr, "sd {$src, $dst|$dst, $src}"),
1454 [(set FR64:$dst, (OpNode FR64:$src))]> {
1455 let isCommutable = Commutable;
1456 }
1457
1458 // Scalar operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001459 def SDm : SDI<opc, MRMSrcMem, (outs FR64:$dst), (ins f64mem:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001460 !strconcat(OpcodeStr, "sd {$src, $dst|$dst, $src}"),
1461 [(set FR64:$dst, (OpNode (load addr:$src)))]>;
1462
1463 // Vector operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001464 def PDr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001465 !strconcat(OpcodeStr, "pd {$src, $dst|$dst, $src}"),
1466 [(set VR128:$dst, (v2f64 (OpNode VR128:$src)))]> {
1467 let isCommutable = Commutable;
1468 }
1469
1470 // Vector operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001471 def PDm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001472 !strconcat(OpcodeStr, "pd {$src, $dst|$dst, $src}"),
Dan Gohman4a4f1512007-07-18 20:23:34 +00001473 [(set VR128:$dst, (OpNode (memopv2f64 addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001474
1475 // Intrinsic operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001476 def SDr_Int : SDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001477 !strconcat(OpcodeStr, "sd {$src, $dst|$dst, $src}"),
1478 [(set VR128:$dst, (F64Int VR128:$src))]> {
1479 let isCommutable = Commutable;
1480 }
1481
1482 // Intrinsic operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001483 def SDm_Int : SDI<opc, MRMSrcMem, (outs VR128:$dst), (ins sdmem:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001484 !strconcat(OpcodeStr, "sd {$src, $dst|$dst, $src}"),
1485 [(set VR128:$dst, (F64Int sse_load_f64:$src))]>;
1486
1487 // Vector intrinsic operation, reg
Evan Chengb783fa32007-07-19 01:14:50 +00001488 def PDr_Int : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001489 !strconcat(OpcodeStr, "pd {$src, $dst|$dst, $src}"),
1490 [(set VR128:$dst, (V2F64Int VR128:$src))]> {
1491 let isCommutable = Commutable;
1492 }
1493
1494 // Vector intrinsic operation, mem
Evan Chengb783fa32007-07-19 01:14:50 +00001495 def PDm_Int : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001496 !strconcat(OpcodeStr, "pd {$src, $dst|$dst, $src}"),
1497 [(set VR128:$dst, (V2F64Int (load addr:$src)))]>;
1498}
1499
1500// Square root.
1501defm SQRT : sse2_fp_unop_rm<0x51, "sqrt", fsqrt,
1502 int_x86_sse2_sqrt_sd, int_x86_sse2_sqrt_pd>;
1503
1504// There is no f64 version of the reciprocal approximation instructions.
1505
1506// Logical
1507let isTwoAddress = 1 in {
1508 let isCommutable = 1 in {
1509 def ANDPDrr : PDI<0x54, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001510 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001511 "andpd {$src2, $dst|$dst, $src2}",
1512 [(set VR128:$dst,
1513 (and (bc_v2i64 (v2f64 VR128:$src1)),
1514 (bc_v2i64 (v2f64 VR128:$src2))))]>;
1515 def ORPDrr : PDI<0x56, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001516 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001517 "orpd {$src2, $dst|$dst, $src2}",
1518 [(set VR128:$dst,
1519 (or (bc_v2i64 (v2f64 VR128:$src1)),
1520 (bc_v2i64 (v2f64 VR128:$src2))))]>;
1521 def XORPDrr : PDI<0x57, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001522 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001523 "xorpd {$src2, $dst|$dst, $src2}",
1524 [(set VR128:$dst,
1525 (xor (bc_v2i64 (v2f64 VR128:$src1)),
1526 (bc_v2i64 (v2f64 VR128:$src2))))]>;
1527 }
1528
1529 def ANDPDrm : PDI<0x54, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001530 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001531 "andpd {$src2, $dst|$dst, $src2}",
1532 [(set VR128:$dst,
1533 (and (bc_v2i64 (v2f64 VR128:$src1)),
Evan Cheng8e92cd12007-07-19 23:34:10 +00001534 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001535 def ORPDrm : PDI<0x56, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001536 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001537 "orpd {$src2, $dst|$dst, $src2}",
1538 [(set VR128:$dst,
1539 (or (bc_v2i64 (v2f64 VR128:$src1)),
Evan Cheng8e92cd12007-07-19 23:34:10 +00001540 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001541 def XORPDrm : PDI<0x57, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001542 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001543 "xorpd {$src2, $dst|$dst, $src2}",
1544 [(set VR128:$dst,
1545 (xor (bc_v2i64 (v2f64 VR128:$src1)),
Evan Cheng8e92cd12007-07-19 23:34:10 +00001546 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001547 def ANDNPDrr : PDI<0x55, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001548 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001549 "andnpd {$src2, $dst|$dst, $src2}",
1550 [(set VR128:$dst,
1551 (and (vnot (bc_v2i64 (v2f64 VR128:$src1))),
1552 (bc_v2i64 (v2f64 VR128:$src2))))]>;
1553 def ANDNPDrm : PDI<0x55, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001554 (outs VR128:$dst), (ins VR128:$src1,f128mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001555 "andnpd {$src2, $dst|$dst, $src2}",
1556 [(set VR128:$dst,
1557 (and (vnot (bc_v2i64 (v2f64 VR128:$src1))),
Evan Cheng8e92cd12007-07-19 23:34:10 +00001558 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001559}
1560
1561let isTwoAddress = 1 in {
1562 def CMPPDrri : PDIi8<0xC2, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001563 (outs VR128:$dst), (ins VR128:$src1, VR128:$src, SSECC:$cc),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001564 "cmp${cc}pd {$src, $dst|$dst, $src}",
1565 [(set VR128:$dst, (int_x86_sse2_cmp_pd VR128:$src1,
1566 VR128:$src, imm:$cc))]>;
1567 def CMPPDrmi : PDIi8<0xC2, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001568 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src, SSECC:$cc),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001569 "cmp${cc}pd {$src, $dst|$dst, $src}",
1570 [(set VR128:$dst, (int_x86_sse2_cmp_pd VR128:$src1,
1571 (load addr:$src), imm:$cc))]>;
1572}
1573
1574// Shuffle and unpack instructions
1575let isTwoAddress = 1 in {
1576 def SHUFPDrri : PDIi8<0xC6, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001577 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2, i8imm:$src3),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001578 "shufpd {$src3, $src2, $dst|$dst, $src2, $src3}",
1579 [(set VR128:$dst, (v2f64 (vector_shuffle
1580 VR128:$src1, VR128:$src2,
1581 SHUFP_shuffle_mask:$src3)))]>;
1582 def SHUFPDrmi : PDIi8<0xC6, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001583 (outs VR128:$dst), (ins VR128:$src1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001584 f128mem:$src2, i8imm:$src3),
1585 "shufpd {$src3, $src2, $dst|$dst, $src2, $src3}",
1586 [(set VR128:$dst,
1587 (v2f64 (vector_shuffle
1588 VR128:$src1, (load addr:$src2),
1589 SHUFP_shuffle_mask:$src3)))]>;
1590
1591 let AddedComplexity = 10 in {
1592 def UNPCKHPDrr : PDI<0x15, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001593 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001594 "unpckhpd {$src2, $dst|$dst, $src2}",
1595 [(set VR128:$dst,
1596 (v2f64 (vector_shuffle
1597 VR128:$src1, VR128:$src2,
1598 UNPCKH_shuffle_mask)))]>;
1599 def UNPCKHPDrm : PDI<0x15, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001600 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001601 "unpckhpd {$src2, $dst|$dst, $src2}",
1602 [(set VR128:$dst,
1603 (v2f64 (vector_shuffle
1604 VR128:$src1, (load addr:$src2),
1605 UNPCKH_shuffle_mask)))]>;
1606
1607 def UNPCKLPDrr : PDI<0x14, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001608 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001609 "unpcklpd {$src2, $dst|$dst, $src2}",
1610 [(set VR128:$dst,
1611 (v2f64 (vector_shuffle
1612 VR128:$src1, VR128:$src2,
1613 UNPCKL_shuffle_mask)))]>;
1614 def UNPCKLPDrm : PDI<0x14, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001615 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001616 "unpcklpd {$src2, $dst|$dst, $src2}",
1617 [(set VR128:$dst,
1618 (v2f64 (vector_shuffle
1619 VR128:$src1, (load addr:$src2),
1620 UNPCKL_shuffle_mask)))]>;
1621 } // AddedComplexity
1622} // isTwoAddress
1623
1624
1625//===----------------------------------------------------------------------===//
1626// SSE integer instructions
1627
1628// Move Instructions
Evan Chengb783fa32007-07-19 01:14:50 +00001629def MOVDQArr : PDI<0x6F, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001630 "movdqa {$src, $dst|$dst, $src}", []>;
Evan Chengb783fa32007-07-19 01:14:50 +00001631def MOVDQArm : PDI<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001632 "movdqa {$src, $dst|$dst, $src}",
Evan Cheng51a49b22007-07-20 00:27:43 +00001633 [/*(set VR128:$dst, (alignedloadv2i64 addr:$src))*/]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001634def MOVDQAmr : PDI<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001635 "movdqa {$src, $dst|$dst, $src}",
Evan Cheng51a49b22007-07-20 00:27:43 +00001636 [/*(alignedstore (v2i64 VR128:$src), addr:$dst)*/]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001637def MOVDQUrm : I<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001638 "movdqu {$src, $dst|$dst, $src}",
Evan Cheng51a49b22007-07-20 00:27:43 +00001639 [/*(set VR128:$dst, (loadv2i64 addr:$src))*/]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001640 XS, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001641def MOVDQUmr : I<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001642 "movdqu {$src, $dst|$dst, $src}",
Evan Cheng51a49b22007-07-20 00:27:43 +00001643 [/*(store (v2i64 VR128:$src), addr:$dst)*/]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001644 XS, Requires<[HasSSE2]>;
1645
Dan Gohman4a4f1512007-07-18 20:23:34 +00001646// Intrinsic forms of MOVDQU load and store
Evan Chengb783fa32007-07-19 01:14:50 +00001647def MOVDQUrm_Int : I<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohman4a4f1512007-07-18 20:23:34 +00001648 "movdqu {$src, $dst|$dst, $src}",
1649 [(set VR128:$dst, (int_x86_sse2_loadu_dq addr:$src))]>,
1650 XS, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001651def MOVDQUmr_Int : I<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohman4a4f1512007-07-18 20:23:34 +00001652 "movdqu {$src, $dst|$dst, $src}",
1653 [(int_x86_sse2_storeu_dq addr:$dst, VR128:$src)]>,
1654 XS, Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001655
1656let isTwoAddress = 1 in {
1657
1658multiclass PDI_binop_rm_int<bits<8> opc, string OpcodeStr, Intrinsic IntId,
1659 bit Commutable = 0> {
Evan Chengb783fa32007-07-19 01:14:50 +00001660 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001661 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2}"),
1662 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]> {
1663 let isCommutable = Commutable;
1664 }
Evan Chengb783fa32007-07-19 01:14:50 +00001665 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001666 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2}"),
1667 [(set VR128:$dst, (IntId VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00001668 (bitconvert (memopv2i64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001669}
1670
1671multiclass PDI_binop_rmi_int<bits<8> opc, bits<8> opc2, Format ImmForm,
1672 string OpcodeStr, Intrinsic IntId> {
Evan Chengb783fa32007-07-19 01:14:50 +00001673 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001674 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2}"),
1675 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001676 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001677 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2}"),
1678 [(set VR128:$dst, (IntId VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00001679 (bitconvert (memopv2i64 addr:$src2))))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001680 def ri : PDIi8<opc2, ImmForm, (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001681 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2}"),
1682 [(set VR128:$dst, (IntId VR128:$src1,
1683 (scalar_to_vector (i32 imm:$src2))))]>;
1684}
1685
1686
1687/// PDI_binop_rm - Simple SSE2 binary operator.
1688multiclass PDI_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
1689 ValueType OpVT, bit Commutable = 0> {
Evan Chengb783fa32007-07-19 01:14:50 +00001690 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001691 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2}"),
1692 [(set VR128:$dst, (OpVT (OpNode VR128:$src1, VR128:$src2)))]> {
1693 let isCommutable = Commutable;
1694 }
Evan Chengb783fa32007-07-19 01:14:50 +00001695 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001696 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2}"),
1697 [(set VR128:$dst, (OpVT (OpNode VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00001698 (bitconvert (memopv2i64 addr:$src2)))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001699}
1700
1701/// PDI_binop_rm_v2i64 - Simple SSE2 binary operator whose type is v2i64.
1702///
1703/// FIXME: we could eliminate this and use PDI_binop_rm instead if tblgen knew
1704/// to collapse (bitconvert VT to VT) into its operand.
1705///
1706multiclass PDI_binop_rm_v2i64<bits<8> opc, string OpcodeStr, SDNode OpNode,
1707 bit Commutable = 0> {
Evan Chengb783fa32007-07-19 01:14:50 +00001708 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001709 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2}"),
1710 [(set VR128:$dst, (v2i64 (OpNode VR128:$src1, VR128:$src2)))]> {
1711 let isCommutable = Commutable;
1712 }
Evan Chengb783fa32007-07-19 01:14:50 +00001713 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001714 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2}"),
Dan Gohman4a4f1512007-07-18 20:23:34 +00001715 [(set VR128:$dst, (OpNode VR128:$src1,(memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001716}
1717
1718} // isTwoAddress
1719
1720// 128-bit Integer Arithmetic
1721
1722defm PADDB : PDI_binop_rm<0xFC, "paddb", add, v16i8, 1>;
1723defm PADDW : PDI_binop_rm<0xFD, "paddw", add, v8i16, 1>;
1724defm PADDD : PDI_binop_rm<0xFE, "paddd", add, v4i32, 1>;
1725defm PADDQ : PDI_binop_rm_v2i64<0xD4, "paddq", add, 1>;
1726
1727defm PADDSB : PDI_binop_rm_int<0xEC, "paddsb" , int_x86_sse2_padds_b, 1>;
1728defm PADDSW : PDI_binop_rm_int<0xED, "paddsw" , int_x86_sse2_padds_w, 1>;
1729defm PADDUSB : PDI_binop_rm_int<0xDC, "paddusb", int_x86_sse2_paddus_b, 1>;
1730defm PADDUSW : PDI_binop_rm_int<0xDD, "paddusw", int_x86_sse2_paddus_w, 1>;
1731
1732defm PSUBB : PDI_binop_rm<0xF8, "psubb", sub, v16i8>;
1733defm PSUBW : PDI_binop_rm<0xF9, "psubw", sub, v8i16>;
1734defm PSUBD : PDI_binop_rm<0xFA, "psubd", sub, v4i32>;
1735defm PSUBQ : PDI_binop_rm_v2i64<0xFB, "psubq", sub>;
1736
1737defm PSUBSB : PDI_binop_rm_int<0xE8, "psubsb" , int_x86_sse2_psubs_b>;
1738defm PSUBSW : PDI_binop_rm_int<0xE9, "psubsw" , int_x86_sse2_psubs_w>;
1739defm PSUBUSB : PDI_binop_rm_int<0xD8, "psubusb", int_x86_sse2_psubus_b>;
1740defm PSUBUSW : PDI_binop_rm_int<0xD9, "psubusw", int_x86_sse2_psubus_w>;
1741
1742defm PMULLW : PDI_binop_rm<0xD5, "pmullw", mul, v8i16, 1>;
1743
1744defm PMULHUW : PDI_binop_rm_int<0xE4, "pmulhuw", int_x86_sse2_pmulhu_w, 1>;
1745defm PMULHW : PDI_binop_rm_int<0xE5, "pmulhw" , int_x86_sse2_pmulh_w , 1>;
1746defm PMULUDQ : PDI_binop_rm_int<0xF4, "pmuludq", int_x86_sse2_pmulu_dq, 1>;
1747
1748defm PMADDWD : PDI_binop_rm_int<0xF5, "pmaddwd", int_x86_sse2_pmadd_wd, 1>;
1749
1750defm PAVGB : PDI_binop_rm_int<0xE0, "pavgb", int_x86_sse2_pavg_b, 1>;
1751defm PAVGW : PDI_binop_rm_int<0xE3, "pavgw", int_x86_sse2_pavg_w, 1>;
1752
1753
1754defm PMINUB : PDI_binop_rm_int<0xDA, "pminub", int_x86_sse2_pminu_b, 1>;
1755defm PMINSW : PDI_binop_rm_int<0xEA, "pminsw", int_x86_sse2_pmins_w, 1>;
1756defm PMAXUB : PDI_binop_rm_int<0xDE, "pmaxub", int_x86_sse2_pmaxu_b, 1>;
1757defm PMAXSW : PDI_binop_rm_int<0xEE, "pmaxsw", int_x86_sse2_pmaxs_w, 1>;
1758defm PSADBW : PDI_binop_rm_int<0xE0, "psadbw", int_x86_sse2_psad_bw, 1>;
1759
1760
1761defm PSLLW : PDI_binop_rmi_int<0xF1, 0x71, MRM6r, "psllw", int_x86_sse2_psll_w>;
1762defm PSLLD : PDI_binop_rmi_int<0xF2, 0x72, MRM6r, "pslld", int_x86_sse2_psll_d>;
1763defm PSLLQ : PDI_binop_rmi_int<0xF3, 0x73, MRM6r, "psllq", int_x86_sse2_psll_q>;
1764
1765defm PSRLW : PDI_binop_rmi_int<0xD1, 0x71, MRM2r, "psrlw", int_x86_sse2_psrl_w>;
1766defm PSRLD : PDI_binop_rmi_int<0xD2, 0x72, MRM2r, "psrld", int_x86_sse2_psrl_d>;
1767defm PSRLQ : PDI_binop_rmi_int<0xD3, 0x73, MRM2r, "psrlq", int_x86_sse2_psrl_q>;
1768
1769defm PSRAW : PDI_binop_rmi_int<0xE1, 0x71, MRM4r, "psraw", int_x86_sse2_psra_w>;
1770defm PSRAD : PDI_binop_rmi_int<0xE2, 0x72, MRM4r, "psrad", int_x86_sse2_psra_d>;
1771// PSRAQ doesn't exist in SSE[1-3].
1772
1773// 128-bit logical shifts.
1774let isTwoAddress = 1 in {
1775 def PSLLDQri : PDIi8<0x73, MRM7r,
Evan Chengb783fa32007-07-19 01:14:50 +00001776 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001777 "pslldq {$src2, $dst|$dst, $src2}", []>;
1778 def PSRLDQri : PDIi8<0x73, MRM3r,
Evan Chengb783fa32007-07-19 01:14:50 +00001779 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001780 "psrldq {$src2, $dst|$dst, $src2}", []>;
1781 // PSRADQri doesn't exist in SSE[1-3].
1782}
1783
1784let Predicates = [HasSSE2] in {
1785 def : Pat<(int_x86_sse2_psll_dq VR128:$src1, imm:$src2),
1786 (v2i64 (PSLLDQri VR128:$src1, (PSxLDQ_imm imm:$src2)))>;
1787 def : Pat<(int_x86_sse2_psrl_dq VR128:$src1, imm:$src2),
1788 (v2i64 (PSRLDQri VR128:$src1, (PSxLDQ_imm imm:$src2)))>;
1789 def : Pat<(v2f64 (X86fsrl VR128:$src1, i32immSExt8:$src2)),
1790 (v2f64 (PSRLDQri VR128:$src1, (PSxLDQ_imm imm:$src2)))>;
1791}
1792
1793// Logical
1794defm PAND : PDI_binop_rm_v2i64<0xDB, "pand", and, 1>;
1795defm POR : PDI_binop_rm_v2i64<0xEB, "por" , or , 1>;
1796defm PXOR : PDI_binop_rm_v2i64<0xEF, "pxor", xor, 1>;
1797
1798let isTwoAddress = 1 in {
1799 def PANDNrr : PDI<0xDF, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001800 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001801 "pandn {$src2, $dst|$dst, $src2}",
1802 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
1803 VR128:$src2)))]>;
1804
1805 def PANDNrm : PDI<0xDF, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001806 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001807 "pandn {$src2, $dst|$dst, $src2}",
1808 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
1809 (load addr:$src2))))]>;
1810}
1811
1812// SSE2 Integer comparison
1813defm PCMPEQB : PDI_binop_rm_int<0x74, "pcmpeqb", int_x86_sse2_pcmpeq_b>;
1814defm PCMPEQW : PDI_binop_rm_int<0x75, "pcmpeqw", int_x86_sse2_pcmpeq_w>;
1815defm PCMPEQD : PDI_binop_rm_int<0x76, "pcmpeqd", int_x86_sse2_pcmpeq_d>;
1816defm PCMPGTB : PDI_binop_rm_int<0x64, "pcmpgtb", int_x86_sse2_pcmpgt_b>;
1817defm PCMPGTW : PDI_binop_rm_int<0x65, "pcmpgtw", int_x86_sse2_pcmpgt_w>;
1818defm PCMPGTD : PDI_binop_rm_int<0x66, "pcmpgtd", int_x86_sse2_pcmpgt_d>;
1819
1820// Pack instructions
1821defm PACKSSWB : PDI_binop_rm_int<0x63, "packsswb", int_x86_sse2_packsswb_128>;
1822defm PACKSSDW : PDI_binop_rm_int<0x6B, "packssdw", int_x86_sse2_packssdw_128>;
1823defm PACKUSWB : PDI_binop_rm_int<0x67, "packuswb", int_x86_sse2_packuswb_128>;
1824
1825// Shuffle and unpack instructions
1826def PSHUFDri : PDIi8<0x70, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001827 (outs VR128:$dst), (ins VR128:$src1, i8imm:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001828 "pshufd {$src2, $src1, $dst|$dst, $src1, $src2}",
1829 [(set VR128:$dst, (v4i32 (vector_shuffle
1830 VR128:$src1, (undef),
1831 PSHUFD_shuffle_mask:$src2)))]>;
1832def PSHUFDmi : PDIi8<0x70, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001833 (outs VR128:$dst), (ins i128mem:$src1, i8imm:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001834 "pshufd {$src2, $src1, $dst|$dst, $src1, $src2}",
1835 [(set VR128:$dst, (v4i32 (vector_shuffle
Dan Gohman4a4f1512007-07-18 20:23:34 +00001836 (bc_v4i32(memopv2i64 addr:$src1)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001837 (undef),
1838 PSHUFD_shuffle_mask:$src2)))]>;
1839
1840// SSE2 with ImmT == Imm8 and XS prefix.
1841def PSHUFHWri : Ii8<0x70, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001842 (outs VR128:$dst), (ins VR128:$src1, i8imm:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001843 "pshufhw {$src2, $src1, $dst|$dst, $src1, $src2}",
1844 [(set VR128:$dst, (v8i16 (vector_shuffle
1845 VR128:$src1, (undef),
1846 PSHUFHW_shuffle_mask:$src2)))]>,
1847 XS, Requires<[HasSSE2]>;
1848def PSHUFHWmi : Ii8<0x70, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001849 (outs VR128:$dst), (ins i128mem:$src1, i8imm:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001850 "pshufhw {$src2, $src1, $dst|$dst, $src1, $src2}",
1851 [(set VR128:$dst, (v8i16 (vector_shuffle
Dan Gohman4a4f1512007-07-18 20:23:34 +00001852 (bc_v8i16 (memopv2i64 addr:$src1)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001853 (undef),
1854 PSHUFHW_shuffle_mask:$src2)))]>,
1855 XS, Requires<[HasSSE2]>;
1856
1857// SSE2 with ImmT == Imm8 and XD prefix.
1858def PSHUFLWri : Ii8<0x70, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001859 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001860 "pshuflw {$src2, $src1, $dst|$dst, $src1, $src2}",
1861 [(set VR128:$dst, (v8i16 (vector_shuffle
1862 VR128:$src1, (undef),
1863 PSHUFLW_shuffle_mask:$src2)))]>,
1864 XD, Requires<[HasSSE2]>;
1865def PSHUFLWmi : Ii8<0x70, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001866 (outs VR128:$dst), (ins i128mem:$src1, i32i8imm:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001867 "pshuflw {$src2, $src1, $dst|$dst, $src1, $src2}",
1868 [(set VR128:$dst, (v8i16 (vector_shuffle
Dan Gohman4a4f1512007-07-18 20:23:34 +00001869 (bc_v8i16 (memopv2i64 addr:$src1)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001870 (undef),
1871 PSHUFLW_shuffle_mask:$src2)))]>,
1872 XD, Requires<[HasSSE2]>;
1873
1874
1875let isTwoAddress = 1 in {
1876 def PUNPCKLBWrr : PDI<0x60, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001877 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001878 "punpcklbw {$src2, $dst|$dst, $src2}",
1879 [(set VR128:$dst,
1880 (v16i8 (vector_shuffle VR128:$src1, VR128:$src2,
1881 UNPCKL_shuffle_mask)))]>;
1882 def PUNPCKLBWrm : PDI<0x60, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001883 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001884 "punpcklbw {$src2, $dst|$dst, $src2}",
1885 [(set VR128:$dst,
1886 (v16i8 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00001887 (bc_v16i8 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001888 UNPCKL_shuffle_mask)))]>;
1889 def PUNPCKLWDrr : PDI<0x61, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001890 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001891 "punpcklwd {$src2, $dst|$dst, $src2}",
1892 [(set VR128:$dst,
1893 (v8i16 (vector_shuffle VR128:$src1, VR128:$src2,
1894 UNPCKL_shuffle_mask)))]>;
1895 def PUNPCKLWDrm : PDI<0x61, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001896 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001897 "punpcklwd {$src2, $dst|$dst, $src2}",
1898 [(set VR128:$dst,
1899 (v8i16 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00001900 (bc_v8i16 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001901 UNPCKL_shuffle_mask)))]>;
1902 def PUNPCKLDQrr : PDI<0x62, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001903 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001904 "punpckldq {$src2, $dst|$dst, $src2}",
1905 [(set VR128:$dst,
1906 (v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
1907 UNPCKL_shuffle_mask)))]>;
1908 def PUNPCKLDQrm : PDI<0x62, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001909 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001910 "punpckldq {$src2, $dst|$dst, $src2}",
1911 [(set VR128:$dst,
1912 (v4i32 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00001913 (bc_v4i32 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001914 UNPCKL_shuffle_mask)))]>;
1915 def PUNPCKLQDQrr : PDI<0x6C, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001916 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001917 "punpcklqdq {$src2, $dst|$dst, $src2}",
1918 [(set VR128:$dst,
1919 (v2i64 (vector_shuffle VR128:$src1, VR128:$src2,
1920 UNPCKL_shuffle_mask)))]>;
1921 def PUNPCKLQDQrm : PDI<0x6C, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001922 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001923 "punpcklqdq {$src2, $dst|$dst, $src2}",
1924 [(set VR128:$dst,
1925 (v2i64 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00001926 (memopv2i64 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001927 UNPCKL_shuffle_mask)))]>;
1928
1929 def PUNPCKHBWrr : PDI<0x68, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001930 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001931 "punpckhbw {$src2, $dst|$dst, $src2}",
1932 [(set VR128:$dst,
1933 (v16i8 (vector_shuffle VR128:$src1, VR128:$src2,
1934 UNPCKH_shuffle_mask)))]>;
1935 def PUNPCKHBWrm : PDI<0x68, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001936 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001937 "punpckhbw {$src2, $dst|$dst, $src2}",
1938 [(set VR128:$dst,
1939 (v16i8 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00001940 (bc_v16i8 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001941 UNPCKH_shuffle_mask)))]>;
1942 def PUNPCKHWDrr : PDI<0x69, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001943 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001944 "punpckhwd {$src2, $dst|$dst, $src2}",
1945 [(set VR128:$dst,
1946 (v8i16 (vector_shuffle VR128:$src1, VR128:$src2,
1947 UNPCKH_shuffle_mask)))]>;
1948 def PUNPCKHWDrm : PDI<0x69, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001949 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001950 "punpckhwd {$src2, $dst|$dst, $src2}",
1951 [(set VR128:$dst,
1952 (v8i16 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00001953 (bc_v8i16 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001954 UNPCKH_shuffle_mask)))]>;
1955 def PUNPCKHDQrr : PDI<0x6A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001956 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001957 "punpckhdq {$src2, $dst|$dst, $src2}",
1958 [(set VR128:$dst,
1959 (v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
1960 UNPCKH_shuffle_mask)))]>;
1961 def PUNPCKHDQrm : PDI<0x6A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001962 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001963 "punpckhdq {$src2, $dst|$dst, $src2}",
1964 [(set VR128:$dst,
1965 (v4i32 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00001966 (bc_v4i32 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001967 UNPCKH_shuffle_mask)))]>;
1968 def PUNPCKHQDQrr : PDI<0x6D, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001969 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001970 "punpckhqdq {$src2, $dst|$dst, $src2}",
1971 [(set VR128:$dst,
1972 (v2i64 (vector_shuffle VR128:$src1, VR128:$src2,
1973 UNPCKH_shuffle_mask)))]>;
1974 def PUNPCKHQDQrm : PDI<0x6D, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001975 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001976 "punpckhqdq {$src2, $dst|$dst, $src2}",
1977 [(set VR128:$dst,
1978 (v2i64 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00001979 (memopv2i64 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001980 UNPCKH_shuffle_mask)))]>;
1981}
1982
1983// Extract / Insert
1984def PEXTRWri : PDIi8<0xC5, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001985 (outs GR32:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001986 "pextrw {$src2, $src1, $dst|$dst, $src1, $src2}",
1987 [(set GR32:$dst, (X86pextrw (v8i16 VR128:$src1),
1988 (iPTR imm:$src2)))]>;
1989let isTwoAddress = 1 in {
1990 def PINSRWrri : PDIi8<0xC4, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001991 (outs VR128:$dst), (ins VR128:$src1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001992 GR32:$src2, i32i8imm:$src3),
1993 "pinsrw {$src3, $src2, $dst|$dst, $src2, $src3}",
1994 [(set VR128:$dst,
1995 (v8i16 (X86pinsrw (v8i16 VR128:$src1),
1996 GR32:$src2, (iPTR imm:$src3))))]>;
1997 def PINSRWrmi : PDIi8<0xC4, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001998 (outs VR128:$dst), (ins VR128:$src1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001999 i16mem:$src2, i32i8imm:$src3),
2000 "pinsrw {$src3, $src2, $dst|$dst, $src2, $src3}",
2001 [(set VR128:$dst,
2002 (v8i16 (X86pinsrw (v8i16 VR128:$src1),
2003 (i32 (anyext (loadi16 addr:$src2))),
2004 (iPTR imm:$src3))))]>;
2005}
2006
2007// Mask creation
Evan Chengb783fa32007-07-19 01:14:50 +00002008def PMOVMSKBrr : PDI<0xD7, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002009 "pmovmskb {$src, $dst|$dst, $src}",
2010 [(set GR32:$dst, (int_x86_sse2_pmovmskb_128 VR128:$src))]>;
2011
2012// Conditional store
Evan Chengb783fa32007-07-19 01:14:50 +00002013def MASKMOVDQU : PDI<0xF7, MRMSrcReg, (outs), (ins VR128:$src, VR128:$mask),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002014 "maskmovdqu {$mask, $src|$src, $mask}",
2015 [(int_x86_sse2_maskmov_dqu VR128:$src, VR128:$mask, EDI)]>,
2016 Imp<[EDI],[]>;
2017
2018// Non-temporal stores
Evan Chengb783fa32007-07-19 01:14:50 +00002019def MOVNTPDmr : PDI<0x2B, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002020 "movntpd {$src, $dst|$dst, $src}",
2021 [(int_x86_sse2_movnt_pd addr:$dst, VR128:$src)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002022def MOVNTDQmr : PDI<0xE7, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002023 "movntdq {$src, $dst|$dst, $src}",
2024 [(int_x86_sse2_movnt_dq addr:$dst, VR128:$src)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002025def MOVNTImr : I<0xC3, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002026 "movnti {$src, $dst|$dst, $src}",
2027 [(int_x86_sse2_movnt_i addr:$dst, GR32:$src)]>,
2028 TB, Requires<[HasSSE2]>;
2029
2030// Flush cache
Evan Chengb783fa32007-07-19 01:14:50 +00002031def CLFLUSH : I<0xAE, MRM7m, (outs), (ins i8mem:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002032 "clflush $src", [(int_x86_sse2_clflush addr:$src)]>,
2033 TB, Requires<[HasSSE2]>;
2034
2035// Load, store, and memory fence
Evan Chengb783fa32007-07-19 01:14:50 +00002036def LFENCE : I<0xAE, MRM5m, (outs), (ins),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002037 "lfence", [(int_x86_sse2_lfence)]>, TB, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002038def MFENCE : I<0xAE, MRM6m, (outs), (ins),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002039 "mfence", [(int_x86_sse2_mfence)]>, TB, Requires<[HasSSE2]>;
2040
2041
2042// Alias instructions that map zero vector to pxor / xorp* for sse.
2043// FIXME: remove when we can teach regalloc that xor reg, reg is ok.
2044let isReMaterializable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00002045 def V_SETALLONES : PDI<0x76, MRMInitReg, (outs VR128:$dst), (ins),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002046 "pcmpeqd $dst, $dst",
2047 [(set VR128:$dst, (v2f64 immAllOnesV))]>;
2048
2049// FR64 to 128-bit vector conversion.
Evan Chengb783fa32007-07-19 01:14:50 +00002050def MOVSD2PDrr : SDI<0x10, MRMSrcReg, (outs VR128:$dst), (ins FR64:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002051 "movsd {$src, $dst|$dst, $src}",
2052 [(set VR128:$dst,
2053 (v2f64 (scalar_to_vector FR64:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002054def MOVSD2PDrm : SDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002055 "movsd {$src, $dst|$dst, $src}",
2056 [(set VR128:$dst,
2057 (v2f64 (scalar_to_vector (loadf64 addr:$src))))]>;
2058
Evan Chengb783fa32007-07-19 01:14:50 +00002059def MOVDI2PDIrr : PDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR32:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002060 "movd {$src, $dst|$dst, $src}",
2061 [(set VR128:$dst,
2062 (v4i32 (scalar_to_vector GR32:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002063def MOVDI2PDIrm : PDI<0x6E, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002064 "movd {$src, $dst|$dst, $src}",
2065 [(set VR128:$dst,
2066 (v4i32 (scalar_to_vector (loadi32 addr:$src))))]>;
2067
Evan Chengb783fa32007-07-19 01:14:50 +00002068def MOVDI2SSrr : PDI<0x6E, MRMSrcReg, (outs FR32:$dst), (ins GR32:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002069 "movd {$src, $dst|$dst, $src}",
2070 [(set FR32:$dst, (bitconvert GR32:$src))]>;
2071
Evan Chengb783fa32007-07-19 01:14:50 +00002072def MOVDI2SSrm : PDI<0x6E, MRMSrcMem, (outs FR32:$dst), (ins i32mem:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002073 "movd {$src, $dst|$dst, $src}",
2074 [(set FR32:$dst, (bitconvert (loadi32 addr:$src)))]>;
2075
2076// SSE2 instructions with XS prefix
Evan Chengb783fa32007-07-19 01:14:50 +00002077def MOVQI2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002078 "movq {$src, $dst|$dst, $src}",
2079 [(set VR128:$dst,
2080 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>, XS,
2081 Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002082def MOVPQI2QImr : PDI<0xD6, MRMDestMem, (outs), (ins i64mem:$dst, VR128:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002083 "movq {$src, $dst|$dst, $src}",
2084 [(store (i64 (vector_extract (v2i64 VR128:$src),
2085 (iPTR 0))), addr:$dst)]>;
2086
2087// FIXME: may not be able to eliminate this movss with coalescing the src and
2088// dest register classes are different. We really want to write this pattern
2089// like this:
2090// def : Pat<(f32 (vector_extract (v4f32 VR128:$src), (iPTR 0))),
2091// (f32 FR32:$src)>;
Evan Chengb783fa32007-07-19 01:14:50 +00002092def MOVPD2SDrr : SDI<0x10, MRMSrcReg, (outs FR64:$dst), (ins VR128:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002093 "movsd {$src, $dst|$dst, $src}",
2094 [(set FR64:$dst, (vector_extract (v2f64 VR128:$src),
2095 (iPTR 0)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002096def MOVPD2SDmr : SDI<0x11, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002097 "movsd {$src, $dst|$dst, $src}",
2098 [(store (f64 (vector_extract (v2f64 VR128:$src),
2099 (iPTR 0))), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002100def MOVPDI2DIrr : PDI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002101 "movd {$src, $dst|$dst, $src}",
2102 [(set GR32:$dst, (vector_extract (v4i32 VR128:$src),
2103 (iPTR 0)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002104def MOVPDI2DImr : PDI<0x7E, MRMDestMem, (outs), (ins i32mem:$dst, VR128:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002105 "movd {$src, $dst|$dst, $src}",
2106 [(store (i32 (vector_extract (v4i32 VR128:$src),
2107 (iPTR 0))), addr:$dst)]>;
2108
Evan Chengb783fa32007-07-19 01:14:50 +00002109def MOVSS2DIrr : PDI<0x7E, MRMDestReg, (outs GR32:$dst), (ins FR32:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002110 "movd {$src, $dst|$dst, $src}",
2111 [(set GR32:$dst, (bitconvert FR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002112def MOVSS2DImr : PDI<0x7E, MRMDestMem, (outs), (ins i32mem:$dst, FR32:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002113 "movd {$src, $dst|$dst, $src}",
2114 [(store (i32 (bitconvert FR32:$src)), addr:$dst)]>;
2115
2116
2117// Move to lower bits of a VR128, leaving upper bits alone.
2118// Three operand (but two address) aliases.
2119let isTwoAddress = 1 in {
2120 def MOVLSD2PDrr : SDI<0x10, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002121 (outs VR128:$dst), (ins VR128:$src1, FR64:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002122 "movsd {$src2, $dst|$dst, $src2}", []>;
2123
2124 let AddedComplexity = 15 in
2125 def MOVLPDrr : SDI<0x10, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002126 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002127 "movsd {$src2, $dst|$dst, $src2}",
2128 [(set VR128:$dst,
2129 (v2f64 (vector_shuffle VR128:$src1, VR128:$src2,
2130 MOVL_shuffle_mask)))]>;
2131}
2132
2133// Store / copy lower 64-bits of a XMM register.
Evan Chengb783fa32007-07-19 01:14:50 +00002134def MOVLQ128mr : PDI<0xD6, MRMDestMem, (outs), (ins i64mem:$dst, VR128:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002135 "movq {$src, $dst|$dst, $src}",
2136 [(int_x86_sse2_storel_dq addr:$dst, VR128:$src)]>;
2137
2138// Move to lower bits of a VR128 and zeroing upper bits.
2139// Loading from memory automatically zeroing upper bits.
2140let AddedComplexity = 20 in
Evan Chengb783fa32007-07-19 01:14:50 +00002141 def MOVZSD2PDrm : SDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002142 "movsd {$src, $dst|$dst, $src}",
2143 [(set VR128:$dst,
2144 (v2f64 (vector_shuffle immAllZerosV,
2145 (v2f64 (scalar_to_vector
2146 (loadf64 addr:$src))),
2147 MOVL_shuffle_mask)))]>;
2148
2149let AddedComplexity = 15 in
2150// movd / movq to XMM register zero-extends
Evan Chengb783fa32007-07-19 01:14:50 +00002151def MOVZDI2PDIrr : PDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR32:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002152 "movd {$src, $dst|$dst, $src}",
2153 [(set VR128:$dst,
2154 (v4i32 (vector_shuffle immAllZerosV,
2155 (v4i32 (scalar_to_vector GR32:$src)),
2156 MOVL_shuffle_mask)))]>;
2157let AddedComplexity = 20 in
Evan Chengb783fa32007-07-19 01:14:50 +00002158def MOVZDI2PDIrm : PDI<0x6E, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002159 "movd {$src, $dst|$dst, $src}",
2160 [(set VR128:$dst,
2161 (v4i32 (vector_shuffle immAllZerosV,
2162 (v4i32 (scalar_to_vector (loadi32 addr:$src))),
2163 MOVL_shuffle_mask)))]>;
2164
2165// Moving from XMM to XMM but still clear upper 64 bits.
2166let AddedComplexity = 15 in
Evan Chengb783fa32007-07-19 01:14:50 +00002167def MOVZQI2PQIrr : I<0x7E, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002168 "movq {$src, $dst|$dst, $src}",
2169 [(set VR128:$dst, (int_x86_sse2_movl_dq VR128:$src))]>,
2170 XS, Requires<[HasSSE2]>;
2171let AddedComplexity = 20 in
Evan Chengb783fa32007-07-19 01:14:50 +00002172def MOVZQI2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002173 "movq {$src, $dst|$dst, $src}",
2174 [(set VR128:$dst, (int_x86_sse2_movl_dq
Dan Gohman4a4f1512007-07-18 20:23:34 +00002175 (bitconvert (memopv2i64 addr:$src))))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002176 XS, Requires<[HasSSE2]>;
2177
2178
2179//===----------------------------------------------------------------------===//
2180// SSE3 Instructions
2181//===----------------------------------------------------------------------===//
2182
2183// SSE3 Instruction Templates:
2184//
2185// S3I - SSE3 instructions with TB and OpSize prefixes.
2186// S3SI - SSE3 instructions with XS prefix.
2187// S3DI - SSE3 instructions with XD prefix.
2188
Evan Chengb783fa32007-07-19 01:14:50 +00002189class S3SI<bits<8> o, Format F, dag outs, dag ins, string asm, list<dag> pattern>
2190 : I<o, F, outs, ins, asm, pattern>, XS, Requires<[HasSSE3]>;
2191class S3DI<bits<8> o, Format F, dag outs, dag ins, string asm, list<dag> pattern>
2192 : I<o, F, outs, ins, asm, pattern>, XD, Requires<[HasSSE3]>;
2193class S3I<bits<8> o, Format F, dag outs, dag ins, string asm, list<dag> pattern>
2194 : I<o, F, outs, ins, asm, pattern>, TB, OpSize, Requires<[HasSSE3]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002195
2196// Move Instructions
Evan Chengb783fa32007-07-19 01:14:50 +00002197def MOVSHDUPrr : S3SI<0x16, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002198 "movshdup {$src, $dst|$dst, $src}",
2199 [(set VR128:$dst, (v4f32 (vector_shuffle
2200 VR128:$src, (undef),
2201 MOVSHDUP_shuffle_mask)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002202def MOVSHDUPrm : S3SI<0x16, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002203 "movshdup {$src, $dst|$dst, $src}",
2204 [(set VR128:$dst, (v4f32 (vector_shuffle
Dan Gohman4a4f1512007-07-18 20:23:34 +00002205 (memopv4f32 addr:$src), (undef),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002206 MOVSHDUP_shuffle_mask)))]>;
2207
Evan Chengb783fa32007-07-19 01:14:50 +00002208def MOVSLDUPrr : S3SI<0x12, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002209 "movsldup {$src, $dst|$dst, $src}",
2210 [(set VR128:$dst, (v4f32 (vector_shuffle
2211 VR128:$src, (undef),
2212 MOVSLDUP_shuffle_mask)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002213def MOVSLDUPrm : S3SI<0x12, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002214 "movsldup {$src, $dst|$dst, $src}",
2215 [(set VR128:$dst, (v4f32 (vector_shuffle
Dan Gohman4a4f1512007-07-18 20:23:34 +00002216 (memopv4f32 addr:$src), (undef),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002217 MOVSLDUP_shuffle_mask)))]>;
2218
Evan Chengb783fa32007-07-19 01:14:50 +00002219def MOVDDUPrr : S3DI<0x12, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002220 "movddup {$src, $dst|$dst, $src}",
2221 [(set VR128:$dst, (v2f64 (vector_shuffle
2222 VR128:$src, (undef),
2223 SSE_splat_lo_mask)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002224def MOVDDUPrm : S3DI<0x12, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002225 "movddup {$src, $dst|$dst, $src}",
2226 [(set VR128:$dst,
2227 (v2f64 (vector_shuffle
2228 (scalar_to_vector (loadf64 addr:$src)),
2229 (undef),
2230 SSE_splat_lo_mask)))]>;
2231
2232// Arithmetic
2233let isTwoAddress = 1 in {
2234 def ADDSUBPSrr : S3DI<0xD0, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002235 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002236 "addsubps {$src2, $dst|$dst, $src2}",
2237 [(set VR128:$dst, (int_x86_sse3_addsub_ps VR128:$src1,
2238 VR128:$src2))]>;
2239 def ADDSUBPSrm : S3DI<0xD0, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002240 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002241 "addsubps {$src2, $dst|$dst, $src2}",
2242 [(set VR128:$dst, (int_x86_sse3_addsub_ps VR128:$src1,
2243 (load addr:$src2)))]>;
2244 def ADDSUBPDrr : S3I<0xD0, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002245 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002246 "addsubpd {$src2, $dst|$dst, $src2}",
2247 [(set VR128:$dst, (int_x86_sse3_addsub_pd VR128:$src1,
2248 VR128:$src2))]>;
2249 def ADDSUBPDrm : S3I<0xD0, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002250 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002251 "addsubpd {$src2, $dst|$dst, $src2}",
2252 [(set VR128:$dst, (int_x86_sse3_addsub_pd VR128:$src1,
2253 (load addr:$src2)))]>;
2254}
2255
Evan Chengb783fa32007-07-19 01:14:50 +00002256def LDDQUrm : S3DI<0xF0, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002257 "lddqu {$src, $dst|$dst, $src}",
2258 [(set VR128:$dst, (int_x86_sse3_ldu_dq addr:$src))]>;
2259
2260// Horizontal ops
2261class S3D_Intrr<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Chengb783fa32007-07-19 01:14:50 +00002262 : S3DI<o, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002263 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2}"),
2264 [(set VR128:$dst, (v4f32 (IntId VR128:$src1, VR128:$src2)))]>;
2265class S3D_Intrm<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Chengb783fa32007-07-19 01:14:50 +00002266 : S3DI<o, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002267 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2}"),
2268 [(set VR128:$dst, (v4f32 (IntId VR128:$src1, (load addr:$src2))))]>;
2269class S3_Intrr<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Chengb783fa32007-07-19 01:14:50 +00002270 : S3I<o, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002271 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2}"),
2272 [(set VR128:$dst, (v2f64 (IntId VR128:$src1, VR128:$src2)))]>;
2273class S3_Intrm<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Chengb783fa32007-07-19 01:14:50 +00002274 : S3I<o, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002275 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2}"),
2276 [(set VR128:$dst, (v2f64 (IntId VR128:$src1, (load addr:$src2))))]>;
2277
2278let isTwoAddress = 1 in {
2279 def HADDPSrr : S3D_Intrr<0x7C, "haddps", int_x86_sse3_hadd_ps>;
2280 def HADDPSrm : S3D_Intrm<0x7C, "haddps", int_x86_sse3_hadd_ps>;
2281 def HADDPDrr : S3_Intrr <0x7C, "haddpd", int_x86_sse3_hadd_pd>;
2282 def HADDPDrm : S3_Intrm <0x7C, "haddpd", int_x86_sse3_hadd_pd>;
2283 def HSUBPSrr : S3D_Intrr<0x7D, "hsubps", int_x86_sse3_hsub_ps>;
2284 def HSUBPSrm : S3D_Intrm<0x7D, "hsubps", int_x86_sse3_hsub_ps>;
2285 def HSUBPDrr : S3_Intrr <0x7D, "hsubpd", int_x86_sse3_hsub_pd>;
2286 def HSUBPDrm : S3_Intrm <0x7D, "hsubpd", int_x86_sse3_hsub_pd>;
2287}
2288
2289// Thread synchronization
Evan Chengb783fa32007-07-19 01:14:50 +00002290def MONITOR : I<0xC8, RawFrm, (outs), (ins), "monitor",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002291 [(int_x86_sse3_monitor EAX, ECX, EDX)]>,TB, Requires<[HasSSE3]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002292def MWAIT : I<0xC9, RawFrm, (outs), (ins), "mwait",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002293 [(int_x86_sse3_mwait ECX, EAX)]>, TB, Requires<[HasSSE3]>;
2294
2295// vector_shuffle v1, <undef> <1, 1, 3, 3>
2296let AddedComplexity = 15 in
2297def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
2298 MOVSHDUP_shuffle_mask)),
2299 (MOVSHDUPrr VR128:$src)>, Requires<[HasSSE3]>;
2300let AddedComplexity = 20 in
Dan Gohman4a4f1512007-07-18 20:23:34 +00002301def : Pat<(v4i32 (vector_shuffle (bc_v4i32 (memopv2i64 addr:$src)), (undef),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002302 MOVSHDUP_shuffle_mask)),
2303 (MOVSHDUPrm addr:$src)>, Requires<[HasSSE3]>;
2304
2305// vector_shuffle v1, <undef> <0, 0, 2, 2>
2306let AddedComplexity = 15 in
2307 def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
2308 MOVSLDUP_shuffle_mask)),
2309 (MOVSLDUPrr VR128:$src)>, Requires<[HasSSE3]>;
2310let AddedComplexity = 20 in
Dan Gohman4a4f1512007-07-18 20:23:34 +00002311 def : Pat<(v4i32 (vector_shuffle (bc_v4i32 (memopv2i64 addr:$src)), (undef),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002312 MOVSLDUP_shuffle_mask)),
2313 (MOVSLDUPrm addr:$src)>, Requires<[HasSSE3]>;
2314
2315//===----------------------------------------------------------------------===//
2316// SSSE3 Instructions
2317//===----------------------------------------------------------------------===//
2318
2319// SSE3 Instruction Templates:
2320//
2321// SS38I - SSSE3 instructions with T8 and OpSize prefixes.
2322// SS3AI - SSSE3 instructions with TA and OpSize prefixes.
2323
Evan Chengb783fa32007-07-19 01:14:50 +00002324class SS38I<bits<8> o, Format F, dag outs, dag ins, string asm,
2325 list<dag> pattern>
2326 : I<o, F, outs, ins, asm, pattern>, T8, OpSize, Requires<[HasSSSE3]>;
2327class SS3AI<bits<8> o, Format F, dag outs, dag ins, string asm,
2328 list<dag> pattern>
2329 : I<o, F, outs, ins, asm, pattern>, TA, OpSize, Requires<[HasSSSE3]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002330
2331/// SS3I_binop_rm_int - Simple SSSE3 binary operatr whose type is v2i64.
2332let isTwoAddress = 1 in {
2333 multiclass SS3I_binop_rm_int<bits<8> opc, string OpcodeStr, Intrinsic IntId,
2334 bit Commutable = 0> {
Evan Chengb783fa32007-07-19 01:14:50 +00002335 def rr : SS38I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002336 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2}"),
2337 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]> {
2338 let isCommutable = Commutable;
2339 }
Evan Chengb783fa32007-07-19 01:14:50 +00002340 def rm : SS38I<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002341 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2}"),
2342 [(set VR128:$dst,
2343 (IntId VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002344 (bitconvert (memopv2i64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002345 }
2346}
2347
2348defm PMULHRSW128 : SS3I_binop_rm_int<0x0B, "pmulhrsw",
2349 int_x86_ssse3_pmulhrsw_128, 1>;
2350
2351//===----------------------------------------------------------------------===//
2352// Non-Instruction Patterns
2353//===----------------------------------------------------------------------===//
2354
2355// 128-bit vector undef's.
2356def : Pat<(v2f64 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>;
2357def : Pat<(v16i8 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>;
2358def : Pat<(v8i16 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>;
2359def : Pat<(v4i32 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>;
2360def : Pat<(v2i64 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>;
2361
2362// 128-bit vector all zero's.
2363def : Pat<(v16i8 immAllZerosV), (V_SET0)>, Requires<[HasSSE2]>;
2364def : Pat<(v8i16 immAllZerosV), (V_SET0)>, Requires<[HasSSE2]>;
2365def : Pat<(v4i32 immAllZerosV), (V_SET0)>, Requires<[HasSSE2]>;
2366def : Pat<(v2i64 immAllZerosV), (V_SET0)>, Requires<[HasSSE2]>;
2367def : Pat<(v2f64 immAllZerosV), (V_SET0)>, Requires<[HasSSE2]>;
2368
2369// 128-bit vector all one's.
2370def : Pat<(v16i8 immAllOnesV), (V_SETALLONES)>, Requires<[HasSSE2]>;
2371def : Pat<(v8i16 immAllOnesV), (V_SETALLONES)>, Requires<[HasSSE2]>;
2372def : Pat<(v4i32 immAllOnesV), (V_SETALLONES)>, Requires<[HasSSE2]>;
2373def : Pat<(v2i64 immAllOnesV), (V_SETALLONES)>, Requires<[HasSSE2]>;
2374def : Pat<(v4f32 immAllOnesV), (V_SETALLONES)>, Requires<[HasSSE1]>;
2375
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002376
2377// Scalar to v8i16 / v16i8. The source may be a GR32, but only the lower 8 or
2378// 16-bits matter.
2379def : Pat<(v8i16 (X86s2vec GR32:$src)), (MOVDI2PDIrr GR32:$src)>,
2380 Requires<[HasSSE2]>;
2381def : Pat<(v16i8 (X86s2vec GR32:$src)), (MOVDI2PDIrr GR32:$src)>,
2382 Requires<[HasSSE2]>;
2383
2384// bit_convert
2385let Predicates = [HasSSE2] in {
2386 def : Pat<(v2i64 (bitconvert (v4i32 VR128:$src))), (v2i64 VR128:$src)>;
2387 def : Pat<(v2i64 (bitconvert (v8i16 VR128:$src))), (v2i64 VR128:$src)>;
2388 def : Pat<(v2i64 (bitconvert (v16i8 VR128:$src))), (v2i64 VR128:$src)>;
2389 def : Pat<(v2i64 (bitconvert (v2f64 VR128:$src))), (v2i64 VR128:$src)>;
2390 def : Pat<(v2i64 (bitconvert (v4f32 VR128:$src))), (v2i64 VR128:$src)>;
2391 def : Pat<(v4i32 (bitconvert (v2i64 VR128:$src))), (v4i32 VR128:$src)>;
2392 def : Pat<(v4i32 (bitconvert (v8i16 VR128:$src))), (v4i32 VR128:$src)>;
2393 def : Pat<(v4i32 (bitconvert (v16i8 VR128:$src))), (v4i32 VR128:$src)>;
2394 def : Pat<(v4i32 (bitconvert (v2f64 VR128:$src))), (v4i32 VR128:$src)>;
2395 def : Pat<(v4i32 (bitconvert (v4f32 VR128:$src))), (v4i32 VR128:$src)>;
2396 def : Pat<(v8i16 (bitconvert (v2i64 VR128:$src))), (v8i16 VR128:$src)>;
2397 def : Pat<(v8i16 (bitconvert (v4i32 VR128:$src))), (v8i16 VR128:$src)>;
2398 def : Pat<(v8i16 (bitconvert (v16i8 VR128:$src))), (v8i16 VR128:$src)>;
2399 def : Pat<(v8i16 (bitconvert (v2f64 VR128:$src))), (v8i16 VR128:$src)>;
2400 def : Pat<(v8i16 (bitconvert (v4f32 VR128:$src))), (v8i16 VR128:$src)>;
2401 def : Pat<(v16i8 (bitconvert (v2i64 VR128:$src))), (v16i8 VR128:$src)>;
2402 def : Pat<(v16i8 (bitconvert (v4i32 VR128:$src))), (v16i8 VR128:$src)>;
2403 def : Pat<(v16i8 (bitconvert (v8i16 VR128:$src))), (v16i8 VR128:$src)>;
2404 def : Pat<(v16i8 (bitconvert (v2f64 VR128:$src))), (v16i8 VR128:$src)>;
2405 def : Pat<(v16i8 (bitconvert (v4f32 VR128:$src))), (v16i8 VR128:$src)>;
2406 def : Pat<(v4f32 (bitconvert (v2i64 VR128:$src))), (v4f32 VR128:$src)>;
2407 def : Pat<(v4f32 (bitconvert (v4i32 VR128:$src))), (v4f32 VR128:$src)>;
2408 def : Pat<(v4f32 (bitconvert (v8i16 VR128:$src))), (v4f32 VR128:$src)>;
2409 def : Pat<(v4f32 (bitconvert (v16i8 VR128:$src))), (v4f32 VR128:$src)>;
2410 def : Pat<(v4f32 (bitconvert (v2f64 VR128:$src))), (v4f32 VR128:$src)>;
2411 def : Pat<(v2f64 (bitconvert (v2i64 VR128:$src))), (v2f64 VR128:$src)>;
2412 def : Pat<(v2f64 (bitconvert (v4i32 VR128:$src))), (v2f64 VR128:$src)>;
2413 def : Pat<(v2f64 (bitconvert (v8i16 VR128:$src))), (v2f64 VR128:$src)>;
2414 def : Pat<(v2f64 (bitconvert (v16i8 VR128:$src))), (v2f64 VR128:$src)>;
2415 def : Pat<(v2f64 (bitconvert (v4f32 VR128:$src))), (v2f64 VR128:$src)>;
2416}
2417
2418// Move scalar to XMM zero-extended
2419// movd to XMM register zero-extends
2420let AddedComplexity = 15 in {
2421def : Pat<(v8i16 (vector_shuffle immAllZerosV,
2422 (v8i16 (X86s2vec GR32:$src)), MOVL_shuffle_mask)),
2423 (MOVZDI2PDIrr GR32:$src)>, Requires<[HasSSE2]>;
2424def : Pat<(v16i8 (vector_shuffle immAllZerosV,
2425 (v16i8 (X86s2vec GR32:$src)), MOVL_shuffle_mask)),
2426 (MOVZDI2PDIrr GR32:$src)>, Requires<[HasSSE2]>;
2427// Zeroing a VR128 then do a MOVS{S|D} to the lower bits.
2428def : Pat<(v2f64 (vector_shuffle immAllZerosV,
2429 (v2f64 (scalar_to_vector FR64:$src)), MOVL_shuffle_mask)),
2430 (MOVLSD2PDrr (V_SET0), FR64:$src)>, Requires<[HasSSE2]>;
2431def : Pat<(v4f32 (vector_shuffle immAllZerosV,
2432 (v4f32 (scalar_to_vector FR32:$src)), MOVL_shuffle_mask)),
2433 (MOVLSS2PSrr (V_SET0), FR32:$src)>, Requires<[HasSSE2]>;
2434}
2435
2436// Splat v2f64 / v2i64
2437let AddedComplexity = 10 in {
2438def : Pat<(vector_shuffle (v2f64 VR128:$src), (undef), SSE_splat_lo_mask:$sm),
2439 (UNPCKLPDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2440def : Pat<(vector_shuffle (v2f64 VR128:$src), (undef), UNPCKH_shuffle_mask:$sm),
2441 (UNPCKHPDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2442def : Pat<(vector_shuffle (v2i64 VR128:$src), (undef), SSE_splat_lo_mask:$sm),
2443 (PUNPCKLQDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2444def : Pat<(vector_shuffle (v2i64 VR128:$src), (undef), UNPCKH_shuffle_mask:$sm),
2445 (PUNPCKHQDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2446}
2447
2448// Splat v4f32
2449def : Pat<(vector_shuffle (v4f32 VR128:$src), (undef), SSE_splat_mask:$sm),
2450 (SHUFPSrri VR128:$src, VR128:$src, SSE_splat_mask:$sm)>,
2451 Requires<[HasSSE1]>;
2452
2453// Special unary SHUFPSrri case.
2454// FIXME: when we want non two-address code, then we should use PSHUFD?
2455def : Pat<(vector_shuffle (v4f32 VR128:$src1), (undef),
2456 SHUFP_unary_shuffle_mask:$sm),
2457 (SHUFPSrri VR128:$src1, VR128:$src1, SHUFP_unary_shuffle_mask:$sm)>,
2458 Requires<[HasSSE1]>;
2459// Unary v4f32 shuffle with PSHUF* in order to fold a load.
Dan Gohman4a4f1512007-07-18 20:23:34 +00002460def : Pat<(vector_shuffle (memopv4f32 addr:$src1), (undef),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002461 SHUFP_unary_shuffle_mask:$sm),
2462 (PSHUFDmi addr:$src1, SHUFP_unary_shuffle_mask:$sm)>,
2463 Requires<[HasSSE2]>;
2464// Special binary v4i32 shuffle cases with SHUFPS.
2465def : Pat<(vector_shuffle (v4i32 VR128:$src1), (v4i32 VR128:$src2),
2466 PSHUFD_binary_shuffle_mask:$sm),
2467 (SHUFPSrri VR128:$src1, VR128:$src2, PSHUFD_binary_shuffle_mask:$sm)>,
2468 Requires<[HasSSE2]>;
2469def : Pat<(vector_shuffle (v4i32 VR128:$src1),
Dan Gohman4a4f1512007-07-18 20:23:34 +00002470 (bc_v4i32 (memopv2i64 addr:$src2)), PSHUFD_binary_shuffle_mask:$sm),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002471 (SHUFPSrmi VR128:$src1, addr:$src2, PSHUFD_binary_shuffle_mask:$sm)>,
2472 Requires<[HasSSE2]>;
2473
2474// vector_shuffle v1, <undef>, <0, 0, 1, 1, ...>
2475let AddedComplexity = 10 in {
2476def : Pat<(v4f32 (vector_shuffle VR128:$src, (undef),
2477 UNPCKL_v_undef_shuffle_mask)),
2478 (UNPCKLPSrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2479def : Pat<(v16i8 (vector_shuffle VR128:$src, (undef),
2480 UNPCKL_v_undef_shuffle_mask)),
2481 (PUNPCKLBWrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2482def : Pat<(v8i16 (vector_shuffle VR128:$src, (undef),
2483 UNPCKL_v_undef_shuffle_mask)),
2484 (PUNPCKLWDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2485def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
2486 UNPCKL_v_undef_shuffle_mask)),
2487 (PUNPCKLDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE1]>;
2488}
2489
2490// vector_shuffle v1, <undef>, <2, 2, 3, 3, ...>
2491let AddedComplexity = 10 in {
2492def : Pat<(v4f32 (vector_shuffle VR128:$src, (undef),
2493 UNPCKH_v_undef_shuffle_mask)),
2494 (UNPCKHPSrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2495def : Pat<(v16i8 (vector_shuffle VR128:$src, (undef),
2496 UNPCKH_v_undef_shuffle_mask)),
2497 (PUNPCKHBWrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2498def : Pat<(v8i16 (vector_shuffle VR128:$src, (undef),
2499 UNPCKH_v_undef_shuffle_mask)),
2500 (PUNPCKHWDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2501def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
2502 UNPCKH_v_undef_shuffle_mask)),
2503 (PUNPCKHDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE1]>;
2504}
2505
2506let AddedComplexity = 15 in {
2507// vector_shuffle v1, v2 <0, 1, 4, 5> using MOVLHPS
2508def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
2509 MOVHP_shuffle_mask)),
2510 (MOVLHPSrr VR128:$src1, VR128:$src2)>;
2511
2512// vector_shuffle v1, v2 <6, 7, 2, 3> using MOVHLPS
2513def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
2514 MOVHLPS_shuffle_mask)),
2515 (MOVHLPSrr VR128:$src1, VR128:$src2)>;
2516
2517// vector_shuffle v1, undef <2, ?, ?, ?> using MOVHLPS
2518def : Pat<(v4f32 (vector_shuffle VR128:$src1, (undef),
2519 MOVHLPS_v_undef_shuffle_mask)),
2520 (MOVHLPSrr VR128:$src1, VR128:$src1)>;
2521def : Pat<(v4i32 (vector_shuffle VR128:$src1, (undef),
2522 MOVHLPS_v_undef_shuffle_mask)),
2523 (MOVHLPSrr VR128:$src1, VR128:$src1)>;
2524}
2525
2526let AddedComplexity = 20 in {
2527// vector_shuffle v1, (load v2) <4, 5, 2, 3> using MOVLPS
2528// vector_shuffle v1, (load v2) <0, 1, 4, 5> using MOVHPS
Dan Gohman4a4f1512007-07-18 20:23:34 +00002529def : Pat<(v4f32 (vector_shuffle VR128:$src1, (memopv4f32 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002530 MOVLP_shuffle_mask)),
2531 (MOVLPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE1]>;
Dan Gohman4a4f1512007-07-18 20:23:34 +00002532def : Pat<(v2f64 (vector_shuffle VR128:$src1, (memopv2f64 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002533 MOVLP_shuffle_mask)),
2534 (MOVLPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Dan Gohman4a4f1512007-07-18 20:23:34 +00002535def : Pat<(v4f32 (vector_shuffle VR128:$src1, (memopv4f32 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002536 MOVHP_shuffle_mask)),
2537 (MOVHPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE1]>;
Dan Gohman4a4f1512007-07-18 20:23:34 +00002538def : Pat<(v2f64 (vector_shuffle VR128:$src1, (memopv2f64 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002539 MOVHP_shuffle_mask)),
2540 (MOVHPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
2541
Dan Gohman4a4f1512007-07-18 20:23:34 +00002542def : Pat<(v4i32 (vector_shuffle VR128:$src1, (bc_v4i32 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002543 MOVLP_shuffle_mask)),
2544 (MOVLPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Dan Gohman4a4f1512007-07-18 20:23:34 +00002545def : Pat<(v2i64 (vector_shuffle VR128:$src1, (memopv2i64 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002546 MOVLP_shuffle_mask)),
2547 (MOVLPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Dan Gohman4a4f1512007-07-18 20:23:34 +00002548def : Pat<(v4i32 (vector_shuffle VR128:$src1, (bc_v4i32 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002549 MOVHP_shuffle_mask)),
2550 (MOVHPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE1]>;
Dan Gohman4a4f1512007-07-18 20:23:34 +00002551def : Pat<(v2i64 (vector_shuffle VR128:$src1, (memopv2i64 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002552 MOVLP_shuffle_mask)),
2553 (MOVLPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
2554}
2555
2556let AddedComplexity = 15 in {
2557// Setting the lowest element in the vector.
2558def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
2559 MOVL_shuffle_mask)),
2560 (MOVLPSrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
2561def : Pat<(v2i64 (vector_shuffle VR128:$src1, VR128:$src2,
2562 MOVL_shuffle_mask)),
2563 (MOVLPDrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
2564
2565// vector_shuffle v1, v2 <4, 5, 2, 3> using MOVLPDrr (movsd)
2566def : Pat<(v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
2567 MOVLP_shuffle_mask)),
2568 (MOVLPDrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
2569def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
2570 MOVLP_shuffle_mask)),
2571 (MOVLPDrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
2572}
2573
2574// Set lowest element and zero upper elements.
2575let AddedComplexity = 20 in
2576def : Pat<(bc_v2i64 (vector_shuffle immAllZerosV,
2577 (v2f64 (scalar_to_vector (loadf64 addr:$src))),
2578 MOVL_shuffle_mask)),
2579 (MOVZQI2PQIrm addr:$src)>, Requires<[HasSSE2]>;
2580
2581// FIXME: Temporary workaround since 2-wide shuffle is broken.
2582def : Pat<(int_x86_sse2_movs_d VR128:$src1, VR128:$src2),
2583 (v2f64 (MOVLPDrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
2584def : Pat<(int_x86_sse2_loadh_pd VR128:$src1, addr:$src2),
2585 (v2f64 (MOVHPDrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
2586def : Pat<(int_x86_sse2_loadl_pd VR128:$src1, addr:$src2),
2587 (v2f64 (MOVLPDrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
2588def : Pat<(int_x86_sse2_shuf_pd VR128:$src1, VR128:$src2, imm:$src3),
2589 (v2f64 (SHUFPDrri VR128:$src1, VR128:$src2, imm:$src3))>,
2590 Requires<[HasSSE2]>;
2591def : Pat<(int_x86_sse2_shuf_pd VR128:$src1, (load addr:$src2), imm:$src3),
2592 (v2f64 (SHUFPDrmi VR128:$src1, addr:$src2, imm:$src3))>,
2593 Requires<[HasSSE2]>;
2594def : Pat<(int_x86_sse2_unpckh_pd VR128:$src1, VR128:$src2),
2595 (v2f64 (UNPCKHPDrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
2596def : Pat<(int_x86_sse2_unpckh_pd VR128:$src1, (load addr:$src2)),
2597 (v2f64 (UNPCKHPDrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
2598def : Pat<(int_x86_sse2_unpckl_pd VR128:$src1, VR128:$src2),
2599 (v2f64 (UNPCKLPDrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
2600def : Pat<(int_x86_sse2_unpckl_pd VR128:$src1, (load addr:$src2)),
2601 (v2f64 (UNPCKLPDrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
2602def : Pat<(int_x86_sse2_punpckh_qdq VR128:$src1, VR128:$src2),
2603 (v2i64 (PUNPCKHQDQrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
2604def : Pat<(int_x86_sse2_punpckh_qdq VR128:$src1, (load addr:$src2)),
2605 (v2i64 (PUNPCKHQDQrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
2606def : Pat<(int_x86_sse2_punpckl_qdq VR128:$src1, VR128:$src2),
2607 (v2i64 (PUNPCKLQDQrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
2608def : Pat<(int_x86_sse2_punpckl_qdq VR128:$src1, (load addr:$src2)),
2609 (PUNPCKLQDQrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
2610
2611// Some special case pandn patterns.
2612def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))),
2613 VR128:$src2)),
2614 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
2615def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))),
2616 VR128:$src2)),
2617 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
2618def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))),
2619 VR128:$src2)),
2620 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
2621
2622def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))),
2623 (load addr:$src2))),
2624 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
2625def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))),
2626 (load addr:$src2))),
2627 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
2628def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))),
2629 (load addr:$src2))),
2630 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
2631
Evan Cheng51a49b22007-07-20 00:27:43 +00002632// Use movaps / movups for SSE integer load / store (one byte shorter).
Dan Gohman11821702007-07-27 17:16:43 +00002633def : Pat<(alignedloadv4i32 addr:$src),
2634 (MOVAPSrm addr:$src)>, Requires<[HasSSE1]>;
2635def : Pat<(loadv4i32 addr:$src),
2636 (MOVUPSrm addr:$src)>, Requires<[HasSSE1]>;
Evan Cheng51a49b22007-07-20 00:27:43 +00002637def : Pat<(alignedloadv2i64 addr:$src),
2638 (MOVAPSrm addr:$src)>, Requires<[HasSSE2]>;
2639def : Pat<(loadv2i64 addr:$src),
2640 (MOVUPSrm addr:$src)>, Requires<[HasSSE2]>;
2641
2642def : Pat<(alignedstore (v2i64 VR128:$src), addr:$dst),
2643 (MOVAPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
2644def : Pat<(alignedstore (v4i32 VR128:$src), addr:$dst),
2645 (MOVAPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
2646def : Pat<(alignedstore (v8i16 VR128:$src), addr:$dst),
2647 (MOVAPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
2648def : Pat<(alignedstore (v16i8 VR128:$src), addr:$dst),
2649 (MOVAPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
2650def : Pat<(store (v2i64 VR128:$src), addr:$dst),
2651 (MOVUPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
2652def : Pat<(store (v4i32 VR128:$src), addr:$dst),
2653 (MOVUPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
2654def : Pat<(store (v8i16 VR128:$src), addr:$dst),
2655 (MOVUPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
2656def : Pat<(store (v16i8 VR128:$src), addr:$dst),
2657 (MOVUPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;