blob: f7306c5d0a238f14572008f3dd58df911a6f0309 [file] [log] [blame]
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +00001//===-- llvm/CodeGen/VirtRegMap.cpp - Virtual Register Map ----------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Chris Lattner8c4d88d2004-09-30 01:54:45 +000010// This file implements the VirtRegMap class.
11//
12// It also contains implementations of the the Spiller interface, which, given a
13// virtual register map and a machine function, eliminates all virtual
14// references by replacing them with physical register references - adding spill
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +000015// code as necessary.
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000016//
17//===----------------------------------------------------------------------===//
18
Chris Lattner8c4d88d2004-09-30 01:54:45 +000019#define DEBUG_TYPE "spiller"
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000020#include "VirtRegMap.h"
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +000021#include "llvm/Function.h"
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
Chris Lattner8c4d88d2004-09-30 01:54:45 +000023#include "llvm/CodeGen/MachineFunction.h"
24#include "llvm/CodeGen/SSARegMap.h"
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000025#include "llvm/Target/TargetMachine.h"
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +000026#include "llvm/Target/TargetInstrInfo.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000027#include "llvm/Support/CommandLine.h"
28#include "llvm/Support/Debug.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000029#include "llvm/ADT/Statistic.h"
30#include "llvm/ADT/STLExtras.h"
Chris Lattner27f29162004-10-26 15:35:58 +000031#include <algorithm>
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000032using namespace llvm;
33
34namespace {
Chris Lattner8c4d88d2004-09-30 01:54:45 +000035 Statistic<> NumSpills("spiller", "Number of register spills");
36 Statistic<> NumStores("spiller", "Number of stores added");
37 Statistic<> NumLoads ("spiller", "Number of loads added");
Chris Lattner7fb64342004-10-01 19:04:51 +000038 Statistic<> NumReused("spiller", "Number of values reused");
Chris Lattner52b25db2004-10-01 19:47:12 +000039 Statistic<> NumDSE ("spiller", "Number of dead stores elided");
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +000040
Chris Lattner8c4d88d2004-09-30 01:54:45 +000041 enum SpillerName { simple, local };
Alkis Evlogimenosdd420e02004-03-01 23:18:15 +000042
Chris Lattner8c4d88d2004-09-30 01:54:45 +000043 cl::opt<SpillerName>
44 SpillerOpt("spiller",
Chris Lattner7fb64342004-10-01 19:04:51 +000045 cl::desc("Spiller to use: (default: local)"),
Chris Lattner8c4d88d2004-09-30 01:54:45 +000046 cl::Prefix,
47 cl::values(clEnumVal(simple, " simple spiller"),
48 clEnumVal(local, " local spiller"),
49 clEnumValEnd),
Chris Lattner7fb64342004-10-01 19:04:51 +000050 cl::init(local));
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000051}
52
Chris Lattner8c4d88d2004-09-30 01:54:45 +000053//===----------------------------------------------------------------------===//
54// VirtRegMap implementation
55//===----------------------------------------------------------------------===//
56
57void VirtRegMap::grow() {
Chris Lattner7f690e62004-09-30 02:15:18 +000058 Virt2PhysMap.grow(MF.getSSARegMap()->getLastVirtReg());
59 Virt2StackSlotMap.grow(MF.getSSARegMap()->getLastVirtReg());
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000060}
61
Chris Lattner8c4d88d2004-09-30 01:54:45 +000062int VirtRegMap::assignVirt2StackSlot(unsigned virtReg) {
63 assert(MRegisterInfo::isVirtualRegister(virtReg));
Chris Lattner7f690e62004-09-30 02:15:18 +000064 assert(Virt2StackSlotMap[virtReg] == NO_STACK_SLOT &&
Chris Lattner8c4d88d2004-09-30 01:54:45 +000065 "attempt to assign stack slot to already spilled register");
Chris Lattner7f690e62004-09-30 02:15:18 +000066 const TargetRegisterClass* RC = MF.getSSARegMap()->getRegClass(virtReg);
67 int frameIndex = MF.getFrameInfo()->CreateStackObject(RC->getSize(),
68 RC->getAlignment());
69 Virt2StackSlotMap[virtReg] = frameIndex;
Chris Lattner8c4d88d2004-09-30 01:54:45 +000070 ++NumSpills;
71 return frameIndex;
72}
73
74void VirtRegMap::assignVirt2StackSlot(unsigned virtReg, int frameIndex) {
75 assert(MRegisterInfo::isVirtualRegister(virtReg));
Chris Lattner7f690e62004-09-30 02:15:18 +000076 assert(Virt2StackSlotMap[virtReg] == NO_STACK_SLOT &&
Chris Lattner8c4d88d2004-09-30 01:54:45 +000077 "attempt to assign stack slot to already spilled register");
Chris Lattner7f690e62004-09-30 02:15:18 +000078 Virt2StackSlotMap[virtReg] = frameIndex;
Alkis Evlogimenos38af59a2004-05-29 20:38:05 +000079}
80
Chris Lattnerbec6a9e2004-10-01 23:15:36 +000081void VirtRegMap::virtFolded(unsigned VirtReg, MachineInstr *OldMI,
82 unsigned OpNo, MachineInstr *NewMI) {
83 // Move previous memory references folded to new instruction.
84 MI2VirtMapTy::iterator IP = MI2VirtMap.lower_bound(NewMI);
Misha Brukmanedf128a2005-04-21 22:36:52 +000085 for (MI2VirtMapTy::iterator I = MI2VirtMap.lower_bound(OldMI),
Chris Lattnerbec6a9e2004-10-01 23:15:36 +000086 E = MI2VirtMap.end(); I != E && I->first == OldMI; ) {
87 MI2VirtMap.insert(IP, std::make_pair(NewMI, I->second));
Chris Lattnerdbea9732004-09-30 16:35:08 +000088 MI2VirtMap.erase(I++);
Chris Lattner8c4d88d2004-09-30 01:54:45 +000089 }
Chris Lattnerdbea9732004-09-30 16:35:08 +000090
Chris Lattnerbec6a9e2004-10-01 23:15:36 +000091 ModRef MRInfo;
92 if (!OldMI->getOperand(OpNo).isDef()) {
93 assert(OldMI->getOperand(OpNo).isUse() && "Operand is not use or def?");
94 MRInfo = isRef;
95 } else {
96 MRInfo = OldMI->getOperand(OpNo).isUse() ? isModRef : isMod;
97 }
Alkis Evlogimenos5f375022004-03-01 20:05:10 +000098
Chris Lattner8c4d88d2004-09-30 01:54:45 +000099 // add new memory reference
Chris Lattnerbec6a9e2004-10-01 23:15:36 +0000100 MI2VirtMap.insert(IP, std::make_pair(NewMI, std::make_pair(VirtReg, MRInfo)));
Alkis Evlogimenos5f375022004-03-01 20:05:10 +0000101}
102
Chris Lattner7f690e62004-09-30 02:15:18 +0000103void VirtRegMap::print(std::ostream &OS) const {
104 const MRegisterInfo* MRI = MF.getTarget().getRegisterInfo();
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +0000105
Chris Lattner7f690e62004-09-30 02:15:18 +0000106 OS << "********** REGISTER MAP **********\n";
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000107 for (unsigned i = MRegisterInfo::FirstVirtualRegister,
Chris Lattner7f690e62004-09-30 02:15:18 +0000108 e = MF.getSSARegMap()->getLastVirtReg(); i <= e; ++i) {
109 if (Virt2PhysMap[i] != (unsigned)VirtRegMap::NO_PHYS_REG)
110 OS << "[reg" << i << " -> " << MRI->getName(Virt2PhysMap[i]) << "]\n";
Misha Brukmanedf128a2005-04-21 22:36:52 +0000111
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000112 }
113
114 for (unsigned i = MRegisterInfo::FirstVirtualRegister,
Chris Lattner7f690e62004-09-30 02:15:18 +0000115 e = MF.getSSARegMap()->getLastVirtReg(); i <= e; ++i)
116 if (Virt2StackSlotMap[i] != VirtRegMap::NO_STACK_SLOT)
117 OS << "[reg" << i << " -> fi#" << Virt2StackSlotMap[i] << "]\n";
118 OS << '\n';
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +0000119}
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000120
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000121void VirtRegMap::dump() const { print(std::cerr); }
Alkis Evlogimenosdd420e02004-03-01 23:18:15 +0000122
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000123
124//===----------------------------------------------------------------------===//
125// Simple Spiller Implementation
126//===----------------------------------------------------------------------===//
127
128Spiller::~Spiller() {}
Alkis Evlogimenosdd420e02004-03-01 23:18:15 +0000129
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000130namespace {
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000131 struct SimpleSpiller : public Spiller {
132 bool runOnMachineFunction(MachineFunction& mf, const VirtRegMap &VRM);
133 };
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000134}
135
Chris Lattnerb0f31bf2005-01-23 22:45:13 +0000136bool SimpleSpiller::runOnMachineFunction(MachineFunction &MF,
137 const VirtRegMap &VRM) {
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000138 DEBUG(std::cerr << "********** REWRITE MACHINE CODE **********\n");
139 DEBUG(std::cerr << "********** Function: "
140 << MF.getFunction()->getName() << '\n');
Chris Lattnerb0f31bf2005-01-23 22:45:13 +0000141 const TargetMachine &TM = MF.getTarget();
142 const MRegisterInfo &MRI = *TM.getRegisterInfo();
143 bool *PhysRegsUsed = MF.getUsedPhysregs();
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000144
Chris Lattner4ea1b822004-09-30 02:33:48 +0000145 // LoadedRegs - Keep track of which vregs are loaded, so that we only load
146 // each vreg once (in the case where a spilled vreg is used by multiple
147 // operands). This is always smaller than the number of operands to the
148 // current machine instr, so it should be small.
149 std::vector<unsigned> LoadedRegs;
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000150
Chris Lattner0fc27cc2004-09-30 02:59:33 +0000151 for (MachineFunction::iterator MBBI = MF.begin(), E = MF.end();
152 MBBI != E; ++MBBI) {
153 DEBUG(std::cerr << MBBI->getBasicBlock()->getName() << ":\n");
154 MachineBasicBlock &MBB = *MBBI;
155 for (MachineBasicBlock::iterator MII = MBB.begin(),
156 E = MBB.end(); MII != E; ++MII) {
157 MachineInstr &MI = *MII;
158 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
Chris Lattner7fb64342004-10-01 19:04:51 +0000159 MachineOperand &MO = MI.getOperand(i);
Chris Lattner886dd912005-04-04 21:35:34 +0000160 if (MO.isRegister() && MO.getReg())
161 if (MRegisterInfo::isVirtualRegister(MO.getReg())) {
162 unsigned VirtReg = MO.getReg();
163 unsigned PhysReg = VRM.getPhys(VirtReg);
164 if (VRM.hasStackSlot(VirtReg)) {
165 int StackSlot = VRM.getStackSlot(VirtReg);
Chris Lattnerbf9716b2005-09-30 01:29:00 +0000166 const TargetRegisterClass* RC =
167 MF.getSSARegMap()->getRegClass(VirtReg);
Misha Brukmanedf128a2005-04-21 22:36:52 +0000168
Chris Lattner886dd912005-04-04 21:35:34 +0000169 if (MO.isUse() &&
170 std::find(LoadedRegs.begin(), LoadedRegs.end(), VirtReg)
171 == LoadedRegs.end()) {
Chris Lattnerbf9716b2005-09-30 01:29:00 +0000172 MRI.loadRegFromStackSlot(MBB, &MI, PhysReg, StackSlot, RC);
Chris Lattner886dd912005-04-04 21:35:34 +0000173 LoadedRegs.push_back(VirtReg);
174 ++NumLoads;
175 DEBUG(std::cerr << '\t' << *prior(MII));
176 }
Misha Brukmanedf128a2005-04-21 22:36:52 +0000177
Chris Lattner886dd912005-04-04 21:35:34 +0000178 if (MO.isDef()) {
Chris Lattnerbf9716b2005-09-30 01:29:00 +0000179 MRI.storeRegToStackSlot(MBB, next(MII), PhysReg, StackSlot, RC);
Chris Lattner886dd912005-04-04 21:35:34 +0000180 ++NumStores;
181 }
Chris Lattner0fc27cc2004-09-30 02:59:33 +0000182 }
Chris Lattner886dd912005-04-04 21:35:34 +0000183 PhysRegsUsed[PhysReg] = true;
184 MI.SetMachineOperandReg(i, PhysReg);
185 } else {
186 PhysRegsUsed[MO.getReg()] = true;
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000187 }
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000188 }
Chris Lattner886dd912005-04-04 21:35:34 +0000189
Chris Lattner477e4552004-09-30 16:10:45 +0000190 DEBUG(std::cerr << '\t' << MI);
Chris Lattner4ea1b822004-09-30 02:33:48 +0000191 LoadedRegs.clear();
Alkis Evlogimenosdd420e02004-03-01 23:18:15 +0000192 }
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000193 }
194 return true;
195}
196
197//===----------------------------------------------------------------------===//
198// Local Spiller Implementation
199//===----------------------------------------------------------------------===//
200
201namespace {
Chris Lattner7fb64342004-10-01 19:04:51 +0000202 /// LocalSpiller - This spiller does a simple pass over the machine basic
203 /// block to attempt to keep spills in registers as much as possible for
204 /// blocks that have low register pressure (the vreg may be spilled due to
205 /// register pressure in other blocks).
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000206 class LocalSpiller : public Spiller {
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000207 const MRegisterInfo *MRI;
Chris Lattner7fb64342004-10-01 19:04:51 +0000208 const TargetInstrInfo *TII;
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000209 public:
Chris Lattner7fb64342004-10-01 19:04:51 +0000210 bool runOnMachineFunction(MachineFunction &MF, const VirtRegMap &VRM) {
211 MRI = MF.getTarget().getRegisterInfo();
212 TII = MF.getTarget().getInstrInfo();
213 DEBUG(std::cerr << "\n**** Local spiller rewriting function '"
214 << MF.getFunction()->getName() << "':\n");
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000215
Chris Lattner7fb64342004-10-01 19:04:51 +0000216 for (MachineFunction::iterator MBB = MF.begin(), E = MF.end();
217 MBB != E; ++MBB)
218 RewriteMBB(*MBB, VRM);
219 return true;
220 }
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000221 private:
Chris Lattner7fb64342004-10-01 19:04:51 +0000222 void RewriteMBB(MachineBasicBlock &MBB, const VirtRegMap &VRM);
223 void ClobberPhysReg(unsigned PR, std::map<int, unsigned> &SpillSlots,
224 std::map<unsigned, int> &PhysRegs);
225 void ClobberPhysRegOnly(unsigned PR, std::map<int, unsigned> &SpillSlots,
226 std::map<unsigned, int> &PhysRegs);
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000227 };
228}
229
Chris Lattner7fb64342004-10-01 19:04:51 +0000230void LocalSpiller::ClobberPhysRegOnly(unsigned PhysReg,
231 std::map<int, unsigned> &SpillSlots,
232 std::map<unsigned, int> &PhysRegs) {
233 std::map<unsigned, int>::iterator I = PhysRegs.find(PhysReg);
234 if (I != PhysRegs.end()) {
235 int Slot = I->second;
236 PhysRegs.erase(I);
237 assert(SpillSlots[Slot] == PhysReg && "Bidirectional map mismatch!");
238 SpillSlots.erase(Slot);
239 DEBUG(std::cerr << "PhysReg " << MRI->getName(PhysReg)
240 << " clobbered, invalidating SS#" << Slot << "\n");
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000241
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000242 }
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000243}
244
Chris Lattner7fb64342004-10-01 19:04:51 +0000245void LocalSpiller::ClobberPhysReg(unsigned PhysReg,
246 std::map<int, unsigned> &SpillSlots,
247 std::map<unsigned, int> &PhysRegs) {
248 for (const unsigned *AS = MRI->getAliasSet(PhysReg); *AS; ++AS)
249 ClobberPhysRegOnly(*AS, SpillSlots, PhysRegs);
250 ClobberPhysRegOnly(PhysReg, SpillSlots, PhysRegs);
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000251}
252
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000253
Chris Lattner7fb64342004-10-01 19:04:51 +0000254// ReusedOp - For each reused operand, we keep track of a bit of information, in
255// case we need to rollback upon processing a new operand. See comments below.
256namespace {
257 struct ReusedOp {
258 // The MachineInstr operand that reused an available value.
259 unsigned Operand;
Misha Brukmanedf128a2005-04-21 22:36:52 +0000260
Chris Lattner7fb64342004-10-01 19:04:51 +0000261 // StackSlot - The spill slot of the value being reused.
262 unsigned StackSlot;
Misha Brukmanedf128a2005-04-21 22:36:52 +0000263
Chris Lattner7fb64342004-10-01 19:04:51 +0000264 // PhysRegReused - The physical register the value was available in.
265 unsigned PhysRegReused;
Misha Brukmanedf128a2005-04-21 22:36:52 +0000266
Chris Lattner7fb64342004-10-01 19:04:51 +0000267 // AssignedPhysReg - The physreg that was assigned for use by the reload.
268 unsigned AssignedPhysReg;
Misha Brukmanedf128a2005-04-21 22:36:52 +0000269
Chris Lattner7fb64342004-10-01 19:04:51 +0000270 ReusedOp(unsigned o, unsigned ss, unsigned prr, unsigned apr)
271 : Operand(o), StackSlot(ss), PhysRegReused(prr), AssignedPhysReg(apr) {}
272 };
273}
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000274
Chris Lattner7fb64342004-10-01 19:04:51 +0000275
276/// rewriteMBB - Keep track of which spills are available even after the
277/// register allocator is done with them. If possible, avoid reloading vregs.
278void LocalSpiller::RewriteMBB(MachineBasicBlock &MBB, const VirtRegMap &VRM) {
279
280 // SpillSlotsAvailable - This map keeps track of all of the spilled virtual
281 // register values that are still available, due to being loaded to stored to,
282 // but not invalidated yet.
283 std::map<int, unsigned> SpillSlotsAvailable;
284
285 // PhysRegsAvailable - This is the inverse of SpillSlotsAvailable, indicating
286 // which physregs are in use holding a stack slot value.
287 std::map<unsigned, int> PhysRegsAvailable;
288
289 DEBUG(std::cerr << MBB.getBasicBlock()->getName() << ":\n");
290
291 std::vector<ReusedOp> ReusedOperands;
292
293 // DefAndUseVReg - When we see a def&use operand that is spilled, keep track
294 // of it. ".first" is the machine operand index (should always be 0 for now),
295 // and ".second" is the virtual register that is spilled.
296 std::vector<std::pair<unsigned, unsigned> > DefAndUseVReg;
297
Chris Lattner52b25db2004-10-01 19:47:12 +0000298 // MaybeDeadStores - When we need to write a value back into a stack slot,
299 // keep track of the inserted store. If the stack slot value is never read
300 // (because the value was used from some available register, for example), and
301 // subsequently stored to, the original store is dead. This map keeps track
302 // of inserted stores that are not used. If we see a subsequent store to the
303 // same stack slot, the original store is deleted.
304 std::map<int, MachineInstr*> MaybeDeadStores;
305
Chris Lattnerb0f31bf2005-01-23 22:45:13 +0000306 bool *PhysRegsUsed = MBB.getParent()->getUsedPhysregs();
307
Chris Lattner7fb64342004-10-01 19:04:51 +0000308 for (MachineBasicBlock::iterator MII = MBB.begin(), E = MBB.end();
309 MII != E; ) {
310 MachineInstr &MI = *MII;
311 MachineBasicBlock::iterator NextMII = MII; ++NextMII;
312
313 ReusedOperands.clear();
314 DefAndUseVReg.clear();
315
316 // Process all of the spilled uses and all non spilled reg references.
317 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
318 MachineOperand &MO = MI.getOperand(i);
Chris Lattner50ea01e2005-09-09 20:29:51 +0000319 if (!MO.isRegister() || MO.getReg() == 0)
320 continue; // Ignore non-register operands.
321
322 if (MRegisterInfo::isPhysicalRegister(MO.getReg())) {
323 // Ignore physregs for spilling, but remember that it is used by this
324 // function.
Chris Lattner886dd912005-04-04 21:35:34 +0000325 PhysRegsUsed[MO.getReg()] = true;
Chris Lattner50ea01e2005-09-09 20:29:51 +0000326 continue;
327 }
328
329 assert(MRegisterInfo::isVirtualRegister(MO.getReg()) &&
330 "Not a virtual or a physical register?");
331
332 unsigned VirtReg = MO.getReg();
333 if (!VRM.hasStackSlot(VirtReg)) {
334 // This virtual register was assigned a physreg!
335 unsigned Phys = VRM.getPhys(VirtReg);
336 PhysRegsUsed[Phys] = true;
337 MI.SetMachineOperandReg(i, Phys);
338 continue;
339 }
340
341 // This virtual register is now known to be a spilled value.
342 if (!MO.isUse())
343 continue; // Handle defs in the loop below (handle use&def here though)
Chris Lattner7fb64342004-10-01 19:04:51 +0000344
Chris Lattner50ea01e2005-09-09 20:29:51 +0000345 // If this is both a def and a use, we need to emit a store to the
346 // stack slot after the instruction. Keep track of D&U operands
347 // because we are about to change it to a physreg here.
348 if (MO.isDef()) {
349 // Remember that this was a def-and-use operand, and that the
350 // stack slot is live after this instruction executes.
351 DefAndUseVReg.push_back(std::make_pair(i, VirtReg));
352 }
353
354 int StackSlot = VRM.getStackSlot(VirtReg);
355 unsigned PhysReg;
Chris Lattner7fb64342004-10-01 19:04:51 +0000356
Chris Lattner50ea01e2005-09-09 20:29:51 +0000357 // Check to see if this stack slot is available.
358 std::map<int, unsigned>::iterator SSI =
359 SpillSlotsAvailable.find(StackSlot);
360 if (SSI != SpillSlotsAvailable.end()) {
361 DEBUG(std::cerr << "Reusing SS#" << StackSlot << " from physreg "
362 << MRI->getName(SSI->second) << " for vreg"
363 << VirtReg <<" instead of reloading into physreg "
364 << MRI->getName(VRM.getPhys(VirtReg)) << "\n");
365 // If this stack slot value is already available, reuse it!
366 PhysReg = SSI->second;
367 MI.SetMachineOperandReg(i, PhysReg);
Chris Lattner7fb64342004-10-01 19:04:51 +0000368
Chris Lattner50ea01e2005-09-09 20:29:51 +0000369 // The only technical detail we have is that we don't know that
370 // PhysReg won't be clobbered by a reloaded stack slot that occurs
371 // later in the instruction. In particular, consider 'op V1, V2'.
372 // If V1 is available in physreg R0, we would choose to reuse it
373 // here, instead of reloading it into the register the allocator
374 // indicated (say R1). However, V2 might have to be reloaded
375 // later, and it might indicate that it needs to live in R0. When
376 // this occurs, we need to have information available that
377 // indicates it is safe to use R1 for the reload instead of R0.
378 //
379 // To further complicate matters, we might conflict with an alias,
380 // or R0 and R1 might not be compatible with each other. In this
381 // case, we actually insert a reload for V1 in R1, ensuring that
382 // we can get at R0 or its alias.
383 ReusedOperands.push_back(ReusedOp(i, StackSlot, PhysReg,
384 VRM.getPhys(VirtReg)));
385 ++NumReused;
386 continue;
387 }
388
389 // Otherwise, reload it and remember that we have it.
390 PhysReg = VRM.getPhys(VirtReg);
Chris Lattnerbf9716b2005-09-30 01:29:00 +0000391 const TargetRegisterClass* RC =
392 MBB.getParent()->getSSARegMap()->getRegClass(VirtReg);
Chris Lattner7fb64342004-10-01 19:04:51 +0000393
Chris Lattner50ea01e2005-09-09 20:29:51 +0000394 RecheckRegister:
395 // Note that, if we reused a register for a previous operand, the
396 // register we want to reload into might not actually be
397 // available. If this occurs, use the register indicated by the
398 // reuser.
399 if (!ReusedOperands.empty()) // This is most often empty.
400 for (unsigned ro = 0, e = ReusedOperands.size(); ro != e; ++ro)
401 if (ReusedOperands[ro].PhysRegReused == PhysReg) {
402 // Yup, use the reload register that we didn't use before.
403 PhysReg = ReusedOperands[ro].AssignedPhysReg;
404 goto RecheckRegister;
405 } else {
406 ReusedOp &Op = ReusedOperands[ro];
407 unsigned PRRU = Op.PhysRegReused;
408 if (MRI->areAliases(PRRU, PhysReg)) {
409 // Okay, we found out that an alias of a reused register
410 // was used. This isn't good because it means we have
411 // to undo a previous reuse.
412 MRI->loadRegFromStackSlot(MBB, &MI, Op.AssignedPhysReg,
Chris Lattnerbf9716b2005-09-30 01:29:00 +0000413 Op.StackSlot, RC);
Chris Lattner50ea01e2005-09-09 20:29:51 +0000414 ClobberPhysReg(Op.AssignedPhysReg, SpillSlotsAvailable,
415 PhysRegsAvailable);
Chris Lattner7fb64342004-10-01 19:04:51 +0000416
Chris Lattner52b25db2004-10-01 19:47:12 +0000417 // Any stores to this stack slot are not dead anymore.
Chris Lattner50ea01e2005-09-09 20:29:51 +0000418 MaybeDeadStores.erase(Op.StackSlot);
Chris Lattner52b25db2004-10-01 19:47:12 +0000419
Chris Lattner50ea01e2005-09-09 20:29:51 +0000420 MI.SetMachineOperandReg(Op.Operand, Op.AssignedPhysReg);
421 PhysRegsAvailable[Op.AssignedPhysReg] = Op.StackSlot;
422 SpillSlotsAvailable[Op.StackSlot] = Op.AssignedPhysReg;
423 PhysRegsAvailable.erase(Op.PhysRegReused);
424 DEBUG(std::cerr << "Remembering SS#" << Op.StackSlot
425 << " in physreg "
426 << MRI->getName(Op.AssignedPhysReg) << "\n");
Chris Lattner7fb64342004-10-01 19:04:51 +0000427 ++NumLoads;
428 DEBUG(std::cerr << '\t' << *prior(MII));
Chris Lattner7fb64342004-10-01 19:04:51 +0000429
Chris Lattner50ea01e2005-09-09 20:29:51 +0000430 DEBUG(std::cerr << "Reuse undone!\n");
431 ReusedOperands.erase(ReusedOperands.begin()+ro);
432 --NumReused;
433 goto ContinueReload;
Chris Lattner7fb64342004-10-01 19:04:51 +0000434 }
435 }
Chris Lattner50ea01e2005-09-09 20:29:51 +0000436 ContinueReload:
437 PhysRegsUsed[PhysReg] = true;
Chris Lattnerbf9716b2005-09-30 01:29:00 +0000438 MRI->loadRegFromStackSlot(MBB, &MI, PhysReg, StackSlot, RC);
Chris Lattner50ea01e2005-09-09 20:29:51 +0000439 // This invalidates PhysReg.
440 ClobberPhysReg(PhysReg, SpillSlotsAvailable, PhysRegsAvailable);
441
442 // Any stores to this stack slot are not dead anymore.
443 MaybeDeadStores.erase(StackSlot);
444
445 MI.SetMachineOperandReg(i, PhysReg);
446 PhysRegsAvailable[PhysReg] = StackSlot;
447 SpillSlotsAvailable[StackSlot] = PhysReg;
448 DEBUG(std::cerr << "Remembering SS#" << StackSlot <<" in physreg "
449 << MRI->getName(PhysReg) << "\n");
450 ++NumLoads;
451 DEBUG(std::cerr << '\t' << *prior(MII));
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000452 }
453
Chris Lattner7fb64342004-10-01 19:04:51 +0000454 // Loop over all of the implicit defs, clearing them from our available
455 // sets.
Chris Lattnerb0f31bf2005-01-23 22:45:13 +0000456 for (const unsigned *ImpDef = TII->getImplicitDefs(MI.getOpcode());
457 *ImpDef; ++ImpDef) {
458 PhysRegsUsed[*ImpDef] = true;
Chris Lattner7fb64342004-10-01 19:04:51 +0000459 ClobberPhysReg(*ImpDef, SpillSlotsAvailable, PhysRegsAvailable);
Chris Lattnerb0f31bf2005-01-23 22:45:13 +0000460 }
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000461
Chris Lattner7fb64342004-10-01 19:04:51 +0000462 DEBUG(std::cerr << '\t' << MI);
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000463
Chris Lattner7fb64342004-10-01 19:04:51 +0000464 // If we have folded references to memory operands, make sure we clear all
465 // physical registers that may contain the value of the spilled virtual
466 // register
Chris Lattner8f1d6402005-01-14 15:54:24 +0000467 VirtRegMap::MI2VirtMapTy::const_iterator I, End;
468 for (tie(I, End) = VRM.getFoldedVirts(&MI); I != End; ++I) {
Chris Lattnerbec6a9e2004-10-01 23:15:36 +0000469 DEBUG(std::cerr << "Folded vreg: " << I->second.first << " MR: "
470 << I->second.second);
471 unsigned VirtReg = I->second.first;
472 VirtRegMap::ModRef MR = I->second.second;
Chris Lattnercea86882005-09-19 06:56:21 +0000473 if (!VRM.hasStackSlot(VirtReg)) {
Chris Lattner7fb64342004-10-01 19:04:51 +0000474 DEBUG(std::cerr << ": No stack slot!\n");
Chris Lattnercea86882005-09-19 06:56:21 +0000475 continue;
476 }
477 int SS = VRM.getStackSlot(VirtReg);
478 DEBUG(std::cerr << " - StackSlot: " << SS << "\n");
479
480 // If this folded instruction is just a use, check to see if it's a
481 // straight load from the virt reg slot.
482 if ((MR & VirtRegMap::isRef) && !(MR & VirtRegMap::isMod)) {
483 int FrameIdx;
484 if (unsigned DestReg = MRI->isLoadFromStackSlot(&MI, FrameIdx)) {
485 // If this spill slot is available, insert a copy for it!
486 std::map<int, unsigned>::iterator It = SpillSlotsAvailable.find(SS);
487 if (FrameIdx == SS && It != SpillSlotsAvailable.end()) {
488 DEBUG(std::cerr << "Promoted Load To Copy: " << MI);
489 MachineFunction &MF = *MBB.getParent();
490 if (DestReg != It->second) {
491 MRI->copyRegToReg(MBB, &MI, DestReg, It->second,
492 MF.getSSARegMap()->getRegClass(VirtReg));
Chris Lattner22480c42005-10-05 18:30:19 +0000493 // Revisit the copy so we make sure to notice the effects of the
494 // operation on the destreg (either needing to RA it if it's
495 // virtual or needing to clobber any values if it's physical).
496 NextMII = &MI;
497 --NextMII; // backtrack to the copy.
Chris Lattnercea86882005-09-19 06:56:21 +0000498 }
499 MBB.erase(&MI);
500 goto ProcessNextInst;
501 }
502 }
503 }
504
505 // If this reference is not a use, any previous store is now dead.
506 // Otherwise, the store to this stack slot is not dead anymore.
507 std::map<int, MachineInstr*>::iterator MDSI = MaybeDeadStores.find(SS);
508 if (MDSI != MaybeDeadStores.end()) {
509 if (MR & VirtRegMap::isRef) // Previous store is not dead.
510 MaybeDeadStores.erase(MDSI);
511 else {
512 // If we get here, the store is dead, nuke it now.
513 assert(MR == VirtRegMap::isMod && "Can't be modref!");
514 MBB.erase(MDSI->second);
515 MaybeDeadStores.erase(MDSI);
516 ++NumDSE;
517 }
518 }
519
520 // If the spill slot value is available, and this is a new definition of
521 // the value, the value is not available anymore.
522 if (MR & VirtRegMap::isMod) {
523 std::map<int, unsigned>::iterator It = SpillSlotsAvailable.find(SS);
524 if (It != SpillSlotsAvailable.end()) {
525 PhysRegsAvailable.erase(It->second);
526 SpillSlotsAvailable.erase(It);
527 }
Chris Lattner7fb64342004-10-01 19:04:51 +0000528 }
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000529 }
530
Chris Lattner7fb64342004-10-01 19:04:51 +0000531 // Process all of the spilled defs.
532 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
533 MachineOperand &MO = MI.getOperand(i);
534 if (MO.isRegister() && MO.getReg() && MO.isDef()) {
535 unsigned VirtReg = MO.getReg();
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000536
Chris Lattner7fb64342004-10-01 19:04:51 +0000537 bool TakenCareOf = false;
538 if (!MRegisterInfo::isVirtualRegister(VirtReg)) {
539 // Check to see if this is a def-and-use vreg operand that we do need
540 // to insert a store for.
541 bool OpTakenCareOf = false;
542 if (MO.isUse() && !DefAndUseVReg.empty()) {
543 for (unsigned dau = 0, e = DefAndUseVReg.size(); dau != e; ++dau)
544 if (DefAndUseVReg[dau].first == i) {
545 VirtReg = DefAndUseVReg[dau].second;
546 OpTakenCareOf = true;
547 break;
548 }
549 }
Misha Brukmanedf128a2005-04-21 22:36:52 +0000550
Chris Lattner7fb64342004-10-01 19:04:51 +0000551 if (!OpTakenCareOf) {
552 ClobberPhysReg(VirtReg, SpillSlotsAvailable, PhysRegsAvailable);
553 TakenCareOf = true;
554 }
Misha Brukmanedf128a2005-04-21 22:36:52 +0000555 }
Chris Lattner7fb64342004-10-01 19:04:51 +0000556
557 if (!TakenCareOf) {
558 // The only vregs left are stack slot definitions.
559 int StackSlot = VRM.getStackSlot(VirtReg);
Chris Lattnerbf9716b2005-09-30 01:29:00 +0000560 const TargetRegisterClass *RC =
561 MBB.getParent()->getSSARegMap()->getRegClass(VirtReg);
Chris Lattner7fb64342004-10-01 19:04:51 +0000562 unsigned PhysReg;
563
564 // If this is a def&use operand, and we used a different physreg for
565 // it than the one assigned, make sure to execute the store from the
566 // correct physical register.
567 if (MO.getReg() == VirtReg)
568 PhysReg = VRM.getPhys(VirtReg);
569 else
570 PhysReg = MO.getReg();
571
Chris Lattnerb0f31bf2005-01-23 22:45:13 +0000572 PhysRegsUsed[PhysReg] = true;
Chris Lattnerbf9716b2005-09-30 01:29:00 +0000573 MRI->storeRegToStackSlot(MBB, next(MII), PhysReg, StackSlot, RC);
Chris Lattner7fb64342004-10-01 19:04:51 +0000574 DEBUG(std::cerr << "Store:\t" << *next(MII));
575 MI.SetMachineOperandReg(i, PhysReg);
576
Chris Lattner52b25db2004-10-01 19:47:12 +0000577 // If there is a dead store to this stack slot, nuke it now.
578 MachineInstr *&LastStore = MaybeDeadStores[StackSlot];
579 if (LastStore) {
Chris Lattner8df6a592004-10-15 03:16:29 +0000580 DEBUG(std::cerr << " Killed store:\t" << *LastStore);
Chris Lattner52b25db2004-10-01 19:47:12 +0000581 ++NumDSE;
582 MBB.erase(LastStore);
583 }
584 LastStore = next(MII);
585
Chris Lattner7fb64342004-10-01 19:04:51 +0000586 // If the stack slot value was previously available in some other
587 // register, change it now. Otherwise, make the register available,
588 // in PhysReg.
589 std::map<int, unsigned>::iterator SSA =
590 SpillSlotsAvailable.find(StackSlot);
591 if (SSA != SpillSlotsAvailable.end()) {
592 // Remove the record for physreg.
593 PhysRegsAvailable.erase(SSA->second);
594 SpillSlotsAvailable.erase(SSA);
595 }
596 ClobberPhysReg(PhysReg, SpillSlotsAvailable, PhysRegsAvailable);
597
598 PhysRegsAvailable[PhysReg] = StackSlot;
599 SpillSlotsAvailable[StackSlot] = PhysReg;
600 DEBUG(std::cerr << "Updating SS#" << StackSlot <<" in physreg "
Chris Lattner8df6a592004-10-15 03:16:29 +0000601 << MRI->getName(PhysReg) << " for virtreg #"
602 << VirtReg << "\n");
Chris Lattner7fb64342004-10-01 19:04:51 +0000603
604 ++NumStores;
605 VirtReg = PhysReg;
606 }
607 }
608 }
Chris Lattnercea86882005-09-19 06:56:21 +0000609 ProcessNextInst:
Chris Lattner7fb64342004-10-01 19:04:51 +0000610 MII = NextMII;
611 }
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000612}
613
614
Chris Lattner7fb64342004-10-01 19:04:51 +0000615
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000616llvm::Spiller* llvm::createSpiller() {
617 switch (SpillerOpt) {
618 default: assert(0 && "Unreachable!");
619 case local:
620 return new LocalSpiller();
621 case simple:
622 return new SimpleSpiller();
623 }
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000624}