blob: 6284bba0927221442d9ecef5ba56ce6779e8c742 [file] [log] [blame]
Dan Gohman1adf1b02008-08-19 21:45:35 +00001//===-- X86FastISel.cpp - X86 FastISel implementation ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the X86-specific support for the FastISel class. Much
11// of the target-specific code is generated by tablegen in the file
12// X86GenFastISel.inc, which is #included here.
13//
14//===----------------------------------------------------------------------===//
15
16#include "X86.h"
Evan Cheng8b19e562008-09-03 06:44:39 +000017#include "X86InstrBuilder.h"
Dan Gohman1adf1b02008-08-19 21:45:35 +000018#include "X86ISelLowering.h"
Evan Cheng88e30412008-09-03 01:04:47 +000019#include "X86RegisterInfo.h"
20#include "X86Subtarget.h"
Dan Gohman22bb3112008-08-22 00:20:26 +000021#include "X86TargetMachine.h"
Evan Chengf3d4efe2008-09-07 09:09:33 +000022#include "llvm/CallingConv.h"
Dan Gohman6e3f05f2008-09-04 23:26:51 +000023#include "llvm/DerivedTypes.h"
Evan Chengf3d4efe2008-09-07 09:09:33 +000024#include "llvm/Instructions.h"
Evan Chengc3f44b02008-09-03 00:03:49 +000025#include "llvm/CodeGen/FastISel.h"
Owen Anderson95267a12008-09-05 00:06:23 +000026#include "llvm/CodeGen/MachineConstantPool.h"
Evan Chengf3d4efe2008-09-07 09:09:33 +000027#include "llvm/CodeGen/MachineFrameInfo.h"
Owen Anderson667d8f72008-08-29 17:45:56 +000028#include "llvm/CodeGen/MachineRegisterInfo.h"
Evan Chengf3d4efe2008-09-07 09:09:33 +000029#include "llvm/Support/CallSite.h"
Dan Gohman35893082008-09-18 23:23:44 +000030#include "llvm/Support/GetElementPtrTypeIterator.h"
Evan Chengc3f44b02008-09-03 00:03:49 +000031
32using namespace llvm;
33
34class X86FastISel : public FastISel {
35 /// Subtarget - Keep a pointer to the X86Subtarget around so that we can
36 /// make the right decision when generating code for different targets.
37 const X86Subtarget *Subtarget;
Evan Chengf3d4efe2008-09-07 09:09:33 +000038
39 /// StackPtr - Register used as the stack pointer.
40 ///
41 unsigned StackPtr;
42
43 /// X86ScalarSSEf32, X86ScalarSSEf64 - Select between SSE or x87
44 /// floating point ops.
45 /// When SSE is available, use it for f32 operations.
46 /// When SSE2 is available, use it for f64 operations.
47 bool X86ScalarSSEf64;
48 bool X86ScalarSSEf32;
49
Evan Cheng8b19e562008-09-03 06:44:39 +000050public:
Dan Gohman3df24e62008-09-03 23:12:08 +000051 explicit X86FastISel(MachineFunction &mf,
Dan Gohmand57dd5f2008-09-23 21:53:34 +000052 MachineModuleInfo *mmi,
Dan Gohman3df24e62008-09-03 23:12:08 +000053 DenseMap<const Value *, unsigned> &vm,
Dan Gohman0586d912008-09-10 20:11:02 +000054 DenseMap<const BasicBlock *, MachineBasicBlock *> &bm,
Dan Gohmandd5b58a2008-10-14 23:54:11 +000055 DenseMap<const AllocaInst *, int> &am
56#ifndef NDEBUG
57 , SmallSet<Instruction*, 8> &cil
58#endif
59 )
60 : FastISel(mf, mmi, vm, bm, am
61#ifndef NDEBUG
62 , cil
63#endif
64 ) {
Evan Cheng88e30412008-09-03 01:04:47 +000065 Subtarget = &TM.getSubtarget<X86Subtarget>();
Evan Chengf3d4efe2008-09-07 09:09:33 +000066 StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
67 X86ScalarSSEf64 = Subtarget->hasSSE2();
68 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng88e30412008-09-03 01:04:47 +000069 }
Evan Chengc3f44b02008-09-03 00:03:49 +000070
Dan Gohman3df24e62008-09-03 23:12:08 +000071 virtual bool TargetSelectInstruction(Instruction *I);
Evan Chengc3f44b02008-09-03 00:03:49 +000072
Dan Gohman1adf1b02008-08-19 21:45:35 +000073#include "X86GenFastISel.inc"
Evan Cheng8b19e562008-09-03 06:44:39 +000074
75private:
Chris Lattner9a08a612008-10-15 04:26:38 +000076 bool X86FastEmitCompare(Value *LHS, Value *RHS, MVT VT);
77
Dan Gohman0586d912008-09-10 20:11:02 +000078 bool X86FastEmitLoad(MVT VT, const X86AddressMode &AM, unsigned &RR);
Evan Cheng0de588f2008-09-05 21:00:03 +000079
Chris Lattner438949a2008-10-15 05:30:52 +000080 bool X86FastEmitStore(MVT VT, Value *Val,
81 const X86AddressMode &AM);
Evan Chengf3d4efe2008-09-07 09:09:33 +000082 bool X86FastEmitStore(MVT VT, unsigned Val,
Dan Gohman0586d912008-09-10 20:11:02 +000083 const X86AddressMode &AM);
Evan Cheng24e3a902008-09-08 06:35:17 +000084
85 bool X86FastEmitExtend(ISD::NodeType Opc, MVT DstVT, unsigned Src, MVT SrcVT,
86 unsigned &ResultReg);
Evan Cheng0de588f2008-09-05 21:00:03 +000087
Dan Gohman2ff7fd12008-09-19 22:16:54 +000088 bool X86SelectAddress(Value *V, X86AddressMode &AM, bool isCall);
Dan Gohman0586d912008-09-10 20:11:02 +000089
Dan Gohman3df24e62008-09-03 23:12:08 +000090 bool X86SelectLoad(Instruction *I);
Owen Andersona3971df2008-09-04 07:08:58 +000091
92 bool X86SelectStore(Instruction *I);
Dan Gohman6e3f05f2008-09-04 23:26:51 +000093
94 bool X86SelectCmp(Instruction *I);
Dan Gohmand89ae992008-09-05 01:06:14 +000095
96 bool X86SelectZExt(Instruction *I);
97
98 bool X86SelectBranch(Instruction *I);
Dan Gohmanc39f4db2008-09-05 18:30:08 +000099
100 bool X86SelectShift(Instruction *I);
101
102 bool X86SelectSelect(Instruction *I);
Evan Cheng0de588f2008-09-05 21:00:03 +0000103
Evan Cheng10a8d9c2008-09-07 08:47:42 +0000104 bool X86SelectTrunc(Instruction *I);
Dan Gohmand98d6202008-10-02 22:15:21 +0000105
Dan Gohman78efce62008-09-10 21:02:08 +0000106 bool X86SelectFPExt(Instruction *I);
107 bool X86SelectFPTrunc(Instruction *I);
108
Evan Chengf3d4efe2008-09-07 09:09:33 +0000109 bool X86SelectCall(Instruction *I);
110
111 CCAssignFn *CCAssignFnForCall(unsigned CC, bool isTailCall = false);
112
Dan Gohman2cc3aa42008-09-25 15:24:26 +0000113 const X86InstrInfo *getInstrInfo() const {
Dan Gohman97135e12008-09-26 19:15:30 +0000114 return getTargetMachine()->getInstrInfo();
115 }
116 const X86TargetMachine *getTargetMachine() const {
117 return static_cast<const X86TargetMachine *>(&TM);
Dan Gohman2cc3aa42008-09-25 15:24:26 +0000118 }
119
Dan Gohman0586d912008-09-10 20:11:02 +0000120 unsigned TargetMaterializeConstant(Constant *C);
121
122 unsigned TargetMaterializeAlloca(AllocaInst *C);
Evan Chengf3d4efe2008-09-07 09:09:33 +0000123
124 /// isScalarFPTypeInSSEReg - Return true if the specified scalar FP type is
125 /// computed in an SSE register, not on the X87 floating point stack.
126 bool isScalarFPTypeInSSEReg(MVT VT) const {
127 return (VT == MVT::f64 && X86ScalarSSEf64) || // f64 is when SSE2
128 (VT == MVT::f32 && X86ScalarSSEf32); // f32 is when SSE1
129 }
130
Chris Lattner160f6cc2008-10-15 05:07:36 +0000131 bool isTypeLegal(const Type *Ty, MVT &VT, bool AllowI1 = false);
Evan Chengc3f44b02008-09-03 00:03:49 +0000132};
Dan Gohman99b21822008-08-28 23:21:34 +0000133
Chris Lattner160f6cc2008-10-15 05:07:36 +0000134bool X86FastISel::isTypeLegal(const Type *Ty, MVT &VT, bool AllowI1) {
135 VT = TLI.getValueType(Ty, /*HandleUnknown=*/true);
Evan Chengf3d4efe2008-09-07 09:09:33 +0000136 if (VT == MVT::Other || !VT.isSimple())
137 // Unhandled type. Halt "fast" selection and bail.
138 return false;
Chris Lattner160f6cc2008-10-15 05:07:36 +0000139
Dan Gohman9b66d732008-09-30 00:48:39 +0000140 // For now, require SSE/SSE2 for performing floating-point operations,
141 // since x87 requires additional work.
142 if (VT == MVT::f64 && !X86ScalarSSEf64)
143 return false;
144 if (VT == MVT::f32 && !X86ScalarSSEf32)
145 return false;
146 // Similarly, no f80 support yet.
147 if (VT == MVT::f80)
148 return false;
Evan Chengf3d4efe2008-09-07 09:09:33 +0000149 // We only handle legal types. For example, on x86-32 the instruction
150 // selector contains all of the 64-bit instructions from x86-64,
151 // under the assumption that i64 won't be used if the target doesn't
152 // support it.
Evan Chengdebdea02008-09-08 17:15:42 +0000153 return (AllowI1 && VT == MVT::i1) || TLI.isTypeLegal(VT);
Evan Chengf3d4efe2008-09-07 09:09:33 +0000154}
155
156#include "X86GenCallingConv.inc"
157
158/// CCAssignFnForCall - Selects the correct CCAssignFn for a given calling
159/// convention.
160CCAssignFn *X86FastISel::CCAssignFnForCall(unsigned CC, bool isTaillCall) {
161 if (Subtarget->is64Bit()) {
162 if (Subtarget->isTargetWin64())
163 return CC_X86_Win64_C;
164 else if (CC == CallingConv::Fast && isTaillCall)
165 return CC_X86_64_TailCall;
166 else
167 return CC_X86_64_C;
168 }
169
170 if (CC == CallingConv::X86_FastCall)
171 return CC_X86_32_FastCall;
Evan Chengf3d4efe2008-09-07 09:09:33 +0000172 else if (CC == CallingConv::Fast)
173 return CC_X86_32_FastCC;
174 else
175 return CC_X86_32_C;
176}
177
Evan Cheng0de588f2008-09-05 21:00:03 +0000178/// X86FastEmitLoad - Emit a machine instruction to load a value of type VT.
Evan Chengf3d4efe2008-09-07 09:09:33 +0000179/// The address is either pre-computed, i.e. Ptr, or a GlobalAddress, i.e. GV.
Evan Cheng0de588f2008-09-05 21:00:03 +0000180/// Return true and the result register by reference if it is possible.
Dan Gohman0586d912008-09-10 20:11:02 +0000181bool X86FastISel::X86FastEmitLoad(MVT VT, const X86AddressMode &AM,
Evan Cheng0de588f2008-09-05 21:00:03 +0000182 unsigned &ResultReg) {
183 // Get opcode and regclass of the output for the given load instruction.
184 unsigned Opc = 0;
185 const TargetRegisterClass *RC = NULL;
186 switch (VT.getSimpleVT()) {
187 default: return false;
188 case MVT::i8:
189 Opc = X86::MOV8rm;
190 RC = X86::GR8RegisterClass;
191 break;
192 case MVT::i16:
193 Opc = X86::MOV16rm;
194 RC = X86::GR16RegisterClass;
195 break;
196 case MVT::i32:
197 Opc = X86::MOV32rm;
198 RC = X86::GR32RegisterClass;
199 break;
200 case MVT::i64:
201 // Must be in x86-64 mode.
202 Opc = X86::MOV64rm;
203 RC = X86::GR64RegisterClass;
204 break;
205 case MVT::f32:
206 if (Subtarget->hasSSE1()) {
207 Opc = X86::MOVSSrm;
208 RC = X86::FR32RegisterClass;
209 } else {
210 Opc = X86::LD_Fp32m;
211 RC = X86::RFP32RegisterClass;
212 }
213 break;
214 case MVT::f64:
215 if (Subtarget->hasSSE2()) {
216 Opc = X86::MOVSDrm;
217 RC = X86::FR64RegisterClass;
218 } else {
219 Opc = X86::LD_Fp64m;
220 RC = X86::RFP64RegisterClass;
221 }
222 break;
223 case MVT::f80:
Dan Gohman5af29c22008-09-26 01:39:32 +0000224 // No f80 support yet.
225 return false;
Evan Cheng0de588f2008-09-05 21:00:03 +0000226 }
227
228 ResultReg = createResultReg(RC);
Evan Cheng0de588f2008-09-05 21:00:03 +0000229 addFullAddress(BuildMI(MBB, TII.get(Opc), ResultReg), AM);
230 return true;
231}
232
Evan Chengf3d4efe2008-09-07 09:09:33 +0000233/// X86FastEmitStore - Emit a machine instruction to store a value Val of
234/// type VT. The address is either pre-computed, consisted of a base ptr, Ptr
235/// and a displacement offset, or a GlobalAddress,
Evan Cheng0de588f2008-09-05 21:00:03 +0000236/// i.e. V. Return true if it is possible.
237bool
Evan Chengf3d4efe2008-09-07 09:09:33 +0000238X86FastISel::X86FastEmitStore(MVT VT, unsigned Val,
Dan Gohman0586d912008-09-10 20:11:02 +0000239 const X86AddressMode &AM) {
Dan Gohman863890e2008-09-08 16:31:35 +0000240 // Get opcode and regclass of the output for the given store instruction.
Evan Cheng0de588f2008-09-05 21:00:03 +0000241 unsigned Opc = 0;
Evan Cheng0de588f2008-09-05 21:00:03 +0000242 switch (VT.getSimpleVT()) {
Chris Lattner241ab472008-10-15 05:38:32 +0000243 case MVT::f80: // No f80 support yet.
Evan Cheng0de588f2008-09-05 21:00:03 +0000244 default: return false;
Chris Lattner241ab472008-10-15 05:38:32 +0000245 case MVT::i8: Opc = X86::MOV8mr; break;
246 case MVT::i16: Opc = X86::MOV16mr; break;
247 case MVT::i32: Opc = X86::MOV32mr; break;
248 case MVT::i64: Opc = X86::MOV64mr; break; // Must be in x86-64 mode.
Evan Cheng0de588f2008-09-05 21:00:03 +0000249 case MVT::f32:
Chris Lattner438949a2008-10-15 05:30:52 +0000250 Opc = Subtarget->hasSSE1() ? X86::MOVSSmr : X86::ST_Fp32m;
Evan Cheng0de588f2008-09-05 21:00:03 +0000251 break;
252 case MVT::f64:
Chris Lattner438949a2008-10-15 05:30:52 +0000253 Opc = Subtarget->hasSSE2() ? X86::MOVSDmr : X86::ST_Fp64m;
Evan Cheng0de588f2008-09-05 21:00:03 +0000254 break;
Evan Cheng0de588f2008-09-05 21:00:03 +0000255 }
Chris Lattner438949a2008-10-15 05:30:52 +0000256
Evan Chengf3d4efe2008-09-07 09:09:33 +0000257 addFullAddress(BuildMI(MBB, TII.get(Opc)), AM).addReg(Val);
Evan Cheng0de588f2008-09-05 21:00:03 +0000258 return true;
259}
260
Chris Lattner438949a2008-10-15 05:30:52 +0000261bool X86FastISel::X86FastEmitStore(MVT VT, Value *Val,
262 const X86AddressMode &AM) {
263 // Handle 'null' like i32/i64 0.
264 if (isa<ConstantPointerNull>(Val))
265 Val = Constant::getNullValue(TD.getIntPtrType());
266
267 // If this is a store of a simple constant, fold the constant into the store.
268 if (ConstantInt *CI = dyn_cast<ConstantInt>(Val)) {
269 unsigned Opc = 0;
270 switch (VT.getSimpleVT()) {
271 default: break;
272 case MVT::i8: Opc = X86::MOV8mi; break;
273 case MVT::i16: Opc = X86::MOV16mi; break;
274 case MVT::i32: Opc = X86::MOV32mi; break;
275 case MVT::i64:
276 // Must be a 32-bit sign extended value.
277 if ((int)CI->getSExtValue() == CI->getSExtValue())
278 Opc = X86::MOV64mi32;
279 break;
280 }
281
282 if (Opc) {
283 addFullAddress(BuildMI(MBB, TII.get(Opc)), AM).addImm(CI->getSExtValue());
284 return true;
285 }
286 }
287
288 unsigned ValReg = getRegForValue(Val);
289 if (ValReg == 0)
Chris Lattner438949a2008-10-15 05:30:52 +0000290 return false;
291
292 return X86FastEmitStore(VT, ValReg, AM);
293}
294
295
296
Evan Cheng24e3a902008-09-08 06:35:17 +0000297/// X86FastEmitExtend - Emit a machine instruction to extend a value Src of
298/// type SrcVT to type DstVT using the specified extension opcode Opc (e.g.
299/// ISD::SIGN_EXTEND).
300bool X86FastISel::X86FastEmitExtend(ISD::NodeType Opc, MVT DstVT,
301 unsigned Src, MVT SrcVT,
302 unsigned &ResultReg) {
Owen Andersonac34a002008-09-11 19:44:55 +0000303 unsigned RR = FastEmit_r(SrcVT.getSimpleVT(), DstVT.getSimpleVT(), Opc, Src);
304
305 if (RR != 0) {
306 ResultReg = RR;
307 return true;
308 } else
309 return false;
Evan Cheng24e3a902008-09-08 06:35:17 +0000310}
311
Dan Gohman0586d912008-09-10 20:11:02 +0000312/// X86SelectAddress - Attempt to fill in an address from the given value.
313///
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000314bool X86FastISel::X86SelectAddress(Value *V, X86AddressMode &AM, bool isCall) {
Dan Gohman35893082008-09-18 23:23:44 +0000315 User *U;
316 unsigned Opcode = Instruction::UserOp1;
317 if (Instruction *I = dyn_cast<Instruction>(V)) {
318 Opcode = I->getOpcode();
319 U = I;
320 } else if (ConstantExpr *C = dyn_cast<ConstantExpr>(V)) {
321 Opcode = C->getOpcode();
322 U = C;
323 }
Dan Gohman0586d912008-09-10 20:11:02 +0000324
Dan Gohman35893082008-09-18 23:23:44 +0000325 switch (Opcode) {
326 default: break;
327 case Instruction::BitCast:
328 // Look past bitcasts.
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000329 return X86SelectAddress(U->getOperand(0), AM, isCall);
Dan Gohman35893082008-09-18 23:23:44 +0000330
331 case Instruction::IntToPtr:
332 // Look past no-op inttoptrs.
333 if (TLI.getValueType(U->getOperand(0)->getType()) == TLI.getPointerTy())
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000334 return X86SelectAddress(U->getOperand(0), AM, isCall);
Dan Gohman35893082008-09-18 23:23:44 +0000335
336 case Instruction::PtrToInt:
337 // Look past no-op ptrtoints.
338 if (TLI.getValueType(U->getType()) == TLI.getPointerTy())
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000339 return X86SelectAddress(U->getOperand(0), AM, isCall);
Dan Gohman35893082008-09-18 23:23:44 +0000340
341 case Instruction::Alloca: {
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000342 if (isCall) break;
Dan Gohman35893082008-09-18 23:23:44 +0000343 // Do static allocas.
344 const AllocaInst *A = cast<AllocaInst>(V);
Dan Gohman0586d912008-09-10 20:11:02 +0000345 DenseMap<const AllocaInst*, int>::iterator SI = StaticAllocaMap.find(A);
Dan Gohman97135e12008-09-26 19:15:30 +0000346 if (SI != StaticAllocaMap.end()) {
347 AM.BaseType = X86AddressMode::FrameIndexBase;
348 AM.Base.FrameIndex = SI->second;
349 return true;
350 }
351 break;
Dan Gohman35893082008-09-18 23:23:44 +0000352 }
353
354 case Instruction::Add: {
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000355 if (isCall) break;
Dan Gohman35893082008-09-18 23:23:44 +0000356 // Adds of constants are common and easy enough.
357 if (ConstantInt *CI = dyn_cast<ConstantInt>(U->getOperand(1))) {
Dan Gohman09aae462008-09-26 20:04:15 +0000358 uint64_t Disp = (int32_t)AM.Disp + (uint64_t)CI->getSExtValue();
359 // They have to fit in the 32-bit signed displacement field though.
360 if (isInt32(Disp)) {
361 AM.Disp = (uint32_t)Disp;
362 return X86SelectAddress(U->getOperand(0), AM, isCall);
363 }
Dan Gohman0586d912008-09-10 20:11:02 +0000364 }
Dan Gohman35893082008-09-18 23:23:44 +0000365 break;
366 }
367
368 case Instruction::GetElementPtr: {
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000369 if (isCall) break;
Dan Gohman35893082008-09-18 23:23:44 +0000370 // Pattern-match simple GEPs.
Dan Gohman09aae462008-09-26 20:04:15 +0000371 uint64_t Disp = (int32_t)AM.Disp;
Dan Gohman35893082008-09-18 23:23:44 +0000372 unsigned IndexReg = AM.IndexReg;
373 unsigned Scale = AM.Scale;
374 gep_type_iterator GTI = gep_type_begin(U);
375 // Look at all but the last index. Constants can be folded,
376 // and one dynamic index can be handled, if the scale is supported.
377 for (User::op_iterator i = U->op_begin() + 1, e = U->op_end();
378 i != e; ++i, ++GTI) {
379 Value *Op = *i;
380 if (const StructType *STy = dyn_cast<StructType>(*GTI)) {
381 const StructLayout *SL = TD.getStructLayout(STy);
382 unsigned Idx = cast<ConstantInt>(Op)->getZExtValue();
383 Disp += SL->getElementOffset(Idx);
384 } else {
385 uint64_t S = TD.getABITypeSize(GTI.getIndexedType());
386 if (ConstantInt *CI = dyn_cast<ConstantInt>(Op)) {
387 // Constant-offset addressing.
Dan Gohman09aae462008-09-26 20:04:15 +0000388 Disp += CI->getSExtValue() * S;
Dan Gohman35893082008-09-18 23:23:44 +0000389 } else if (IndexReg == 0 &&
Dan Gohman97135e12008-09-26 19:15:30 +0000390 (!AM.GV ||
391 !getTargetMachine()->symbolicAddressesAreRIPRel()) &&
Dan Gohman35893082008-09-18 23:23:44 +0000392 (S == 1 || S == 2 || S == 4 || S == 8)) {
393 // Scaled-index addressing.
394 Scale = S;
395 IndexReg = getRegForValue(Op);
396 if (IndexReg == 0)
397 return false;
398 } else
399 // Unsupported.
400 goto unsupported_gep;
401 }
402 }
Dan Gohman09aae462008-09-26 20:04:15 +0000403 // Check for displacement overflow.
404 if (!isInt32(Disp))
405 break;
Dan Gohman35893082008-09-18 23:23:44 +0000406 // Ok, the GEP indices were covered by constant-offset and scaled-index
407 // addressing. Update the address state and move on to examining the base.
408 AM.IndexReg = IndexReg;
409 AM.Scale = Scale;
Dan Gohman09aae462008-09-26 20:04:15 +0000410 AM.Disp = (uint32_t)Disp;
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000411 return X86SelectAddress(U->getOperand(0), AM, isCall);
Dan Gohman35893082008-09-18 23:23:44 +0000412 unsupported_gep:
413 // Ok, the GEP indices weren't all covered.
414 break;
415 }
416 }
417
418 // Handle constant address.
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000419 if (GlobalValue *GV = dyn_cast<GlobalValue>(V)) {
Dan Gohman2cc3aa42008-09-25 15:24:26 +0000420 // Can't handle alternate code models yet.
421 if (TM.getCodeModel() != CodeModel::Default &&
422 TM.getCodeModel() != CodeModel::Small)
423 return false;
424
Dan Gohman97135e12008-09-26 19:15:30 +0000425 // RIP-relative addresses can't have additional register operands.
426 if (getTargetMachine()->symbolicAddressesAreRIPRel() &&
427 (AM.Base.Reg != 0 || AM.IndexReg != 0))
428 return false;
429
Dan Gohman2cc3aa42008-09-25 15:24:26 +0000430 // Set up the basic address.
431 AM.GV = GV;
432 if (!isCall &&
433 TM.getRelocationModel() == Reloc::PIC_ &&
434 !Subtarget->is64Bit())
Dan Gohman57c3dac2008-09-30 00:58:23 +0000435 AM.Base.Reg = getInstrInfo()->getGlobalBaseReg(&MF);
Dan Gohman2cc3aa42008-09-25 15:24:26 +0000436
437 // Emit an extra load if the ABI requires it.
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000438 if (Subtarget->GVRequiresExtraLoad(GV, TM, isCall)) {
439 // Check to see if we've already materialized this
440 // value in a register in this block.
Dan Gohman7e8ef602008-09-19 23:42:04 +0000441 if (unsigned Reg = LocalValueMap[V]) {
442 AM.Base.Reg = Reg;
Dan Gohman2cc3aa42008-09-25 15:24:26 +0000443 AM.GV = 0;
Dan Gohman7e8ef602008-09-19 23:42:04 +0000444 return true;
445 }
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000446 // Issue load from stub if necessary.
447 unsigned Opc = 0;
448 const TargetRegisterClass *RC = NULL;
449 if (TLI.getPointerTy() == MVT::i32) {
450 Opc = X86::MOV32rm;
451 RC = X86::GR32RegisterClass;
452 } else {
453 Opc = X86::MOV64rm;
454 RC = X86::GR64RegisterClass;
455 }
Dan Gohman789ce772008-09-25 23:34:02 +0000456
457 X86AddressMode StubAM;
458 StubAM.Base.Reg = AM.Base.Reg;
459 StubAM.GV = AM.GV;
Dan Gohman2cc3aa42008-09-25 15:24:26 +0000460 unsigned ResultReg = createResultReg(RC);
Dan Gohman789ce772008-09-25 23:34:02 +0000461 addFullAddress(BuildMI(MBB, TII.get(Opc), ResultReg), StubAM);
462
463 // Now construct the final address. Note that the Disp, Scale,
464 // and Index values may already be set here.
Dan Gohman2cc3aa42008-09-25 15:24:26 +0000465 AM.Base.Reg = ResultReg;
466 AM.GV = 0;
Dan Gohman789ce772008-09-25 23:34:02 +0000467
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000468 // Prevent loading GV stub multiple times in same MBB.
469 LocalValueMap[V] = AM.Base.Reg;
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000470 }
471 return true;
Dan Gohman0586d912008-09-10 20:11:02 +0000472 }
473
Dan Gohman97135e12008-09-26 19:15:30 +0000474 // If all else fails, try to materialize the value in a register.
Dan Gohman7962e852008-09-29 21:13:15 +0000475 if (!AM.GV || !getTargetMachine()->symbolicAddressesAreRIPRel()) {
Dan Gohman97135e12008-09-26 19:15:30 +0000476 if (AM.Base.Reg == 0) {
477 AM.Base.Reg = getRegForValue(V);
478 return AM.Base.Reg != 0;
479 }
480 if (AM.IndexReg == 0) {
481 assert(AM.Scale == 1 && "Scale with no index!");
482 AM.IndexReg = getRegForValue(V);
483 return AM.IndexReg != 0;
484 }
485 }
486
487 return false;
Dan Gohman0586d912008-09-10 20:11:02 +0000488}
489
Owen Andersona3971df2008-09-04 07:08:58 +0000490/// X86SelectStore - Select and emit code to implement store instructions.
491bool X86FastISel::X86SelectStore(Instruction* I) {
Evan Cheng24e3a902008-09-08 06:35:17 +0000492 MVT VT;
Chris Lattner160f6cc2008-10-15 05:07:36 +0000493 if (!isTypeLegal(I->getOperand(0)->getType(), VT))
Owen Andersona3971df2008-09-04 07:08:58 +0000494 return false;
Owen Andersona3971df2008-09-04 07:08:58 +0000495
Dan Gohman0586d912008-09-10 20:11:02 +0000496 X86AddressMode AM;
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000497 if (!X86SelectAddress(I->getOperand(1), AM, false))
Dan Gohman0586d912008-09-10 20:11:02 +0000498 return false;
Owen Andersona3971df2008-09-04 07:08:58 +0000499
Chris Lattner438949a2008-10-15 05:30:52 +0000500 return X86FastEmitStore(VT, I->getOperand(0), AM);
Owen Andersona3971df2008-09-04 07:08:58 +0000501}
502
Evan Cheng8b19e562008-09-03 06:44:39 +0000503/// X86SelectLoad - Select and emit code to implement load instructions.
504///
Dan Gohman3df24e62008-09-03 23:12:08 +0000505bool X86FastISel::X86SelectLoad(Instruction *I) {
Evan Chengf3d4efe2008-09-07 09:09:33 +0000506 MVT VT;
Chris Lattner160f6cc2008-10-15 05:07:36 +0000507 if (!isTypeLegal(I->getType(), VT))
Evan Cheng8b19e562008-09-03 06:44:39 +0000508 return false;
509
Dan Gohman0586d912008-09-10 20:11:02 +0000510 X86AddressMode AM;
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000511 if (!X86SelectAddress(I->getOperand(0), AM, false))
Dan Gohman0586d912008-09-10 20:11:02 +0000512 return false;
Evan Cheng8b19e562008-09-03 06:44:39 +0000513
Evan Cheng0de588f2008-09-05 21:00:03 +0000514 unsigned ResultReg = 0;
Dan Gohman0586d912008-09-10 20:11:02 +0000515 if (X86FastEmitLoad(VT, AM, ResultReg)) {
Evan Cheng0de588f2008-09-05 21:00:03 +0000516 UpdateValueMap(I, ResultReg);
517 return true;
Evan Cheng8b19e562008-09-03 06:44:39 +0000518 }
Evan Cheng0de588f2008-09-05 21:00:03 +0000519 return false;
Evan Cheng8b19e562008-09-03 06:44:39 +0000520}
521
Chris Lattner51ccb3d2008-10-15 04:29:23 +0000522static unsigned X86ChooseCmpOpcode(MVT VT) {
Dan Gohmand98d6202008-10-02 22:15:21 +0000523 switch (VT.getSimpleVT()) {
Chris Lattner45ac17f2008-10-15 04:32:45 +0000524 default: return 0;
525 case MVT::i8: return X86::CMP8rr;
Dan Gohmand98d6202008-10-02 22:15:21 +0000526 case MVT::i16: return X86::CMP16rr;
527 case MVT::i32: return X86::CMP32rr;
528 case MVT::i64: return X86::CMP64rr;
529 case MVT::f32: return X86::UCOMISSrr;
530 case MVT::f64: return X86::UCOMISDrr;
Dan Gohmand98d6202008-10-02 22:15:21 +0000531 }
Dan Gohmand98d6202008-10-02 22:15:21 +0000532}
533
Chris Lattner0e13c782008-10-15 04:13:29 +0000534/// X86ChooseCmpImmediateOpcode - If we have a comparison with RHS as the RHS
535/// of the comparison, return an opcode that works for the compare (e.g.
536/// CMP32ri) otherwise return 0.
Chris Lattner45ac17f2008-10-15 04:32:45 +0000537static unsigned X86ChooseCmpImmediateOpcode(MVT VT, ConstantInt *RHSC) {
538 switch (VT.getSimpleVT()) {
Chris Lattner0e13c782008-10-15 04:13:29 +0000539 // Otherwise, we can't fold the immediate into this comparison.
Chris Lattner45ac17f2008-10-15 04:32:45 +0000540 default: return 0;
541 case MVT::i8: return X86::CMP8ri;
542 case MVT::i16: return X86::CMP16ri;
543 case MVT::i32: return X86::CMP32ri;
544 case MVT::i64:
545 // 64-bit comparisons are only valid if the immediate fits in a 32-bit sext
546 // field.
Chris Lattner438949a2008-10-15 05:30:52 +0000547 if ((int)RHSC->getSExtValue() == RHSC->getSExtValue())
Chris Lattner45ac17f2008-10-15 04:32:45 +0000548 return X86::CMP64ri32;
549 return 0;
550 }
Chris Lattner0e13c782008-10-15 04:13:29 +0000551}
552
Chris Lattner9a08a612008-10-15 04:26:38 +0000553bool X86FastISel::X86FastEmitCompare(Value *Op0, Value *Op1, MVT VT) {
554 unsigned Op0Reg = getRegForValue(Op0);
555 if (Op0Reg == 0) return false;
556
Chris Lattnerd53886b2008-10-15 05:18:04 +0000557 // Handle 'null' like i32/i64 0.
558 if (isa<ConstantPointerNull>(Op1))
559 Op1 = Constant::getNullValue(TD.getIntPtrType());
560
Chris Lattner9a08a612008-10-15 04:26:38 +0000561 // We have two options: compare with register or immediate. If the RHS of
562 // the compare is an immediate that we can fold into this compare, use
563 // CMPri, otherwise use CMPrr.
564 if (ConstantInt *Op1C = dyn_cast<ConstantInt>(Op1)) {
Chris Lattner45ac17f2008-10-15 04:32:45 +0000565 if (unsigned CompareImmOpc = X86ChooseCmpImmediateOpcode(VT, Op1C)) {
Chris Lattner9a08a612008-10-15 04:26:38 +0000566 BuildMI(MBB, TII.get(CompareImmOpc)).addReg(Op0Reg)
567 .addImm(Op1C->getSExtValue());
568 return true;
569 }
570 }
571
572 unsigned CompareOpc = X86ChooseCmpOpcode(VT);
573 if (CompareOpc == 0) return false;
574
575 unsigned Op1Reg = getRegForValue(Op1);
576 if (Op1Reg == 0) return false;
577 BuildMI(MBB, TII.get(CompareOpc)).addReg(Op0Reg).addReg(Op1Reg);
578
579 return true;
580}
581
Dan Gohman6e3f05f2008-09-04 23:26:51 +0000582bool X86FastISel::X86SelectCmp(Instruction *I) {
583 CmpInst *CI = cast<CmpInst>(I);
584
Dan Gohman9b66d732008-09-30 00:48:39 +0000585 MVT VT;
Chris Lattner160f6cc2008-10-15 05:07:36 +0000586 if (!isTypeLegal(I->getOperand(0)->getType(), VT))
Dan Gohman4f22bb02008-09-05 01:33:56 +0000587 return false;
588
Dan Gohman6e3f05f2008-09-04 23:26:51 +0000589 unsigned ResultReg = createResultReg(&X86::GR8RegClass);
Chris Lattner54aebde2008-10-15 03:47:17 +0000590 unsigned SetCCOpc;
Chris Lattner8aeeeb92008-10-15 03:52:54 +0000591 bool SwapArgs; // false -> compare Op0, Op1. true -> compare Op1, Op0.
Dan Gohman6e3f05f2008-09-04 23:26:51 +0000592 switch (CI->getPredicate()) {
593 case CmpInst::FCMP_OEQ: {
Chris Lattner51ccb3d2008-10-15 04:29:23 +0000594 if (!X86FastEmitCompare(CI->getOperand(0), CI->getOperand(1), VT))
595 return false;
Chris Lattner9a08a612008-10-15 04:26:38 +0000596
Dan Gohman6e3f05f2008-09-04 23:26:51 +0000597 unsigned EReg = createResultReg(&X86::GR8RegClass);
598 unsigned NPReg = createResultReg(&X86::GR8RegClass);
Dan Gohman6e3f05f2008-09-04 23:26:51 +0000599 BuildMI(MBB, TII.get(X86::SETEr), EReg);
600 BuildMI(MBB, TII.get(X86::SETNPr), NPReg);
601 BuildMI(MBB, TII.get(X86::AND8rr), ResultReg).addReg(NPReg).addReg(EReg);
Chris Lattner54aebde2008-10-15 03:47:17 +0000602 UpdateValueMap(I, ResultReg);
603 return true;
Dan Gohman6e3f05f2008-09-04 23:26:51 +0000604 }
605 case CmpInst::FCMP_UNE: {
Chris Lattner51ccb3d2008-10-15 04:29:23 +0000606 if (!X86FastEmitCompare(CI->getOperand(0), CI->getOperand(1), VT))
607 return false;
608
Dan Gohman6e3f05f2008-09-04 23:26:51 +0000609 unsigned NEReg = createResultReg(&X86::GR8RegClass);
610 unsigned PReg = createResultReg(&X86::GR8RegClass);
Dan Gohman6e3f05f2008-09-04 23:26:51 +0000611 BuildMI(MBB, TII.get(X86::SETNEr), NEReg);
612 BuildMI(MBB, TII.get(X86::SETPr), PReg);
613 BuildMI(MBB, TII.get(X86::OR8rr), ResultReg).addReg(PReg).addReg(NEReg);
Chris Lattner54aebde2008-10-15 03:47:17 +0000614 UpdateValueMap(I, ResultReg);
615 return true;
Dan Gohman6e3f05f2008-09-04 23:26:51 +0000616 }
Chris Lattner8aeeeb92008-10-15 03:52:54 +0000617 case CmpInst::FCMP_OGT: SwapArgs = false; SetCCOpc = X86::SETAr; break;
618 case CmpInst::FCMP_OGE: SwapArgs = false; SetCCOpc = X86::SETAEr; break;
619 case CmpInst::FCMP_OLT: SwapArgs = true; SetCCOpc = X86::SETAr; break;
620 case CmpInst::FCMP_OLE: SwapArgs = true; SetCCOpc = X86::SETAEr; break;
621 case CmpInst::FCMP_ONE: SwapArgs = false; SetCCOpc = X86::SETNEr; break;
622 case CmpInst::FCMP_ORD: SwapArgs = false; SetCCOpc = X86::SETNPr; break;
623 case CmpInst::FCMP_UNO: SwapArgs = false; SetCCOpc = X86::SETPr; break;
624 case CmpInst::FCMP_UEQ: SwapArgs = false; SetCCOpc = X86::SETEr; break;
625 case CmpInst::FCMP_UGT: SwapArgs = true; SetCCOpc = X86::SETBr; break;
626 case CmpInst::FCMP_UGE: SwapArgs = true; SetCCOpc = X86::SETBEr; break;
627 case CmpInst::FCMP_ULT: SwapArgs = false; SetCCOpc = X86::SETBr; break;
628 case CmpInst::FCMP_ULE: SwapArgs = false; SetCCOpc = X86::SETBEr; break;
629
630 case CmpInst::ICMP_EQ: SwapArgs = false; SetCCOpc = X86::SETEr; break;
631 case CmpInst::ICMP_NE: SwapArgs = false; SetCCOpc = X86::SETNEr; break;
632 case CmpInst::ICMP_UGT: SwapArgs = false; SetCCOpc = X86::SETAr; break;
633 case CmpInst::ICMP_UGE: SwapArgs = false; SetCCOpc = X86::SETAEr; break;
634 case CmpInst::ICMP_ULT: SwapArgs = false; SetCCOpc = X86::SETBr; break;
635 case CmpInst::ICMP_ULE: SwapArgs = false; SetCCOpc = X86::SETBEr; break;
636 case CmpInst::ICMP_SGT: SwapArgs = false; SetCCOpc = X86::SETGr; break;
637 case CmpInst::ICMP_SGE: SwapArgs = false; SetCCOpc = X86::SETGEr; break;
638 case CmpInst::ICMP_SLT: SwapArgs = false; SetCCOpc = X86::SETLr; break;
639 case CmpInst::ICMP_SLE: SwapArgs = false; SetCCOpc = X86::SETLEr; break;
Dan Gohman6e3f05f2008-09-04 23:26:51 +0000640 default:
641 return false;
642 }
643
Chris Lattner9a08a612008-10-15 04:26:38 +0000644 Value *Op0 = CI->getOperand(0), *Op1 = CI->getOperand(1);
Chris Lattner8aeeeb92008-10-15 03:52:54 +0000645 if (SwapArgs)
Chris Lattner9a08a612008-10-15 04:26:38 +0000646 std::swap(Op0, Op1);
Chris Lattner8aeeeb92008-10-15 03:52:54 +0000647
Chris Lattner9a08a612008-10-15 04:26:38 +0000648 // Emit a compare of Op0/Op1.
Chris Lattner51ccb3d2008-10-15 04:29:23 +0000649 if (!X86FastEmitCompare(Op0, Op1, VT))
650 return false;
Chris Lattner9a08a612008-10-15 04:26:38 +0000651
Chris Lattner8aeeeb92008-10-15 03:52:54 +0000652 BuildMI(MBB, TII.get(SetCCOpc), ResultReg);
Dan Gohman6e3f05f2008-09-04 23:26:51 +0000653 UpdateValueMap(I, ResultReg);
654 return true;
655}
Evan Cheng8b19e562008-09-03 06:44:39 +0000656
Dan Gohmand89ae992008-09-05 01:06:14 +0000657bool X86FastISel::X86SelectZExt(Instruction *I) {
658 // Special-case hack: The only i1 values we know how to produce currently
659 // set the upper bits of an i8 value to zero.
660 if (I->getType() == Type::Int8Ty &&
661 I->getOperand(0)->getType() == Type::Int1Ty) {
662 unsigned ResultReg = getRegForValue(I->getOperand(0));
Dan Gohmanf52550b2008-09-05 01:15:35 +0000663 if (ResultReg == 0) return false;
Dan Gohmand89ae992008-09-05 01:06:14 +0000664 UpdateValueMap(I, ResultReg);
665 return true;
666 }
667
668 return false;
669}
670
Chris Lattner9a08a612008-10-15 04:26:38 +0000671
Dan Gohmand89ae992008-09-05 01:06:14 +0000672bool X86FastISel::X86SelectBranch(Instruction *I) {
Dan Gohmand89ae992008-09-05 01:06:14 +0000673 // Unconditional branches are selected by tablegen-generated code.
Dan Gohmand98d6202008-10-02 22:15:21 +0000674 // Handle a conditional branch.
675 BranchInst *BI = cast<BranchInst>(I);
Dan Gohmand89ae992008-09-05 01:06:14 +0000676 MachineBasicBlock *TrueMBB = MBBMap[BI->getSuccessor(0)];
677 MachineBasicBlock *FalseMBB = MBBMap[BI->getSuccessor(1)];
678
Dan Gohmand98d6202008-10-02 22:15:21 +0000679 // Fold the common case of a conditional branch with a comparison.
680 if (CmpInst *CI = dyn_cast<CmpInst>(BI->getCondition())) {
681 if (CI->hasOneUse()) {
682 MVT VT = TLI.getValueType(CI->getOperand(0)->getType());
Dan Gohmand89ae992008-09-05 01:06:14 +0000683
Dan Gohmand98d6202008-10-02 22:15:21 +0000684 // Try to take advantage of fallthrough opportunities.
685 CmpInst::Predicate Predicate = CI->getPredicate();
686 if (MBB->isLayoutSuccessor(TrueMBB)) {
687 std::swap(TrueMBB, FalseMBB);
688 Predicate = CmpInst::getInversePredicate(Predicate);
689 }
690
Chris Lattner871d2462008-10-15 03:58:05 +0000691 bool SwapArgs; // false -> compare Op0, Op1. true -> compare Op1, Op0.
692 unsigned BranchOpc; // Opcode to jump on, e.g. "X86::JA"
693
Dan Gohmand98d6202008-10-02 22:15:21 +0000694 switch (Predicate) {
Chris Lattner871d2462008-10-15 03:58:05 +0000695 case CmpInst::FCMP_OGT: SwapArgs = false; BranchOpc = X86::JA; break;
696 case CmpInst::FCMP_OGE: SwapArgs = false; BranchOpc = X86::JAE; break;
697 case CmpInst::FCMP_OLT: SwapArgs = true; BranchOpc = X86::JA; break;
698 case CmpInst::FCMP_OLE: SwapArgs = true; BranchOpc = X86::JAE; break;
699 case CmpInst::FCMP_ONE: SwapArgs = false; BranchOpc = X86::JNE; break;
700 case CmpInst::FCMP_ORD: SwapArgs = false; BranchOpc = X86::JNP; break;
701 case CmpInst::FCMP_UNO: SwapArgs = false; BranchOpc = X86::JP; break;
702 case CmpInst::FCMP_UEQ: SwapArgs = false; BranchOpc = X86::JE; break;
703 case CmpInst::FCMP_UGT: SwapArgs = true; BranchOpc = X86::JB; break;
704 case CmpInst::FCMP_UGE: SwapArgs = true; BranchOpc = X86::JBE; break;
705 case CmpInst::FCMP_ULT: SwapArgs = false; BranchOpc = X86::JB; break;
706 case CmpInst::FCMP_ULE: SwapArgs = false; BranchOpc = X86::JBE; break;
Chris Lattner9a08a612008-10-15 04:26:38 +0000707
Chris Lattner871d2462008-10-15 03:58:05 +0000708 case CmpInst::ICMP_EQ: SwapArgs = false; BranchOpc = X86::JE; break;
709 case CmpInst::ICMP_NE: SwapArgs = false; BranchOpc = X86::JNE; break;
710 case CmpInst::ICMP_UGT: SwapArgs = false; BranchOpc = X86::JA; break;
711 case CmpInst::ICMP_UGE: SwapArgs = false; BranchOpc = X86::JAE; break;
712 case CmpInst::ICMP_ULT: SwapArgs = false; BranchOpc = X86::JB; break;
713 case CmpInst::ICMP_ULE: SwapArgs = false; BranchOpc = X86::JBE; break;
714 case CmpInst::ICMP_SGT: SwapArgs = false; BranchOpc = X86::JG; break;
715 case CmpInst::ICMP_SGE: SwapArgs = false; BranchOpc = X86::JGE; break;
716 case CmpInst::ICMP_SLT: SwapArgs = false; BranchOpc = X86::JL; break;
717 case CmpInst::ICMP_SLE: SwapArgs = false; BranchOpc = X86::JLE; break;
Dan Gohmand98d6202008-10-02 22:15:21 +0000718 default:
719 return false;
720 }
Chris Lattner54aebde2008-10-15 03:47:17 +0000721
Chris Lattner709d8292008-10-15 04:02:26 +0000722 Value *Op0 = CI->getOperand(0), *Op1 = CI->getOperand(1);
723 if (SwapArgs)
724 std::swap(Op0, Op1);
725
Chris Lattner9a08a612008-10-15 04:26:38 +0000726 // Emit a compare of the LHS and RHS, setting the flags.
727 if (!X86FastEmitCompare(Op0, Op1, VT))
728 return false;
Chris Lattner0e13c782008-10-15 04:13:29 +0000729
Chris Lattner54aebde2008-10-15 03:47:17 +0000730 BuildMI(MBB, TII.get(BranchOpc)).addMBB(TrueMBB);
Dan Gohmand98d6202008-10-02 22:15:21 +0000731 FastEmitBranch(FalseMBB);
Dan Gohman8c3f8b62008-10-07 22:10:33 +0000732 MBB->addSuccessor(TrueMBB);
Dan Gohmand98d6202008-10-02 22:15:21 +0000733 return true;
734 }
735 }
736
737 // Otherwise do a clumsy setcc and re-test it.
738 unsigned OpReg = getRegForValue(BI->getCondition());
739 if (OpReg == 0) return false;
740
741 BuildMI(MBB, TII.get(X86::TEST8rr)).addReg(OpReg).addReg(OpReg);
Dan Gohmand98d6202008-10-02 22:15:21 +0000742 BuildMI(MBB, TII.get(X86::JNE)).addMBB(TrueMBB);
Dan Gohmand98d6202008-10-02 22:15:21 +0000743 FastEmitBranch(FalseMBB);
Dan Gohman8c3f8b62008-10-07 22:10:33 +0000744 MBB->addSuccessor(TrueMBB);
Dan Gohmand89ae992008-09-05 01:06:14 +0000745 return true;
746}
747
Dan Gohmanc39f4db2008-09-05 18:30:08 +0000748bool X86FastISel::X86SelectShift(Instruction *I) {
Chris Lattner743922e2008-09-21 21:44:29 +0000749 unsigned CReg = 0, OpReg = 0, OpImm = 0;
Dan Gohmanc39f4db2008-09-05 18:30:08 +0000750 const TargetRegisterClass *RC = NULL;
751 if (I->getType() == Type::Int8Ty) {
752 CReg = X86::CL;
753 RC = &X86::GR8RegClass;
754 switch (I->getOpcode()) {
Chris Lattner743922e2008-09-21 21:44:29 +0000755 case Instruction::LShr: OpReg = X86::SHR8rCL; OpImm = X86::SHR8ri; break;
756 case Instruction::AShr: OpReg = X86::SAR8rCL; OpImm = X86::SAR8ri; break;
757 case Instruction::Shl: OpReg = X86::SHL8rCL; OpImm = X86::SHL8ri; break;
Dan Gohmanc39f4db2008-09-05 18:30:08 +0000758 default: return false;
759 }
760 } else if (I->getType() == Type::Int16Ty) {
761 CReg = X86::CX;
762 RC = &X86::GR16RegClass;
763 switch (I->getOpcode()) {
Chris Lattner743922e2008-09-21 21:44:29 +0000764 case Instruction::LShr: OpReg = X86::SHR16rCL; OpImm = X86::SHR16ri; break;
765 case Instruction::AShr: OpReg = X86::SAR16rCL; OpImm = X86::SAR16ri; break;
766 case Instruction::Shl: OpReg = X86::SHL16rCL; OpImm = X86::SHL16ri; break;
Dan Gohmanc39f4db2008-09-05 18:30:08 +0000767 default: return false;
768 }
769 } else if (I->getType() == Type::Int32Ty) {
770 CReg = X86::ECX;
771 RC = &X86::GR32RegClass;
772 switch (I->getOpcode()) {
Chris Lattner743922e2008-09-21 21:44:29 +0000773 case Instruction::LShr: OpReg = X86::SHR32rCL; OpImm = X86::SHR32ri; break;
774 case Instruction::AShr: OpReg = X86::SAR32rCL; OpImm = X86::SAR32ri; break;
775 case Instruction::Shl: OpReg = X86::SHL32rCL; OpImm = X86::SHL32ri; break;
Dan Gohmanc39f4db2008-09-05 18:30:08 +0000776 default: return false;
777 }
778 } else if (I->getType() == Type::Int64Ty) {
779 CReg = X86::RCX;
780 RC = &X86::GR64RegClass;
781 switch (I->getOpcode()) {
Chris Lattner743922e2008-09-21 21:44:29 +0000782 case Instruction::LShr: OpReg = X86::SHR64rCL; OpImm = X86::SHR64ri; break;
783 case Instruction::AShr: OpReg = X86::SAR64rCL; OpImm = X86::SAR64ri; break;
784 case Instruction::Shl: OpReg = X86::SHL64rCL; OpImm = X86::SHL64ri; break;
Dan Gohmanc39f4db2008-09-05 18:30:08 +0000785 default: return false;
786 }
787 } else {
788 return false;
789 }
790
Chris Lattner160f6cc2008-10-15 05:07:36 +0000791 MVT VT = TLI.getValueType(I->getType(), /*HandleUnknown=*/true);
792 if (VT == MVT::Other || !isTypeLegal(I->getType(), VT))
Dan Gohmanf58cb6d2008-09-05 21:27:34 +0000793 return false;
794
Dan Gohmanc39f4db2008-09-05 18:30:08 +0000795 unsigned Op0Reg = getRegForValue(I->getOperand(0));
796 if (Op0Reg == 0) return false;
Chris Lattner743922e2008-09-21 21:44:29 +0000797
798 // Fold immediate in shl(x,3).
799 if (ConstantInt *CI = dyn_cast<ConstantInt>(I->getOperand(1))) {
800 unsigned ResultReg = createResultReg(RC);
801 BuildMI(MBB, TII.get(OpImm),
802 ResultReg).addReg(Op0Reg).addImm(CI->getZExtValue());
803 UpdateValueMap(I, ResultReg);
804 return true;
805 }
806
Dan Gohmanc39f4db2008-09-05 18:30:08 +0000807 unsigned Op1Reg = getRegForValue(I->getOperand(1));
808 if (Op1Reg == 0) return false;
809 TII.copyRegToReg(*MBB, MBB->end(), CReg, Op1Reg, RC, RC);
Dan Gohman145b8282008-10-07 21:50:36 +0000810
811 // The shift instruction uses X86::CL. If we defined a super-register
812 // of X86::CL, emit an EXTRACT_SUBREG to precisely describe what
813 // we're doing here.
814 if (CReg != X86::CL)
815 BuildMI(MBB, TII.get(TargetInstrInfo::EXTRACT_SUBREG), X86::CL)
816 .addReg(CReg).addImm(X86::SUBREG_8BIT);
817
Dan Gohmanc39f4db2008-09-05 18:30:08 +0000818 unsigned ResultReg = createResultReg(RC);
Dan Gohman145b8282008-10-07 21:50:36 +0000819 BuildMI(MBB, TII.get(OpReg), ResultReg).addReg(Op0Reg);
Dan Gohmanc39f4db2008-09-05 18:30:08 +0000820 UpdateValueMap(I, ResultReg);
821 return true;
822}
823
824bool X86FastISel::X86SelectSelect(Instruction *I) {
Chris Lattner160f6cc2008-10-15 05:07:36 +0000825 MVT VT = TLI.getValueType(I->getType(), /*HandleUnknown=*/true);
826 if (VT == MVT::Other || !isTypeLegal(I->getType(), VT))
827 return false;
828
Dan Gohmanc39f4db2008-09-05 18:30:08 +0000829 unsigned Opc = 0;
830 const TargetRegisterClass *RC = NULL;
Chris Lattner160f6cc2008-10-15 05:07:36 +0000831 if (VT.getSimpleVT() == MVT::i16) {
Dan Gohman31d26912008-09-05 21:13:04 +0000832 Opc = X86::CMOVE16rr;
Dan Gohmanc39f4db2008-09-05 18:30:08 +0000833 RC = &X86::GR16RegClass;
Chris Lattner160f6cc2008-10-15 05:07:36 +0000834 } else if (VT.getSimpleVT() == MVT::i32) {
Dan Gohman31d26912008-09-05 21:13:04 +0000835 Opc = X86::CMOVE32rr;
Dan Gohmanc39f4db2008-09-05 18:30:08 +0000836 RC = &X86::GR32RegClass;
Chris Lattner160f6cc2008-10-15 05:07:36 +0000837 } else if (VT.getSimpleVT() == MVT::i64) {
Dan Gohman31d26912008-09-05 21:13:04 +0000838 Opc = X86::CMOVE64rr;
Dan Gohmanc39f4db2008-09-05 18:30:08 +0000839 RC = &X86::GR64RegClass;
840 } else {
841 return false;
842 }
843
844 unsigned Op0Reg = getRegForValue(I->getOperand(0));
845 if (Op0Reg == 0) return false;
846 unsigned Op1Reg = getRegForValue(I->getOperand(1));
847 if (Op1Reg == 0) return false;
848 unsigned Op2Reg = getRegForValue(I->getOperand(2));
849 if (Op2Reg == 0) return false;
850
851 BuildMI(MBB, TII.get(X86::TEST8rr)).addReg(Op0Reg).addReg(Op0Reg);
852 unsigned ResultReg = createResultReg(RC);
853 BuildMI(MBB, TII.get(Opc), ResultReg).addReg(Op1Reg).addReg(Op2Reg);
854 UpdateValueMap(I, ResultReg);
855 return true;
856}
857
Dan Gohman78efce62008-09-10 21:02:08 +0000858bool X86FastISel::X86SelectFPExt(Instruction *I) {
Chris Lattner160f6cc2008-10-15 05:07:36 +0000859 // fpext from float to double.
860 if (Subtarget->hasSSE2() && I->getType() == Type::DoubleTy) {
861 Value *V = I->getOperand(0);
862 if (V->getType() == Type::FloatTy) {
863 unsigned OpReg = getRegForValue(V);
864 if (OpReg == 0) return false;
865 unsigned ResultReg = createResultReg(X86::FR64RegisterClass);
866 BuildMI(MBB, TII.get(X86::CVTSS2SDrr), ResultReg).addReg(OpReg);
867 UpdateValueMap(I, ResultReg);
868 return true;
Dan Gohman78efce62008-09-10 21:02:08 +0000869 }
870 }
871
872 return false;
873}
874
875bool X86FastISel::X86SelectFPTrunc(Instruction *I) {
876 if (Subtarget->hasSSE2()) {
877 if (I->getType() == Type::FloatTy) {
878 Value *V = I->getOperand(0);
879 if (V->getType() == Type::DoubleTy) {
880 unsigned OpReg = getRegForValue(V);
881 if (OpReg == 0) return false;
882 unsigned ResultReg = createResultReg(X86::FR32RegisterClass);
883 BuildMI(MBB, TII.get(X86::CVTSD2SSrr), ResultReg).addReg(OpReg);
884 UpdateValueMap(I, ResultReg);
885 return true;
886 }
887 }
888 }
889
890 return false;
891}
892
Evan Cheng10a8d9c2008-09-07 08:47:42 +0000893bool X86FastISel::X86SelectTrunc(Instruction *I) {
894 if (Subtarget->is64Bit())
895 // All other cases should be handled by the tblgen generated code.
896 return false;
897 MVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
898 MVT DstVT = TLI.getValueType(I->getType());
899 if (DstVT != MVT::i8)
900 // All other cases should be handled by the tblgen generated code.
901 return false;
902 if (SrcVT != MVT::i16 && SrcVT != MVT::i32)
903 // All other cases should be handled by the tblgen generated code.
904 return false;
905
906 unsigned InputReg = getRegForValue(I->getOperand(0));
907 if (!InputReg)
908 // Unhandled operand. Halt "fast" selection and bail.
909 return false;
910
911 // First issue a copy to GR16_ or GR32_.
912 unsigned CopyOpc = (SrcVT == MVT::i16) ? X86::MOV16to16_ : X86::MOV32to32_;
913 const TargetRegisterClass *CopyRC = (SrcVT == MVT::i16)
914 ? X86::GR16_RegisterClass : X86::GR32_RegisterClass;
915 unsigned CopyReg = createResultReg(CopyRC);
916 BuildMI(MBB, TII.get(CopyOpc), CopyReg).addReg(InputReg);
917
918 // Then issue an extract_subreg.
Dan Gohman145b8282008-10-07 21:50:36 +0000919 unsigned ResultReg = FastEmitInst_extractsubreg(CopyReg, X86::SUBREG_8BIT);
Evan Cheng10a8d9c2008-09-07 08:47:42 +0000920 if (!ResultReg)
921 return false;
922
923 UpdateValueMap(I, ResultReg);
924 return true;
925}
926
Evan Chengf3d4efe2008-09-07 09:09:33 +0000927bool X86FastISel::X86SelectCall(Instruction *I) {
928 CallInst *CI = cast<CallInst>(I);
929 Value *Callee = I->getOperand(0);
930
931 // Can't handle inline asm yet.
932 if (isa<InlineAsm>(Callee))
933 return false;
934
935 // FIXME: Handle some intrinsics.
936 if (Function *F = CI->getCalledFunction()) {
937 if (F->isDeclaration() &&F->getIntrinsicID())
938 return false;
939 }
940
Evan Chengf3d4efe2008-09-07 09:09:33 +0000941 // Handle only C and fastcc calling conventions for now.
942 CallSite CS(CI);
943 unsigned CC = CS.getCallingConv();
944 if (CC != CallingConv::C &&
945 CC != CallingConv::Fast &&
946 CC != CallingConv::X86_FastCall)
947 return false;
948
949 // Let SDISel handle vararg functions.
950 const PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
951 const FunctionType *FTy = cast<FunctionType>(PT->getElementType());
952 if (FTy->isVarArg())
953 return false;
954
955 // Handle *simple* calls for now.
956 const Type *RetTy = CS.getType();
957 MVT RetVT;
Dan Gohmanb5b6ec62008-09-17 21:18:49 +0000958 if (RetTy == Type::VoidTy)
959 RetVT = MVT::isVoid;
Chris Lattner160f6cc2008-10-15 05:07:36 +0000960 else if (!isTypeLegal(RetTy, RetVT, true))
Evan Chengf3d4efe2008-09-07 09:09:33 +0000961 return false;
962
Dan Gohmanb5b6ec62008-09-17 21:18:49 +0000963 // Materialize callee address in a register. FIXME: GV address can be
964 // handled with a CALLpcrel32 instead.
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000965 X86AddressMode CalleeAM;
966 if (!X86SelectAddress(Callee, CalleeAM, true))
967 return false;
Dan Gohmanb5b6ec62008-09-17 21:18:49 +0000968 unsigned CalleeOp = 0;
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000969 GlobalValue *GV = 0;
970 if (CalleeAM.Base.Reg != 0) {
971 assert(CalleeAM.GV == 0);
972 CalleeOp = CalleeAM.Base.Reg;
973 } else if (CalleeAM.GV != 0) {
974 assert(CalleeAM.GV != 0);
975 GV = CalleeAM.GV;
976 } else
977 return false;
Dan Gohmanb5b6ec62008-09-17 21:18:49 +0000978
Evan Chengdebdea02008-09-08 17:15:42 +0000979 // Allow calls which produce i1 results.
980 bool AndToI1 = false;
981 if (RetVT == MVT::i1) {
982 RetVT = MVT::i8;
983 AndToI1 = true;
984 }
985
Evan Chengf3d4efe2008-09-07 09:09:33 +0000986 // Deal with call operands first.
Chris Lattner241ab472008-10-15 05:38:32 +0000987 SmallVector<Value*, 8> ArgVals;
988 SmallVector<unsigned, 8> Args;
989 SmallVector<MVT, 8> ArgVTs;
990 SmallVector<ISD::ArgFlagsTy, 8> ArgFlags;
Evan Chengf3d4efe2008-09-07 09:09:33 +0000991 Args.reserve(CS.arg_size());
Chris Lattner241ab472008-10-15 05:38:32 +0000992 ArgVals.reserve(CS.arg_size());
Evan Chengf3d4efe2008-09-07 09:09:33 +0000993 ArgVTs.reserve(CS.arg_size());
994 ArgFlags.reserve(CS.arg_size());
995 for (CallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
996 i != e; ++i) {
997 unsigned Arg = getRegForValue(*i);
998 if (Arg == 0)
999 return false;
1000 ISD::ArgFlagsTy Flags;
1001 unsigned AttrInd = i - CS.arg_begin() + 1;
Devang Patel05988662008-09-25 21:00:45 +00001002 if (CS.paramHasAttr(AttrInd, Attribute::SExt))
Evan Chengf3d4efe2008-09-07 09:09:33 +00001003 Flags.setSExt();
Devang Patel05988662008-09-25 21:00:45 +00001004 if (CS.paramHasAttr(AttrInd, Attribute::ZExt))
Evan Chengf3d4efe2008-09-07 09:09:33 +00001005 Flags.setZExt();
1006
1007 // FIXME: Only handle *easy* calls for now.
Devang Patel05988662008-09-25 21:00:45 +00001008 if (CS.paramHasAttr(AttrInd, Attribute::InReg) ||
1009 CS.paramHasAttr(AttrInd, Attribute::StructRet) ||
1010 CS.paramHasAttr(AttrInd, Attribute::Nest) ||
1011 CS.paramHasAttr(AttrInd, Attribute::ByVal))
Evan Chengf3d4efe2008-09-07 09:09:33 +00001012 return false;
1013
1014 const Type *ArgTy = (*i)->getType();
1015 MVT ArgVT;
Chris Lattner160f6cc2008-10-15 05:07:36 +00001016 if (!isTypeLegal(ArgTy, ArgVT))
Evan Chengf3d4efe2008-09-07 09:09:33 +00001017 return false;
1018 unsigned OriginalAlignment = TD.getABITypeAlignment(ArgTy);
1019 Flags.setOrigAlign(OriginalAlignment);
1020
1021 Args.push_back(Arg);
Chris Lattner241ab472008-10-15 05:38:32 +00001022 ArgVals.push_back(*i);
Evan Chengf3d4efe2008-09-07 09:09:33 +00001023 ArgVTs.push_back(ArgVT);
1024 ArgFlags.push_back(Flags);
1025 }
1026
1027 // Analyze operands of the call, assigning locations to each operand.
1028 SmallVector<CCValAssign, 16> ArgLocs;
1029 CCState CCInfo(CC, false, TM, ArgLocs);
1030 CCInfo.AnalyzeCallOperands(ArgVTs, ArgFlags, CCAssignFnForCall(CC));
1031
1032 // Get a count of how many bytes are to be pushed on the stack.
1033 unsigned NumBytes = CCInfo.getNextStackOffset();
1034
1035 // Issue CALLSEQ_START
Dan Gohman6d4b0522008-10-01 18:28:06 +00001036 unsigned AdjStackDown = TM.getRegisterInfo()->getCallFrameSetupOpcode();
1037 BuildMI(MBB, TII.get(AdjStackDown)).addImm(NumBytes);
Evan Chengf3d4efe2008-09-07 09:09:33 +00001038
Chris Lattner438949a2008-10-15 05:30:52 +00001039 // Process argument: walk the register/memloc assignments, inserting
Evan Chengf3d4efe2008-09-07 09:09:33 +00001040 // copies / loads.
1041 SmallVector<unsigned, 4> RegArgs;
1042 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1043 CCValAssign &VA = ArgLocs[i];
1044 unsigned Arg = Args[VA.getValNo()];
1045 MVT ArgVT = ArgVTs[VA.getValNo()];
1046
1047 // Promote the value if needed.
1048 switch (VA.getLocInfo()) {
1049 default: assert(0 && "Unknown loc info!");
1050 case CCValAssign::Full: break;
Evan Cheng24e3a902008-09-08 06:35:17 +00001051 case CCValAssign::SExt: {
1052 bool Emitted = X86FastEmitExtend(ISD::SIGN_EXTEND, VA.getLocVT(),
1053 Arg, ArgVT, Arg);
1054 assert(Emitted && "Failed to emit a sext!");
1055 ArgVT = VA.getLocVT();
Evan Chengf3d4efe2008-09-07 09:09:33 +00001056 break;
Evan Cheng24e3a902008-09-08 06:35:17 +00001057 }
1058 case CCValAssign::ZExt: {
1059 bool Emitted = X86FastEmitExtend(ISD::ZERO_EXTEND, VA.getLocVT(),
1060 Arg, ArgVT, Arg);
1061 assert(Emitted && "Failed to emit a zext!");
1062 ArgVT = VA.getLocVT();
Evan Chengf3d4efe2008-09-07 09:09:33 +00001063 break;
Evan Cheng24e3a902008-09-08 06:35:17 +00001064 }
1065 case CCValAssign::AExt: {
1066 bool Emitted = X86FastEmitExtend(ISD::ANY_EXTEND, VA.getLocVT(),
1067 Arg, ArgVT, Arg);
Owen Andersonb6369132008-09-11 02:41:37 +00001068 if (!Emitted)
1069 Emitted = X86FastEmitExtend(ISD::ZERO_EXTEND, VA.getLocVT(),
Chris Lattner160f6cc2008-10-15 05:07:36 +00001070 Arg, ArgVT, Arg);
Owen Andersonb6369132008-09-11 02:41:37 +00001071 if (!Emitted)
1072 Emitted = X86FastEmitExtend(ISD::SIGN_EXTEND, VA.getLocVT(),
1073 Arg, ArgVT, Arg);
1074
Evan Cheng24e3a902008-09-08 06:35:17 +00001075 assert(Emitted && "Failed to emit a aext!");
1076 ArgVT = VA.getLocVT();
Evan Chengf3d4efe2008-09-07 09:09:33 +00001077 break;
1078 }
Evan Cheng24e3a902008-09-08 06:35:17 +00001079 }
Evan Chengf3d4efe2008-09-07 09:09:33 +00001080
1081 if (VA.isRegLoc()) {
1082 TargetRegisterClass* RC = TLI.getRegClassFor(ArgVT);
1083 bool Emitted = TII.copyRegToReg(*MBB, MBB->end(), VA.getLocReg(),
1084 Arg, RC, RC);
1085 assert(Emitted && "Failed to emit a copy instruction!");
1086 RegArgs.push_back(VA.getLocReg());
1087 } else {
1088 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman0586d912008-09-10 20:11:02 +00001089 X86AddressMode AM;
1090 AM.Base.Reg = StackPtr;
1091 AM.Disp = LocMemOffset;
Chris Lattner241ab472008-10-15 05:38:32 +00001092 Value *ArgVal = ArgVals[VA.getValNo()];
1093
1094 // If this is a really simple value, emit this with the Value* version of
1095 // X86FastEmitStore. If it isn't simple, we don't want to do this, as it
1096 // can cause us to reevaluate the argument.
1097 if (isa<ConstantInt>(ArgVal) || isa<ConstantPointerNull>(ArgVal))
1098 X86FastEmitStore(ArgVT, ArgVal, AM);
1099 else
1100 X86FastEmitStore(ArgVT, Arg, AM);
Evan Chengf3d4efe2008-09-07 09:09:33 +00001101 }
1102 }
1103
Dan Gohman2cc3aa42008-09-25 15:24:26 +00001104 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1105 // GOT pointer.
1106 if (!Subtarget->is64Bit() &&
1107 TM.getRelocationModel() == Reloc::PIC_ &&
1108 Subtarget->isPICStyleGOT()) {
1109 TargetRegisterClass *RC = X86::GR32RegisterClass;
Dan Gohman57c3dac2008-09-30 00:58:23 +00001110 unsigned Base = getInstrInfo()->getGlobalBaseReg(&MF);
Dan Gohman2cc3aa42008-09-25 15:24:26 +00001111 bool Emitted = TII.copyRegToReg(*MBB, MBB->end(), X86::EBX, Base, RC, RC);
1112 assert(Emitted && "Failed to emit a copy instruction!");
1113 }
1114
Evan Chengf3d4efe2008-09-07 09:09:33 +00001115 // Issue the call.
1116 unsigned CallOpc = CalleeOp
1117 ? (Subtarget->is64Bit() ? X86::CALL64r : X86::CALL32r)
1118 : (Subtarget->is64Bit() ? X86::CALL64pcrel32 : X86::CALLpcrel32);
1119 MachineInstrBuilder MIB = CalleeOp
1120 ? BuildMI(MBB, TII.get(CallOpc)).addReg(CalleeOp)
Dan Gohman2ff7fd12008-09-19 22:16:54 +00001121 : BuildMI(MBB, TII.get(CallOpc)).addGlobalAddress(GV);
Dan Gohman2cc3aa42008-09-25 15:24:26 +00001122
1123 // Add an implicit use GOT pointer in EBX.
1124 if (!Subtarget->is64Bit() &&
1125 TM.getRelocationModel() == Reloc::PIC_ &&
1126 Subtarget->isPICStyleGOT())
1127 MIB.addReg(X86::EBX);
1128
Evan Chengf3d4efe2008-09-07 09:09:33 +00001129 // Add implicit physical register uses to the call.
Dan Gohman8c3f8b62008-10-07 22:10:33 +00001130 for (unsigned i = 0, e = RegArgs.size(); i != e; ++i)
1131 MIB.addReg(RegArgs[i]);
Evan Chengf3d4efe2008-09-07 09:09:33 +00001132
1133 // Issue CALLSEQ_END
Dan Gohman6d4b0522008-10-01 18:28:06 +00001134 unsigned AdjStackUp = TM.getRegisterInfo()->getCallFrameDestroyOpcode();
1135 BuildMI(MBB, TII.get(AdjStackUp)).addImm(NumBytes).addImm(0);
Evan Chengf3d4efe2008-09-07 09:09:33 +00001136
1137 // Now handle call return value (if any).
Evan Chengf3d4efe2008-09-07 09:09:33 +00001138 if (RetVT.getSimpleVT() != MVT::isVoid) {
1139 SmallVector<CCValAssign, 16> RVLocs;
1140 CCState CCInfo(CC, false, TM, RVLocs);
1141 CCInfo.AnalyzeCallResult(RetVT, RetCC_X86);
1142
1143 // Copy all of the result registers out of their specified physreg.
1144 assert(RVLocs.size() == 1 && "Can't handle multi-value calls!");
1145 MVT CopyVT = RVLocs[0].getValVT();
1146 TargetRegisterClass* DstRC = TLI.getRegClassFor(CopyVT);
1147 TargetRegisterClass *SrcRC = DstRC;
1148
1149 // If this is a call to a function that returns an fp value on the x87 fp
1150 // stack, but where we prefer to use the value in xmm registers, copy it
1151 // out as F80 and use a truncate to move it from fp stack reg to xmm reg.
1152 if ((RVLocs[0].getLocReg() == X86::ST0 ||
1153 RVLocs[0].getLocReg() == X86::ST1) &&
1154 isScalarFPTypeInSSEReg(RVLocs[0].getValVT())) {
1155 CopyVT = MVT::f80;
1156 SrcRC = X86::RSTRegisterClass;
1157 DstRC = X86::RFP80RegisterClass;
1158 }
1159
1160 unsigned ResultReg = createResultReg(DstRC);
1161 bool Emitted = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
1162 RVLocs[0].getLocReg(), DstRC, SrcRC);
1163 assert(Emitted && "Failed to emit a copy instruction!");
1164 if (CopyVT != RVLocs[0].getValVT()) {
1165 // Round the F80 the right size, which also moves to the appropriate xmm
1166 // register. This is accomplished by storing the F80 value in memory and
1167 // then loading it back. Ewww...
1168 MVT ResVT = RVLocs[0].getValVT();
1169 unsigned Opc = ResVT == MVT::f32 ? X86::ST_Fp80m32 : X86::ST_Fp80m64;
1170 unsigned MemSize = ResVT.getSizeInBits()/8;
Dan Gohman0586d912008-09-10 20:11:02 +00001171 int FI = MFI.CreateStackObject(MemSize, MemSize);
Evan Chengf3d4efe2008-09-07 09:09:33 +00001172 addFrameReference(BuildMI(MBB, TII.get(Opc)), FI).addReg(ResultReg);
1173 DstRC = ResVT == MVT::f32
1174 ? X86::FR32RegisterClass : X86::FR64RegisterClass;
1175 Opc = ResVT == MVT::f32 ? X86::MOVSSrm : X86::MOVSDrm;
1176 ResultReg = createResultReg(DstRC);
1177 addFrameReference(BuildMI(MBB, TII.get(Opc), ResultReg), FI);
1178 }
1179
Evan Chengdebdea02008-09-08 17:15:42 +00001180 if (AndToI1) {
1181 // Mask out all but lowest bit for some call which produces an i1.
1182 unsigned AndResult = createResultReg(X86::GR8RegisterClass);
1183 BuildMI(MBB, TII.get(X86::AND8ri), AndResult).addReg(ResultReg).addImm(1);
1184 ResultReg = AndResult;
1185 }
1186
Evan Chengf3d4efe2008-09-07 09:09:33 +00001187 UpdateValueMap(I, ResultReg);
1188 }
1189
1190 return true;
1191}
1192
1193
Dan Gohman99b21822008-08-28 23:21:34 +00001194bool
Dan Gohman3df24e62008-09-03 23:12:08 +00001195X86FastISel::TargetSelectInstruction(Instruction *I) {
Dan Gohman99b21822008-08-28 23:21:34 +00001196 switch (I->getOpcode()) {
1197 default: break;
Evan Cheng8b19e562008-09-03 06:44:39 +00001198 case Instruction::Load:
Dan Gohman3df24e62008-09-03 23:12:08 +00001199 return X86SelectLoad(I);
Owen Anderson79924eb2008-09-04 16:48:33 +00001200 case Instruction::Store:
1201 return X86SelectStore(I);
Dan Gohman6e3f05f2008-09-04 23:26:51 +00001202 case Instruction::ICmp:
1203 case Instruction::FCmp:
1204 return X86SelectCmp(I);
Dan Gohmand89ae992008-09-05 01:06:14 +00001205 case Instruction::ZExt:
1206 return X86SelectZExt(I);
1207 case Instruction::Br:
1208 return X86SelectBranch(I);
Evan Chengf3d4efe2008-09-07 09:09:33 +00001209 case Instruction::Call:
1210 return X86SelectCall(I);
Dan Gohmanc39f4db2008-09-05 18:30:08 +00001211 case Instruction::LShr:
1212 case Instruction::AShr:
1213 case Instruction::Shl:
1214 return X86SelectShift(I);
1215 case Instruction::Select:
1216 return X86SelectSelect(I);
Evan Cheng10a8d9c2008-09-07 08:47:42 +00001217 case Instruction::Trunc:
1218 return X86SelectTrunc(I);
Dan Gohman78efce62008-09-10 21:02:08 +00001219 case Instruction::FPExt:
1220 return X86SelectFPExt(I);
1221 case Instruction::FPTrunc:
1222 return X86SelectFPTrunc(I);
Dan Gohman99b21822008-08-28 23:21:34 +00001223 }
1224
1225 return false;
1226}
1227
Dan Gohman0586d912008-09-10 20:11:02 +00001228unsigned X86FastISel::TargetMaterializeConstant(Constant *C) {
Evan Cheng59fbc802008-09-09 01:26:59 +00001229 MVT VT;
Chris Lattner160f6cc2008-10-15 05:07:36 +00001230 if (!isTypeLegal(C->getType(), VT))
Owen Anderson95267a12008-09-05 00:06:23 +00001231 return false;
1232
1233 // Get opcode and regclass of the output for the given load instruction.
1234 unsigned Opc = 0;
1235 const TargetRegisterClass *RC = NULL;
1236 switch (VT.getSimpleVT()) {
1237 default: return false;
1238 case MVT::i8:
1239 Opc = X86::MOV8rm;
1240 RC = X86::GR8RegisterClass;
1241 break;
1242 case MVT::i16:
1243 Opc = X86::MOV16rm;
1244 RC = X86::GR16RegisterClass;
1245 break;
1246 case MVT::i32:
1247 Opc = X86::MOV32rm;
1248 RC = X86::GR32RegisterClass;
1249 break;
1250 case MVT::i64:
1251 // Must be in x86-64 mode.
1252 Opc = X86::MOV64rm;
1253 RC = X86::GR64RegisterClass;
1254 break;
1255 case MVT::f32:
1256 if (Subtarget->hasSSE1()) {
1257 Opc = X86::MOVSSrm;
1258 RC = X86::FR32RegisterClass;
1259 } else {
1260 Opc = X86::LD_Fp32m;
1261 RC = X86::RFP32RegisterClass;
1262 }
1263 break;
1264 case MVT::f64:
1265 if (Subtarget->hasSSE2()) {
1266 Opc = X86::MOVSDrm;
1267 RC = X86::FR64RegisterClass;
1268 } else {
1269 Opc = X86::LD_Fp64m;
1270 RC = X86::RFP64RegisterClass;
1271 }
1272 break;
1273 case MVT::f80:
Dan Gohman5af29c22008-09-26 01:39:32 +00001274 // No f80 support yet.
1275 return false;
Owen Anderson95267a12008-09-05 00:06:23 +00001276 }
1277
Dan Gohman2ff7fd12008-09-19 22:16:54 +00001278 // Materialize addresses with LEA instructions.
Owen Anderson95267a12008-09-05 00:06:23 +00001279 if (isa<GlobalValue>(C)) {
Dan Gohman2ff7fd12008-09-19 22:16:54 +00001280 X86AddressMode AM;
1281 if (X86SelectAddress(C, AM, false)) {
1282 if (TLI.getPointerTy() == MVT::i32)
1283 Opc = X86::LEA32r;
1284 else
1285 Opc = X86::LEA64r;
1286 unsigned ResultReg = createResultReg(RC);
1287 addFullAddress(BuildMI(MBB, TII.get(Opc), ResultReg), AM);
Owen Anderson95267a12008-09-05 00:06:23 +00001288 return ResultReg;
Dan Gohman2ff7fd12008-09-19 22:16:54 +00001289 }
Evan Cheng0de588f2008-09-05 21:00:03 +00001290 return 0;
Owen Anderson95267a12008-09-05 00:06:23 +00001291 }
1292
Owen Anderson3b217c62008-09-06 01:11:01 +00001293 // MachineConstantPool wants an explicit alignment.
Dan Gohman1fbc3cd2008-09-18 18:26:43 +00001294 unsigned Align = TD.getPreferredTypeAlignmentShift(C->getType());
Owen Anderson3b217c62008-09-06 01:11:01 +00001295 if (Align == 0) {
1296 // Alignment of vector types. FIXME!
Dan Gohman1fbc3cd2008-09-18 18:26:43 +00001297 Align = TD.getABITypeSize(C->getType());
Owen Anderson3b217c62008-09-06 01:11:01 +00001298 Align = Log2_64(Align);
1299 }
Owen Anderson95267a12008-09-05 00:06:23 +00001300
Dan Gohman5396c992008-09-30 01:21:32 +00001301 // x86-32 PIC requires a PIC base register for constant pools.
1302 unsigned PICBase = 0;
1303 if (TM.getRelocationModel() == Reloc::PIC_ &&
1304 !Subtarget->is64Bit())
1305 PICBase = getInstrInfo()->getGlobalBaseReg(&MF);
1306
1307 // Create the load from the constant pool.
Dan Gohman0586d912008-09-10 20:11:02 +00001308 unsigned MCPOffset = MCP.getConstantPoolIndex(C, Align);
Dan Gohman2ff7fd12008-09-19 22:16:54 +00001309 unsigned ResultReg = createResultReg(RC);
Dan Gohman5396c992008-09-30 01:21:32 +00001310 addConstantPoolReference(BuildMI(MBB, TII.get(Opc), ResultReg), MCPOffset,
1311 PICBase);
1312
Owen Anderson95267a12008-09-05 00:06:23 +00001313 return ResultReg;
1314}
1315
Dan Gohman0586d912008-09-10 20:11:02 +00001316unsigned X86FastISel::TargetMaterializeAlloca(AllocaInst *C) {
Dan Gohman4e6ed5e2008-10-03 01:27:49 +00001317 // Fail on dynamic allocas. At this point, getRegForValue has already
1318 // checked its CSE maps, so if we're here trying to handle a dynamic
1319 // alloca, we're not going to succeed. X86SelectAddress has a
1320 // check for dynamic allocas, because it's called directly from
1321 // various places, but TargetMaterializeAlloca also needs a check
1322 // in order to avoid recursion between getRegForValue,
1323 // X86SelectAddrss, and TargetMaterializeAlloca.
1324 if (!StaticAllocaMap.count(C))
1325 return 0;
1326
Dan Gohman0586d912008-09-10 20:11:02 +00001327 X86AddressMode AM;
Dan Gohman2ff7fd12008-09-19 22:16:54 +00001328 if (!X86SelectAddress(C, AM, false))
Dan Gohman0586d912008-09-10 20:11:02 +00001329 return 0;
1330 unsigned Opc = Subtarget->is64Bit() ? X86::LEA64r : X86::LEA32r;
1331 TargetRegisterClass* RC = TLI.getRegClassFor(TLI.getPointerTy());
1332 unsigned ResultReg = createResultReg(RC);
1333 addFullAddress(BuildMI(MBB, TII.get(Opc), ResultReg), AM);
1334 return ResultReg;
1335}
1336
Evan Chengc3f44b02008-09-03 00:03:49 +00001337namespace llvm {
Dan Gohman3df24e62008-09-03 23:12:08 +00001338 llvm::FastISel *X86::createFastISel(MachineFunction &mf,
Dan Gohmand57dd5f2008-09-23 21:53:34 +00001339 MachineModuleInfo *mmi,
Dan Gohman3df24e62008-09-03 23:12:08 +00001340 DenseMap<const Value *, unsigned> &vm,
Dan Gohman0586d912008-09-10 20:11:02 +00001341 DenseMap<const BasicBlock *, MachineBasicBlock *> &bm,
Dan Gohmandd5b58a2008-10-14 23:54:11 +00001342 DenseMap<const AllocaInst *, int> &am
1343#ifndef NDEBUG
1344 , SmallSet<Instruction*, 8> &cil
1345#endif
1346 ) {
1347 return new X86FastISel(mf, mmi, vm, bm, am
1348#ifndef NDEBUG
1349 , cil
1350#endif
1351 );
Evan Chengc3f44b02008-09-03 00:03:49 +00001352 }
Dan Gohman99b21822008-08-28 23:21:34 +00001353}