blob: 1433b109a7429ebbab1d77958a029096a7da1fbd [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
17
18// Type profiles.
Bill Wendling7173da52007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000021
22def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
23
24def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisInt<0>]>;
25
26def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
29
30def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
37def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
38
39def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
40 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
41
42def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbach4a9025e2009-05-14 00:46:35 +000043def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 1, [SDTCisInt<0>, SDTCisPtrTy<1>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000044
45// Node definitions.
46def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
47def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
48
Bill Wendling7173da52007-11-13 09:19:02 +000049def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Bill Wendling6c02cd22008-02-27 06:33:05 +000050 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendling7173da52007-11-13 09:19:02 +000051def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Bill Wendling6c02cd22008-02-27 06:33:05 +000052 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000053
54def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
55 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
56def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
57 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
58def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
59 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
60
Chris Lattner3d254552008-01-15 22:02:54 +000061def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Dan Gohmanf17a25c2007-07-18 16:29:46 +000062 [SDNPHasChain, SDNPOptInFlag]>;
63
64def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
65 [SDNPInFlag]>;
66def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
67 [SDNPInFlag]>;
68
69def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
70 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
71
72def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
73 [SDNPHasChain]>;
74
75def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
76 [SDNPOutFlag]>;
77
David Goodwin8bdcbb32009-06-29 15:33:01 +000078def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
79 [SDNPOutFlag,SDNPCommutative]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000080
81def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
82
83def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
84def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
85def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
86
87def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach4a9025e2009-05-14 00:46:35 +000088def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP", SDT_ARMEH_SJLJ_Setjmp>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000089
90//===----------------------------------------------------------------------===//
91// ARM Instruction Predicate Definitions.
92//
Anton Korobeynikovcba02692009-06-15 21:46:20 +000093def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
94def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">;
95def HasV6 : Predicate<"Subtarget->hasV6Ops()">;
Evan Chengc8147e12009-07-06 22:05:45 +000096def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">;
Bob Wilsone60fee02009-06-22 23:27:02 +000097def HasV7 : Predicate<"Subtarget->hasV7Ops()">;
98def HasVFP2 : Predicate<"Subtarget->hasVFP2()">;
99def HasVFP3 : Predicate<"Subtarget->hasVFP3()">;
100def HasNEON : Predicate<"Subtarget->hasNEON()">;
Anton Korobeynikovcba02692009-06-15 21:46:20 +0000101def IsThumb : Predicate<"Subtarget->isThumb()">;
Evan Cheng36173712009-06-23 17:48:47 +0000102def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Evan Chengb1b2abc2009-07-02 06:38:40 +0000103def IsThumb2 : Predicate<"Subtarget->isThumb2()">;
Anton Korobeynikovcba02692009-06-15 21:46:20 +0000104def IsARM : Predicate<"!Subtarget->isThumb()">;
Bob Wilson243b37c2009-06-22 21:01:46 +0000105def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
106def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Cheng3e9a99e2009-06-26 06:10:18 +0000107def CarryDefIsUnused : Predicate<"!N.getNode()->hasAnyUseOfValue(1)">;
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000108def CarryDefIsUsed : Predicate<"N.getNode()->hasAnyUseOfValue(1)">;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000109
110//===----------------------------------------------------------------------===//
111// ARM Flag Definitions.
112
113class RegConstraint<string C> {
114 string Constraints = C;
115}
116
117//===----------------------------------------------------------------------===//
118// ARM specific transformation functions and pattern fragments.
119//
120
121// so_imm_XFORM - Return a so_imm value packed into the format described for
122// so_imm def below.
123def so_imm_XFORM : SDNodeXForm<imm, [{
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000124 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(N->getZExtValue()),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000125 MVT::i32);
126}]>;
127
128// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
129// so_imm_neg def below.
130def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000131 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(-(int)N->getZExtValue()),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000132 MVT::i32);
133}]>;
134
135// so_imm_not_XFORM - Return a so_imm value packed into the format described for
136// so_imm_not def below.
137def so_imm_not_XFORM : SDNodeXForm<imm, [{
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000138 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(~(int)N->getZExtValue()),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000139 MVT::i32);
140}]>;
141
142// rot_imm predicate - True if the 32-bit immediate is equal to 8, 16, or 24.
143def rot_imm : PatLeaf<(i32 imm), [{
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000144 int32_t v = (int32_t)N->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000145 return v == 8 || v == 16 || v == 24;
146}]>;
147
148/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
149def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000150 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000151}]>;
152
153/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
154def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000155 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000156}]>;
157
158def so_imm_neg :
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000159 PatLeaf<(imm), [{
160 return ARM_AM::getSOImmVal(-(int)N->getZExtValue()) != -1;
161 }], so_imm_neg_XFORM>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000162
163def so_imm_not :
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000164 PatLeaf<(imm), [{
165 return ARM_AM::getSOImmVal(~(int)N->getZExtValue()) != -1;
166 }], so_imm_not_XFORM>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000167
168// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
169def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman8181bd12008-07-27 21:46:04 +0000170 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000171}]>;
172
Evan Cheng299ee652009-07-06 22:23:46 +0000173/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
174/// e.g., 0xf000ffff
175def bf_inv_mask_imm : Operand<i32>,
176 PatLeaf<(imm), [{
177 uint32_t v = (uint32_t)N->getZExtValue();
178 if (v == 0xffffffff)
179 return 0;
180 // naive checker. should do better, but simple is best for now since it's
181 // more likely to be correct.
182 while (v & 1) v >>= 1; // shift off the leading 1's
183 if (v)
184 {
185 while (!(v & 1)) v >>=1; // shift off the mask
186 while (v & 1) v >>= 1; // shift off the trailing 1's
187 }
188 // if this is a mask for clearing a bitfield, what's left should be zero.
189 return (v == 0);
190}] > {
191 let PrintMethod = "printBitfieldInvMaskImmOperand";
192}
193
Evan Cheng7b0249b2008-08-28 23:39:26 +0000194class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
195class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000196
197//===----------------------------------------------------------------------===//
198// Operand Definitions.
199//
200
201// Branch target.
202def brtarget : Operand<OtherVT>;
203
204// A list of registers separated by comma. Used by load/store multiple.
205def reglist : Operand<i32> {
206 let PrintMethod = "printRegisterList";
207}
208
209// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
210def cpinst_operand : Operand<i32> {
211 let PrintMethod = "printCPInstOperand";
212}
213
214def jtblock_operand : Operand<i32> {
215 let PrintMethod = "printJTBlockOperand";
216}
217
218// Local PC labels.
219def pclabel : Operand<i32> {
220 let PrintMethod = "printPCLabel";
221}
222
223// shifter_operand operands: so_reg and so_imm.
224def so_reg : Operand<i32>, // reg reg imm
225 ComplexPattern<i32, 3, "SelectShifterOperandReg",
226 [shl,srl,sra,rotr]> {
227 let PrintMethod = "printSORegOperand";
228 let MIOperandInfo = (ops GPR, GPR, i32imm);
229}
230
231// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
232// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
233// represented in the imm field in the same 12-bit form that they are encoded
234// into so_imm instructions: the 8-bit immediate is the least significant bits
235// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
236def so_imm : Operand<i32>,
237 PatLeaf<(imm),
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000238 [{ return ARM_AM::getSOImmVal(N->getZExtValue()) != -1; }],
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000239 so_imm_XFORM> {
240 let PrintMethod = "printSOImmOperand";
241}
242
243// Break so_imm's up into two pieces. This handles immediates with up to 16
244// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
245// get the first/second pieces.
246def so_imm2part : Operand<i32>,
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000247 PatLeaf<(imm), [{
248 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
249 }]> {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000250 let PrintMethod = "printSOImm2PartOperand";
251}
252
253def so_imm2part_1 : SDNodeXForm<imm, [{
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000254 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000255 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(V), MVT::i32);
256}]>;
257
258def so_imm2part_2 : SDNodeXForm<imm, [{
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000259 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000260 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(V), MVT::i32);
261}]>;
262
263
264// Define ARM specific addressing modes.
265
266// addrmode2 := reg +/- reg shop imm
267// addrmode2 := reg +/- imm12
268//
269def addrmode2 : Operand<i32>,
270 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
271 let PrintMethod = "printAddrMode2Operand";
272 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
273}
274
275def am2offset : Operand<i32>,
276 ComplexPattern<i32, 2, "SelectAddrMode2Offset", []> {
277 let PrintMethod = "printAddrMode2OffsetOperand";
278 let MIOperandInfo = (ops GPR, i32imm);
279}
280
281// addrmode3 := reg +/- reg
282// addrmode3 := reg +/- imm8
283//
284def addrmode3 : Operand<i32>,
285 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
286 let PrintMethod = "printAddrMode3Operand";
287 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
288}
289
290def am3offset : Operand<i32>,
291 ComplexPattern<i32, 2, "SelectAddrMode3Offset", []> {
292 let PrintMethod = "printAddrMode3OffsetOperand";
293 let MIOperandInfo = (ops GPR, i32imm);
294}
295
296// addrmode4 := reg, <mode|W>
297//
298def addrmode4 : Operand<i32>,
299 ComplexPattern<i32, 2, "", []> {
300 let PrintMethod = "printAddrMode4Operand";
301 let MIOperandInfo = (ops GPR, i32imm);
302}
303
304// addrmode5 := reg +/- imm8*4
305//
306def addrmode5 : Operand<i32>,
307 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
308 let PrintMethod = "printAddrMode5Operand";
309 let MIOperandInfo = (ops GPR, i32imm);
310}
311
Bob Wilson970a10d2009-07-01 23:16:05 +0000312// addrmode6 := reg with optional writeback
313//
314def addrmode6 : Operand<i32>,
315 ComplexPattern<i32, 3, "SelectAddrMode6", []> {
316 let PrintMethod = "printAddrMode6Operand";
317 let MIOperandInfo = (ops GPR:$addr, GPR:$upd, i32imm);
318}
319
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000320// addrmodepc := pc + reg
321//
322def addrmodepc : Operand<i32>,
323 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
324 let PrintMethod = "printAddrModePCOperand";
325 let MIOperandInfo = (ops GPR, i32imm);
326}
327
328// ARM Predicate operand. Default to 14 = always (AL). Second part is CC
329// register whose default is 0 (no register).
330def pred : PredicateOperand<OtherVT, (ops i32imm, CCR),
331 (ops (i32 14), (i32 zero_reg))> {
332 let PrintMethod = "printPredicateOperand";
333}
334
335// Conditional code result for instructions whose 's' bit is set, e.g. subs.
336//
337def cc_out : OptionalDefOperand<OtherVT, (ops CCR), (ops (i32 zero_reg))> {
338 let PrintMethod = "printSBitModifierOperand";
339}
340
341//===----------------------------------------------------------------------===//
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000342
Evan Cheng7b0249b2008-08-28 23:39:26 +0000343include "ARMInstrFormats.td"
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000344
345//===----------------------------------------------------------------------===//
Evan Cheng7b0249b2008-08-28 23:39:26 +0000346// Multiclass helpers...
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000347//
348
Evan Cheng40d64532008-08-29 07:36:24 +0000349/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000350/// binop that produces a value.
Evan Chengbdd679a2009-06-26 00:19:44 +0000351multiclass AsI1_bin_irs<bits<4> opcod, string opc, PatFrag opnode,
352 bit Commutable = 0> {
Evan Cheng86a926a2008-11-05 18:35:52 +0000353 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000354 opc, " $dst, $a, $b",
355 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>;
Evan Cheng86a926a2008-11-05 18:35:52 +0000356 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000357 opc, " $dst, $a, $b",
Evan Chengbdd679a2009-06-26 00:19:44 +0000358 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]> {
359 let isCommutable = Commutable;
360 }
Evan Cheng86a926a2008-11-05 18:35:52 +0000361 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000362 opc, " $dst, $a, $b",
363 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>;
364}
365
Evan Chengd4e2f052009-06-25 20:59:23 +0000366/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000367/// instruction modifies the CSPR register.
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000368let Defs = [CPSR] in {
Evan Chengbdd679a2009-06-26 00:19:44 +0000369multiclass AI1_bin_s_irs<bits<4> opcod, string opc, PatFrag opnode,
370 bit Commutable = 0> {
Evan Cheng86a926a2008-11-05 18:35:52 +0000371 def ri : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000372 opc, "s $dst, $a, $b",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000373 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>;
Evan Cheng86a926a2008-11-05 18:35:52 +0000374 def rr : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000375 opc, "s $dst, $a, $b",
Evan Chengbdd679a2009-06-26 00:19:44 +0000376 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]> {
377 let isCommutable = Commutable;
378 }
Evan Cheng86a926a2008-11-05 18:35:52 +0000379 def rs : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000380 opc, "s $dst, $a, $b",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000381 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>;
382}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000383}
384
385/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
386/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
387/// a explicit result, only implicitly set CPSR.
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000388let Defs = [CPSR] in {
Evan Chengbdd679a2009-06-26 00:19:44 +0000389multiclass AI1_cmp_irs<bits<4> opcod, string opc, PatFrag opnode,
390 bit Commutable = 0> {
Evan Cheng86a926a2008-11-05 18:35:52 +0000391 def ri : AI1<opcod, (outs), (ins GPR:$a, so_imm:$b), DPFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000392 opc, " $a, $b",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000393 [(opnode GPR:$a, so_imm:$b)]>;
Evan Cheng86a926a2008-11-05 18:35:52 +0000394 def rr : AI1<opcod, (outs), (ins GPR:$a, GPR:$b), DPFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000395 opc, " $a, $b",
Evan Chengbdd679a2009-06-26 00:19:44 +0000396 [(opnode GPR:$a, GPR:$b)]> {
397 let isCommutable = Commutable;
398 }
Evan Cheng86a926a2008-11-05 18:35:52 +0000399 def rs : AI1<opcod, (outs), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000400 opc, " $a, $b",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000401 [(opnode GPR:$a, so_reg:$b)]>;
402}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000403}
404
405/// AI_unary_rrot - A unary operation with two forms: one whose operand is a
406/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng37afa432008-11-06 22:15:19 +0000407/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
408multiclass AI_unary_rrot<bits<8> opcod, string opc, PatFrag opnode> {
409 def r : AExtI<opcod, (outs GPR:$dst), (ins GPR:$Src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000410 opc, " $dst, $Src",
Evan Cheng37afa432008-11-06 22:15:19 +0000411 [(set GPR:$dst, (opnode GPR:$Src))]>,
412 Requires<[IsARM, HasV6]> {
413 let Inst{19-16} = 0b1111;
414 }
415 def r_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$Src, i32imm:$rot),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000416 opc, " $dst, $Src, ror $rot",
417 [(set GPR:$dst, (opnode (rotr GPR:$Src, rot_imm:$rot)))]>,
Evan Cheng37afa432008-11-06 22:15:19 +0000418 Requires<[IsARM, HasV6]> {
419 let Inst{19-16} = 0b1111;
420 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000421}
422
423/// AI_bin_rrot - A binary operation with two forms: one whose operand is a
424/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng37afa432008-11-06 22:15:19 +0000425multiclass AI_bin_rrot<bits<8> opcod, string opc, PatFrag opnode> {
426 def rr : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS),
427 opc, " $dst, $LHS, $RHS",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000428 [(set GPR:$dst, (opnode GPR:$LHS, GPR:$RHS))]>,
429 Requires<[IsARM, HasV6]>;
Evan Cheng37afa432008-11-06 22:15:19 +0000430 def rr_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS, i32imm:$rot),
431 opc, " $dst, $LHS, $RHS, ror $rot",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000432 [(set GPR:$dst, (opnode GPR:$LHS,
433 (rotr GPR:$RHS, rot_imm:$rot)))]>,
434 Requires<[IsARM, HasV6]>;
435}
436
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000437/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
438let Uses = [CPSR] in {
Evan Chengbdd679a2009-06-26 00:19:44 +0000439multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
440 bit Commutable = 0> {
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000441 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
442 DPFrm, opc, " $dst, $a, $b",
443 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>,
444 Requires<[IsARM, CarryDefIsUnused]>;
445 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
446 DPFrm, opc, " $dst, $a, $b",
447 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>,
Evan Chengbdd679a2009-06-26 00:19:44 +0000448 Requires<[IsARM, CarryDefIsUnused]> {
449 let isCommutable = Commutable;
450 }
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000451 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
452 DPSoRegFrm, opc, " $dst, $a, $b",
453 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>,
454 Requires<[IsARM, CarryDefIsUnused]>;
455 // Carry setting variants
456 def Sri : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Chengd4e2f052009-06-25 20:59:23 +0000457 DPFrm, !strconcat(opc, "s $dst, $a, $b"),
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000458 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>,
459 Requires<[IsARM, CarryDefIsUsed]> {
460 let Defs = [CPSR];
Evan Chengbdd679a2009-06-26 00:19:44 +0000461 }
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000462 def Srr : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Chengd4e2f052009-06-25 20:59:23 +0000463 DPFrm, !strconcat(opc, "s $dst, $a, $b"),
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000464 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>,
465 Requires<[IsARM, CarryDefIsUsed]> {
466 let Defs = [CPSR];
Evan Chengbdd679a2009-06-26 00:19:44 +0000467 }
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000468 def Srs : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Chengd4e2f052009-06-25 20:59:23 +0000469 DPSoRegFrm, !strconcat(opc, "s $dst, $a, $b"),
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000470 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>,
471 Requires<[IsARM, CarryDefIsUsed]> {
472 let Defs = [CPSR];
Evan Chengbdd679a2009-06-26 00:19:44 +0000473 }
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000474}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000475}
476
477//===----------------------------------------------------------------------===//
478// Instructions
479//===----------------------------------------------------------------------===//
480
481//===----------------------------------------------------------------------===//
482// Miscellaneous Instructions.
483//
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000484
485/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
486/// the function. The first operand is the ID# for this instruction, the second
487/// is the index into the MachineConstantPool that this is, the third is the
488/// size in bytes of this constant pool entry.
Evan Chengd97d7142009-06-12 20:46:18 +0000489let neverHasSideEffects = 1, isNotDuplicable = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000490def CONSTPOOL_ENTRY :
Evan Chengb783fa32007-07-19 01:14:50 +0000491PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Evan Chengf8e8b622008-11-06 17:48:05 +0000492 i32imm:$size),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000493 "${instid:label} ${cpidx:cpentry}", []>;
494
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000495let Defs = [SP], Uses = [SP] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000496def ADJCALLSTACKUP :
Bill Wendling22f8deb2007-11-13 00:44:25 +0000497PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p),
498 "@ ADJCALLSTACKUP $amt1",
Chris Lattnerfe5d4022008-10-11 22:08:30 +0000499 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000500
501def ADJCALLSTACKDOWN :
Evan Chengb783fa32007-07-19 01:14:50 +0000502PseudoInst<(outs), (ins i32imm:$amt, pred:$p),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000503 "@ ADJCALLSTACKDOWN $amt",
Chris Lattnerfe5d4022008-10-11 22:08:30 +0000504 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000505}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000506
507def DWARF_LOC :
Evan Chengb783fa32007-07-19 01:14:50 +0000508PseudoInst<(outs), (ins i32imm:$line, i32imm:$col, i32imm:$file),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000509 ".loc $file, $line, $col",
510 [(dwarf_loc (i32 imm:$line), (i32 imm:$col), (i32 imm:$file))]>;
511
Evan Chengf8e8b622008-11-06 17:48:05 +0000512
513// Address computation and loads and stores in PIC mode.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000514let isNotDuplicable = 1 in {
Evan Cheng0d28b382008-10-31 19:11:09 +0000515def PICADD : AXI1<0b0100, (outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000516 Pseudo, "$cp:\n\tadd$p $dst, pc, $a",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000517 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
518
Evan Cheng8610a3b2008-01-07 23:56:57 +0000519let AddedComplexity = 10 in {
Dan Gohman5574cc72008-12-03 18:15:48 +0000520let canFoldAsLoad = 1 in
Evan Chengbe998242008-11-06 08:47:38 +0000521def PICLDR : AXI2ldw<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000522 Pseudo, "${addr:label}:\n\tldr$p $dst, $addr",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000523 [(set GPR:$dst, (load addrmodepc:$addr))]>;
524
Evan Chengbe998242008-11-06 08:47:38 +0000525def PICLDRH : AXI3ldh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000526 Pseudo, "${addr:label}:\n\tldr${p}h $dst, $addr",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000527 [(set GPR:$dst, (zextloadi16 addrmodepc:$addr))]>;
528
Evan Chengbe998242008-11-06 08:47:38 +0000529def PICLDRB : AXI2ldb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000530 Pseudo, "${addr:label}:\n\tldr${p}b $dst, $addr",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000531 [(set GPR:$dst, (zextloadi8 addrmodepc:$addr))]>;
532
Evan Chengbe998242008-11-06 08:47:38 +0000533def PICLDRSH : AXI3ldsh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000534 Pseudo, "${addr:label}:\n\tldr${p}sh $dst, $addr",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000535 [(set GPR:$dst, (sextloadi16 addrmodepc:$addr))]>;
536
Evan Chengbe998242008-11-06 08:47:38 +0000537def PICLDRSB : AXI3ldsb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000538 Pseudo, "${addr:label}:\n\tldr${p}sb $dst, $addr",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000539 [(set GPR:$dst, (sextloadi8 addrmodepc:$addr))]>;
540}
Chris Lattnerf823faf2008-01-06 05:55:01 +0000541let AddedComplexity = 10 in {
Evan Chengbe998242008-11-06 08:47:38 +0000542def PICSTR : AXI2stw<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000543 Pseudo, "${addr:label}:\n\tstr$p $src, $addr",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000544 [(store GPR:$src, addrmodepc:$addr)]>;
545
Evan Chengbe998242008-11-06 08:47:38 +0000546def PICSTRH : AXI3sth<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000547 Pseudo, "${addr:label}:\n\tstr${p}h $src, $addr",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000548 [(truncstorei16 GPR:$src, addrmodepc:$addr)]>;
549
Evan Chengbe998242008-11-06 08:47:38 +0000550def PICSTRB : AXI2stb<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000551 Pseudo, "${addr:label}:\n\tstr${p}b $src, $addr",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000552 [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
553}
Evan Chengf8e8b622008-11-06 17:48:05 +0000554} // isNotDuplicable = 1
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000555
Evan Chenga1366cd2009-06-23 05:25:29 +0000556
557// LEApcrel - Load a pc-relative address into a register without offending the
558// assembler.
559def LEApcrel : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, pred:$p), Pseudo,
560 !strconcat(!strconcat(".set PCRELV${:uid}, ($label-(",
561 "${:private}PCRELL${:uid}+8))\n"),
562 !strconcat("${:private}PCRELL${:uid}:\n\t",
563 "add$p $dst, pc, #PCRELV${:uid}")),
564 []>;
565
Evan Chengba83d7c2009-06-24 23:14:45 +0000566def LEApcrelJT : AXI1<0x0, (outs GPR:$dst),
567 (ins i32imm:$label, i32imm:$id, pred:$p),
Evan Chenga1366cd2009-06-23 05:25:29 +0000568 Pseudo,
569 !strconcat(!strconcat(".set PCRELV${:uid}, (${label}_${id:no_hash}-(",
570 "${:private}PCRELL${:uid}+8))\n"),
571 !strconcat("${:private}PCRELL${:uid}:\n\t",
572 "add$p $dst, pc, #PCRELV${:uid}")),
573 []>;
574
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000575//===----------------------------------------------------------------------===//
576// Control Flow Instructions.
577//
578
579let isReturn = 1, isTerminator = 1 in
Evan Chengf8e8b622008-11-06 17:48:05 +0000580 def BX_RET : AI<(outs), (ins), BrMiscFrm, "bx", " lr", [(ARMretflag)]> {
Jim Grosbach88c246f2008-10-14 20:36:24 +0000581 let Inst{7-4} = 0b0001;
582 let Inst{19-8} = 0b111111111111;
583 let Inst{27-20} = 0b00010010;
Evan Cheng469bc762008-09-17 07:53:38 +0000584}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000585
586// FIXME: remove when we have a way to marking a MI with these properties.
Evan Chengb783fa32007-07-19 01:14:50 +0000587// FIXME: $dst1 should be a def. But the extra ops must be in the end of the
588// operand list.
Evan Chengf8e8b622008-11-06 17:48:05 +0000589// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng8610a3b2008-01-07 23:56:57 +0000590let isReturn = 1, isTerminator = 1 in
Evan Chengf8e8b622008-11-06 17:48:05 +0000591 def LDM_RET : AXI4ld<(outs),
Evan Chengb783fa32007-07-19 01:14:50 +0000592 (ins addrmode4:$addr, pred:$p, reglist:$dst1, variable_ops),
Evan Cheng11838a82008-11-12 07:18:38 +0000593 LdStMulFrm, "ldm${p}${addr:submode} $addr, $dst1",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000594 []>;
595
Bob Wilson243b37c2009-06-22 21:01:46 +0000596// On non-Darwin platforms R9 is callee-saved.
Evan Cheng88e78d22009-06-19 01:51:50 +0000597let isCall = 1, Itinerary = IIC_Br,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000598 Defs = [R0, R1, R2, R3, R12, LR,
599 D0, D1, D2, D3, D4, D5, D6, D7, CPSR] in {
Evan Chengf8e8b622008-11-06 17:48:05 +0000600 def BL : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000601 "bl ${func:call}",
Bob Wilson243b37c2009-06-22 21:01:46 +0000602 [(ARMcall tglobaladdr:$func)]>, Requires<[IsNotDarwin]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000603
Evan Chengf8e8b622008-11-06 17:48:05 +0000604 def BL_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng10a9eb82008-09-01 08:25:56 +0000605 "bl", " ${func:call}",
Bob Wilson243b37c2009-06-22 21:01:46 +0000606 [(ARMcall_pred tglobaladdr:$func)]>, Requires<[IsNotDarwin]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000607
608 // ARMv5T and above
Evan Chengf8e8b622008-11-06 17:48:05 +0000609 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Chengb783fa32007-07-19 01:14:50 +0000610 "blx $func",
Bob Wilson243b37c2009-06-22 21:01:46 +0000611 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach88c246f2008-10-14 20:36:24 +0000612 let Inst{7-4} = 0b0011;
613 let Inst{19-8} = 0b111111111111;
614 let Inst{27-20} = 0b00010010;
Evan Cheng469bc762008-09-17 07:53:38 +0000615 }
616
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000617 let Uses = [LR] in {
618 // ARMv4T
Evan Chengf8e8b622008-11-06 17:48:05 +0000619 def BX : ABXIx2<(outs), (ins GPR:$func, variable_ops),
620 "mov lr, pc\n\tbx $func",
Bob Wilson243b37c2009-06-22 21:01:46 +0000621 [(ARMcall_nolink GPR:$func)]>, Requires<[IsNotDarwin]>;
622 }
623}
624
625// On Darwin R9 is call-clobbered.
626let isCall = 1, Itinerary = IIC_Br,
627 Defs = [R0, R1, R2, R3, R9, R12, LR,
628 D0, D1, D2, D3, D4, D5, D6, D7, CPSR] in {
629 def BLr9 : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
630 "bl ${func:call}",
631 [(ARMcall tglobaladdr:$func)]>, Requires<[IsDarwin]>;
632
633 def BLr9_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
634 "bl", " ${func:call}",
635 [(ARMcall_pred tglobaladdr:$func)]>, Requires<[IsDarwin]>;
636
637 // ARMv5T and above
638 def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
639 "blx $func",
640 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> {
641 let Inst{7-4} = 0b0011;
642 let Inst{19-8} = 0b111111111111;
643 let Inst{27-20} = 0b00010010;
644 }
645
646 let Uses = [LR] in {
647 // ARMv4T
648 def BXr9 : ABXIx2<(outs), (ins GPR:$func, variable_ops),
649 "mov lr, pc\n\tbx $func",
650 [(ARMcall_nolink GPR:$func)]>, Requires<[IsDarwin]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000651 }
652}
653
Evan Cheng88e78d22009-06-19 01:51:50 +0000654let isBranch = 1, isTerminator = 1, Itinerary = IIC_Br in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000655 // B is "predicable" since it can be xformed into a Bcc.
656 let isBarrier = 1 in {
657 let isPredicable = 1 in
Evan Chengf8e8b622008-11-06 17:48:05 +0000658 def B : ABXI<0b1010, (outs), (ins brtarget:$target), "b $target",
Evan Chengb783fa32007-07-19 01:14:50 +0000659 [(br bb:$target)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000660
Owen Andersonf8053082007-11-12 07:39:39 +0000661 let isNotDuplicable = 1, isIndirectBranch = 1 in {
Evan Cheng0f63ae12008-11-07 09:06:08 +0000662 def BR_JTr : JTI<(outs), (ins GPR:$target, jtblock_operand:$jt, i32imm:$id),
Evan Chengb783fa32007-07-19 01:14:50 +0000663 "mov pc, $target \n$jt",
Evan Cheng0f63ae12008-11-07 09:06:08 +0000664 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]> {
665 let Inst{20} = 0; // S Bit
666 let Inst{24-21} = 0b1101;
667 let Inst{27-26} = {0,0};
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000668 }
Evan Cheng0f63ae12008-11-07 09:06:08 +0000669 def BR_JTm : JTI<(outs),
670 (ins addrmode2:$target, jtblock_operand:$jt, i32imm:$id),
671 "ldr pc, $target \n$jt",
672 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
673 imm:$id)]> {
674 let Inst{20} = 1; // L bit
675 let Inst{21} = 0; // W bit
676 let Inst{22} = 0; // B bit
677 let Inst{24} = 1; // P bit
678 let Inst{27-26} = {0,1};
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000679 }
Evan Cheng0f63ae12008-11-07 09:06:08 +0000680 def BR_JTadd : JTI<(outs),
681 (ins GPR:$target, GPR:$idx, jtblock_operand:$jt, i32imm:$id),
682 "add pc, $target, $idx \n$jt",
683 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
684 imm:$id)]> {
685 let Inst{20} = 0; // S bit
686 let Inst{24-21} = 0b0100;
687 let Inst{27-26} = {0,0};
688 }
689 } // isNotDuplicable = 1, isIndirectBranch = 1
690 } // isBarrier = 1
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000691
692 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
693 // a two-value operand where a dag node expects two operands. :(
Evan Chengf8e8b622008-11-06 17:48:05 +0000694 def Bcc : ABI<0b1010, (outs), (ins brtarget:$target),
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000695 "b", " $target",
696 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000697}
698
699//===----------------------------------------------------------------------===//
700// Load / store Instructions.
701//
702
703// Load
Dan Gohman5574cc72008-12-03 18:15:48 +0000704let canFoldAsLoad = 1 in
Evan Cheng81794bb2008-11-13 07:34:59 +0000705def LDR : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000706 "ldr", " $dst, $addr",
707 [(set GPR:$dst, (load addrmode2:$addr))]>;
708
709// Special LDR for loads from non-pc-relative constpools.
Dan Gohman5574cc72008-12-03 18:15:48 +0000710let canFoldAsLoad = 1, mayLoad = 1, isReMaterializable = 1 in
Evan Cheng81794bb2008-11-13 07:34:59 +0000711def LDRcp : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000712 "ldr", " $dst, $addr", []>;
713
714// Loads with zero extension
Evan Cheng81794bb2008-11-13 07:34:59 +0000715def LDRH : AI3ldh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000716 "ldr", "h $dst, $addr",
717 [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>;
718
Evan Cheng81794bb2008-11-13 07:34:59 +0000719def LDRB : AI2ldb<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000720 "ldr", "b $dst, $addr",
721 [(set GPR:$dst, (zextloadi8 addrmode2:$addr))]>;
722
723// Loads with sign extension
Evan Cheng81794bb2008-11-13 07:34:59 +0000724def LDRSH : AI3ldsh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000725 "ldr", "sh $dst, $addr",
726 [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>;
727
Evan Cheng81794bb2008-11-13 07:34:59 +0000728def LDRSB : AI3ldsb<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000729 "ldr", "sb $dst, $addr",
730 [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>;
731
Chris Lattnerca4e0fe2008-01-10 05:12:37 +0000732let mayLoad = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000733// Load doubleword
Evan Cheng41169552009-06-15 08:28:29 +0000734def LDRD : AI3ldd<(outs GPR:$dst1, GPR:$dst2), (ins addrmode3:$addr), LdMiscFrm,
735 "ldr", "d $dst1, $addr", []>, Requires<[IsARM, HasV5T]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000736
737// Indexed loads
Evan Chengbe998242008-11-06 08:47:38 +0000738def LDR_PRE : AI2ldwpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng81794bb2008-11-13 07:34:59 +0000739 (ins addrmode2:$addr), LdFrm,
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000740 "ldr", " $dst, $addr!", "$addr.base = $base_wb", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000741
Evan Chengbe998242008-11-06 08:47:38 +0000742def LDR_POST : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng81794bb2008-11-13 07:34:59 +0000743 (ins GPR:$base, am2offset:$offset), LdFrm,
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000744 "ldr", " $dst, [$base], $offset", "$base = $base_wb", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000745
Evan Chengbe998242008-11-06 08:47:38 +0000746def LDRH_PRE : AI3ldhpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng81794bb2008-11-13 07:34:59 +0000747 (ins addrmode3:$addr), LdMiscFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000748 "ldr", "h $dst, $addr!", "$addr.base = $base_wb", []>;
749
Evan Chengbe998242008-11-06 08:47:38 +0000750def LDRH_POST : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng81794bb2008-11-13 07:34:59 +0000751 (ins GPR:$base,am3offset:$offset), LdMiscFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000752 "ldr", "h $dst, [$base], $offset", "$base = $base_wb", []>;
753
Evan Chengbe998242008-11-06 08:47:38 +0000754def LDRB_PRE : AI2ldbpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng81794bb2008-11-13 07:34:59 +0000755 (ins addrmode2:$addr), LdFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000756 "ldr", "b $dst, $addr!", "$addr.base = $base_wb", []>;
757
Evan Chengbe998242008-11-06 08:47:38 +0000758def LDRB_POST : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng81794bb2008-11-13 07:34:59 +0000759 (ins GPR:$base,am2offset:$offset), LdFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000760 "ldr", "b $dst, [$base], $offset", "$base = $base_wb", []>;
761
Evan Chengbe998242008-11-06 08:47:38 +0000762def LDRSH_PRE : AI3ldshpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng81794bb2008-11-13 07:34:59 +0000763 (ins addrmode3:$addr), LdMiscFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000764 "ldr", "sh $dst, $addr!", "$addr.base = $base_wb", []>;
765
Evan Chengbe998242008-11-06 08:47:38 +0000766def LDRSH_POST: AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng81794bb2008-11-13 07:34:59 +0000767 (ins GPR:$base,am3offset:$offset), LdMiscFrm,
768 "ldr", "sh $dst, [$base], $offset", "$base = $base_wb", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000769
Evan Chengbe998242008-11-06 08:47:38 +0000770def LDRSB_PRE : AI3ldsbpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng81794bb2008-11-13 07:34:59 +0000771 (ins addrmode3:$addr), LdMiscFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000772 "ldr", "sb $dst, $addr!", "$addr.base = $base_wb", []>;
773
Evan Chengbe998242008-11-06 08:47:38 +0000774def LDRSB_POST: AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng81794bb2008-11-13 07:34:59 +0000775 (ins GPR:$base,am3offset:$offset), LdMiscFrm,
Evan Chengb04191f2009-07-02 01:30:04 +0000776 "ldr", "sb $dst, [$base], $offset", "$base = $base_wb", []>;
Chris Lattnerca4e0fe2008-01-10 05:12:37 +0000777}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000778
779// Store
Evan Cheng81794bb2008-11-13 07:34:59 +0000780def STR : AI2stw<(outs), (ins GPR:$src, addrmode2:$addr), StFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000781 "str", " $src, $addr",
782 [(store GPR:$src, addrmode2:$addr)]>;
783
784// Stores with truncate
Evan Cheng81794bb2008-11-13 07:34:59 +0000785def STRH : AI3sth<(outs), (ins GPR:$src, addrmode3:$addr), StMiscFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000786 "str", "h $src, $addr",
787 [(truncstorei16 GPR:$src, addrmode3:$addr)]>;
788
Evan Cheng81794bb2008-11-13 07:34:59 +0000789def STRB : AI2stb<(outs), (ins GPR:$src, addrmode2:$addr), StFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000790 "str", "b $src, $addr",
791 [(truncstorei8 GPR:$src, addrmode2:$addr)]>;
792
793// Store doubleword
Chris Lattner6887b142008-01-06 08:36:04 +0000794let mayStore = 1 in
Evan Cheng41169552009-06-15 08:28:29 +0000795def STRD : AI3std<(outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),StMiscFrm,
796 "str", "d $src1, $addr", []>, Requires<[IsARM, HasV5T]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000797
798// Indexed stores
Evan Chengbe998242008-11-06 08:47:38 +0000799def STR_PRE : AI2stwpr<(outs GPR:$base_wb),
Evan Cheng81794bb2008-11-13 07:34:59 +0000800 (ins GPR:$src, GPR:$base, am2offset:$offset), StFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000801 "str", " $src, [$base, $offset]!", "$base = $base_wb",
802 [(set GPR:$base_wb,
803 (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>;
804
Evan Chengbe998242008-11-06 08:47:38 +0000805def STR_POST : AI2stwpo<(outs GPR:$base_wb),
Evan Cheng81794bb2008-11-13 07:34:59 +0000806 (ins GPR:$src, GPR:$base,am2offset:$offset), StFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000807 "str", " $src, [$base], $offset", "$base = $base_wb",
808 [(set GPR:$base_wb,
809 (post_store GPR:$src, GPR:$base, am2offset:$offset))]>;
810
Evan Chengbe998242008-11-06 08:47:38 +0000811def STRH_PRE : AI3sthpr<(outs GPR:$base_wb),
Evan Cheng81794bb2008-11-13 07:34:59 +0000812 (ins GPR:$src, GPR:$base,am3offset:$offset), StMiscFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000813 "str", "h $src, [$base, $offset]!", "$base = $base_wb",
814 [(set GPR:$base_wb,
815 (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>;
816
Evan Chengbe998242008-11-06 08:47:38 +0000817def STRH_POST: AI3sthpo<(outs GPR:$base_wb),
Evan Cheng81794bb2008-11-13 07:34:59 +0000818 (ins GPR:$src, GPR:$base,am3offset:$offset), StMiscFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000819 "str", "h $src, [$base], $offset", "$base = $base_wb",
820 [(set GPR:$base_wb, (post_truncsti16 GPR:$src,
821 GPR:$base, am3offset:$offset))]>;
822
Evan Chengbe998242008-11-06 08:47:38 +0000823def STRB_PRE : AI2stbpr<(outs GPR:$base_wb),
Evan Cheng81794bb2008-11-13 07:34:59 +0000824 (ins GPR:$src, GPR:$base,am2offset:$offset), StFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000825 "str", "b $src, [$base, $offset]!", "$base = $base_wb",
826 [(set GPR:$base_wb, (pre_truncsti8 GPR:$src,
827 GPR:$base, am2offset:$offset))]>;
828
Evan Chengbe998242008-11-06 08:47:38 +0000829def STRB_POST: AI2stbpo<(outs GPR:$base_wb),
Evan Cheng81794bb2008-11-13 07:34:59 +0000830 (ins GPR:$src, GPR:$base,am2offset:$offset), StFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000831 "str", "b $src, [$base], $offset", "$base = $base_wb",
832 [(set GPR:$base_wb, (post_truncsti8 GPR:$src,
833 GPR:$base, am2offset:$offset))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000834
835//===----------------------------------------------------------------------===//
836// Load / store multiple Instructions.
837//
838
Evan Chengb783fa32007-07-19 01:14:50 +0000839// FIXME: $dst1 should be a def.
Chris Lattnerca4e0fe2008-01-10 05:12:37 +0000840let mayLoad = 1 in
Evan Chengbe998242008-11-06 08:47:38 +0000841def LDM : AXI4ld<(outs),
Evan Chengb783fa32007-07-19 01:14:50 +0000842 (ins addrmode4:$addr, pred:$p, reglist:$dst1, variable_ops),
Evan Cheng11838a82008-11-12 07:18:38 +0000843 LdStMulFrm, "ldm${p}${addr:submode} $addr, $dst1",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000844 []>;
845
Chris Lattner6887b142008-01-06 08:36:04 +0000846let mayStore = 1 in
Evan Chengbe998242008-11-06 08:47:38 +0000847def STM : AXI4st<(outs),
Evan Chengb783fa32007-07-19 01:14:50 +0000848 (ins addrmode4:$addr, pred:$p, reglist:$src1, variable_ops),
Evan Cheng11838a82008-11-12 07:18:38 +0000849 LdStMulFrm, "stm${p}${addr:submode} $addr, $src1",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000850 []>;
851
852//===----------------------------------------------------------------------===//
853// Move Instructions.
854//
855
Evan Chengd97d7142009-06-12 20:46:18 +0000856let neverHasSideEffects = 1 in
Evan Cheng86a926a2008-11-05 18:35:52 +0000857def MOVr : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), DPFrm,
858 "mov", " $dst, $src", []>, UnaryDP;
859def MOVs : AsI1<0b1101, (outs GPR:$dst), (ins so_reg:$src), DPSoRegFrm,
860 "mov", " $dst, $src", [(set GPR:$dst, so_reg:$src)]>, UnaryDP;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000861
Evan Chengbd0ca9c2009-02-05 08:42:55 +0000862let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Evan Cheng86a926a2008-11-05 18:35:52 +0000863def MOVi : AsI1<0b1101, (outs GPR:$dst), (ins so_imm:$src), DPFrm,
864 "mov", " $dst, $src", [(set GPR:$dst, so_imm:$src)]>, UnaryDP;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000865
Evan Cheng7f240d22008-11-14 20:09:11 +0000866def MOVrx : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000867 "mov", " $dst, $src, rrx",
Evan Cheng86a926a2008-11-05 18:35:52 +0000868 [(set GPR:$dst, (ARMrrx GPR:$src))]>, UnaryDP;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000869
870// These aren't really mov instructions, but we have to define them this way
871// due to flag operands.
872
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000873let Defs = [CPSR] in {
Evan Cheng7f240d22008-11-14 20:09:11 +0000874def MOVsrl_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000875 "mov", "s $dst, $src, lsr #1",
Evan Cheng86a926a2008-11-05 18:35:52 +0000876 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP;
Evan Cheng7f240d22008-11-14 20:09:11 +0000877def MOVsra_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000878 "mov", "s $dst, $src, asr #1",
Evan Cheng86a926a2008-11-05 18:35:52 +0000879 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP;
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000880}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000881
882//===----------------------------------------------------------------------===//
883// Extend Instructions.
884//
885
886// Sign extenders
887
Evan Cheng37afa432008-11-06 22:15:19 +0000888defm SXTB : AI_unary_rrot<0b01101010,
889 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
890defm SXTH : AI_unary_rrot<0b01101011,
891 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000892
Evan Cheng37afa432008-11-06 22:15:19 +0000893defm SXTAB : AI_bin_rrot<0b01101010,
894 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
895defm SXTAH : AI_bin_rrot<0b01101011,
896 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000897
898// TODO: SXT(A){B|H}16
899
900// Zero extenders
901
902let AddedComplexity = 16 in {
Evan Cheng37afa432008-11-06 22:15:19 +0000903defm UXTB : AI_unary_rrot<0b01101110,
904 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
905defm UXTH : AI_unary_rrot<0b01101111,
906 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
907defm UXTB16 : AI_unary_rrot<0b01101100,
908 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000909
Bob Wilson74590a02009-06-22 22:08:29 +0000910def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000911 (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson74590a02009-06-22 22:08:29 +0000912def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000913 (UXTB16r_rot GPR:$Src, 8)>;
914
Evan Cheng37afa432008-11-06 22:15:19 +0000915defm UXTAB : AI_bin_rrot<0b01101110, "uxtab",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000916 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng37afa432008-11-06 22:15:19 +0000917defm UXTAH : AI_bin_rrot<0b01101111, "uxtah",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000918 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
919}
920
921// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
922//defm UXTAB16 : xxx<"uxtab16", 0xff00ff>;
923
924// TODO: UXT(A){B|H}16
925
926//===----------------------------------------------------------------------===//
927// Arithmetic Instructions.
928//
929
Jim Grosbach88c246f2008-10-14 20:36:24 +0000930defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Chengbdd679a2009-06-26 00:19:44 +0000931 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach88c246f2008-10-14 20:36:24 +0000932defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng469bc762008-09-17 07:53:38 +0000933 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000934
935// ADD and SUB with 's' bit set.
Evan Chengd4e2f052009-06-25 20:59:23 +0000936defm ADDS : AI1_bin_s_irs<0b0100, "add",
937 BinOpFrag<(addc node:$LHS, node:$RHS)>>;
938defm SUBS : AI1_bin_s_irs<0b0010, "sub",
939 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000940
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000941defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Evan Chengbdd679a2009-06-26 00:19:44 +0000942 BinOpFrag<(adde node:$LHS, node:$RHS)>, 1>;
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000943defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
944 BinOpFrag<(sube node:$LHS, node:$RHS)>>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000945
946// These don't define reg/reg forms, because they are handled above.
Evan Cheng86a926a2008-11-05 18:35:52 +0000947def RSBri : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000948 "rsb", " $dst, $a, $b",
949 [(set GPR:$dst, (sub so_imm:$b, GPR:$a))]>;
950
Evan Cheng86a926a2008-11-05 18:35:52 +0000951def RSBrs : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000952 "rsb", " $dst, $a, $b",
953 [(set GPR:$dst, (sub so_reg:$b, GPR:$a))]>;
954
955// RSB with 's' bit set.
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000956let Defs = [CPSR] in {
Evan Cheng86a926a2008-11-05 18:35:52 +0000957def RSBSri : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000958 "rsb", "s $dst, $a, $b",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000959 [(set GPR:$dst, (subc so_imm:$b, GPR:$a))]>;
Evan Cheng86a926a2008-11-05 18:35:52 +0000960def RSBSrs : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000961 "rsb", "s $dst, $a, $b",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000962 [(set GPR:$dst, (subc so_reg:$b, GPR:$a))]>;
963}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000964
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000965let Uses = [CPSR] in {
966def RSCri : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
967 DPFrm, "rsc", " $dst, $a, $b",
968 [(set GPR:$dst, (sube so_imm:$b, GPR:$a))]>,
969 Requires<[IsARM, CarryDefIsUnused]>;
970def RSCrs : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
971 DPSoRegFrm, "rsc", " $dst, $a, $b",
972 [(set GPR:$dst, (sube so_reg:$b, GPR:$a))]>,
973 Requires<[IsARM, CarryDefIsUnused]>;
974}
975
976// FIXME: Allow these to be predicated.
Evan Chengd4e2f052009-06-25 20:59:23 +0000977let Defs = [CPSR], Uses = [CPSR] in {
978def RSCSri : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
979 DPFrm, "rscs $dst, $a, $b",
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000980 [(set GPR:$dst, (sube so_imm:$b, GPR:$a))]>,
981 Requires<[IsARM, CarryDefIsUnused]>;
Evan Chengd4e2f052009-06-25 20:59:23 +0000982def RSCSrs : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
983 DPSoRegFrm, "rscs $dst, $a, $b",
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000984 [(set GPR:$dst, (sube so_reg:$b, GPR:$a))]>,
985 Requires<[IsARM, CarryDefIsUnused]>;
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000986}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000987
988// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
989def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
990 (SUBri GPR:$src, so_imm_neg:$imm)>;
991
992//def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
993// (SUBSri GPR:$src, so_imm_neg:$imm)>;
994//def : ARMPat<(adde GPR:$src, so_imm_neg:$imm),
995// (SBCri GPR:$src, so_imm_neg:$imm)>;
996
997// Note: These are implemented in C++ code, because they have to generate
998// ADD/SUBrs instructions, which use a complex pattern that a xform function
999// cannot produce.
1000// (mul X, 2^n+1) -> (add (X << n), X)
1001// (mul X, 2^n-1) -> (rsb X, (X << n))
1002
1003
1004//===----------------------------------------------------------------------===//
1005// Bitwise Instructions.
1006//
1007
Jim Grosbach88c246f2008-10-14 20:36:24 +00001008defm AND : AsI1_bin_irs<0b0000, "and",
Evan Chengbdd679a2009-06-26 00:19:44 +00001009 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Jim Grosbach88c246f2008-10-14 20:36:24 +00001010defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Chengbdd679a2009-06-26 00:19:44 +00001011 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach88c246f2008-10-14 20:36:24 +00001012defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Chengbdd679a2009-06-26 00:19:44 +00001013 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach88c246f2008-10-14 20:36:24 +00001014defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng469bc762008-09-17 07:53:38 +00001015 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001016
Evan Cheng299ee652009-07-06 22:23:46 +00001017def BFC : I<(outs GPR:$dst), (ins GPR:$src, bf_inv_mask_imm:$imm),
1018 AddrMode1, Size4Bytes, IndexModeNone, DPFrm,
1019 "bfc", " $dst, $imm", "$src = $dst",
1020 [(set GPR:$dst, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
1021 Requires<[IsARM, HasV6T2]> {
1022 let Inst{27-21} = 0b0111110;
1023 let Inst{6-0} = 0b0011111;
1024}
1025
Evan Cheng86a926a2008-11-05 18:35:52 +00001026def MVNr : AsI1<0b1111, (outs GPR:$dst), (ins GPR:$src), DPFrm,
1027 "mvn", " $dst, $src",
1028 [(set GPR:$dst, (not GPR:$src))]>, UnaryDP;
1029def MVNs : AsI1<0b1111, (outs GPR:$dst), (ins so_reg:$src), DPSoRegFrm,
1030 "mvn", " $dst, $src",
1031 [(set GPR:$dst, (not so_reg:$src))]>, UnaryDP;
Evan Chengbd0ca9c2009-02-05 08:42:55 +00001032let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Evan Cheng86a926a2008-11-05 18:35:52 +00001033def MVNi : AsI1<0b1111, (outs GPR:$dst), (ins so_imm:$imm), DPFrm,
1034 "mvn", " $dst, $imm",
1035 [(set GPR:$dst, so_imm_not:$imm)]>,UnaryDP;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001036
1037def : ARMPat<(and GPR:$src, so_imm_not:$imm),
1038 (BICri GPR:$src, so_imm_not:$imm)>;
1039
1040//===----------------------------------------------------------------------===//
1041// Multiply Instructions.
1042//
1043
Evan Chengbdd679a2009-06-26 00:19:44 +00001044let isCommutable = 1 in
Evan Chengee80fb72008-11-06 01:21:28 +00001045def MUL : AsMul1I<0b0000000, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Chengf8e8b622008-11-06 17:48:05 +00001046 "mul", " $dst, $a, $b",
1047 [(set GPR:$dst, (mul GPR:$a, GPR:$b))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001048
Evan Chengee80fb72008-11-06 01:21:28 +00001049def MLA : AsMul1I<0b0000001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Chengf8e8b622008-11-06 17:48:05 +00001050 "mla", " $dst, $a, $b, $c",
1051 [(set GPR:$dst, (add (mul GPR:$a, GPR:$b), GPR:$c))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001052
Evan Chengc8147e12009-07-06 22:05:45 +00001053def MLS : AMul1I <0b0000011, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
1054 "mls", " $dst, $a, $b, $c",
1055 [(set GPR:$dst, (sub GPR:$c, (mul GPR:$a, GPR:$b)))]>,
1056 Requires<[IsARM, HasV6T2]>;
1057
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001058// Extra precision multiplies with low / high results
Evan Chengd97d7142009-06-12 20:46:18 +00001059let neverHasSideEffects = 1 in {
Evan Chengbdd679a2009-06-26 00:19:44 +00001060let isCommutable = 1 in {
Evan Chengee80fb72008-11-06 01:21:28 +00001061def SMULL : AsMul1I<0b0000110, (outs GPR:$ldst, GPR:$hdst),
1062 (ins GPR:$a, GPR:$b),
1063 "smull", " $ldst, $hdst, $a, $b", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001064
Evan Chengee80fb72008-11-06 01:21:28 +00001065def UMULL : AsMul1I<0b0000100, (outs GPR:$ldst, GPR:$hdst),
1066 (ins GPR:$a, GPR:$b),
1067 "umull", " $ldst, $hdst, $a, $b", []>;
Evan Chengbdd679a2009-06-26 00:19:44 +00001068}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001069
1070// Multiply + accumulate
Evan Chengee80fb72008-11-06 01:21:28 +00001071def SMLAL : AsMul1I<0b0000111, (outs GPR:$ldst, GPR:$hdst),
1072 (ins GPR:$a, GPR:$b),
1073 "smlal", " $ldst, $hdst, $a, $b", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001074
Evan Chengee80fb72008-11-06 01:21:28 +00001075def UMLAL : AsMul1I<0b0000101, (outs GPR:$ldst, GPR:$hdst),
1076 (ins GPR:$a, GPR:$b),
1077 "umlal", " $ldst, $hdst, $a, $b", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001078
Evan Chengee80fb72008-11-06 01:21:28 +00001079def UMAAL : AMul1I <0b0000010, (outs GPR:$ldst, GPR:$hdst),
1080 (ins GPR:$a, GPR:$b),
1081 "umaal", " $ldst, $hdst, $a, $b", []>,
1082 Requires<[IsARM, HasV6]>;
Evan Chengd97d7142009-06-12 20:46:18 +00001083} // neverHasSideEffects
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001084
1085// Most significant word multiply
Evan Chengee80fb72008-11-06 01:21:28 +00001086def SMMUL : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001087 "smmul", " $dst, $a, $b",
1088 [(set GPR:$dst, (mulhs GPR:$a, GPR:$b))]>,
Evan Chengee80fb72008-11-06 01:21:28 +00001089 Requires<[IsARM, HasV6]> {
1090 let Inst{7-4} = 0b0001;
1091 let Inst{15-12} = 0b1111;
1092}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001093
Evan Chengee80fb72008-11-06 01:21:28 +00001094def SMMLA : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001095 "smmla", " $dst, $a, $b, $c",
1096 [(set GPR:$dst, (add (mulhs GPR:$a, GPR:$b), GPR:$c))]>,
Evan Chengee80fb72008-11-06 01:21:28 +00001097 Requires<[IsARM, HasV6]> {
1098 let Inst{7-4} = 0b0001;
1099}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001100
1101
Evan Chengee80fb72008-11-06 01:21:28 +00001102def SMMLS : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001103 "smmls", " $dst, $a, $b, $c",
1104 [(set GPR:$dst, (sub GPR:$c, (mulhs GPR:$a, GPR:$b)))]>,
Evan Chengee80fb72008-11-06 01:21:28 +00001105 Requires<[IsARM, HasV6]> {
1106 let Inst{7-4} = 0b1101;
1107}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001108
Raul Herbster2e07e8d2007-08-30 23:25:47 +00001109multiclass AI_smul<string opc, PatFrag opnode> {
Evan Cheng38396be2008-11-06 03:35:07 +00001110 def BB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001111 !strconcat(opc, "bb"), " $dst, $a, $b",
1112 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
1113 (sext_inreg GPR:$b, i16)))]>,
Evan Cheng38396be2008-11-06 03:35:07 +00001114 Requires<[IsARM, HasV5TE]> {
1115 let Inst{5} = 0;
1116 let Inst{6} = 0;
1117 }
Raul Herbster2e07e8d2007-08-30 23:25:47 +00001118
Evan Cheng38396be2008-11-06 03:35:07 +00001119 def BT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001120 !strconcat(opc, "bt"), " $dst, $a, $b",
1121 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
Bob Wilson74590a02009-06-22 22:08:29 +00001122 (sra GPR:$b, (i32 16))))]>,
Evan Cheng38396be2008-11-06 03:35:07 +00001123 Requires<[IsARM, HasV5TE]> {
1124 let Inst{5} = 0;
1125 let Inst{6} = 1;
1126 }
Raul Herbster2e07e8d2007-08-30 23:25:47 +00001127
Evan Cheng38396be2008-11-06 03:35:07 +00001128 def TB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001129 !strconcat(opc, "tb"), " $dst, $a, $b",
Bob Wilson74590a02009-06-22 22:08:29 +00001130 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001131 (sext_inreg GPR:$b, i16)))]>,
Evan Cheng38396be2008-11-06 03:35:07 +00001132 Requires<[IsARM, HasV5TE]> {
1133 let Inst{5} = 1;
1134 let Inst{6} = 0;
1135 }
Raul Herbster2e07e8d2007-08-30 23:25:47 +00001136
Evan Cheng38396be2008-11-06 03:35:07 +00001137 def TT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001138 !strconcat(opc, "tt"), " $dst, $a, $b",
Bob Wilson74590a02009-06-22 22:08:29 +00001139 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
1140 (sra GPR:$b, (i32 16))))]>,
Evan Cheng38396be2008-11-06 03:35:07 +00001141 Requires<[IsARM, HasV5TE]> {
1142 let Inst{5} = 1;
1143 let Inst{6} = 1;
1144 }
Raul Herbster2e07e8d2007-08-30 23:25:47 +00001145
Evan Cheng38396be2008-11-06 03:35:07 +00001146 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001147 !strconcat(opc, "wb"), " $dst, $a, $b",
1148 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson74590a02009-06-22 22:08:29 +00001149 (sext_inreg GPR:$b, i16)), (i32 16)))]>,
Evan Cheng38396be2008-11-06 03:35:07 +00001150 Requires<[IsARM, HasV5TE]> {
1151 let Inst{5} = 1;
1152 let Inst{6} = 0;
1153 }
Raul Herbster2e07e8d2007-08-30 23:25:47 +00001154
Evan Cheng38396be2008-11-06 03:35:07 +00001155 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001156 !strconcat(opc, "wt"), " $dst, $a, $b",
1157 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson74590a02009-06-22 22:08:29 +00001158 (sra GPR:$b, (i32 16))), (i32 16)))]>,
Evan Cheng38396be2008-11-06 03:35:07 +00001159 Requires<[IsARM, HasV5TE]> {
1160 let Inst{5} = 1;
1161 let Inst{6} = 1;
1162 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001163}
1164
Raul Herbster2e07e8d2007-08-30 23:25:47 +00001165
1166multiclass AI_smla<string opc, PatFrag opnode> {
Evan Cheng38396be2008-11-06 03:35:07 +00001167 def BB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001168 !strconcat(opc, "bb"), " $dst, $a, $b, $acc",
1169 [(set GPR:$dst, (add GPR:$acc,
1170 (opnode (sext_inreg GPR:$a, i16),
1171 (sext_inreg GPR:$b, i16))))]>,
Evan Cheng38396be2008-11-06 03:35:07 +00001172 Requires<[IsARM, HasV5TE]> {
1173 let Inst{5} = 0;
1174 let Inst{6} = 0;
1175 }
Raul Herbster2e07e8d2007-08-30 23:25:47 +00001176
Evan Cheng38396be2008-11-06 03:35:07 +00001177 def BT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001178 !strconcat(opc, "bt"), " $dst, $a, $b, $acc",
1179 [(set GPR:$dst, (add GPR:$acc, (opnode (sext_inreg GPR:$a, i16),
Bob Wilson74590a02009-06-22 22:08:29 +00001180 (sra GPR:$b, (i32 16)))))]>,
Evan Cheng38396be2008-11-06 03:35:07 +00001181 Requires<[IsARM, HasV5TE]> {
1182 let Inst{5} = 0;
1183 let Inst{6} = 1;
1184 }
Raul Herbster2e07e8d2007-08-30 23:25:47 +00001185
Evan Cheng38396be2008-11-06 03:35:07 +00001186 def TB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001187 !strconcat(opc, "tb"), " $dst, $a, $b, $acc",
Bob Wilson74590a02009-06-22 22:08:29 +00001188 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001189 (sext_inreg GPR:$b, i16))))]>,
Evan Cheng38396be2008-11-06 03:35:07 +00001190 Requires<[IsARM, HasV5TE]> {
1191 let Inst{5} = 1;
1192 let Inst{6} = 0;
1193 }
Raul Herbster2e07e8d2007-08-30 23:25:47 +00001194
Evan Cheng38396be2008-11-06 03:35:07 +00001195 def TT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001196 !strconcat(opc, "tt"), " $dst, $a, $b, $acc",
Bob Wilson74590a02009-06-22 22:08:29 +00001197 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
1198 (sra GPR:$b, (i32 16)))))]>,
Evan Cheng38396be2008-11-06 03:35:07 +00001199 Requires<[IsARM, HasV5TE]> {
1200 let Inst{5} = 1;
1201 let Inst{6} = 1;
1202 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001203
Evan Cheng38396be2008-11-06 03:35:07 +00001204 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001205 !strconcat(opc, "wb"), " $dst, $a, $b, $acc",
1206 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson74590a02009-06-22 22:08:29 +00001207 (sext_inreg GPR:$b, i16)), (i32 16))))]>,
Evan Cheng38396be2008-11-06 03:35:07 +00001208 Requires<[IsARM, HasV5TE]> {
1209 let Inst{5} = 0;
1210 let Inst{6} = 0;
1211 }
Raul Herbster2e07e8d2007-08-30 23:25:47 +00001212
Evan Cheng38396be2008-11-06 03:35:07 +00001213 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001214 !strconcat(opc, "wt"), " $dst, $a, $b, $acc",
1215 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson74590a02009-06-22 22:08:29 +00001216 (sra GPR:$b, (i32 16))), (i32 16))))]>,
Evan Cheng38396be2008-11-06 03:35:07 +00001217 Requires<[IsARM, HasV5TE]> {
1218 let Inst{5} = 0;
1219 let Inst{6} = 1;
1220 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001221}
1222
Raul Herbster2e07e8d2007-08-30 23:25:47 +00001223defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
1224defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001225
1226// TODO: Halfword multiple accumulate long: SMLAL<x><y>
1227// TODO: Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD
1228
1229//===----------------------------------------------------------------------===//
1230// Misc. Arithmetic Instructions.
1231//
1232
Evan Chengc2121a22008-11-07 01:41:35 +00001233def CLZ : AMiscA1I<0b000010110, (outs GPR:$dst), (ins GPR:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001234 "clz", " $dst, $src",
Evan Chengc2121a22008-11-07 01:41:35 +00001235 [(set GPR:$dst, (ctlz GPR:$src))]>, Requires<[IsARM, HasV5T]> {
1236 let Inst{7-4} = 0b0001;
1237 let Inst{11-8} = 0b1111;
1238 let Inst{19-16} = 0b1111;
1239}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001240
Evan Chengc2121a22008-11-07 01:41:35 +00001241def REV : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001242 "rev", " $dst, $src",
Evan Chengc2121a22008-11-07 01:41:35 +00001243 [(set GPR:$dst, (bswap GPR:$src))]>, Requires<[IsARM, HasV6]> {
1244 let Inst{7-4} = 0b0011;
1245 let Inst{11-8} = 0b1111;
1246 let Inst{19-16} = 0b1111;
1247}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001248
Evan Chengc2121a22008-11-07 01:41:35 +00001249def REV16 : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001250 "rev16", " $dst, $src",
1251 [(set GPR:$dst,
Bob Wilson74590a02009-06-22 22:08:29 +00001252 (or (and (srl GPR:$src, (i32 8)), 0xFF),
1253 (or (and (shl GPR:$src, (i32 8)), 0xFF00),
1254 (or (and (srl GPR:$src, (i32 8)), 0xFF0000),
1255 (and (shl GPR:$src, (i32 8)), 0xFF000000)))))]>,
Evan Chengc2121a22008-11-07 01:41:35 +00001256 Requires<[IsARM, HasV6]> {
1257 let Inst{7-4} = 0b1011;
1258 let Inst{11-8} = 0b1111;
1259 let Inst{19-16} = 0b1111;
1260}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001261
Evan Chengc2121a22008-11-07 01:41:35 +00001262def REVSH : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001263 "revsh", " $dst, $src",
1264 [(set GPR:$dst,
1265 (sext_inreg
Bob Wilson74590a02009-06-22 22:08:29 +00001266 (or (srl (and GPR:$src, 0xFF00), (i32 8)),
1267 (shl GPR:$src, (i32 8))), i16))]>,
Evan Chengc2121a22008-11-07 01:41:35 +00001268 Requires<[IsARM, HasV6]> {
1269 let Inst{7-4} = 0b1011;
1270 let Inst{11-8} = 0b1111;
1271 let Inst{19-16} = 0b1111;
1272}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001273
Evan Chengc2121a22008-11-07 01:41:35 +00001274def PKHBT : AMiscA1I<0b01101000, (outs GPR:$dst),
1275 (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
1276 "pkhbt", " $dst, $src1, $src2, LSL $shamt",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001277 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF),
1278 (and (shl GPR:$src2, (i32 imm:$shamt)),
1279 0xFFFF0000)))]>,
Evan Chengc2121a22008-11-07 01:41:35 +00001280 Requires<[IsARM, HasV6]> {
1281 let Inst{6-4} = 0b001;
1282}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001283
1284// Alternate cases for PKHBT where identities eliminate some nodes.
1285def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (and GPR:$src2, 0xFFFF0000)),
1286 (PKHBT GPR:$src1, GPR:$src2, 0)>;
1287def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (shl GPR:$src2, imm16_31:$shamt)),
1288 (PKHBT GPR:$src1, GPR:$src2, imm16_31:$shamt)>;
1289
1290
Evan Chengc2121a22008-11-07 01:41:35 +00001291def PKHTB : AMiscA1I<0b01101000, (outs GPR:$dst),
1292 (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
1293 "pkhtb", " $dst, $src1, $src2, ASR $shamt",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001294 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF0000),
1295 (and (sra GPR:$src2, imm16_31:$shamt),
Evan Chengc2121a22008-11-07 01:41:35 +00001296 0xFFFF)))]>, Requires<[IsARM, HasV6]> {
1297 let Inst{6-4} = 0b101;
1298}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001299
1300// Alternate cases for PKHTB where identities eliminate some nodes. Note that
1301// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilson74590a02009-06-22 22:08:29 +00001302def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, (i32 16))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001303 (PKHTB GPR:$src1, GPR:$src2, 16)>;
1304def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
1305 (and (srl GPR:$src2, imm1_15:$shamt), 0xFFFF)),
1306 (PKHTB GPR:$src1, GPR:$src2, imm1_15:$shamt)>;
1307
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001308//===----------------------------------------------------------------------===//
1309// Comparison Instructions...
1310//
1311
Jim Grosbach88c246f2008-10-14 20:36:24 +00001312defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Chenga7b3e7c2007-08-07 01:37:15 +00001313 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Jim Grosbach88c246f2008-10-14 20:36:24 +00001314defm CMN : AI1_cmp_irs<0b1011, "cmn",
Evan Chenga7b3e7c2007-08-07 01:37:15 +00001315 BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001316
1317// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengbe998242008-11-06 08:47:38 +00001318defm TST : AI1_cmp_irs<0b1000, "tst",
David Goodwin8bdcbb32009-06-29 15:33:01 +00001319 BinOpFrag<(ARMcmpZ (and node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengbe998242008-11-06 08:47:38 +00001320defm TEQ : AI1_cmp_irs<0b1001, "teq",
David Goodwin8bdcbb32009-06-29 15:33:01 +00001321 BinOpFrag<(ARMcmpZ (xor node:$LHS, node:$RHS), 0)>, 1>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001322
David Goodwin8bdcbb32009-06-29 15:33:01 +00001323defm CMPz : AI1_cmp_irs<0b1010, "cmp",
1324 BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>;
1325defm CMNz : AI1_cmp_irs<0b1011, "cmn",
1326 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001327
1328def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
1329 (CMNri GPR:$src, so_imm_neg:$imm)>;
1330
David Goodwin8bdcbb32009-06-29 15:33:01 +00001331def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001332 (CMNri GPR:$src, so_imm_neg:$imm)>;
1333
1334
1335// Conditional moves
1336// FIXME: should be able to write a pattern for ARMcmov, but can't use
1337// a two-value operand where a dag node expects two operands. :(
Evan Chengbe998242008-11-06 08:47:38 +00001338def MOVCCr : AI1<0b1101, (outs GPR:$dst), (ins GPR:$false, GPR:$true), DPFrm,
Evan Cheng86a926a2008-11-05 18:35:52 +00001339 "mov", " $dst, $true",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001340 [/*(set GPR:$dst, (ARMcmov GPR:$false, GPR:$true, imm:$cc, CCR:$ccr))*/]>,
Evan Chengbe998242008-11-06 08:47:38 +00001341 RegConstraint<"$false = $dst">, UnaryDP;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001342
Evan Chengbe998242008-11-06 08:47:38 +00001343def MOVCCs : AI1<0b1101, (outs GPR:$dst),
1344 (ins GPR:$false, so_reg:$true), DPSoRegFrm,
Evan Cheng86a926a2008-11-05 18:35:52 +00001345 "mov", " $dst, $true",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001346 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_reg:$true, imm:$cc, CCR:$ccr))*/]>,
Evan Cheng86a926a2008-11-05 18:35:52 +00001347 RegConstraint<"$false = $dst">, UnaryDP;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001348
Evan Chengbe998242008-11-06 08:47:38 +00001349def MOVCCi : AI1<0b1101, (outs GPR:$dst),
1350 (ins GPR:$false, so_imm:$true), DPFrm,
Evan Cheng86a926a2008-11-05 18:35:52 +00001351 "mov", " $dst, $true",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001352 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_imm:$true, imm:$cc, CCR:$ccr))*/]>,
Evan Cheng86a926a2008-11-05 18:35:52 +00001353 RegConstraint<"$false = $dst">, UnaryDP;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001354
1355
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001356//===----------------------------------------------------------------------===//
1357// TLS Instructions
1358//
1359
1360// __aeabi_read_tp preserves the registers r1-r3.
1361let isCall = 1,
1362 Defs = [R0, R12, LR, CPSR] in {
Evan Chengf8e8b622008-11-06 17:48:05 +00001363 def TPsoft : ABXI<0b1011, (outs), (ins),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001364 "bl __aeabi_read_tp",
1365 [(set R0, ARMthread_pointer)]>;
1366}
1367
1368//===----------------------------------------------------------------------===//
Jim Grosbachc10915b2009-05-12 23:59:14 +00001369// SJLJ Exception handling intrinsics
Jim Grosbach4a9025e2009-05-14 00:46:35 +00001370// eh_sjlj_setjmp() is a three instruction sequence to store the return
1371// address and save #0 in R0 for the non-longjmp case.
Jim Grosbachc10915b2009-05-12 23:59:14 +00001372// Since by its nature we may be coming from some other function to get
1373// here, and we're using the stack frame for the containing function to
1374// save/restore registers, we can't keep anything live in regs across
Jim Grosbach4a9025e2009-05-14 00:46:35 +00001375// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Jim Grosbachc10915b2009-05-12 23:59:14 +00001376// when we get here from a longjmp(). We force everthing out of registers
Jim Grosbach4a9025e2009-05-14 00:46:35 +00001377// except for our own input by listing the relevant registers in Defs. By
1378// doing so, we also cause the prologue/epilogue code to actively preserve
1379// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbachc10915b2009-05-12 23:59:14 +00001380let Defs =
1381 [ R0, R1, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR,
1382 D0, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15 ] in {
Jim Grosbach4a9025e2009-05-14 00:46:35 +00001383 def Int_eh_sjlj_setjmp : XI<(outs), (ins GPR:$src),
Jim Grosbachc10915b2009-05-12 23:59:14 +00001384 AddrModeNone, SizeSpecial, IndexModeNone, Pseudo,
1385 "add r0, pc, #4\n\t"
1386 "str r0, [$src, #+4]\n\t"
Jim Grosbach4a9025e2009-05-14 00:46:35 +00001387 "mov r0, #0 @ eh_setjmp", "",
1388 [(set R0, (ARMeh_sjlj_setjmp GPR:$src))]>;
Jim Grosbachc10915b2009-05-12 23:59:14 +00001389}
1390
1391//===----------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001392// Non-Instruction Patterns
1393//
1394
1395// ConstantPool, GlobalAddress, and JumpTable
1396def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>;
1397def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
1398def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
1399 (LEApcrelJT tjumptable:$dst, imm:$id)>;
1400
1401// Large immediate handling.
1402
1403// Two piece so_imms.
1404let isReMaterializable = 1 in
Evan Chengbe998242008-11-06 08:47:38 +00001405def MOVi2pieces : AI1x2<(outs GPR:$dst), (ins so_imm2part:$src), Pseudo,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001406 "mov", " $dst, $src",
Evan Cheng7cd4acb2008-11-06 02:25:39 +00001407 [(set GPR:$dst, so_imm2part:$src)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001408
1409def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS),
1410 (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
1411 (so_imm2part_2 imm:$RHS))>;
1412def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS),
1413 (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
1414 (so_imm2part_2 imm:$RHS))>;
1415
1416// TODO: add,sub,and, 3-instr forms?
1417
1418
1419// Direct calls
Bob Wilson243b37c2009-06-22 21:01:46 +00001420def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
1421 Requires<[IsNotDarwin]>;
1422def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
1423 Requires<[IsDarwin]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001424
1425// zextload i1 -> zextload i8
1426def : ARMPat<(zextloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
1427
1428// extload -> zextload
1429def : ARMPat<(extloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
1430def : ARMPat<(extloadi8 addrmode2:$addr), (LDRB addrmode2:$addr)>;
1431def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
1432
Evan Chengc41fb3152008-11-05 23:22:34 +00001433def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
1434def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
1435
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001436// smul* and smla*
Bob Wilson74590a02009-06-22 22:08:29 +00001437def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
1438 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001439 (SMULBB GPR:$a, GPR:$b)>;
1440def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
1441 (SMULBB GPR:$a, GPR:$b)>;
Bob Wilson74590a02009-06-22 22:08:29 +00001442def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
1443 (sra GPR:$b, (i32 16))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001444 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson74590a02009-06-22 22:08:29 +00001445def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001446 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson74590a02009-06-22 22:08:29 +00001447def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
1448 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001449 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson74590a02009-06-22 22:08:29 +00001450def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001451 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson74590a02009-06-22 22:08:29 +00001452def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
1453 (i32 16)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001454 (SMULWB GPR:$a, GPR:$b)>;
Bob Wilson74590a02009-06-22 22:08:29 +00001455def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001456 (SMULWB GPR:$a, GPR:$b)>;
1457
1458def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson74590a02009-06-22 22:08:29 +00001459 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
1460 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001461 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
1462def : ARMV5TEPat<(add GPR:$acc,
1463 (mul sext_16_node:$a, sext_16_node:$b)),
1464 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
1465def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson74590a02009-06-22 22:08:29 +00001466 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
1467 (sra GPR:$b, (i32 16)))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001468 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
1469def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson74590a02009-06-22 22:08:29 +00001470 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001471 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
1472def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson74590a02009-06-22 22:08:29 +00001473 (mul (sra GPR:$a, (i32 16)),
1474 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001475 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
1476def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson74590a02009-06-22 22:08:29 +00001477 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001478 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
1479def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson74590a02009-06-22 22:08:29 +00001480 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
1481 (i32 16))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001482 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
1483def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson74590a02009-06-22 22:08:29 +00001484 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001485 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
1486
1487//===----------------------------------------------------------------------===//
1488// Thumb Support
1489//
1490
1491include "ARMInstrThumb.td"
1492
1493//===----------------------------------------------------------------------===//
Anton Korobeynikovac869fc2009-06-17 18:13:58 +00001494// Thumb2 Support
1495//
1496
1497include "ARMInstrThumb2.td"
1498
1499//===----------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001500// Floating Point Support
1501//
1502
1503include "ARMInstrVFP.td"
Bob Wilsone60fee02009-06-22 23:27:02 +00001504
1505//===----------------------------------------------------------------------===//
1506// Advanced SIMD (NEON) Support
1507//
1508
1509include "ARMInstrNEON.td"