Jia Liu | 31d157a | 2012-02-18 12:03:15 +0000 | [diff] [blame] | 1 | //===-- ARMInstrInfo.cpp - ARM Instruction Information --------------------===// |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file contains the ARM implementation of the TargetInstrInfo class. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
| 14 | #include "ARMInstrInfo.h" |
| 15 | #include "ARM.h" |
Jush Lu | 8f50647 | 2012-09-27 05:21:41 +0000 | [diff] [blame] | 16 | #include "ARMConstantPoolValue.h" |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 17 | #include "ARMMachineFunctionInfo.h" |
Jush Lu | 8f50647 | 2012-09-27 05:21:41 +0000 | [diff] [blame] | 18 | #include "ARMTargetMachine.h" |
Evan Cheng | ee04a6d | 2011-07-20 23:34:39 +0000 | [diff] [blame] | 19 | #include "MCTargetDesc/ARMAddressingModes.h" |
Owen Anderson | 718cb66 | 2007-09-07 04:06:50 +0000 | [diff] [blame] | 20 | #include "llvm/ADT/STLExtras.h" |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 21 | #include "llvm/CodeGen/LiveVariables.h" |
Owen Anderson | d94b6a1 | 2008-01-04 23:57:37 +0000 | [diff] [blame] | 22 | #include "llvm/CodeGen/MachineFrameInfo.h" |
Evan Cheng | 29836c3 | 2007-01-29 23:45:17 +0000 | [diff] [blame] | 23 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
| 24 | #include "llvm/CodeGen/MachineJumpTableInfo.h" |
Chandler Carruth | 0b8c9a8 | 2013-01-02 11:36:10 +0000 | [diff] [blame] | 25 | #include "llvm/IR/Function.h" |
| 26 | #include "llvm/IR/GlobalVariable.h" |
Chris Lattner | af76e59 | 2009-08-22 20:48:53 +0000 | [diff] [blame] | 27 | #include "llvm/MC/MCAsmInfo.h" |
Jim Grosbach | c01810e | 2012-02-28 23:53:30 +0000 | [diff] [blame] | 28 | #include "llvm/MC/MCInst.h" |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 29 | using namespace llvm; |
| 30 | |
Anton Korobeynikov | d49ea77 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 31 | ARMInstrInfo::ARMInstrInfo(const ARMSubtarget &STI) |
Anton Korobeynikov | f95215f | 2009-11-02 00:10:38 +0000 | [diff] [blame] | 32 | : ARMBaseInstrInfo(STI), RI(*this, STI) { |
Anton Korobeynikov | d49ea77 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 33 | } |
Rafael Espindola | 46adf81 | 2006-08-08 20:35:03 +0000 | [diff] [blame] | 34 | |
Jim Grosbach | c01810e | 2012-02-28 23:53:30 +0000 | [diff] [blame] | 35 | /// getNoopForMachoTarget - Return the noop instruction to use for a noop. |
| 36 | void ARMInstrInfo::getNoopForMachoTarget(MCInst &NopInst) const { |
| 37 | if (hasNOP()) { |
Jim Grosbach | 7e99a60 | 2012-06-18 19:45:50 +0000 | [diff] [blame] | 38 | NopInst.setOpcode(ARM::HINT); |
| 39 | NopInst.addOperand(MCOperand::CreateImm(0)); |
Jim Grosbach | c01810e | 2012-02-28 23:53:30 +0000 | [diff] [blame] | 40 | NopInst.addOperand(MCOperand::CreateImm(ARMCC::AL)); |
| 41 | NopInst.addOperand(MCOperand::CreateReg(0)); |
| 42 | } else { |
| 43 | NopInst.setOpcode(ARM::MOVr); |
| 44 | NopInst.addOperand(MCOperand::CreateReg(ARM::R0)); |
| 45 | NopInst.addOperand(MCOperand::CreateReg(ARM::R0)); |
| 46 | NopInst.addOperand(MCOperand::CreateImm(ARMCC::AL)); |
| 47 | NopInst.addOperand(MCOperand::CreateReg(0)); |
| 48 | NopInst.addOperand(MCOperand::CreateReg(0)); |
| 49 | } |
| 50 | } |
| 51 | |
Chris Lattner | d90183d | 2009-08-02 05:20:37 +0000 | [diff] [blame] | 52 | unsigned ARMInstrInfo::getUnindexedOpcode(unsigned Opc) const { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 53 | switch (Opc) { |
| 54 | default: break; |
Owen Anderson | 9ab0f25 | 2011-08-26 20:43:14 +0000 | [diff] [blame] | 55 | case ARM::LDR_PRE_IMM: |
| 56 | case ARM::LDR_PRE_REG: |
Owen Anderson | 793e796 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 57 | case ARM::LDR_POST_IMM: |
| 58 | case ARM::LDR_POST_REG: |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 59 | return ARM::LDRi12; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 60 | case ARM::LDRH_PRE: |
| 61 | case ARM::LDRH_POST: |
| 62 | return ARM::LDRH; |
Owen Anderson | 9ab0f25 | 2011-08-26 20:43:14 +0000 | [diff] [blame] | 63 | case ARM::LDRB_PRE_IMM: |
| 64 | case ARM::LDRB_PRE_REG: |
Owen Anderson | 793e796 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 65 | case ARM::LDRB_POST_IMM: |
| 66 | case ARM::LDRB_POST_REG: |
Jim Grosbach | c1d3021 | 2010-10-27 00:19:44 +0000 | [diff] [blame] | 67 | return ARM::LDRBi12; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 68 | case ARM::LDRSH_PRE: |
| 69 | case ARM::LDRSH_POST: |
| 70 | return ARM::LDRSH; |
| 71 | case ARM::LDRSB_PRE: |
| 72 | case ARM::LDRSB_POST: |
| 73 | return ARM::LDRSB; |
Owen Anderson | 793e796 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 74 | case ARM::STR_PRE_IMM: |
| 75 | case ARM::STR_PRE_REG: |
| 76 | case ARM::STR_POST_IMM: |
| 77 | case ARM::STR_POST_REG: |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 78 | return ARM::STRi12; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 79 | case ARM::STRH_PRE: |
| 80 | case ARM::STRH_POST: |
| 81 | return ARM::STRH; |
Owen Anderson | 793e796 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 82 | case ARM::STRB_PRE_IMM: |
| 83 | case ARM::STRB_PRE_REG: |
| 84 | case ARM::STRB_POST_IMM: |
| 85 | case ARM::STRB_POST_REG: |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 86 | return ARM::STRBi12; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 87 | } |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 88 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 89 | return 0; |
| 90 | } |
Jush Lu | 8f50647 | 2012-09-27 05:21:41 +0000 | [diff] [blame] | 91 | |
| 92 | namespace { |
| 93 | /// ARMCGBR - Create Global Base Reg pass. This initializes the PIC |
| 94 | /// global base register for ARM ELF. |
| 95 | struct ARMCGBR : public MachineFunctionPass { |
| 96 | static char ID; |
| 97 | ARMCGBR() : MachineFunctionPass(ID) {} |
| 98 | |
| 99 | virtual bool runOnMachineFunction(MachineFunction &MF) { |
| 100 | ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>(); |
| 101 | if (AFI->getGlobalBaseReg() == 0) |
| 102 | return false; |
| 103 | |
| 104 | const ARMTargetMachine *TM = |
| 105 | static_cast<const ARMTargetMachine *>(&MF.getTarget()); |
| 106 | if (TM->getRelocationModel() != Reloc::PIC_) |
| 107 | return false; |
| 108 | |
| 109 | LLVMContext* Context = &MF.getFunction()->getContext(); |
| 110 | GlobalValue *GV = new GlobalVariable(Type::getInt32Ty(*Context), false, |
| 111 | GlobalValue::ExternalLinkage, 0, |
| 112 | "_GLOBAL_OFFSET_TABLE_"); |
| 113 | unsigned Id = AFI->createPICLabelUId(); |
| 114 | ARMConstantPoolValue *CPV = ARMConstantPoolConstant::Create(GV, Id); |
Micah Villmow | 3574eca | 2012-10-08 16:38:25 +0000 | [diff] [blame] | 115 | unsigned Align = TM->getDataLayout()->getPrefTypeAlignment(GV->getType()); |
Jush Lu | 8f50647 | 2012-09-27 05:21:41 +0000 | [diff] [blame] | 116 | unsigned Idx = MF.getConstantPool()->getConstantPoolIndex(CPV, Align); |
| 117 | |
| 118 | MachineBasicBlock &FirstMBB = MF.front(); |
| 119 | MachineBasicBlock::iterator MBBI = FirstMBB.begin(); |
| 120 | DebugLoc DL = FirstMBB.findDebugLoc(MBBI); |
| 121 | unsigned GlobalBaseReg = AFI->getGlobalBaseReg(); |
| 122 | unsigned Opc = TM->getSubtarget<ARMSubtarget>().isThumb2() ? |
| 123 | ARM::t2LDRpci : ARM::LDRcp; |
| 124 | const TargetInstrInfo &TII = *TM->getInstrInfo(); |
| 125 | MachineInstrBuilder MIB = BuildMI(FirstMBB, MBBI, DL, |
| 126 | TII.get(Opc), GlobalBaseReg) |
| 127 | .addConstantPoolIndex(Idx); |
| 128 | if (Opc == ARM::LDRcp) |
| 129 | MIB.addImm(0); |
| 130 | AddDefaultPred(MIB); |
| 131 | |
| 132 | return true; |
| 133 | } |
| 134 | |
| 135 | virtual const char *getPassName() const { |
| 136 | return "ARM PIC Global Base Reg Initialization"; |
| 137 | } |
| 138 | |
| 139 | virtual void getAnalysisUsage(AnalysisUsage &AU) const { |
| 140 | AU.setPreservesCFG(); |
| 141 | MachineFunctionPass::getAnalysisUsage(AU); |
| 142 | } |
| 143 | }; |
| 144 | } |
| 145 | |
| 146 | char ARMCGBR::ID = 0; |
| 147 | FunctionPass* |
| 148 | llvm::createARMGlobalBaseRegPass() { return new ARMCGBR(); } |