blob: 80f0ec74376ac2e6f4ff0c3a3275225b32eeb3e3 [file] [log] [blame]
Jia Liu31d157a2012-02-18 12:03:15 +00001//===-- ARMInstrInfo.cpp - ARM Instruction Information --------------------===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the ARM implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "ARMInstrInfo.h"
15#include "ARM.h"
Jush Lu8f506472012-09-27 05:21:41 +000016#include "ARMConstantPoolValue.h"
Evan Chenga8e29892007-01-19 07:51:42 +000017#include "ARMMachineFunctionInfo.h"
Jush Lu8f506472012-09-27 05:21:41 +000018#include "ARMTargetMachine.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000019#include "MCTargetDesc/ARMAddressingModes.h"
Owen Anderson718cb662007-09-07 04:06:50 +000020#include "llvm/ADT/STLExtras.h"
Evan Chenga8e29892007-01-19 07:51:42 +000021#include "llvm/CodeGen/LiveVariables.h"
Owen Andersond94b6a12008-01-04 23:57:37 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng29836c32007-01-29 23:45:17 +000023#include "llvm/CodeGen/MachineInstrBuilder.h"
24#include "llvm/CodeGen/MachineJumpTableInfo.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000025#include "llvm/IR/Function.h"
26#include "llvm/IR/GlobalVariable.h"
Chris Lattneraf76e592009-08-22 20:48:53 +000027#include "llvm/MC/MCAsmInfo.h"
Jim Grosbachc01810e2012-02-28 23:53:30 +000028#include "llvm/MC/MCInst.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000029using namespace llvm;
30
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000031ARMInstrInfo::ARMInstrInfo(const ARMSubtarget &STI)
Anton Korobeynikovf95215f2009-11-02 00:10:38 +000032 : ARMBaseInstrInfo(STI), RI(*this, STI) {
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000033}
Rafael Espindola46adf812006-08-08 20:35:03 +000034
Jim Grosbachc01810e2012-02-28 23:53:30 +000035/// getNoopForMachoTarget - Return the noop instruction to use for a noop.
36void ARMInstrInfo::getNoopForMachoTarget(MCInst &NopInst) const {
37 if (hasNOP()) {
Jim Grosbach7e99a602012-06-18 19:45:50 +000038 NopInst.setOpcode(ARM::HINT);
39 NopInst.addOperand(MCOperand::CreateImm(0));
Jim Grosbachc01810e2012-02-28 23:53:30 +000040 NopInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
41 NopInst.addOperand(MCOperand::CreateReg(0));
42 } else {
43 NopInst.setOpcode(ARM::MOVr);
44 NopInst.addOperand(MCOperand::CreateReg(ARM::R0));
45 NopInst.addOperand(MCOperand::CreateReg(ARM::R0));
46 NopInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
47 NopInst.addOperand(MCOperand::CreateReg(0));
48 NopInst.addOperand(MCOperand::CreateReg(0));
49 }
50}
51
Chris Lattnerd90183d2009-08-02 05:20:37 +000052unsigned ARMInstrInfo::getUnindexedOpcode(unsigned Opc) const {
Evan Chenga8e29892007-01-19 07:51:42 +000053 switch (Opc) {
54 default: break;
Owen Anderson9ab0f252011-08-26 20:43:14 +000055 case ARM::LDR_PRE_IMM:
56 case ARM::LDR_PRE_REG:
Owen Anderson793e7962011-07-26 20:54:26 +000057 case ARM::LDR_POST_IMM:
58 case ARM::LDR_POST_REG:
Jim Grosbach3e556122010-10-26 22:37:02 +000059 return ARM::LDRi12;
Evan Chenga8e29892007-01-19 07:51:42 +000060 case ARM::LDRH_PRE:
61 case ARM::LDRH_POST:
62 return ARM::LDRH;
Owen Anderson9ab0f252011-08-26 20:43:14 +000063 case ARM::LDRB_PRE_IMM:
64 case ARM::LDRB_PRE_REG:
Owen Anderson793e7962011-07-26 20:54:26 +000065 case ARM::LDRB_POST_IMM:
66 case ARM::LDRB_POST_REG:
Jim Grosbachc1d30212010-10-27 00:19:44 +000067 return ARM::LDRBi12;
Evan Chenga8e29892007-01-19 07:51:42 +000068 case ARM::LDRSH_PRE:
69 case ARM::LDRSH_POST:
70 return ARM::LDRSH;
71 case ARM::LDRSB_PRE:
72 case ARM::LDRSB_POST:
73 return ARM::LDRSB;
Owen Anderson793e7962011-07-26 20:54:26 +000074 case ARM::STR_PRE_IMM:
75 case ARM::STR_PRE_REG:
76 case ARM::STR_POST_IMM:
77 case ARM::STR_POST_REG:
Jim Grosbach7e3383c2010-10-27 23:12:14 +000078 return ARM::STRi12;
Evan Chenga8e29892007-01-19 07:51:42 +000079 case ARM::STRH_PRE:
80 case ARM::STRH_POST:
81 return ARM::STRH;
Owen Anderson793e7962011-07-26 20:54:26 +000082 case ARM::STRB_PRE_IMM:
83 case ARM::STRB_PRE_REG:
84 case ARM::STRB_POST_IMM:
85 case ARM::STRB_POST_REG:
Jim Grosbach7e3383c2010-10-27 23:12:14 +000086 return ARM::STRBi12;
Evan Chenga8e29892007-01-19 07:51:42 +000087 }
David Goodwin334c2642009-07-08 16:09:28 +000088
Evan Chenga8e29892007-01-19 07:51:42 +000089 return 0;
90}
Jush Lu8f506472012-09-27 05:21:41 +000091
92namespace {
93 /// ARMCGBR - Create Global Base Reg pass. This initializes the PIC
94 /// global base register for ARM ELF.
95 struct ARMCGBR : public MachineFunctionPass {
96 static char ID;
97 ARMCGBR() : MachineFunctionPass(ID) {}
98
99 virtual bool runOnMachineFunction(MachineFunction &MF) {
100 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
101 if (AFI->getGlobalBaseReg() == 0)
102 return false;
103
104 const ARMTargetMachine *TM =
105 static_cast<const ARMTargetMachine *>(&MF.getTarget());
106 if (TM->getRelocationModel() != Reloc::PIC_)
107 return false;
108
109 LLVMContext* Context = &MF.getFunction()->getContext();
110 GlobalValue *GV = new GlobalVariable(Type::getInt32Ty(*Context), false,
111 GlobalValue::ExternalLinkage, 0,
112 "_GLOBAL_OFFSET_TABLE_");
113 unsigned Id = AFI->createPICLabelUId();
114 ARMConstantPoolValue *CPV = ARMConstantPoolConstant::Create(GV, Id);
Micah Villmow3574eca2012-10-08 16:38:25 +0000115 unsigned Align = TM->getDataLayout()->getPrefTypeAlignment(GV->getType());
Jush Lu8f506472012-09-27 05:21:41 +0000116 unsigned Idx = MF.getConstantPool()->getConstantPoolIndex(CPV, Align);
117
118 MachineBasicBlock &FirstMBB = MF.front();
119 MachineBasicBlock::iterator MBBI = FirstMBB.begin();
120 DebugLoc DL = FirstMBB.findDebugLoc(MBBI);
121 unsigned GlobalBaseReg = AFI->getGlobalBaseReg();
122 unsigned Opc = TM->getSubtarget<ARMSubtarget>().isThumb2() ?
123 ARM::t2LDRpci : ARM::LDRcp;
124 const TargetInstrInfo &TII = *TM->getInstrInfo();
125 MachineInstrBuilder MIB = BuildMI(FirstMBB, MBBI, DL,
126 TII.get(Opc), GlobalBaseReg)
127 .addConstantPoolIndex(Idx);
128 if (Opc == ARM::LDRcp)
129 MIB.addImm(0);
130 AddDefaultPred(MIB);
131
132 return true;
133 }
134
135 virtual const char *getPassName() const {
136 return "ARM PIC Global Base Reg Initialization";
137 }
138
139 virtual void getAnalysisUsage(AnalysisUsage &AU) const {
140 AU.setPreservesCFG();
141 MachineFunctionPass::getAnalysisUsage(AU);
142 }
143 };
144}
145
146char ARMCGBR::ID = 0;
147FunctionPass*
148llvm::createARMGlobalBaseRegPass() { return new ARMCGBR(); }