blob: d95089dd484d4d83bea7a0b3f1dac9f79cbd3d84 [file] [log] [blame]
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001//===- ARMInstrInfo.cpp - ARM Instruction Information -----------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the ARM implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "ARMInstrInfo.h"
15#include "ARM.h"
Evan Chenga8e29892007-01-19 07:51:42 +000016#include "ARMAddressingModes.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000017#include "ARMGenInstrInfo.inc"
Evan Chenga8e29892007-01-19 07:51:42 +000018#include "ARMMachineFunctionInfo.h"
Owen Anderson718cb662007-09-07 04:06:50 +000019#include "llvm/ADT/STLExtras.h"
Evan Chenga8e29892007-01-19 07:51:42 +000020#include "llvm/CodeGen/LiveVariables.h"
Owen Andersond94b6a12008-01-04 23:57:37 +000021#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng29836c32007-01-29 23:45:17 +000022#include "llvm/CodeGen/MachineInstrBuilder.h"
23#include "llvm/CodeGen/MachineJumpTableInfo.h"
24#include "llvm/Target/TargetAsmInfo.h"
Evan Chenga8e29892007-01-19 07:51:42 +000025#include "llvm/Support/CommandLine.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000026using namespace llvm;
27
Bob Wilsoneec4b2d2009-04-03 21:08:42 +000028static cl::opt<bool>
29EnableARM3Addr("enable-arm-3-addr-conv", cl::Hidden,
30 cl::desc("Enable ARM 2-addr to 3-addr conv"));
Evan Chenga8e29892007-01-19 07:51:42 +000031
Owen Andersond10fd972007-12-31 06:32:00 +000032static inline
33const MachineInstrBuilder &AddDefaultPred(const MachineInstrBuilder &MIB) {
34 return MIB.addImm((int64_t)ARMCC::AL).addReg(0);
35}
36
37static inline
38const MachineInstrBuilder &AddDefaultCC(const MachineInstrBuilder &MIB) {
39 return MIB.addReg(0);
40}
41
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000042ARMBaseInstrInfo::ARMBaseInstrInfo(const ARMSubtarget &STI)
Chris Lattner64105522008-01-01 01:03:04 +000043 : TargetInstrInfoImpl(ARMInsts, array_lengthof(ARMInsts)),
Evan Chenga8e29892007-01-19 07:51:42 +000044 RI(*this, STI) {
45}
46
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000047ARMInstrInfo::ARMInstrInfo(const ARMSubtarget &STI)
48 : ARMBaseInstrInfo(STI) {
49}
Rafael Espindola46adf812006-08-08 20:35:03 +000050
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000051/// Return true if the instruction is a register to register move and
52/// leave the source and dest operands in the passed parameters.
53///
54bool ARMInstrInfo::isMoveInstr(const MachineInstr &MI,
Evan Cheng04ee5a12009-01-20 19:12:24 +000055 unsigned &SrcReg, unsigned &DstReg,
56 unsigned& SrcSubIdx, unsigned& DstSubIdx) const {
57 SrcSubIdx = DstSubIdx = 0; // No sub-registers.
58
Chris Lattnercc8cd0c2008-01-07 02:48:55 +000059 unsigned oc = MI.getOpcode();
Rafael Espindola49e44152006-06-27 21:52:45 +000060 switch (oc) {
Evan Chenga8e29892007-01-19 07:51:42 +000061 default:
62 return false;
63 case ARM::FCPYS:
64 case ARM::FCPYD:
Bob Wilson5bafff32009-06-22 23:27:02 +000065 case ARM::VMOVD:
66 case ARM::VMOVQ:
Evan Chenga8e29892007-01-19 07:51:42 +000067 SrcReg = MI.getOperand(1).getReg();
68 DstReg = MI.getOperand(0).getReg();
69 return true;
Evan Cheng9f6636f2007-03-19 07:48:02 +000070 case ARM::MOVr:
Chris Lattner749c6f62008-01-07 07:27:27 +000071 assert(MI.getDesc().getNumOperands() >= 2 &&
Dan Gohmand735b802008-10-03 15:45:36 +000072 MI.getOperand(0).isReg() &&
73 MI.getOperand(1).isReg() &&
Anton Korobeynikovbed29462007-04-16 18:10:23 +000074 "Invalid ARM MOV instruction");
Evan Chenga8e29892007-01-19 07:51:42 +000075 SrcReg = MI.getOperand(1).getReg();
76 DstReg = MI.getOperand(0).getReg();
77 return true;
Rafael Espindola49e44152006-06-27 21:52:45 +000078 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000079}
Chris Lattner578e64a2006-10-24 16:47:57 +000080
Dan Gohmancbad42c2008-11-18 19:49:32 +000081unsigned ARMInstrInfo::isLoadFromStackSlot(const MachineInstr *MI,
82 int &FrameIndex) const {
Evan Chenga8e29892007-01-19 07:51:42 +000083 switch (MI->getOpcode()) {
84 default: break;
85 case ARM::LDR:
Dan Gohmand735b802008-10-03 15:45:36 +000086 if (MI->getOperand(1).isFI() &&
87 MI->getOperand(2).isReg() &&
88 MI->getOperand(3).isImm() &&
Evan Chenga8e29892007-01-19 07:51:42 +000089 MI->getOperand(2).getReg() == 0 &&
Chris Lattner9a1ceae2007-12-30 20:49:49 +000090 MI->getOperand(3).getImm() == 0) {
Chris Lattner8aa797a2007-12-30 23:10:15 +000091 FrameIndex = MI->getOperand(1).getIndex();
Evan Chenga8e29892007-01-19 07:51:42 +000092 return MI->getOperand(0).getReg();
93 }
94 break;
95 case ARM::FLDD:
96 case ARM::FLDS:
Dan Gohmand735b802008-10-03 15:45:36 +000097 if (MI->getOperand(1).isFI() &&
98 MI->getOperand(2).isImm() &&
Chris Lattner9a1ceae2007-12-30 20:49:49 +000099 MI->getOperand(2).getImm() == 0) {
Chris Lattner8aa797a2007-12-30 23:10:15 +0000100 FrameIndex = MI->getOperand(1).getIndex();
Evan Chenga8e29892007-01-19 07:51:42 +0000101 return MI->getOperand(0).getReg();
102 }
103 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000104 }
105 return 0;
106}
107
Dan Gohmancbad42c2008-11-18 19:49:32 +0000108unsigned ARMInstrInfo::isStoreToStackSlot(const MachineInstr *MI,
109 int &FrameIndex) const {
Evan Chenga8e29892007-01-19 07:51:42 +0000110 switch (MI->getOpcode()) {
111 default: break;
112 case ARM::STR:
Dan Gohmand735b802008-10-03 15:45:36 +0000113 if (MI->getOperand(1).isFI() &&
114 MI->getOperand(2).isReg() &&
115 MI->getOperand(3).isImm() &&
Evan Chenga8e29892007-01-19 07:51:42 +0000116 MI->getOperand(2).getReg() == 0 &&
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000117 MI->getOperand(3).getImm() == 0) {
Chris Lattner8aa797a2007-12-30 23:10:15 +0000118 FrameIndex = MI->getOperand(1).getIndex();
Evan Chenga8e29892007-01-19 07:51:42 +0000119 return MI->getOperand(0).getReg();
120 }
121 break;
122 case ARM::FSTD:
123 case ARM::FSTS:
Dan Gohmand735b802008-10-03 15:45:36 +0000124 if (MI->getOperand(1).isFI() &&
125 MI->getOperand(2).isImm() &&
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000126 MI->getOperand(2).getImm() == 0) {
Chris Lattner8aa797a2007-12-30 23:10:15 +0000127 FrameIndex = MI->getOperand(1).getIndex();
Evan Chenga8e29892007-01-19 07:51:42 +0000128 return MI->getOperand(0).getReg();
129 }
130 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000131 }
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000132
Evan Chenga8e29892007-01-19 07:51:42 +0000133 return 0;
134}
135
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000136void ARMBaseInstrInfo::reMaterialize(MachineBasicBlock &MBB,
137 MachineBasicBlock::iterator I,
138 unsigned DestReg,
139 const MachineInstr *Orig) const {
Dale Johannesenb6728402009-02-13 02:25:56 +0000140 DebugLoc dl = Orig->getDebugLoc();
Evan Chengca1267c2008-03-31 20:40:39 +0000141 if (Orig->getOpcode() == ARM::MOVi2pieces) {
142 RI.emitLoadConstPool(MBB, I, DestReg, Orig->getOperand(1).getImm(),
143 Orig->getOperand(2).getImm(),
Dale Johannesenb6728402009-02-13 02:25:56 +0000144 Orig->getOperand(3).getReg(), this, false, dl);
Evan Chengca1267c2008-03-31 20:40:39 +0000145 return;
146 }
147
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000148 MachineInstr *MI = MBB.getParent()->CloneMachineInstr(Orig);
Evan Chengca1267c2008-03-31 20:40:39 +0000149 MI->getOperand(0).setReg(DestReg);
150 MBB.insert(I, MI);
151}
152
Evan Chenga8e29892007-01-19 07:51:42 +0000153static unsigned getUnindexedOpcode(unsigned Opc) {
154 switch (Opc) {
155 default: break;
156 case ARM::LDR_PRE:
157 case ARM::LDR_POST:
158 return ARM::LDR;
159 case ARM::LDRH_PRE:
160 case ARM::LDRH_POST:
161 return ARM::LDRH;
162 case ARM::LDRB_PRE:
163 case ARM::LDRB_POST:
164 return ARM::LDRB;
165 case ARM::LDRSH_PRE:
166 case ARM::LDRSH_POST:
167 return ARM::LDRSH;
168 case ARM::LDRSB_PRE:
169 case ARM::LDRSB_POST:
170 return ARM::LDRSB;
171 case ARM::STR_PRE:
172 case ARM::STR_POST:
173 return ARM::STR;
174 case ARM::STRH_PRE:
175 case ARM::STRH_POST:
176 return ARM::STRH;
177 case ARM::STRB_PRE:
178 case ARM::STRB_POST:
179 return ARM::STRB;
180 }
181 return 0;
182}
183
184MachineInstr *
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000185ARMBaseInstrInfo::convertToThreeAddress(MachineFunction::iterator &MFI,
186 MachineBasicBlock::iterator &MBBI,
187 LiveVariables *LV) const {
Evan Chenga8e29892007-01-19 07:51:42 +0000188 if (!EnableARM3Addr)
189 return NULL;
190
191 MachineInstr *MI = MBBI;
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000192 MachineFunction &MF = *MI->getParent()->getParent();
Chris Lattner749c6f62008-01-07 07:27:27 +0000193 unsigned TSFlags = MI->getDesc().TSFlags;
Evan Chenga8e29892007-01-19 07:51:42 +0000194 bool isPre = false;
195 switch ((TSFlags & ARMII::IndexModeMask) >> ARMII::IndexModeShift) {
196 default: return NULL;
197 case ARMII::IndexModePre:
198 isPre = true;
199 break;
200 case ARMII::IndexModePost:
201 break;
202 }
203
Bob Wilson1b46a682009-04-03 20:53:25 +0000204 // Try splitting an indexed load/store to an un-indexed one plus an add/sub
Evan Chenga8e29892007-01-19 07:51:42 +0000205 // operation.
206 unsigned MemOpc = getUnindexedOpcode(MI->getOpcode());
207 if (MemOpc == 0)
208 return NULL;
209
210 MachineInstr *UpdateMI = NULL;
211 MachineInstr *MemMI = NULL;
212 unsigned AddrMode = (TSFlags & ARMII::AddrModeMask);
Chris Lattner749c6f62008-01-07 07:27:27 +0000213 const TargetInstrDesc &TID = MI->getDesc();
214 unsigned NumOps = TID.getNumOperands();
Evan Cheng325474e2008-01-07 23:56:57 +0000215 bool isLoad = !TID.mayStore();
Evan Chenga8e29892007-01-19 07:51:42 +0000216 const MachineOperand &WB = isLoad ? MI->getOperand(1) : MI->getOperand(0);
217 const MachineOperand &Base = MI->getOperand(2);
Evan Cheng44bec522007-05-15 01:29:07 +0000218 const MachineOperand &Offset = MI->getOperand(NumOps-3);
Evan Chenga8e29892007-01-19 07:51:42 +0000219 unsigned WBReg = WB.getReg();
220 unsigned BaseReg = Base.getReg();
221 unsigned OffReg = Offset.getReg();
Evan Cheng44bec522007-05-15 01:29:07 +0000222 unsigned OffImm = MI->getOperand(NumOps-2).getImm();
223 ARMCC::CondCodes Pred = (ARMCC::CondCodes)MI->getOperand(NumOps-1).getImm();
Evan Chenga8e29892007-01-19 07:51:42 +0000224 switch (AddrMode) {
225 default:
226 assert(false && "Unknown indexed op!");
227 return NULL;
228 case ARMII::AddrMode2: {
229 bool isSub = ARM_AM::getAM2Op(OffImm) == ARM_AM::sub;
230 unsigned Amt = ARM_AM::getAM2Offset(OffImm);
231 if (OffReg == 0) {
232 int SOImmVal = ARM_AM::getSOImmVal(Amt);
233 if (SOImmVal == -1)
234 // Can't encode it in a so_imm operand. This transformation will
235 // add more than 1 instruction. Abandon!
236 return NULL;
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000237 UpdateMI = BuildMI(MF, MI->getDebugLoc(),
238 get(isSub ? ARM::SUBri : ARM::ADDri), WBReg)
Evan Cheng13ab0202007-07-10 18:08:01 +0000239 .addReg(BaseReg).addImm(SOImmVal)
240 .addImm(Pred).addReg(0).addReg(0);
Evan Chenga8e29892007-01-19 07:51:42 +0000241 } else if (Amt != 0) {
242 ARM_AM::ShiftOpc ShOpc = ARM_AM::getAM2ShiftOpc(OffImm);
243 unsigned SOOpc = ARM_AM::getSORegOpc(ShOpc, Amt);
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000244 UpdateMI = BuildMI(MF, MI->getDebugLoc(),
245 get(isSub ? ARM::SUBrs : ARM::ADDrs), WBReg)
Evan Cheng13ab0202007-07-10 18:08:01 +0000246 .addReg(BaseReg).addReg(OffReg).addReg(0).addImm(SOOpc)
247 .addImm(Pred).addReg(0).addReg(0);
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000248 } else
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000249 UpdateMI = BuildMI(MF, MI->getDebugLoc(),
250 get(isSub ? ARM::SUBrr : ARM::ADDrr), WBReg)
Evan Cheng13ab0202007-07-10 18:08:01 +0000251 .addReg(BaseReg).addReg(OffReg)
252 .addImm(Pred).addReg(0).addReg(0);
Evan Chenga8e29892007-01-19 07:51:42 +0000253 break;
254 }
255 case ARMII::AddrMode3 : {
256 bool isSub = ARM_AM::getAM3Op(OffImm) == ARM_AM::sub;
257 unsigned Amt = ARM_AM::getAM3Offset(OffImm);
258 if (OffReg == 0)
259 // Immediate is 8-bits. It's guaranteed to fit in a so_imm operand.
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000260 UpdateMI = BuildMI(MF, MI->getDebugLoc(),
261 get(isSub ? ARM::SUBri : ARM::ADDri), WBReg)
Evan Cheng13ab0202007-07-10 18:08:01 +0000262 .addReg(BaseReg).addImm(Amt)
263 .addImm(Pred).addReg(0).addReg(0);
Evan Chenga8e29892007-01-19 07:51:42 +0000264 else
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000265 UpdateMI = BuildMI(MF, MI->getDebugLoc(),
266 get(isSub ? ARM::SUBrr : ARM::ADDrr), WBReg)
Evan Cheng13ab0202007-07-10 18:08:01 +0000267 .addReg(BaseReg).addReg(OffReg)
268 .addImm(Pred).addReg(0).addReg(0);
Evan Chenga8e29892007-01-19 07:51:42 +0000269 break;
270 }
271 }
272
273 std::vector<MachineInstr*> NewMIs;
274 if (isPre) {
275 if (isLoad)
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000276 MemMI = BuildMI(MF, MI->getDebugLoc(),
277 get(MemOpc), MI->getOperand(0).getReg())
Evan Cheng44bec522007-05-15 01:29:07 +0000278 .addReg(WBReg).addReg(0).addImm(0).addImm(Pred);
Evan Chenga8e29892007-01-19 07:51:42 +0000279 else
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000280 MemMI = BuildMI(MF, MI->getDebugLoc(),
281 get(MemOpc)).addReg(MI->getOperand(1).getReg())
Evan Cheng44bec522007-05-15 01:29:07 +0000282 .addReg(WBReg).addReg(0).addImm(0).addImm(Pred);
Evan Chenga8e29892007-01-19 07:51:42 +0000283 NewMIs.push_back(MemMI);
284 NewMIs.push_back(UpdateMI);
285 } else {
286 if (isLoad)
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000287 MemMI = BuildMI(MF, MI->getDebugLoc(),
288 get(MemOpc), MI->getOperand(0).getReg())
Evan Cheng44bec522007-05-15 01:29:07 +0000289 .addReg(BaseReg).addReg(0).addImm(0).addImm(Pred);
Evan Chenga8e29892007-01-19 07:51:42 +0000290 else
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000291 MemMI = BuildMI(MF, MI->getDebugLoc(),
292 get(MemOpc)).addReg(MI->getOperand(1).getReg())
Evan Cheng44bec522007-05-15 01:29:07 +0000293 .addReg(BaseReg).addReg(0).addImm(0).addImm(Pred);
Evan Chenga8e29892007-01-19 07:51:42 +0000294 if (WB.isDead())
295 UpdateMI->getOperand(0).setIsDead();
296 NewMIs.push_back(UpdateMI);
297 NewMIs.push_back(MemMI);
298 }
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000299
Evan Chenga8e29892007-01-19 07:51:42 +0000300 // Transfer LiveVariables states, kill / dead info.
Evan Chengafaf1202008-11-03 21:02:39 +0000301 if (LV) {
302 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
303 MachineOperand &MO = MI->getOperand(i);
304 if (MO.isReg() && MO.getReg() &&
305 TargetRegisterInfo::isVirtualRegister(MO.getReg())) {
306 unsigned Reg = MO.getReg();
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000307
Owen Andersonf660c172008-07-02 23:41:07 +0000308 LiveVariables::VarInfo &VI = LV->getVarInfo(Reg);
309 if (MO.isDef()) {
310 MachineInstr *NewMI = (Reg == WBReg) ? UpdateMI : MemMI;
311 if (MO.isDead())
312 LV->addVirtualRegisterDead(Reg, NewMI);
313 }
314 if (MO.isUse() && MO.isKill()) {
315 for (unsigned j = 0; j < 2; ++j) {
316 // Look at the two new MI's in reverse order.
317 MachineInstr *NewMI = NewMIs[j];
318 if (!NewMI->readsRegister(Reg))
319 continue;
320 LV->addVirtualRegisterKilled(Reg, NewMI);
321 if (VI.removeKill(MI))
322 VI.Kills.push_back(NewMI);
323 break;
324 }
Evan Chenga8e29892007-01-19 07:51:42 +0000325 }
326 }
327 }
328 }
329
330 MFI->insert(MBBI, NewMIs[1]);
331 MFI->insert(MBBI, NewMIs[0]);
332 return NewMIs[0];
333}
334
335// Branch analysis.
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000336bool
337 ARMBaseInstrInfo::AnalyzeBranch(MachineBasicBlock &MBB,MachineBasicBlock *&TBB,
338 MachineBasicBlock *&FBB,
339 SmallVectorImpl<MachineOperand> &Cond,
340 bool AllowModify) const {
Evan Chenga8e29892007-01-19 07:51:42 +0000341 // If the block has no terminators, it just falls into the block after it.
342 MachineBasicBlock::iterator I = MBB.end();
Evan Chengbfd2ec42007-06-08 21:59:56 +0000343 if (I == MBB.begin() || !isUnpredicatedTerminator(--I))
Evan Chenga8e29892007-01-19 07:51:42 +0000344 return false;
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000345
Evan Chenga8e29892007-01-19 07:51:42 +0000346 // Get the last instruction in the block.
347 MachineInstr *LastInst = I;
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000348
Evan Chenga8e29892007-01-19 07:51:42 +0000349 // If there is only one terminator instruction, process it.
350 unsigned LastOpc = LastInst->getOpcode();
Evan Cheng4b9cb7d2007-07-06 23:23:19 +0000351 if (I == MBB.begin() || !isUnpredicatedTerminator(--I)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000352 if (LastOpc == ARM::B || LastOpc == ARM::tB) {
Chris Lattner8aa797a2007-12-30 23:10:15 +0000353 TBB = LastInst->getOperand(0).getMBB();
Evan Chenga8e29892007-01-19 07:51:42 +0000354 return false;
355 }
356 if (LastOpc == ARM::Bcc || LastOpc == ARM::tBcc) {
357 // Block ends with fall-through condbranch.
Chris Lattner8aa797a2007-12-30 23:10:15 +0000358 TBB = LastInst->getOperand(0).getMBB();
Evan Chenga8e29892007-01-19 07:51:42 +0000359 Cond.push_back(LastInst->getOperand(1));
Evan Cheng0e1d3792007-07-05 07:18:20 +0000360 Cond.push_back(LastInst->getOperand(2));
Evan Chenga8e29892007-01-19 07:51:42 +0000361 return false;
362 }
363 return true; // Can't handle indirect branch.
364 }
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000365
Evan Chenga8e29892007-01-19 07:51:42 +0000366 // Get the instruction before it if it is a terminator.
367 MachineInstr *SecondLastInst = I;
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000368
Evan Chenga8e29892007-01-19 07:51:42 +0000369 // If there are three terminators, we don't know what sort of block this is.
Evan Cheng4b9cb7d2007-07-06 23:23:19 +0000370 if (SecondLastInst && I != MBB.begin() && isUnpredicatedTerminator(--I))
Evan Chenga8e29892007-01-19 07:51:42 +0000371 return true;
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000372
Evan Chenga8e29892007-01-19 07:51:42 +0000373 // If the block ends with ARM::B/ARM::tB and a ARM::Bcc/ARM::tBcc, handle it.
374 unsigned SecondLastOpc = SecondLastInst->getOpcode();
375 if ((SecondLastOpc == ARM::Bcc && LastOpc == ARM::B) ||
376 (SecondLastOpc == ARM::tBcc && LastOpc == ARM::tB)) {
Chris Lattner8aa797a2007-12-30 23:10:15 +0000377 TBB = SecondLastInst->getOperand(0).getMBB();
Evan Chenga8e29892007-01-19 07:51:42 +0000378 Cond.push_back(SecondLastInst->getOperand(1));
Evan Cheng0e1d3792007-07-05 07:18:20 +0000379 Cond.push_back(SecondLastInst->getOperand(2));
Chris Lattner8aa797a2007-12-30 23:10:15 +0000380 FBB = LastInst->getOperand(0).getMBB();
Evan Chenga8e29892007-01-19 07:51:42 +0000381 return false;
382 }
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000383
384 // If the block ends with two unconditional branches, handle it. The second
Dale Johannesen66a2a8f2007-07-12 16:45:35 +0000385 // one is not executed, so remove it.
Dale Johannesen13e8b512007-06-13 17:59:52 +0000386 if ((SecondLastOpc == ARM::B || SecondLastOpc==ARM::tB) &&
387 (LastOpc == ARM::B || LastOpc == ARM::tB)) {
Chris Lattner8aa797a2007-12-30 23:10:15 +0000388 TBB = SecondLastInst->getOperand(0).getMBB();
Dale Johannesen13e8b512007-06-13 17:59:52 +0000389 I = LastInst;
Evan Chengdc54d312009-02-09 07:14:22 +0000390 if (AllowModify)
391 I->eraseFromParent();
Dale Johannesen13e8b512007-06-13 17:59:52 +0000392 return false;
393 }
394
Bob Wilson1b46a682009-04-03 20:53:25 +0000395 // ...likewise if it ends with a branch table followed by an unconditional
396 // branch. The branch folder can create these, and we must get rid of them for
Dale Johannesen66a2a8f2007-07-12 16:45:35 +0000397 // correctness of Thumb constant islands.
398 if ((SecondLastOpc == ARM::BR_JTr || SecondLastOpc==ARM::BR_JTm ||
399 SecondLastOpc == ARM::BR_JTadd || SecondLastOpc==ARM::tBR_JTr) &&
400 (LastOpc == ARM::B || LastOpc == ARM::tB)) {
401 I = LastInst;
Evan Chengdc54d312009-02-09 07:14:22 +0000402 if (AllowModify)
403 I->eraseFromParent();
Dale Johannesen66a2a8f2007-07-12 16:45:35 +0000404 return true;
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000405 }
Dale Johannesen66a2a8f2007-07-12 16:45:35 +0000406
Evan Chenga8e29892007-01-19 07:51:42 +0000407 // Otherwise, can't handle this.
408 return true;
409}
410
411
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000412unsigned ARMBaseInstrInfo::RemoveBranch(MachineBasicBlock &MBB) const {
Evan Chenga8e29892007-01-19 07:51:42 +0000413 MachineFunction &MF = *MBB.getParent();
414 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
415 int BOpc = AFI->isThumbFunction() ? ARM::tB : ARM::B;
416 int BccOpc = AFI->isThumbFunction() ? ARM::tBcc : ARM::Bcc;
417
418 MachineBasicBlock::iterator I = MBB.end();
Evan Cheng6ae36262007-05-18 00:18:17 +0000419 if (I == MBB.begin()) return 0;
Evan Chenga8e29892007-01-19 07:51:42 +0000420 --I;
421 if (I->getOpcode() != BOpc && I->getOpcode() != BccOpc)
Evan Cheng6ae36262007-05-18 00:18:17 +0000422 return 0;
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000423
Evan Chenga8e29892007-01-19 07:51:42 +0000424 // Remove the branch.
425 I->eraseFromParent();
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000426
Evan Chenga8e29892007-01-19 07:51:42 +0000427 I = MBB.end();
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000428
Evan Cheng6ae36262007-05-18 00:18:17 +0000429 if (I == MBB.begin()) return 1;
Evan Chenga8e29892007-01-19 07:51:42 +0000430 --I;
431 if (I->getOpcode() != BccOpc)
Evan Cheng6ae36262007-05-18 00:18:17 +0000432 return 1;
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000433
Evan Chenga8e29892007-01-19 07:51:42 +0000434 // Remove the branch.
435 I->eraseFromParent();
Evan Cheng6ae36262007-05-18 00:18:17 +0000436 return 2;
Evan Chenga8e29892007-01-19 07:51:42 +0000437}
438
Bob Wilsoneec4b2d2009-04-03 21:08:42 +0000439unsigned
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000440ARMBaseInstrInfo::InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB,
441 MachineBasicBlock *FBB,
442 const SmallVectorImpl<MachineOperand> &Cond) const {
Dale Johannesenb6728402009-02-13 02:25:56 +0000443 // FIXME this should probably have a DebugLoc argument
444 DebugLoc dl = DebugLoc::getUnknownLoc();
Evan Chenga8e29892007-01-19 07:51:42 +0000445 MachineFunction &MF = *MBB.getParent();
446 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
447 int BOpc = AFI->isThumbFunction() ? ARM::tB : ARM::B;
448 int BccOpc = AFI->isThumbFunction() ? ARM::tBcc : ARM::Bcc;
449
450 // Shouldn't be a fall through.
451 assert(TBB && "InsertBranch must not be told to insert a fallthrough");
Evan Cheng0e1d3792007-07-05 07:18:20 +0000452 assert((Cond.size() == 2 || Cond.size() == 0) &&
Evan Chenga8e29892007-01-19 07:51:42 +0000453 "ARM branch conditions have two components!");
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000454
Evan Chenga8e29892007-01-19 07:51:42 +0000455 if (FBB == 0) {
456 if (Cond.empty()) // Unconditional branch?
Dale Johannesenb6728402009-02-13 02:25:56 +0000457 BuildMI(&MBB, dl, get(BOpc)).addMBB(TBB);
Evan Chenga8e29892007-01-19 07:51:42 +0000458 else
Dale Johannesenb6728402009-02-13 02:25:56 +0000459 BuildMI(&MBB, dl, get(BccOpc)).addMBB(TBB)
Evan Cheng0e1d3792007-07-05 07:18:20 +0000460 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg());
Evan Cheng6ae36262007-05-18 00:18:17 +0000461 return 1;
Evan Chenga8e29892007-01-19 07:51:42 +0000462 }
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000463
Evan Chenga8e29892007-01-19 07:51:42 +0000464 // Two-way conditional branch.
Dale Johannesenb6728402009-02-13 02:25:56 +0000465 BuildMI(&MBB, dl, get(BccOpc)).addMBB(TBB)
Evan Cheng0e1d3792007-07-05 07:18:20 +0000466 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg());
Dale Johannesenb6728402009-02-13 02:25:56 +0000467 BuildMI(&MBB, dl, get(BOpc)).addMBB(FBB);
Evan Cheng6ae36262007-05-18 00:18:17 +0000468 return 2;
Evan Chenga8e29892007-01-19 07:51:42 +0000469}
470
Owen Anderson940f83e2008-08-26 18:03:31 +0000471bool ARMInstrInfo::copyRegToReg(MachineBasicBlock &MBB,
Bob Wilsoneec4b2d2009-04-03 21:08:42 +0000472 MachineBasicBlock::iterator I,
473 unsigned DestReg, unsigned SrcReg,
474 const TargetRegisterClass *DestRC,
475 const TargetRegisterClass *SrcRC) const {
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000476 DebugLoc DL = DebugLoc::getUnknownLoc();
477 if (I != MBB.end()) DL = I->getDebugLoc();
478
Owen Andersond10fd972007-12-31 06:32:00 +0000479 if (DestRC != SrcRC) {
Owen Anderson940f83e2008-08-26 18:03:31 +0000480 // Not yet supported!
481 return false;
Owen Andersond10fd972007-12-31 06:32:00 +0000482 }
483
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000484 if (DestRC == ARM::GPRRegisterClass)
485 AddDefaultCC(AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::MOVr), DestReg)
486 .addReg(SrcReg)));
487 else if (DestRC == ARM::SPRRegisterClass)
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000488 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::FCPYS), DestReg)
Owen Andersond10fd972007-12-31 06:32:00 +0000489 .addReg(SrcReg));
490 else if (DestRC == ARM::DPRRegisterClass)
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000491 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::FCPYD), DestReg)
Owen Andersond10fd972007-12-31 06:32:00 +0000492 .addReg(SrcReg));
Bob Wilson5bafff32009-06-22 23:27:02 +0000493 else if (DestRC == ARM::QPRRegisterClass)
494 BuildMI(MBB, I, DL, get(ARM::VMOVQ), DestReg).addReg(SrcReg);
Owen Andersond10fd972007-12-31 06:32:00 +0000495 else
Owen Anderson940f83e2008-08-26 18:03:31 +0000496 return false;
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000497
Owen Anderson940f83e2008-08-26 18:03:31 +0000498 return true;
Owen Andersond10fd972007-12-31 06:32:00 +0000499}
500
Owen Andersonf6372aa2008-01-01 21:11:32 +0000501void ARMInstrInfo::
502storeRegToStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
503 unsigned SrcReg, bool isKill, int FI,
504 const TargetRegisterClass *RC) const {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000505 DebugLoc DL = DebugLoc::getUnknownLoc();
506 if (I != MBB.end()) DL = I->getDebugLoc();
507
Owen Andersonf6372aa2008-01-01 21:11:32 +0000508 if (RC == ARM::GPRRegisterClass) {
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000509 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::STR))
Bill Wendling587daed2009-05-13 21:33:08 +0000510 .addReg(SrcReg, getKillRegState(isKill))
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000511 .addFrameIndex(FI).addReg(0).addImm(0));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000512 } else if (RC == ARM::DPRRegisterClass) {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000513 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::FSTD))
Bill Wendling587daed2009-05-13 21:33:08 +0000514 .addReg(SrcReg, getKillRegState(isKill))
Owen Andersonf6372aa2008-01-01 21:11:32 +0000515 .addFrameIndex(FI).addImm(0));
516 } else {
517 assert(RC == ARM::SPRRegisterClass && "Unknown regclass!");
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000518 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::FSTS))
Bill Wendling587daed2009-05-13 21:33:08 +0000519 .addReg(SrcReg, getKillRegState(isKill))
Owen Andersonf6372aa2008-01-01 21:11:32 +0000520 .addFrameIndex(FI).addImm(0));
521 }
522}
523
524void ARMInstrInfo::storeRegToAddr(MachineFunction &MF, unsigned SrcReg,
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000525 bool isKill,
526 SmallVectorImpl<MachineOperand> &Addr,
527 const TargetRegisterClass *RC,
528 SmallVectorImpl<MachineInstr*> &NewMIs) const{
Dale Johannesen21b55412009-02-12 23:08:38 +0000529 DebugLoc DL = DebugLoc::getUnknownLoc();
Owen Andersonf6372aa2008-01-01 21:11:32 +0000530 unsigned Opc = 0;
531 if (RC == ARM::GPRRegisterClass) {
Owen Andersonf6372aa2008-01-01 21:11:32 +0000532 Opc = ARM::STR;
533 } else if (RC == ARM::DPRRegisterClass) {
534 Opc = ARM::FSTD;
535 } else {
536 assert(RC == ARM::SPRRegisterClass && "Unknown regclass!");
537 Opc = ARM::FSTS;
538 }
539
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000540 MachineInstrBuilder MIB =
Bill Wendling587daed2009-05-13 21:33:08 +0000541 BuildMI(MF, DL, get(Opc)).addReg(SrcReg, getKillRegState(isKill));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000542 for (unsigned i = 0, e = Addr.size(); i != e; ++i)
Dan Gohman97357612009-02-18 05:45:50 +0000543 MIB.addOperand(Addr[i]);
Owen Andersonf6372aa2008-01-01 21:11:32 +0000544 AddDefaultPred(MIB);
545 NewMIs.push_back(MIB);
546 return;
547}
548
549void ARMInstrInfo::
550loadRegFromStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
551 unsigned DestReg, int FI,
552 const TargetRegisterClass *RC) const {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000553 DebugLoc DL = DebugLoc::getUnknownLoc();
554 if (I != MBB.end()) DL = I->getDebugLoc();
555
Owen Andersonf6372aa2008-01-01 21:11:32 +0000556 if (RC == ARM::GPRRegisterClass) {
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000557 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::LDR), DestReg)
558 .addFrameIndex(FI).addReg(0).addImm(0));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000559 } else if (RC == ARM::DPRRegisterClass) {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000560 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::FLDD), DestReg)
Owen Andersonf6372aa2008-01-01 21:11:32 +0000561 .addFrameIndex(FI).addImm(0));
562 } else {
563 assert(RC == ARM::SPRRegisterClass && "Unknown regclass!");
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000564 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::FLDS), DestReg)
Owen Andersonf6372aa2008-01-01 21:11:32 +0000565 .addFrameIndex(FI).addImm(0));
566 }
567}
568
Bob Wilsoneec4b2d2009-04-03 21:08:42 +0000569void ARMInstrInfo::
570loadRegFromAddr(MachineFunction &MF, unsigned DestReg,
571 SmallVectorImpl<MachineOperand> &Addr,
572 const TargetRegisterClass *RC,
573 SmallVectorImpl<MachineInstr*> &NewMIs) const {
Dale Johannesen21b55412009-02-12 23:08:38 +0000574 DebugLoc DL = DebugLoc::getUnknownLoc();
Owen Andersonf6372aa2008-01-01 21:11:32 +0000575 unsigned Opc = 0;
576 if (RC == ARM::GPRRegisterClass) {
Owen Andersonf6372aa2008-01-01 21:11:32 +0000577 Opc = ARM::LDR;
578 } else if (RC == ARM::DPRRegisterClass) {
579 Opc = ARM::FLDD;
580 } else {
581 assert(RC == ARM::SPRRegisterClass && "Unknown regclass!");
582 Opc = ARM::FLDS;
583 }
584
Dale Johannesen21b55412009-02-12 23:08:38 +0000585 MachineInstrBuilder MIB = BuildMI(MF, DL, get(Opc), DestReg);
Owen Andersonf6372aa2008-01-01 21:11:32 +0000586 for (unsigned i = 0, e = Addr.size(); i != e; ++i)
Dan Gohman97357612009-02-18 05:45:50 +0000587 MIB.addOperand(Addr[i]);
Owen Andersonf6372aa2008-01-01 21:11:32 +0000588 AddDefaultPred(MIB);
589 NewMIs.push_back(MIB);
590 return;
591}
592
Bob Wilsoneec4b2d2009-04-03 21:08:42 +0000593MachineInstr *ARMInstrInfo::
594foldMemoryOperandImpl(MachineFunction &MF, MachineInstr *MI,
595 const SmallVectorImpl<unsigned> &Ops, int FI) const {
Owen Anderson43dbe052008-01-07 01:35:02 +0000596 if (Ops.size() != 1) return NULL;
597
598 unsigned OpNum = Ops[0];
599 unsigned Opc = MI->getOpcode();
600 MachineInstr *NewMI = NULL;
601 switch (Opc) {
602 default: break;
603 case ARM::MOVr: {
604 if (MI->getOperand(4).getReg() == ARM::CPSR)
Bob Wilson1b46a682009-04-03 20:53:25 +0000605 // If it is updating CPSR, then it cannot be folded.
Owen Anderson43dbe052008-01-07 01:35:02 +0000606 break;
607 unsigned Pred = MI->getOperand(2).getImm();
608 unsigned PredReg = MI->getOperand(3).getReg();
609 if (OpNum == 0) { // move -> store
610 unsigned SrcReg = MI->getOperand(1).getReg();
Evan Cheng9f1c8312008-07-03 09:09:37 +0000611 bool isKill = MI->getOperand(1).isKill();
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000612 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::STR))
Bill Wendling587daed2009-05-13 21:33:08 +0000613 .addReg(SrcReg, getKillRegState(isKill))
Evan Cheng9f1c8312008-07-03 09:09:37 +0000614 .addFrameIndex(FI).addReg(0).addImm(0).addImm(Pred).addReg(PredReg);
Owen Anderson43dbe052008-01-07 01:35:02 +0000615 } else { // move -> load
616 unsigned DstReg = MI->getOperand(0).getReg();
Evan Cheng9f1c8312008-07-03 09:09:37 +0000617 bool isDead = MI->getOperand(0).isDead();
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000618 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::LDR))
Bill Wendling587daed2009-05-13 21:33:08 +0000619 .addReg(DstReg, RegState::Define | getDeadRegState(isDead))
Evan Cheng9f1c8312008-07-03 09:09:37 +0000620 .addFrameIndex(FI).addReg(0).addImm(0).addImm(Pred).addReg(PredReg);
Owen Anderson43dbe052008-01-07 01:35:02 +0000621 }
622 break;
623 }
Owen Anderson43dbe052008-01-07 01:35:02 +0000624 case ARM::FCPYS: {
625 unsigned Pred = MI->getOperand(2).getImm();
626 unsigned PredReg = MI->getOperand(3).getReg();
627 if (OpNum == 0) { // move -> store
628 unsigned SrcReg = MI->getOperand(1).getReg();
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000629 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::FSTS))
630 .addReg(SrcReg).addFrameIndex(FI)
Owen Anderson43dbe052008-01-07 01:35:02 +0000631 .addImm(0).addImm(Pred).addReg(PredReg);
632 } else { // move -> load
633 unsigned DstReg = MI->getOperand(0).getReg();
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000634 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::FLDS), DstReg)
635 .addFrameIndex(FI)
Owen Anderson43dbe052008-01-07 01:35:02 +0000636 .addImm(0).addImm(Pred).addReg(PredReg);
637 }
638 break;
639 }
640 case ARM::FCPYD: {
641 unsigned Pred = MI->getOperand(2).getImm();
642 unsigned PredReg = MI->getOperand(3).getReg();
643 if (OpNum == 0) { // move -> store
644 unsigned SrcReg = MI->getOperand(1).getReg();
Evan Cheng9f1c8312008-07-03 09:09:37 +0000645 bool isKill = MI->getOperand(1).isKill();
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000646 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::FSTD))
Bill Wendling587daed2009-05-13 21:33:08 +0000647 .addReg(SrcReg, getKillRegState(isKill))
Evan Cheng9f1c8312008-07-03 09:09:37 +0000648 .addFrameIndex(FI).addImm(0).addImm(Pred).addReg(PredReg);
Owen Anderson43dbe052008-01-07 01:35:02 +0000649 } else { // move -> load
650 unsigned DstReg = MI->getOperand(0).getReg();
Evan Cheng9f1c8312008-07-03 09:09:37 +0000651 bool isDead = MI->getOperand(0).isDead();
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000652 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::FLDD))
Bill Wendling587daed2009-05-13 21:33:08 +0000653 .addReg(DstReg, RegState::Define | getDeadRegState(isDead))
Evan Cheng9f1c8312008-07-03 09:09:37 +0000654 .addFrameIndex(FI).addImm(0).addImm(Pred).addReg(PredReg);
Owen Anderson43dbe052008-01-07 01:35:02 +0000655 }
656 break;
657 }
658 }
659
Owen Anderson43dbe052008-01-07 01:35:02 +0000660 return NewMI;
661}
662
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000663bool ARMBaseInstrInfo::
Bob Wilsoneec4b2d2009-04-03 21:08:42 +0000664canFoldMemoryOperand(const MachineInstr *MI,
665 const SmallVectorImpl<unsigned> &Ops) const {
Owen Anderson43dbe052008-01-07 01:35:02 +0000666 if (Ops.size() != 1) return false;
667
668 unsigned OpNum = Ops[0];
669 unsigned Opc = MI->getOpcode();
670 switch (Opc) {
671 default: break;
672 case ARM::MOVr:
Bob Wilson1b46a682009-04-03 20:53:25 +0000673 // If it is updating CPSR, then it cannot be folded.
Owen Anderson43dbe052008-01-07 01:35:02 +0000674 return MI->getOperand(4).getReg() != ARM::CPSR;
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000675 case ARM::tMOVr:
676 case ARM::tMOVlor2hir:
677 case ARM::tMOVhir2lor:
678 case ARM::tMOVhir2hir: {
Owen Anderson43dbe052008-01-07 01:35:02 +0000679 if (OpNum == 0) { // move -> store
680 unsigned SrcReg = MI->getOperand(1).getReg();
681 if (RI.isPhysicalRegister(SrcReg) && !RI.isLowRegister(SrcReg))
682 // tSpill cannot take a high register operand.
683 return false;
684 } else { // move -> load
685 unsigned DstReg = MI->getOperand(0).getReg();
686 if (RI.isPhysicalRegister(DstReg) && !RI.isLowRegister(DstReg))
687 // tRestore cannot target a high register operand.
688 return false;
689 }
690 return true;
691 }
692 case ARM::FCPYS:
693 case ARM::FCPYD:
694 return true;
Bob Wilson5bafff32009-06-22 23:27:02 +0000695
696 case ARM::VMOVD:
697 case ARM::VMOVQ:
698 return false; // FIXME
Owen Anderson43dbe052008-01-07 01:35:02 +0000699 }
700
701 return false;
702}
703
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000704bool
705 ARMBaseInstrInfo::BlockHasNoFallThrough(const MachineBasicBlock &MBB) const {
Evan Chenga8e29892007-01-19 07:51:42 +0000706 if (MBB.empty()) return false;
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000707
Evan Chenga8e29892007-01-19 07:51:42 +0000708 switch (MBB.back().getOpcode()) {
Evan Cheng5a18ebc2007-05-21 18:56:31 +0000709 case ARM::BX_RET: // Return.
710 case ARM::LDM_RET:
711 case ARM::tBX_RET:
712 case ARM::tBX_RET_vararg:
713 case ARM::tPOP_RET:
Evan Chenga8e29892007-01-19 07:51:42 +0000714 case ARM::B:
715 case ARM::tB: // Uncond branch.
Evan Chengc322a9a2007-01-30 08:03:06 +0000716 case ARM::tBR_JTr:
Evan Chenga8e29892007-01-19 07:51:42 +0000717 case ARM::BR_JTr: // Jumptable branch.
718 case ARM::BR_JTm: // Jumptable branch through mem.
719 case ARM::BR_JTadd: // Jumptable branch add to pc.
720 return true;
721 default: return false;
722 }
723}
724
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000725bool ARMBaseInstrInfo::
Owen Anderson44eb65c2008-08-14 22:49:33 +0000726ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const {
Evan Chenga8e29892007-01-19 07:51:42 +0000727 ARMCC::CondCodes CC = (ARMCC::CondCodes)(int)Cond[0].getImm();
728 Cond[0].setImm(ARMCC::getOppositeCondition(CC));
729 return false;
Rafael Espindola3d7d39a2006-10-24 17:07:11 +0000730}
Evan Cheng29836c32007-01-29 23:45:17 +0000731
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000732bool ARMBaseInstrInfo::isPredicated(const MachineInstr *MI) const {
Evan Cheng62ccdbf2007-05-29 18:42:18 +0000733 int PIdx = MI->findFirstPredOperandIdx();
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000734 return PIdx != -1 && MI->getOperand(PIdx).getImm() != ARMCC::AL;
Evan Cheng69d55562007-05-23 07:22:05 +0000735}
736
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000737bool ARMBaseInstrInfo::
Bob Wilsoneec4b2d2009-04-03 21:08:42 +0000738PredicateInstruction(MachineInstr *MI,
739 const SmallVectorImpl<MachineOperand> &Pred) const {
Evan Cheng93072922007-05-16 02:01:49 +0000740 unsigned Opc = MI->getOpcode();
741 if (Opc == ARM::B || Opc == ARM::tB) {
Chris Lattner5080f4d2008-01-11 18:10:50 +0000742 MI->setDesc(get(Opc == ARM::B ? ARM::Bcc : ARM::tBcc));
Chris Lattnerc8bd2872007-12-30 01:01:54 +0000743 MI->addOperand(MachineOperand::CreateImm(Pred[0].getImm()));
744 MI->addOperand(MachineOperand::CreateReg(Pred[1].getReg(), false));
Evan Cheng02c602b2007-05-16 21:53:07 +0000745 return true;
Evan Cheng93072922007-05-16 02:01:49 +0000746 }
747
Evan Cheng62ccdbf2007-05-29 18:42:18 +0000748 int PIdx = MI->findFirstPredOperandIdx();
749 if (PIdx != -1) {
750 MachineOperand &PMO = MI->getOperand(PIdx);
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000751 PMO.setImm(Pred[0].getImm());
Evan Cheng0e1d3792007-07-05 07:18:20 +0000752 MI->getOperand(PIdx+1).setReg(Pred[1].getReg());
Evan Cheng02c602b2007-05-16 21:53:07 +0000753 return true;
754 }
755 return false;
Evan Cheng93072922007-05-16 02:01:49 +0000756}
757
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000758bool ARMBaseInstrInfo::
Bob Wilsoneec4b2d2009-04-03 21:08:42 +0000759SubsumesPredicate(const SmallVectorImpl<MachineOperand> &Pred1,
760 const SmallVectorImpl<MachineOperand> &Pred2) const {
Evan Cheng0e1d3792007-07-05 07:18:20 +0000761 if (Pred1.size() > 2 || Pred2.size() > 2)
Evan Cheng69d55562007-05-23 07:22:05 +0000762 return false;
763
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000764 ARMCC::CondCodes CC1 = (ARMCC::CondCodes)Pred1[0].getImm();
765 ARMCC::CondCodes CC2 = (ARMCC::CondCodes)Pred2[0].getImm();
Evan Cheng69d55562007-05-23 07:22:05 +0000766 if (CC1 == CC2)
767 return true;
768
769 switch (CC1) {
770 default:
771 return false;
772 case ARMCC::AL:
773 return true;
774 case ARMCC::HS:
Evan Cheng1fc7cb62007-06-08 09:14:47 +0000775 return CC2 == ARMCC::HI;
Evan Cheng69d55562007-05-23 07:22:05 +0000776 case ARMCC::LS:
777 return CC2 == ARMCC::LO || CC2 == ARMCC::EQ;
778 case ARMCC::GE:
Evan Cheng1fc7cb62007-06-08 09:14:47 +0000779 return CC2 == ARMCC::GT;
Evan Cheng9328c1a2007-06-07 01:37:54 +0000780 case ARMCC::LE:
Evan Cheng1fc7cb62007-06-08 09:14:47 +0000781 return CC2 == ARMCC::LT;
Evan Cheng69d55562007-05-23 07:22:05 +0000782 }
783}
Evan Cheng29836c32007-01-29 23:45:17 +0000784
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000785bool ARMBaseInstrInfo::DefinesPredicate(MachineInstr *MI,
Evan Cheng13ab0202007-07-10 18:08:01 +0000786 std::vector<MachineOperand> &Pred) const {
Chris Lattner749c6f62008-01-07 07:27:27 +0000787 const TargetInstrDesc &TID = MI->getDesc();
788 if (!TID.getImplicitDefs() && !TID.hasOptionalDef())
Evan Cheng13ab0202007-07-10 18:08:01 +0000789 return false;
790
791 bool Found = false;
792 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
793 const MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000794 if (MO.isReg() && MO.getReg() == ARM::CPSR) {
Evan Cheng13ab0202007-07-10 18:08:01 +0000795 Pred.push_back(MO);
796 Found = true;
797 }
798 }
799
800 return Found;
801}
802
803
Evan Cheng29836c32007-01-29 23:45:17 +0000804/// FIXME: Works around a gcc miscompilation with -fstrict-aliasing
805static unsigned getNumJTEntries(const std::vector<MachineJumpTableEntry> &JT,
806 unsigned JTI) DISABLE_INLINE;
807static unsigned getNumJTEntries(const std::vector<MachineJumpTableEntry> &JT,
808 unsigned JTI) {
809 return JT[JTI].MBBs.size();
810}
811
812/// GetInstSize - Return the size of the specified MachineInstr.
813///
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000814unsigned ARMBaseInstrInfo::GetInstSizeInBytes(const MachineInstr *MI) const {
Nicolas Geoffray52e724a2008-04-16 20:10:13 +0000815 const MachineBasicBlock &MBB = *MI->getParent();
Evan Cheng29836c32007-01-29 23:45:17 +0000816 const MachineFunction *MF = MBB.getParent();
817 const TargetAsmInfo *TAI = MF->getTarget().getTargetAsmInfo();
818
819 // Basic size info comes from the TSFlags field.
Chris Lattner749c6f62008-01-07 07:27:27 +0000820 const TargetInstrDesc &TID = MI->getDesc();
821 unsigned TSFlags = TID.TSFlags;
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000822
Evan Cheng29836c32007-01-29 23:45:17 +0000823 switch ((TSFlags & ARMII::SizeMask) >> ARMII::SizeShift) {
Evan Chenge5ad88e2008-12-10 21:54:21 +0000824 default: {
Evan Cheng29836c32007-01-29 23:45:17 +0000825 // If this machine instr is an inline asm, measure it.
826 if (MI->getOpcode() == ARM::INLINEASM)
827 return TAI->getInlineAsmLength(MI->getOperand(0).getSymbolName());
Dan Gohman44066042008-07-01 00:05:16 +0000828 if (MI->isLabel())
Evan Chengad1b9a52007-01-30 08:22:33 +0000829 return 0;
Evan Chenge5ad88e2008-12-10 21:54:21 +0000830 switch (MI->getOpcode()) {
831 default:
832 assert(0 && "Unknown or unset size field for instr!");
833 break;
834 case TargetInstrInfo::IMPLICIT_DEF:
835 case TargetInstrInfo::DECLARE:
836 case TargetInstrInfo::DBG_LABEL:
837 case TargetInstrInfo::EH_LABEL:
Evan Chengda47e6e2008-03-15 00:03:38 +0000838 return 0;
Evan Chenge5ad88e2008-12-10 21:54:21 +0000839 }
Evan Cheng29836c32007-01-29 23:45:17 +0000840 break;
Evan Chenge5ad88e2008-12-10 21:54:21 +0000841 }
Evan Cheng29836c32007-01-29 23:45:17 +0000842 case ARMII::Size8Bytes: return 8; // Arm instruction x 2.
843 case ARMII::Size4Bytes: return 4; // Arm instruction.
844 case ARMII::Size2Bytes: return 2; // Thumb instruction.
845 case ARMII::SizeSpecial: {
846 switch (MI->getOpcode()) {
847 case ARM::CONSTPOOL_ENTRY:
848 // If this machine instr is a constant pool entry, its size is recorded as
849 // operand #2.
850 return MI->getOperand(2).getImm();
Jim Grosbachf9570122009-05-14 00:46:35 +0000851 case ARM::Int_eh_sjlj_setjmp: return 12;
Evan Cheng29836c32007-01-29 23:45:17 +0000852 case ARM::BR_JTr:
853 case ARM::BR_JTm:
Evan Chengad1b9a52007-01-30 08:22:33 +0000854 case ARM::BR_JTadd:
855 case ARM::tBR_JTr: {
Evan Cheng29836c32007-01-29 23:45:17 +0000856 // These are jumptable branches, i.e. a branch followed by an inlined
857 // jumptable. The size is 4 + 4 * number of entries.
Chris Lattner749c6f62008-01-07 07:27:27 +0000858 unsigned NumOps = TID.getNumOperands();
Evan Cheng94679e62007-05-21 23:17:32 +0000859 MachineOperand JTOP =
Chris Lattner749c6f62008-01-07 07:27:27 +0000860 MI->getOperand(NumOps - (TID.isPredicable() ? 3 : 2));
Chris Lattner8aa797a2007-12-30 23:10:15 +0000861 unsigned JTI = JTOP.getIndex();
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000862 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
Evan Cheng29836c32007-01-29 23:45:17 +0000863 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
864 assert(JTI < JT.size());
Evan Chengad1b9a52007-01-30 08:22:33 +0000865 // Thumb instructions are 2 byte aligned, but JT entries are 4 byte
866 // 4 aligned. The assembler / linker may add 2 byte padding just before
Dale Johannesen8593e412007-04-29 19:19:30 +0000867 // the JT entries. The size does not include this padding; the
868 // constant islands pass does separate bookkeeping for it.
Evan Chengad1b9a52007-01-30 08:22:33 +0000869 // FIXME: If we know the size of the function is less than (1 << 16) *2
870 // bytes, we can use 16-bit entries instead. Then there won't be an
871 // alignment issue.
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000872 return getNumJTEntries(JT, JTI) * 4 +
Dale Johannesen8593e412007-04-29 19:19:30 +0000873 (MI->getOpcode()==ARM::tBR_JTr ? 2 : 4);
Evan Cheng29836c32007-01-29 23:45:17 +0000874 }
875 default:
876 // Otherwise, pseudo-instruction sizes are zero.
877 return 0;
878 }
879 }
880 }
Chris Lattnerd27c9912008-03-30 18:22:13 +0000881 return 0; // Not reached
Evan Cheng29836c32007-01-29 23:45:17 +0000882}