blob: fc40c9a420015de0dfa3eeaf1b828f596f967174 [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//====- X86InstrMMX.td - Describe the X86 Instruction Set --*- tablegen -*-===//
Eric Christopher74c525e2009-08-10 22:37:37 +00002//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Eric Christopher74c525e2009-08-10 22:37:37 +00007//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 MMX instruction set, defining the instructions,
11// and properties of the instructions which are needed for code generation,
12// machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Dan Gohmanf17a25c2007-07-18 16:29:46 +000016//===----------------------------------------------------------------------===//
17// MMX Pattern Fragments
18//===----------------------------------------------------------------------===//
19
20def load_mmx : PatFrag<(ops node:$ptr), (v1i64 (load node:$ptr))>;
21
22def bc_v8i8 : PatFrag<(ops node:$in), (v8i8 (bitconvert node:$in))>;
23def bc_v4i16 : PatFrag<(ops node:$in), (v4i16 (bitconvert node:$in))>;
24def bc_v2i32 : PatFrag<(ops node:$in), (v2i32 (bitconvert node:$in))>;
25def bc_v1i64 : PatFrag<(ops node:$in), (v1i64 (bitconvert node:$in))>;
26
27//===----------------------------------------------------------------------===//
28// MMX Masks
29//===----------------------------------------------------------------------===//
30
31// MMX_SHUFFLE_get_shuf_imm xform function: convert vector_shuffle mask to
32// PSHUFW imm.
Nate Begeman543d2142009-04-27 18:41:29 +000033def MMX_SHUFFLE_get_shuf_imm : SDNodeXForm<vector_shuffle, [{
Dan Gohmanf17a25c2007-07-18 16:29:46 +000034 return getI8Imm(X86::getShuffleSHUFImmediate(N));
35}]>;
36
37// Patterns for: vector_shuffle v1, v2, <2, 6, 3, 7, ...>
Nate Begeman543d2142009-04-27 18:41:29 +000038def mmx_unpckh : PatFrag<(ops node:$lhs, node:$rhs),
39 (vector_shuffle node:$lhs, node:$rhs), [{
40 return X86::isUNPCKHMask(cast<ShuffleVectorSDNode>(N));
Dan Gohmanf17a25c2007-07-18 16:29:46 +000041}]>;
42
43// Patterns for: vector_shuffle v1, v2, <0, 4, 2, 5, ...>
Nate Begeman543d2142009-04-27 18:41:29 +000044def mmx_unpckl : PatFrag<(ops node:$lhs, node:$rhs),
45 (vector_shuffle node:$lhs, node:$rhs), [{
46 return X86::isUNPCKLMask(cast<ShuffleVectorSDNode>(N));
Dan Gohmanf17a25c2007-07-18 16:29:46 +000047}]>;
48
49// Patterns for: vector_shuffle v1, <undef>, <0, 0, 1, 1, ...>
Nate Begeman543d2142009-04-27 18:41:29 +000050def mmx_unpckh_undef : PatFrag<(ops node:$lhs, node:$rhs),
51 (vector_shuffle node:$lhs, node:$rhs), [{
52 return X86::isUNPCKH_v_undef_Mask(cast<ShuffleVectorSDNode>(N));
Dan Gohmanf17a25c2007-07-18 16:29:46 +000053}]>;
54
55// Patterns for: vector_shuffle v1, <undef>, <2, 2, 3, 3, ...>
Nate Begeman543d2142009-04-27 18:41:29 +000056def mmx_unpckl_undef : PatFrag<(ops node:$lhs, node:$rhs),
57 (vector_shuffle node:$lhs, node:$rhs), [{
58 return X86::isUNPCKL_v_undef_Mask(cast<ShuffleVectorSDNode>(N));
Dan Gohmanf17a25c2007-07-18 16:29:46 +000059}]>;
60
Nate Begeman543d2142009-04-27 18:41:29 +000061def mmx_pshufw : PatFrag<(ops node:$lhs, node:$rhs),
62 (vector_shuffle node:$lhs, node:$rhs), [{
63 return X86::isPSHUFDMask(cast<ShuffleVectorSDNode>(N));
Dan Gohmanf17a25c2007-07-18 16:29:46 +000064}], MMX_SHUFFLE_get_shuf_imm>;
65
Dan Gohmanf17a25c2007-07-18 16:29:46 +000066//===----------------------------------------------------------------------===//
67// MMX Multiclasses
68//===----------------------------------------------------------------------===//
69
Eric Christopher74c525e2009-08-10 22:37:37 +000070let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +000071 // MMXI_binop_rm - Simple MMX binary operator.
72 multiclass MMXI_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
73 ValueType OpVT, bit Commutable = 0> {
Eric Christopher74c525e2009-08-10 22:37:37 +000074 def rr : MMXI<opc, MRMSrcReg, (outs VR64:$dst),
Sean Callanan2c48df22009-12-18 00:01:26 +000075 (ins VR64:$src1, VR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +000076 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +000077 [(set VR64:$dst, (OpVT (OpNode VR64:$src1, VR64:$src2)))]> {
78 let isCommutable = Commutable;
79 }
Eric Christopher74c525e2009-08-10 22:37:37 +000080 def rm : MMXI<opc, MRMSrcMem, (outs VR64:$dst),
Sean Callanan2c48df22009-12-18 00:01:26 +000081 (ins VR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +000082 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +000083 [(set VR64:$dst, (OpVT (OpNode VR64:$src1,
84 (bitconvert
85 (load_mmx addr:$src2)))))]>;
86 }
87
88 multiclass MMXI_binop_rm_int<bits<8> opc, string OpcodeStr, Intrinsic IntId,
89 bit Commutable = 0> {
Eric Christopher74c525e2009-08-10 22:37:37 +000090 def rr : MMXI<opc, MRMSrcReg, (outs VR64:$dst),
Sean Callanan2c48df22009-12-18 00:01:26 +000091 (ins VR64:$src1, VR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +000092 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +000093 [(set VR64:$dst, (IntId VR64:$src1, VR64:$src2))]> {
94 let isCommutable = Commutable;
95 }
Eric Christopher74c525e2009-08-10 22:37:37 +000096 def rm : MMXI<opc, MRMSrcMem, (outs VR64:$dst),
Sean Callanan2c48df22009-12-18 00:01:26 +000097 (ins VR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +000098 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +000099 [(set VR64:$dst, (IntId VR64:$src1,
100 (bitconvert (load_mmx addr:$src2))))]>;
101 }
102
103 // MMXI_binop_rm_v1i64 - Simple MMX binary operator whose type is v1i64.
104 //
105 // FIXME: we could eliminate this and use MMXI_binop_rm instead if tblgen knew
106 // to collapse (bitconvert VT to VT) into its operand.
107 //
108 multiclass MMXI_binop_rm_v1i64<bits<8> opc, string OpcodeStr, SDNode OpNode,
109 bit Commutable = 0> {
Evan Cheng7fcccab2008-03-21 00:40:09 +0000110 def rr : MMXI<opc, MRMSrcReg, (outs VR64:$dst),
111 (ins VR64:$src1, VR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000112 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000113 [(set VR64:$dst, (v1i64 (OpNode VR64:$src1, VR64:$src2)))]> {
114 let isCommutable = Commutable;
115 }
Evan Cheng7fcccab2008-03-21 00:40:09 +0000116 def rm : MMXI<opc, MRMSrcMem, (outs VR64:$dst),
117 (ins VR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000118 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000119 [(set VR64:$dst,
120 (OpNode VR64:$src1,(load_mmx addr:$src2)))]>;
121 }
122
123 multiclass MMXI_binop_rmi_int<bits<8> opc, bits<8> opc2, Format ImmForm,
Evan Chengf90f8f82008-05-03 00:52:09 +0000124 string OpcodeStr, Intrinsic IntId,
125 Intrinsic IntId2> {
Evan Cheng7fcccab2008-03-21 00:40:09 +0000126 def rr : MMXI<opc, MRMSrcReg, (outs VR64:$dst),
127 (ins VR64:$src1, VR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000128 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000129 [(set VR64:$dst, (IntId VR64:$src1, VR64:$src2))]>;
Evan Cheng7fcccab2008-03-21 00:40:09 +0000130 def rm : MMXI<opc, MRMSrcMem, (outs VR64:$dst),
131 (ins VR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000132 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000133 [(set VR64:$dst, (IntId VR64:$src1,
134 (bitconvert (load_mmx addr:$src2))))]>;
Evan Cheng7fcccab2008-03-21 00:40:09 +0000135 def ri : MMXIi8<opc2, ImmForm, (outs VR64:$dst),
136 (ins VR64:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000137 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Evan Chengf90f8f82008-05-03 00:52:09 +0000138 [(set VR64:$dst, (IntId2 VR64:$src1, (i32 imm:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000139 }
140}
141
142//===----------------------------------------------------------------------===//
143// MMX EMMS & FEMMS Instructions
144//===----------------------------------------------------------------------===//
145
Eric Christopher74c525e2009-08-10 22:37:37 +0000146def MMX_EMMS : MMXI<0x77, RawFrm, (outs), (ins), "emms",
Sean Callanan2c48df22009-12-18 00:01:26 +0000147 [(int_x86_mmx_emms)]>;
Eric Christopher74c525e2009-08-10 22:37:37 +0000148def MMX_FEMMS : MMXI<0x0E, RawFrm, (outs), (ins), "femms",
Sean Callanan2c48df22009-12-18 00:01:26 +0000149 [(int_x86_mmx_femms)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000150
151//===----------------------------------------------------------------------===//
152// MMX Scalar Instructions
153//===----------------------------------------------------------------------===//
154
155// Data Transfer Instructions
Evan Chengb783fa32007-07-19 01:14:50 +0000156def MMX_MOVD64rr : MMXI<0x6E, MRMSrcReg, (outs VR64:$dst), (ins GR32:$src),
Evan Chengd1045a62008-02-18 23:04:32 +0000157 "movd\t{$src, $dst|$dst, $src}",
Sean Callanan2c48df22009-12-18 00:01:26 +0000158 [(set VR64:$dst,
159 (v2i32 (scalar_to_vector GR32:$src)))]>;
Dan Gohman5574cc72008-12-03 18:15:48 +0000160let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000161def MMX_MOVD64rm : MMXI<0x6E, MRMSrcMem, (outs VR64:$dst), (ins i32mem:$src),
Evan Chengd1045a62008-02-18 23:04:32 +0000162 "movd\t{$src, $dst|$dst, $src}",
Eric Christopher74c525e2009-08-10 22:37:37 +0000163 [(set VR64:$dst,
Sean Callanan2c48df22009-12-18 00:01:26 +0000164 (v2i32 (scalar_to_vector (loadi32 addr:$src))))]>;
Eric Christopher74c525e2009-08-10 22:37:37 +0000165let mayStore = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000166def MMX_MOVD64mr : MMXI<0x7E, MRMDestMem, (outs), (ins i32mem:$dst, VR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000167 "movd\t{$src, $dst|$dst, $src}", []>;
Sean Callanan2c48df22009-12-18 00:01:26 +0000168def MMX_MOVD64grr : MMXI<0x7E, MRMDestReg, (outs), (ins GR32:$dst, VR64:$src),
169 "movd\t{$src, $dst|$dst, $src}", []>;
170def MMX_MOVQ64gmr : MMXRI<0x7E, MRMDestMem, (outs),
171 (ins i64mem:$dst, VR64:$src),
172 "movq\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000173
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000174let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000175def MMX_MOVD64to64rr : MMXRI<0x6E, MRMSrcReg, (outs VR64:$dst), (ins GR64:$src),
Evan Chengef356282009-02-23 09:03:22 +0000176 "movd\t{$src, $dst|$dst, $src}",
177 []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000178
Evan Chengcd6d09d2009-08-03 18:07:19 +0000179let neverHasSideEffects = 1 in
Rafael Espindola97b78282009-08-03 05:21:05 +0000180// These are 64 bit moves, but since the OS X assembler doesn't
181// recognize a register-register movq, we write them as
182// movd.
Rafael Espindolac1fcb8c2009-08-03 03:27:05 +0000183def MMX_MOVD64from64rr : MMXRI<0x7E, MRMDestReg,
Evan Chengef356282009-02-23 09:03:22 +0000184 (outs GR64:$dst), (ins VR64:$src),
Rafael Espindola97b78282009-08-03 05:21:05 +0000185 "movd\t{$src, $dst|$dst, $src}", []>;
Rafael Espindolac1fcb8c2009-08-03 03:27:05 +0000186def MMX_MOVD64rrv164 : MMXI<0x6E, MRMSrcReg, (outs VR64:$dst), (ins GR64:$src),
Rafael Espindola97b78282009-08-03 05:21:05 +0000187 "movd\t{$src, $dst|$dst, $src}",
Eric Christopher74c525e2009-08-10 22:37:37 +0000188 [(set VR64:$dst,
Sean Callanan2c48df22009-12-18 00:01:26 +0000189 (v1i64 (scalar_to_vector GR64:$src)))]>;
Dan Gohman4535ae32008-04-15 23:55:07 +0000190
191let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000192def MMX_MOVQ64rr : MMXI<0x6F, MRMSrcReg, (outs VR64:$dst), (ins VR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000193 "movq\t{$src, $dst|$dst, $src}", []>;
Dan Gohman5574cc72008-12-03 18:15:48 +0000194let canFoldAsLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000195def MMX_MOVQ64rm : MMXI<0x6F, MRMSrcMem, (outs VR64:$dst), (ins i64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000196 "movq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000197 [(set VR64:$dst, (load_mmx addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000198def MMX_MOVQ64mr : MMXI<0x7F, MRMDestMem, (outs), (ins i64mem:$dst, VR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000199 "movq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000200 [(store (v1i64 VR64:$src), addr:$dst)]>;
201
Eli Friedman6ff96fc2009-07-09 16:49:25 +0000202def MMX_MOVDQ2Qrr : SDIi8<0xD6, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000203 "movdq2q\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000204 [(set VR64:$dst,
Evan Cheng1428f582008-04-25 20:12:46 +0000205 (v1i64 (bitconvert
206 (i64 (vector_extract (v2i64 VR128:$src),
207 (iPTR 0))))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000208
Eli Friedman6ff96fc2009-07-09 16:49:25 +0000209def MMX_MOVQ2DQrr : SSDIi8<0xD6, MRMSrcReg, (outs VR128:$dst), (ins VR64:$src),
Bill Wendling64fe3dd2008-08-27 21:32:04 +0000210 "movq2dq\t{$src, $dst|$dst, $src}",
Evan Cheng5e4d1e72008-04-25 18:19:54 +0000211 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +0000212 (movl immAllZerosV,
213 (v2i64 (scalar_to_vector (i64 (bitconvert VR64:$src))))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000214
Evan Chengef356282009-02-23 09:03:22 +0000215let neverHasSideEffects = 1 in
Eli Friedman6ff96fc2009-07-09 16:49:25 +0000216def MMX_MOVQ2FR64rr: SSDIi8<0xD6, MRMSrcReg, (outs FR64:$dst), (ins VR64:$src),
Evan Chengef356282009-02-23 09:03:22 +0000217 "movq2dq\t{$src, $dst|$dst, $src}", []>;
218
Evan Chengb783fa32007-07-19 01:14:50 +0000219def MMX_MOVNTQmr : MMXI<0xE7, MRMDestMem, (outs), (ins i64mem:$dst, VR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000220 "movntq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000221 [(int_x86_mmx_movnt_dq addr:$dst, VR64:$src)]>;
222
223let AddedComplexity = 15 in
224// movd to MMX register zero-extends
Anders Carlssona31d51a2008-02-29 01:35:12 +0000225def MMX_MOVZDI2PDIrr : MMXI<0x6E, MRMSrcReg, (outs VR64:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000226 "movd\t{$src, $dst|$dst, $src}",
Evan Cheng40ee6e52008-05-08 00:57:18 +0000227 [(set VR64:$dst,
Evan Chenge9b9c672008-05-09 21:53:03 +0000228 (v2i32 (X86vzmovl (v2i32 (scalar_to_vector GR32:$src)))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000229let AddedComplexity = 20 in
Eric Christopher74c525e2009-08-10 22:37:37 +0000230def MMX_MOVZDI2PDIrm : MMXI<0x6E, MRMSrcMem, (outs VR64:$dst),
Sean Callanan2c48df22009-12-18 00:01:26 +0000231 (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000232 "movd\t{$src, $dst|$dst, $src}",
Evan Cheng40ee6e52008-05-08 00:57:18 +0000233 [(set VR64:$dst,
Evan Chenge9b9c672008-05-09 21:53:03 +0000234 (v2i32 (X86vzmovl (v2i32
Evan Cheng40ee6e52008-05-08 00:57:18 +0000235 (scalar_to_vector (loadi32 addr:$src))))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000236
237// Arithmetic Instructions
238
239// -- Addition
240defm MMX_PADDB : MMXI_binop_rm<0xFC, "paddb", add, v8i8, 1>;
241defm MMX_PADDW : MMXI_binop_rm<0xFD, "paddw", add, v4i16, 1>;
242defm MMX_PADDD : MMXI_binop_rm<0xFE, "paddd", add, v2i32, 1>;
243defm MMX_PADDQ : MMXI_binop_rm<0xD4, "paddq", add, v1i64, 1>;
244
245defm MMX_PADDSB : MMXI_binop_rm_int<0xEC, "paddsb" , int_x86_mmx_padds_b, 1>;
246defm MMX_PADDSW : MMXI_binop_rm_int<0xED, "paddsw" , int_x86_mmx_padds_w, 1>;
247
248defm MMX_PADDUSB : MMXI_binop_rm_int<0xDC, "paddusb", int_x86_mmx_paddus_b, 1>;
249defm MMX_PADDUSW : MMXI_binop_rm_int<0xDD, "paddusw", int_x86_mmx_paddus_w, 1>;
250
251// -- Subtraction
252defm MMX_PSUBB : MMXI_binop_rm<0xF8, "psubb", sub, v8i8>;
253defm MMX_PSUBW : MMXI_binop_rm<0xF9, "psubw", sub, v4i16>;
254defm MMX_PSUBD : MMXI_binop_rm<0xFA, "psubd", sub, v2i32>;
255defm MMX_PSUBQ : MMXI_binop_rm<0xFB, "psubq", sub, v1i64>;
256
257defm MMX_PSUBSB : MMXI_binop_rm_int<0xE8, "psubsb" , int_x86_mmx_psubs_b>;
258defm MMX_PSUBSW : MMXI_binop_rm_int<0xE9, "psubsw" , int_x86_mmx_psubs_w>;
259
260defm MMX_PSUBUSB : MMXI_binop_rm_int<0xD8, "psubusb", int_x86_mmx_psubus_b>;
261defm MMX_PSUBUSW : MMXI_binop_rm_int<0xD9, "psubusw", int_x86_mmx_psubus_w>;
262
263// -- Multiplication
264defm MMX_PMULLW : MMXI_binop_rm<0xD5, "pmullw", mul, v4i16, 1>;
265
266defm MMX_PMULHW : MMXI_binop_rm_int<0xE5, "pmulhw", int_x86_mmx_pmulh_w, 1>;
267defm MMX_PMULHUW : MMXI_binop_rm_int<0xE4, "pmulhuw", int_x86_mmx_pmulhu_w, 1>;
268defm MMX_PMULUDQ : MMXI_binop_rm_int<0xF4, "pmuludq", int_x86_mmx_pmulu_dq, 1>;
269
270// -- Miscellanea
271defm MMX_PMADDWD : MMXI_binop_rm_int<0xF5, "pmaddwd", int_x86_mmx_pmadd_wd, 1>;
272
273defm MMX_PAVGB : MMXI_binop_rm_int<0xE0, "pavgb", int_x86_mmx_pavg_b, 1>;
274defm MMX_PAVGW : MMXI_binop_rm_int<0xE3, "pavgw", int_x86_mmx_pavg_w, 1>;
275
276defm MMX_PMINUB : MMXI_binop_rm_int<0xDA, "pminub", int_x86_mmx_pminu_b, 1>;
277defm MMX_PMINSW : MMXI_binop_rm_int<0xEA, "pminsw", int_x86_mmx_pmins_w, 1>;
278
279defm MMX_PMAXUB : MMXI_binop_rm_int<0xDE, "pmaxub", int_x86_mmx_pmaxu_b, 1>;
280defm MMX_PMAXSW : MMXI_binop_rm_int<0xEE, "pmaxsw", int_x86_mmx_pmaxs_w, 1>;
281
Bill Wendling953ad2e2009-05-28 02:04:00 +0000282defm MMX_PSADBW : MMXI_binop_rm_int<0xF6, "psadbw", int_x86_mmx_psad_bw, 1>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000283
284// Logical Instructions
285defm MMX_PAND : MMXI_binop_rm_v1i64<0xDB, "pand", and, 1>;
286defm MMX_POR : MMXI_binop_rm_v1i64<0xEB, "por" , or, 1>;
287defm MMX_PXOR : MMXI_binop_rm_v1i64<0xEF, "pxor", xor, 1>;
288
Eric Christopher74c525e2009-08-10 22:37:37 +0000289let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000290 def MMX_PANDNrr : MMXI<0xDF, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000291 (outs VR64:$dst), (ins VR64:$src1, VR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000292 "pandn\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000293 [(set VR64:$dst, (v1i64 (and (vnot VR64:$src1),
294 VR64:$src2)))]>;
295 def MMX_PANDNrm : MMXI<0xDF, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000296 (outs VR64:$dst), (ins VR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000297 "pandn\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000298 [(set VR64:$dst, (v1i64 (and (vnot VR64:$src1),
299 (load addr:$src2))))]>;
300}
301
302// Shift Instructions
303defm MMX_PSRLW : MMXI_binop_rmi_int<0xD1, 0x71, MRM2r, "psrlw",
Evan Chengf90f8f82008-05-03 00:52:09 +0000304 int_x86_mmx_psrl_w, int_x86_mmx_psrli_w>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000305defm MMX_PSRLD : MMXI_binop_rmi_int<0xD2, 0x72, MRM2r, "psrld",
Evan Chengf90f8f82008-05-03 00:52:09 +0000306 int_x86_mmx_psrl_d, int_x86_mmx_psrli_d>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000307defm MMX_PSRLQ : MMXI_binop_rmi_int<0xD3, 0x73, MRM2r, "psrlq",
Evan Chengf90f8f82008-05-03 00:52:09 +0000308 int_x86_mmx_psrl_q, int_x86_mmx_psrli_q>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000309
310defm MMX_PSLLW : MMXI_binop_rmi_int<0xF1, 0x71, MRM6r, "psllw",
Evan Chengf90f8f82008-05-03 00:52:09 +0000311 int_x86_mmx_psll_w, int_x86_mmx_pslli_w>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000312defm MMX_PSLLD : MMXI_binop_rmi_int<0xF2, 0x72, MRM6r, "pslld",
Evan Chengf90f8f82008-05-03 00:52:09 +0000313 int_x86_mmx_psll_d, int_x86_mmx_pslli_d>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000314defm MMX_PSLLQ : MMXI_binop_rmi_int<0xF3, 0x73, MRM6r, "psllq",
Evan Chengf90f8f82008-05-03 00:52:09 +0000315 int_x86_mmx_psll_q, int_x86_mmx_pslli_q>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000316
317defm MMX_PSRAW : MMXI_binop_rmi_int<0xE1, 0x71, MRM4r, "psraw",
Evan Chengf90f8f82008-05-03 00:52:09 +0000318 int_x86_mmx_psra_w, int_x86_mmx_psrai_w>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000319defm MMX_PSRAD : MMXI_binop_rmi_int<0xE2, 0x72, MRM4r, "psrad",
Evan Chengf90f8f82008-05-03 00:52:09 +0000320 int_x86_mmx_psra_d, int_x86_mmx_psrai_d>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000321
Evan Chengdea99362008-05-29 08:22:04 +0000322// Shift up / down and insert zero's.
323def : Pat<(v1i64 (X86vshl VR64:$src, (i8 imm:$amt))),
324 (v1i64 (MMX_PSLLQri VR64:$src, imm:$amt))>;
325def : Pat<(v1i64 (X86vshr VR64:$src, (i8 imm:$amt))),
326 (v1i64 (MMX_PSRLQri VR64:$src, imm:$amt))>;
327
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000328// Comparison Instructions
329defm MMX_PCMPEQB : MMXI_binop_rm_int<0x74, "pcmpeqb", int_x86_mmx_pcmpeq_b>;
330defm MMX_PCMPEQW : MMXI_binop_rm_int<0x75, "pcmpeqw", int_x86_mmx_pcmpeq_w>;
331defm MMX_PCMPEQD : MMXI_binop_rm_int<0x76, "pcmpeqd", int_x86_mmx_pcmpeq_d>;
332
333defm MMX_PCMPGTB : MMXI_binop_rm_int<0x64, "pcmpgtb", int_x86_mmx_pcmpgt_b>;
334defm MMX_PCMPGTW : MMXI_binop_rm_int<0x65, "pcmpgtw", int_x86_mmx_pcmpgt_w>;
335defm MMX_PCMPGTD : MMXI_binop_rm_int<0x66, "pcmpgtd", int_x86_mmx_pcmpgt_d>;
336
337// Conversion Instructions
338
339// -- Unpack Instructions
Eric Christopher74c525e2009-08-10 22:37:37 +0000340let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000341 // Unpack High Packed Data Instructions
Eric Christopher74c525e2009-08-10 22:37:37 +0000342 def MMX_PUNPCKHBWrr : MMXI<0x68, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000343 (outs VR64:$dst), (ins VR64:$src1, VR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000344 "punpckhbw\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000345 [(set VR64:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +0000346 (v8i8 (mmx_unpckh VR64:$src1, VR64:$src2)))]>;
Eric Christopher74c525e2009-08-10 22:37:37 +0000347 def MMX_PUNPCKHBWrm : MMXI<0x68, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000348 (outs VR64:$dst), (ins VR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000349 "punpckhbw\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000350 [(set VR64:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +0000351 (v8i8 (mmx_unpckh VR64:$src1,
352 (bc_v8i8 (load_mmx addr:$src2)))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000353
Eric Christopher74c525e2009-08-10 22:37:37 +0000354 def MMX_PUNPCKHWDrr : MMXI<0x69, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000355 (outs VR64:$dst), (ins VR64:$src1, VR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000356 "punpckhwd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000357 [(set VR64:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +0000358 (v4i16 (mmx_unpckh VR64:$src1, VR64:$src2)))]>;
Eric Christopher74c525e2009-08-10 22:37:37 +0000359 def MMX_PUNPCKHWDrm : MMXI<0x69, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000360 (outs VR64:$dst), (ins VR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000361 "punpckhwd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000362 [(set VR64:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +0000363 (v4i16 (mmx_unpckh VR64:$src1,
364 (bc_v4i16 (load_mmx addr:$src2)))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000365
Eric Christopher74c525e2009-08-10 22:37:37 +0000366 def MMX_PUNPCKHDQrr : MMXI<0x6A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000367 (outs VR64:$dst), (ins VR64:$src1, VR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000368 "punpckhdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000369 [(set VR64:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +0000370 (v2i32 (mmx_unpckh VR64:$src1, VR64:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000371 def MMX_PUNPCKHDQrm : MMXI<0x6A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000372 (outs VR64:$dst), (ins VR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000373 "punpckhdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000374 [(set VR64:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +0000375 (v2i32 (mmx_unpckh VR64:$src1,
376 (bc_v2i32 (load_mmx addr:$src2)))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000377
378 // Unpack Low Packed Data Instructions
379 def MMX_PUNPCKLBWrr : MMXI<0x60, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000380 (outs VR64:$dst), (ins VR64:$src1, VR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000381 "punpcklbw\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000382 [(set VR64:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +0000383 (v8i8 (mmx_unpckl VR64:$src1, VR64:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000384 def MMX_PUNPCKLBWrm : MMXI<0x60, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000385 (outs VR64:$dst), (ins VR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000386 "punpcklbw\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000387 [(set VR64:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +0000388 (v8i8 (mmx_unpckl VR64:$src1,
389 (bc_v8i8 (load_mmx addr:$src2)))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000390
391 def MMX_PUNPCKLWDrr : MMXI<0x61, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000392 (outs VR64:$dst), (ins VR64:$src1, VR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000393 "punpcklwd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000394 [(set VR64:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +0000395 (v4i16 (mmx_unpckl VR64:$src1, VR64:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000396 def MMX_PUNPCKLWDrm : MMXI<0x61, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000397 (outs VR64:$dst), (ins VR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000398 "punpcklwd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000399 [(set VR64:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +0000400 (v4i16 (mmx_unpckl VR64:$src1,
401 (bc_v4i16 (load_mmx addr:$src2)))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000402
Eric Christopher74c525e2009-08-10 22:37:37 +0000403 def MMX_PUNPCKLDQrr : MMXI<0x62, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000404 (outs VR64:$dst), (ins VR64:$src1, VR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000405 "punpckldq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000406 [(set VR64:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +0000407 (v2i32 (mmx_unpckl VR64:$src1, VR64:$src2)))]>;
Eric Christopher74c525e2009-08-10 22:37:37 +0000408 def MMX_PUNPCKLDQrm : MMXI<0x62, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000409 (outs VR64:$dst), (ins VR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000410 "punpckldq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000411 [(set VR64:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +0000412 (v2i32 (mmx_unpckl VR64:$src1,
413 (bc_v2i32 (load_mmx addr:$src2)))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000414}
415
416// -- Pack Instructions
417defm MMX_PACKSSWB : MMXI_binop_rm_int<0x63, "packsswb", int_x86_mmx_packsswb>;
418defm MMX_PACKSSDW : MMXI_binop_rm_int<0x6B, "packssdw", int_x86_mmx_packssdw>;
419defm MMX_PACKUSWB : MMXI_binop_rm_int<0x67, "packuswb", int_x86_mmx_packuswb>;
420
421// -- Shuffle Instructions
422def MMX_PSHUFWri : MMXIi8<0x70, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000423 (outs VR64:$dst), (ins VR64:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000424 "pshufw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000425 [(set VR64:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +0000426 (v4i16 (mmx_pshufw:$src2 VR64:$src1, (undef))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000427def MMX_PSHUFWmi : MMXIi8<0x70, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000428 (outs VR64:$dst), (ins i64mem:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000429 "pshufw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000430 [(set VR64:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +0000431 (mmx_pshufw:$src2 (bc_v4i16 (load_mmx addr:$src1)),
432 (undef)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000433
434// -- Conversion Instructions
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000435let neverHasSideEffects = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000436def MMX_CVTPD2PIrr : MMX2I<0x2D, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000437 "cvtpd2pi\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000438let mayLoad = 1 in
Eric Christopher74c525e2009-08-10 22:37:37 +0000439def MMX_CVTPD2PIrm : MMX2I<0x2D, MRMSrcMem, (outs VR64:$dst),
Sean Callanan2c48df22009-12-18 00:01:26 +0000440 (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000441 "cvtpd2pi\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000442
Evan Chengb783fa32007-07-19 01:14:50 +0000443def MMX_CVTPI2PDrr : MMX2I<0x2A, MRMSrcReg, (outs VR128:$dst), (ins VR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000444 "cvtpi2pd\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000445let mayLoad = 1 in
Eric Christopher74c525e2009-08-10 22:37:37 +0000446def MMX_CVTPI2PDrm : MMX2I<0x2A, MRMSrcMem, (outs VR128:$dst),
Sean Callanan2c48df22009-12-18 00:01:26 +0000447 (ins i64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000448 "cvtpi2pd\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000449
Evan Chengb783fa32007-07-19 01:14:50 +0000450def MMX_CVTPI2PSrr : MMXI<0x2A, MRMSrcReg, (outs VR128:$dst), (ins VR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000451 "cvtpi2ps\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000452let mayLoad = 1 in
Eric Christopher74c525e2009-08-10 22:37:37 +0000453def MMX_CVTPI2PSrm : MMXI<0x2A, MRMSrcMem, (outs VR128:$dst),
Sean Callanan2c48df22009-12-18 00:01:26 +0000454 (ins i64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000455 "cvtpi2ps\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000456
Evan Chengb783fa32007-07-19 01:14:50 +0000457def MMX_CVTPS2PIrr : MMXI<0x2D, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000458 "cvtps2pi\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000459let mayLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000460def MMX_CVTPS2PIrm : MMXI<0x2D, MRMSrcMem, (outs VR64:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000461 "cvtps2pi\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000462
Evan Chengb783fa32007-07-19 01:14:50 +0000463def MMX_CVTTPD2PIrr : MMX2I<0x2C, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000464 "cvttpd2pi\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000465let mayLoad = 1 in
Eric Christopher74c525e2009-08-10 22:37:37 +0000466def MMX_CVTTPD2PIrm : MMX2I<0x2C, MRMSrcMem, (outs VR64:$dst),
Sean Callanan2c48df22009-12-18 00:01:26 +0000467 (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000468 "cvttpd2pi\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000469
Evan Chengb783fa32007-07-19 01:14:50 +0000470def MMX_CVTTPS2PIrr : MMXI<0x2C, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000471 "cvttps2pi\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000472let mayLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000473def MMX_CVTTPS2PIrm : MMXI<0x2C, MRMSrcMem, (outs VR64:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000474 "cvttps2pi\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000475} // end neverHasSideEffects
476
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000477
478// Extract / Insert
479def MMX_X86pextrw : SDNode<"X86ISD::PEXTRW", SDTypeProfile<1, 2, []>, []>;
480def MMX_X86pinsrw : SDNode<"X86ISD::PINSRW", SDTypeProfile<1, 3, []>, []>;
481
482def MMX_PEXTRWri : MMXIi8<0xC5, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000483 (outs GR32:$dst), (ins VR64:$src1, i16i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000484 "pextrw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000485 [(set GR32:$dst, (MMX_X86pextrw (v4i16 VR64:$src1),
486 (iPTR imm:$src2)))]>;
Eric Christopher74c525e2009-08-10 22:37:37 +0000487let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000488 def MMX_PINSRWrri : MMXIi8<0xC4, MRMSrcReg,
Sean Callanan2c48df22009-12-18 00:01:26 +0000489 (outs VR64:$dst),
490 (ins VR64:$src1, GR32:$src2,i16i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +0000491 "pinsrw\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000492 [(set VR64:$dst, (v4i16 (MMX_X86pinsrw (v4i16 VR64:$src1),
Eric Christopher74c525e2009-08-10 22:37:37 +0000493 GR32:$src2,(iPTR imm:$src3))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000494 def MMX_PINSRWrmi : MMXIi8<0xC4, MRMSrcMem,
Sean Callanan2c48df22009-12-18 00:01:26 +0000495 (outs VR64:$dst),
496 (ins VR64:$src1, i16mem:$src2, i16i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +0000497 "pinsrw\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000498 [(set VR64:$dst,
499 (v4i16 (MMX_X86pinsrw (v4i16 VR64:$src1),
500 (i32 (anyext (loadi16 addr:$src2))),
501 (iPTR imm:$src3))))]>;
502}
503
504// Mask creation
Evan Chengb783fa32007-07-19 01:14:50 +0000505def MMX_PMOVMSKBrr : MMXI<0xD7, MRMSrcReg, (outs GR32:$dst), (ins VR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000506 "pmovmskb\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000507 [(set GR32:$dst, (int_x86_mmx_pmovmskb VR64:$src))]>;
508
509// Misc.
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000510let Uses = [EDI] in
Bill Wendling8fb68282009-06-23 19:52:59 +0000511def MMX_MASKMOVQ : MMXI<0xF7, MRMSrcReg, (outs), (ins VR64:$src, VR64:$mask),
Dan Gohman91888f02007-07-31 20:11:57 +0000512 "maskmovq\t{$mask, $src|$src, $mask}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000513 [(int_x86_mmx_maskmovq VR64:$src, VR64:$mask, EDI)]>;
Anton Korobeynikov0e70d102008-08-23 15:53:19 +0000514let Uses = [RDI] in
Bill Wendling8fb68282009-06-23 19:52:59 +0000515def MMX_MASKMOVQ64: MMXI64<0xF7, MRMSrcReg, (outs), (ins VR64:$src, VR64:$mask),
Anton Korobeynikov0e70d102008-08-23 15:53:19 +0000516 "maskmovq\t{$mask, $src|$src, $mask}",
517 [(int_x86_mmx_maskmovq VR64:$src, VR64:$mask, RDI)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000518
519//===----------------------------------------------------------------------===//
520// Alias Instructions
521//===----------------------------------------------------------------------===//
522
523// Alias instructions that map zero vector to pxor.
Daniel Dunbara0e62002009-08-11 22:17:52 +0000524let isReMaterializable = 1, isCodeGenOnly = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000525 def MMX_V_SET0 : MMXI<0xEF, MRMInitReg, (outs VR64:$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +0000526 "pxor\t$dst, $dst",
Chris Lattnere6aa3862007-11-25 00:24:49 +0000527 [(set VR64:$dst, (v2i32 immAllZerosV))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000528 def MMX_V_SETALLONES : MMXI<0x76, MRMInitReg, (outs VR64:$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +0000529 "pcmpeqd\t$dst, $dst",
Chris Lattnere6aa3862007-11-25 00:24:49 +0000530 [(set VR64:$dst, (v2i32 immAllOnesV))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000531}
532
Evan Chenga15896e2008-03-12 07:02:50 +0000533let Predicates = [HasMMX] in {
534 def : Pat<(v1i64 immAllZerosV), (MMX_V_SET0)>;
535 def : Pat<(v4i16 immAllZerosV), (MMX_V_SET0)>;
536 def : Pat<(v8i8 immAllZerosV), (MMX_V_SET0)>;
537}
538
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000539//===----------------------------------------------------------------------===//
540// Non-Instruction Patterns
541//===----------------------------------------------------------------------===//
542
543// Store 64-bit integer vector values.
544def : Pat<(store (v8i8 VR64:$src), addr:$dst),
545 (MMX_MOVQ64mr addr:$dst, VR64:$src)>;
546def : Pat<(store (v4i16 VR64:$src), addr:$dst),
547 (MMX_MOVQ64mr addr:$dst, VR64:$src)>;
548def : Pat<(store (v2i32 VR64:$src), addr:$dst),
549 (MMX_MOVQ64mr addr:$dst, VR64:$src)>;
Dale Johannesena585daf2008-06-24 22:01:44 +0000550def : Pat<(store (v2f32 VR64:$src), addr:$dst),
551 (MMX_MOVQ64mr addr:$dst, VR64:$src)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000552def : Pat<(store (v1i64 VR64:$src), addr:$dst),
553 (MMX_MOVQ64mr addr:$dst, VR64:$src)>;
554
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000555// Bit convert.
556def : Pat<(v8i8 (bitconvert (v1i64 VR64:$src))), (v8i8 VR64:$src)>;
557def : Pat<(v8i8 (bitconvert (v2i32 VR64:$src))), (v8i8 VR64:$src)>;
Dale Johannesena585daf2008-06-24 22:01:44 +0000558def : Pat<(v8i8 (bitconvert (v2f32 VR64:$src))), (v8i8 VR64:$src)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000559def : Pat<(v8i8 (bitconvert (v4i16 VR64:$src))), (v8i8 VR64:$src)>;
560def : Pat<(v4i16 (bitconvert (v1i64 VR64:$src))), (v4i16 VR64:$src)>;
561def : Pat<(v4i16 (bitconvert (v2i32 VR64:$src))), (v4i16 VR64:$src)>;
Dale Johannesena585daf2008-06-24 22:01:44 +0000562def : Pat<(v4i16 (bitconvert (v2f32 VR64:$src))), (v4i16 VR64:$src)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000563def : Pat<(v4i16 (bitconvert (v8i8 VR64:$src))), (v4i16 VR64:$src)>;
564def : Pat<(v2i32 (bitconvert (v1i64 VR64:$src))), (v2i32 VR64:$src)>;
Dale Johannesena585daf2008-06-24 22:01:44 +0000565def : Pat<(v2i32 (bitconvert (v2f32 VR64:$src))), (v2i32 VR64:$src)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000566def : Pat<(v2i32 (bitconvert (v4i16 VR64:$src))), (v2i32 VR64:$src)>;
567def : Pat<(v2i32 (bitconvert (v8i8 VR64:$src))), (v2i32 VR64:$src)>;
Dale Johannesena585daf2008-06-24 22:01:44 +0000568def : Pat<(v2f32 (bitconvert (v1i64 VR64:$src))), (v2f32 VR64:$src)>;
569def : Pat<(v2f32 (bitconvert (v2i32 VR64:$src))), (v2f32 VR64:$src)>;
570def : Pat<(v2f32 (bitconvert (v4i16 VR64:$src))), (v2f32 VR64:$src)>;
571def : Pat<(v2f32 (bitconvert (v8i8 VR64:$src))), (v2f32 VR64:$src)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000572def : Pat<(v1i64 (bitconvert (v2i32 VR64:$src))), (v1i64 VR64:$src)>;
Dale Johannesena585daf2008-06-24 22:01:44 +0000573def : Pat<(v1i64 (bitconvert (v2f32 VR64:$src))), (v1i64 VR64:$src)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000574def : Pat<(v1i64 (bitconvert (v4i16 VR64:$src))), (v1i64 VR64:$src)>;
575def : Pat<(v1i64 (bitconvert (v8i8 VR64:$src))), (v1i64 VR64:$src)>;
576
577// 64-bit bit convert.
578def : Pat<(v1i64 (bitconvert (i64 GR64:$src))),
579 (MMX_MOVD64to64rr GR64:$src)>;
580def : Pat<(v2i32 (bitconvert (i64 GR64:$src))),
581 (MMX_MOVD64to64rr GR64:$src)>;
Dale Johannesena585daf2008-06-24 22:01:44 +0000582def : Pat<(v2f32 (bitconvert (i64 GR64:$src))),
583 (MMX_MOVD64to64rr GR64:$src)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000584def : Pat<(v4i16 (bitconvert (i64 GR64:$src))),
585 (MMX_MOVD64to64rr GR64:$src)>;
586def : Pat<(v8i8 (bitconvert (i64 GR64:$src))),
587 (MMX_MOVD64to64rr GR64:$src)>;
Dan Gohman4535ae32008-04-15 23:55:07 +0000588def : Pat<(i64 (bitconvert (v1i64 VR64:$src))),
589 (MMX_MOVD64from64rr VR64:$src)>;
590def : Pat<(i64 (bitconvert (v2i32 VR64:$src))),
591 (MMX_MOVD64from64rr VR64:$src)>;
Dale Johannesena585daf2008-06-24 22:01:44 +0000592def : Pat<(i64 (bitconvert (v2f32 VR64:$src))),
593 (MMX_MOVD64from64rr VR64:$src)>;
Dan Gohman4535ae32008-04-15 23:55:07 +0000594def : Pat<(i64 (bitconvert (v4i16 VR64:$src))),
595 (MMX_MOVD64from64rr VR64:$src)>;
596def : Pat<(i64 (bitconvert (v8i8 VR64:$src))),
597 (MMX_MOVD64from64rr VR64:$src)>;
Evan Chengef356282009-02-23 09:03:22 +0000598def : Pat<(f64 (bitconvert (v1i64 VR64:$src))),
599 (MMX_MOVQ2FR64rr VR64:$src)>;
600def : Pat<(f64 (bitconvert (v2i32 VR64:$src))),
601 (MMX_MOVQ2FR64rr VR64:$src)>;
602def : Pat<(f64 (bitconvert (v4i16 VR64:$src))),
603 (MMX_MOVQ2FR64rr VR64:$src)>;
604def : Pat<(f64 (bitconvert (v8i8 VR64:$src))),
605 (MMX_MOVQ2FR64rr VR64:$src)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000606
Evan Cheng778641e2008-11-05 06:04:51 +0000607let AddedComplexity = 20 in {
Evan Cheng778641e2008-11-05 06:04:51 +0000608 def : Pat<(v2i32 (X86vzmovl (bc_v2i32 (load_mmx addr:$src)))),
Eric Christopher74c525e2009-08-10 22:37:37 +0000609 (MMX_MOVZDI2PDIrm addr:$src)>;
Evan Chengb76ecc82008-12-03 19:38:05 +0000610}
611
612// Clear top half.
613let AddedComplexity = 15 in {
Evan Chengb76ecc82008-12-03 19:38:05 +0000614 def : Pat<(v2i32 (X86vzmovl VR64:$src)),
615 (MMX_PUNPCKLDQrr VR64:$src, (MMX_V_SET0))>;
Evan Cheng778641e2008-11-05 06:04:51 +0000616}
617
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000618// Patterns to perform canonical versions of vector shuffling.
619let AddedComplexity = 10 in {
Nate Begeman543d2142009-04-27 18:41:29 +0000620 def : Pat<(v8i8 (mmx_unpckl_undef VR64:$src, (undef))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000621 (MMX_PUNPCKLBWrr VR64:$src, VR64:$src)>;
Nate Begeman543d2142009-04-27 18:41:29 +0000622 def : Pat<(v4i16 (mmx_unpckl_undef VR64:$src, (undef))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000623 (MMX_PUNPCKLWDrr VR64:$src, VR64:$src)>;
Nate Begeman543d2142009-04-27 18:41:29 +0000624 def : Pat<(v2i32 (mmx_unpckl_undef VR64:$src, (undef))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000625 (MMX_PUNPCKLDQrr VR64:$src, VR64:$src)>;
626}
627
628let AddedComplexity = 10 in {
Nate Begeman543d2142009-04-27 18:41:29 +0000629 def : Pat<(v8i8 (mmx_unpckh_undef VR64:$src, (undef))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000630 (MMX_PUNPCKHBWrr VR64:$src, VR64:$src)>;
Nate Begeman543d2142009-04-27 18:41:29 +0000631 def : Pat<(v4i16 (mmx_unpckh_undef VR64:$src, (undef))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000632 (MMX_PUNPCKHWDrr VR64:$src, VR64:$src)>;
Nate Begeman543d2142009-04-27 18:41:29 +0000633 def : Pat<(v2i32 (mmx_unpckh_undef VR64:$src, (undef))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000634 (MMX_PUNPCKHDQrr VR64:$src, VR64:$src)>;
635}
636
637// Patterns to perform vector shuffling with a zeroed out vector.
638let AddedComplexity = 20 in {
Nate Begeman543d2142009-04-27 18:41:29 +0000639 def : Pat<(bc_v2i32 (mmx_unpckl immAllZerosV,
640 (v2i32 (scalar_to_vector (load_mmx addr:$src))))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000641 (MMX_PUNPCKLDQrm VR64:$src, VR64:$src)>;
642}
643
644// Some special case PANDN patterns.
645// FIXME: Get rid of these.
646def : Pat<(v1i64 (and (xor VR64:$src1, (bc_v1i64 (v2i32 immAllOnesV))),
647 VR64:$src2)),
648 (MMX_PANDNrr VR64:$src1, VR64:$src2)>;
Chris Lattnere6aa3862007-11-25 00:24:49 +0000649def : Pat<(v1i64 (and (xor VR64:$src1, (bc_v1i64 (v4i16 immAllOnesV_bc))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000650 VR64:$src2)),
651 (MMX_PANDNrr VR64:$src1, VR64:$src2)>;
Chris Lattnere6aa3862007-11-25 00:24:49 +0000652def : Pat<(v1i64 (and (xor VR64:$src1, (bc_v1i64 (v8i8 immAllOnesV_bc))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000653 VR64:$src2)),
654 (MMX_PANDNrr VR64:$src1, VR64:$src2)>;
655
656def : Pat<(v1i64 (and (xor VR64:$src1, (bc_v1i64 (v2i32 immAllOnesV))),
657 (load addr:$src2))),
658 (MMX_PANDNrm VR64:$src1, addr:$src2)>;
Chris Lattnere6aa3862007-11-25 00:24:49 +0000659def : Pat<(v1i64 (and (xor VR64:$src1, (bc_v1i64 (v4i16 immAllOnesV_bc))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000660 (load addr:$src2))),
661 (MMX_PANDNrm VR64:$src1, addr:$src2)>;
Chris Lattnere6aa3862007-11-25 00:24:49 +0000662def : Pat<(v1i64 (and (xor VR64:$src1, (bc_v1i64 (v8i8 immAllOnesV_bc))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000663 (load addr:$src2))),
664 (MMX_PANDNrm VR64:$src1, addr:$src2)>;
Evan Cheng2aea0b42008-04-25 19:11:04 +0000665
666// Move MMX to lower 64-bit of XMM
Evan Chengef356282009-02-23 09:03:22 +0000667def : Pat<(v2i64 (scalar_to_vector (i64 (bitconvert (v8i8 VR64:$src))))),
668 (v2i64 (MMX_MOVQ2DQrr VR64:$src))>;
669def : Pat<(v2i64 (scalar_to_vector (i64 (bitconvert (v4i16 VR64:$src))))),
670 (v2i64 (MMX_MOVQ2DQrr VR64:$src))>;
671def : Pat<(v2i64 (scalar_to_vector (i64 (bitconvert (v2i32 VR64:$src))))),
672 (v2i64 (MMX_MOVQ2DQrr VR64:$src))>;
673def : Pat<(v2i64 (scalar_to_vector (i64 (bitconvert (v1i64 VR64:$src))))),
Evan Cheng2aea0b42008-04-25 19:11:04 +0000674 (v2i64 (MMX_MOVQ2DQrr VR64:$src))>;
Evan Cheng1428f582008-04-25 20:12:46 +0000675
676// Move lower 64-bit of XMM to MMX.
677def : Pat<(v2i32 (bitconvert (i64 (vector_extract (v2i64 VR128:$src),
678 (iPTR 0))))),
679 (v2i32 (MMX_MOVDQ2Qrr VR128:$src))>;
680def : Pat<(v4i16 (bitconvert (i64 (vector_extract (v2i64 VR128:$src),
681 (iPTR 0))))),
682 (v4i16 (MMX_MOVDQ2Qrr VR128:$src))>;
683def : Pat<(v8i8 (bitconvert (i64 (vector_extract (v2i64 VR128:$src),
684 (iPTR 0))))),
685 (v8i8 (MMX_MOVDQ2Qrr VR128:$src))>;
686
Eli Friedman7dab4932009-07-22 01:06:52 +0000687// Patterns for vector comparisons
688def : Pat<(v8i8 (X86pcmpeqb VR64:$src1, VR64:$src2)),
689 (MMX_PCMPEQBrr VR64:$src1, VR64:$src2)>;
690def : Pat<(v8i8 (X86pcmpeqb VR64:$src1, (bitconvert (load_mmx addr:$src2)))),
691 (MMX_PCMPEQBrm VR64:$src1, addr:$src2)>;
692def : Pat<(v4i16 (X86pcmpeqw VR64:$src1, VR64:$src2)),
693 (MMX_PCMPEQWrr VR64:$src1, VR64:$src2)>;
694def : Pat<(v4i16 (X86pcmpeqw VR64:$src1, (bitconvert (load_mmx addr:$src2)))),
695 (MMX_PCMPEQWrm VR64:$src1, addr:$src2)>;
696def : Pat<(v2i32 (X86pcmpeqd VR64:$src1, VR64:$src2)),
697 (MMX_PCMPEQDrr VR64:$src1, VR64:$src2)>;
698def : Pat<(v2i32 (X86pcmpeqd VR64:$src1, (bitconvert (load_mmx addr:$src2)))),
699 (MMX_PCMPEQDrm VR64:$src1, addr:$src2)>;
700
701def : Pat<(v8i8 (X86pcmpgtb VR64:$src1, VR64:$src2)),
702 (MMX_PCMPGTBrr VR64:$src1, VR64:$src2)>;
703def : Pat<(v8i8 (X86pcmpgtb VR64:$src1, (bitconvert (load_mmx addr:$src2)))),
704 (MMX_PCMPGTBrm VR64:$src1, addr:$src2)>;
705def : Pat<(v4i16 (X86pcmpgtw VR64:$src1, VR64:$src2)),
706 (MMX_PCMPGTWrr VR64:$src1, VR64:$src2)>;
707def : Pat<(v4i16 (X86pcmpgtw VR64:$src1, (bitconvert (load_mmx addr:$src2)))),
708 (MMX_PCMPGTWrm VR64:$src1, addr:$src2)>;
709def : Pat<(v2i32 (X86pcmpgtd VR64:$src1, VR64:$src2)),
710 (MMX_PCMPGTDrr VR64:$src1, VR64:$src2)>;
711def : Pat<(v2i32 (X86pcmpgtd VR64:$src1, (bitconvert (load_mmx addr:$src2)))),
712 (MMX_PCMPGTDrm VR64:$src1, addr:$src2)>;
713
Dan Gohman30afe012009-10-29 18:10:34 +0000714// CMOV* - Used to implement the SELECT DAG operation. Expanded after
715// instruction selection into a branch sequence.
716let Uses = [EFLAGS], usesCustomInserter = 1 in {
Mon P Wang83edba52008-12-12 01:25:51 +0000717 def CMOV_V1I64 : I<0, Pseudo,
718 (outs VR64:$dst), (ins VR64:$t, VR64:$f, i8imm:$cond),
719 "#CMOV_V1I64 PSEUDO!",
720 [(set VR64:$dst,
721 (v1i64 (X86cmov VR64:$t, VR64:$f, imm:$cond,
722 EFLAGS)))]>;
723}