blob: 7588605d18d148834cc18bbda92988f758d46064 [file] [log] [blame]
Eric Christopher49ac3d72011-05-09 18:16:46 +00001//===- MipsInstrInfo.td - Target Description for Mips Target -*- tablegen -*-=//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Eric Christopher49ac3d72011-05-09 18:16:46 +00009//
10// This file contains the Mips implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000013
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000014//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000015// Instruction format superclass
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000016//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000017
18include "MipsInstrFormats.td"
19
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000020//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000021// Mips profiles and nodes
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000022//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000023
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000024def SDT_MipsRet : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
25def SDT_MipsJmpLink : SDTypeProfile<0, 1, [SDTCisVT<0, iPTR>]>;
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +000026def SDT_MipsCMov : SDTypeProfile<1, 4, [SDTCisSameAs<0, 1>,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +000027 SDTCisSameAs<1, 2>,
28 SDTCisSameAs<3, 4>,
29 SDTCisInt<4>]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000030def SDT_MipsCallSeqStart : SDCallSeqStart<[SDTCisVT<0, i32>]>;
31def SDT_MipsCallSeqEnd : SDCallSeqEnd<[SDTCisVT<0, i32>, SDTCisVT<1, i32>]>;
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000032def SDT_MipsMAddMSub : SDTypeProfile<0, 4,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +000033 [SDTCisVT<0, i32>, SDTCisSameAs<0, 1>,
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000034 SDTCisSameAs<1, 2>,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +000035 SDTCisSameAs<2, 3>]>;
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +000036def SDT_MipsDivRem : SDTypeProfile<0, 2,
Akira Hatanakadda4a072011-10-03 21:06:13 +000037 [SDTCisInt<0>,
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +000038 SDTCisSameAs<0, 1>]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000039
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +000040def SDT_MipsThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
41
Akira Hatanaka21afc632011-06-21 00:40:49 +000042def SDT_MipsDynAlloc : SDTypeProfile<1, 1, [SDTCisVT<0, i32>,
43 SDTCisVT<1, iPTR>]>;
Akira Hatanakadb548262011-07-19 23:30:50 +000044def SDT_Sync : SDTypeProfile<0, 1, [SDTCisVT<0, i32>]>;
Akira Hatanaka21afc632011-06-21 00:40:49 +000045
Akira Hatanaka40eda462011-09-22 23:31:54 +000046def SDT_Ext : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
47 SDTCisVT<2, i32>, SDTCisSameAs<2, 3>]>;
48def SDT_Ins : SDTypeProfile<1, 4, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
49 SDTCisVT<2, i32>, SDTCisSameAs<2, 3>,
Akira Hatanakabb15e112011-08-17 02:05:42 +000050 SDTCisSameAs<0, 4>]>;
51
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000052// Call
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +000053def MipsJmpLink : SDNode<"MipsISD::JmpLink",SDT_MipsJmpLink,
Chris Lattner036609b2010-12-23 18:28:41 +000054 [SDNPHasChain, SDNPOutGlue, SDNPOptInGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000055 SDNPVariadic]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000056
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +000057// Hi and Lo nodes are used to handle global addresses. Used on
58// MipsISelLowering to lower stuff like GlobalAddress, ExternalSymbol
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +000059// static model. (nothing to do with Mips Registers Hi and Lo)
Bruno Cardoso Lopes91fd5322008-07-21 18:52:34 +000060def MipsHi : SDNode<"MipsISD::Hi", SDTIntUnaryOp>;
61def MipsLo : SDNode<"MipsISD::Lo", SDTIntUnaryOp>;
62def MipsGPRel : SDNode<"MipsISD::GPRel", SDTIntUnaryOp>;
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +000063
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +000064// TlsGd node is used to handle General Dynamic TLS
65def MipsTlsGd : SDNode<"MipsISD::TlsGd", SDTIntUnaryOp>;
66
67// TprelHi and TprelLo nodes are used to handle Local Exec TLS
68def MipsTprelHi : SDNode<"MipsISD::TprelHi", SDTIntUnaryOp>;
69def MipsTprelLo : SDNode<"MipsISD::TprelLo", SDTIntUnaryOp>;
70
71// Thread pointer
72def MipsThreadPointer: SDNode<"MipsISD::ThreadPointer", SDT_MipsThreadPointer>;
73
Eric Christopher3c999a22007-10-26 04:00:13 +000074// Return
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +000075def MipsRet : SDNode<"MipsISD::Ret", SDT_MipsRet, [SDNPHasChain,
Chris Lattner036609b2010-12-23 18:28:41 +000076 SDNPOptInGlue]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000077
78// These are target-independent nodes, but have target-specific formats.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000079def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_MipsCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +000080 [SDNPHasChain, SDNPOutGlue]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000081def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_MipsCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +000082 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Bill Wendling0f8d9c02007-11-13 00:44:25 +000083
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +000084// MAdd*/MSub* nodes
85def MipsMAdd : SDNode<"MipsISD::MAdd", SDT_MipsMAddMSub,
86 [SDNPOptInGlue, SDNPOutGlue]>;
87def MipsMAddu : SDNode<"MipsISD::MAddu", SDT_MipsMAddMSub,
88 [SDNPOptInGlue, SDNPOutGlue]>;
89def MipsMSub : SDNode<"MipsISD::MSub", SDT_MipsMAddMSub,
90 [SDNPOptInGlue, SDNPOutGlue]>;
91def MipsMSubu : SDNode<"MipsISD::MSubu", SDT_MipsMAddMSub,
92 [SDNPOptInGlue, SDNPOutGlue]>;
93
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +000094// DivRem(u) nodes
95def MipsDivRem : SDNode<"MipsISD::DivRem", SDT_MipsDivRem,
96 [SDNPOutGlue]>;
97def MipsDivRemU : SDNode<"MipsISD::DivRemU", SDT_MipsDivRem,
98 [SDNPOutGlue]>;
99
Akira Hatanaka6cd4b4e2011-06-07 18:00:14 +0000100// Target constant nodes that are not part of any isel patterns and remain
101// unchanged can cause instructions with illegal operands to be emitted.
102// Wrapper node patterns give the instruction selector a chance to replace
103// target constant nodes that would otherwise remain unchanged with ADDiu
104// nodes. Without these wrapper node patterns, the following conditional move
105// instrucion is emitted when function cmov2 in test/CodeGen/Mips/cmov.ll is
106// compiled:
107// movn %got(d)($gp), %got(c)($gp), $4
108// This instruction is illegal since movn can take only register operands.
109
Akira Hatanaka342837d2011-05-28 01:07:07 +0000110def MipsWrapperPIC : SDNode<"MipsISD::WrapperPIC", SDTIntUnaryOp>;
111
Akira Hatanaka21afc632011-06-21 00:40:49 +0000112// Pointer to dynamically allocated stack area.
113def MipsDynAlloc : SDNode<"MipsISD::DynAlloc", SDT_MipsDynAlloc,
114 [SDNPHasChain, SDNPInGlue]>;
115
Akira Hatanakadb548262011-07-19 23:30:50 +0000116def MipsSync : SDNode<"MipsISD::Sync", SDT_Sync, [SDNPHasChain]>;
117
Akira Hatanakabb15e112011-08-17 02:05:42 +0000118def MipsExt : SDNode<"MipsISD::Ext", SDT_Ext>;
119def MipsIns : SDNode<"MipsISD::Ins", SDT_Ins>;
120
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000121//===----------------------------------------------------------------------===//
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000122// Mips Instruction Predicate Definitions.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000123//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000124def HasSEInReg : Predicate<"Subtarget.hasSEInReg()">;
125def HasBitCount : Predicate<"Subtarget.hasBitCount()">;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000126def HasSwap : Predicate<"Subtarget.hasSwap()">;
127def HasCondMov : Predicate<"Subtarget.hasCondMov()">;
Akira Hatanaka56633442011-09-20 23:53:09 +0000128def HasMips32 : Predicate<"Subtarget.hasMips32()">;
129def HasMips32r2 : Predicate<"Subtarget.hasMips32r2()">;
Akira Hatanaka1acb7df2011-10-11 01:12:52 +0000130def HasMips64 : Predicate<"Subtarget.hasMips64()">;
131def NotMips64 : Predicate<"!Subtarget.hasMips64()">;
132def HasMips64r2 : Predicate<"Subtarget.hasMips64r2()">;
Akira Hatanakad55bb382011-10-11 00:11:12 +0000133def IsN64 : Predicate<"Subtarget.isABI_N64()">;
134def NotN64 : Predicate<"!Subtarget.isABI_N64()">;
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000135
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000136//===----------------------------------------------------------------------===//
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000137// Mips Operand, Complex Patterns and Transformations Definitions.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000138//===----------------------------------------------------------------------===//
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000139
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000140// Instruction operand types
141def brtarget : Operand<OtherVT>;
142def calltarget : Operand<i32>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000143def simm16 : Operand<i32>;
Akira Hatanakad55bb382011-10-11 00:11:12 +0000144def simm16_64 : Operand<i64>;
Eric Christopher3c999a22007-10-26 04:00:13 +0000145def shamt : Operand<i32>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000146
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000147// Unsigned Operand
148def uimm16 : Operand<i32> {
149 let PrintMethod = "printUnsignedImm";
150}
151
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000152// Address operand
153def mem : Operand<i32> {
154 let PrintMethod = "printMemOperand";
Akira Hatanakad3ac47f2011-07-07 18:57:00 +0000155 let MIOperandInfo = (ops CPURegs, simm16);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000156}
157
Akira Hatanakad55bb382011-10-11 00:11:12 +0000158def mem64 : Operand<i64> {
159 let PrintMethod = "printMemOperand";
160 let MIOperandInfo = (ops CPU64Regs, simm16_64);
161}
162
Akira Hatanaka03236be2011-07-07 20:54:20 +0000163def mem_ea : Operand<i32> {
164 let PrintMethod = "printMemOperandEA";
165 let MIOperandInfo = (ops CPURegs, simm16);
166}
167
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000168// Transformation Function - get the lower 16 bits.
169def LO16 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000170 return getI32Imm((unsigned)N->getZExtValue() & 0xFFFF);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000171}]>;
172
173// Transformation Function - get the higher 16 bits.
174def HI16 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000175 return getI32Imm((unsigned)N->getZExtValue() >> 16);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000176}]>;
177
178// Node immediate fits as 16-bit sign extended on target immediate.
179// e.g. addi, andi
Jakob Stoklund Olesen7552a3d2010-08-18 23:56:46 +0000180def immSExt16 : PatLeaf<(imm), [{ return isInt<16>(N->getSExtValue()); }]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000181
182// Node immediate fits as 16-bit zero extended on target immediate.
183// The LO16 param means that only the lower 16 bits of the node
184// immediate are caught.
185// e.g. addiu, sltiu
186def immZExt16 : PatLeaf<(imm), [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000187 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000188 return (uint32_t)N->getZExtValue() == (unsigned short)N->getZExtValue();
Eric Christopher3c999a22007-10-26 04:00:13 +0000189 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000190 return (uint64_t)N->getZExtValue() == (unsigned short)N->getZExtValue();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000191}], LO16>;
192
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000193// shamt field must fit in 5 bits.
Akira Hatanakaa01820a2011-10-17 18:01:00 +0000194def immZExt5 : ImmLeaf<i32, [{return Imm == (Imm & 0x1f);}]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000195
Eric Christopher3c999a22007-10-26 04:00:13 +0000196// Mips Address Mode! SDNode frameindex could possibily be a match
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000197// since load and store instructions from stack used it.
Chris Lattnereb079a32010-02-14 21:53:19 +0000198def addr : ComplexPattern<iPTR, 2, "SelectAddr", [frameindex], []>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000199
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000200//===----------------------------------------------------------------------===//
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000201// Pattern fragment for load/store
202//===----------------------------------------------------------------------===//
203class UnalignedLoad<PatFrag Node> : PatFrag<(ops node:$ptr), (Node node:$ptr), [{
204 LoadSDNode *LD = cast<LoadSDNode>(N);
205 return LD->getMemoryVT().getSizeInBits()/8 > LD->getAlignment();
206}]>;
207
208class AlignedLoad<PatFrag Node> : PatFrag<(ops node:$ptr), (Node node:$ptr), [{
209 LoadSDNode *LD = cast<LoadSDNode>(N);
210 return LD->getMemoryVT().getSizeInBits()/8 <= LD->getAlignment();
211}]>;
212
213class UnalignedStore<PatFrag Node> : PatFrag<(ops node:$val, node:$ptr),
214 (Node node:$val, node:$ptr), [{
215 StoreSDNode *SD = cast<StoreSDNode>(N);
216 return SD->getMemoryVT().getSizeInBits()/8 > SD->getAlignment();
217}]>;
218
219class AlignedStore<PatFrag Node> : PatFrag<(ops node:$val, node:$ptr),
220 (Node node:$val, node:$ptr), [{
221 StoreSDNode *SD = cast<StoreSDNode>(N);
222 return SD->getMemoryVT().getSizeInBits()/8 <= SD->getAlignment();
223}]>;
224
225// Load/Store PatFrags.
226def sextloadi16_a : AlignedLoad<sextloadi16>;
227def zextloadi16_a : AlignedLoad<zextloadi16>;
228def extloadi16_a : AlignedLoad<extloadi16>;
229def load_a : AlignedLoad<load>;
Akira Hatanaka7bd19bd2011-10-11 00:27:28 +0000230def sextloadi32_a : AlignedLoad<sextloadi32>;
231def zextloadi32_a : AlignedLoad<zextloadi32>;
232def extloadi32_a : AlignedLoad<extloadi32>;
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000233def truncstorei16_a : AlignedStore<truncstorei16>;
234def store_a : AlignedStore<store>;
Akira Hatanaka7bd19bd2011-10-11 00:27:28 +0000235def truncstorei32_a : AlignedStore<truncstorei32>;
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000236def sextloadi16_u : UnalignedLoad<sextloadi16>;
237def zextloadi16_u : UnalignedLoad<zextloadi16>;
238def extloadi16_u : UnalignedLoad<extloadi16>;
239def load_u : UnalignedLoad<load>;
Akira Hatanaka7bd19bd2011-10-11 00:27:28 +0000240def sextloadi32_u : UnalignedLoad<sextloadi32>;
241def zextloadi32_u : UnalignedLoad<zextloadi32>;
242def extloadi32_u : UnalignedLoad<extloadi32>;
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000243def truncstorei16_u : UnalignedStore<truncstorei16>;
244def store_u : UnalignedStore<store>;
Akira Hatanaka7bd19bd2011-10-11 00:27:28 +0000245def truncstorei32_u : UnalignedStore<truncstorei32>;
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000246
247//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000248// Instructions specific format
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000249//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000250
Akira Hatanaka76d9f1c2011-10-11 23:12:12 +0000251// Arithmetic and logical instructions with 3 register operands.
Akira Hatanakac2f3ac92011-10-11 23:05:46 +0000252class ArithLogicR<bits<6> op, bits<6> func, string instr_asm, SDNode OpNode,
253 InstrItinClass itin, RegisterClass RC, bit isComm = 0>:
254 FR<op, func, (outs RC:$rd), (ins RC:$rs, RC:$rt),
255 !strconcat(instr_asm, "\t$rd, $rs, $rt"),
256 [(set RC:$rd, (OpNode RC:$rs, RC:$rt))], itin> {
257 let shamt = 0;
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000258 let isCommutable = isComm;
259}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000260
Akira Hatanaka80eb9942011-10-11 23:43:48 +0000261class ArithOverflowR<bits<6> op, bits<6> func, string instr_asm,
Akira Hatanakac2f3ac92011-10-11 23:05:46 +0000262 InstrItinClass itin, RegisterClass RC, bit isComm = 0>:
263 FR<op, func, (outs RC:$rd), (ins RC:$rs, RC:$rt),
264 !strconcat(instr_asm, "\t$rd, $rs, $rt"), [], itin> {
265 let shamt = 0;
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000266 let isCommutable = isComm;
267}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000268
Akira Hatanaka2dfd3a92011-10-11 23:38:52 +0000269// Arithmetic and logical instructions with 2 register operands.
270class ArithLogicI<bits<6> op, string instr_asm, SDNode OpNode,
271 Operand Od, PatLeaf imm_type, RegisterClass RC> :
272 FI<op, (outs RC:$rt), (ins RC:$rs, Od:$i),
273 !strconcat(instr_asm, "\t$rt, $rs, $i"),
274 [(set RC:$rt, (OpNode RC:$rs, imm_type:$i))], IIAlu>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000275
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000276class ArithOverflowI<bits<6> op, string instr_asm, SDNode OpNode,
Akira Hatanaka2dfd3a92011-10-11 23:38:52 +0000277 Operand Od, PatLeaf imm_type, RegisterClass RC> :
278 FI<op, (outs RC:$rt), (ins RC:$rs, Od:$i),
279 !strconcat(instr_asm, "\t$rt, $rs, $i"), [], IIAlu>;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000280
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000281// Arithmetic Multiply ADD/SUB
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000282let rd = 0, shamt = 0, Defs = [HI, LO], Uses = [HI, LO] in
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000283class MArithR<bits<6> func, string instr_asm, SDNode op, bit isComm = 0> :
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000284 FR<0x1c, func, (outs), (ins CPURegs:$rs, CPURegs:$rt),
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000285 !strconcat(instr_asm, "\t$rs, $rt"),
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000286 [(op CPURegs:$rs, CPURegs:$rt, LO, HI)], IIImul> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000287 let rd = 0;
288 let shamt = 0;
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000289 let isCommutable = isComm;
290}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000291
292// Logical
Akira Hatanaka41f9a432011-10-12 01:05:13 +0000293class LogicNOR<bits<6> op, bits<6> func, string instr_asm, RegisterClass RC>:
294 FR<op, func, (outs RC:$rd), (ins RC:$rs, RC:$rt),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000295 !strconcat(instr_asm, "\t$rd, $rs, $rt"),
Akira Hatanaka41f9a432011-10-12 01:05:13 +0000296 [(set RC:$rd, (not (or RC:$rs, RC:$rt)))], IIAlu> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000297 let shamt = 0;
298 let isCommutable = 1;
299}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000300
301// Shifts
Akira Hatanaka36393462011-10-17 18:06:56 +0000302class shift_rotate_imm<bits<6> func, bits<5> isRotate, string instr_asm,
303 SDNode OpNode, PatFrag PF, Operand ImmOpnd,
304 RegisterClass RC>:
305 FR<0x00, func, (outs RC:$rd), (ins RC:$rt, ImmOpnd:$shamt),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000306 !strconcat(instr_asm, "\t$rd, $rt, $shamt"),
Akira Hatanaka36393462011-10-17 18:06:56 +0000307 [(set RC:$rd, (OpNode RC:$rt, PF:$shamt))], IIAlu> {
308 let rs = isRotate;
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000309}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000310
Akira Hatanaka36393462011-10-17 18:06:56 +0000311// 32-bit shift instructions.
312class shift_rotate_imm32<bits<6> func, bits<5> isRotate, string instr_asm,
313 SDNode OpNode>:
314 shift_rotate_imm<func, isRotate, instr_asm, OpNode, immZExt5, shamt, CPURegs>;
315
Akira Hatanaka2d0a61d2011-10-17 18:17:58 +0000316class shift_rotate_reg<bits<6> func, bits<5> isRotate, string instr_asm,
317 SDNode OpNode, RegisterClass RC>:
318 FR<0x00, func, (outs RC:$rd), (ins RC:$rs, RC:$rt),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000319 !strconcat(instr_asm, "\t$rd, $rt, $rs"),
Akira Hatanaka2d0a61d2011-10-17 18:17:58 +0000320 [(set RC:$rd, (OpNode RC:$rt, RC:$rs))], IIAlu> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000321 let shamt = isRotate;
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000322}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000323
324// Load Upper Imediate
325class LoadUpper<bits<6> op, string instr_asm>:
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000326 FI<op, (outs CPURegs:$rt), (ins uimm16:$imm),
327 !strconcat(instr_asm, "\t$rt, $imm"), [], IIAlu> {
328 let rs = 0;
329}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000330
Eric Christopher3c999a22007-10-26 04:00:13 +0000331// Memory Load/Store
Akira Hatanaka8ddf6532011-09-09 20:45:50 +0000332let canFoldAsLoad = 1 in
Akira Hatanakad55bb382011-10-11 00:11:12 +0000333class LoadM<bits<6> op, string instr_asm, PatFrag OpNode, RegisterClass RC,
334 Operand MemOpnd, bit Pseudo>:
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000335 FI<op, (outs RC:$rt), (ins MemOpnd:$addr),
336 !strconcat(instr_asm, "\t$rt, $addr"),
337 [(set RC:$rt, (OpNode addr:$addr))], IILoad> {
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000338 let isPseudo = Pseudo;
339}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000340
Akira Hatanakad55bb382011-10-11 00:11:12 +0000341class StoreM<bits<6> op, string instr_asm, PatFrag OpNode, RegisterClass RC,
342 Operand MemOpnd, bit Pseudo>:
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000343 FI<op, (outs), (ins RC:$rt, MemOpnd:$addr),
344 !strconcat(instr_asm, "\t$rt, $addr"),
345 [(OpNode RC:$rt, addr:$addr)], IIStore> {
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000346 let isPseudo = Pseudo;
347}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000348
Akira Hatanakad55bb382011-10-11 00:11:12 +0000349// 32-bit load.
350multiclass LoadM32<bits<6> op, string instr_asm, PatFrag OpNode,
351 bit Pseudo = 0> {
352 def #NAME# : LoadM<op, instr_asm, OpNode, CPURegs, mem, Pseudo>,
353 Requires<[NotN64]>;
354 def _P8 : LoadM<op, instr_asm, OpNode, CPURegs, mem64, Pseudo>,
355 Requires<[IsN64]>;
356}
357
358// 64-bit load.
359multiclass LoadM64<bits<6> op, string instr_asm, PatFrag OpNode,
360 bit Pseudo = 0> {
361 def #NAME# : LoadM<op, instr_asm, OpNode, CPU64Regs, mem, Pseudo>,
362 Requires<[NotN64]>;
363 def _P8 : LoadM<op, instr_asm, OpNode, CPU64Regs, mem64, Pseudo>,
364 Requires<[IsN64]>;
365}
366
367// 32-bit store.
368multiclass StoreM32<bits<6> op, string instr_asm, PatFrag OpNode,
369 bit Pseudo = 0> {
370 def #NAME# : StoreM<op, instr_asm, OpNode, CPURegs, mem, Pseudo>,
371 Requires<[NotN64]>;
372 def _P8 : StoreM<op, instr_asm, OpNode, CPURegs, mem64, Pseudo>,
373 Requires<[IsN64]>;
374}
375
376// 64-bit store.
377multiclass StoreM64<bits<6> op, string instr_asm, PatFrag OpNode,
378 bit Pseudo = 0> {
379 def #NAME# : StoreM<op, instr_asm, OpNode, CPU64Regs, mem, Pseudo>,
380 Requires<[NotN64]>;
381 def _P8 : StoreM<op, instr_asm, OpNode, CPU64Regs, mem64, Pseudo>,
382 Requires<[IsN64]>;
383}
384
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000385// Conditional Branch
Akira Hatanaka3e3427a2011-10-11 18:49:17 +0000386class CBranch<bits<6> op, string instr_asm, PatFrag cond_op, RegisterClass RC>:
387 CBranchBase<op, (outs), (ins RC:$rs, RC:$rt, brtarget:$offset),
388 !strconcat(instr_asm, "\t$rs, $rt, $offset"),
389 [(brcond (i32 (cond_op RC:$rs, RC:$rt)), bb:$offset)], IIBranch> {
390 let isBranch = 1;
391 let isTerminator = 1;
392 let hasDelaySlot = 1;
393}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000394
Akira Hatanaka3e3427a2011-10-11 18:49:17 +0000395class CBranchZero<bits<6> op, bits<5> _rt, string instr_asm, PatFrag cond_op,
396 RegisterClass RC>:
397 CBranchBase<op, (outs), (ins RC:$rs, brtarget:$offset),
398 !strconcat(instr_asm, "\t$rs, $offset"),
399 [(brcond (i32 (cond_op RC:$rs, 0)), bb:$offset)], IIBranch> {
400 let rt = _rt;
401 let isBranch = 1;
402 let isTerminator = 1;
403 let hasDelaySlot = 1;
Eric Christopher3c999a22007-10-26 04:00:13 +0000404}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000405
Eric Christopher3c999a22007-10-26 04:00:13 +0000406// SetCC
Akira Hatanaka8191f342011-10-11 18:53:46 +0000407class SetCC_R<bits<6> op, bits<6> func, string instr_asm, PatFrag cond_op,
408 RegisterClass RC>:
409 FR<op, func, (outs CPURegs:$rd), (ins RC:$rs, RC:$rt),
410 !strconcat(instr_asm, "\t$rd, $rs, $rt"),
411 [(set CPURegs:$rd, (cond_op RC:$rs, RC:$rt))],
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000412 IIAlu> {
413 let shamt = 0;
414}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000415
Akira Hatanaka8191f342011-10-11 18:53:46 +0000416class SetCC_I<bits<6> op, string instr_asm, PatFrag cond_op, Operand Od,
417 PatLeaf imm_type, RegisterClass RC>:
418 FI<op, (outs CPURegs:$rd), (ins RC:$rs, Od:$i),
419 !strconcat(instr_asm, "\t$rd, $rs, $i"),
420 [(set CPURegs:$rd, (cond_op RC:$rs, imm_type:$i))],
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000421 IIAlu>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000422
423// Unconditional branch
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000424let isBranch=1, isTerminator=1, isBarrier=1, hasDelaySlot = 1 in
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000425class JumpFJ<bits<6> op, string instr_asm>:
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000426 FJ<op, (outs), (ins brtarget:$target),
427 !strconcat(instr_asm, "\t$target"), [(br bb:$target)], IIBranch>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000428
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000429let isBranch=1, isTerminator=1, isBarrier=1, rd=0, hasDelaySlot = 1 in
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000430class JumpFR<bits<6> op, bits<6> func, string instr_asm>:
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000431 FR<op, func, (outs), (ins CPURegs:$rs),
432 !strconcat(instr_asm, "\t$rs"), [(brind CPURegs:$rs)], IIBranch> {
433 let rt = 0;
434 let rd = 0;
435 let shamt = 0;
436}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000437
438// Jump and Link (Call)
Eric Christopher3c999a22007-10-26 04:00:13 +0000439let isCall=1, hasDelaySlot=1,
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000440 // All calls clobber the non-callee saved registers...
Jakob Stoklund Olesende12e432010-02-17 20:18:50 +0000441 Defs = [AT, V0, V1, A0, A1, A2, A3, T0, T1, T2, T3, T4, T5, T6, T7, T8, T9,
442 K0, K1, D0, D1, D2, D3, D4, D5, D6, D7, D8, D9], Uses = [GP] in {
Eric Christopher3c999a22007-10-26 04:00:13 +0000443 class JumpLink<bits<6> op, string instr_asm>:
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000444 FJ<op, (outs), (ins calltarget:$target, variable_ops),
445 !strconcat(instr_asm, "\t$target"), [(MipsJmpLink imm:$target)],
446 IIBranch>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000447
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000448 class JumpLinkReg<bits<6> op, bits<6> func, string instr_asm>:
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000449 FR<op, func, (outs), (ins CPURegs:$rs, variable_ops),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000450 !strconcat(instr_asm, "\t$rs"), [(MipsJmpLink CPURegs:$rs)], IIBranch> {
451 let rt = 0;
452 let rd = 31;
453 let shamt = 0;
454 }
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000455
456 class BranchLink<string instr_asm>:
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000457 FI<0x1, (outs), (ins CPURegs:$rs, brtarget:$target, variable_ops),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000458 !strconcat(instr_asm, "\t$rs, $target"), [], IIBranch> {
459 let rt = 0;
460 }
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000461}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000462
Eric Christopher3c999a22007-10-26 04:00:13 +0000463// Mul, Div
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000464class Mul<bits<6> func, string instr_asm, InstrItinClass itin>:
465 FR<0x00, func, (outs), (ins CPURegs:$rs, CPURegs:$rt),
466 !strconcat(instr_asm, "\t$rs, $rt"), [], itin> {
467 let rd = 0;
468 let shamt = 0;
469 let isCommutable = 1;
470 let Defs = [HI, LO];
471}
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000472
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000473class Div<SDNode op, bits<6> func, string instr_asm, InstrItinClass itin>:
474 FR<0x00, func, (outs), (ins CPURegs:$rs, CPURegs:$rt),
475 !strconcat(instr_asm, "\t$$zero, $rs, $rt"),
476 [(op CPURegs:$rs, CPURegs:$rt)], itin> {
477 let rd = 0;
478 let shamt = 0;
479 let Defs = [HI, LO];
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000480}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000481
Eric Christopher3c999a22007-10-26 04:00:13 +0000482// Move from Hi/Lo
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000483class MoveFromLOHI<bits<6> func, string instr_asm>:
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000484 FR<0x00, func, (outs CPURegs:$rd), (ins),
485 !strconcat(instr_asm, "\t$rd"), [], IIHiLo> {
486 let rs = 0;
487 let rt = 0;
488 let shamt = 0;
489}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000490
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000491class MoveToLOHI<bits<6> func, string instr_asm>:
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000492 FR<0x00, func, (outs), (ins CPURegs:$rs),
493 !strconcat(instr_asm, "\t$rs"), [], IIHiLo> {
494 let rt = 0;
495 let rd = 0;
496 let shamt = 0;
Akira Hatanaka36787932011-10-03 19:28:44 +0000497}
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000498
Eric Christopher3c999a22007-10-26 04:00:13 +0000499class EffectiveAddress<string instr_asm> :
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000500 FI<0x09, (outs CPURegs:$rt), (ins mem_ea:$addr),
501 instr_asm, [(set CPURegs:$rt, addr:$addr)], IIAlu>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000502
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000503// Count Leading Ones/Zeros in Word
Bruno Cardoso Lopesc4bb67c2010-11-10 02:13:22 +0000504class CountLeading<bits<6> func, string instr_asm, list<dag> pattern>:
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000505 FR<0x1c, func, (outs CPURegs:$rd), (ins CPURegs:$rs),
506 !strconcat(instr_asm, "\t$rd, $rs"), pattern, IIAlu>,
Bruno Cardoso Lopesc4bb67c2010-11-10 02:13:22 +0000507 Requires<[HasBitCount]> {
508 let shamt = 0;
509 let rt = rd;
510}
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000511
512// Sign Extend in Register.
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000513class SignExtInReg<bits<5> sa, string instr_asm, ValueType vt>:
514 FR<0x3f, 0x20, (outs CPURegs:$rd), (ins CPURegs:$rt),
515 !strconcat(instr_asm, "\t$rd, $rt"),
516 [(set CPURegs:$rd, (sext_inreg CPURegs:$rt, vt))], NoItinerary> {
517 let rs = 0;
518 let shamt = sa;
519 let Predicates = [HasSEInReg];
520}
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000521
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000522// Byte Swap
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000523class ByteSwap<bits<6> func, bits<5> sa, string instr_asm>:
524 FR<0x1f, func, (outs CPURegs:$rd), (ins CPURegs:$rt),
525 !strconcat(instr_asm, "\t$rd, $rt"),
526 [(set CPURegs:$rd, (bswap CPURegs:$rt))], NoItinerary> {
527 let rs = 0;
528 let shamt = sa;
529 let Predicates = [HasSwap];
530}
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000531
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +0000532// Read Hardware
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000533class ReadHardware: FR<0x1f, 0x3b, (outs CPURegs:$rt), (ins HWRegs:$rd),
534 "rdhwr\t$rt, $rd", [], IIAlu> {
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +0000535 let rs = 0;
536 let shamt = 0;
537}
538
Akira Hatanaka667645f2011-08-17 22:59:46 +0000539// Ext and Ins
Bruno Cardoso Lopes44d12eb2011-08-18 16:30:49 +0000540class ExtIns<bits<6> _funct, string instr_asm, dag outs, dag ins,
Akira Hatanaka667645f2011-08-17 22:59:46 +0000541 list<dag> pattern, InstrItinClass itin>:
Bruno Cardoso Lopes44d12eb2011-08-18 16:30:49 +0000542 FR<0x1f, _funct, outs, ins, !strconcat(instr_asm, " $rt, $rs, $pos, $sz"),
Akira Hatanaka56633442011-09-20 23:53:09 +0000543 pattern, itin>, Requires<[HasMips32r2]> {
Akira Hatanaka667645f2011-08-17 22:59:46 +0000544 bits<5> pos;
Bruno Cardoso Lopes44d12eb2011-08-18 16:30:49 +0000545 bits<5> sz;
546 let rd = sz;
Akira Hatanaka667645f2011-08-17 22:59:46 +0000547 let shamt = pos;
548}
549
Akira Hatanaka32b7ebb2011-07-20 00:23:01 +0000550// Atomic instructions with 2 source operands (ATOMIC_SWAP & ATOMIC_LOAD_*).
Akira Hatanakade9416e2011-07-20 00:53:09 +0000551class Atomic2Ops<PatFrag Op, string Opstr> :
Akira Hatanaka32b7ebb2011-07-20 00:23:01 +0000552 MipsPseudo<(outs CPURegs:$dst), (ins CPURegs:$ptr, CPURegs:$incr),
553 !strconcat("atomic_", Opstr, "\t$dst, $ptr, $incr"),
554 [(set CPURegs:$dst,
555 (Op CPURegs:$ptr, CPURegs:$incr))]>;
556
557// Atomic Compare & Swap.
558class AtomicCmpSwap<PatFrag Op, string Width> :
559 MipsPseudo<(outs CPURegs:$dst),
560 (ins CPURegs:$ptr, CPURegs:$cmp, CPURegs:$swap),
561 !strconcat("atomic_cmp_swap_", Width,
562 "\t$dst, $ptr, $cmp, $swap"),
563 [(set CPURegs:$dst,
564 (Op CPURegs:$ptr, CPURegs:$cmp, CPURegs:$swap))]>;
565
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000566//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000567// Pseudo instructions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000568//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000569
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000570// As stack alignment is always done with addiu, we need a 16-bit immediate
Evan Cheng071a2792007-09-11 19:55:27 +0000571let Defs = [SP], Uses = [SP] in {
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +0000572def ADJCALLSTACKDOWN : MipsPseudo<(outs), (ins uimm16:$amt),
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000573 "!ADJCALLSTACKDOWN $amt",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000574 [(callseq_start timm:$amt)]>;
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +0000575def ADJCALLSTACKUP : MipsPseudo<(outs), (ins uimm16:$amt1, uimm16:$amt2),
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000576 "!ADJCALLSTACKUP $amt1",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000577 [(callseq_end timm:$amt1, timm:$amt2)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000578}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000579
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000580// Some assembly macros need to avoid pseudoinstructions and assembler
581// automatic reodering, we should reorder ourselves.
582def MACRO : MipsPseudo<(outs), (ins), ".set\tmacro", []>;
583def REORDER : MipsPseudo<(outs), (ins), ".set\treorder", []>;
584def NOMACRO : MipsPseudo<(outs), (ins), ".set\tnomacro", []>;
585def NOREORDER : MipsPseudo<(outs), (ins), ".set\tnoreorder", []>;
586
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000587// These macros are inserted to prevent GAS from complaining
Bruno Cardoso Lopes99027d72011-03-04 20:48:08 +0000588// when using the AT register.
589def NOAT : MipsPseudo<(outs), (ins), ".set\tnoat", []>;
590def ATMACRO : MipsPseudo<(outs), (ins), ".set\tat", []>;
591
Eric Christopher3c999a22007-10-26 04:00:13 +0000592// When handling PIC code the assembler needs .cpload and .cprestore
593// directives. If the real instructions corresponding these directives
594// are used, we have the same behavior, but get also a bunch of warnings
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000595// from the assembler.
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000596def CPLOAD : MipsPseudo<(outs), (ins CPURegs:$picreg), ".cpload\t$picreg", []>;
Akira Hatanaka78d62b22011-07-07 22:06:18 +0000597def CPRESTORE : MipsPseudo<(outs), (ins i32imm:$loc), ".cprestore\t$loc", []>;
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +0000598
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000599let usesCustomInserter = 1 in {
Akira Hatanakade9416e2011-07-20 00:53:09 +0000600 def ATOMIC_LOAD_ADD_I8 : Atomic2Ops<atomic_load_add_8, "load_add_8">;
601 def ATOMIC_LOAD_ADD_I16 : Atomic2Ops<atomic_load_add_16, "load_add_16">;
602 def ATOMIC_LOAD_ADD_I32 : Atomic2Ops<atomic_load_add_32, "load_add_32">;
603 def ATOMIC_LOAD_SUB_I8 : Atomic2Ops<atomic_load_sub_8, "load_sub_8">;
604 def ATOMIC_LOAD_SUB_I16 : Atomic2Ops<atomic_load_sub_16, "load_sub_16">;
605 def ATOMIC_LOAD_SUB_I32 : Atomic2Ops<atomic_load_sub_32, "load_sub_32">;
606 def ATOMIC_LOAD_AND_I8 : Atomic2Ops<atomic_load_and_8, "load_and_8">;
607 def ATOMIC_LOAD_AND_I16 : Atomic2Ops<atomic_load_and_16, "load_and_16">;
608 def ATOMIC_LOAD_AND_I32 : Atomic2Ops<atomic_load_and_32, "load_and_32">;
609 def ATOMIC_LOAD_OR_I8 : Atomic2Ops<atomic_load_or_8, "load_or_8">;
610 def ATOMIC_LOAD_OR_I16 : Atomic2Ops<atomic_load_or_16, "load_or_16">;
611 def ATOMIC_LOAD_OR_I32 : Atomic2Ops<atomic_load_or_32, "load_or_32">;
612 def ATOMIC_LOAD_XOR_I8 : Atomic2Ops<atomic_load_xor_8, "load_xor_8">;
613 def ATOMIC_LOAD_XOR_I16 : Atomic2Ops<atomic_load_xor_16, "load_xor_16">;
614 def ATOMIC_LOAD_XOR_I32 : Atomic2Ops<atomic_load_xor_32, "load_xor_32">;
615 def ATOMIC_LOAD_NAND_I8 : Atomic2Ops<atomic_load_nand_8, "load_nand_8">;
616 def ATOMIC_LOAD_NAND_I16 : Atomic2Ops<atomic_load_nand_16, "load_nand_16">;
617 def ATOMIC_LOAD_NAND_I32 : Atomic2Ops<atomic_load_nand_32, "load_nand_32">;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000618
Akira Hatanakade9416e2011-07-20 00:53:09 +0000619 def ATOMIC_SWAP_I8 : Atomic2Ops<atomic_swap_8, "swap_8">;
620 def ATOMIC_SWAP_I16 : Atomic2Ops<atomic_swap_16, "swap_16">;
621 def ATOMIC_SWAP_I32 : Atomic2Ops<atomic_swap_32, "swap_32">;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000622
Akira Hatanaka32b7ebb2011-07-20 00:23:01 +0000623 def ATOMIC_CMP_SWAP_I8 : AtomicCmpSwap<atomic_cmp_swap_8, "8">;
624 def ATOMIC_CMP_SWAP_I16 : AtomicCmpSwap<atomic_cmp_swap_16, "16">;
625 def ATOMIC_CMP_SWAP_I32 : AtomicCmpSwap<atomic_cmp_swap_32, "32">;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000626}
627
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000628//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000629// Instruction definition
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000630//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000631
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000632//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000633// MipsI Instructions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000634//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000635
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000636/// Arithmetic Instructions (ALU Immediate)
Akira Hatanaka2dfd3a92011-10-11 23:38:52 +0000637def ADDiu : ArithLogicI<0x09, "addiu", add, simm16, immSExt16, CPURegs>;
638def ADDi : ArithOverflowI<0x08, "addi", add, simm16, immSExt16, CPURegs>;
Akira Hatanaka8191f342011-10-11 18:53:46 +0000639def SLTi : SetCC_I<0x0a, "slti", setlt, simm16, immSExt16, CPURegs>;
640def SLTiu : SetCC_I<0x0b, "sltiu", setult, simm16, immSExt16, CPURegs>;
Akira Hatanaka2dfd3a92011-10-11 23:38:52 +0000641def ANDi : ArithLogicI<0x0c, "andi", and, uimm16, immZExt16, CPURegs>;
642def ORi : ArithLogicI<0x0d, "ori", or, uimm16, immZExt16, CPURegs>;
643def XORi : ArithLogicI<0x0e, "xori", xor, uimm16, immZExt16, CPURegs>;
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000644def LUi : LoadUpper<0x0f, "lui">;
645
646/// Arithmetic Instructions (3-Operand, R-Type)
Akira Hatanakac2f3ac92011-10-11 23:05:46 +0000647def ADDu : ArithLogicR<0x00, 0x21, "addu", add, IIAlu, CPURegs, 1>;
648def SUBu : ArithLogicR<0x00, 0x23, "subu", sub, IIAlu, CPURegs>;
Akira Hatanaka80eb9942011-10-11 23:43:48 +0000649def ADD : ArithOverflowR<0x00, 0x20, "add", IIAlu, CPURegs, 1>;
650def SUB : ArithOverflowR<0x00, 0x22, "sub", IIAlu, CPURegs>;
Akira Hatanaka8191f342011-10-11 18:53:46 +0000651def SLT : SetCC_R<0x00, 0x2a, "slt", setlt, CPURegs>;
652def SLTu : SetCC_R<0x00, 0x2b, "sltu", setult, CPURegs>;
Akira Hatanakac2f3ac92011-10-11 23:05:46 +0000653def AND : ArithLogicR<0x00, 0x24, "and", and, IIAlu, CPURegs, 1>;
654def OR : ArithLogicR<0x00, 0x25, "or", or, IIAlu, CPURegs, 1>;
655def XOR : ArithLogicR<0x00, 0x26, "xor", xor, IIAlu, CPURegs, 1>;
Akira Hatanaka41f9a432011-10-12 01:05:13 +0000656def NOR : LogicNOR<0x00, 0x27, "nor", CPURegs>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000657
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000658/// Shift Instructions
Akira Hatanaka36393462011-10-17 18:06:56 +0000659def SLL : shift_rotate_imm32<0x00, 0x00, "sll", shl>;
660def SRL : shift_rotate_imm32<0x02, 0x00, "srl", srl>;
661def SRA : shift_rotate_imm32<0x03, 0x00, "sra", sra>;
Akira Hatanaka2d0a61d2011-10-17 18:17:58 +0000662def SLLV : shift_rotate_reg<0x04, 0x00, "sllv", shl, CPURegs>;
663def SRLV : shift_rotate_reg<0x06, 0x00, "srlv", srl, CPURegs>;
664def SRAV : shift_rotate_reg<0x07, 0x00, "srav", sra, CPURegs>;
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000665
666// Rotate Instructions
Akira Hatanaka56633442011-09-20 23:53:09 +0000667let Predicates = [HasMips32r2] in {
Akira Hatanaka36393462011-10-17 18:06:56 +0000668 def ROTR : shift_rotate_imm32<0x02, 0x01, "rotr", rotr>;
Akira Hatanaka2d0a61d2011-10-17 18:17:58 +0000669 def ROTRV : shift_rotate_reg<0x06, 0x01, "rotrv", rotr, CPURegs>;
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000670}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000671
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000672/// Load and Store Instructions
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000673/// aligned
Akira Hatanakad55bb382011-10-11 00:11:12 +0000674defm LB : LoadM32<0x20, "lb", sextloadi8>;
675defm LBu : LoadM32<0x24, "lbu", zextloadi8>;
676defm LH : LoadM32<0x21, "lh", sextloadi16_a>;
677defm LHu : LoadM32<0x25, "lhu", zextloadi16_a>;
678defm LW : LoadM32<0x23, "lw", load_a>;
679defm SB : StoreM32<0x28, "sb", truncstorei8>;
680defm SH : StoreM32<0x29, "sh", truncstorei16_a>;
681defm SW : StoreM32<0x2b, "sw", store_a>;
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000682
683/// unaligned
Akira Hatanakad55bb382011-10-11 00:11:12 +0000684defm ULH : LoadM32<0x21, "ulh", sextloadi16_u, 1>;
685defm ULHu : LoadM32<0x25, "ulhu", zextloadi16_u, 1>;
686defm ULW : LoadM32<0x23, "ulw", load_u, 1>;
687defm USH : StoreM32<0x29, "ush", truncstorei16_u, 1>;
688defm USW : StoreM32<0x2b, "usw", store_u, 1>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000689
Akira Hatanakadb548262011-07-19 23:30:50 +0000690let hasSideEffects = 1 in
691def SYNC : MipsInst<(outs), (ins i32imm:$stype), "sync $stype",
692 [(MipsSync imm:$stype)], NoItinerary>
693{
694 let opcode = 0;
695 let Inst{25-11} = 0;
696 let Inst{5-0} = 15;
697}
698
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000699/// Load-linked, Store-conditional
Akira Hatanaka8ddf6532011-09-09 20:45:50 +0000700let mayLoad = 1 in
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000701 def LL : FI<0x30, (outs CPURegs:$dst), (ins mem:$addr),
702 "ll\t$dst, $addr", [], IILoad>;
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +0000703let mayStore = 1, Constraints = "$src = $dst" in
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000704 def SC : FI<0x38, (outs CPURegs:$dst), (ins CPURegs:$src, mem:$addr),
705 "sc\t$src, $addr", [], IIStore>;
706
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000707/// Jump and Branch Instructions
708def J : JumpFJ<0x02, "j">;
Akira Hatanaka1f8d8222011-08-11 21:05:37 +0000709let isIndirectBranch = 1 in
710 def JR : JumpFR<0x00, 0x08, "jr">;
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000711def JAL : JumpLink<0x03, "jal">;
712def JALR : JumpLinkReg<0x00, 0x09, "jalr">;
Akira Hatanaka3e3427a2011-10-11 18:49:17 +0000713def BEQ : CBranch<0x04, "beq", seteq, CPURegs>;
714def BNE : CBranch<0x05, "bne", setne, CPURegs>;
715def BGEZ : CBranchZero<0x01, 1, "bgez", setge, CPURegs>;
716def BGTZ : CBranchZero<0x07, 0, "bgtz", setgt, CPURegs>;
717def BLEZ : CBranchZero<0x07, 0, "blez", setle, CPURegs>;
718def BLTZ : CBranchZero<0x01, 0, "bltz", setlt, CPURegs>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000719
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000720def BGEZAL : BranchLink<"bgezal">;
721def BLTZAL : BranchLink<"bltzal">;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000722
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000723let isReturn=1, isTerminator=1, hasDelaySlot=1,
724 isBarrier=1, hasCtrlDep=1, rs=0, rt=0, shamt=0 in
725 def RET : FR <0x00, 0x02, (outs), (ins CPURegs:$target),
726 "jr\t$target", [(MipsRet CPURegs:$target)], IIBranch>;
727
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000728/// Multiply and Divide Instructions.
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000729def MULT : Mul<0x18, "mult", IIImul>;
730def MULTu : Mul<0x19, "multu", IIImul>;
731def SDIV : Div<MipsDivRem, 0x1a, "div", IIIdiv>;
732def UDIV : Div<MipsDivRemU, 0x1b, "divu", IIIdiv>;
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000733
734let Defs = [HI] in
735 def MTHI : MoveToLOHI<0x11, "mthi">;
736let Defs = [LO] in
737 def MTLO : MoveToLOHI<0x13, "mtlo">;
738
739let Uses = [HI] in
740 def MFHI : MoveFromLOHI<0x10, "mfhi">;
741let Uses = [LO] in
742 def MFLO : MoveFromLOHI<0x12, "mflo">;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000743
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000744/// Sign Ext In Register Instructions.
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000745def SEB : SignExtInReg<0x10, "seb", i8>;
746def SEH : SignExtInReg<0x18, "seh", i16>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000747
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000748/// Count Leading
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000749def CLZ : CountLeading<0x20, "clz",
750 [(set CPURegs:$rd, (ctlz CPURegs:$rs))]>;
751def CLO : CountLeading<0x21, "clo",
752 [(set CPURegs:$rd, (ctlz (not CPURegs:$rs)))]>;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000753
754/// Byte Swap
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000755def WSBW : ByteSwap<0x20, 0x2, "wsbw">;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000756
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000757// Conditional moves:
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +0000758// These instructions are expanded in
759// MipsISelLowering::EmitInstrWithCustomInserter if target does not have
760// conditional move instructions.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000761// flag:int, data:int
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000762class CondMovIntInt<bits<6> funct, string instr_asm> :
763 FR<0, funct, (outs CPURegs:$rd),
764 (ins CPURegs:$rs, CPURegs:$rt, CPURegs:$F),
765 !strconcat(instr_asm, "\t$rd, $rs, $rt"), [], NoItinerary> {
766 let shamt = 0;
767 let usesCustomInserter = 1;
768 let Constraints = "$F = $rd";
769}
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000770
771def MOVZ_I : CondMovIntInt<0x0a, "movz">;
772def MOVN_I : CondMovIntInt<0x0b, "movn">;
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000773
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000774/// No operation
775let addr=0 in
776 def NOP : FJ<0, (outs), (ins), "nop", [], IIAlu>;
777
Eric Christopher3c999a22007-10-26 04:00:13 +0000778// FrameIndexes are legalized when they are operands from load/store
Bruno Cardoso Lopesb42abeb2007-09-24 20:15:11 +0000779// instructions. The same not happens for stack address copies, so an
780// add op with mem ComplexPattern is used and the stack address copy
781// can be matched. It's similar to Sparc LEA_ADDRi
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000782def LEA_ADDiu : EffectiveAddress<"addiu\t$rt, $addr">;
Bruno Cardoso Lopesb42abeb2007-09-24 20:15:11 +0000783
Akira Hatanaka21afc632011-06-21 00:40:49 +0000784// DynAlloc node points to dynamically allocated stack space.
785// $sp is added to the list of implicitly used registers to prevent dead code
786// elimination from removing instructions that modify $sp.
787let Uses = [SP] in
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000788def DynAlloc : EffectiveAddress<"addiu\t$rt, $addr">;
Akira Hatanaka21afc632011-06-21 00:40:49 +0000789
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000790// MADD*/MSUB*
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000791def MADD : MArithR<0, "madd", MipsMAdd, 1>;
792def MADDU : MArithR<1, "maddu", MipsMAddu, 1>;
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000793def MSUB : MArithR<4, "msub", MipsMSub>;
794def MSUBU : MArithR<5, "msubu", MipsMSubu>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000795
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000796// MUL is a assembly macro in the current used ISAs. In recent ISA's
797// it is a real instruction.
Akira Hatanakac2f3ac92011-10-11 23:05:46 +0000798def MUL : ArithLogicR<0x1c, 0x02, "mul", mul, IIImul, CPURegs, 1>,
799 Requires<[HasMips32]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000800
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +0000801def RDHWR : ReadHardware;
802
Bruno Cardoso Lopes44d12eb2011-08-18 16:30:49 +0000803def EXT : ExtIns<0, "ext", (outs CPURegs:$rt),
804 (ins CPURegs:$rs, uimm16:$pos, uimm16:$sz),
805 [(set CPURegs:$rt,
806 (MipsExt CPURegs:$rs, immZExt5:$pos, immZExt5:$sz))],
Akira Hatanaka667645f2011-08-17 22:59:46 +0000807 NoItinerary>;
808
809let Constraints = "$src = $rt" in
Bruno Cardoso Lopes44d12eb2011-08-18 16:30:49 +0000810def INS : ExtIns<4, "ins", (outs CPURegs:$rt),
811 (ins CPURegs:$rs, uimm16:$pos, uimm16:$sz, CPURegs:$src),
812 [(set CPURegs:$rt,
813 (MipsIns CPURegs:$rs, immZExt5:$pos, immZExt5:$sz,
Akira Hatanaka667645f2011-08-17 22:59:46 +0000814 CPURegs:$src))],
815 NoItinerary>;
Akira Hatanakabb15e112011-08-17 02:05:42 +0000816
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000817//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000818// Arbitrary patterns that map to one or more instructions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000819//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000820
821// Small immediates
Eric Christopher3c999a22007-10-26 04:00:13 +0000822def : Pat<(i32 immSExt16:$in),
Bruno Cardoso Lopes332a3d22007-07-11 22:47:02 +0000823 (ADDiu ZERO, imm:$in)>;
Eric Christopher3c999a22007-10-26 04:00:13 +0000824def : Pat<(i32 immZExt16:$in),
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000825 (ORi ZERO, imm:$in)>;
826
827// Arbitrary immediates
828def : Pat<(i32 imm:$imm),
829 (ORi (LUi (HI16 imm:$imm)), (LO16 imm:$imm))>;
830
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +0000831// Carry patterns
832def : Pat<(subc CPURegs:$lhs, CPURegs:$rhs),
833 (SUBu CPURegs:$lhs, CPURegs:$rhs)>;
834def : Pat<(addc CPURegs:$lhs, CPURegs:$rhs),
835 (ADDu CPURegs:$lhs, CPURegs:$rhs)>;
Bruno Cardoso Lopes911a9922011-03-04 17:59:18 +0000836def : Pat<(addc CPURegs:$src, immSExt16:$imm),
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +0000837 (ADDiu CPURegs:$src, imm:$imm)>;
838
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000839// Call
840def : Pat<(MipsJmpLink (i32 tglobaladdr:$dst)),
841 (JAL tglobaladdr:$dst)>;
842def : Pat<(MipsJmpLink (i32 texternalsym:$dst)),
843 (JAL texternalsym:$dst)>;
Chris Lattnere0d27532010-02-28 07:23:21 +0000844//def : Pat<(MipsJmpLink CPURegs:$dst),
845// (JALR CPURegs:$dst)>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000846
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +0000847// hi/lo relocs
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000848def : Pat<(MipsHi tglobaladdr:$in), (LUi tglobaladdr:$in)>;
Akira Hatanakaf48eb532011-04-25 17:10:45 +0000849def : Pat<(MipsHi tblockaddress:$in), (LUi tblockaddress:$in)>;
Akira Hatanakaa4b97f32011-09-13 20:13:58 +0000850def : Pat<(MipsLo tglobaladdr:$in), (ADDiu ZERO, tglobaladdr:$in)>;
851def : Pat<(MipsLo tblockaddress:$in), (ADDiu ZERO, tblockaddress:$in)>;
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000852def : Pat<(add CPURegs:$hi, (MipsLo tglobaladdr:$lo)),
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000853 (ADDiu CPURegs:$hi, tglobaladdr:$lo)>;
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000854def : Pat<(add CPURegs:$hi, (MipsLo tblockaddress:$lo)),
855 (ADDiu CPURegs:$hi, tblockaddress:$lo)>;
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +0000856
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000857def : Pat<(MipsHi tjumptable:$in), (LUi tjumptable:$in)>;
Akira Hatanakaa4b97f32011-09-13 20:13:58 +0000858def : Pat<(MipsLo tjumptable:$in), (ADDiu ZERO, tjumptable:$in)>;
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000859def : Pat<(add CPURegs:$hi, (MipsLo tjumptable:$lo)),
860 (ADDiu CPURegs:$hi, tjumptable:$lo)>;
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +0000861
862def : Pat<(MipsHi tconstpool:$in), (LUi tconstpool:$in)>;
Akira Hatanakaa4b97f32011-09-13 20:13:58 +0000863def : Pat<(MipsLo tconstpool:$in), (ADDiu ZERO, tconstpool:$in)>;
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +0000864def : Pat<(add CPURegs:$hi, (MipsLo tconstpool:$lo)),
865 (ADDiu CPURegs:$hi, tconstpool:$lo)>;
866
867// gp_rel relocs
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000868def : Pat<(add CPURegs:$gp, (MipsGPRel tglobaladdr:$in)),
Bruno Cardoso Lopes91fd5322008-07-21 18:52:34 +0000869 (ADDiu CPURegs:$gp, tglobaladdr:$in)>;
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000870def : Pat<(add CPURegs:$gp, (MipsGPRel tconstpool:$in)),
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +0000871 (ADDiu CPURegs:$gp, tconstpool:$in)>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000872
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +0000873// tlsgd
874def : Pat<(add CPURegs:$gp, (MipsTlsGd tglobaltlsaddr:$in)),
875 (ADDiu CPURegs:$gp, tglobaltlsaddr:$in)>;
876
877// tprel hi/lo
878def : Pat<(MipsTprelHi tglobaltlsaddr:$in), (LUi tglobaltlsaddr:$in)>;
Akira Hatanakaa4b97f32011-09-13 20:13:58 +0000879def : Pat<(MipsTprelLo tglobaltlsaddr:$in), (ADDiu ZERO, tglobaltlsaddr:$in)>;
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +0000880def : Pat<(add CPURegs:$hi, (MipsTprelLo tglobaltlsaddr:$lo)),
881 (ADDiu CPURegs:$hi, tglobaltlsaddr:$lo)>;
882
Akira Hatanaka342837d2011-05-28 01:07:07 +0000883// wrapper_pic
884class WrapperPICPat<SDNode node>:
885 Pat<(MipsWrapperPIC node:$in),
886 (ADDiu GP, node:$in)>;
887
888def : WrapperPICPat<tglobaladdr>;
889def : WrapperPICPat<tconstpool>;
890def : WrapperPICPat<texternalsym>;
891def : WrapperPICPat<tblockaddress>;
892def : WrapperPICPat<tjumptable>;
893
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000894// Mips does not have "not", so we expand our way
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000895def : Pat<(not CPURegs:$in),
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000896 (NOR CPURegs:$in, ZERO)>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000897
Eric Christopher3c999a22007-10-26 04:00:13 +0000898// extended load and stores
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000899def : Pat<(extloadi1 addr:$src), (LBu addr:$src)>;
900def : Pat<(extloadi8 addr:$src), (LBu addr:$src)>;
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000901def : Pat<(extloadi16_a addr:$src), (LHu addr:$src)>;
902def : Pat<(extloadi16_u addr:$src), (ULHu addr:$src)>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000903
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +0000904// peepholes
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000905def : Pat<(store (i32 0), addr:$dst), (SW ZERO, addr:$dst)>;
906
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000907// brcond patterns
Akira Hatanaka06f82312011-10-11 19:09:09 +0000908multiclass BrcondPats<RegisterClass RC, Instruction BEQOp, Instruction BNEOp,
909 Instruction SLTOp, Instruction SLTuOp, Instruction SLTiOp,
910 Instruction SLTiuOp, Register ZEROReg> {
911def : Pat<(brcond (i32 (setne RC:$lhs, 0)), bb:$dst),
912 (BNEOp RC:$lhs, ZEROReg, bb:$dst)>;
913def : Pat<(brcond (i32 (seteq RC:$lhs, 0)), bb:$dst),
914 (BEQOp RC:$lhs, ZEROReg, bb:$dst)>;
Bruno Cardoso Lopes332a3d22007-07-11 22:47:02 +0000915
Akira Hatanaka06f82312011-10-11 19:09:09 +0000916def : Pat<(brcond (i32 (setge RC:$lhs, RC:$rhs)), bb:$dst),
917 (BEQ (SLTOp RC:$lhs, RC:$rhs), ZERO, bb:$dst)>;
918def : Pat<(brcond (i32 (setuge RC:$lhs, RC:$rhs)), bb:$dst),
919 (BEQ (SLTuOp RC:$lhs, RC:$rhs), ZERO, bb:$dst)>;
920def : Pat<(brcond (i32 (setge RC:$lhs, immSExt16:$rhs)), bb:$dst),
921 (BEQ (SLTiOp RC:$lhs, immSExt16:$rhs), ZERO, bb:$dst)>;
922def : Pat<(brcond (i32 (setuge RC:$lhs, immSExt16:$rhs)), bb:$dst),
923 (BEQ (SLTiuOp RC:$lhs, immSExt16:$rhs), ZERO, bb:$dst)>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000924
Akira Hatanaka06f82312011-10-11 19:09:09 +0000925def : Pat<(brcond (i32 (setle RC:$lhs, RC:$rhs)), bb:$dst),
926 (BEQ (SLTOp RC:$rhs, RC:$lhs), ZERO, bb:$dst)>;
927def : Pat<(brcond (i32 (setule RC:$lhs, RC:$rhs)), bb:$dst),
928 (BEQ (SLTuOp RC:$rhs, RC:$lhs), ZERO, bb:$dst)>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000929
Akira Hatanaka06f82312011-10-11 19:09:09 +0000930def : Pat<(brcond RC:$cond, bb:$dst),
931 (BNEOp RC:$cond, ZEROReg, bb:$dst)>;
932}
933
934defm : BrcondPats<CPURegs, BEQ, BNE, SLT, SLTu, SLTi, SLTiu, ZERO>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000935
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000936// select patterns
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000937multiclass MovzPats<RegisterClass RC, Instruction MOVZInst> {
Akira Hatanaka40eda462011-09-22 23:31:54 +0000938 def : Pat<(select (i32 (setge CPURegs:$lhs, CPURegs:$rhs)), RC:$T, RC:$F),
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000939 (MOVZInst RC:$T, (SLT CPURegs:$lhs, CPURegs:$rhs), RC:$F)>;
Akira Hatanaka40eda462011-09-22 23:31:54 +0000940 def : Pat<(select (i32 (setuge CPURegs:$lhs, CPURegs:$rhs)), RC:$T, RC:$F),
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000941 (MOVZInst RC:$T, (SLTu CPURegs:$lhs, CPURegs:$rhs), RC:$F)>;
Akira Hatanaka40eda462011-09-22 23:31:54 +0000942 def : Pat<(select (i32 (setge CPURegs:$lhs, immSExt16:$rhs)), RC:$T, RC:$F),
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000943 (MOVZInst RC:$T, (SLTi CPURegs:$lhs, immSExt16:$rhs), RC:$F)>;
Akira Hatanaka40eda462011-09-22 23:31:54 +0000944 def : Pat<(select (i32 (setuge CPURegs:$lh, immSExt16:$rh)), RC:$T, RC:$F),
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000945 (MOVZInst RC:$T, (SLTiu CPURegs:$lh, immSExt16:$rh), RC:$F)>;
Akira Hatanaka40eda462011-09-22 23:31:54 +0000946 def : Pat<(select (i32 (setle CPURegs:$lhs, CPURegs:$rhs)), RC:$T, RC:$F),
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000947 (MOVZInst RC:$T, (SLT CPURegs:$rhs, CPURegs:$lhs), RC:$F)>;
Akira Hatanaka40eda462011-09-22 23:31:54 +0000948 def : Pat<(select (i32 (setule CPURegs:$lhs, CPURegs:$rhs)), RC:$T, RC:$F),
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000949 (MOVZInst RC:$T, (SLTu CPURegs:$rhs, CPURegs:$lhs), RC:$F)>;
Akira Hatanaka40eda462011-09-22 23:31:54 +0000950 def : Pat<(select (i32 (seteq CPURegs:$lhs, CPURegs:$rhs)), RC:$T, RC:$F),
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000951 (MOVZInst RC:$T, (XOR CPURegs:$lhs, CPURegs:$rhs), RC:$F)>;
Akira Hatanaka40eda462011-09-22 23:31:54 +0000952 def : Pat<(select (i32 (seteq CPURegs:$lhs, 0)), RC:$T, RC:$F),
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000953 (MOVZInst RC:$T, CPURegs:$lhs, RC:$F)>;
954}
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000955
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000956multiclass MovnPats<RegisterClass RC, Instruction MOVNInst> {
Akira Hatanaka40eda462011-09-22 23:31:54 +0000957 def : Pat<(select (i32 (setne CPURegs:$lhs, CPURegs:$rhs)), RC:$T, RC:$F),
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000958 (MOVNInst RC:$T, (XOR CPURegs:$lhs, CPURegs:$rhs), RC:$F)>;
959 def : Pat<(select CPURegs:$cond, RC:$T, RC:$F),
960 (MOVNInst RC:$T, CPURegs:$cond, RC:$F)>;
Akira Hatanaka40eda462011-09-22 23:31:54 +0000961 def : Pat<(select (i32 (setne CPURegs:$lhs, 0)), RC:$T, RC:$F),
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000962 (MOVNInst RC:$T, CPURegs:$lhs, RC:$F)>;
963}
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000964
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000965defm : MovzPats<CPURegs, MOVZ_I>;
966defm : MovnPats<CPURegs, MOVN_I>;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000967
968// setcc patterns
Akira Hatanaka395d76c2011-10-11 21:40:01 +0000969multiclass SeteqPats<RegisterClass RC, Instruction SLTiuOp, Instruction XOROp,
970 Instruction SLTuOp, Register ZEROReg> {
971 def : Pat<(seteq RC:$lhs, RC:$rhs),
972 (SLTiuOp (XOROp RC:$lhs, RC:$rhs), 1)>;
973 def : Pat<(setne RC:$lhs, RC:$rhs),
974 (SLTuOp ZEROReg, (XOROp RC:$lhs, RC:$rhs))>;
975}
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000976
Akira Hatanaka395d76c2011-10-11 21:40:01 +0000977multiclass SetlePats<RegisterClass RC, Instruction SLTOp, Instruction SLTuOp> {
978 def : Pat<(setle RC:$lhs, RC:$rhs),
979 (XORi (SLTOp RC:$rhs, RC:$lhs), 1)>;
980 def : Pat<(setule RC:$lhs, RC:$rhs),
981 (XORi (SLTuOp RC:$rhs, RC:$lhs), 1)>;
982}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000983
Akira Hatanaka395d76c2011-10-11 21:40:01 +0000984multiclass SetgtPats<RegisterClass RC, Instruction SLTOp, Instruction SLTuOp> {
985 def : Pat<(setgt RC:$lhs, RC:$rhs),
986 (SLTOp RC:$rhs, RC:$lhs)>;
987 def : Pat<(setugt RC:$lhs, RC:$rhs),
988 (SLTuOp RC:$rhs, RC:$lhs)>;
989}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000990
Akira Hatanaka395d76c2011-10-11 21:40:01 +0000991multiclass SetgePats<RegisterClass RC, Instruction SLTOp, Instruction SLTuOp> {
992 def : Pat<(setge RC:$lhs, RC:$rhs),
993 (XORi (SLTOp RC:$lhs, RC:$rhs), 1)>;
994 def : Pat<(setuge RC:$lhs, RC:$rhs),
995 (XORi (SLTuOp RC:$lhs, RC:$rhs), 1)>;
996}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000997
Akira Hatanaka395d76c2011-10-11 21:40:01 +0000998multiclass SetgeImmPats<RegisterClass RC, Instruction SLTiOp,
999 Instruction SLTiuOp> {
1000 def : Pat<(setge RC:$lhs, immSExt16:$rhs),
1001 (XORi (SLTiOp RC:$lhs, immSExt16:$rhs), 1)>;
1002 def : Pat<(setuge RC:$lhs, immSExt16:$rhs),
1003 (XORi (SLTiuOp RC:$lhs, immSExt16:$rhs), 1)>;
1004}
1005
1006defm : SeteqPats<CPURegs, SLTiu, XOR, SLTu, ZERO>;
1007defm : SetlePats<CPURegs, SLT, SLTu>;
1008defm : SetgtPats<CPURegs, SLT, SLTu>;
1009defm : SetgePats<CPURegs, SLT, SLTu>;
1010defm : SetgeImmPats<CPURegs, SLTi, SLTiu>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001011
Akira Hatanaka21afc632011-06-21 00:40:49 +00001012// select MipsDynAlloc
1013def : Pat<(MipsDynAlloc addr:$f), (DynAlloc addr:$f)>;
1014
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001015//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001016// Floating Point Support
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001017//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001018
1019include "MipsInstrFPU.td"
Akira Hatanaka95934842011-09-24 01:34:44 +00001020include "Mips64InstrInfo.td"
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001021