blob: def2e3d48ac0cfe01e1b90acbb90445533193dfb [file] [log] [blame]
Chris Lattnerbc40e892003-01-13 20:01:16 +00001//===-- PhiElimination.cpp - Eliminate PHI nodes by inserting copies ------===//
Misha Brukmanedf128a2005-04-21 22:36:52 +00002//
John Criswellb576c942003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanedf128a2005-04-21 22:36:52 +00007//
John Criswellb576c942003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Chris Lattnerbc40e892003-01-13 20:01:16 +00009//
10// This pass eliminates machine instruction PHI nodes by inserting copy
11// instructions. This destroys SSA information, but is the desired input for
12// some register allocators.
13//
14//===----------------------------------------------------------------------===//
15
Chris Lattner0742b592004-02-23 18:38:20 +000016#include "llvm/CodeGen/Passes.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000017#include "PHIEliminationUtils.h"
18#include "llvm/ADT/STLExtras.h"
19#include "llvm/ADT/SmallPtrSet.h"
20#include "llvm/ADT/Statistic.h"
Cameron Zwarichb7cfac32013-02-10 06:42:36 +000021#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000022#include "llvm/CodeGen/LiveVariables.h"
Jakob Stoklund Olesen9aebb612009-11-14 00:38:06 +000023#include "llvm/CodeGen/MachineDominators.h"
Chris Lattnerbc40e892003-01-13 20:01:16 +000024#include "llvm/CodeGen/MachineInstr.h"
Evan Chengf870fbc2008-04-11 17:54:45 +000025#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Cheng97b9b972010-08-17 01:20:36 +000026#include "llvm/CodeGen/MachineLoopInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000027#include "llvm/CodeGen/MachineRegisterInfo.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000028#include "llvm/IR/Function.h"
Cameron Zwarich6a951ac2011-03-10 05:59:17 +000029#include "llvm/Support/CommandLine.h"
Chris Lattnera4f0b3a2006-08-27 12:54:02 +000030#include "llvm/Support/Compiler.h"
Jakob Stoklund Olesenf235f132009-11-10 22:01:05 +000031#include "llvm/Support/Debug.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000032#include "llvm/Target/TargetInstrInfo.h"
Stephen Hines37ed9c12014-12-01 14:51:49 -080033#include "llvm/Target/TargetSubtargetInfo.h"
Chris Lattner6db07562005-10-03 07:22:07 +000034#include <algorithm>
Chris Lattner0742b592004-02-23 18:38:20 +000035using namespace llvm;
Brian Gaeked0fde302003-11-11 22:41:34 +000036
Stephen Hinesdce4a402014-05-29 02:49:00 -070037#define DEBUG_TYPE "phielim"
38
Cameron Zwarich6a951ac2011-03-10 05:59:17 +000039static cl::opt<bool>
40DisableEdgeSplitting("disable-phi-elim-edge-splitting", cl::init(false),
41 cl::Hidden, cl::desc("Disable critical edge splitting "
42 "during PHI elimination"));
43
Cameron Zwarich5758a712013-02-12 03:49:25 +000044static cl::opt<bool>
45SplitAllCriticalEdges("phi-elim-split-all-critical-edges", cl::init(false),
46 cl::Hidden, cl::desc("Split all critical edges during "
47 "PHI elimination"));
48
Cameron Zwarich0a3fdd62010-12-05 21:39:42 +000049namespace {
50 class PHIElimination : public MachineFunctionPass {
51 MachineRegisterInfo *MRI; // Machine register information
Cameron Zwarichfe0fd352013-02-10 06:42:30 +000052 LiveVariables *LV;
Cameron Zwarichb7cfac32013-02-10 06:42:36 +000053 LiveIntervals *LIS;
Cameron Zwarich0a3fdd62010-12-05 21:39:42 +000054
55 public:
56 static char ID; // Pass identification, replacement for typeid
57 PHIElimination() : MachineFunctionPass(ID) {
58 initializePHIEliminationPass(*PassRegistry::getPassRegistry());
59 }
60
Stephen Hines36b56882014-04-23 16:57:46 -070061 bool runOnMachineFunction(MachineFunction &Fn) override;
62 void getAnalysisUsage(AnalysisUsage &AU) const override;
Cameron Zwarich0a3fdd62010-12-05 21:39:42 +000063
64 private:
65 /// EliminatePHINodes - Eliminate phi nodes by inserting copy instructions
66 /// in predecessor basic blocks.
67 ///
68 bool EliminatePHINodes(MachineFunction &MF, MachineBasicBlock &MBB);
Cameron Zwarich02513c02013-02-10 06:42:32 +000069 void LowerPHINode(MachineBasicBlock &MBB,
Cameron Zwarich03fae502013-07-01 19:42:46 +000070 MachineBasicBlock::iterator LastPHIIt);
Cameron Zwarich0a3fdd62010-12-05 21:39:42 +000071
72 /// analyzePHINodes - Gather information about the PHI nodes in
73 /// here. In particular, we want to map the number of uses of a virtual
74 /// register which is used in a PHI node. We map that to the BB the
75 /// vreg is coming from. This is used later to determine when the vreg
76 /// is killed in the BB.
77 ///
78 void analyzePHINodes(const MachineFunction& Fn);
79
80 /// Split critical edges where necessary for good coalescer performance.
81 bool SplitPHIEdges(MachineFunction &MF, MachineBasicBlock &MBB,
Cameron Zwarichfe0fd352013-02-10 06:42:30 +000082 MachineLoopInfo *MLI);
Cameron Zwarich0a3fdd62010-12-05 21:39:42 +000083
Cameron Zwarich36f54482013-02-10 23:29:49 +000084 // These functions are temporary abstractions around LiveVariables and
85 // LiveIntervals, so they can go away when LiveVariables does.
86 bool isLiveIn(unsigned Reg, MachineBasicBlock *MBB);
87 bool isLiveOutPastPHIs(unsigned Reg, MachineBasicBlock *MBB);
88
Cameron Zwarich0a3fdd62010-12-05 21:39:42 +000089 typedef std::pair<unsigned, unsigned> BBVRegPair;
90 typedef DenseMap<BBVRegPair, unsigned> VRegPHIUse;
91
92 VRegPHIUse VRegPHIUseCount;
93
94 // Defs of PHI sources which are implicit_def.
95 SmallPtrSet<MachineInstr*, 4> ImpDefs;
96
97 // Map reusable lowered PHI node -> incoming join register.
98 typedef DenseMap<MachineInstr*, unsigned,
99 MachineInstrExpressionTrait> LoweredPHIMap;
100 LoweredPHIMap LoweredPHIs;
101 };
102}
103
Cameron Zwarich02513c02013-02-10 06:42:32 +0000104STATISTIC(NumLowered, "Number of phis lowered");
Cameron Zwarich117be032011-02-14 02:09:11 +0000105STATISTIC(NumCriticalEdgesSplit, "Number of critical edges split");
Jakob Stoklund Olesen74215fc2009-12-16 18:55:53 +0000106STATISTIC(NumReused, "Number of reused lowered phis");
Jakob Stoklund Olesenf235f132009-11-10 22:01:05 +0000107
Lang Hamesfae02a22009-07-21 23:47:33 +0000108char PHIElimination::ID = 0;
Cameron Zwarich0a3fdd62010-12-05 21:39:42 +0000109char& llvm::PHIEliminationID = PHIElimination::ID;
Chris Lattnerbc40e892003-01-13 20:01:16 +0000110
Andrew Trick8dd26252012-02-10 04:10:36 +0000111INITIALIZE_PASS_BEGIN(PHIElimination, "phi-node-elimination",
112 "Eliminate PHI nodes for register allocation",
113 false, false)
114INITIALIZE_PASS_DEPENDENCY(LiveVariables)
115INITIALIZE_PASS_END(PHIElimination, "phi-node-elimination",
116 "Eliminate PHI nodes for register allocation", false, false)
117
Cameron Zwarich0a3fdd62010-12-05 21:39:42 +0000118void PHIElimination::getAnalysisUsage(AnalysisUsage &AU) const {
Dan Gohman845012e2009-07-31 23:37:33 +0000119 AU.addPreserved<LiveVariables>();
Cameron Zwarich4f659ec2013-02-20 06:46:28 +0000120 AU.addPreserved<SlotIndexes>();
Cameron Zwarichb7cfac32013-02-10 06:42:36 +0000121 AU.addPreserved<LiveIntervals>();
Jakob Stoklund Olesen9aebb612009-11-14 00:38:06 +0000122 AU.addPreserved<MachineDominatorTree>();
Evan Cheng148341c2010-08-17 21:00:37 +0000123 AU.addPreserved<MachineLoopInfo>();
Dan Gohman845012e2009-07-31 23:37:33 +0000124 MachineFunctionPass::getAnalysisUsage(AU);
125}
Lang Hamesfae02a22009-07-21 23:47:33 +0000126
Cameron Zwarich0a3fdd62010-12-05 21:39:42 +0000127bool PHIElimination::runOnMachineFunction(MachineFunction &MF) {
Evan Cheng28428cd2010-05-04 17:12:26 +0000128 MRI = &MF.getRegInfo();
Cameron Zwarichfe0fd352013-02-10 06:42:30 +0000129 LV = getAnalysisIfAvailable<LiveVariables>();
Cameron Zwarichb7cfac32013-02-10 06:42:36 +0000130 LIS = getAnalysisIfAvailable<LiveIntervals>();
Evan Cheng576a2702008-04-03 16:38:20 +0000131
Evan Cheng576a2702008-04-03 16:38:20 +0000132 bool Changed = false;
133
Jakob Stoklund Olesen73e7dce2011-07-29 22:51:22 +0000134 // This pass takes the function out of SSA form.
135 MRI->leaveSSA();
136
Cameron Zwarichb7cfac32013-02-10 06:42:36 +0000137 // Split critical edges to help the coalescer. This does not yet support
138 // updating LiveIntervals, so we disable it.
Cameron Zwarich8597c142013-02-11 09:24:47 +0000139 if (!DisableEdgeSplitting && (LV || LIS)) {
Cameron Zwarichfe0fd352013-02-10 06:42:30 +0000140 MachineLoopInfo *MLI = getAnalysisIfAvailable<MachineLoopInfo>();
141 for (MachineFunction::iterator I = MF.begin(), E = MF.end(); I != E; ++I)
142 Changed |= SplitPHIEdges(MF, *I, MLI);
Evan Cheng148341c2010-08-17 21:00:37 +0000143 }
Jakob Stoklund Olesen3e204752009-11-11 19:31:31 +0000144
145 // Populate VRegPHIUseCount
Evan Cheng28428cd2010-05-04 17:12:26 +0000146 analyzePHINodes(MF);
Jakob Stoklund Olesen3e204752009-11-11 19:31:31 +0000147
Evan Cheng576a2702008-04-03 16:38:20 +0000148 // Eliminate PHI instructions by inserting copies into predecessor blocks.
Evan Cheng28428cd2010-05-04 17:12:26 +0000149 for (MachineFunction::iterator I = MF.begin(), E = MF.end(); I != E; ++I)
150 Changed |= EliminatePHINodes(MF, *I);
Evan Cheng576a2702008-04-03 16:38:20 +0000151
152 // Remove dead IMPLICIT_DEF instructions.
Stephen Hines37ed9c12014-12-01 14:51:49 -0800153 for (MachineInstr *DefMI : ImpDefs) {
Evan Cheng576a2702008-04-03 16:38:20 +0000154 unsigned DefReg = DefMI->getOperand(0).getReg();
Cameron Zwarichb7cfac32013-02-10 06:42:36 +0000155 if (MRI->use_nodbg_empty(DefReg)) {
156 if (LIS)
157 LIS->RemoveMachineInstrFromMaps(DefMI);
Evan Cheng576a2702008-04-03 16:38:20 +0000158 DefMI->eraseFromParent();
Cameron Zwarichb7cfac32013-02-10 06:42:36 +0000159 }
Evan Cheng576a2702008-04-03 16:38:20 +0000160 }
161
Jakob Stoklund Olesen74215fc2009-12-16 18:55:53 +0000162 // Clean up the lowered PHI instructions.
163 for (LoweredPHIMap::iterator I = LoweredPHIs.begin(), E = LoweredPHIs.end();
Cameron Zwarichb7cfac32013-02-10 06:42:36 +0000164 I != E; ++I) {
Cameron Zwarich8d491342013-02-12 05:48:56 +0000165 if (LIS)
166 LIS->RemoveMachineInstrFromMaps(I->first);
Evan Cheng28428cd2010-05-04 17:12:26 +0000167 MF.DeleteMachineInstr(I->first);
Cameron Zwarichb7cfac32013-02-10 06:42:36 +0000168 }
Jakob Stoklund Olesen74215fc2009-12-16 18:55:53 +0000169
Bill Wendling3de82492009-12-17 23:42:32 +0000170 LoweredPHIs.clear();
Evan Cheng576a2702008-04-03 16:38:20 +0000171 ImpDefs.clear();
172 VRegPHIUseCount.clear();
Evan Cheng28428cd2010-05-04 17:12:26 +0000173
Evan Cheng576a2702008-04-03 16:38:20 +0000174 return Changed;
175}
176
Chris Lattnerbc40e892003-01-13 20:01:16 +0000177/// EliminatePHINodes - Eliminate phi nodes by inserting copy instructions in
178/// predecessor basic blocks.
179///
Cameron Zwarich0a3fdd62010-12-05 21:39:42 +0000180bool PHIElimination::EliminatePHINodes(MachineFunction &MF,
Lang Hamesfae02a22009-07-21 23:47:33 +0000181 MachineBasicBlock &MBB) {
Chris Lattner518bb532010-02-09 19:54:29 +0000182 if (MBB.empty() || !MBB.front().isPHI())
Chris Lattner53a79aa2005-10-03 04:47:08 +0000183 return false; // Quick exit for basic blocks without PHIs.
Chris Lattnerbc40e892003-01-13 20:01:16 +0000184
Chris Lattner791f8962004-05-10 18:47:18 +0000185 // Get an iterator to the first instruction after the last PHI node (this may
Chris Lattner53a79aa2005-10-03 04:47:08 +0000186 // also be the end of the basic block).
Cameron Zwarich03fae502013-07-01 19:42:46 +0000187 MachineBasicBlock::iterator LastPHIIt =
Stephen Hines36b56882014-04-23 16:57:46 -0700188 std::prev(MBB.SkipPHIsAndLabels(MBB.begin()));
Chris Lattner791f8962004-05-10 18:47:18 +0000189
Chris Lattner518bb532010-02-09 19:54:29 +0000190 while (MBB.front().isPHI())
Cameron Zwarich03fae502013-07-01 19:42:46 +0000191 LowerPHINode(MBB, LastPHIIt);
Bill Wendlingca756d22006-09-28 07:10:24 +0000192
Chris Lattner53a79aa2005-10-03 04:47:08 +0000193 return true;
194}
Misha Brukmanedf128a2005-04-21 22:36:52 +0000195
Jakob Stoklund Olesen52137502012-06-25 03:36:12 +0000196/// isImplicitlyDefined - Return true if all defs of VirtReg are implicit-defs.
197/// This includes registers with no defs.
198static bool isImplicitlyDefined(unsigned VirtReg,
199 const MachineRegisterInfo *MRI) {
Stephen Hines36b56882014-04-23 16:57:46 -0700200 for (MachineInstr &DI : MRI->def_instructions(VirtReg))
201 if (!DI.isImplicitDef())
Jakob Stoklund Olesen52137502012-06-25 03:36:12 +0000202 return false;
203 return true;
204}
205
Evan Cheng1b38ec82008-06-19 01:21:26 +0000206/// isSourceDefinedByImplicitDef - Return true if all sources of the phi node
207/// are implicit_def's.
Bill Wendlingae94dda2008-05-12 22:15:05 +0000208static bool isSourceDefinedByImplicitDef(const MachineInstr *MPhi,
Evan Cheng1b38ec82008-06-19 01:21:26 +0000209 const MachineRegisterInfo *MRI) {
Jakob Stoklund Olesen52137502012-06-25 03:36:12 +0000210 for (unsigned i = 1; i != MPhi->getNumOperands(); i += 2)
211 if (!isImplicitlyDefined(MPhi->getOperand(i).getReg(), MRI))
Evan Chengb3e0a6d2008-05-10 00:17:50 +0000212 return false;
Evan Chengb3e0a6d2008-05-10 00:17:50 +0000213 return true;
Evan Chengf870fbc2008-04-11 17:54:45 +0000214}
215
Evan Chengfc0b80d2009-03-13 22:59:14 +0000216
Cameron Zwarich02513c02013-02-10 06:42:32 +0000217/// LowerPHINode - Lower the PHI node at the top of the specified block,
Jakob Stoklund Olesene35e3c32009-11-10 22:00:56 +0000218///
Cameron Zwarich02513c02013-02-10 06:42:32 +0000219void PHIElimination::LowerPHINode(MachineBasicBlock &MBB,
Cameron Zwarich03fae502013-07-01 19:42:46 +0000220 MachineBasicBlock::iterator LastPHIIt) {
Cameron Zwarich02513c02013-02-10 06:42:32 +0000221 ++NumLowered;
Cameron Zwarich03fae502013-07-01 19:42:46 +0000222
Stephen Hines36b56882014-04-23 16:57:46 -0700223 MachineBasicBlock::iterator AfterPHIsIt = std::next(LastPHIIt);
Cameron Zwarich03fae502013-07-01 19:42:46 +0000224
Chris Lattner53a79aa2005-10-03 04:47:08 +0000225 // Unlink the PHI node from the basic block, but don't delete the PHI yet.
226 MachineInstr *MPhi = MBB.remove(MBB.begin());
Chris Lattnerbc40e892003-01-13 20:01:16 +0000227
Evan Chengf870fbc2008-04-11 17:54:45 +0000228 unsigned NumSrcs = (MPhi->getNumOperands() - 1) / 2;
Chris Lattner53a79aa2005-10-03 04:47:08 +0000229 unsigned DestReg = MPhi->getOperand(0).getReg();
Jakob Stoklund Olesen9ac24882010-08-18 16:09:47 +0000230 assert(MPhi->getOperand(0).getSubReg() == 0 && "Can't handle sub-reg PHIs");
Evan Cheng9f1c8312008-07-03 09:09:37 +0000231 bool isDead = MPhi->getOperand(0).isDead();
Misha Brukmanedf128a2005-04-21 22:36:52 +0000232
Bill Wendlingca756d22006-09-28 07:10:24 +0000233 // Create a new register for the incoming PHI arguments.
Chris Lattner53a79aa2005-10-03 04:47:08 +0000234 MachineFunction &MF = *MBB.getParent();
Evan Cheng9f1c8312008-07-03 09:09:37 +0000235 unsigned IncomingReg = 0;
Jakob Stoklund Olesen74215fc2009-12-16 18:55:53 +0000236 bool reusedIncoming = false; // Is IncomingReg reused from an earlier PHI?
Chris Lattnerbc40e892003-01-13 20:01:16 +0000237
Bill Wendlingae94dda2008-05-12 22:15:05 +0000238 // Insert a register to register copy at the top of the current block (but
Chris Lattner53a79aa2005-10-03 04:47:08 +0000239 // after any remaining phi nodes) which copies the new incoming register
240 // into the phi node destination.
Stephen Hines37ed9c12014-12-01 14:51:49 -0800241 const TargetInstrInfo *TII = MF.getSubtarget().getInstrInfo();
Evan Chengb3e0a6d2008-05-10 00:17:50 +0000242 if (isSourceDefinedByImplicitDef(MPhi, MRI))
Evan Cheng9f1c8312008-07-03 09:09:37 +0000243 // If all sources of a PHI node are implicit_def, just emit an
244 // implicit_def instead of a copy.
Bill Wendlingd62e06c2009-02-03 02:29:34 +0000245 BuildMI(MBB, AfterPHIsIt, MPhi->getDebugLoc(),
Chris Lattner518bb532010-02-09 19:54:29 +0000246 TII->get(TargetOpcode::IMPLICIT_DEF), DestReg);
Evan Cheng9f1c8312008-07-03 09:09:37 +0000247 else {
Jakob Stoklund Olesen74215fc2009-12-16 18:55:53 +0000248 // Can we reuse an earlier PHI node? This only happens for critical edges,
249 // typically those created by tail duplication.
250 unsigned &entry = LoweredPHIs[MPhi];
251 if (entry) {
252 // An identical PHI node was already lowered. Reuse the incoming register.
253 IncomingReg = entry;
254 reusedIncoming = true;
255 ++NumReused;
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +0000256 DEBUG(dbgs() << "Reusing " << PrintReg(IncomingReg) << " for " << *MPhi);
Jakob Stoklund Olesen74215fc2009-12-16 18:55:53 +0000257 } else {
Jakob Stoklund Olesen92c1f722010-07-10 19:08:25 +0000258 const TargetRegisterClass *RC = MF.getRegInfo().getRegClass(DestReg);
Jakob Stoklund Olesen74215fc2009-12-16 18:55:53 +0000259 entry = IncomingReg = MF.getRegInfo().createVirtualRegister(RC);
260 }
Jakob Stoklund Olesen92c1f722010-07-10 19:08:25 +0000261 BuildMI(MBB, AfterPHIsIt, MPhi->getDebugLoc(),
262 TII->get(TargetOpcode::COPY), DestReg)
263 .addReg(IncomingReg);
Evan Cheng9f1c8312008-07-03 09:09:37 +0000264 }
Chris Lattner53a79aa2005-10-03 04:47:08 +0000265
Bill Wendlingae94dda2008-05-12 22:15:05 +0000266 // Update live variable information if there is any.
Chris Lattner53a79aa2005-10-03 04:47:08 +0000267 if (LV) {
Stephen Hines36b56882014-04-23 16:57:46 -0700268 MachineInstr *PHICopy = std::prev(AfterPHIsIt);
Chris Lattner53a79aa2005-10-03 04:47:08 +0000269
Evan Cheng9f1c8312008-07-03 09:09:37 +0000270 if (IncomingReg) {
Jakob Stoklund Olesen74215fc2009-12-16 18:55:53 +0000271 LiveVariables::VarInfo &VI = LV->getVarInfo(IncomingReg);
272
Evan Cheng9f1c8312008-07-03 09:09:37 +0000273 // Increment use count of the newly created virtual register.
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000274 LV->setPHIJoin(IncomingReg);
Jakob Stoklund Olesen74215fc2009-12-16 18:55:53 +0000275
276 // When we are reusing the incoming register, it may already have been
277 // killed in this block. The old kill will also have been inserted at
278 // AfterPHIsIt, so it appears before the current PHICopy.
279 if (reusedIncoming)
280 if (MachineInstr *OldKill = VI.findKill(&MBB)) {
David Greenef7882972010-01-05 01:24:24 +0000281 DEBUG(dbgs() << "Remove old kill from " << *OldKill);
Jakob Stoklund Olesen74215fc2009-12-16 18:55:53 +0000282 LV->removeVirtualRegisterKilled(IncomingReg, OldKill);
283 DEBUG(MBB.dump());
284 }
Evan Cheng3fefc182007-04-18 00:36:11 +0000285
Evan Cheng9f1c8312008-07-03 09:09:37 +0000286 // Add information to LiveVariables to know that the incoming value is
287 // killed. Note that because the value is defined in several places (once
288 // each for each incoming block), the "def" block and instruction fields
289 // for the VarInfo is not filled in.
290 LV->addVirtualRegisterKilled(IncomingReg, PHICopy);
Evan Cheng9f1c8312008-07-03 09:09:37 +0000291 }
Misha Brukmanedf128a2005-04-21 22:36:52 +0000292
Bill Wendlingae94dda2008-05-12 22:15:05 +0000293 // Since we are going to be deleting the PHI node, if it is the last use of
294 // any registers, or if the value itself is dead, we need to move this
Chris Lattner53a79aa2005-10-03 04:47:08 +0000295 // information over to the new copy we just inserted.
Chris Lattner53a79aa2005-10-03 04:47:08 +0000296 LV->removeVirtualRegistersKilled(MPhi);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000297
Chris Lattner6db07562005-10-03 07:22:07 +0000298 // If the result is dead, update LV.
Evan Cheng9f1c8312008-07-03 09:09:37 +0000299 if (isDead) {
Chris Lattner6db07562005-10-03 07:22:07 +0000300 LV->addVirtualRegisterDead(DestReg, PHICopy);
Evan Cheng9f1c8312008-07-03 09:09:37 +0000301 LV->removeVirtualRegisterDead(DestReg, MPhi);
Chris Lattner53a79aa2005-10-03 04:47:08 +0000302 }
303 }
Chris Lattnerbc40e892003-01-13 20:01:16 +0000304
Cameron Zwarichb7cfac32013-02-10 06:42:36 +0000305 // Update LiveIntervals for the new copy or implicit def.
306 if (LIS) {
Stephen Hines36b56882014-04-23 16:57:46 -0700307 MachineInstr *NewInstr = std::prev(AfterPHIsIt);
Cameron Zwarich2650a822013-02-20 06:46:32 +0000308 SlotIndex DestCopyIndex = LIS->InsertMachineInstrInMaps(NewInstr);
Cameron Zwarichb7cfac32013-02-10 06:42:36 +0000309
310 SlotIndex MBBStartIndex = LIS->getMBBStartIdx(&MBB);
Cameron Zwarichb7cfac32013-02-10 06:42:36 +0000311 if (IncomingReg) {
312 // Add the region from the beginning of MBB to the copy instruction to
313 // IncomingReg's live interval.
Mark Laceye742d682013-08-14 23:50:16 +0000314 LiveInterval &IncomingLI = LIS->createEmptyInterval(IncomingReg);
Cameron Zwarichb7cfac32013-02-10 06:42:36 +0000315 VNInfo *IncomingVNI = IncomingLI.getVNInfoAt(MBBStartIndex);
316 if (!IncomingVNI)
317 IncomingVNI = IncomingLI.getNextValue(MBBStartIndex,
318 LIS->getVNInfoAllocator());
Matthias Braun331de112013-10-10 21:28:43 +0000319 IncomingLI.addSegment(LiveInterval::Segment(MBBStartIndex,
320 DestCopyIndex.getRegSlot(),
321 IncomingVNI));
Cameron Zwarichb7cfac32013-02-10 06:42:36 +0000322 }
323
Cameron Zwaricha566d632013-02-21 08:51:55 +0000324 LiveInterval &DestLI = LIS->getInterval(DestReg);
Cameron Zwarich197a60a2013-02-21 08:51:58 +0000325 assert(DestLI.begin() != DestLI.end() &&
326 "PHIs should have nonempty LiveIntervals.");
327 if (DestLI.endIndex().isDead()) {
Cameron Zwarichb7cfac32013-02-10 06:42:36 +0000328 // A dead PHI's live range begins and ends at the start of the MBB, but
329 // the lowered copy, which will still be dead, needs to begin and end at
330 // the copy instruction.
331 VNInfo *OrigDestVNI = DestLI.getVNInfoAt(MBBStartIndex);
332 assert(OrigDestVNI && "PHI destination should be live at block entry.");
Matthias Braun331de112013-10-10 21:28:43 +0000333 DestLI.removeSegment(MBBStartIndex, MBBStartIndex.getDeadSlot());
Cameron Zwarichb7cfac32013-02-10 06:42:36 +0000334 DestLI.createDeadDef(DestCopyIndex.getRegSlot(),
335 LIS->getVNInfoAllocator());
336 DestLI.removeValNo(OrigDestVNI);
337 } else {
338 // Otherwise, remove the region from the beginning of MBB to the copy
339 // instruction from DestReg's live interval.
Matthias Braun331de112013-10-10 21:28:43 +0000340 DestLI.removeSegment(MBBStartIndex, DestCopyIndex.getRegSlot());
Cameron Zwarichb7cfac32013-02-10 06:42:36 +0000341 VNInfo *DestVNI = DestLI.getVNInfoAt(DestCopyIndex.getRegSlot());
342 assert(DestVNI && "PHI destination should be live at its definition.");
343 DestVNI->def = DestCopyIndex.getRegSlot();
344 }
345 }
346
Bill Wendlingae94dda2008-05-12 22:15:05 +0000347 // Adjust the VRegPHIUseCount map to account for the removal of this PHI node.
Chris Lattner53a79aa2005-10-03 04:47:08 +0000348 for (unsigned i = 1; i != MPhi->getNumOperands(); i += 2)
Jakob Stoklund Olesen74215fc2009-12-16 18:55:53 +0000349 --VRegPHIUseCount[BBVRegPair(MPhi->getOperand(i+1).getMBB()->getNumber(),
Chris Lattner8aa797a2007-12-30 23:10:15 +0000350 MPhi->getOperand(i).getReg())];
Chris Lattner572c7702003-05-12 14:28:28 +0000351
Bill Wendlingae94dda2008-05-12 22:15:05 +0000352 // Now loop over all of the incoming arguments, changing them to copy into the
353 // IncomingReg register in the corresponding predecessor basic block.
Evan Cheng576a2702008-04-03 16:38:20 +0000354 SmallPtrSet<MachineBasicBlock*, 8> MBBsInsertedInto;
Evan Chengf870fbc2008-04-11 17:54:45 +0000355 for (int i = NumSrcs - 1; i >= 0; --i) {
356 unsigned SrcReg = MPhi->getOperand(i*2+1).getReg();
Jakob Stoklund Olesen9ac24882010-08-18 16:09:47 +0000357 unsigned SrcSubReg = MPhi->getOperand(i*2+1).getSubReg();
Jakob Stoklund Olesen52137502012-06-25 03:36:12 +0000358 bool SrcUndef = MPhi->getOperand(i*2+1).isUndef() ||
359 isImplicitlyDefined(SrcReg, MRI);
Dan Gohman6f0d0242008-02-10 18:45:23 +0000360 assert(TargetRegisterInfo::isVirtualRegister(SrcReg) &&
Chris Lattner6db07562005-10-03 07:22:07 +0000361 "Machine PHI Operands must all be virtual registers!");
Chris Lattner53a79aa2005-10-03 04:47:08 +0000362
Lang Hames287b8b02009-07-23 04:34:03 +0000363 // Get the MachineBasicBlock equivalent of the BasicBlock that is the source
364 // path the PHI.
365 MachineBasicBlock &opBlock = *MPhi->getOperand(i*2+2).getMBB();
366
Chris Lattner53a79aa2005-10-03 04:47:08 +0000367 // Check to make sure we haven't already emitted the copy for this block.
Bill Wendlingae94dda2008-05-12 22:15:05 +0000368 // This can happen because PHI nodes may have multiple entries for the same
369 // basic block.
Stephen Hines37ed9c12014-12-01 14:51:49 -0800370 if (!MBBsInsertedInto.insert(&opBlock).second)
Chris Lattner6db07562005-10-03 07:22:07 +0000371 continue; // If the copy has already been emitted, we're done.
Jakob Stoklund Olesene35e3c32009-11-10 22:00:56 +0000372
Bill Wendlingae94dda2008-05-12 22:15:05 +0000373 // Find a safe location to insert the copy, this may be the first terminator
374 // in the block (or end()).
Jakob Stoklund Olesen12222872009-11-13 21:56:15 +0000375 MachineBasicBlock::iterator InsertPos =
Cameron Zwaricha4746852010-12-05 19:51:05 +0000376 findPHICopyInsertPoint(&opBlock, &MBB, SrcReg);
Evan Chengfc0b80d2009-03-13 22:59:14 +0000377
Chris Lattner6db07562005-10-03 07:22:07 +0000378 // Insert the copy.
Stephen Hinesdce4a402014-05-29 02:49:00 -0700379 MachineInstr *NewSrcInstr = nullptr;
Jakob Stoklund Olesen52137502012-06-25 03:36:12 +0000380 if (!reusedIncoming && IncomingReg) {
381 if (SrcUndef) {
382 // The source register is undefined, so there is no need for a real
383 // COPY, but we still need to ensure joint dominance by defs.
384 // Insert an IMPLICIT_DEF instruction.
Cameron Zwarichb7cfac32013-02-10 06:42:36 +0000385 NewSrcInstr = BuildMI(opBlock, InsertPos, MPhi->getDebugLoc(),
386 TII->get(TargetOpcode::IMPLICIT_DEF),
387 IncomingReg);
Jakob Stoklund Olesen52137502012-06-25 03:36:12 +0000388
389 // Clean up the old implicit-def, if there even was one.
390 if (MachineInstr *DefMI = MRI->getVRegDef(SrcReg))
391 if (DefMI->isImplicitDef())
392 ImpDefs.insert(DefMI);
393 } else {
Cameron Zwarichb7cfac32013-02-10 06:42:36 +0000394 NewSrcInstr = BuildMI(opBlock, InsertPos, MPhi->getDebugLoc(),
395 TII->get(TargetOpcode::COPY), IncomingReg)
396 .addReg(SrcReg, 0, SrcSubReg);
Jakob Stoklund Olesen52137502012-06-25 03:36:12 +0000397 }
398 }
Chris Lattner53a79aa2005-10-03 04:47:08 +0000399
Cameron Zwarichb7cfac32013-02-10 06:42:36 +0000400 // We only need to update the LiveVariables kill of SrcReg if this was the
401 // last PHI use of SrcReg to be lowered on this CFG edge and it is not live
402 // out of the predecessor. We can also ignore undef sources.
403 if (LV && !SrcUndef &&
404 !VRegPHIUseCount[BBVRegPair(opBlock.getNumber(), SrcReg)] &&
405 !LV->isLiveOut(SrcReg, opBlock)) {
406 // We want to be able to insert a kill of the register if this PHI (aka,
407 // the copy we just inserted) is the last use of the source value. Live
408 // variable analysis conservatively handles this by saying that the value
409 // is live until the end of the block the PHI entry lives in. If the value
410 // really is dead at the PHI copy, there will be no successor blocks which
411 // have the value live-in.
Jakob Stoklund Olesene35e3c32009-11-10 22:00:56 +0000412
Cameron Zwarichb7cfac32013-02-10 06:42:36 +0000413 // Okay, if we now know that the value is not live out of the block, we
414 // can add a kill marker in this block saying that it kills the incoming
415 // value!
Chris Lattner6db07562005-10-03 07:22:07 +0000416
Chris Lattner2adfa7e2006-01-04 07:12:21 +0000417 // In our final twist, we have to decide which instruction kills the
Jakob Stoklund Olesen9e51b142012-07-04 19:52:05 +0000418 // register. In most cases this is the copy, however, terminator
419 // instructions at the end of the block may also use the value. In this
420 // case, we should mark the last such terminator as being the killing
421 // block, not the copy.
422 MachineBasicBlock::iterator KillInst = opBlock.end();
423 MachineBasicBlock::iterator FirstTerm = opBlock.getFirstTerminator();
424 for (MachineBasicBlock::iterator Term = FirstTerm;
425 Term != opBlock.end(); ++Term) {
426 if (Term->readsRegister(SrcReg))
427 KillInst = Term;
428 }
Jakob Stoklund Olesene35e3c32009-11-10 22:00:56 +0000429
Jakob Stoklund Olesen9e51b142012-07-04 19:52:05 +0000430 if (KillInst == opBlock.end()) {
431 // No terminator uses the register.
432
433 if (reusedIncoming || !IncomingReg) {
434 // We may have to rewind a bit if we didn't insert a copy this time.
435 KillInst = FirstTerm;
436 while (KillInst != opBlock.begin()) {
437 --KillInst;
438 if (KillInst->isDebugValue())
439 continue;
440 if (KillInst->readsRegister(SrcReg))
441 break;
442 }
443 } else {
444 // We just inserted this copy.
Stephen Hines36b56882014-04-23 16:57:46 -0700445 KillInst = std::prev(InsertPos);
Chris Lattner2adfa7e2006-01-04 07:12:21 +0000446 }
Chris Lattner2adfa7e2006-01-04 07:12:21 +0000447 }
Jakob Stoklund Olesen74215fc2009-12-16 18:55:53 +0000448 assert(KillInst->readsRegister(SrcReg) && "Cannot find kill instruction");
Jakob Stoklund Olesene35e3c32009-11-10 22:00:56 +0000449
Chris Lattner2adfa7e2006-01-04 07:12:21 +0000450 // Finally, mark it killed.
451 LV->addVirtualRegisterKilled(SrcReg, KillInst);
Chris Lattner6db07562005-10-03 07:22:07 +0000452
453 // This vreg no longer lives all of the way through opBlock.
454 unsigned opBlockNum = opBlock.getNumber();
Jakob Stoklund Olesene35e3c32009-11-10 22:00:56 +0000455 LV->getVarInfo(SrcReg).AliveBlocks.reset(opBlockNum);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000456 }
Cameron Zwarichb7cfac32013-02-10 06:42:36 +0000457
458 if (LIS) {
459 if (NewSrcInstr) {
460 LIS->InsertMachineInstrInMaps(NewSrcInstr);
Matthias Braun331de112013-10-10 21:28:43 +0000461 LIS->addSegmentToEndOfBlock(IncomingReg, NewSrcInstr);
Cameron Zwarichb7cfac32013-02-10 06:42:36 +0000462 }
463
464 if (!SrcUndef &&
465 !VRegPHIUseCount[BBVRegPair(opBlock.getNumber(), SrcReg)]) {
466 LiveInterval &SrcLI = LIS->getInterval(SrcReg);
467
468 bool isLiveOut = false;
469 for (MachineBasicBlock::succ_iterator SI = opBlock.succ_begin(),
470 SE = opBlock.succ_end(); SI != SE; ++SI) {
Cameron Zwarich4930e722013-02-12 05:48:58 +0000471 SlotIndex startIdx = LIS->getMBBStartIdx(*SI);
472 VNInfo *VNI = SrcLI.getVNInfoAt(startIdx);
473
474 // Definitions by other PHIs are not truly live-in for our purposes.
475 if (VNI && VNI->def != startIdx) {
Cameron Zwarichb7cfac32013-02-10 06:42:36 +0000476 isLiveOut = true;
477 break;
478 }
479 }
480
481 if (!isLiveOut) {
482 MachineBasicBlock::iterator KillInst = opBlock.end();
483 MachineBasicBlock::iterator FirstTerm = opBlock.getFirstTerminator();
484 for (MachineBasicBlock::iterator Term = FirstTerm;
485 Term != opBlock.end(); ++Term) {
486 if (Term->readsRegister(SrcReg))
487 KillInst = Term;
488 }
489
490 if (KillInst == opBlock.end()) {
491 // No terminator uses the register.
492
493 if (reusedIncoming || !IncomingReg) {
494 // We may have to rewind a bit if we didn't just insert a copy.
495 KillInst = FirstTerm;
496 while (KillInst != opBlock.begin()) {
497 --KillInst;
498 if (KillInst->isDebugValue())
499 continue;
500 if (KillInst->readsRegister(SrcReg))
501 break;
502 }
503 } else {
504 // We just inserted this copy.
Stephen Hines36b56882014-04-23 16:57:46 -0700505 KillInst = std::prev(InsertPos);
Cameron Zwarichb7cfac32013-02-10 06:42:36 +0000506 }
507 }
508 assert(KillInst->readsRegister(SrcReg) &&
509 "Cannot find kill instruction");
510
511 SlotIndex LastUseIndex = LIS->getInstructionIndex(KillInst);
Matthias Braun331de112013-10-10 21:28:43 +0000512 SrcLI.removeSegment(LastUseIndex.getRegSlot(),
513 LIS->getMBBEndIdx(&opBlock));
Cameron Zwarichb7cfac32013-02-10 06:42:36 +0000514 }
515 }
516 }
Chris Lattnerbc40e892003-01-13 20:01:16 +0000517 }
Jakob Stoklund Olesene35e3c32009-11-10 22:00:56 +0000518
Jakob Stoklund Olesen74215fc2009-12-16 18:55:53 +0000519 // Really delete the PHI instruction now, if it is not in the LoweredPHIs map.
Cameron Zwarichb7cfac32013-02-10 06:42:36 +0000520 if (reusedIncoming || !IncomingReg) {
521 if (LIS)
522 LIS->RemoveMachineInstrFromMaps(MPhi);
Jakob Stoklund Olesen74215fc2009-12-16 18:55:53 +0000523 MF.DeleteMachineInstr(MPhi);
Cameron Zwarichb7cfac32013-02-10 06:42:36 +0000524 }
Chris Lattnerbc40e892003-01-13 20:01:16 +0000525}
Bill Wendlingca756d22006-09-28 07:10:24 +0000526
527/// analyzePHINodes - Gather information about the PHI nodes in here. In
528/// particular, we want to map the number of uses of a virtual register which is
529/// used in a PHI node. We map that to the BB the vreg is coming from. This is
530/// used later to determine when the vreg is killed in the BB.
531///
Cameron Zwarich0a3fdd62010-12-05 21:39:42 +0000532void PHIElimination::analyzePHINodes(const MachineFunction& MF) {
Stephen Hinesdce4a402014-05-29 02:49:00 -0700533 for (const auto &MBB : MF)
534 for (const auto &BBI : MBB) {
535 if (!BBI.isPHI())
536 break;
537 for (unsigned i = 1, e = BBI.getNumOperands(); i != e; i += 2)
538 ++VRegPHIUseCount[BBVRegPair(BBI.getOperand(i+1).getMBB()->getNumber(),
539 BBI.getOperand(i).getReg())];
540 }
Bill Wendlingca756d22006-09-28 07:10:24 +0000541}
Jakob Stoklund Olesene35e3c32009-11-10 22:00:56 +0000542
Cameron Zwarich0a3fdd62010-12-05 21:39:42 +0000543bool PHIElimination::SplitPHIEdges(MachineFunction &MF,
Cameron Zwarich61a73342011-02-17 06:13:46 +0000544 MachineBasicBlock &MBB,
Cameron Zwarich61a73342011-02-17 06:13:46 +0000545 MachineLoopInfo *MLI) {
Chris Lattner518bb532010-02-09 19:54:29 +0000546 if (MBB.empty() || !MBB.front().isPHI() || MBB.isLandingPad())
Jakob Stoklund Olesen3e204752009-11-11 19:31:31 +0000547 return false; // Quick exit for basic blocks without PHIs.
Jakob Stoklund Olesen0257dd32009-11-18 18:01:35 +0000548
Stephen Hinesdce4a402014-05-29 02:49:00 -0700549 const MachineLoop *CurLoop = MLI ? MLI->getLoopFor(&MBB) : nullptr;
Jakob Stoklund Olesenc321a202012-07-20 20:49:53 +0000550 bool IsLoopHeader = CurLoop && &MBB == CurLoop->getHeader();
551
Evan Cheng97b9b972010-08-17 01:20:36 +0000552 bool Changed = false;
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000553 for (MachineBasicBlock::iterator BBI = MBB.begin(), BBE = MBB.end();
Chris Lattner518bb532010-02-09 19:54:29 +0000554 BBI != BBE && BBI->isPHI(); ++BBI) {
Jakob Stoklund Olesenf235f132009-11-10 22:01:05 +0000555 for (unsigned i = 1, e = BBI->getNumOperands(); i != e; i += 2) {
556 unsigned Reg = BBI->getOperand(i).getReg();
557 MachineBasicBlock *PreMBB = BBI->getOperand(i+1).getMBB();
Jakob Stoklund Olesenc321a202012-07-20 20:49:53 +0000558 // Is there a critical edge from PreMBB to MBB?
559 if (PreMBB->succ_size() == 1)
560 continue;
561
Evan Chenge0083842010-08-17 17:43:50 +0000562 // Avoid splitting backedges of loops. It would introduce small
563 // out-of-line blocks into the loop which is very bad for code placement.
Cameron Zwarich5758a712013-02-12 03:49:25 +0000564 if (PreMBB == &MBB && !SplitAllCriticalEdges)
Jakob Stoklund Olesenc321a202012-07-20 20:49:53 +0000565 continue;
Stephen Hinesdce4a402014-05-29 02:49:00 -0700566 const MachineLoop *PreLoop = MLI ? MLI->getLoopFor(PreMBB) : nullptr;
Cameron Zwarich5758a712013-02-12 03:49:25 +0000567 if (IsLoopHeader && PreLoop == CurLoop && !SplitAllCriticalEdges)
Jakob Stoklund Olesenc321a202012-07-20 20:49:53 +0000568 continue;
569
570 // LV doesn't consider a phi use live-out, so isLiveOut only returns true
571 // when the source register is live-out for some other reason than a phi
572 // use. That means the copy we will insert in PreMBB won't be a kill, and
573 // there is a risk it may not be coalesced away.
574 //
575 // If the copy would be a kill, there is no need to split the edge.
Cameron Zwarich5758a712013-02-12 03:49:25 +0000576 if (!isLiveOutPastPHIs(Reg, PreMBB) && !SplitAllCriticalEdges)
Jakob Stoklund Olesenc321a202012-07-20 20:49:53 +0000577 continue;
578
579 DEBUG(dbgs() << PrintReg(Reg) << " live-out before critical edge BB#"
580 << PreMBB->getNumber() << " -> BB#" << MBB.getNumber()
581 << ": " << *BBI);
582
583 // If Reg is not live-in to MBB, it means it must be live-in to some
584 // other PreMBB successor, and we can avoid the interference by splitting
585 // the edge.
586 //
587 // If Reg *is* live-in to MBB, the interference is inevitable and a copy
588 // is likely to be left after coalescing. If we are looking at a loop
589 // exiting edge, split it so we won't insert code in the loop, otherwise
590 // don't bother.
Cameron Zwarich5758a712013-02-12 03:49:25 +0000591 bool ShouldSplit = !isLiveIn(Reg, &MBB) || SplitAllCriticalEdges;
Jakob Stoklund Olesenc321a202012-07-20 20:49:53 +0000592
593 // Check for a loop exiting edge.
594 if (!ShouldSplit && CurLoop != PreLoop) {
595 DEBUG({
596 dbgs() << "Split wouldn't help, maybe avoid loop copies?\n";
597 if (PreLoop) dbgs() << "PreLoop: " << *PreLoop;
598 if (CurLoop) dbgs() << "CurLoop: " << *CurLoop;
599 });
600 // This edge could be entering a loop, exiting a loop, or it could be
601 // both: Jumping directly form one loop to the header of a sibling
602 // loop.
603 // Split unless this edge is entering CurLoop from an outer loop.
604 ShouldSplit = PreLoop && !PreLoop->contains(CurLoop);
Evan Chenge0083842010-08-17 17:43:50 +0000605 }
Jakob Stoklund Olesenc321a202012-07-20 20:49:53 +0000606 if (!ShouldSplit)
607 continue;
608 if (!PreMBB->SplitCriticalEdge(&MBB, this)) {
Stephen Hines36b56882014-04-23 16:57:46 -0700609 DEBUG(dbgs() << "Failed to split critical edge.\n");
Jakob Stoklund Olesenc321a202012-07-20 20:49:53 +0000610 continue;
611 }
612 Changed = true;
613 ++NumCriticalEdgesSplit;
Jakob Stoklund Olesenf235f132009-11-10 22:01:05 +0000614 }
615 }
Cameron Zwarich688521c2011-02-17 06:13:43 +0000616 return Changed;
Jakob Stoklund Olesenf235f132009-11-10 22:01:05 +0000617}
Cameron Zwarich36f54482013-02-10 23:29:49 +0000618
619bool PHIElimination::isLiveIn(unsigned Reg, MachineBasicBlock *MBB) {
620 assert((LV || LIS) &&
621 "isLiveIn() requires either LiveVariables or LiveIntervals");
622 if (LIS)
623 return LIS->isLiveInToMBB(LIS->getInterval(Reg), MBB);
624 else
625 return LV->isLiveIn(Reg, *MBB);
626}
627
628bool PHIElimination::isLiveOutPastPHIs(unsigned Reg, MachineBasicBlock *MBB) {
629 assert((LV || LIS) &&
630 "isLiveOutPastPHIs() requires either LiveVariables or LiveIntervals");
631 // LiveVariables considers uses in PHIs to be in the predecessor basic block,
632 // so that a register used only in a PHI is not live out of the block. In
633 // contrast, LiveIntervals considers uses in PHIs to be on the edge rather than
634 // in the predecessor basic block, so that a register used only in a PHI is live
635 // out of the block.
636 if (LIS) {
637 const LiveInterval &LI = LIS->getInterval(Reg);
638 for (MachineBasicBlock::succ_iterator SI = MBB->succ_begin(),
639 SE = MBB->succ_end(); SI != SE; ++SI) {
640 if (LI.liveAt(LIS->getMBBStartIdx(*SI)))
641 return true;
642 }
643 return false;
644 } else {
645 return LV->isLiveOut(Reg, *MBB);
646 }
647}