blob: 54f3dd3fcc5384433d8516dac311fb2c3b7c9279 [file] [log] [blame]
Dan Gohmana629b482008-12-08 17:50:35 +00001//===---- ScheduleDAGInstrs.cpp - MachineInstr Rescheduling ---------------===//
Dan Gohman343f0c02008-11-19 23:18:57 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Dan Gohmana629b482008-12-08 17:50:35 +000010// This implements the ScheduleDAGInstrs class, which implements re-scheduling
11// of MachineInstrs.
Dan Gohman343f0c02008-11-19 23:18:57 +000012//
13//===----------------------------------------------------------------------===//
14
15#define DEBUG_TYPE "sched-instrs"
Andrew Trick006e1ab2012-04-24 17:56:43 +000016#include "RegisterPressure.h"
Dan Gohman8906f952009-07-17 20:58:59 +000017#include "llvm/Operator.h"
Dan Gohman3311a1f2009-01-30 02:49:14 +000018#include "llvm/Analysis/AliasAnalysis.h"
Dan Gohman5034dd32010-12-15 20:02:24 +000019#include "llvm/Analysis/ValueTracking.h"
Andrew Trickb4566a92012-02-22 06:08:11 +000020#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Dan Gohman3f237442008-12-16 03:25:46 +000021#include "llvm/CodeGen/MachineFunctionPass.h"
Dan Gohmanc76909a2009-09-25 20:36:54 +000022#include "llvm/CodeGen/MachineMemOperand.h"
Dan Gohman3f237442008-12-16 03:25:46 +000023#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman6a9041e2008-12-04 01:35:46 +000024#include "llvm/CodeGen/PseudoSourceValue.h"
Andrew Tricked395c82012-03-07 23:01:06 +000025#include "llvm/CodeGen/ScheduleDAGInstrs.h"
Evan Chengab8be962011-06-29 01:14:12 +000026#include "llvm/MC/MCInstrItineraries.h"
Dan Gohman343f0c02008-11-19 23:18:57 +000027#include "llvm/Target/TargetMachine.h"
28#include "llvm/Target/TargetInstrInfo.h"
29#include "llvm/Target/TargetRegisterInfo.h"
Evan Cheng5b1b44892011-07-01 21:01:15 +000030#include "llvm/Target/TargetSubtargetInfo.h"
Andrew Trickeb05b972012-05-15 18:59:41 +000031#include "llvm/Support/CommandLine.h"
Dan Gohman343f0c02008-11-19 23:18:57 +000032#include "llvm/Support/Debug.h"
33#include "llvm/Support/raw_ostream.h"
Dan Gohman3f237442008-12-16 03:25:46 +000034#include "llvm/ADT/SmallSet.h"
Andrew Trickeb05b972012-05-15 18:59:41 +000035#include "llvm/ADT/SmallPtrSet.h"
Dan Gohman343f0c02008-11-19 23:18:57 +000036using namespace llvm;
37
Andrew Trickeb05b972012-05-15 18:59:41 +000038static cl::opt<bool> EnableAASchedMI("enable-aa-sched-mi", cl::Hidden,
39 cl::ZeroOrMore, cl::init(false),
40 cl::desc("Enable use of AA during MI GAD construction"));
41
Dan Gohman79ce2762009-01-15 19:20:50 +000042ScheduleDAGInstrs::ScheduleDAGInstrs(MachineFunction &mf,
Dan Gohman3f237442008-12-16 03:25:46 +000043 const MachineLoopInfo &mli,
Andrew Trick5e920d72012-01-14 02:17:12 +000044 const MachineDominatorTree &mdt,
Andrew Trickb4566a92012-02-22 06:08:11 +000045 bool IsPostRAFlag,
46 LiveIntervals *lis)
Evan Cheng3ef1c872010-09-10 01:29:16 +000047 : ScheduleDAG(mf), MLI(mli), MDT(mdt), MFI(mf.getFrameInfo()),
Andrew Trickd790cad2012-03-07 23:00:59 +000048 InstrItins(mf.getTarget().getInstrItineraryData()), LIS(lis),
Andrew Trick00707922012-04-13 23:29:54 +000049 IsPostRA(IsPostRAFlag), UnitLatencies(false), CanHandleTerminators(false),
50 LoopRegs(MLI, MDT), FirstDbgValue(0) {
Andrew Trickb4566a92012-02-22 06:08:11 +000051 assert((IsPostRA || LIS) && "PreRA scheduling requires LiveIntervals");
Devang Patelcf4cc842011-06-02 20:07:12 +000052 DbgValues.clear();
Andrew Trickcc77b542012-02-22 06:08:13 +000053 assert(!(IsPostRA && MRI.getNumVirtRegs()) &&
Andrew Trick19273ae2012-02-21 04:51:23 +000054 "Virtual registers must be removed prior to PostRA scheduling");
Evan Cheng38bdfc62009-10-18 19:58:47 +000055}
Dan Gohman343f0c02008-11-19 23:18:57 +000056
Dan Gohman3311a1f2009-01-30 02:49:14 +000057/// getUnderlyingObjectFromInt - This is the function that does the work of
58/// looking through basic ptrtoint+arithmetic+inttoptr sequences.
59static const Value *getUnderlyingObjectFromInt(const Value *V) {
60 do {
Dan Gohman8906f952009-07-17 20:58:59 +000061 if (const Operator *U = dyn_cast<Operator>(V)) {
Dan Gohman3311a1f2009-01-30 02:49:14 +000062 // If we find a ptrtoint, we can transfer control back to the
63 // regular getUnderlyingObjectFromInt.
Dan Gohman8906f952009-07-17 20:58:59 +000064 if (U->getOpcode() == Instruction::PtrToInt)
Dan Gohman3311a1f2009-01-30 02:49:14 +000065 return U->getOperand(0);
66 // If we find an add of a constant or a multiplied value, it's
67 // likely that the other operand will lead us to the base
68 // object. We don't have to worry about the case where the
Dan Gohman748f98f2009-08-07 01:26:06 +000069 // object address is somehow being computed by the multiply,
Dan Gohman3311a1f2009-01-30 02:49:14 +000070 // because our callers only care when the result is an
71 // identifibale object.
Dan Gohman8906f952009-07-17 20:58:59 +000072 if (U->getOpcode() != Instruction::Add ||
Dan Gohman3311a1f2009-01-30 02:49:14 +000073 (!isa<ConstantInt>(U->getOperand(1)) &&
Dan Gohman8906f952009-07-17 20:58:59 +000074 Operator::getOpcode(U->getOperand(1)) != Instruction::Mul))
Dan Gohman3311a1f2009-01-30 02:49:14 +000075 return V;
76 V = U->getOperand(0);
77 } else {
78 return V;
79 }
Duncan Sands1df98592010-02-16 11:11:14 +000080 assert(V->getType()->isIntegerTy() && "Unexpected operand type!");
Dan Gohman3311a1f2009-01-30 02:49:14 +000081 } while (1);
82}
83
Dan Gohman5034dd32010-12-15 20:02:24 +000084/// getUnderlyingObject - This is a wrapper around GetUnderlyingObject
Dan Gohman3311a1f2009-01-30 02:49:14 +000085/// and adds support for basic ptrtoint+arithmetic+inttoptr sequences.
86static const Value *getUnderlyingObject(const Value *V) {
87 // First just call Value::getUnderlyingObject to let it do what it does.
88 do {
Dan Gohman5034dd32010-12-15 20:02:24 +000089 V = GetUnderlyingObject(V);
Dan Gohman3311a1f2009-01-30 02:49:14 +000090 // If it found an inttoptr, use special code to continue climing.
Dan Gohman8906f952009-07-17 20:58:59 +000091 if (Operator::getOpcode(V) != Instruction::IntToPtr)
Dan Gohman3311a1f2009-01-30 02:49:14 +000092 break;
93 const Value *O = getUnderlyingObjectFromInt(cast<User>(V)->getOperand(0));
94 // If that succeeded in finding a pointer, continue the search.
Duncan Sands1df98592010-02-16 11:11:14 +000095 if (!O->getType()->isPointerTy())
Dan Gohman3311a1f2009-01-30 02:49:14 +000096 break;
97 V = O;
98 } while (1);
99 return V;
100}
101
102/// getUnderlyingObjectForInstr - If this machine instr has memory reference
103/// information and it can be tracked to a normal reference to a known
104/// object, return the Value for that object. Otherwise return null.
Evan Cheng38bdfc62009-10-18 19:58:47 +0000105static const Value *getUnderlyingObjectForInstr(const MachineInstr *MI,
David Goodwina9e61072009-11-03 20:15:00 +0000106 const MachineFrameInfo *MFI,
107 bool &MayAlias) {
108 MayAlias = true;
Dan Gohman3311a1f2009-01-30 02:49:14 +0000109 if (!MI->hasOneMemOperand() ||
Dan Gohmanc76909a2009-09-25 20:36:54 +0000110 !(*MI->memoperands_begin())->getValue() ||
111 (*MI->memoperands_begin())->isVolatile())
Dan Gohman3311a1f2009-01-30 02:49:14 +0000112 return 0;
113
Dan Gohmanc76909a2009-09-25 20:36:54 +0000114 const Value *V = (*MI->memoperands_begin())->getValue();
Dan Gohman3311a1f2009-01-30 02:49:14 +0000115 if (!V)
116 return 0;
117
118 V = getUnderlyingObject(V);
Evan Chengff89dcb2009-10-18 18:16:27 +0000119 if (const PseudoSourceValue *PSV = dyn_cast<PseudoSourceValue>(V)) {
120 // For now, ignore PseudoSourceValues which may alias LLVM IR values
121 // because the code that uses this function has no way to cope with
122 // such aliases.
Evan Cheng38bdfc62009-10-18 19:58:47 +0000123 if (PSV->isAliased(MFI))
Evan Chengff89dcb2009-10-18 18:16:27 +0000124 return 0;
Andrew Trickf405b1a2011-05-05 19:24:06 +0000125
David Goodwin980d4942009-11-09 19:22:17 +0000126 MayAlias = PSV->mayAlias(MFI);
Evan Chengff89dcb2009-10-18 18:16:27 +0000127 return V;
128 }
Dan Gohman3311a1f2009-01-30 02:49:14 +0000129
Evan Chengff89dcb2009-10-18 18:16:27 +0000130 if (isIdentifiedObject(V))
131 return V;
132
133 return 0;
Dan Gohman3311a1f2009-01-30 02:49:14 +0000134}
135
Andrew Trick918f38a2012-04-20 20:05:21 +0000136void ScheduleDAGInstrs::startBlock(MachineBasicBlock *bb) {
137 BB = bb;
Andrew Tricke8deca82011-10-07 06:33:09 +0000138 LoopRegs.Deps.clear();
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000139 if (MachineLoop *ML = MLI.getLoopFor(BB))
Evan Cheng977679d2012-01-07 03:02:36 +0000140 if (BB == ML->getLoopLatch())
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000141 LoopRegs.VisitLoop(ML);
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000142}
143
Andrew Trick953be892012-03-07 23:00:49 +0000144void ScheduleDAGInstrs::finishBlock() {
Andrew Tricka30444a2012-04-20 20:24:33 +0000145 // Subclasses should no longer refer to the old block.
Andrew Trick918f38a2012-04-20 20:05:21 +0000146 BB = 0;
Andrew Trick47c14452012-03-07 05:21:52 +0000147}
148
Andrew Trick702d4892012-02-24 07:04:55 +0000149/// Initialize the map with the number of registers.
Andrew Trick035ec402012-03-07 23:00:57 +0000150void Reg2SUnitsMap::setRegLimit(unsigned Limit) {
Andrew Trick702d4892012-02-24 07:04:55 +0000151 PhysRegSet.setUniverse(Limit);
152 SUnits.resize(Limit);
153}
154
155/// Clear the map without deallocating storage.
Andrew Trick035ec402012-03-07 23:00:57 +0000156void Reg2SUnitsMap::clear() {
Andrew Trick702d4892012-02-24 07:04:55 +0000157 for (const_iterator I = reg_begin(), E = reg_end(); I != E; ++I) {
158 SUnits[*I].clear();
159 }
160 PhysRegSet.clear();
161}
162
Andrew Trick47c14452012-03-07 05:21:52 +0000163/// Initialize the DAG and common scheduler state for the current scheduling
164/// region. This does not actually create the DAG, only clears it. The
165/// scheduling driver may call BuildSchedGraph multiple times per scheduling
166/// region.
167void ScheduleDAGInstrs::enterRegion(MachineBasicBlock *bb,
168 MachineBasicBlock::iterator begin,
169 MachineBasicBlock::iterator end,
170 unsigned endcount) {
Andrew Trick918f38a2012-04-20 20:05:21 +0000171 assert(bb == BB && "startBlock should set BB");
Andrew Trick68675c62012-03-09 04:29:02 +0000172 RegionBegin = begin;
173 RegionEnd = end;
Andrew Trickcf46b5a2012-03-07 23:00:52 +0000174 EndIndex = endcount;
Andrew Trick17d35e52012-03-14 04:00:41 +0000175 MISUnitMap.clear();
Andrew Trick47c14452012-03-07 05:21:52 +0000176
177 // Check to see if the scheduler cares about latencies.
Andrew Trick953be892012-03-07 23:00:49 +0000178 UnitLatencies = forceUnitLatencies();
Andrew Trick47c14452012-03-07 05:21:52 +0000179
180 ScheduleDAG::clearDAG();
181}
182
183/// Close the current scheduling region. Don't clear any state in case the
184/// driver wants to refer to the previous scheduling region.
185void ScheduleDAGInstrs::exitRegion() {
186 // Nothing to do.
187}
188
Andrew Trick953be892012-03-07 23:00:49 +0000189/// addSchedBarrierDeps - Add dependencies from instructions in the current
Evan Chengec6906b2010-10-23 02:10:46 +0000190/// list of instructions being scheduled to scheduling barrier by adding
191/// the exit SU to the register defs and use list. This is because we want to
192/// make sure instructions which define registers that are either used by
193/// the terminator or are live-out are properly scheduled. This is
194/// especially important when the definition latency of the return value(s)
195/// are too high to be hidden by the branch or when the liveout registers
196/// used by instructions in the fallthrough block.
Andrew Trick953be892012-03-07 23:00:49 +0000197void ScheduleDAGInstrs::addSchedBarrierDeps() {
Andrew Trick68675c62012-03-09 04:29:02 +0000198 MachineInstr *ExitMI = RegionEnd != BB->end() ? &*RegionEnd : 0;
Evan Chengec6906b2010-10-23 02:10:46 +0000199 ExitSU.setInstr(ExitMI);
200 bool AllDepKnown = ExitMI &&
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000201 (ExitMI->isCall() || ExitMI->isBarrier());
Evan Chengec6906b2010-10-23 02:10:46 +0000202 if (ExitMI && AllDepKnown) {
203 // If it's a call or a barrier, add dependencies on the defs and uses of
204 // instruction.
205 for (unsigned i = 0, e = ExitMI->getNumOperands(); i != e; ++i) {
206 const MachineOperand &MO = ExitMI->getOperand(i);
207 if (!MO.isReg() || MO.isDef()) continue;
208 unsigned Reg = MO.getReg();
209 if (Reg == 0) continue;
210
Andrew Trick3c58ba82012-01-14 02:17:18 +0000211 if (TRI->isPhysicalRegister(Reg))
Andrew Trick702d4892012-02-24 07:04:55 +0000212 Uses[Reg].push_back(&ExitSU);
Andrew Trickd3a74862012-03-16 05:04:25 +0000213 else {
Andrew Trick3c58ba82012-01-14 02:17:18 +0000214 assert(!IsPostRA && "Virtual register encountered after regalloc.");
Andrew Trickd3a74862012-03-16 05:04:25 +0000215 addVRegUseDeps(&ExitSU, i);
216 }
Evan Chengec6906b2010-10-23 02:10:46 +0000217 }
218 } else {
219 // For others, e.g. fallthrough, conditional branch, assume the exit
Evan Chengde5fa932010-10-27 23:17:17 +0000220 // uses all the registers that are livein to the successor blocks.
Benjamin Kramera82d5262012-03-16 17:38:19 +0000221 assert(Uses.empty() && "Uses in set before adding deps?");
Evan Chengde5fa932010-10-27 23:17:17 +0000222 for (MachineBasicBlock::succ_iterator SI = BB->succ_begin(),
223 SE = BB->succ_end(); SI != SE; ++SI)
224 for (MachineBasicBlock::livein_iterator I = (*SI)->livein_begin(),
Andrew Trickf405b1a2011-05-05 19:24:06 +0000225 E = (*SI)->livein_end(); I != E; ++I) {
Evan Chengde5fa932010-10-27 23:17:17 +0000226 unsigned Reg = *I;
Benjamin Kramera82d5262012-03-16 17:38:19 +0000227 if (!Uses.contains(Reg))
Andrew Trick702d4892012-02-24 07:04:55 +0000228 Uses[Reg].push_back(&ExitSU);
Evan Chengde5fa932010-10-27 23:17:17 +0000229 }
Evan Chengec6906b2010-10-23 02:10:46 +0000230 }
231}
232
Andrew Trick81a682a2012-02-23 01:52:38 +0000233/// MO is an operand of SU's instruction that defines a physical register. Add
234/// data dependencies from SU to any uses of the physical register.
235void ScheduleDAGInstrs::addPhysRegDataDeps(SUnit *SU,
236 const MachineOperand &MO) {
237 assert(MO.isDef() && "expect physreg def");
238
239 // Ask the target if address-backscheduling is desirable, and if so how much.
240 const TargetSubtargetInfo &ST = TM.getSubtarget<TargetSubtargetInfo>();
241 unsigned SpecialAddressLatency = ST.getSpecialAddressLatency();
242 unsigned DataLatency = SU->Latency;
243
Craig Toppere4fd9072012-03-04 10:43:23 +0000244 for (const uint16_t *Alias = TRI->getOverlaps(MO.getReg()); *Alias; ++Alias) {
Andrew Trick702d4892012-02-24 07:04:55 +0000245 if (!Uses.contains(*Alias))
Andrew Trick81a682a2012-02-23 01:52:38 +0000246 continue;
Andrew Trick702d4892012-02-24 07:04:55 +0000247 std::vector<SUnit*> &UseList = Uses[*Alias];
Andrew Trick81a682a2012-02-23 01:52:38 +0000248 for (unsigned i = 0, e = UseList.size(); i != e; ++i) {
249 SUnit *UseSU = UseList[i];
250 if (UseSU == SU)
251 continue;
252 unsigned LDataLatency = DataLatency;
253 // Optionally add in a special extra latency for nodes that
254 // feed addresses.
255 // TODO: Perhaps we should get rid of
256 // SpecialAddressLatency and just move this into
257 // adjustSchedDependency for the targets that care about it.
258 if (SpecialAddressLatency != 0 && !UnitLatencies &&
259 UseSU != &ExitSU) {
260 MachineInstr *UseMI = UseSU->getInstr();
261 const MCInstrDesc &UseMCID = UseMI->getDesc();
262 int RegUseIndex = UseMI->findRegisterUseOperandIdx(*Alias);
263 assert(RegUseIndex >= 0 && "UseMI doesn't use register!");
264 if (RegUseIndex >= 0 &&
265 (UseMI->mayLoad() || UseMI->mayStore()) &&
266 (unsigned)RegUseIndex < UseMCID.getNumOperands() &&
267 UseMCID.OpInfo[RegUseIndex].isLookupPtrRegClass())
268 LDataLatency += SpecialAddressLatency;
269 }
270 // Adjust the dependence latency using operand def/use
271 // information (if any), and then allow the target to
272 // perform its own adjustments.
273 const SDep& dep = SDep(SU, SDep::Data, LDataLatency, *Alias);
274 if (!UnitLatencies) {
Andrew Trick953be892012-03-07 23:00:49 +0000275 computeOperandLatency(SU, UseSU, const_cast<SDep &>(dep));
Andrew Trick81a682a2012-02-23 01:52:38 +0000276 ST.adjustSchedDependency(SU, UseSU, const_cast<SDep &>(dep));
277 }
278 UseSU->addPred(dep);
279 }
280 }
281}
282
Andrew Trick7ebcaf42012-01-14 02:17:15 +0000283/// addPhysRegDeps - Add register dependencies (data, anti, and output) from
284/// this SUnit to following instructions in the same scheduling region that
285/// depend the physical register referenced at OperIdx.
286void ScheduleDAGInstrs::addPhysRegDeps(SUnit *SU, unsigned OperIdx) {
287 const MachineInstr *MI = SU->getInstr();
288 const MachineOperand &MO = MI->getOperand(OperIdx);
Andrew Trick7ebcaf42012-01-14 02:17:15 +0000289
290 // Optionally add output and anti dependencies. For anti
291 // dependencies we use a latency of 0 because for a multi-issue
292 // target we want to allow the defining instruction to issue
293 // in the same cycle as the using instruction.
294 // TODO: Using a latency of 1 here for output dependencies assumes
295 // there's no cost for reusing registers.
296 SDep::Kind Kind = MO.isUse() ? SDep::Anti : SDep::Output;
Craig Toppere4fd9072012-03-04 10:43:23 +0000297 for (const uint16_t *Alias = TRI->getOverlaps(MO.getReg()); *Alias; ++Alias) {
Andrew Trick702d4892012-02-24 07:04:55 +0000298 if (!Defs.contains(*Alias))
Andrew Trick81a682a2012-02-23 01:52:38 +0000299 continue;
Andrew Trick702d4892012-02-24 07:04:55 +0000300 std::vector<SUnit *> &DefList = Defs[*Alias];
Andrew Trick7ebcaf42012-01-14 02:17:15 +0000301 for (unsigned i = 0, e = DefList.size(); i != e; ++i) {
302 SUnit *DefSU = DefList[i];
303 if (DefSU == &ExitSU)
304 continue;
305 if (DefSU != SU &&
306 (Kind != SDep::Output || !MO.isDead() ||
307 !DefSU->getInstr()->registerDefIsDead(*Alias))) {
308 if (Kind == SDep::Anti)
309 DefSU->addPred(SDep(SU, Kind, 0, /*Reg=*/*Alias));
310 else {
311 unsigned AOLat = TII->getOutputLatency(InstrItins, MI, OperIdx,
312 DefSU->getInstr());
313 DefSU->addPred(SDep(SU, Kind, AOLat, /*Reg=*/*Alias));
314 }
315 }
316 }
317 }
318
Andrew Trick81a682a2012-02-23 01:52:38 +0000319 if (!MO.isDef()) {
320 // Either insert a new Reg2SUnits entry with an empty SUnits list, or
321 // retrieve the existing SUnits list for this register's uses.
322 // Push this SUnit on the use list.
Andrew Trick702d4892012-02-24 07:04:55 +0000323 Uses[MO.getReg()].push_back(SU);
Andrew Trick81a682a2012-02-23 01:52:38 +0000324 }
325 else {
326 addPhysRegDataDeps(SU, MO);
Andrew Trick7ebcaf42012-01-14 02:17:15 +0000327
Andrew Trick81a682a2012-02-23 01:52:38 +0000328 // Either insert a new Reg2SUnits entry with an empty SUnits list, or
329 // retrieve the existing SUnits list for this register's defs.
Andrew Trick702d4892012-02-24 07:04:55 +0000330 std::vector<SUnit *> &DefList = Defs[MO.getReg()];
Andrew Trick7ebcaf42012-01-14 02:17:15 +0000331
332 // If a def is going to wrap back around to the top of the loop,
333 // backschedule it.
334 if (!UnitLatencies && DefList.empty()) {
Andrew Trick81a682a2012-02-23 01:52:38 +0000335 LoopDependencies::LoopDeps::iterator I = LoopRegs.Deps.find(MO.getReg());
Andrew Trick7ebcaf42012-01-14 02:17:15 +0000336 if (I != LoopRegs.Deps.end()) {
337 const MachineOperand *UseMO = I->second.first;
338 unsigned Count = I->second.second;
339 const MachineInstr *UseMI = UseMO->getParent();
340 unsigned UseMOIdx = UseMO - &UseMI->getOperand(0);
341 const MCInstrDesc &UseMCID = UseMI->getDesc();
Andrew Trick81a682a2012-02-23 01:52:38 +0000342 const TargetSubtargetInfo &ST =
343 TM.getSubtarget<TargetSubtargetInfo>();
344 unsigned SpecialAddressLatency = ST.getSpecialAddressLatency();
Andrew Trick7ebcaf42012-01-14 02:17:15 +0000345 // TODO: If we knew the total depth of the region here, we could
346 // handle the case where the whole loop is inside the region but
347 // is large enough that the isScheduleHigh trick isn't needed.
348 if (UseMOIdx < UseMCID.getNumOperands()) {
349 // Currently, we only support scheduling regions consisting of
350 // single basic blocks. Check to see if the instruction is in
351 // the same region by checking to see if it has the same parent.
352 if (UseMI->getParent() != MI->getParent()) {
353 unsigned Latency = SU->Latency;
354 if (UseMCID.OpInfo[UseMOIdx].isLookupPtrRegClass())
355 Latency += SpecialAddressLatency;
356 // This is a wild guess as to the portion of the latency which
357 // will be overlapped by work done outside the current
358 // scheduling region.
359 Latency -= std::min(Latency, Count);
360 // Add the artificial edge.
361 ExitSU.addPred(SDep(SU, SDep::Order, Latency,
362 /*Reg=*/0, /*isNormalMemory=*/false,
363 /*isMustAlias=*/false,
364 /*isArtificial=*/true));
365 } else if (SpecialAddressLatency > 0 &&
366 UseMCID.OpInfo[UseMOIdx].isLookupPtrRegClass()) {
367 // The entire loop body is within the current scheduling region
368 // and the latency of this operation is assumed to be greater
369 // than the latency of the loop.
370 // TODO: Recursively mark data-edge predecessors as
371 // isScheduleHigh too.
372 SU->isScheduleHigh = true;
373 }
374 }
375 LoopRegs.Deps.erase(I);
376 }
377 }
378
Andrew Trick81a682a2012-02-23 01:52:38 +0000379 // clear this register's use list
Andrew Trick702d4892012-02-24 07:04:55 +0000380 if (Uses.contains(MO.getReg()))
381 Uses[MO.getReg()].clear();
Andrew Trick81a682a2012-02-23 01:52:38 +0000382
Andrew Trick7ebcaf42012-01-14 02:17:15 +0000383 if (!MO.isDead())
384 DefList.clear();
385
386 // Calls will not be reordered because of chain dependencies (see
387 // below). Since call operands are dead, calls may continue to be added
388 // to the DefList making dependence checking quadratic in the size of
389 // the block. Instead, we leave only one call at the back of the
390 // DefList.
391 if (SU->isCall) {
392 while (!DefList.empty() && DefList.back()->isCall)
393 DefList.pop_back();
394 }
Andrew Trick81a682a2012-02-23 01:52:38 +0000395 // Defs are pushed in the order they are visited and never reordered.
Andrew Trick7ebcaf42012-01-14 02:17:15 +0000396 DefList.push_back(SU);
Andrew Trick7ebcaf42012-01-14 02:17:15 +0000397 }
398}
399
Andrew Trick3c58ba82012-01-14 02:17:18 +0000400/// addVRegDefDeps - Add register output and data dependencies from this SUnit
401/// to instructions that occur later in the same scheduling region if they read
402/// from or write to the virtual register defined at OperIdx.
403///
404/// TODO: Hoist loop induction variable increments. This has to be
405/// reevaluated. Generally, IV scheduling should be done before coalescing.
406void ScheduleDAGInstrs::addVRegDefDeps(SUnit *SU, unsigned OperIdx) {
407 const MachineInstr *MI = SU->getInstr();
408 unsigned Reg = MI->getOperand(OperIdx).getReg();
409
Andrew Trickcc77b542012-02-22 06:08:13 +0000410 // SSA defs do not have output/anti dependencies.
Andrew Trick2fc09772012-02-22 18:34:49 +0000411 // The current operand is a def, so we have at least one.
Andrew Trickcc77b542012-02-22 06:08:13 +0000412 if (llvm::next(MRI.def_begin(Reg)) == MRI.def_end())
413 return;
414
Andrew Trick3c58ba82012-01-14 02:17:18 +0000415 // Add output dependence to the next nearest def of this vreg.
416 //
417 // Unless this definition is dead, the output dependence should be
418 // transitively redundant with antidependencies from this definition's
419 // uses. We're conservative for now until we have a way to guarantee the uses
420 // are not eliminated sometime during scheduling. The output dependence edge
421 // is also useful if output latency exceeds def-use latency.
Andrew Trickc0ccb8b2012-04-20 20:05:28 +0000422 VReg2SUnitMap::iterator DefI = VRegDefs.find(Reg);
Andrew Trick8ae3ac72012-02-22 21:59:00 +0000423 if (DefI == VRegDefs.end())
424 VRegDefs.insert(VReg2SUnit(Reg, SU));
425 else {
426 SUnit *DefSU = DefI->SU;
427 if (DefSU != SU && DefSU != &ExitSU) {
428 unsigned OutLatency = TII->getOutputLatency(InstrItins, MI, OperIdx,
429 DefSU->getInstr());
430 DefSU->addPred(SDep(SU, SDep::Output, OutLatency, Reg));
431 }
432 DefI->SU = SU;
Andrew Trick3c58ba82012-01-14 02:17:18 +0000433 }
Andrew Trick3c58ba82012-01-14 02:17:18 +0000434}
435
Andrew Trickb4566a92012-02-22 06:08:11 +0000436/// addVRegUseDeps - Add a register data dependency if the instruction that
437/// defines the virtual register used at OperIdx is mapped to an SUnit. Add a
438/// register antidependency from this SUnit to instructions that occur later in
439/// the same scheduling region if they write the virtual register.
440///
441/// TODO: Handle ExitSU "uses" properly.
Andrew Trick3c58ba82012-01-14 02:17:18 +0000442void ScheduleDAGInstrs::addVRegUseDeps(SUnit *SU, unsigned OperIdx) {
Andrew Trickb4566a92012-02-22 06:08:11 +0000443 MachineInstr *MI = SU->getInstr();
444 unsigned Reg = MI->getOperand(OperIdx).getReg();
445
446 // Lookup this operand's reaching definition.
447 assert(LIS && "vreg dependencies requires LiveIntervals");
Jakob Stoklund Olesen93e29ce2012-05-20 02:44:38 +0000448 LiveRangeQuery LRQ(LIS->getInterval(Reg), LIS->getInstructionIndex(MI));
449 VNInfo *VNI = LRQ.valueIn();
Andrew Trickc3ad8852012-04-24 18:04:41 +0000450
Andrew Trick63d578b2012-02-23 03:16:24 +0000451 // VNI will be valid because MachineOperand::readsReg() is checked by caller.
Jakob Stoklund Olesen93e29ce2012-05-20 02:44:38 +0000452 assert(VNI && "No value to read by operand");
Andrew Trickb4566a92012-02-22 06:08:11 +0000453 MachineInstr *Def = LIS->getInstructionFromIndex(VNI->def);
Andrew Trick63d578b2012-02-23 03:16:24 +0000454 // Phis and other noninstructions (after coalescing) have a NULL Def.
Andrew Trickb4566a92012-02-22 06:08:11 +0000455 if (Def) {
456 SUnit *DefSU = getSUnit(Def);
457 if (DefSU) {
458 // The reaching Def lives within this scheduling region.
459 // Create a data dependence.
460 //
461 // TODO: Handle "special" address latencies cleanly.
462 const SDep &dep = SDep(DefSU, SDep::Data, DefSU->Latency, Reg);
463 if (!UnitLatencies) {
464 // Adjust the dependence latency using operand def/use information, then
465 // allow the target to perform its own adjustments.
Andrew Trick953be892012-03-07 23:00:49 +0000466 computeOperandLatency(DefSU, SU, const_cast<SDep &>(dep));
Andrew Trickb4566a92012-02-22 06:08:11 +0000467 const TargetSubtargetInfo &ST = TM.getSubtarget<TargetSubtargetInfo>();
468 ST.adjustSchedDependency(DefSU, SU, const_cast<SDep &>(dep));
469 }
470 SU->addPred(dep);
471 }
472 }
Andrew Trick3c58ba82012-01-14 02:17:18 +0000473
474 // Add antidependence to the following def of the vreg it uses.
Andrew Trickc0ccb8b2012-04-20 20:05:28 +0000475 VReg2SUnitMap::iterator DefI = VRegDefs.find(Reg);
Andrew Trick8ae3ac72012-02-22 21:59:00 +0000476 if (DefI != VRegDefs.end() && DefI->SU != SU)
477 DefI->SU->addPred(SDep(SU, SDep::Anti, 0, Reg));
Andrew Trickb4566a92012-02-22 06:08:11 +0000478}
Andrew Trick3c58ba82012-01-14 02:17:18 +0000479
Andrew Trickeb05b972012-05-15 18:59:41 +0000480/// Return true if MI is an instruction we are unable to reason about
481/// (like a call or something with unmodeled side effects).
482static inline bool isGlobalMemoryObject(AliasAnalysis *AA, MachineInstr *MI) {
483 if (MI->isCall() || MI->hasUnmodeledSideEffects() ||
484 (MI->hasVolatileMemoryRef() &&
485 (!MI->mayLoad() || !MI->isInvariantLoad(AA))))
486 return true;
487 return false;
488}
489
490// This MI might have either incomplete info, or known to be unsafe
491// to deal with (i.e. volatile object).
492static inline bool isUnsafeMemoryObject(MachineInstr *MI,
493 const MachineFrameInfo *MFI) {
494 if (!MI || MI->memoperands_empty())
495 return true;
496 // We purposefully do no check for hasOneMemOperand() here
497 // in hope to trigger an assert downstream in order to
498 // finish implementation.
499 if ((*MI->memoperands_begin())->isVolatile() ||
500 MI->hasUnmodeledSideEffects())
501 return true;
502
503 const Value *V = (*MI->memoperands_begin())->getValue();
504 if (!V)
505 return true;
506
507 V = getUnderlyingObject(V);
508 if (const PseudoSourceValue *PSV = dyn_cast<PseudoSourceValue>(V)) {
509 // Similarly to getUnderlyingObjectForInstr:
510 // For now, ignore PseudoSourceValues which may alias LLVM IR values
511 // because the code that uses this function has no way to cope with
512 // such aliases.
513 if (PSV->isAliased(MFI))
514 return true;
515 }
516 // Does this pointer refer to a distinct and identifiable object?
517 if (!isIdentifiedObject(V))
518 return true;
519
520 return false;
521}
522
523/// This returns true if the two MIs need a chain edge betwee them.
524/// If these are not even memory operations, we still may need
525/// chain deps between them. The question really is - could
526/// these two MIs be reordered during scheduling from memory dependency
527/// point of view.
528static bool MIsNeedChainEdge(AliasAnalysis *AA, const MachineFrameInfo *MFI,
529 MachineInstr *MIa,
530 MachineInstr *MIb) {
531 // Cover a trivial case - no edge is need to itself.
532 if (MIa == MIb)
533 return false;
534
535 if (isUnsafeMemoryObject(MIa, MFI) || isUnsafeMemoryObject(MIb, MFI))
536 return true;
537
538 // If we are dealing with two "normal" loads, we do not need an edge
539 // between them - they could be reordered.
540 if (!MIa->mayStore() && !MIb->mayStore())
541 return false;
542
543 // To this point analysis is generic. From here on we do need AA.
544 if (!AA)
545 return true;
546
547 MachineMemOperand *MMOa = *MIa->memoperands_begin();
548 MachineMemOperand *MMOb = *MIb->memoperands_begin();
549
550 // FIXME: Need to handle multiple memory operands to support all targets.
551 if (!MIa->hasOneMemOperand() || !MIb->hasOneMemOperand())
552 llvm_unreachable("Multiple memory operands.");
553
554 // The following interface to AA is fashioned after DAGCombiner::isAlias
555 // and operates with MachineMemOperand offset with some important
556 // assumptions:
557 // - LLVM fundamentally assumes flat address spaces.
558 // - MachineOperand offset can *only* result from legalization and
559 // cannot affect queries other than the trivial case of overlap
560 // checking.
561 // - These offsets never wrap and never step outside
562 // of allocated objects.
563 // - There should never be any negative offsets here.
564 //
565 // FIXME: Modify API to hide this math from "user"
566 // FIXME: Even before we go to AA we can reason locally about some
567 // memory objects. It can save compile time, and possibly catch some
568 // corner cases not currently covered.
569
570 assert ((MMOa->getOffset() >= 0) && "Negative MachineMemOperand offset");
571 assert ((MMOb->getOffset() >= 0) && "Negative MachineMemOperand offset");
572
573 int64_t MinOffset = std::min(MMOa->getOffset(), MMOb->getOffset());
574 int64_t Overlapa = MMOa->getSize() + MMOa->getOffset() - MinOffset;
575 int64_t Overlapb = MMOb->getSize() + MMOb->getOffset() - MinOffset;
576
577 AliasAnalysis::AliasResult AAResult = AA->alias(
578 AliasAnalysis::Location(MMOa->getValue(), Overlapa,
579 MMOa->getTBAAInfo()),
580 AliasAnalysis::Location(MMOb->getValue(), Overlapb,
581 MMOb->getTBAAInfo()));
582
583 return (AAResult != AliasAnalysis::NoAlias);
584}
585
586/// This recursive function iterates over chain deps of SUb looking for
587/// "latest" node that needs a chain edge to SUa.
588static unsigned
589iterateChainSucc(AliasAnalysis *AA, const MachineFrameInfo *MFI,
590 SUnit *SUa, SUnit *SUb, SUnit *ExitSU, unsigned *Depth,
591 SmallPtrSet<const SUnit*, 16> &Visited) {
592 if (!SUa || !SUb || SUb == ExitSU)
593 return *Depth;
594
595 // Remember visited nodes.
596 if (!Visited.insert(SUb))
597 return *Depth;
598 // If there is _some_ dependency already in place, do not
599 // descend any further.
600 // TODO: Need to make sure that if that dependency got eliminated or ignored
601 // for any reason in the future, we would not violate DAG topology.
602 // Currently it does not happen, but makes an implicit assumption about
603 // future implementation.
604 //
605 // Independently, if we encounter node that is some sort of global
606 // object (like a call) we already have full set of dependencies to it
607 // and we can stop descending.
608 if (SUa->isSucc(SUb) ||
609 isGlobalMemoryObject(AA, SUb->getInstr()))
610 return *Depth;
611
612 // If we do need an edge, or we have exceeded depth budget,
613 // add that edge to the predecessors chain of SUb,
614 // and stop descending.
615 if (*Depth > 200 ||
616 MIsNeedChainEdge(AA, MFI, SUa->getInstr(), SUb->getInstr())) {
617 SUb->addPred(SDep(SUa, SDep::Order, /*Latency=*/0, /*Reg=*/0,
618 /*isNormalMemory=*/true));
619 return *Depth;
620 }
621 // Track current depth.
622 (*Depth)++;
623 // Iterate over chain dependencies only.
624 for (SUnit::const_succ_iterator I = SUb->Succs.begin(), E = SUb->Succs.end();
625 I != E; ++I)
626 if (I->isCtrl())
627 iterateChainSucc (AA, MFI, SUa, I->getSUnit(), ExitSU, Depth, Visited);
628 return *Depth;
629}
630
631/// This function assumes that "downward" from SU there exist
632/// tail/leaf of already constructed DAG. It iterates downward and
633/// checks whether SU can be aliasing any node dominated
634/// by it.
635static void adjustChainDeps(AliasAnalysis *AA, const MachineFrameInfo *MFI,
636 SUnit *SU, SUnit *ExitSU, std::set<SUnit *> &CheckList) {
637 if (!SU)
638 return;
639
640 SmallPtrSet<const SUnit*, 16> Visited;
641 unsigned Depth = 0;
642
643 for (std::set<SUnit *>::iterator I = CheckList.begin(), IE = CheckList.end();
644 I != IE; ++I) {
645 if (SU == *I)
646 continue;
647 if (MIsNeedChainEdge(AA, MFI, SU->getInstr(), (*I)->getInstr()))
648 (*I)->addPred(SDep(SU, SDep::Order, /*Latency=*/0, /*Reg=*/0,
649 /*isNormalMemory=*/true));
650 // Now go through all the chain successors and iterate from them.
651 // Keep track of visited nodes.
652 for (SUnit::const_succ_iterator J = (*I)->Succs.begin(),
653 JE = (*I)->Succs.end(); J != JE; ++J)
654 if (J->isCtrl())
655 iterateChainSucc (AA, MFI, SU, J->getSUnit(),
656 ExitSU, &Depth, Visited);
657 }
658}
659
660/// Check whether two objects need a chain edge, if so, add it
661/// otherwise remember the rejected SU.
662static inline
663void addChainDependency (AliasAnalysis *AA, const MachineFrameInfo *MFI,
664 SUnit *SUa, SUnit *SUb,
665 std::set<SUnit *> &RejectList,
666 unsigned TrueMemOrderLatency = 0,
667 bool isNormalMemory = false) {
668 // If this is a false dependency,
669 // do not add the edge, but rememeber the rejected node.
670 if (!EnableAASchedMI ||
671 MIsNeedChainEdge(AA, MFI, SUa->getInstr(), SUb->getInstr()))
672 SUb->addPred(SDep(SUa, SDep::Order, TrueMemOrderLatency, /*Reg=*/0,
673 isNormalMemory));
674 else {
675 // Duplicate entries should be ignored.
676 RejectList.insert(SUb);
677 DEBUG(dbgs() << "\tReject chain dep between SU("
678 << SUa->NodeNum << ") and SU("
679 << SUb->NodeNum << ")\n");
680 }
681}
682
Andrew Trickb4566a92012-02-22 06:08:11 +0000683/// Create an SUnit for each real instruction, numbered in top-down toplological
684/// order. The instruction order A < B, implies that no edge exists from B to A.
685///
686/// Map each real instruction to its SUnit.
687///
Andrew Trick17d35e52012-03-14 04:00:41 +0000688/// After initSUnits, the SUnits vector cannot be resized and the scheduler may
689/// hang onto SUnit pointers. We may relax this in the future by using SUnit IDs
690/// instead of pointers.
691///
692/// MachineScheduler relies on initSUnits numbering the nodes by their order in
693/// the original instruction list.
Andrew Trickb4566a92012-02-22 06:08:11 +0000694void ScheduleDAGInstrs::initSUnits() {
695 // We'll be allocating one SUnit for each real instruction in the region,
696 // which is contained within a basic block.
697 SUnits.reserve(BB->size());
698
Andrew Trick68675c62012-03-09 04:29:02 +0000699 for (MachineBasicBlock::iterator I = RegionBegin; I != RegionEnd; ++I) {
Andrew Trickb4566a92012-02-22 06:08:11 +0000700 MachineInstr *MI = I;
701 if (MI->isDebugValue())
702 continue;
703
Andrew Trick953be892012-03-07 23:00:49 +0000704 SUnit *SU = newSUnit(MI);
Andrew Trickb4566a92012-02-22 06:08:11 +0000705 MISUnitMap[MI] = SU;
706
707 SU->isCall = MI->isCall();
708 SU->isCommutable = MI->isCommutable();
709
710 // Assign the Latency field of SU using target-provided information.
711 if (UnitLatencies)
712 SU->Latency = 1;
713 else
Andrew Trick953be892012-03-07 23:00:49 +0000714 computeLatency(SU);
Andrew Trickb4566a92012-02-22 06:08:11 +0000715 }
Andrew Trick7ebcaf42012-01-14 02:17:15 +0000716}
717
Andrew Trick006e1ab2012-04-24 17:56:43 +0000718/// If RegPressure is non null, compute register pressure as a side effect. The
719/// DAG builder is an efficient place to do it because it already visits
720/// operands.
721void ScheduleDAGInstrs::buildSchedGraph(AliasAnalysis *AA,
722 RegPressureTracker *RPTracker) {
Andrew Trickb4566a92012-02-22 06:08:11 +0000723 // Create an SUnit for each real instruction.
724 initSUnits();
Dan Gohman343f0c02008-11-19 23:18:57 +0000725
Dan Gohman6a9041e2008-12-04 01:35:46 +0000726 // We build scheduling units by walking a block's instruction list from bottom
727 // to top.
728
David Goodwin980d4942009-11-09 19:22:17 +0000729 // Remember where a generic side-effecting instruction is as we procede.
730 SUnit *BarrierChain = 0, *AliasChain = 0;
Dan Gohman6a9041e2008-12-04 01:35:46 +0000731
David Goodwin980d4942009-11-09 19:22:17 +0000732 // Memory references to specific known memory locations are tracked
733 // so that they can be given more precise dependencies. We track
734 // separately the known memory locations that may alias and those
735 // that are known not to alias
736 std::map<const Value *, SUnit *> AliasMemDefs, NonAliasMemDefs;
737 std::map<const Value *, std::vector<SUnit *> > AliasMemUses, NonAliasMemUses;
Andrew Trickeb05b972012-05-15 18:59:41 +0000738 std::set<SUnit*> RejectMemNodes;
Dan Gohman6a9041e2008-12-04 01:35:46 +0000739
Dale Johannesenbfdf7f32010-03-10 22:13:47 +0000740 // Remove any stale debug info; sometimes BuildSchedGraph is called again
741 // without emitting the info from the previous call.
Devang Patelcf4cc842011-06-02 20:07:12 +0000742 DbgValues.clear();
743 FirstDbgValue = NULL;
Dale Johannesenbfdf7f32010-03-10 22:13:47 +0000744
Andrew Trick81a682a2012-02-23 01:52:38 +0000745 assert(Defs.empty() && Uses.empty() &&
746 "Only BuildGraph should update Defs/Uses");
Andrew Trick702d4892012-02-24 07:04:55 +0000747 Defs.setRegLimit(TRI->getNumRegs());
748 Uses.setRegLimit(TRI->getNumRegs());
Andrew Trick9b668532011-05-06 21:52:52 +0000749
Andrew Trick8ae3ac72012-02-22 21:59:00 +0000750 assert(VRegDefs.empty() && "Only BuildSchedGraph may access VRegDefs");
751 // FIXME: Allow SparseSet to reserve space for the creation of virtual
752 // registers during scheduling. Don't artificially inflate the Universe
753 // because we want to assert that vregs are not created during DAG building.
754 VRegDefs.setUniverse(MRI.getNumVirtRegs());
Andrew Trick3c58ba82012-01-14 02:17:18 +0000755
Andrew Trick81a682a2012-02-23 01:52:38 +0000756 // Model data dependencies between instructions being scheduled and the
757 // ExitSU.
Andrew Trick953be892012-03-07 23:00:49 +0000758 addSchedBarrierDeps();
Andrew Trick81a682a2012-02-23 01:52:38 +0000759
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000760 // Walk the list of instructions, from bottom moving up.
Devang Patelcf4cc842011-06-02 20:07:12 +0000761 MachineInstr *PrevMI = NULL;
Andrew Trick68675c62012-03-09 04:29:02 +0000762 for (MachineBasicBlock::iterator MII = RegionEnd, MIE = RegionBegin;
Dan Gohman343f0c02008-11-19 23:18:57 +0000763 MII != MIE; --MII) {
764 MachineInstr *MI = prior(MII);
Devang Patelcf4cc842011-06-02 20:07:12 +0000765 if (MI && PrevMI) {
766 DbgValues.push_back(std::make_pair(PrevMI, MI));
767 PrevMI = NULL;
768 }
769
Dale Johannesenbfdf7f32010-03-10 22:13:47 +0000770 if (MI->isDebugValue()) {
Devang Patelcf4cc842011-06-02 20:07:12 +0000771 PrevMI = MI;
Dale Johannesenbfdf7f32010-03-10 22:13:47 +0000772 continue;
773 }
Andrew Trick006e1ab2012-04-24 17:56:43 +0000774 if (RPTracker) {
775 RPTracker->recede();
776 assert(RPTracker->getPos() == prior(MII) && "RPTracker can't find MI");
777 }
Devang Patelcf4cc842011-06-02 20:07:12 +0000778
Andrew Trick00707922012-04-13 23:29:54 +0000779 assert((!MI->isTerminator() || CanHandleTerminators) && !MI->isLabel() &&
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000780 "Cannot schedule terminators or labels!");
Dan Gohman343f0c02008-11-19 23:18:57 +0000781
Andrew Trickb4566a92012-02-22 06:08:11 +0000782 SUnit *SU = MISUnitMap[MI];
783 assert(SU && "No SUnit mapped to this MI");
Dan Gohman54e4c362008-12-09 22:54:47 +0000784
Dan Gohman6a9041e2008-12-04 01:35:46 +0000785 // Add register-based dependencies (data, anti, and output).
Dan Gohman343f0c02008-11-19 23:18:57 +0000786 for (unsigned j = 0, n = MI->getNumOperands(); j != n; ++j) {
787 const MachineOperand &MO = MI->getOperand(j);
788 if (!MO.isReg()) continue;
789 unsigned Reg = MO.getReg();
790 if (Reg == 0) continue;
791
Andrew Trick7ebcaf42012-01-14 02:17:15 +0000792 if (TRI->isPhysicalRegister(Reg))
793 addPhysRegDeps(SU, j);
794 else {
795 assert(!IsPostRA && "Virtual register encountered!");
Andrew Trick3c58ba82012-01-14 02:17:18 +0000796 if (MO.isDef())
797 addVRegDefDeps(SU, j);
Andrew Trick63d578b2012-02-23 03:16:24 +0000798 else if (MO.readsReg()) // ignore undef operands
Andrew Trick3c58ba82012-01-14 02:17:18 +0000799 addVRegUseDeps(SU, j);
Dan Gohman343f0c02008-11-19 23:18:57 +0000800 }
801 }
Dan Gohman6a9041e2008-12-04 01:35:46 +0000802
803 // Add chain dependencies.
David Goodwin7c9b1ac2009-11-02 17:06:28 +0000804 // Chain dependencies used to enforce memory order should have
805 // latency of 0 (except for true dependency of Store followed by
806 // aliased Load... we estimate that with a single cycle of latency
807 // assuming the hardware will bypass)
Dan Gohman6a9041e2008-12-04 01:35:46 +0000808 // Note that isStoreToStackSlot and isLoadFromStackSLot are not usable
809 // after stack slots are lowered to actual addresses.
810 // TODO: Use an AliasAnalysis and do real alias-analysis queries, and
811 // produce more precise dependence information.
David Goodwin7c9b1ac2009-11-02 17:06:28 +0000812#define STORE_LOAD_LATENCY 1
813 unsigned TrueMemOrderLatency = 0;
Andrew Trickeb05b972012-05-15 18:59:41 +0000814 if (isGlobalMemoryObject(AA, MI)) {
David Goodwin980d4942009-11-09 19:22:17 +0000815 // Be conservative with these and add dependencies on all memory
816 // references, even those that are known to not alias.
Andrew Trickf405b1a2011-05-05 19:24:06 +0000817 for (std::map<const Value *, SUnit *>::iterator I =
David Goodwin980d4942009-11-09 19:22:17 +0000818 NonAliasMemDefs.begin(), E = NonAliasMemDefs.end(); I != E; ++I) {
David Goodwin7c9b1ac2009-11-02 17:06:28 +0000819 I->second->addPred(SDep(SU, SDep::Order, /*Latency=*/0));
Dan Gohman6a9041e2008-12-04 01:35:46 +0000820 }
821 for (std::map<const Value *, std::vector<SUnit *> >::iterator I =
David Goodwin980d4942009-11-09 19:22:17 +0000822 NonAliasMemUses.begin(), E = NonAliasMemUses.end(); I != E; ++I) {
Dan Gohman6a9041e2008-12-04 01:35:46 +0000823 for (unsigned i = 0, e = I->second.size(); i != e; ++i)
David Goodwin7c9b1ac2009-11-02 17:06:28 +0000824 I->second[i]->addPred(SDep(SU, SDep::Order, TrueMemOrderLatency));
Dan Gohman6a9041e2008-12-04 01:35:46 +0000825 }
David Goodwin980d4942009-11-09 19:22:17 +0000826 // Add SU to the barrier chain.
827 if (BarrierChain)
828 BarrierChain->addPred(SDep(SU, SDep::Order, /*Latency=*/0));
829 BarrierChain = SU;
Andrew Trickeb05b972012-05-15 18:59:41 +0000830 // This is a barrier event that acts as a pivotal node in the DAG,
831 // so it is safe to clear list of exposed nodes.
832 adjustChainDeps(AA, MFI, SU, &ExitSU, RejectMemNodes);
833 RejectMemNodes.clear();
834 NonAliasMemDefs.clear();
835 NonAliasMemUses.clear();
David Goodwin980d4942009-11-09 19:22:17 +0000836
837 // fall-through
838 new_alias_chain:
839 // Chain all possibly aliasing memory references though SU.
840 if (AliasChain)
Andrew Trickeb05b972012-05-15 18:59:41 +0000841 addChainDependency(AA, MFI, SU, AliasChain, RejectMemNodes);
David Goodwin980d4942009-11-09 19:22:17 +0000842 AliasChain = SU;
843 for (unsigned k = 0, m = PendingLoads.size(); k != m; ++k)
Andrew Trickeb05b972012-05-15 18:59:41 +0000844 addChainDependency(AA, MFI, SU, PendingLoads[k], RejectMemNodes,
845 TrueMemOrderLatency);
David Goodwin980d4942009-11-09 19:22:17 +0000846 for (std::map<const Value *, SUnit *>::iterator I = AliasMemDefs.begin(),
Andrew Trickeb05b972012-05-15 18:59:41 +0000847 E = AliasMemDefs.end(); I != E; ++I)
848 addChainDependency(AA, MFI, SU, I->second, RejectMemNodes);
David Goodwin980d4942009-11-09 19:22:17 +0000849 for (std::map<const Value *, std::vector<SUnit *> >::iterator I =
850 AliasMemUses.begin(), E = AliasMemUses.end(); I != E; ++I) {
851 for (unsigned i = 0, e = I->second.size(); i != e; ++i)
Andrew Trickeb05b972012-05-15 18:59:41 +0000852 addChainDependency(AA, MFI, SU, I->second[i], RejectMemNodes,
853 TrueMemOrderLatency);
David Goodwin980d4942009-11-09 19:22:17 +0000854 }
Andrew Trickeb05b972012-05-15 18:59:41 +0000855 adjustChainDeps(AA, MFI, SU, &ExitSU, RejectMemNodes);
David Goodwin980d4942009-11-09 19:22:17 +0000856 PendingLoads.clear();
857 AliasMemDefs.clear();
858 AliasMemUses.clear();
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000859 } else if (MI->mayStore()) {
David Goodwina9e61072009-11-03 20:15:00 +0000860 bool MayAlias = true;
David Goodwin7c9b1ac2009-11-02 17:06:28 +0000861 TrueMemOrderLatency = STORE_LOAD_LATENCY;
David Goodwina9e61072009-11-03 20:15:00 +0000862 if (const Value *V = getUnderlyingObjectForInstr(MI, MFI, MayAlias)) {
Dan Gohman6a9041e2008-12-04 01:35:46 +0000863 // A store to a specific PseudoSourceValue. Add precise dependencies.
David Goodwin980d4942009-11-09 19:22:17 +0000864 // Record the def in MemDefs, first adding a dep if there is
865 // an existing def.
Andrew Trickf405b1a2011-05-05 19:24:06 +0000866 std::map<const Value *, SUnit *>::iterator I =
David Goodwin980d4942009-11-09 19:22:17 +0000867 ((MayAlias) ? AliasMemDefs.find(V) : NonAliasMemDefs.find(V));
Andrew Trickf405b1a2011-05-05 19:24:06 +0000868 std::map<const Value *, SUnit *>::iterator IE =
David Goodwin980d4942009-11-09 19:22:17 +0000869 ((MayAlias) ? AliasMemDefs.end() : NonAliasMemDefs.end());
870 if (I != IE) {
Andrew Trickeb05b972012-05-15 18:59:41 +0000871 addChainDependency(AA, MFI, SU, I->second, RejectMemNodes,
872 0, true);
Dan Gohman6a9041e2008-12-04 01:35:46 +0000873 I->second = SU;
874 } else {
David Goodwin980d4942009-11-09 19:22:17 +0000875 if (MayAlias)
876 AliasMemDefs[V] = SU;
877 else
878 NonAliasMemDefs[V] = SU;
Dan Gohman6a9041e2008-12-04 01:35:46 +0000879 }
880 // Handle the uses in MemUses, if there are any.
Dan Gohmana629b482008-12-08 17:50:35 +0000881 std::map<const Value *, std::vector<SUnit *> >::iterator J =
David Goodwin980d4942009-11-09 19:22:17 +0000882 ((MayAlias) ? AliasMemUses.find(V) : NonAliasMemUses.find(V));
883 std::map<const Value *, std::vector<SUnit *> >::iterator JE =
884 ((MayAlias) ? AliasMemUses.end() : NonAliasMemUses.end());
885 if (J != JE) {
Dan Gohman6a9041e2008-12-04 01:35:46 +0000886 for (unsigned i = 0, e = J->second.size(); i != e; ++i)
Andrew Trickeb05b972012-05-15 18:59:41 +0000887 addChainDependency(AA, MFI, SU, J->second[i], RejectMemNodes,
888 TrueMemOrderLatency, true);
Dan Gohman6a9041e2008-12-04 01:35:46 +0000889 J->second.clear();
890 }
David Goodwina9e61072009-11-03 20:15:00 +0000891 if (MayAlias) {
David Goodwin980d4942009-11-09 19:22:17 +0000892 // Add dependencies from all the PendingLoads, i.e. loads
893 // with no underlying object.
David Goodwina9e61072009-11-03 20:15:00 +0000894 for (unsigned k = 0, m = PendingLoads.size(); k != m; ++k)
Andrew Trickeb05b972012-05-15 18:59:41 +0000895 addChainDependency(AA, MFI, SU, PendingLoads[k], RejectMemNodes,
896 TrueMemOrderLatency);
David Goodwin980d4942009-11-09 19:22:17 +0000897 // Add dependence on alias chain, if needed.
898 if (AliasChain)
Andrew Trickeb05b972012-05-15 18:59:41 +0000899 addChainDependency(AA, MFI, SU, AliasChain, RejectMemNodes);
900 // But we also should check dependent instructions for the
901 // SU in question.
902 adjustChainDeps(AA, MFI, SU, &ExitSU, RejectMemNodes);
David Goodwina9e61072009-11-03 20:15:00 +0000903 }
David Goodwin980d4942009-11-09 19:22:17 +0000904 // Add dependence on barrier chain, if needed.
Andrew Trickeb05b972012-05-15 18:59:41 +0000905 // There is no point to check aliasing on barrier event. Even if
906 // SU and barrier _could_ be reordered, they should not. In addition,
907 // we have lost all RejectMemNodes below barrier.
David Goodwin980d4942009-11-09 19:22:17 +0000908 if (BarrierChain)
909 BarrierChain->addPred(SDep(SU, SDep::Order, /*Latency=*/0));
David Goodwin5be870a2009-11-05 00:16:44 +0000910 } else {
Dan Gohman6a9041e2008-12-04 01:35:46 +0000911 // Treat all other stores conservatively.
David Goodwin980d4942009-11-09 19:22:17 +0000912 goto new_alias_chain;
David Goodwin7c9b1ac2009-11-02 17:06:28 +0000913 }
Evan Chengec6906b2010-10-23 02:10:46 +0000914
915 if (!ExitSU.isPred(SU))
916 // Push store's up a bit to avoid them getting in between cmp
917 // and branches.
918 ExitSU.addPred(SDep(SU, SDep::Order, 0,
919 /*Reg=*/0, /*isNormalMemory=*/false,
920 /*isMustAlias=*/false,
921 /*isArtificial=*/true));
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000922 } else if (MI->mayLoad()) {
David Goodwina9e61072009-11-03 20:15:00 +0000923 bool MayAlias = true;
David Goodwin7c9b1ac2009-11-02 17:06:28 +0000924 TrueMemOrderLatency = 0;
Dan Gohmana70dca12009-10-09 23:27:56 +0000925 if (MI->isInvariantLoad(AA)) {
Dan Gohman6a9041e2008-12-04 01:35:46 +0000926 // Invariant load, no chain dependencies needed!
David Goodwin5be870a2009-11-05 00:16:44 +0000927 } else {
Andrew Trickf405b1a2011-05-05 19:24:06 +0000928 if (const Value *V =
David Goodwin980d4942009-11-09 19:22:17 +0000929 getUnderlyingObjectForInstr(MI, MFI, MayAlias)) {
930 // A load from a specific PseudoSourceValue. Add precise dependencies.
Andrew Trickf405b1a2011-05-05 19:24:06 +0000931 std::map<const Value *, SUnit *>::iterator I =
David Goodwin980d4942009-11-09 19:22:17 +0000932 ((MayAlias) ? AliasMemDefs.find(V) : NonAliasMemDefs.find(V));
Andrew Trickf405b1a2011-05-05 19:24:06 +0000933 std::map<const Value *, SUnit *>::iterator IE =
David Goodwin980d4942009-11-09 19:22:17 +0000934 ((MayAlias) ? AliasMemDefs.end() : NonAliasMemDefs.end());
935 if (I != IE)
Andrew Trickeb05b972012-05-15 18:59:41 +0000936 addChainDependency(AA, MFI, SU, I->second, RejectMemNodes, 0, true);
David Goodwin980d4942009-11-09 19:22:17 +0000937 if (MayAlias)
938 AliasMemUses[V].push_back(SU);
Andrew Trickf405b1a2011-05-05 19:24:06 +0000939 else
David Goodwin980d4942009-11-09 19:22:17 +0000940 NonAliasMemUses[V].push_back(SU);
941 } else {
942 // A load with no underlying object. Depend on all
943 // potentially aliasing stores.
Andrew Trickf405b1a2011-05-05 19:24:06 +0000944 for (std::map<const Value *, SUnit *>::iterator I =
David Goodwin980d4942009-11-09 19:22:17 +0000945 AliasMemDefs.begin(), E = AliasMemDefs.end(); I != E; ++I)
Andrew Trickeb05b972012-05-15 18:59:41 +0000946 addChainDependency(AA, MFI, SU, I->second, RejectMemNodes);
Andrew Trickf405b1a2011-05-05 19:24:06 +0000947
David Goodwin980d4942009-11-09 19:22:17 +0000948 PendingLoads.push_back(SU);
949 MayAlias = true;
David Goodwina9e61072009-11-03 20:15:00 +0000950 }
Andrew Trickeb05b972012-05-15 18:59:41 +0000951 if (MayAlias)
952 adjustChainDeps(AA, MFI, SU, &ExitSU, RejectMemNodes);
David Goodwin980d4942009-11-09 19:22:17 +0000953 // Add dependencies on alias and barrier chains, if needed.
954 if (MayAlias && AliasChain)
Andrew Trickeb05b972012-05-15 18:59:41 +0000955 addChainDependency(AA, MFI, SU, AliasChain, RejectMemNodes);
David Goodwin980d4942009-11-09 19:22:17 +0000956 if (BarrierChain)
957 BarrierChain->addPred(SDep(SU, SDep::Order, /*Latency=*/0));
Andrew Trickf405b1a2011-05-05 19:24:06 +0000958 }
Dan Gohman343f0c02008-11-19 23:18:57 +0000959 }
Dan Gohman343f0c02008-11-19 23:18:57 +0000960 }
Devang Patelcf4cc842011-06-02 20:07:12 +0000961 if (PrevMI)
962 FirstDbgValue = PrevMI;
Dan Gohman79ce2762009-01-15 19:20:50 +0000963
Andrew Trick81a682a2012-02-23 01:52:38 +0000964 Defs.clear();
965 Uses.clear();
Andrew Trick3c58ba82012-01-14 02:17:18 +0000966 VRegDefs.clear();
Dan Gohman79ce2762009-01-15 19:20:50 +0000967 PendingLoads.clear();
Dan Gohman343f0c02008-11-19 23:18:57 +0000968}
969
Andrew Trick953be892012-03-07 23:00:49 +0000970void ScheduleDAGInstrs::computeLatency(SUnit *SU) {
David Goodwind94a4e52009-08-10 15:55:25 +0000971 // Compute the latency for the node.
Evan Cheng3ef1c872010-09-10 01:29:16 +0000972 if (!InstrItins || InstrItins->isEmpty()) {
973 SU->Latency = 1;
Dan Gohman4ea8e852008-12-16 02:38:22 +0000974
Evan Cheng3ef1c872010-09-10 01:29:16 +0000975 // Simplistic target-independent heuristic: assume that loads take
976 // extra time.
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000977 if (SU->getInstr()->mayLoad())
Dan Gohman4ea8e852008-12-16 02:38:22 +0000978 SU->Latency += 2;
Evan Cheng8239daf2010-11-03 00:45:17 +0000979 } else {
980 SU->Latency = TII->getInstrLatency(InstrItins, SU->getInstr());
981 }
Dan Gohmanc8c28272008-11-21 00:12:10 +0000982}
983
Andrew Trick953be892012-03-07 23:00:49 +0000984void ScheduleDAGInstrs::computeOperandLatency(SUnit *Def, SUnit *Use,
David Goodwindc4bdcd2009-08-19 16:08:58 +0000985 SDep& dep) const {
Evan Cheng3ef1c872010-09-10 01:29:16 +0000986 if (!InstrItins || InstrItins->isEmpty())
David Goodwindc4bdcd2009-08-19 16:08:58 +0000987 return;
Andrew Trickf405b1a2011-05-05 19:24:06 +0000988
David Goodwindc4bdcd2009-08-19 16:08:58 +0000989 // For a data dependency with a known register...
990 if ((dep.getKind() != SDep::Data) || (dep.getReg() == 0))
991 return;
992
993 const unsigned Reg = dep.getReg();
994
995 // ... find the definition of the register in the defining
996 // instruction
997 MachineInstr *DefMI = Def->getInstr();
998 int DefIdx = DefMI->findRegisterDefOperandIdx(Reg);
999 if (DefIdx != -1) {
Evan Cheng1aca5bc2010-10-08 18:42:25 +00001000 const MachineOperand &MO = DefMI->getOperand(DefIdx);
1001 if (MO.isReg() && MO.isImplicit() &&
Evan Chengd82de832010-10-08 23:01:57 +00001002 DefIdx >= (int)DefMI->getDesc().getNumOperands()) {
Evan Cheng1aca5bc2010-10-08 18:42:25 +00001003 // This is an implicit def, getOperandLatency() won't return the correct
1004 // latency. e.g.
1005 // %D6<def>, %D7<def> = VLD1q16 %R2<kill>, 0, ..., %Q3<imp-def>
1006 // %Q1<def> = VMULv8i16 %Q1<kill>, %Q3<kill>, ...
1007 // What we want is to compute latency between def of %D6/%D7 and use of
1008 // %Q3 instead.
Jakob Stoklund Olesen02634be2012-02-22 22:52:52 +00001009 unsigned Op2 = DefMI->findRegisterDefOperandIdx(Reg, false, true, TRI);
1010 if (DefMI->getOperand(Op2).isReg())
1011 DefIdx = Op2;
Evan Cheng1aca5bc2010-10-08 18:42:25 +00001012 }
Evan Chenga0792de2010-10-06 06:27:31 +00001013 MachineInstr *UseMI = Use->getInstr();
Evan Cheng3881cb72010-09-29 22:42:35 +00001014 // For all uses of the register, calculate the maxmimum latency
1015 int Latency = -1;
Evan Chengec6906b2010-10-23 02:10:46 +00001016 if (UseMI) {
1017 for (unsigned i = 0, e = UseMI->getNumOperands(); i != e; ++i) {
1018 const MachineOperand &MO = UseMI->getOperand(i);
1019 if (!MO.isReg() || !MO.isUse())
1020 continue;
1021 unsigned MOReg = MO.getReg();
1022 if (MOReg != Reg)
1023 continue;
David Goodwindc4bdcd2009-08-19 16:08:58 +00001024
Evan Chengec6906b2010-10-23 02:10:46 +00001025 int UseCycle = TII->getOperandLatency(InstrItins, DefMI, DefIdx,
1026 UseMI, i);
1027 Latency = std::max(Latency, UseCycle);
1028 }
1029 } else {
1030 // UseMI is null, then it must be a scheduling barrier.
1031 if (!InstrItins || InstrItins->isEmpty())
1032 return;
1033 unsigned DefClass = DefMI->getDesc().getSchedClass();
1034 Latency = InstrItins->getOperandCycle(DefClass, DefIdx);
David Goodwindc4bdcd2009-08-19 16:08:58 +00001035 }
Evan Chengec6906b2010-10-23 02:10:46 +00001036
1037 // If we found a latency, then replace the existing dependence latency.
1038 if (Latency >= 0)
1039 dep.setLatency(Latency);
David Goodwindc4bdcd2009-08-19 16:08:58 +00001040 }
1041}
1042
Dan Gohman343f0c02008-11-19 23:18:57 +00001043void ScheduleDAGInstrs::dumpNode(const SUnit *SU) const {
1044 SU->getInstr()->dump();
1045}
1046
1047std::string ScheduleDAGInstrs::getGraphNodeLabel(const SUnit *SU) const {
1048 std::string s;
1049 raw_string_ostream oss(s);
Dan Gohman9e64bbb2009-02-10 23:27:53 +00001050 if (SU == &EntrySU)
1051 oss << "<entry>";
1052 else if (SU == &ExitSU)
1053 oss << "<exit>";
1054 else
1055 SU->getInstr()->print(oss);
Dan Gohman343f0c02008-11-19 23:18:57 +00001056 return oss.str();
1057}
1058
Andrew Trick56b94c52012-03-07 00:18:22 +00001059/// Return the basic block label. It is not necessarilly unique because a block
1060/// contains multiple scheduling regions. But it is fine for visualization.
1061std::string ScheduleDAGInstrs::getDAGName() const {
1062 return "dag." + BB->getFullName();
1063}