blob: 20f8b787597dc547dd92c562f1b211a1a88d92a4 [file] [log] [blame]
Dan Gohmana629b482008-12-08 17:50:35 +00001//===---- ScheduleDAGInstrs.cpp - MachineInstr Rescheduling ---------------===//
Dan Gohman343f0c02008-11-19 23:18:57 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Dan Gohmana629b482008-12-08 17:50:35 +000010// This implements the ScheduleDAGInstrs class, which implements re-scheduling
11// of MachineInstrs.
Dan Gohman343f0c02008-11-19 23:18:57 +000012//
13//===----------------------------------------------------------------------===//
14
15#define DEBUG_TYPE "sched-instrs"
Dan Gohman8906f952009-07-17 20:58:59 +000016#include "llvm/Operator.h"
Dan Gohman3311a1f2009-01-30 02:49:14 +000017#include "llvm/Analysis/AliasAnalysis.h"
Dan Gohman5034dd32010-12-15 20:02:24 +000018#include "llvm/Analysis/ValueTracking.h"
Andrew Trickb4566a92012-02-22 06:08:11 +000019#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Dan Gohman3f237442008-12-16 03:25:46 +000020#include "llvm/CodeGen/MachineFunctionPass.h"
Dan Gohmanc76909a2009-09-25 20:36:54 +000021#include "llvm/CodeGen/MachineMemOperand.h"
Dan Gohman3f237442008-12-16 03:25:46 +000022#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman6a9041e2008-12-04 01:35:46 +000023#include "llvm/CodeGen/PseudoSourceValue.h"
Andrew Tricked395c82012-03-07 23:01:06 +000024#include "llvm/CodeGen/ScheduleDAGInstrs.h"
Evan Chengab8be962011-06-29 01:14:12 +000025#include "llvm/MC/MCInstrItineraries.h"
Dan Gohman343f0c02008-11-19 23:18:57 +000026#include "llvm/Target/TargetMachine.h"
27#include "llvm/Target/TargetInstrInfo.h"
28#include "llvm/Target/TargetRegisterInfo.h"
Evan Cheng5b1b44892011-07-01 21:01:15 +000029#include "llvm/Target/TargetSubtargetInfo.h"
Dan Gohman343f0c02008-11-19 23:18:57 +000030#include "llvm/Support/Debug.h"
31#include "llvm/Support/raw_ostream.h"
Dan Gohman3f237442008-12-16 03:25:46 +000032#include "llvm/ADT/SmallSet.h"
Dan Gohman343f0c02008-11-19 23:18:57 +000033using namespace llvm;
34
Dan Gohman79ce2762009-01-15 19:20:50 +000035ScheduleDAGInstrs::ScheduleDAGInstrs(MachineFunction &mf,
Dan Gohman3f237442008-12-16 03:25:46 +000036 const MachineLoopInfo &mli,
Andrew Trick5e920d72012-01-14 02:17:12 +000037 const MachineDominatorTree &mdt,
Andrew Trickb4566a92012-02-22 06:08:11 +000038 bool IsPostRAFlag,
39 LiveIntervals *lis)
Evan Cheng3ef1c872010-09-10 01:29:16 +000040 : ScheduleDAG(mf), MLI(mli), MDT(mdt), MFI(mf.getFrameInfo()),
Andrew Trickd790cad2012-03-07 23:00:59 +000041 InstrItins(mf.getTarget().getInstrItineraryData()), LIS(lis),
Andrew Trick00707922012-04-13 23:29:54 +000042 IsPostRA(IsPostRAFlag), UnitLatencies(false), CanHandleTerminators(false),
43 LoopRegs(MLI, MDT), FirstDbgValue(0) {
Andrew Trickb4566a92012-02-22 06:08:11 +000044 assert((IsPostRA || LIS) && "PreRA scheduling requires LiveIntervals");
Devang Patelcf4cc842011-06-02 20:07:12 +000045 DbgValues.clear();
Andrew Trickcc77b542012-02-22 06:08:13 +000046 assert(!(IsPostRA && MRI.getNumVirtRegs()) &&
Andrew Trick19273ae2012-02-21 04:51:23 +000047 "Virtual registers must be removed prior to PostRA scheduling");
Evan Cheng38bdfc62009-10-18 19:58:47 +000048}
Dan Gohman343f0c02008-11-19 23:18:57 +000049
Dan Gohman3311a1f2009-01-30 02:49:14 +000050/// getUnderlyingObjectFromInt - This is the function that does the work of
51/// looking through basic ptrtoint+arithmetic+inttoptr sequences.
52static const Value *getUnderlyingObjectFromInt(const Value *V) {
53 do {
Dan Gohman8906f952009-07-17 20:58:59 +000054 if (const Operator *U = dyn_cast<Operator>(V)) {
Dan Gohman3311a1f2009-01-30 02:49:14 +000055 // If we find a ptrtoint, we can transfer control back to the
56 // regular getUnderlyingObjectFromInt.
Dan Gohman8906f952009-07-17 20:58:59 +000057 if (U->getOpcode() == Instruction::PtrToInt)
Dan Gohman3311a1f2009-01-30 02:49:14 +000058 return U->getOperand(0);
59 // If we find an add of a constant or a multiplied value, it's
60 // likely that the other operand will lead us to the base
61 // object. We don't have to worry about the case where the
Dan Gohman748f98f2009-08-07 01:26:06 +000062 // object address is somehow being computed by the multiply,
Dan Gohman3311a1f2009-01-30 02:49:14 +000063 // because our callers only care when the result is an
64 // identifibale object.
Dan Gohman8906f952009-07-17 20:58:59 +000065 if (U->getOpcode() != Instruction::Add ||
Dan Gohman3311a1f2009-01-30 02:49:14 +000066 (!isa<ConstantInt>(U->getOperand(1)) &&
Dan Gohman8906f952009-07-17 20:58:59 +000067 Operator::getOpcode(U->getOperand(1)) != Instruction::Mul))
Dan Gohman3311a1f2009-01-30 02:49:14 +000068 return V;
69 V = U->getOperand(0);
70 } else {
71 return V;
72 }
Duncan Sands1df98592010-02-16 11:11:14 +000073 assert(V->getType()->isIntegerTy() && "Unexpected operand type!");
Dan Gohman3311a1f2009-01-30 02:49:14 +000074 } while (1);
75}
76
Dan Gohman5034dd32010-12-15 20:02:24 +000077/// getUnderlyingObject - This is a wrapper around GetUnderlyingObject
Dan Gohman3311a1f2009-01-30 02:49:14 +000078/// and adds support for basic ptrtoint+arithmetic+inttoptr sequences.
79static const Value *getUnderlyingObject(const Value *V) {
80 // First just call Value::getUnderlyingObject to let it do what it does.
81 do {
Dan Gohman5034dd32010-12-15 20:02:24 +000082 V = GetUnderlyingObject(V);
Dan Gohman3311a1f2009-01-30 02:49:14 +000083 // If it found an inttoptr, use special code to continue climing.
Dan Gohman8906f952009-07-17 20:58:59 +000084 if (Operator::getOpcode(V) != Instruction::IntToPtr)
Dan Gohman3311a1f2009-01-30 02:49:14 +000085 break;
86 const Value *O = getUnderlyingObjectFromInt(cast<User>(V)->getOperand(0));
87 // If that succeeded in finding a pointer, continue the search.
Duncan Sands1df98592010-02-16 11:11:14 +000088 if (!O->getType()->isPointerTy())
Dan Gohman3311a1f2009-01-30 02:49:14 +000089 break;
90 V = O;
91 } while (1);
92 return V;
93}
94
95/// getUnderlyingObjectForInstr - If this machine instr has memory reference
96/// information and it can be tracked to a normal reference to a known
97/// object, return the Value for that object. Otherwise return null.
Evan Cheng38bdfc62009-10-18 19:58:47 +000098static const Value *getUnderlyingObjectForInstr(const MachineInstr *MI,
David Goodwina9e61072009-11-03 20:15:00 +000099 const MachineFrameInfo *MFI,
100 bool &MayAlias) {
101 MayAlias = true;
Dan Gohman3311a1f2009-01-30 02:49:14 +0000102 if (!MI->hasOneMemOperand() ||
Dan Gohmanc76909a2009-09-25 20:36:54 +0000103 !(*MI->memoperands_begin())->getValue() ||
104 (*MI->memoperands_begin())->isVolatile())
Dan Gohman3311a1f2009-01-30 02:49:14 +0000105 return 0;
106
Dan Gohmanc76909a2009-09-25 20:36:54 +0000107 const Value *V = (*MI->memoperands_begin())->getValue();
Dan Gohman3311a1f2009-01-30 02:49:14 +0000108 if (!V)
109 return 0;
110
111 V = getUnderlyingObject(V);
Evan Chengff89dcb2009-10-18 18:16:27 +0000112 if (const PseudoSourceValue *PSV = dyn_cast<PseudoSourceValue>(V)) {
113 // For now, ignore PseudoSourceValues which may alias LLVM IR values
114 // because the code that uses this function has no way to cope with
115 // such aliases.
Evan Cheng38bdfc62009-10-18 19:58:47 +0000116 if (PSV->isAliased(MFI))
Evan Chengff89dcb2009-10-18 18:16:27 +0000117 return 0;
Andrew Trickf405b1a2011-05-05 19:24:06 +0000118
David Goodwin980d4942009-11-09 19:22:17 +0000119 MayAlias = PSV->mayAlias(MFI);
Evan Chengff89dcb2009-10-18 18:16:27 +0000120 return V;
121 }
Dan Gohman3311a1f2009-01-30 02:49:14 +0000122
Evan Chengff89dcb2009-10-18 18:16:27 +0000123 if (isIdentifiedObject(V))
124 return V;
125
126 return 0;
Dan Gohman3311a1f2009-01-30 02:49:14 +0000127}
128
Andrew Trick918f38a2012-04-20 20:05:21 +0000129void ScheduleDAGInstrs::startBlock(MachineBasicBlock *bb) {
130 BB = bb;
Andrew Tricke8deca82011-10-07 06:33:09 +0000131 LoopRegs.Deps.clear();
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000132 if (MachineLoop *ML = MLI.getLoopFor(BB))
Evan Cheng977679d2012-01-07 03:02:36 +0000133 if (BB == ML->getLoopLatch())
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000134 LoopRegs.VisitLoop(ML);
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000135}
136
Andrew Trick953be892012-03-07 23:00:49 +0000137void ScheduleDAGInstrs::finishBlock() {
Andrew Trick918f38a2012-04-20 20:05:21 +0000138 BB = 0;
Andrew Trick47c14452012-03-07 05:21:52 +0000139 // Nothing to do.
140}
141
Andrew Trick702d4892012-02-24 07:04:55 +0000142/// Initialize the map with the number of registers.
Andrew Trick035ec402012-03-07 23:00:57 +0000143void Reg2SUnitsMap::setRegLimit(unsigned Limit) {
Andrew Trick702d4892012-02-24 07:04:55 +0000144 PhysRegSet.setUniverse(Limit);
145 SUnits.resize(Limit);
146}
147
148/// Clear the map without deallocating storage.
Andrew Trick035ec402012-03-07 23:00:57 +0000149void Reg2SUnitsMap::clear() {
Andrew Trick702d4892012-02-24 07:04:55 +0000150 for (const_iterator I = reg_begin(), E = reg_end(); I != E; ++I) {
151 SUnits[*I].clear();
152 }
153 PhysRegSet.clear();
154}
155
Andrew Trick47c14452012-03-07 05:21:52 +0000156/// Initialize the DAG and common scheduler state for the current scheduling
157/// region. This does not actually create the DAG, only clears it. The
158/// scheduling driver may call BuildSchedGraph multiple times per scheduling
159/// region.
160void ScheduleDAGInstrs::enterRegion(MachineBasicBlock *bb,
161 MachineBasicBlock::iterator begin,
162 MachineBasicBlock::iterator end,
163 unsigned endcount) {
Andrew Trick918f38a2012-04-20 20:05:21 +0000164 assert(bb == BB && "startBlock should set BB");
Andrew Trick68675c62012-03-09 04:29:02 +0000165 RegionBegin = begin;
166 RegionEnd = end;
Andrew Trickcf46b5a2012-03-07 23:00:52 +0000167 EndIndex = endcount;
Andrew Trick17d35e52012-03-14 04:00:41 +0000168 MISUnitMap.clear();
Andrew Trick47c14452012-03-07 05:21:52 +0000169
170 // Check to see if the scheduler cares about latencies.
Andrew Trick953be892012-03-07 23:00:49 +0000171 UnitLatencies = forceUnitLatencies();
Andrew Trick47c14452012-03-07 05:21:52 +0000172
173 ScheduleDAG::clearDAG();
174}
175
176/// Close the current scheduling region. Don't clear any state in case the
177/// driver wants to refer to the previous scheduling region.
178void ScheduleDAGInstrs::exitRegion() {
179 // Nothing to do.
180}
181
Andrew Trick953be892012-03-07 23:00:49 +0000182/// addSchedBarrierDeps - Add dependencies from instructions in the current
Evan Chengec6906b2010-10-23 02:10:46 +0000183/// list of instructions being scheduled to scheduling barrier by adding
184/// the exit SU to the register defs and use list. This is because we want to
185/// make sure instructions which define registers that are either used by
186/// the terminator or are live-out are properly scheduled. This is
187/// especially important when the definition latency of the return value(s)
188/// are too high to be hidden by the branch or when the liveout registers
189/// used by instructions in the fallthrough block.
Andrew Trick953be892012-03-07 23:00:49 +0000190void ScheduleDAGInstrs::addSchedBarrierDeps() {
Andrew Trick68675c62012-03-09 04:29:02 +0000191 MachineInstr *ExitMI = RegionEnd != BB->end() ? &*RegionEnd : 0;
Evan Chengec6906b2010-10-23 02:10:46 +0000192 ExitSU.setInstr(ExitMI);
193 bool AllDepKnown = ExitMI &&
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000194 (ExitMI->isCall() || ExitMI->isBarrier());
Evan Chengec6906b2010-10-23 02:10:46 +0000195 if (ExitMI && AllDepKnown) {
196 // If it's a call or a barrier, add dependencies on the defs and uses of
197 // instruction.
198 for (unsigned i = 0, e = ExitMI->getNumOperands(); i != e; ++i) {
199 const MachineOperand &MO = ExitMI->getOperand(i);
200 if (!MO.isReg() || MO.isDef()) continue;
201 unsigned Reg = MO.getReg();
202 if (Reg == 0) continue;
203
Andrew Trick3c58ba82012-01-14 02:17:18 +0000204 if (TRI->isPhysicalRegister(Reg))
Andrew Trick702d4892012-02-24 07:04:55 +0000205 Uses[Reg].push_back(&ExitSU);
Andrew Trickd3a74862012-03-16 05:04:25 +0000206 else {
Andrew Trick3c58ba82012-01-14 02:17:18 +0000207 assert(!IsPostRA && "Virtual register encountered after regalloc.");
Andrew Trickd3a74862012-03-16 05:04:25 +0000208 addVRegUseDeps(&ExitSU, i);
209 }
Evan Chengec6906b2010-10-23 02:10:46 +0000210 }
211 } else {
212 // For others, e.g. fallthrough, conditional branch, assume the exit
Evan Chengde5fa932010-10-27 23:17:17 +0000213 // uses all the registers that are livein to the successor blocks.
Benjamin Kramera82d5262012-03-16 17:38:19 +0000214 assert(Uses.empty() && "Uses in set before adding deps?");
Evan Chengde5fa932010-10-27 23:17:17 +0000215 for (MachineBasicBlock::succ_iterator SI = BB->succ_begin(),
216 SE = BB->succ_end(); SI != SE; ++SI)
217 for (MachineBasicBlock::livein_iterator I = (*SI)->livein_begin(),
Andrew Trickf405b1a2011-05-05 19:24:06 +0000218 E = (*SI)->livein_end(); I != E; ++I) {
Evan Chengde5fa932010-10-27 23:17:17 +0000219 unsigned Reg = *I;
Benjamin Kramera82d5262012-03-16 17:38:19 +0000220 if (!Uses.contains(Reg))
Andrew Trick702d4892012-02-24 07:04:55 +0000221 Uses[Reg].push_back(&ExitSU);
Evan Chengde5fa932010-10-27 23:17:17 +0000222 }
Evan Chengec6906b2010-10-23 02:10:46 +0000223 }
224}
225
Andrew Trick81a682a2012-02-23 01:52:38 +0000226/// MO is an operand of SU's instruction that defines a physical register. Add
227/// data dependencies from SU to any uses of the physical register.
228void ScheduleDAGInstrs::addPhysRegDataDeps(SUnit *SU,
229 const MachineOperand &MO) {
230 assert(MO.isDef() && "expect physreg def");
231
232 // Ask the target if address-backscheduling is desirable, and if so how much.
233 const TargetSubtargetInfo &ST = TM.getSubtarget<TargetSubtargetInfo>();
234 unsigned SpecialAddressLatency = ST.getSpecialAddressLatency();
235 unsigned DataLatency = SU->Latency;
236
Craig Toppere4fd9072012-03-04 10:43:23 +0000237 for (const uint16_t *Alias = TRI->getOverlaps(MO.getReg()); *Alias; ++Alias) {
Andrew Trick702d4892012-02-24 07:04:55 +0000238 if (!Uses.contains(*Alias))
Andrew Trick81a682a2012-02-23 01:52:38 +0000239 continue;
Andrew Trick702d4892012-02-24 07:04:55 +0000240 std::vector<SUnit*> &UseList = Uses[*Alias];
Andrew Trick81a682a2012-02-23 01:52:38 +0000241 for (unsigned i = 0, e = UseList.size(); i != e; ++i) {
242 SUnit *UseSU = UseList[i];
243 if (UseSU == SU)
244 continue;
245 unsigned LDataLatency = DataLatency;
246 // Optionally add in a special extra latency for nodes that
247 // feed addresses.
248 // TODO: Perhaps we should get rid of
249 // SpecialAddressLatency and just move this into
250 // adjustSchedDependency for the targets that care about it.
251 if (SpecialAddressLatency != 0 && !UnitLatencies &&
252 UseSU != &ExitSU) {
253 MachineInstr *UseMI = UseSU->getInstr();
254 const MCInstrDesc &UseMCID = UseMI->getDesc();
255 int RegUseIndex = UseMI->findRegisterUseOperandIdx(*Alias);
256 assert(RegUseIndex >= 0 && "UseMI doesn't use register!");
257 if (RegUseIndex >= 0 &&
258 (UseMI->mayLoad() || UseMI->mayStore()) &&
259 (unsigned)RegUseIndex < UseMCID.getNumOperands() &&
260 UseMCID.OpInfo[RegUseIndex].isLookupPtrRegClass())
261 LDataLatency += SpecialAddressLatency;
262 }
263 // Adjust the dependence latency using operand def/use
264 // information (if any), and then allow the target to
265 // perform its own adjustments.
266 const SDep& dep = SDep(SU, SDep::Data, LDataLatency, *Alias);
267 if (!UnitLatencies) {
Andrew Trick953be892012-03-07 23:00:49 +0000268 computeOperandLatency(SU, UseSU, const_cast<SDep &>(dep));
Andrew Trick81a682a2012-02-23 01:52:38 +0000269 ST.adjustSchedDependency(SU, UseSU, const_cast<SDep &>(dep));
270 }
271 UseSU->addPred(dep);
272 }
273 }
274}
275
Andrew Trick7ebcaf42012-01-14 02:17:15 +0000276/// addPhysRegDeps - Add register dependencies (data, anti, and output) from
277/// this SUnit to following instructions in the same scheduling region that
278/// depend the physical register referenced at OperIdx.
279void ScheduleDAGInstrs::addPhysRegDeps(SUnit *SU, unsigned OperIdx) {
280 const MachineInstr *MI = SU->getInstr();
281 const MachineOperand &MO = MI->getOperand(OperIdx);
Andrew Trick7ebcaf42012-01-14 02:17:15 +0000282
283 // Optionally add output and anti dependencies. For anti
284 // dependencies we use a latency of 0 because for a multi-issue
285 // target we want to allow the defining instruction to issue
286 // in the same cycle as the using instruction.
287 // TODO: Using a latency of 1 here for output dependencies assumes
288 // there's no cost for reusing registers.
289 SDep::Kind Kind = MO.isUse() ? SDep::Anti : SDep::Output;
Craig Toppere4fd9072012-03-04 10:43:23 +0000290 for (const uint16_t *Alias = TRI->getOverlaps(MO.getReg()); *Alias; ++Alias) {
Andrew Trick702d4892012-02-24 07:04:55 +0000291 if (!Defs.contains(*Alias))
Andrew Trick81a682a2012-02-23 01:52:38 +0000292 continue;
Andrew Trick702d4892012-02-24 07:04:55 +0000293 std::vector<SUnit *> &DefList = Defs[*Alias];
Andrew Trick7ebcaf42012-01-14 02:17:15 +0000294 for (unsigned i = 0, e = DefList.size(); i != e; ++i) {
295 SUnit *DefSU = DefList[i];
296 if (DefSU == &ExitSU)
297 continue;
298 if (DefSU != SU &&
299 (Kind != SDep::Output || !MO.isDead() ||
300 !DefSU->getInstr()->registerDefIsDead(*Alias))) {
301 if (Kind == SDep::Anti)
302 DefSU->addPred(SDep(SU, Kind, 0, /*Reg=*/*Alias));
303 else {
304 unsigned AOLat = TII->getOutputLatency(InstrItins, MI, OperIdx,
305 DefSU->getInstr());
306 DefSU->addPred(SDep(SU, Kind, AOLat, /*Reg=*/*Alias));
307 }
308 }
309 }
310 }
311
Andrew Trick81a682a2012-02-23 01:52:38 +0000312 if (!MO.isDef()) {
313 // Either insert a new Reg2SUnits entry with an empty SUnits list, or
314 // retrieve the existing SUnits list for this register's uses.
315 // Push this SUnit on the use list.
Andrew Trick702d4892012-02-24 07:04:55 +0000316 Uses[MO.getReg()].push_back(SU);
Andrew Trick81a682a2012-02-23 01:52:38 +0000317 }
318 else {
319 addPhysRegDataDeps(SU, MO);
Andrew Trick7ebcaf42012-01-14 02:17:15 +0000320
Andrew Trick81a682a2012-02-23 01:52:38 +0000321 // Either insert a new Reg2SUnits entry with an empty SUnits list, or
322 // retrieve the existing SUnits list for this register's defs.
Andrew Trick702d4892012-02-24 07:04:55 +0000323 std::vector<SUnit *> &DefList = Defs[MO.getReg()];
Andrew Trick7ebcaf42012-01-14 02:17:15 +0000324
325 // If a def is going to wrap back around to the top of the loop,
326 // backschedule it.
327 if (!UnitLatencies && DefList.empty()) {
Andrew Trick81a682a2012-02-23 01:52:38 +0000328 LoopDependencies::LoopDeps::iterator I = LoopRegs.Deps.find(MO.getReg());
Andrew Trick7ebcaf42012-01-14 02:17:15 +0000329 if (I != LoopRegs.Deps.end()) {
330 const MachineOperand *UseMO = I->second.first;
331 unsigned Count = I->second.second;
332 const MachineInstr *UseMI = UseMO->getParent();
333 unsigned UseMOIdx = UseMO - &UseMI->getOperand(0);
334 const MCInstrDesc &UseMCID = UseMI->getDesc();
Andrew Trick81a682a2012-02-23 01:52:38 +0000335 const TargetSubtargetInfo &ST =
336 TM.getSubtarget<TargetSubtargetInfo>();
337 unsigned SpecialAddressLatency = ST.getSpecialAddressLatency();
Andrew Trick7ebcaf42012-01-14 02:17:15 +0000338 // TODO: If we knew the total depth of the region here, we could
339 // handle the case where the whole loop is inside the region but
340 // is large enough that the isScheduleHigh trick isn't needed.
341 if (UseMOIdx < UseMCID.getNumOperands()) {
342 // Currently, we only support scheduling regions consisting of
343 // single basic blocks. Check to see if the instruction is in
344 // the same region by checking to see if it has the same parent.
345 if (UseMI->getParent() != MI->getParent()) {
346 unsigned Latency = SU->Latency;
347 if (UseMCID.OpInfo[UseMOIdx].isLookupPtrRegClass())
348 Latency += SpecialAddressLatency;
349 // This is a wild guess as to the portion of the latency which
350 // will be overlapped by work done outside the current
351 // scheduling region.
352 Latency -= std::min(Latency, Count);
353 // Add the artificial edge.
354 ExitSU.addPred(SDep(SU, SDep::Order, Latency,
355 /*Reg=*/0, /*isNormalMemory=*/false,
356 /*isMustAlias=*/false,
357 /*isArtificial=*/true));
358 } else if (SpecialAddressLatency > 0 &&
359 UseMCID.OpInfo[UseMOIdx].isLookupPtrRegClass()) {
360 // The entire loop body is within the current scheduling region
361 // and the latency of this operation is assumed to be greater
362 // than the latency of the loop.
363 // TODO: Recursively mark data-edge predecessors as
364 // isScheduleHigh too.
365 SU->isScheduleHigh = true;
366 }
367 }
368 LoopRegs.Deps.erase(I);
369 }
370 }
371
Andrew Trick81a682a2012-02-23 01:52:38 +0000372 // clear this register's use list
Andrew Trick702d4892012-02-24 07:04:55 +0000373 if (Uses.contains(MO.getReg()))
374 Uses[MO.getReg()].clear();
Andrew Trick81a682a2012-02-23 01:52:38 +0000375
Andrew Trick7ebcaf42012-01-14 02:17:15 +0000376 if (!MO.isDead())
377 DefList.clear();
378
379 // Calls will not be reordered because of chain dependencies (see
380 // below). Since call operands are dead, calls may continue to be added
381 // to the DefList making dependence checking quadratic in the size of
382 // the block. Instead, we leave only one call at the back of the
383 // DefList.
384 if (SU->isCall) {
385 while (!DefList.empty() && DefList.back()->isCall)
386 DefList.pop_back();
387 }
Andrew Trick81a682a2012-02-23 01:52:38 +0000388 // Defs are pushed in the order they are visited and never reordered.
Andrew Trick7ebcaf42012-01-14 02:17:15 +0000389 DefList.push_back(SU);
Andrew Trick7ebcaf42012-01-14 02:17:15 +0000390 }
391}
392
Andrew Trick3c58ba82012-01-14 02:17:18 +0000393/// addVRegDefDeps - Add register output and data dependencies from this SUnit
394/// to instructions that occur later in the same scheduling region if they read
395/// from or write to the virtual register defined at OperIdx.
396///
397/// TODO: Hoist loop induction variable increments. This has to be
398/// reevaluated. Generally, IV scheduling should be done before coalescing.
399void ScheduleDAGInstrs::addVRegDefDeps(SUnit *SU, unsigned OperIdx) {
400 const MachineInstr *MI = SU->getInstr();
401 unsigned Reg = MI->getOperand(OperIdx).getReg();
402
Andrew Trickcc77b542012-02-22 06:08:13 +0000403 // SSA defs do not have output/anti dependencies.
Andrew Trick2fc09772012-02-22 18:34:49 +0000404 // The current operand is a def, so we have at least one.
Andrew Trickcc77b542012-02-22 06:08:13 +0000405 if (llvm::next(MRI.def_begin(Reg)) == MRI.def_end())
406 return;
407
Andrew Trick3c58ba82012-01-14 02:17:18 +0000408 // Add output dependence to the next nearest def of this vreg.
409 //
410 // Unless this definition is dead, the output dependence should be
411 // transitively redundant with antidependencies from this definition's
412 // uses. We're conservative for now until we have a way to guarantee the uses
413 // are not eliminated sometime during scheduling. The output dependence edge
414 // is also useful if output latency exceeds def-use latency.
Andrew Trickc0ccb8b2012-04-20 20:05:28 +0000415 VReg2SUnitMap::iterator DefI = VRegDefs.find(Reg);
Andrew Trick8ae3ac72012-02-22 21:59:00 +0000416 if (DefI == VRegDefs.end())
417 VRegDefs.insert(VReg2SUnit(Reg, SU));
418 else {
419 SUnit *DefSU = DefI->SU;
420 if (DefSU != SU && DefSU != &ExitSU) {
421 unsigned OutLatency = TII->getOutputLatency(InstrItins, MI, OperIdx,
422 DefSU->getInstr());
423 DefSU->addPred(SDep(SU, SDep::Output, OutLatency, Reg));
424 }
425 DefI->SU = SU;
Andrew Trick3c58ba82012-01-14 02:17:18 +0000426 }
Andrew Trick3c58ba82012-01-14 02:17:18 +0000427}
428
Andrew Trickb4566a92012-02-22 06:08:11 +0000429/// addVRegUseDeps - Add a register data dependency if the instruction that
430/// defines the virtual register used at OperIdx is mapped to an SUnit. Add a
431/// register antidependency from this SUnit to instructions that occur later in
432/// the same scheduling region if they write the virtual register.
433///
434/// TODO: Handle ExitSU "uses" properly.
Andrew Trick3c58ba82012-01-14 02:17:18 +0000435void ScheduleDAGInstrs::addVRegUseDeps(SUnit *SU, unsigned OperIdx) {
Andrew Trickb4566a92012-02-22 06:08:11 +0000436 MachineInstr *MI = SU->getInstr();
437 unsigned Reg = MI->getOperand(OperIdx).getReg();
438
439 // Lookup this operand's reaching definition.
440 assert(LIS && "vreg dependencies requires LiveIntervals");
Andrew Trick63d578b2012-02-23 03:16:24 +0000441 SlotIndex UseIdx = LIS->getInstructionIndex(MI).getRegSlot();
Andrew Trickb4566a92012-02-22 06:08:11 +0000442 LiveInterval *LI = &LIS->getInterval(Reg);
Andrew Trick63d578b2012-02-23 03:16:24 +0000443 VNInfo *VNI = LI->getVNInfoBefore(UseIdx);
444 // VNI will be valid because MachineOperand::readsReg() is checked by caller.
Andrew Trickb4566a92012-02-22 06:08:11 +0000445 MachineInstr *Def = LIS->getInstructionFromIndex(VNI->def);
Andrew Trick63d578b2012-02-23 03:16:24 +0000446 // Phis and other noninstructions (after coalescing) have a NULL Def.
Andrew Trickb4566a92012-02-22 06:08:11 +0000447 if (Def) {
448 SUnit *DefSU = getSUnit(Def);
449 if (DefSU) {
450 // The reaching Def lives within this scheduling region.
451 // Create a data dependence.
452 //
453 // TODO: Handle "special" address latencies cleanly.
454 const SDep &dep = SDep(DefSU, SDep::Data, DefSU->Latency, Reg);
455 if (!UnitLatencies) {
456 // Adjust the dependence latency using operand def/use information, then
457 // allow the target to perform its own adjustments.
Andrew Trick953be892012-03-07 23:00:49 +0000458 computeOperandLatency(DefSU, SU, const_cast<SDep &>(dep));
Andrew Trickb4566a92012-02-22 06:08:11 +0000459 const TargetSubtargetInfo &ST = TM.getSubtarget<TargetSubtargetInfo>();
460 ST.adjustSchedDependency(DefSU, SU, const_cast<SDep &>(dep));
461 }
462 SU->addPred(dep);
463 }
464 }
Andrew Trick3c58ba82012-01-14 02:17:18 +0000465
466 // Add antidependence to the following def of the vreg it uses.
Andrew Trickc0ccb8b2012-04-20 20:05:28 +0000467 VReg2SUnitMap::iterator DefI = VRegDefs.find(Reg);
Andrew Trick8ae3ac72012-02-22 21:59:00 +0000468 if (DefI != VRegDefs.end() && DefI->SU != SU)
469 DefI->SU->addPred(SDep(SU, SDep::Anti, 0, Reg));
Andrew Trickb4566a92012-02-22 06:08:11 +0000470}
Andrew Trick3c58ba82012-01-14 02:17:18 +0000471
Andrew Trickb4566a92012-02-22 06:08:11 +0000472/// Create an SUnit for each real instruction, numbered in top-down toplological
473/// order. The instruction order A < B, implies that no edge exists from B to A.
474///
475/// Map each real instruction to its SUnit.
476///
Andrew Trick17d35e52012-03-14 04:00:41 +0000477/// After initSUnits, the SUnits vector cannot be resized and the scheduler may
478/// hang onto SUnit pointers. We may relax this in the future by using SUnit IDs
479/// instead of pointers.
480///
481/// MachineScheduler relies on initSUnits numbering the nodes by their order in
482/// the original instruction list.
Andrew Trickb4566a92012-02-22 06:08:11 +0000483void ScheduleDAGInstrs::initSUnits() {
484 // We'll be allocating one SUnit for each real instruction in the region,
485 // which is contained within a basic block.
486 SUnits.reserve(BB->size());
487
Andrew Trick68675c62012-03-09 04:29:02 +0000488 for (MachineBasicBlock::iterator I = RegionBegin; I != RegionEnd; ++I) {
Andrew Trickb4566a92012-02-22 06:08:11 +0000489 MachineInstr *MI = I;
490 if (MI->isDebugValue())
491 continue;
492
Andrew Trick953be892012-03-07 23:00:49 +0000493 SUnit *SU = newSUnit(MI);
Andrew Trickb4566a92012-02-22 06:08:11 +0000494 MISUnitMap[MI] = SU;
495
496 SU->isCall = MI->isCall();
497 SU->isCommutable = MI->isCommutable();
498
499 // Assign the Latency field of SU using target-provided information.
500 if (UnitLatencies)
501 SU->Latency = 1;
502 else
Andrew Trick953be892012-03-07 23:00:49 +0000503 computeLatency(SU);
Andrew Trickb4566a92012-02-22 06:08:11 +0000504 }
Andrew Trick7ebcaf42012-01-14 02:17:15 +0000505}
506
Andrew Trick953be892012-03-07 23:00:49 +0000507void ScheduleDAGInstrs::buildSchedGraph(AliasAnalysis *AA) {
Andrew Trickb4566a92012-02-22 06:08:11 +0000508 // Create an SUnit for each real instruction.
509 initSUnits();
Dan Gohman343f0c02008-11-19 23:18:57 +0000510
Dan Gohman6a9041e2008-12-04 01:35:46 +0000511 // We build scheduling units by walking a block's instruction list from bottom
512 // to top.
513
David Goodwin980d4942009-11-09 19:22:17 +0000514 // Remember where a generic side-effecting instruction is as we procede.
515 SUnit *BarrierChain = 0, *AliasChain = 0;
Dan Gohman6a9041e2008-12-04 01:35:46 +0000516
David Goodwin980d4942009-11-09 19:22:17 +0000517 // Memory references to specific known memory locations are tracked
518 // so that they can be given more precise dependencies. We track
519 // separately the known memory locations that may alias and those
520 // that are known not to alias
521 std::map<const Value *, SUnit *> AliasMemDefs, NonAliasMemDefs;
522 std::map<const Value *, std::vector<SUnit *> > AliasMemUses, NonAliasMemUses;
Dan Gohman6a9041e2008-12-04 01:35:46 +0000523
Dale Johannesenbfdf7f32010-03-10 22:13:47 +0000524 // Remove any stale debug info; sometimes BuildSchedGraph is called again
525 // without emitting the info from the previous call.
Devang Patelcf4cc842011-06-02 20:07:12 +0000526 DbgValues.clear();
527 FirstDbgValue = NULL;
Dale Johannesenbfdf7f32010-03-10 22:13:47 +0000528
Andrew Trick81a682a2012-02-23 01:52:38 +0000529 assert(Defs.empty() && Uses.empty() &&
530 "Only BuildGraph should update Defs/Uses");
Andrew Trick702d4892012-02-24 07:04:55 +0000531 Defs.setRegLimit(TRI->getNumRegs());
532 Uses.setRegLimit(TRI->getNumRegs());
Andrew Trick9b668532011-05-06 21:52:52 +0000533
Andrew Trick8ae3ac72012-02-22 21:59:00 +0000534 assert(VRegDefs.empty() && "Only BuildSchedGraph may access VRegDefs");
535 // FIXME: Allow SparseSet to reserve space for the creation of virtual
536 // registers during scheduling. Don't artificially inflate the Universe
537 // because we want to assert that vregs are not created during DAG building.
538 VRegDefs.setUniverse(MRI.getNumVirtRegs());
Andrew Trick3c58ba82012-01-14 02:17:18 +0000539
Andrew Trick81a682a2012-02-23 01:52:38 +0000540 // Model data dependencies between instructions being scheduled and the
541 // ExitSU.
Andrew Trick953be892012-03-07 23:00:49 +0000542 addSchedBarrierDeps();
Andrew Trick81a682a2012-02-23 01:52:38 +0000543
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000544 // Walk the list of instructions, from bottom moving up.
Devang Patelcf4cc842011-06-02 20:07:12 +0000545 MachineInstr *PrevMI = NULL;
Andrew Trick68675c62012-03-09 04:29:02 +0000546 for (MachineBasicBlock::iterator MII = RegionEnd, MIE = RegionBegin;
Dan Gohman343f0c02008-11-19 23:18:57 +0000547 MII != MIE; --MII) {
548 MachineInstr *MI = prior(MII);
Devang Patelcf4cc842011-06-02 20:07:12 +0000549 if (MI && PrevMI) {
550 DbgValues.push_back(std::make_pair(PrevMI, MI));
551 PrevMI = NULL;
552 }
553
Dale Johannesenbfdf7f32010-03-10 22:13:47 +0000554 if (MI->isDebugValue()) {
Devang Patelcf4cc842011-06-02 20:07:12 +0000555 PrevMI = MI;
Dale Johannesenbfdf7f32010-03-10 22:13:47 +0000556 continue;
557 }
Devang Patelcf4cc842011-06-02 20:07:12 +0000558
Andrew Trick00707922012-04-13 23:29:54 +0000559 assert((!MI->isTerminator() || CanHandleTerminators) && !MI->isLabel() &&
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000560 "Cannot schedule terminators or labels!");
Dan Gohman343f0c02008-11-19 23:18:57 +0000561
Andrew Trickb4566a92012-02-22 06:08:11 +0000562 SUnit *SU = MISUnitMap[MI];
563 assert(SU && "No SUnit mapped to this MI");
Dan Gohman54e4c362008-12-09 22:54:47 +0000564
Dan Gohman6a9041e2008-12-04 01:35:46 +0000565 // Add register-based dependencies (data, anti, and output).
Dan Gohman343f0c02008-11-19 23:18:57 +0000566 for (unsigned j = 0, n = MI->getNumOperands(); j != n; ++j) {
567 const MachineOperand &MO = MI->getOperand(j);
568 if (!MO.isReg()) continue;
569 unsigned Reg = MO.getReg();
570 if (Reg == 0) continue;
571
Andrew Trick7ebcaf42012-01-14 02:17:15 +0000572 if (TRI->isPhysicalRegister(Reg))
573 addPhysRegDeps(SU, j);
574 else {
575 assert(!IsPostRA && "Virtual register encountered!");
Andrew Trick3c58ba82012-01-14 02:17:18 +0000576 if (MO.isDef())
577 addVRegDefDeps(SU, j);
Andrew Trick63d578b2012-02-23 03:16:24 +0000578 else if (MO.readsReg()) // ignore undef operands
Andrew Trick3c58ba82012-01-14 02:17:18 +0000579 addVRegUseDeps(SU, j);
Dan Gohman343f0c02008-11-19 23:18:57 +0000580 }
581 }
Dan Gohman6a9041e2008-12-04 01:35:46 +0000582
583 // Add chain dependencies.
David Goodwin7c9b1ac2009-11-02 17:06:28 +0000584 // Chain dependencies used to enforce memory order should have
585 // latency of 0 (except for true dependency of Store followed by
586 // aliased Load... we estimate that with a single cycle of latency
587 // assuming the hardware will bypass)
Dan Gohman6a9041e2008-12-04 01:35:46 +0000588 // Note that isStoreToStackSlot and isLoadFromStackSLot are not usable
589 // after stack slots are lowered to actual addresses.
590 // TODO: Use an AliasAnalysis and do real alias-analysis queries, and
591 // produce more precise dependence information.
David Goodwin7c9b1ac2009-11-02 17:06:28 +0000592#define STORE_LOAD_LATENCY 1
593 unsigned TrueMemOrderLatency = 0;
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000594 if (MI->isCall() || MI->hasUnmodeledSideEffects() ||
Andrew Trickf405b1a2011-05-05 19:24:06 +0000595 (MI->hasVolatileMemoryRef() &&
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000596 (!MI->mayLoad() || !MI->isInvariantLoad(AA)))) {
David Goodwin980d4942009-11-09 19:22:17 +0000597 // Be conservative with these and add dependencies on all memory
598 // references, even those that are known to not alias.
Andrew Trickf405b1a2011-05-05 19:24:06 +0000599 for (std::map<const Value *, SUnit *>::iterator I =
David Goodwin980d4942009-11-09 19:22:17 +0000600 NonAliasMemDefs.begin(), E = NonAliasMemDefs.end(); I != E; ++I) {
David Goodwin7c9b1ac2009-11-02 17:06:28 +0000601 I->second->addPred(SDep(SU, SDep::Order, /*Latency=*/0));
Dan Gohman6a9041e2008-12-04 01:35:46 +0000602 }
603 for (std::map<const Value *, std::vector<SUnit *> >::iterator I =
David Goodwin980d4942009-11-09 19:22:17 +0000604 NonAliasMemUses.begin(), E = NonAliasMemUses.end(); I != E; ++I) {
Dan Gohman6a9041e2008-12-04 01:35:46 +0000605 for (unsigned i = 0, e = I->second.size(); i != e; ++i)
David Goodwin7c9b1ac2009-11-02 17:06:28 +0000606 I->second[i]->addPred(SDep(SU, SDep::Order, TrueMemOrderLatency));
Dan Gohman6a9041e2008-12-04 01:35:46 +0000607 }
David Goodwin980d4942009-11-09 19:22:17 +0000608 NonAliasMemDefs.clear();
609 NonAliasMemUses.clear();
610 // Add SU to the barrier chain.
611 if (BarrierChain)
612 BarrierChain->addPred(SDep(SU, SDep::Order, /*Latency=*/0));
613 BarrierChain = SU;
614
615 // fall-through
616 new_alias_chain:
617 // Chain all possibly aliasing memory references though SU.
618 if (AliasChain)
619 AliasChain->addPred(SDep(SU, SDep::Order, /*Latency=*/0));
620 AliasChain = SU;
621 for (unsigned k = 0, m = PendingLoads.size(); k != m; ++k)
622 PendingLoads[k]->addPred(SDep(SU, SDep::Order, TrueMemOrderLatency));
623 for (std::map<const Value *, SUnit *>::iterator I = AliasMemDefs.begin(),
624 E = AliasMemDefs.end(); I != E; ++I) {
625 I->second->addPred(SDep(SU, SDep::Order, /*Latency=*/0));
626 }
627 for (std::map<const Value *, std::vector<SUnit *> >::iterator I =
628 AliasMemUses.begin(), E = AliasMemUses.end(); I != E; ++I) {
629 for (unsigned i = 0, e = I->second.size(); i != e; ++i)
630 I->second[i]->addPred(SDep(SU, SDep::Order, TrueMemOrderLatency));
631 }
632 PendingLoads.clear();
633 AliasMemDefs.clear();
634 AliasMemUses.clear();
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000635 } else if (MI->mayStore()) {
David Goodwina9e61072009-11-03 20:15:00 +0000636 bool MayAlias = true;
David Goodwin7c9b1ac2009-11-02 17:06:28 +0000637 TrueMemOrderLatency = STORE_LOAD_LATENCY;
David Goodwina9e61072009-11-03 20:15:00 +0000638 if (const Value *V = getUnderlyingObjectForInstr(MI, MFI, MayAlias)) {
Dan Gohman6a9041e2008-12-04 01:35:46 +0000639 // A store to a specific PseudoSourceValue. Add precise dependencies.
David Goodwin980d4942009-11-09 19:22:17 +0000640 // Record the def in MemDefs, first adding a dep if there is
641 // an existing def.
Andrew Trickf405b1a2011-05-05 19:24:06 +0000642 std::map<const Value *, SUnit *>::iterator I =
David Goodwin980d4942009-11-09 19:22:17 +0000643 ((MayAlias) ? AliasMemDefs.find(V) : NonAliasMemDefs.find(V));
Andrew Trickf405b1a2011-05-05 19:24:06 +0000644 std::map<const Value *, SUnit *>::iterator IE =
David Goodwin980d4942009-11-09 19:22:17 +0000645 ((MayAlias) ? AliasMemDefs.end() : NonAliasMemDefs.end());
646 if (I != IE) {
David Goodwin7c9b1ac2009-11-02 17:06:28 +0000647 I->second->addPred(SDep(SU, SDep::Order, /*Latency=*/0, /*Reg=*/0,
Dan Gohman54e4c362008-12-09 22:54:47 +0000648 /*isNormalMemory=*/true));
Dan Gohman6a9041e2008-12-04 01:35:46 +0000649 I->second = SU;
650 } else {
David Goodwin980d4942009-11-09 19:22:17 +0000651 if (MayAlias)
652 AliasMemDefs[V] = SU;
653 else
654 NonAliasMemDefs[V] = SU;
Dan Gohman6a9041e2008-12-04 01:35:46 +0000655 }
656 // Handle the uses in MemUses, if there are any.
Dan Gohmana629b482008-12-08 17:50:35 +0000657 std::map<const Value *, std::vector<SUnit *> >::iterator J =
David Goodwin980d4942009-11-09 19:22:17 +0000658 ((MayAlias) ? AliasMemUses.find(V) : NonAliasMemUses.find(V));
659 std::map<const Value *, std::vector<SUnit *> >::iterator JE =
660 ((MayAlias) ? AliasMemUses.end() : NonAliasMemUses.end());
661 if (J != JE) {
Dan Gohman6a9041e2008-12-04 01:35:46 +0000662 for (unsigned i = 0, e = J->second.size(); i != e; ++i)
David Goodwin7c9b1ac2009-11-02 17:06:28 +0000663 J->second[i]->addPred(SDep(SU, SDep::Order, TrueMemOrderLatency,
664 /*Reg=*/0, /*isNormalMemory=*/true));
Dan Gohman6a9041e2008-12-04 01:35:46 +0000665 J->second.clear();
666 }
David Goodwina9e61072009-11-03 20:15:00 +0000667 if (MayAlias) {
David Goodwin980d4942009-11-09 19:22:17 +0000668 // Add dependencies from all the PendingLoads, i.e. loads
669 // with no underlying object.
David Goodwina9e61072009-11-03 20:15:00 +0000670 for (unsigned k = 0, m = PendingLoads.size(); k != m; ++k)
671 PendingLoads[k]->addPred(SDep(SU, SDep::Order, TrueMemOrderLatency));
David Goodwin980d4942009-11-09 19:22:17 +0000672 // Add dependence on alias chain, if needed.
673 if (AliasChain)
674 AliasChain->addPred(SDep(SU, SDep::Order, /*Latency=*/0));
David Goodwina9e61072009-11-03 20:15:00 +0000675 }
David Goodwin980d4942009-11-09 19:22:17 +0000676 // Add dependence on barrier chain, if needed.
677 if (BarrierChain)
678 BarrierChain->addPred(SDep(SU, SDep::Order, /*Latency=*/0));
David Goodwin5be870a2009-11-05 00:16:44 +0000679 } else {
Dan Gohman6a9041e2008-12-04 01:35:46 +0000680 // Treat all other stores conservatively.
David Goodwin980d4942009-11-09 19:22:17 +0000681 goto new_alias_chain;
David Goodwin7c9b1ac2009-11-02 17:06:28 +0000682 }
Evan Chengec6906b2010-10-23 02:10:46 +0000683
684 if (!ExitSU.isPred(SU))
685 // Push store's up a bit to avoid them getting in between cmp
686 // and branches.
687 ExitSU.addPred(SDep(SU, SDep::Order, 0,
688 /*Reg=*/0, /*isNormalMemory=*/false,
689 /*isMustAlias=*/false,
690 /*isArtificial=*/true));
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000691 } else if (MI->mayLoad()) {
David Goodwina9e61072009-11-03 20:15:00 +0000692 bool MayAlias = true;
David Goodwin7c9b1ac2009-11-02 17:06:28 +0000693 TrueMemOrderLatency = 0;
Dan Gohmana70dca12009-10-09 23:27:56 +0000694 if (MI->isInvariantLoad(AA)) {
Dan Gohman6a9041e2008-12-04 01:35:46 +0000695 // Invariant load, no chain dependencies needed!
David Goodwin5be870a2009-11-05 00:16:44 +0000696 } else {
Andrew Trickf405b1a2011-05-05 19:24:06 +0000697 if (const Value *V =
David Goodwin980d4942009-11-09 19:22:17 +0000698 getUnderlyingObjectForInstr(MI, MFI, MayAlias)) {
699 // A load from a specific PseudoSourceValue. Add precise dependencies.
Andrew Trickf405b1a2011-05-05 19:24:06 +0000700 std::map<const Value *, SUnit *>::iterator I =
David Goodwin980d4942009-11-09 19:22:17 +0000701 ((MayAlias) ? AliasMemDefs.find(V) : NonAliasMemDefs.find(V));
Andrew Trickf405b1a2011-05-05 19:24:06 +0000702 std::map<const Value *, SUnit *>::iterator IE =
David Goodwin980d4942009-11-09 19:22:17 +0000703 ((MayAlias) ? AliasMemDefs.end() : NonAliasMemDefs.end());
704 if (I != IE)
705 I->second->addPred(SDep(SU, SDep::Order, /*Latency=*/0, /*Reg=*/0,
706 /*isNormalMemory=*/true));
707 if (MayAlias)
708 AliasMemUses[V].push_back(SU);
Andrew Trickf405b1a2011-05-05 19:24:06 +0000709 else
David Goodwin980d4942009-11-09 19:22:17 +0000710 NonAliasMemUses[V].push_back(SU);
711 } else {
712 // A load with no underlying object. Depend on all
713 // potentially aliasing stores.
Andrew Trickf405b1a2011-05-05 19:24:06 +0000714 for (std::map<const Value *, SUnit *>::iterator I =
David Goodwin980d4942009-11-09 19:22:17 +0000715 AliasMemDefs.begin(), E = AliasMemDefs.end(); I != E; ++I)
716 I->second->addPred(SDep(SU, SDep::Order, /*Latency=*/0));
Andrew Trickf405b1a2011-05-05 19:24:06 +0000717
David Goodwin980d4942009-11-09 19:22:17 +0000718 PendingLoads.push_back(SU);
719 MayAlias = true;
David Goodwina9e61072009-11-03 20:15:00 +0000720 }
Andrew Trickf405b1a2011-05-05 19:24:06 +0000721
David Goodwin980d4942009-11-09 19:22:17 +0000722 // Add dependencies on alias and barrier chains, if needed.
723 if (MayAlias && AliasChain)
724 AliasChain->addPred(SDep(SU, SDep::Order, /*Latency=*/0));
725 if (BarrierChain)
726 BarrierChain->addPred(SDep(SU, SDep::Order, /*Latency=*/0));
Andrew Trickf405b1a2011-05-05 19:24:06 +0000727 }
Dan Gohman343f0c02008-11-19 23:18:57 +0000728 }
Dan Gohman343f0c02008-11-19 23:18:57 +0000729 }
Devang Patelcf4cc842011-06-02 20:07:12 +0000730 if (PrevMI)
731 FirstDbgValue = PrevMI;
Dan Gohman79ce2762009-01-15 19:20:50 +0000732
Andrew Trick81a682a2012-02-23 01:52:38 +0000733 Defs.clear();
734 Uses.clear();
Andrew Trick3c58ba82012-01-14 02:17:18 +0000735 VRegDefs.clear();
Dan Gohman79ce2762009-01-15 19:20:50 +0000736 PendingLoads.clear();
Dan Gohman343f0c02008-11-19 23:18:57 +0000737}
738
Andrew Trick953be892012-03-07 23:00:49 +0000739void ScheduleDAGInstrs::computeLatency(SUnit *SU) {
David Goodwind94a4e52009-08-10 15:55:25 +0000740 // Compute the latency for the node.
Evan Cheng3ef1c872010-09-10 01:29:16 +0000741 if (!InstrItins || InstrItins->isEmpty()) {
742 SU->Latency = 1;
Dan Gohman4ea8e852008-12-16 02:38:22 +0000743
Evan Cheng3ef1c872010-09-10 01:29:16 +0000744 // Simplistic target-independent heuristic: assume that loads take
745 // extra time.
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000746 if (SU->getInstr()->mayLoad())
Dan Gohman4ea8e852008-12-16 02:38:22 +0000747 SU->Latency += 2;
Evan Cheng8239daf2010-11-03 00:45:17 +0000748 } else {
749 SU->Latency = TII->getInstrLatency(InstrItins, SU->getInstr());
750 }
Dan Gohmanc8c28272008-11-21 00:12:10 +0000751}
752
Andrew Trick953be892012-03-07 23:00:49 +0000753void ScheduleDAGInstrs::computeOperandLatency(SUnit *Def, SUnit *Use,
David Goodwindc4bdcd2009-08-19 16:08:58 +0000754 SDep& dep) const {
Evan Cheng3ef1c872010-09-10 01:29:16 +0000755 if (!InstrItins || InstrItins->isEmpty())
David Goodwindc4bdcd2009-08-19 16:08:58 +0000756 return;
Andrew Trickf405b1a2011-05-05 19:24:06 +0000757
David Goodwindc4bdcd2009-08-19 16:08:58 +0000758 // For a data dependency with a known register...
759 if ((dep.getKind() != SDep::Data) || (dep.getReg() == 0))
760 return;
761
762 const unsigned Reg = dep.getReg();
763
764 // ... find the definition of the register in the defining
765 // instruction
766 MachineInstr *DefMI = Def->getInstr();
767 int DefIdx = DefMI->findRegisterDefOperandIdx(Reg);
768 if (DefIdx != -1) {
Evan Cheng1aca5bc2010-10-08 18:42:25 +0000769 const MachineOperand &MO = DefMI->getOperand(DefIdx);
770 if (MO.isReg() && MO.isImplicit() &&
Evan Chengd82de832010-10-08 23:01:57 +0000771 DefIdx >= (int)DefMI->getDesc().getNumOperands()) {
Evan Cheng1aca5bc2010-10-08 18:42:25 +0000772 // This is an implicit def, getOperandLatency() won't return the correct
773 // latency. e.g.
774 // %D6<def>, %D7<def> = VLD1q16 %R2<kill>, 0, ..., %Q3<imp-def>
775 // %Q1<def> = VMULv8i16 %Q1<kill>, %Q3<kill>, ...
776 // What we want is to compute latency between def of %D6/%D7 and use of
777 // %Q3 instead.
Jakob Stoklund Olesen02634be2012-02-22 22:52:52 +0000778 unsigned Op2 = DefMI->findRegisterDefOperandIdx(Reg, false, true, TRI);
779 if (DefMI->getOperand(Op2).isReg())
780 DefIdx = Op2;
Evan Cheng1aca5bc2010-10-08 18:42:25 +0000781 }
Evan Chenga0792de2010-10-06 06:27:31 +0000782 MachineInstr *UseMI = Use->getInstr();
Evan Cheng3881cb72010-09-29 22:42:35 +0000783 // For all uses of the register, calculate the maxmimum latency
784 int Latency = -1;
Evan Chengec6906b2010-10-23 02:10:46 +0000785 if (UseMI) {
786 for (unsigned i = 0, e = UseMI->getNumOperands(); i != e; ++i) {
787 const MachineOperand &MO = UseMI->getOperand(i);
788 if (!MO.isReg() || !MO.isUse())
789 continue;
790 unsigned MOReg = MO.getReg();
791 if (MOReg != Reg)
792 continue;
David Goodwindc4bdcd2009-08-19 16:08:58 +0000793
Evan Chengec6906b2010-10-23 02:10:46 +0000794 int UseCycle = TII->getOperandLatency(InstrItins, DefMI, DefIdx,
795 UseMI, i);
796 Latency = std::max(Latency, UseCycle);
797 }
798 } else {
799 // UseMI is null, then it must be a scheduling barrier.
800 if (!InstrItins || InstrItins->isEmpty())
801 return;
802 unsigned DefClass = DefMI->getDesc().getSchedClass();
803 Latency = InstrItins->getOperandCycle(DefClass, DefIdx);
David Goodwindc4bdcd2009-08-19 16:08:58 +0000804 }
Evan Chengec6906b2010-10-23 02:10:46 +0000805
806 // If we found a latency, then replace the existing dependence latency.
807 if (Latency >= 0)
808 dep.setLatency(Latency);
David Goodwindc4bdcd2009-08-19 16:08:58 +0000809 }
810}
811
Dan Gohman343f0c02008-11-19 23:18:57 +0000812void ScheduleDAGInstrs::dumpNode(const SUnit *SU) const {
813 SU->getInstr()->dump();
814}
815
816std::string ScheduleDAGInstrs::getGraphNodeLabel(const SUnit *SU) const {
817 std::string s;
818 raw_string_ostream oss(s);
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000819 if (SU == &EntrySU)
820 oss << "<entry>";
821 else if (SU == &ExitSU)
822 oss << "<exit>";
823 else
824 SU->getInstr()->print(oss);
Dan Gohman343f0c02008-11-19 23:18:57 +0000825 return oss.str();
826}
827
Andrew Trick56b94c52012-03-07 00:18:22 +0000828/// Return the basic block label. It is not necessarilly unique because a block
829/// contains multiple scheduling regions. But it is fine for visualization.
830std::string ScheduleDAGInstrs::getDAGName() const {
831 return "dag." + BB->getFullName();
832}