blob: 9dc51b810edc49e4dedba2947c6540bee2ad70c8 [file] [log] [blame]
Chris Lattner2cfd52c2009-07-29 20:31:52 +00001//===- ARMBaseRegisterInfo.cpp - ARM Register Information -------*- C++ -*-===//
David Goodwinc140c482009-07-08 17:28:55 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the base ARM implementation of TargetRegisterInfo class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "ARM.h"
15#include "ARMAddressingModes.h"
David Goodwindb5a71a2009-07-08 18:31:39 +000016#include "ARMBaseInstrInfo.h"
David Goodwinc140c482009-07-08 17:28:55 +000017#include "ARMBaseRegisterInfo.h"
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000018#include "ARMFrameLowering.h"
David Goodwinc140c482009-07-08 17:28:55 +000019#include "ARMInstrInfo.h"
20#include "ARMMachineFunctionInfo.h"
21#include "ARMSubtarget.h"
22#include "llvm/Constants.h"
23#include "llvm/DerivedTypes.h"
Owen Anderson9adc0ab2009-07-14 23:09:55 +000024#include "llvm/Function.h"
25#include "llvm/LLVMContext.h"
David Goodwinc140c482009-07-08 17:28:55 +000026#include "llvm/CodeGen/MachineConstantPool.h"
27#include "llvm/CodeGen/MachineFrameInfo.h"
28#include "llvm/CodeGen/MachineFunction.h"
29#include "llvm/CodeGen/MachineInstrBuilder.h"
30#include "llvm/CodeGen/MachineLocation.h"
31#include "llvm/CodeGen/MachineRegisterInfo.h"
32#include "llvm/CodeGen/RegisterScavenging.h"
Jim Grosbach3dab2772009-10-27 22:45:39 +000033#include "llvm/Support/Debug.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000034#include "llvm/Support/ErrorHandling.h"
Torok Edwindac237e2009-07-08 20:53:28 +000035#include "llvm/Support/raw_ostream.h"
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000036#include "llvm/Target/TargetFrameLowering.h"
David Goodwinc140c482009-07-08 17:28:55 +000037#include "llvm/Target/TargetMachine.h"
38#include "llvm/Target/TargetOptions.h"
39#include "llvm/ADT/BitVector.h"
40#include "llvm/ADT/SmallVector.h"
Jim Grosbach18ed9c92009-10-20 20:19:50 +000041#include "llvm/Support/CommandLine.h"
David Goodwinc140c482009-07-08 17:28:55 +000042
Evan Cheng1b4886d2010-11-18 01:28:51 +000043using namespace llvm;
44
Jim Grosbacha2734422010-08-24 19:05:43 +000045static cl::opt<bool>
Jim Grosbach31973802010-08-24 21:19:33 +000046ForceAllBaseRegAlloc("arm-force-base-reg-alloc", cl::Hidden, cl::init(false),
Jim Grosbachcd59dc52010-08-24 18:04:52 +000047 cl::desc("Force use of virtual base registers for stack load/store"));
Jim Grosbacha2734422010-08-24 19:05:43 +000048static cl::opt<bool>
Jim Grosbachae47c6d2010-08-26 00:58:06 +000049EnableLocalStackAlloc("enable-local-stack-alloc", cl::init(true), cl::Hidden,
Jim Grosbacha2734422010-08-24 19:05:43 +000050 cl::desc("Enable pre-regalloc stack frame index allocation"));
Jim Grosbach65482b12010-09-03 18:37:12 +000051static cl::opt<bool>
Jim Grosbachd0bd76b2010-09-08 20:12:02 +000052EnableBasePointer("arm-use-base-pointer", cl::Hidden, cl::init(true),
Jim Grosbach65482b12010-09-03 18:37:12 +000053 cl::desc("Enable use of a base pointer for complex stack frames"));
54
David Goodwindb5a71a2009-07-08 18:31:39 +000055ARMBaseRegisterInfo::ARMBaseRegisterInfo(const ARMBaseInstrInfo &tii,
David Goodwinc140c482009-07-08 17:28:55 +000056 const ARMSubtarget &sti)
57 : ARMGenRegisterInfo(ARM::ADJCALLSTACKDOWN, ARM::ADJCALLSTACKUP),
58 TII(tii), STI(sti),
Jim Grosbach65482b12010-09-03 18:37:12 +000059 FramePtr((STI.isTargetDarwin() || STI.isThumb()) ? ARM::R7 : ARM::R11),
60 BasePtr(ARM::R6) {
David Goodwinc140c482009-07-08 17:28:55 +000061}
62
63const unsigned*
64ARMBaseRegisterInfo::getCalleeSavedRegs(const MachineFunction *MF) const {
65 static const unsigned CalleeSavedRegs[] = {
66 ARM::LR, ARM::R11, ARM::R10, ARM::R9, ARM::R8,
67 ARM::R7, ARM::R6, ARM::R5, ARM::R4,
68
69 ARM::D15, ARM::D14, ARM::D13, ARM::D12,
70 ARM::D11, ARM::D10, ARM::D9, ARM::D8,
71 0
72 };
73
74 static const unsigned DarwinCalleeSavedRegs[] = {
75 // Darwin ABI deviates from ARM standard ABI. R9 is not a callee-saved
76 // register.
Jim Grosbachab3d00e2010-11-02 17:35:25 +000077 ARM::LR, ARM::R7, ARM::R6, ARM::R5, ARM::R4,
78 ARM::R11, ARM::R10, ARM::R8,
David Goodwinc140c482009-07-08 17:28:55 +000079
80 ARM::D15, ARM::D14, ARM::D13, ARM::D12,
81 ARM::D11, ARM::D10, ARM::D9, ARM::D8,
82 0
83 };
84 return STI.isTargetDarwin() ? DarwinCalleeSavedRegs : CalleeSavedRegs;
85}
86
Jim Grosbach96318642010-01-06 23:54:42 +000087BitVector ARMBaseRegisterInfo::
88getReservedRegs(const MachineFunction &MF) const {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000089 const TargetFrameLowering *TFI = MF.getTarget().getFrameLowering();
Anton Korobeynikovd0c38172010-11-18 21:19:35 +000090
Chris Lattner7a2bdde2011-04-15 05:18:47 +000091 // FIXME: avoid re-calculating this every time.
David Goodwinc140c482009-07-08 17:28:55 +000092 BitVector Reserved(getNumRegs());
93 Reserved.set(ARM::SP);
94 Reserved.set(ARM::PC);
Nate Begemand1fb5832010-08-03 21:31:55 +000095 Reserved.set(ARM::FPSCR);
Anton Korobeynikovd0c38172010-11-18 21:19:35 +000096 if (TFI->hasFP(MF))
David Goodwinc140c482009-07-08 17:28:55 +000097 Reserved.set(FramePtr);
Jim Grosbach65482b12010-09-03 18:37:12 +000098 if (hasBasePointer(MF))
99 Reserved.set(BasePtr);
David Goodwinc140c482009-07-08 17:28:55 +0000100 // Some targets reserve R9.
101 if (STI.isR9Reserved())
102 Reserved.set(ARM::R9);
Jakob Stoklund Olesen3b6434e2011-06-18 00:53:27 +0000103 // Reserve D16-D31 if the subtarget doesn't support them.
104 if (!STI.hasVFP3() || STI.hasD16()) {
105 assert(ARM::D31 == ARM::D16 + 15);
106 for (unsigned i = 0; i != 16; ++i)
107 Reserved.set(ARM::D16 + i);
108 }
David Goodwinc140c482009-07-08 17:28:55 +0000109 return Reserved;
110}
111
Chris Lattner2cfd52c2009-07-29 20:31:52 +0000112bool ARMBaseRegisterInfo::isReservedReg(const MachineFunction &MF,
113 unsigned Reg) const {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +0000114 const TargetFrameLowering *TFI = MF.getTarget().getFrameLowering();
Anton Korobeynikovd0c38172010-11-18 21:19:35 +0000115
David Goodwinc140c482009-07-08 17:28:55 +0000116 switch (Reg) {
117 default: break;
118 case ARM::SP:
119 case ARM::PC:
120 return true;
Jim Grosbach65482b12010-09-03 18:37:12 +0000121 case ARM::R6:
122 if (hasBasePointer(MF))
123 return true;
124 break;
David Goodwinc140c482009-07-08 17:28:55 +0000125 case ARM::R7:
126 case ARM::R11:
Anton Korobeynikovd0c38172010-11-18 21:19:35 +0000127 if (FramePtr == Reg && TFI->hasFP(MF))
David Goodwinc140c482009-07-08 17:28:55 +0000128 return true;
129 break;
130 case ARM::R9:
131 return STI.isR9Reserved();
132 }
133
134 return false;
135}
136
Chris Lattner2cfd52c2009-07-29 20:31:52 +0000137const TargetRegisterClass *
Evan Cheng4f54c122009-10-25 07:53:28 +0000138ARMBaseRegisterInfo::getMatchingSuperRegClass(const TargetRegisterClass *A,
139 const TargetRegisterClass *B,
140 unsigned SubIdx) const {
141 switch (SubIdx) {
142 default: return 0;
Jakob Stoklund Olesene00fa642010-05-25 00:15:15 +0000143 case ARM::ssub_0:
144 case ARM::ssub_1:
145 case ARM::ssub_2:
146 case ARM::ssub_3: {
Evan Cheng4f54c122009-10-25 07:53:28 +0000147 // S sub-registers.
148 if (A->getSize() == 8) {
Evan Chengba908642009-11-03 05:52:54 +0000149 if (B == &ARM::SPR_8RegClass)
150 return &ARM::DPR_8RegClass;
151 assert(B == &ARM::SPRRegClass && "Expecting SPR register class!");
Evan Cheng4f54c122009-10-25 07:53:28 +0000152 if (A == &ARM::DPR_8RegClass)
153 return A;
154 return &ARM::DPR_VFP2RegClass;
155 }
156
Evan Chengb63387a2010-05-06 06:36:08 +0000157 if (A->getSize() == 16) {
158 if (B == &ARM::SPR_8RegClass)
159 return &ARM::QPR_8RegClass;
160 return &ARM::QPR_VFP2RegClass;
161 }
162
Evan Cheng22c687b2010-05-14 02:13:41 +0000163 if (A->getSize() == 32) {
164 if (B == &ARM::SPR_8RegClass)
165 return 0; // Do not allow coalescing!
166 return &ARM::QQPR_VFP2RegClass;
167 }
168
169 assert(A->getSize() == 64 && "Expecting a QQQQ register class!");
170 return 0; // Do not allow coalescing!
Evan Chengb63387a2010-05-06 06:36:08 +0000171 }
Jakob Stoklund Olesene00fa642010-05-25 00:15:15 +0000172 case ARM::dsub_0:
173 case ARM::dsub_1:
174 case ARM::dsub_2:
175 case ARM::dsub_3: {
Evan Cheng4f54c122009-10-25 07:53:28 +0000176 // D sub-registers.
Evan Chengb63387a2010-05-06 06:36:08 +0000177 if (A->getSize() == 16) {
178 if (B == &ARM::DPR_VFP2RegClass)
179 return &ARM::QPR_VFP2RegClass;
180 if (B == &ARM::DPR_8RegClass)
Evan Cheng22c687b2010-05-14 02:13:41 +0000181 return 0; // Do not allow coalescing!
Evan Chengb63387a2010-05-06 06:36:08 +0000182 return A;
183 }
184
Evan Cheng22c687b2010-05-14 02:13:41 +0000185 if (A->getSize() == 32) {
186 if (B == &ARM::DPR_VFP2RegClass)
187 return &ARM::QQPR_VFP2RegClass;
188 if (B == &ARM::DPR_8RegClass)
189 return 0; // Do not allow coalescing!
190 return A;
191 }
192
193 assert(A->getSize() == 64 && "Expecting a QQQQ register class!");
194 if (B != &ARM::DPRRegClass)
195 return 0; // Do not allow coalescing!
Evan Cheng4f54c122009-10-25 07:53:28 +0000196 return A;
197 }
Jakob Stoklund Olesene00fa642010-05-25 00:15:15 +0000198 case ARM::dsub_4:
199 case ARM::dsub_5:
200 case ARM::dsub_6:
201 case ARM::dsub_7: {
Evan Cheng22c687b2010-05-14 02:13:41 +0000202 // D sub-registers of QQQQ registers.
203 if (A->getSize() == 64 && B == &ARM::DPRRegClass)
204 return A;
205 return 0; // Do not allow coalescing!
206 }
207
Jakob Stoklund Olesene00fa642010-05-25 00:15:15 +0000208 case ARM::qsub_0:
209 case ARM::qsub_1: {
Evan Chengb63387a2010-05-06 06:36:08 +0000210 // Q sub-registers.
Evan Cheng22c687b2010-05-14 02:13:41 +0000211 if (A->getSize() == 32) {
212 if (B == &ARM::QPR_VFP2RegClass)
213 return &ARM::QQPR_VFP2RegClass;
214 if (B == &ARM::QPR_8RegClass)
215 return 0; // Do not allow coalescing!
216 return A;
217 }
218
219 assert(A->getSize() == 64 && "Expecting a QQQQ register class!");
220 if (B == &ARM::QPRRegClass)
221 return A;
222 return 0; // Do not allow coalescing!
223 }
Jakob Stoklund Olesene00fa642010-05-25 00:15:15 +0000224 case ARM::qsub_2:
225 case ARM::qsub_3: {
Evan Cheng22c687b2010-05-14 02:13:41 +0000226 // Q sub-registers of QQQQ registers.
227 if (A->getSize() == 64 && B == &ARM::QPRRegClass)
228 return A;
229 return 0; // Do not allow coalescing!
Evan Chengb63387a2010-05-06 06:36:08 +0000230 }
231 }
Evan Cheng4f54c122009-10-25 07:53:28 +0000232 return 0;
233}
234
Evan Chengb990a2f2010-05-14 23:21:14 +0000235bool
Bob Wilson91a74da2010-06-02 18:54:47 +0000236ARMBaseRegisterInfo::canCombineSubRegIndices(const TargetRegisterClass *RC,
Evan Chengb990a2f2010-05-14 23:21:14 +0000237 SmallVectorImpl<unsigned> &SubIndices,
238 unsigned &NewSubIdx) const {
239
240 unsigned Size = RC->getSize() * 8;
241 if (Size < 6)
242 return 0;
243
244 NewSubIdx = 0; // Whole register.
245 unsigned NumRegs = SubIndices.size();
246 if (NumRegs == 8) {
247 // 8 D registers -> 1 QQQQ register.
248 return (Size == 512 &&
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +0000249 SubIndices[0] == ARM::dsub_0 &&
250 SubIndices[1] == ARM::dsub_1 &&
251 SubIndices[2] == ARM::dsub_2 &&
252 SubIndices[3] == ARM::dsub_3 &&
253 SubIndices[4] == ARM::dsub_4 &&
254 SubIndices[5] == ARM::dsub_5 &&
255 SubIndices[6] == ARM::dsub_6 &&
256 SubIndices[7] == ARM::dsub_7);
Evan Chengb990a2f2010-05-14 23:21:14 +0000257 } else if (NumRegs == 4) {
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +0000258 if (SubIndices[0] == ARM::qsub_0) {
Evan Chengb990a2f2010-05-14 23:21:14 +0000259 // 4 Q registers -> 1 QQQQ register.
260 return (Size == 512 &&
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +0000261 SubIndices[1] == ARM::qsub_1 &&
262 SubIndices[2] == ARM::qsub_2 &&
263 SubIndices[3] == ARM::qsub_3);
264 } else if (SubIndices[0] == ARM::dsub_0) {
Evan Chengb990a2f2010-05-14 23:21:14 +0000265 // 4 D registers -> 1 QQ register.
266 if (Size >= 256 &&
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +0000267 SubIndices[1] == ARM::dsub_1 &&
268 SubIndices[2] == ARM::dsub_2 &&
269 SubIndices[3] == ARM::dsub_3) {
Evan Chengb990a2f2010-05-14 23:21:14 +0000270 if (Size == 512)
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +0000271 NewSubIdx = ARM::qqsub_0;
Evan Chengb990a2f2010-05-14 23:21:14 +0000272 return true;
273 }
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +0000274 } else if (SubIndices[0] == ARM::dsub_4) {
Evan Chengb990a2f2010-05-14 23:21:14 +0000275 // 4 D registers -> 1 QQ register (2nd).
276 if (Size == 512 &&
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +0000277 SubIndices[1] == ARM::dsub_5 &&
278 SubIndices[2] == ARM::dsub_6 &&
279 SubIndices[3] == ARM::dsub_7) {
280 NewSubIdx = ARM::qqsub_1;
Evan Chengb990a2f2010-05-14 23:21:14 +0000281 return true;
282 }
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +0000283 } else if (SubIndices[0] == ARM::ssub_0) {
Evan Chengb990a2f2010-05-14 23:21:14 +0000284 // 4 S registers -> 1 Q register.
285 if (Size >= 128 &&
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +0000286 SubIndices[1] == ARM::ssub_1 &&
287 SubIndices[2] == ARM::ssub_2 &&
288 SubIndices[3] == ARM::ssub_3) {
Evan Chengb990a2f2010-05-14 23:21:14 +0000289 if (Size >= 256)
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +0000290 NewSubIdx = ARM::qsub_0;
Evan Chengb990a2f2010-05-14 23:21:14 +0000291 return true;
292 }
293 }
294 } else if (NumRegs == 2) {
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +0000295 if (SubIndices[0] == ARM::qsub_0) {
Evan Chengb990a2f2010-05-14 23:21:14 +0000296 // 2 Q registers -> 1 QQ register.
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +0000297 if (Size >= 256 && SubIndices[1] == ARM::qsub_1) {
Evan Chengb990a2f2010-05-14 23:21:14 +0000298 if (Size == 512)
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +0000299 NewSubIdx = ARM::qqsub_0;
Evan Chengb990a2f2010-05-14 23:21:14 +0000300 return true;
301 }
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +0000302 } else if (SubIndices[0] == ARM::qsub_2) {
Evan Chengb990a2f2010-05-14 23:21:14 +0000303 // 2 Q registers -> 1 QQ register (2nd).
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +0000304 if (Size == 512 && SubIndices[1] == ARM::qsub_3) {
305 NewSubIdx = ARM::qqsub_1;
Evan Chengb990a2f2010-05-14 23:21:14 +0000306 return true;
307 }
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +0000308 } else if (SubIndices[0] == ARM::dsub_0) {
Evan Chengb990a2f2010-05-14 23:21:14 +0000309 // 2 D registers -> 1 Q register.
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +0000310 if (Size >= 128 && SubIndices[1] == ARM::dsub_1) {
Evan Chengb990a2f2010-05-14 23:21:14 +0000311 if (Size >= 256)
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +0000312 NewSubIdx = ARM::qsub_0;
Evan Chengb990a2f2010-05-14 23:21:14 +0000313 return true;
314 }
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +0000315 } else if (SubIndices[0] == ARM::dsub_2) {
Evan Chengb990a2f2010-05-14 23:21:14 +0000316 // 2 D registers -> 1 Q register (2nd).
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +0000317 if (Size >= 256 && SubIndices[1] == ARM::dsub_3) {
318 NewSubIdx = ARM::qsub_1;
Evan Chengb990a2f2010-05-14 23:21:14 +0000319 return true;
320 }
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +0000321 } else if (SubIndices[0] == ARM::dsub_4) {
Evan Chengb990a2f2010-05-14 23:21:14 +0000322 // 2 D registers -> 1 Q register (3rd).
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +0000323 if (Size == 512 && SubIndices[1] == ARM::dsub_5) {
324 NewSubIdx = ARM::qsub_2;
Evan Chengb990a2f2010-05-14 23:21:14 +0000325 return true;
326 }
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +0000327 } else if (SubIndices[0] == ARM::dsub_6) {
Evan Chengb990a2f2010-05-14 23:21:14 +0000328 // 2 D registers -> 1 Q register (3rd).
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +0000329 if (Size == 512 && SubIndices[1] == ARM::dsub_7) {
330 NewSubIdx = ARM::qsub_3;
Evan Chengb990a2f2010-05-14 23:21:14 +0000331 return true;
332 }
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +0000333 } else if (SubIndices[0] == ARM::ssub_0) {
Evan Chengb990a2f2010-05-14 23:21:14 +0000334 // 2 S registers -> 1 D register.
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +0000335 if (SubIndices[1] == ARM::ssub_1) {
Evan Chengb990a2f2010-05-14 23:21:14 +0000336 if (Size >= 128)
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +0000337 NewSubIdx = ARM::dsub_0;
Evan Chengb990a2f2010-05-14 23:21:14 +0000338 return true;
339 }
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +0000340 } else if (SubIndices[0] == ARM::ssub_2) {
Evan Chengb990a2f2010-05-14 23:21:14 +0000341 // 2 S registers -> 1 D register (2nd).
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +0000342 if (Size >= 128 && SubIndices[1] == ARM::ssub_3) {
343 NewSubIdx = ARM::dsub_1;
Evan Chengb990a2f2010-05-14 23:21:14 +0000344 return true;
345 }
346 }
347 }
348 return false;
349}
350
Jakob Stoklund Olesenc9e50152011-04-26 18:52:33 +0000351const TargetRegisterClass*
352ARMBaseRegisterInfo::getLargestLegalSuperClass(const TargetRegisterClass *RC)
353 const {
354 const TargetRegisterClass *Super = RC;
355 TargetRegisterClass::sc_iterator I = RC->superclasses_begin();
356 do {
357 switch (Super->getID()) {
358 case ARM::GPRRegClassID:
359 case ARM::SPRRegClassID:
360 case ARM::DPRRegClassID:
361 case ARM::QPRRegClassID:
362 case ARM::QQPRRegClassID:
363 case ARM::QQQQPRRegClassID:
364 return Super;
365 }
366 Super = *I++;
367 } while (Super);
368 return RC;
369}
Evan Chengb990a2f2010-05-14 23:21:14 +0000370
Evan Cheng4f54c122009-10-25 07:53:28 +0000371const TargetRegisterClass *
Chris Lattner2cfd52c2009-07-29 20:31:52 +0000372ARMBaseRegisterInfo::getPointerRegClass(unsigned Kind) const {
Jim Grosbache11a8f52009-09-11 19:49:06 +0000373 return ARM::GPRRegisterClass;
David Goodwinc140c482009-07-08 17:28:55 +0000374}
375
Cameron Zwarichbe2119e2011-03-07 21:56:36 +0000376unsigned
377ARMBaseRegisterInfo::getRegPressureLimit(const TargetRegisterClass *RC,
378 MachineFunction &MF) const {
379 const TargetFrameLowering *TFI = MF.getTarget().getFrameLowering();
380
381 switch (RC->getID()) {
382 default:
383 return 0;
384 case ARM::tGPRRegClassID:
385 return TFI->hasFP(MF) ? 4 : 5;
386 case ARM::GPRRegClassID: {
387 unsigned FP = TFI->hasFP(MF) ? 1 : 0;
388 return 10 - FP - (STI.isR9Reserved() ? 1 : 0);
389 }
390 case ARM::SPRRegClassID: // Currently not used as 'rep' register class.
391 case ARM::DPRRegClassID:
392 return 32 - 10;
393 }
394}
395
Jakob Stoklund Olesendd5a8472011-06-16 23:31:16 +0000396/// getRawAllocationOrder - Returns the register allocation order for a
397/// specified register class with a target-dependent hint.
398ArrayRef<unsigned>
399ARMBaseRegisterInfo::getRawAllocationOrder(const TargetRegisterClass *RC,
400 unsigned HintType, unsigned HintReg,
401 const MachineFunction &MF) const {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +0000402 const TargetFrameLowering *TFI = MF.getTarget().getFrameLowering();
David Goodwinc140c482009-07-08 17:28:55 +0000403 // Alternative register allocation orders when favoring even / odd registers
404 // of register pairs.
405
406 // No FP, R9 is available.
407 static const unsigned GPREven1[] = {
408 ARM::R0, ARM::R2, ARM::R4, ARM::R6, ARM::R8, ARM::R10,
409 ARM::R1, ARM::R3, ARM::R12,ARM::LR, ARM::R5, ARM::R7,
410 ARM::R9, ARM::R11
411 };
412 static const unsigned GPROdd1[] = {
413 ARM::R1, ARM::R3, ARM::R5, ARM::R7, ARM::R9, ARM::R11,
414 ARM::R0, ARM::R2, ARM::R12,ARM::LR, ARM::R4, ARM::R6,
415 ARM::R8, ARM::R10
416 };
417
418 // FP is R7, R9 is available.
419 static const unsigned GPREven2[] = {
420 ARM::R0, ARM::R2, ARM::R4, ARM::R8, ARM::R10,
421 ARM::R1, ARM::R3, ARM::R12,ARM::LR, ARM::R5, ARM::R6,
422 ARM::R9, ARM::R11
423 };
424 static const unsigned GPROdd2[] = {
425 ARM::R1, ARM::R3, ARM::R5, ARM::R9, ARM::R11,
426 ARM::R0, ARM::R2, ARM::R12,ARM::LR, ARM::R4, ARM::R6,
427 ARM::R8, ARM::R10
428 };
429
430 // FP is R11, R9 is available.
431 static const unsigned GPREven3[] = {
432 ARM::R0, ARM::R2, ARM::R4, ARM::R6, ARM::R8,
433 ARM::R1, ARM::R3, ARM::R10,ARM::R12,ARM::LR, ARM::R5, ARM::R7,
434 ARM::R9
435 };
436 static const unsigned GPROdd3[] = {
437 ARM::R1, ARM::R3, ARM::R5, ARM::R6, ARM::R9,
438 ARM::R0, ARM::R2, ARM::R10,ARM::R12,ARM::LR, ARM::R4, ARM::R7,
439 ARM::R8
440 };
441
442 // No FP, R9 is not available.
443 static const unsigned GPREven4[] = {
444 ARM::R0, ARM::R2, ARM::R4, ARM::R6, ARM::R10,
445 ARM::R1, ARM::R3, ARM::R12,ARM::LR, ARM::R5, ARM::R7, ARM::R8,
446 ARM::R11
447 };
448 static const unsigned GPROdd4[] = {
449 ARM::R1, ARM::R3, ARM::R5, ARM::R7, ARM::R11,
450 ARM::R0, ARM::R2, ARM::R12,ARM::LR, ARM::R4, ARM::R6, ARM::R8,
451 ARM::R10
452 };
453
454 // FP is R7, R9 is not available.
455 static const unsigned GPREven5[] = {
456 ARM::R0, ARM::R2, ARM::R4, ARM::R10,
457 ARM::R1, ARM::R3, ARM::R12,ARM::LR, ARM::R5, ARM::R6, ARM::R8,
458 ARM::R11
459 };
460 static const unsigned GPROdd5[] = {
461 ARM::R1, ARM::R3, ARM::R5, ARM::R11,
462 ARM::R0, ARM::R2, ARM::R12,ARM::LR, ARM::R4, ARM::R6, ARM::R8,
463 ARM::R10
464 };
465
466 // FP is R11, R9 is not available.
467 static const unsigned GPREven6[] = {
468 ARM::R0, ARM::R2, ARM::R4, ARM::R6,
469 ARM::R1, ARM::R3, ARM::R10,ARM::R12,ARM::LR, ARM::R5, ARM::R7, ARM::R8
470 };
471 static const unsigned GPROdd6[] = {
472 ARM::R1, ARM::R3, ARM::R5, ARM::R7,
473 ARM::R0, ARM::R2, ARM::R10,ARM::R12,ARM::LR, ARM::R4, ARM::R6, ARM::R8
474 };
475
Jakob Stoklund Oleseneb5067e2011-03-25 01:48:18 +0000476 // We only support even/odd hints for GPR and rGPR.
477 if (RC != ARM::GPRRegisterClass && RC != ARM::rGPRRegisterClass)
Jakob Stoklund Olesendd5a8472011-06-16 23:31:16 +0000478 return RC->getRawAllocationOrder(MF);
David Goodwinc140c482009-07-08 17:28:55 +0000479
480 if (HintType == ARMRI::RegPairEven) {
481 if (isPhysicalRegister(HintReg) && getRegisterPairEven(HintReg, MF) == 0)
482 // It's no longer possible to fulfill this hint. Return the default
483 // allocation order.
Jakob Stoklund Olesendd5a8472011-06-16 23:31:16 +0000484 return RC->getRawAllocationOrder(MF);
David Goodwinc140c482009-07-08 17:28:55 +0000485
Anton Korobeynikovd0c38172010-11-18 21:19:35 +0000486 if (!TFI->hasFP(MF)) {
David Goodwinc140c482009-07-08 17:28:55 +0000487 if (!STI.isR9Reserved())
Jakob Stoklund Olesene1fd84a2011-06-17 00:18:25 +0000488 return ArrayRef<unsigned>(GPREven1);
David Goodwinc140c482009-07-08 17:28:55 +0000489 else
Jakob Stoklund Olesene1fd84a2011-06-17 00:18:25 +0000490 return ArrayRef<unsigned>(GPREven4);
David Goodwinc140c482009-07-08 17:28:55 +0000491 } else if (FramePtr == ARM::R7) {
492 if (!STI.isR9Reserved())
Jakob Stoklund Olesene1fd84a2011-06-17 00:18:25 +0000493 return ArrayRef<unsigned>(GPREven2);
David Goodwinc140c482009-07-08 17:28:55 +0000494 else
Jakob Stoklund Olesene1fd84a2011-06-17 00:18:25 +0000495 return ArrayRef<unsigned>(GPREven5);
David Goodwinc140c482009-07-08 17:28:55 +0000496 } else { // FramePtr == ARM::R11
497 if (!STI.isR9Reserved())
Jakob Stoklund Olesene1fd84a2011-06-17 00:18:25 +0000498 return ArrayRef<unsigned>(GPREven3);
David Goodwinc140c482009-07-08 17:28:55 +0000499 else
Jakob Stoklund Olesene1fd84a2011-06-17 00:18:25 +0000500 return ArrayRef<unsigned>(GPREven6);
David Goodwinc140c482009-07-08 17:28:55 +0000501 }
502 } else if (HintType == ARMRI::RegPairOdd) {
503 if (isPhysicalRegister(HintReg) && getRegisterPairOdd(HintReg, MF) == 0)
504 // It's no longer possible to fulfill this hint. Return the default
505 // allocation order.
Jakob Stoklund Olesendd5a8472011-06-16 23:31:16 +0000506 return RC->getRawAllocationOrder(MF);
David Goodwinc140c482009-07-08 17:28:55 +0000507
Anton Korobeynikovd0c38172010-11-18 21:19:35 +0000508 if (!TFI->hasFP(MF)) {
David Goodwinc140c482009-07-08 17:28:55 +0000509 if (!STI.isR9Reserved())
Jakob Stoklund Olesene1fd84a2011-06-17 00:18:25 +0000510 return ArrayRef<unsigned>(GPROdd1);
David Goodwinc140c482009-07-08 17:28:55 +0000511 else
Jakob Stoklund Olesene1fd84a2011-06-17 00:18:25 +0000512 return ArrayRef<unsigned>(GPROdd4);
David Goodwinc140c482009-07-08 17:28:55 +0000513 } else if (FramePtr == ARM::R7) {
514 if (!STI.isR9Reserved())
Jakob Stoklund Olesene1fd84a2011-06-17 00:18:25 +0000515 return ArrayRef<unsigned>(GPROdd2);
David Goodwinc140c482009-07-08 17:28:55 +0000516 else
Jakob Stoklund Olesene1fd84a2011-06-17 00:18:25 +0000517 return ArrayRef<unsigned>(GPROdd5);
David Goodwinc140c482009-07-08 17:28:55 +0000518 } else { // FramePtr == ARM::R11
519 if (!STI.isR9Reserved())
Jakob Stoklund Olesene1fd84a2011-06-17 00:18:25 +0000520 return ArrayRef<unsigned>(GPROdd3);
David Goodwinc140c482009-07-08 17:28:55 +0000521 else
Jakob Stoklund Olesene1fd84a2011-06-17 00:18:25 +0000522 return ArrayRef<unsigned>(GPROdd6);
David Goodwinc140c482009-07-08 17:28:55 +0000523 }
524 }
Jakob Stoklund Olesendd5a8472011-06-16 23:31:16 +0000525 return RC->getRawAllocationOrder(MF);
David Goodwinc140c482009-07-08 17:28:55 +0000526}
527
528/// ResolveRegAllocHint - Resolves the specified register allocation hint
529/// to a physical register. Returns the physical register if it is successful.
530unsigned
531ARMBaseRegisterInfo::ResolveRegAllocHint(unsigned Type, unsigned Reg,
532 const MachineFunction &MF) const {
533 if (Reg == 0 || !isPhysicalRegister(Reg))
534 return 0;
535 if (Type == 0)
536 return Reg;
537 else if (Type == (unsigned)ARMRI::RegPairOdd)
538 // Odd register.
539 return getRegisterPairOdd(Reg, MF);
540 else if (Type == (unsigned)ARMRI::RegPairEven)
541 // Even register.
542 return getRegisterPairEven(Reg, MF);
543 return 0;
544}
545
546void
547ARMBaseRegisterInfo::UpdateRegAllocHint(unsigned Reg, unsigned NewReg,
548 MachineFunction &MF) const {
549 MachineRegisterInfo *MRI = &MF.getRegInfo();
550 std::pair<unsigned, unsigned> Hint = MRI->getRegAllocationHint(Reg);
551 if ((Hint.first == (unsigned)ARMRI::RegPairOdd ||
552 Hint.first == (unsigned)ARMRI::RegPairEven) &&
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +0000553 TargetRegisterInfo::isVirtualRegister(Hint.second)) {
David Goodwinc140c482009-07-08 17:28:55 +0000554 // If 'Reg' is one of the even / odd register pair and it's now changed
555 // (e.g. coalesced) into a different register. The other register of the
556 // pair allocation hint must be updated to reflect the relationship
557 // change.
558 unsigned OtherReg = Hint.second;
559 Hint = MRI->getRegAllocationHint(OtherReg);
560 if (Hint.second == Reg)
561 // Make sure the pair has not already divorced.
562 MRI->setRegAllocationHint(OtherReg, Hint.first, NewReg);
563 }
564}
565
Bob Wilsonf6a4d3c2011-04-19 18:11:45 +0000566bool
567ARMBaseRegisterInfo::avoidWriteAfterWrite(const TargetRegisterClass *RC) const {
568 // CortexA9 has a Write-after-write hazard for NEON registers.
569 if (!STI.isCortexA9())
570 return false;
571
572 switch (RC->getID()) {
573 case ARM::DPRRegClassID:
574 case ARM::DPR_8RegClassID:
575 case ARM::DPR_VFP2RegClassID:
576 case ARM::QPRRegClassID:
577 case ARM::QPR_8RegClassID:
578 case ARM::QPR_VFP2RegClassID:
579 case ARM::SPRRegClassID:
580 case ARM::SPR_8RegClassID:
581 // Avoid reusing S, D, and Q registers.
582 // Don't increase register pressure for QQ and QQQQ.
583 return true;
584 default:
585 return false;
586 }
587}
588
Jim Grosbach65482b12010-09-03 18:37:12 +0000589bool ARMBaseRegisterInfo::hasBasePointer(const MachineFunction &MF) const {
Jim Grosbache45ab8a2010-01-19 18:31:11 +0000590 const MachineFrameInfo *MFI = MF.getFrameInfo();
591 const ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Jim Grosbach65482b12010-09-03 18:37:12 +0000592
593 if (!EnableBasePointer)
594 return false;
595
596 if (needsStackRealignment(MF) && MFI->hasVarSizedObjects())
597 return true;
598
599 // Thumb has trouble with negative offsets from the FP. Thumb2 has a limited
600 // negative range for ldr/str (255), and thumb1 is positive offsets only.
601 // It's going to be better to use the SP or Base Pointer instead. When there
602 // are variable sized objects, we can't reference off of the SP, so we
603 // reserve a Base Pointer.
604 if (AFI->isThumbFunction() && MFI->hasVarSizedObjects()) {
605 // Conservatively estimate whether the negative offset from the frame
606 // pointer will be sufficient to reach. If a function has a smallish
607 // frame, it's less likely to have lots of spills and callee saved
608 // space, so it's all more likely to be within range of the frame pointer.
609 // If it's wrong, the scavenger will still enable access to work, it just
610 // won't be optimal.
611 if (AFI->isThumb2Function() && MFI->getLocalFrameSize() < 128)
612 return false;
613 return true;
614 }
615
616 return false;
617}
618
619bool ARMBaseRegisterInfo::canRealignStack(const MachineFunction &MF) const {
Jim Grosbach30c93e12010-09-08 17:22:12 +0000620 const MachineFrameInfo *MFI = MF.getFrameInfo();
Jim Grosbach65482b12010-09-03 18:37:12 +0000621 const ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Jim Grosbach30c93e12010-09-08 17:22:12 +0000622 // We can't realign the stack if:
623 // 1. Dynamic stack realignment is explicitly disabled,
624 // 2. This is a Thumb1 function (it's not useful, so we don't bother), or
625 // 3. There are VLAs in the function and the base pointer is disabled.
626 return (RealignStack && !AFI->isThumb1OnlyFunction() &&
627 (!MFI->hasVarSizedObjects() || EnableBasePointer));
Jim Grosbache45ab8a2010-01-19 18:31:11 +0000628}
629
Jim Grosbach3dab2772009-10-27 22:45:39 +0000630bool ARMBaseRegisterInfo::
631needsStackRealignment(const MachineFunction &MF) const {
Jim Grosbach3dab2772009-10-27 22:45:39 +0000632 const MachineFrameInfo *MFI = MF.getFrameInfo();
Eric Christopherd4c36ce2010-07-17 00:27:24 +0000633 const Function *F = MF.getFunction();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +0000634 unsigned StackAlign = MF.getTarget().getFrameLowering()->getStackAlignment();
Jim Grosbachfc633002010-09-03 18:28:19 +0000635 bool requiresRealignment = ((MFI->getLocalFrameMaxAlign() > StackAlign) ||
Eric Christopher697cba82010-07-17 00:33:04 +0000636 F->hasFnAttr(Attribute::StackAlignment));
Jim Grosbach5c33f5b2010-09-02 19:52:39 +0000637
Eric Christopherd4c36ce2010-07-17 00:27:24 +0000638 return requiresRealignment && canRealignStack(MF);
Jim Grosbach3dab2772009-10-27 22:45:39 +0000639}
640
Jim Grosbach96318642010-01-06 23:54:42 +0000641bool ARMBaseRegisterInfo::
642cannotEliminateFrame(const MachineFunction &MF) const {
Evan Cheng98a01042009-08-14 20:48:13 +0000643 const MachineFrameInfo *MFI = MF.getFrameInfo();
Bill Wendlingb92187a2010-05-14 21:14:32 +0000644 if (DisableFramePointerElim(MF) && MFI->adjustsStack())
Evan Cheng98a01042009-08-14 20:48:13 +0000645 return true;
Jim Grosbach31bc8492009-11-08 00:27:19 +0000646 return MFI->hasVarSizedObjects() || MFI->isFrameAddressTaken()
647 || needsStackRealignment(MF);
Evan Cheng98a01042009-08-14 20:48:13 +0000648}
649
David Goodwinc140c482009-07-08 17:28:55 +0000650unsigned ARMBaseRegisterInfo::getRARegister() const {
651 return ARM::LR;
652}
653
Jim Grosbach5c33f5b2010-09-02 19:52:39 +0000654unsigned
David Greene3f2bf852009-11-12 20:49:22 +0000655ARMBaseRegisterInfo::getFrameRegister(const MachineFunction &MF) const {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +0000656 const TargetFrameLowering *TFI = MF.getTarget().getFrameLowering();
Anton Korobeynikovd0c38172010-11-18 21:19:35 +0000657
658 if (TFI->hasFP(MF))
David Goodwinc140c482009-07-08 17:28:55 +0000659 return FramePtr;
660 return ARM::SP;
661}
662
663unsigned ARMBaseRegisterInfo::getEHExceptionRegister() const {
Torok Edwinc23197a2009-07-14 16:55:14 +0000664 llvm_unreachable("What is the exception register");
David Goodwinc140c482009-07-08 17:28:55 +0000665 return 0;
666}
667
668unsigned ARMBaseRegisterInfo::getEHHandlerRegister() const {
Torok Edwinc23197a2009-07-14 16:55:14 +0000669 llvm_unreachable("What is the exception handler register");
David Goodwinc140c482009-07-08 17:28:55 +0000670 return 0;
671}
672
673int ARMBaseRegisterInfo::getDwarfRegNum(unsigned RegNum, bool isEH) const {
674 return ARMGenRegisterInfo::getDwarfRegNumFull(RegNum, 0);
675}
676
Rafael Espindola6e032942011-05-30 20:20:15 +0000677int ARMBaseRegisterInfo::getLLVMRegNum(unsigned DwarfRegNo, bool isEH) const {
678 return ARMGenRegisterInfo::getLLVMRegNumFull(DwarfRegNo,0);
679}
680
David Goodwinc140c482009-07-08 17:28:55 +0000681unsigned ARMBaseRegisterInfo::getRegisterPairEven(unsigned Reg,
Jim Grosbach96318642010-01-06 23:54:42 +0000682 const MachineFunction &MF) const {
David Goodwinc140c482009-07-08 17:28:55 +0000683 switch (Reg) {
684 default: break;
685 // Return 0 if either register of the pair is a special register.
686 // So no R12, etc.
687 case ARM::R1:
688 return ARM::R0;
689 case ARM::R3:
Jim Grosbach60097512009-10-19 22:57:03 +0000690 return ARM::R2;
David Goodwinc140c482009-07-08 17:28:55 +0000691 case ARM::R5:
692 return ARM::R4;
693 case ARM::R7:
Jim Grosbach65482b12010-09-03 18:37:12 +0000694 return (isReservedReg(MF, ARM::R7) || isReservedReg(MF, ARM::R6))
695 ? 0 : ARM::R6;
David Goodwinc140c482009-07-08 17:28:55 +0000696 case ARM::R9:
697 return isReservedReg(MF, ARM::R9) ? 0 :ARM::R8;
698 case ARM::R11:
699 return isReservedReg(MF, ARM::R11) ? 0 : ARM::R10;
700
701 case ARM::S1:
702 return ARM::S0;
703 case ARM::S3:
704 return ARM::S2;
705 case ARM::S5:
706 return ARM::S4;
707 case ARM::S7:
708 return ARM::S6;
709 case ARM::S9:
710 return ARM::S8;
711 case ARM::S11:
712 return ARM::S10;
713 case ARM::S13:
714 return ARM::S12;
715 case ARM::S15:
716 return ARM::S14;
717 case ARM::S17:
718 return ARM::S16;
719 case ARM::S19:
720 return ARM::S18;
721 case ARM::S21:
722 return ARM::S20;
723 case ARM::S23:
724 return ARM::S22;
725 case ARM::S25:
726 return ARM::S24;
727 case ARM::S27:
728 return ARM::S26;
729 case ARM::S29:
730 return ARM::S28;
731 case ARM::S31:
732 return ARM::S30;
733
734 case ARM::D1:
735 return ARM::D0;
736 case ARM::D3:
737 return ARM::D2;
738 case ARM::D5:
739 return ARM::D4;
740 case ARM::D7:
741 return ARM::D6;
742 case ARM::D9:
743 return ARM::D8;
744 case ARM::D11:
745 return ARM::D10;
746 case ARM::D13:
747 return ARM::D12;
748 case ARM::D15:
749 return ARM::D14;
Evan Cheng8295d992009-07-22 05:55:18 +0000750 case ARM::D17:
751 return ARM::D16;
752 case ARM::D19:
753 return ARM::D18;
754 case ARM::D21:
755 return ARM::D20;
756 case ARM::D23:
757 return ARM::D22;
758 case ARM::D25:
759 return ARM::D24;
760 case ARM::D27:
761 return ARM::D26;
762 case ARM::D29:
763 return ARM::D28;
764 case ARM::D31:
765 return ARM::D30;
David Goodwinc140c482009-07-08 17:28:55 +0000766 }
767
768 return 0;
769}
770
771unsigned ARMBaseRegisterInfo::getRegisterPairOdd(unsigned Reg,
772 const MachineFunction &MF) const {
773 switch (Reg) {
774 default: break;
775 // Return 0 if either register of the pair is a special register.
776 // So no R12, etc.
777 case ARM::R0:
778 return ARM::R1;
779 case ARM::R2:
Jim Grosbach60097512009-10-19 22:57:03 +0000780 return ARM::R3;
David Goodwinc140c482009-07-08 17:28:55 +0000781 case ARM::R4:
782 return ARM::R5;
783 case ARM::R6:
Jim Grosbach65482b12010-09-03 18:37:12 +0000784 return (isReservedReg(MF, ARM::R7) || isReservedReg(MF, ARM::R6))
785 ? 0 : ARM::R7;
David Goodwinc140c482009-07-08 17:28:55 +0000786 case ARM::R8:
787 return isReservedReg(MF, ARM::R9) ? 0 :ARM::R9;
788 case ARM::R10:
789 return isReservedReg(MF, ARM::R11) ? 0 : ARM::R11;
790
791 case ARM::S0:
792 return ARM::S1;
793 case ARM::S2:
794 return ARM::S3;
795 case ARM::S4:
796 return ARM::S5;
797 case ARM::S6:
798 return ARM::S7;
799 case ARM::S8:
800 return ARM::S9;
801 case ARM::S10:
802 return ARM::S11;
803 case ARM::S12:
804 return ARM::S13;
805 case ARM::S14:
806 return ARM::S15;
807 case ARM::S16:
808 return ARM::S17;
809 case ARM::S18:
810 return ARM::S19;
811 case ARM::S20:
812 return ARM::S21;
813 case ARM::S22:
814 return ARM::S23;
815 case ARM::S24:
816 return ARM::S25;
817 case ARM::S26:
818 return ARM::S27;
819 case ARM::S28:
820 return ARM::S29;
821 case ARM::S30:
822 return ARM::S31;
823
824 case ARM::D0:
825 return ARM::D1;
826 case ARM::D2:
827 return ARM::D3;
828 case ARM::D4:
829 return ARM::D5;
830 case ARM::D6:
831 return ARM::D7;
832 case ARM::D8:
833 return ARM::D9;
834 case ARM::D10:
835 return ARM::D11;
836 case ARM::D12:
837 return ARM::D13;
838 case ARM::D14:
839 return ARM::D15;
Evan Cheng8295d992009-07-22 05:55:18 +0000840 case ARM::D16:
841 return ARM::D17;
842 case ARM::D18:
843 return ARM::D19;
844 case ARM::D20:
845 return ARM::D21;
846 case ARM::D22:
847 return ARM::D23;
848 case ARM::D24:
849 return ARM::D25;
850 case ARM::D26:
851 return ARM::D27;
852 case ARM::D28:
853 return ARM::D29;
854 case ARM::D30:
855 return ARM::D31;
David Goodwinc140c482009-07-08 17:28:55 +0000856 }
857
858 return 0;
859}
860
David Goodwindb5a71a2009-07-08 18:31:39 +0000861/// emitLoadConstPool - Emits a load from constpool to materialize the
862/// specified immediate.
863void ARMBaseRegisterInfo::
864emitLoadConstPool(MachineBasicBlock &MBB,
865 MachineBasicBlock::iterator &MBBI,
David Goodwin77521f52009-07-08 20:28:28 +0000866 DebugLoc dl,
Evan Cheng37844532009-07-16 09:20:10 +0000867 unsigned DestReg, unsigned SubIdx, int Val,
David Goodwindb5a71a2009-07-08 18:31:39 +0000868 ARMCC::CondCodes Pred,
Anton Korobeynikov3daccd82011-03-05 18:43:50 +0000869 unsigned PredReg, unsigned MIFlags) const {
David Goodwindb5a71a2009-07-08 18:31:39 +0000870 MachineFunction &MF = *MBB.getParent();
871 MachineConstantPool *ConstantPool = MF.getConstantPool();
Dan Gohman46510a72010-04-15 01:51:59 +0000872 const Constant *C =
Owen Anderson1d0be152009-08-13 21:58:54 +0000873 ConstantInt::get(Type::getInt32Ty(MF.getFunction()->getContext()), Val);
David Goodwindb5a71a2009-07-08 18:31:39 +0000874 unsigned Idx = ConstantPool->getConstantPoolIndex(C, 4);
875
Evan Cheng37844532009-07-16 09:20:10 +0000876 BuildMI(MBB, MBBI, dl, TII.get(ARM::LDRcp))
877 .addReg(DestReg, getDefRegState(true), SubIdx)
David Goodwindb5a71a2009-07-08 18:31:39 +0000878 .addConstantPoolIndex(Idx)
Anton Korobeynikov3daccd82011-03-05 18:43:50 +0000879 .addImm(0).addImm(Pred).addReg(PredReg)
880 .setMIFlags(MIFlags);
David Goodwindb5a71a2009-07-08 18:31:39 +0000881}
882
883bool ARMBaseRegisterInfo::
884requiresRegisterScavenging(const MachineFunction &MF) const {
885 return true;
886}
Jim Grosbach41fff8c2009-10-21 23:40:56 +0000887
Jim Grosbach7e831db2009-10-20 01:26:58 +0000888bool ARMBaseRegisterInfo::
889requiresFrameIndexScavenging(const MachineFunction &MF) const {
Jim Grosbachca5dfb72009-10-28 17:33:28 +0000890 return true;
Jim Grosbach7e831db2009-10-20 01:26:58 +0000891}
David Goodwindb5a71a2009-07-08 18:31:39 +0000892
Jim Grosbacha2734422010-08-24 19:05:43 +0000893bool ARMBaseRegisterInfo::
894requiresVirtualBaseRegisters(const MachineFunction &MF) const {
895 return EnableLocalStackAlloc;
896}
897
David Goodwindb5a71a2009-07-08 18:31:39 +0000898static void
Evan Cheng6495f632009-07-28 05:48:47 +0000899emitSPUpdate(bool isARM,
900 MachineBasicBlock &MBB, MachineBasicBlock::iterator &MBBI,
901 DebugLoc dl, const ARMBaseInstrInfo &TII,
David Goodwindb5a71a2009-07-08 18:31:39 +0000902 int NumBytes,
903 ARMCC::CondCodes Pred = ARMCC::AL, unsigned PredReg = 0) {
Evan Cheng6495f632009-07-28 05:48:47 +0000904 if (isARM)
905 emitARMRegPlusImmediate(MBB, MBBI, dl, ARM::SP, ARM::SP, NumBytes,
906 Pred, PredReg, TII);
907 else
908 emitT2RegPlusImmediate(MBB, MBBI, dl, ARM::SP, ARM::SP, NumBytes,
909 Pred, PredReg, TII);
David Goodwindb5a71a2009-07-08 18:31:39 +0000910}
911
Evan Cheng6495f632009-07-28 05:48:47 +0000912
David Goodwindb5a71a2009-07-08 18:31:39 +0000913void ARMBaseRegisterInfo::
914eliminateCallFramePseudoInstr(MachineFunction &MF, MachineBasicBlock &MBB,
915 MachineBasicBlock::iterator I) const {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +0000916 const TargetFrameLowering *TFI = MF.getTarget().getFrameLowering();
Anton Korobeynikovd0c38172010-11-18 21:19:35 +0000917 if (!TFI->hasReservedCallFrame(MF)) {
David Goodwindb5a71a2009-07-08 18:31:39 +0000918 // If we have alloca, convert as follows:
919 // ADJCALLSTACKDOWN -> sub, sp, sp, amount
920 // ADJCALLSTACKUP -> add, sp, sp, amount
921 MachineInstr *Old = I;
922 DebugLoc dl = Old->getDebugLoc();
923 unsigned Amount = Old->getOperand(0).getImm();
924 if (Amount != 0) {
925 // We need to keep the stack aligned properly. To do this, we round the
926 // amount of space needed for the outgoing arguments up to the next
927 // alignment boundary.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +0000928 unsigned Align = TFI->getStackAlignment();
David Goodwindb5a71a2009-07-08 18:31:39 +0000929 Amount = (Amount+Align-1)/Align*Align;
930
Evan Cheng6495f632009-07-28 05:48:47 +0000931 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
932 assert(!AFI->isThumb1OnlyFunction() &&
Jim Grosbachcf453ee2010-02-23 17:16:27 +0000933 "This eliminateCallFramePseudoInstr does not support Thumb1!");
Evan Cheng6495f632009-07-28 05:48:47 +0000934 bool isARM = !AFI->isThumbFunction();
935
David Goodwindb5a71a2009-07-08 18:31:39 +0000936 // Replace the pseudo instruction with a new instruction...
937 unsigned Opc = Old->getOpcode();
Jim Grosbach4c7628e2010-02-22 22:47:46 +0000938 int PIdx = Old->findFirstPredOperandIdx();
939 ARMCC::CondCodes Pred = (PIdx == -1)
940 ? ARMCC::AL : (ARMCC::CondCodes)Old->getOperand(PIdx).getImm();
David Goodwindb5a71a2009-07-08 18:31:39 +0000941 if (Opc == ARM::ADJCALLSTACKDOWN || Opc == ARM::tADJCALLSTACKDOWN) {
942 // Note: PredReg is operand 2 for ADJCALLSTACKDOWN.
943 unsigned PredReg = Old->getOperand(2).getReg();
Evan Cheng6495f632009-07-28 05:48:47 +0000944 emitSPUpdate(isARM, MBB, I, dl, TII, -Amount, Pred, PredReg);
David Goodwindb5a71a2009-07-08 18:31:39 +0000945 } else {
946 // Note: PredReg is operand 3 for ADJCALLSTACKUP.
947 unsigned PredReg = Old->getOperand(3).getReg();
948 assert(Opc == ARM::ADJCALLSTACKUP || Opc == ARM::tADJCALLSTACKUP);
Evan Cheng6495f632009-07-28 05:48:47 +0000949 emitSPUpdate(isARM, MBB, I, dl, TII, Amount, Pred, PredReg);
David Goodwindb5a71a2009-07-08 18:31:39 +0000950 }
951 }
952 }
953 MBB.erase(I);
954}
955
Jim Grosbache2f55692010-08-19 23:52:25 +0000956int64_t ARMBaseRegisterInfo::
Jim Grosbach1ab3f162010-08-26 21:56:30 +0000957getFrameIndexInstrOffset(const MachineInstr *MI, int Idx) const {
Jim Grosbache2f55692010-08-19 23:52:25 +0000958 const TargetInstrDesc &Desc = MI->getDesc();
959 unsigned AddrMode = (Desc.TSFlags & ARMII::AddrModeMask);
960 int64_t InstrOffs = 0;;
961 int Scale = 1;
962 unsigned ImmIdx = 0;
Jim Grosbach1ab3f162010-08-26 21:56:30 +0000963 switch (AddrMode) {
Jim Grosbache2f55692010-08-19 23:52:25 +0000964 case ARMII::AddrModeT2_i8:
965 case ARMII::AddrModeT2_i12:
Jim Grosbach3e556122010-10-26 22:37:02 +0000966 case ARMII::AddrMode_i12:
Jim Grosbache2f55692010-08-19 23:52:25 +0000967 InstrOffs = MI->getOperand(Idx+1).getImm();
968 Scale = 1;
969 break;
970 case ARMII::AddrMode5: {
971 // VFP address mode.
972 const MachineOperand &OffOp = MI->getOperand(Idx+1);
Jim Grosbachf78ee632010-08-25 19:11:34 +0000973 InstrOffs = ARM_AM::getAM5Offset(OffOp.getImm());
Jim Grosbache2f55692010-08-19 23:52:25 +0000974 if (ARM_AM::getAM5Op(OffOp.getImm()) == ARM_AM::sub)
975 InstrOffs = -InstrOffs;
976 Scale = 4;
977 break;
978 }
979 case ARMII::AddrMode2: {
980 ImmIdx = Idx+2;
981 InstrOffs = ARM_AM::getAM2Offset(MI->getOperand(ImmIdx).getImm());
982 if (ARM_AM::getAM2Op(MI->getOperand(ImmIdx).getImm()) == ARM_AM::sub)
983 InstrOffs = -InstrOffs;
984 break;
985 }
986 case ARMII::AddrMode3: {
987 ImmIdx = Idx+2;
988 InstrOffs = ARM_AM::getAM3Offset(MI->getOperand(ImmIdx).getImm());
989 if (ARM_AM::getAM3Op(MI->getOperand(ImmIdx).getImm()) == ARM_AM::sub)
990 InstrOffs = -InstrOffs;
991 break;
992 }
993 case ARMII::AddrModeT1_s: {
994 ImmIdx = Idx+1;
995 InstrOffs = MI->getOperand(ImmIdx).getImm();
996 Scale = 4;
997 break;
998 }
999 default:
1000 llvm_unreachable("Unsupported addressing mode!");
1001 break;
1002 }
1003
1004 return InstrOffs * Scale;
1005}
1006
Jim Grosbach8708ead2010-08-17 18:13:53 +00001007/// needsFrameBaseReg - Returns true if the instruction's frame index
1008/// reference would be better served by a base register other than FP
1009/// or SP. Used by LocalStackFrameAllocation to determine which frame index
1010/// references it should create new base registers for.
1011bool ARMBaseRegisterInfo::
Jim Grosbach31973802010-08-24 21:19:33 +00001012needsFrameBaseReg(MachineInstr *MI, int64_t Offset) const {
1013 for (unsigned i = 0; !MI->getOperand(i).isFI(); ++i) {
1014 assert(i < MI->getNumOperands() &&"Instr doesn't have FrameIndex operand!");
1015 }
Jim Grosbach8708ead2010-08-17 18:13:53 +00001016
1017 // It's the load/store FI references that cause issues, as it can be difficult
1018 // to materialize the offset if it won't fit in the literal field. Estimate
1019 // based on the size of the local frame and some conservative assumptions
1020 // about the rest of the stack frame (note, this is pre-regalloc, so
1021 // we don't know everything for certain yet) whether this offset is likely
1022 // to be out of range of the immediate. Return true if so.
1023
Jim Grosbachcd59dc52010-08-24 18:04:52 +00001024 // We only generate virtual base registers for loads and stores, so
1025 // return false for everything else.
Jim Grosbach8708ead2010-08-17 18:13:53 +00001026 unsigned Opc = MI->getOpcode();
Jim Grosbach8708ead2010-08-17 18:13:53 +00001027 switch (Opc) {
Jim Grosbachc1d30212010-10-27 00:19:44 +00001028 case ARM::LDRi12: case ARM::LDRH: case ARM::LDRBi12:
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001029 case ARM::STRi12: case ARM::STRH: case ARM::STRBi12:
Jim Grosbach8708ead2010-08-17 18:13:53 +00001030 case ARM::t2LDRi12: case ARM::t2LDRi8:
1031 case ARM::t2STRi12: case ARM::t2STRi8:
1032 case ARM::VLDRS: case ARM::VLDRD:
1033 case ARM::VSTRS: case ARM::VSTRD:
Jim Grosbach74d7b0a2010-08-19 17:52:13 +00001034 case ARM::tSTRspi: case ARM::tLDRspi:
Jim Grosbachcd59dc52010-08-24 18:04:52 +00001035 if (ForceAllBaseRegAlloc)
1036 return true;
1037 break;
Jim Grosbach8708ead2010-08-17 18:13:53 +00001038 default:
1039 return false;
1040 }
Jim Grosbachcd59dc52010-08-24 18:04:52 +00001041
Jim Grosbachcd59dc52010-08-24 18:04:52 +00001042 // Without a virtual base register, if the function has variable sized
1043 // objects, all fixed-size local references will be via the frame pointer,
Jim Grosbach31973802010-08-24 21:19:33 +00001044 // Approximate the offset and see if it's legal for the instruction.
1045 // Note that the incoming offset is based on the SP value at function entry,
1046 // so it'll be negative.
1047 MachineFunction &MF = *MI->getParent()->getParent();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001048 const TargetFrameLowering *TFI = MF.getTarget().getFrameLowering();
Jim Grosbach31973802010-08-24 21:19:33 +00001049 MachineFrameInfo *MFI = MF.getFrameInfo();
1050 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Jim Grosbachcd59dc52010-08-24 18:04:52 +00001051
Jim Grosbach31973802010-08-24 21:19:33 +00001052 // Estimate an offset from the frame pointer.
1053 // Conservatively assume all callee-saved registers get pushed. R4-R6
1054 // will be earlier than the FP, so we ignore those.
1055 // R7, LR
1056 int64_t FPOffset = Offset - 8;
1057 // ARM and Thumb2 functions also need to consider R8-R11 and D8-D15
1058 if (!AFI->isThumbFunction() || !AFI->isThumb1OnlyFunction())
1059 FPOffset -= 80;
1060 // Estimate an offset from the stack pointer.
Jim Grosbachc1dc78d2010-08-31 18:52:31 +00001061 // The incoming offset is relating to the SP at the start of the function,
1062 // but when we access the local it'll be relative to the SP after local
1063 // allocation, so adjust our SP-relative offset by that allocation size.
Jim Grosbach31973802010-08-24 21:19:33 +00001064 Offset = -Offset;
Jim Grosbachc1dc78d2010-08-31 18:52:31 +00001065 Offset += MFI->getLocalFrameSize();
Jim Grosbach31973802010-08-24 21:19:33 +00001066 // Assume that we'll have at least some spill slots allocated.
1067 // FIXME: This is a total SWAG number. We should run some statistics
1068 // and pick a real one.
1069 Offset += 128; // 128 bytes of spill slots
1070
1071 // If there is a frame pointer, try using it.
1072 // The FP is only available if there is no dynamic realignment. We
1073 // don't know for sure yet whether we'll need that, so we guess based
1074 // on whether there are any local variables that would trigger it.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001075 unsigned StackAlign = TFI->getStackAlignment();
Anton Korobeynikovd0c38172010-11-18 21:19:35 +00001076 if (TFI->hasFP(MF) &&
Jim Grosbach31973802010-08-24 21:19:33 +00001077 !((MFI->getLocalFrameMaxAlign() > StackAlign) && canRealignStack(MF))) {
1078 if (isFrameOffsetLegal(MI, FPOffset))
1079 return false;
1080 }
1081 // If we can reference via the stack pointer, try that.
1082 // FIXME: This (and the code that resolves the references) can be improved
1083 // to only disallow SP relative references in the live range of
1084 // the VLA(s). In practice, it's unclear how much difference that
1085 // would make, but it may be worth doing.
1086 if (!MFI->hasVarSizedObjects() && isFrameOffsetLegal(MI, Offset))
1087 return false;
1088
1089 // The offset likely isn't legal, we want to allocate a virtual base register.
Jim Grosbachcd59dc52010-08-24 18:04:52 +00001090 return true;
Jim Grosbach8708ead2010-08-17 18:13:53 +00001091}
1092
Bill Wendling976ef862010-12-17 23:09:14 +00001093/// materializeFrameBaseRegister - Insert defining instruction(s) for BaseReg to
1094/// be a pointer to FrameIdx at the beginning of the basic block.
Jim Grosbachdc140c62010-08-17 22:41:55 +00001095void ARMBaseRegisterInfo::
Bill Wendling976ef862010-12-17 23:09:14 +00001096materializeFrameBaseRegister(MachineBasicBlock *MBB,
1097 unsigned BaseReg, int FrameIdx,
1098 int64_t Offset) const {
1099 ARMFunctionInfo *AFI = MBB->getParent()->getInfo<ARMFunctionInfo>();
Jim Grosbach74d7b0a2010-08-19 17:52:13 +00001100 unsigned ADDriOpc = !AFI->isThumbFunction() ? ARM::ADDri :
1101 (AFI->isThumb1OnlyFunction() ? ARM::tADDrSPi : ARM::t2ADDri);
Jim Grosbachdc140c62010-08-17 22:41:55 +00001102
Bill Wendling976ef862010-12-17 23:09:14 +00001103 MachineBasicBlock::iterator Ins = MBB->begin();
1104 DebugLoc DL; // Defaults to "unknown"
1105 if (Ins != MBB->end())
1106 DL = Ins->getDebugLoc();
1107
Cameron Zwarich21803722011-05-19 02:18:27 +00001108 const TargetInstrDesc &TID = TII.get(ADDriOpc);
1109 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
1110 MRI.constrainRegClass(BaseReg, TID.OpInfo[0].getRegClass(this));
1111
Cameron Zwarich462b6dc2011-05-19 02:56:23 +00001112 MachineInstrBuilder MIB = BuildMI(*MBB, Ins, DL, TID, BaseReg)
Jim Grosbache2f55692010-08-19 23:52:25 +00001113 .addFrameIndex(FrameIdx).addImm(Offset);
Bill Wendling976ef862010-12-17 23:09:14 +00001114
Jim Grosbach74d7b0a2010-08-19 17:52:13 +00001115 if (!AFI->isThumb1OnlyFunction())
1116 AddDefaultCC(AddDefaultPred(MIB));
Jim Grosbachdc140c62010-08-17 22:41:55 +00001117}
1118
1119void
1120ARMBaseRegisterInfo::resolveFrameIndex(MachineBasicBlock::iterator I,
1121 unsigned BaseReg, int64_t Offset) const {
1122 MachineInstr &MI = *I;
1123 MachineBasicBlock &MBB = *MI.getParent();
1124 MachineFunction &MF = *MBB.getParent();
1125 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1126 int Off = Offset; // ARM doesn't need the general 64-bit offsets
1127 unsigned i = 0;
1128
1129 assert(!AFI->isThumb1OnlyFunction() &&
1130 "This resolveFrameIndex does not support Thumb1!");
1131
1132 while (!MI.getOperand(i).isFI()) {
1133 ++i;
1134 assert(i < MI.getNumOperands() && "Instr doesn't have FrameIndex operand!");
1135 }
1136 bool Done = false;
1137 if (!AFI->isThumbFunction())
1138 Done = rewriteARMFrameIndex(MI, i, BaseReg, Off, TII);
1139 else {
1140 assert(AFI->isThumb2Function());
1141 Done = rewriteT2FrameIndex(MI, i, BaseReg, Off, TII);
1142 }
1143 assert (Done && "Unable to resolve frame index!");
1144}
Jim Grosbach8708ead2010-08-17 18:13:53 +00001145
Jim Grosbache2f55692010-08-19 23:52:25 +00001146bool ARMBaseRegisterInfo::isFrameOffsetLegal(const MachineInstr *MI,
1147 int64_t Offset) const {
Jim Grosbach2b1e2022010-08-18 22:44:49 +00001148 const TargetInstrDesc &Desc = MI->getDesc();
1149 unsigned AddrMode = (Desc.TSFlags & ARMII::AddrModeMask);
1150 unsigned i = 0;
1151
1152 while (!MI->getOperand(i).isFI()) {
1153 ++i;
1154 assert(i < MI->getNumOperands() &&"Instr doesn't have FrameIndex operand!");
1155 }
1156
1157 // AddrMode4 and AddrMode6 cannot handle any offset.
1158 if (AddrMode == ARMII::AddrMode4 || AddrMode == ARMII::AddrMode6)
1159 return Offset == 0;
1160
1161 unsigned NumBits = 0;
1162 unsigned Scale = 1;
Jim Grosbache2f55692010-08-19 23:52:25 +00001163 bool isSigned = true;
Jim Grosbach1ab3f162010-08-26 21:56:30 +00001164 switch (AddrMode) {
Jim Grosbach2b1e2022010-08-18 22:44:49 +00001165 case ARMII::AddrModeT2_i8:
1166 case ARMII::AddrModeT2_i12:
1167 // i8 supports only negative, and i12 supports only positive, so
1168 // based on Offset sign, consider the appropriate instruction
Jim Grosbach74d7b0a2010-08-19 17:52:13 +00001169 Scale = 1;
Jim Grosbach2b1e2022010-08-18 22:44:49 +00001170 if (Offset < 0) {
1171 NumBits = 8;
1172 Offset = -Offset;
1173 } else {
1174 NumBits = 12;
1175 }
1176 break;
Jim Grosbach1ab3f162010-08-26 21:56:30 +00001177 case ARMII::AddrMode5:
Jim Grosbach2b1e2022010-08-18 22:44:49 +00001178 // VFP address mode.
Jim Grosbach2b1e2022010-08-18 22:44:49 +00001179 NumBits = 8;
1180 Scale = 4;
1181 break;
Jim Grosbach3e556122010-10-26 22:37:02 +00001182 case ARMII::AddrMode_i12:
Jim Grosbach1ab3f162010-08-26 21:56:30 +00001183 case ARMII::AddrMode2:
Jim Grosbach2b1e2022010-08-18 22:44:49 +00001184 NumBits = 12;
1185 break;
Jim Grosbach1ab3f162010-08-26 21:56:30 +00001186 case ARMII::AddrMode3:
Jim Grosbach2b1e2022010-08-18 22:44:49 +00001187 NumBits = 8;
1188 break;
Jim Grosbach1ab3f162010-08-26 21:56:30 +00001189 case ARMII::AddrModeT1_s:
Jim Grosbach74d7b0a2010-08-19 17:52:13 +00001190 NumBits = 5;
1191 Scale = 4;
Jim Grosbache2f55692010-08-19 23:52:25 +00001192 isSigned = false;
Jim Grosbach74d7b0a2010-08-19 17:52:13 +00001193 break;
Jim Grosbach2b1e2022010-08-18 22:44:49 +00001194 default:
1195 llvm_unreachable("Unsupported addressing mode!");
1196 break;
1197 }
1198
Jim Grosbach1ab3f162010-08-26 21:56:30 +00001199 Offset += getFrameIndexInstrOffset(MI, i);
Jim Grosbachd4511e92010-08-31 18:49:31 +00001200 // Make sure the offset is encodable for instructions that scale the
1201 // immediate.
1202 if ((Offset & (Scale-1)) != 0)
1203 return false;
1204
Jim Grosbache2f55692010-08-19 23:52:25 +00001205 if (isSigned && Offset < 0)
Jim Grosbach2b1e2022010-08-18 22:44:49 +00001206 Offset = -Offset;
1207
1208 unsigned Mask = (1 << NumBits) - 1;
1209 if ((unsigned)Offset <= Mask * Scale)
1210 return true;
Jim Grosbach74d803a2010-08-18 17:57:37 +00001211
1212 return false;
1213}
1214
Jim Grosbachfcb4a8e2010-08-26 23:32:16 +00001215void
Evan Cheng6495f632009-07-28 05:48:47 +00001216ARMBaseRegisterInfo::eliminateFrameIndex(MachineBasicBlock::iterator II,
Jim Grosbachfcb4a8e2010-08-26 23:32:16 +00001217 int SPAdj, RegScavenger *RS) const {
David Goodwindb5a71a2009-07-08 18:31:39 +00001218 unsigned i = 0;
1219 MachineInstr &MI = *II;
1220 MachineBasicBlock &MBB = *MI.getParent();
1221 MachineFunction &MF = *MBB.getParent();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001222 const ARMFrameLowering *TFI =
1223 static_cast<const ARMFrameLowering*>(MF.getTarget().getFrameLowering());
David Goodwindb5a71a2009-07-08 18:31:39 +00001224 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng6495f632009-07-28 05:48:47 +00001225 assert(!AFI->isThumb1OnlyFunction() &&
Bob Wilsona15de002009-09-18 21:42:44 +00001226 "This eliminateFrameIndex does not support Thumb1!");
David Goodwindb5a71a2009-07-08 18:31:39 +00001227
1228 while (!MI.getOperand(i).isFI()) {
1229 ++i;
1230 assert(i < MI.getNumOperands() && "Instr doesn't have FrameIndex operand!");
1231 }
1232
David Goodwindb5a71a2009-07-08 18:31:39 +00001233 int FrameIndex = MI.getOperand(i).getIndex();
Jim Grosbacha37aa542009-11-22 20:05:32 +00001234 unsigned FrameReg;
David Goodwindb5a71a2009-07-08 18:31:39 +00001235
Anton Korobeynikov82f58742010-11-20 15:59:32 +00001236 int Offset = TFI->ResolveFrameIndexReference(MF, FrameIndex, FrameReg, SPAdj);
David Goodwindb5a71a2009-07-08 18:31:39 +00001237
Evan Cheng62b50652010-04-26 07:39:25 +00001238 // Special handling of dbg_value instructions.
1239 if (MI.isDebugValue()) {
1240 MI.getOperand(i). ChangeToRegister(FrameReg, false /*isDef*/);
1241 MI.getOperand(i+1).ChangeToImmediate(Offset);
Jim Grosbachfcb4a8e2010-08-26 23:32:16 +00001242 return;
Evan Cheng62b50652010-04-26 07:39:25 +00001243 }
1244
Evan Cheng48d8afa2009-11-01 21:12:51 +00001245 // Modify MI as necessary to handle as much of 'Offset' as possible
Evan Chengcdbb3f52009-08-27 01:23:50 +00001246 bool Done = false;
Evan Cheng6495f632009-07-28 05:48:47 +00001247 if (!AFI->isThumbFunction())
Evan Chengcdbb3f52009-08-27 01:23:50 +00001248 Done = rewriteARMFrameIndex(MI, i, FrameReg, Offset, TII);
Evan Cheng6495f632009-07-28 05:48:47 +00001249 else {
1250 assert(AFI->isThumb2Function());
Evan Chengcdbb3f52009-08-27 01:23:50 +00001251 Done = rewriteT2FrameIndex(MI, i, FrameReg, Offset, TII);
Evan Cheng6495f632009-07-28 05:48:47 +00001252 }
Evan Chengcdbb3f52009-08-27 01:23:50 +00001253 if (Done)
Jim Grosbachfcb4a8e2010-08-26 23:32:16 +00001254 return;
David Goodwindb5a71a2009-07-08 18:31:39 +00001255
1256 // If we get here, the immediate doesn't fit into the instruction. We folded
1257 // as much as possible above, handle the rest, providing a register that is
1258 // SP+LargeImm.
Daniel Dunbar19bb87d2009-08-28 08:08:22 +00001259 assert((Offset ||
Jim Grosbacha4432172009-11-15 21:45:34 +00001260 (MI.getDesc().TSFlags & ARMII::AddrModeMask) == ARMII::AddrMode4 ||
1261 (MI.getDesc().TSFlags & ARMII::AddrModeMask) == ARMII::AddrMode6) &&
Evan Chengcdbb3f52009-08-27 01:23:50 +00001262 "This code isn't needed if offset already handled!");
David Goodwindb5a71a2009-07-08 18:31:39 +00001263
Jim Grosbach7e831db2009-10-20 01:26:58 +00001264 unsigned ScratchReg = 0;
David Goodwindb5a71a2009-07-08 18:31:39 +00001265 int PIdx = MI.findFirstPredOperandIdx();
1266 ARMCC::CondCodes Pred = (PIdx == -1)
1267 ? ARMCC::AL : (ARMCC::CondCodes)MI.getOperand(PIdx).getImm();
1268 unsigned PredReg = (PIdx == -1) ? 0 : MI.getOperand(PIdx+1).getReg();
Evan Chengcdbb3f52009-08-27 01:23:50 +00001269 if (Offset == 0)
Jim Grosbacha4432172009-11-15 21:45:34 +00001270 // Must be addrmode4/6.
Evan Chengcdbb3f52009-08-27 01:23:50 +00001271 MI.getOperand(i).ChangeToRegister(FrameReg, false, false, false);
Evan Cheng6495f632009-07-28 05:48:47 +00001272 else {
Jim Grosbachca5dfb72009-10-28 17:33:28 +00001273 ScratchReg = MF.getRegInfo().createVirtualRegister(ARM::GPRRegisterClass);
Evan Chengcdbb3f52009-08-27 01:23:50 +00001274 if (!AFI->isThumbFunction())
1275 emitARMRegPlusImmediate(MBB, II, MI.getDebugLoc(), ScratchReg, FrameReg,
1276 Offset, Pred, PredReg, TII);
1277 else {
1278 assert(AFI->isThumb2Function());
1279 emitT2RegPlusImmediate(MBB, II, MI.getDebugLoc(), ScratchReg, FrameReg,
1280 Offset, Pred, PredReg, TII);
1281 }
Jim Grosbachcde31292010-12-09 01:22:13 +00001282 // Update the original instruction to use the scratch register.
Evan Chengcdbb3f52009-08-27 01:23:50 +00001283 MI.getOperand(i).ChangeToRegister(ScratchReg, false, false, true);
Jim Grosbachcde31292010-12-09 01:22:13 +00001284 if (MI.getOpcode() == ARM::t2ADDrSPi)
1285 MI.setDesc(TII.get(ARM::t2ADDri));
1286 else if (MI.getOpcode() == ARM::t2SUBrSPi)
1287 MI.setDesc(TII.get(ARM::t2SUBri));
Evan Cheng6495f632009-07-28 05:48:47 +00001288 }
David Goodwindb5a71a2009-07-08 18:31:39 +00001289}
1290
David Goodwinc140c482009-07-08 17:28:55 +00001291#include "ARMGenRegisterInfo.inc"