blob: 33ee0206894637bec1dfc9082350ae45cffe47ca [file] [log] [blame]
Jia Liubb481f82012-02-28 07:46:26 +00001//===-- MipsInstrFPU.td - Mips FPU Instruction Information -*- tablegen -*-===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00009//
Eric Christopher49ac3d72011-05-09 18:16:46 +000010// This file describes the Mips FPU instruction set.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000011//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000012//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000013
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000014//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes7b76da12008-07-09 04:45:36 +000015// Floating Point Instructions
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000016// ------------------------
17// * 64bit fp:
18// - 32 64-bit registers (default mode)
19// - 16 even 32-bit registers (32-bit compatible mode) for
20// single and double access.
21// * 32bit fp:
22// - 16 even 32-bit registers - single and double (aliased)
23// - 32 32-bit registers (within single-only mode)
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000024//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000025
Bruno Cardoso Lopes7b76da12008-07-09 04:45:36 +000026// Floating Point Compare and Branch
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +000027def SDT_MipsFPBrcond : SDTypeProfile<0, 2, [SDTCisInt<0>,
28 SDTCisVT<1, OtherVT>]>;
29def SDT_MipsFPCmp : SDTypeProfile<0, 3, [SDTCisSameAs<0, 1>, SDTCisFP<1>,
Akira Hatanaka40eda462011-09-22 23:31:54 +000030 SDTCisVT<2, i32>]>;
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +000031def SDT_MipsCMovFP : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
32 SDTCisSameAs<1, 2>]>;
Akira Hatanaka99a2e982011-04-15 19:52:08 +000033def SDT_MipsBuildPairF64 : SDTypeProfile<1, 2, [SDTCisVT<0, f64>,
34 SDTCisVT<1, i32>,
35 SDTCisSameAs<1, 2>]>;
36def SDT_MipsExtractElementF64 : SDTypeProfile<1, 2, [SDTCisVT<0, i32>,
37 SDTCisVT<1, f64>,
Akira Hatanaka40eda462011-09-22 23:31:54 +000038 SDTCisVT<2, i32>]>;
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +000039
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +000040def MipsFPCmp : SDNode<"MipsISD::FPCmp", SDT_MipsFPCmp, [SDNPOutGlue]>;
41def MipsCMovFP_T : SDNode<"MipsISD::CMovFP_T", SDT_MipsCMovFP, [SDNPInGlue]>;
42def MipsCMovFP_F : SDNode<"MipsISD::CMovFP_F", SDT_MipsCMovFP, [SDNPInGlue]>;
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000043def MipsFPBrcond : SDNode<"MipsISD::FPBrcond", SDT_MipsFPBrcond,
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +000044 [SDNPHasChain, SDNPOptInGlue]>;
Akira Hatanaka99a2e982011-04-15 19:52:08 +000045def MipsBuildPairF64 : SDNode<"MipsISD::BuildPairF64", SDT_MipsBuildPairF64>;
46def MipsExtractElementF64 : SDNode<"MipsISD::ExtractElementF64",
47 SDT_MipsExtractElementF64>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000048
49// Operand for printing out a condition code.
Akira Hatanakaecdc9d52012-04-17 18:03:21 +000050let PrintMethod = "printFCCOperand", DecoderMethod = "DecodeCondCode" in
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000051 def condcode : Operand<i32>;
52
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000053//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000054// Feature predicates.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000055//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000056
Akira Hatanaka14180452012-06-14 21:03:23 +000057def IsFP64bit : Predicate<"Subtarget.isFP64bit()">,
58 AssemblerPredicate<"FeatureFP64Bit">;
59def NotFP64bit : Predicate<"!Subtarget.isFP64bit()">,
60 AssemblerPredicate<"!FeatureFP64Bit">;
61def IsSingleFloat : Predicate<"Subtarget.isSingleFloat()">,
62 AssemblerPredicate<"FeatureSingleFloat">;
63def IsNotSingleFloat : Predicate<"!Subtarget.isSingleFloat()">,
64 AssemblerPredicate<"!FeatureSingleFloat">;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000065
Akira Hatanakae4ea2412012-02-25 00:21:52 +000066// FP immediate patterns.
67def fpimm0 : PatLeaf<(fpimm), [{
68 return N->isExactlyValue(+0.0);
69}]>;
70
71def fpimm0neg : PatLeaf<(fpimm), [{
72 return N->isExactlyValue(-0.0);
73}]>;
74
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000075//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000076// Instruction Class Templates
77//
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000078// A set of multiclasses is used to address the register usage.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000079//
Jakob Stoklund Olesen5cd4ee72011-09-28 23:59:28 +000080// S32 - single precision in 16 32bit even fp registers
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +000081// single precision in 32 32bit fp registers in SingleOnly mode
Jakob Stoklund Olesen5cd4ee72011-09-28 23:59:28 +000082// S64 - single precision in 32 64bit fp registers (In64BitMode)
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +000083// D32 - double precision in 16 32bit even fp registers
84// D64 - double precision in 32 64bit fp registers (In64BitMode)
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000085//
Jakob Stoklund Olesen5cd4ee72011-09-28 23:59:28 +000086// Only S32 and D32 are supported right now.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000087//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000088
Akira Hatanaka1acb7df2011-10-11 01:12:52 +000089// FP load.
Akira Hatanakaecdc9d52012-04-17 18:03:21 +000090let DecoderMethod = "DecodeFMem" in {
Akira Hatanaka3d14b9e2012-02-27 19:17:53 +000091class FPLoad<bits<6> op, string opstr, RegisterClass RC, Operand MemOpnd>:
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +000092 FMem<op, (outs RC:$ft), (ins MemOpnd:$addr),
Akira Hatanaka5a7dd432012-09-15 01:52:08 +000093 !strconcat(opstr, "\t$ft, $addr"), [(set RC:$ft, (load addr:$addr))],
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +000094 IILoad>;
Akira Hatanaka1acb7df2011-10-11 01:12:52 +000095
96// FP store.
Akira Hatanaka3d14b9e2012-02-27 19:17:53 +000097class FPStore<bits<6> op, string opstr, RegisterClass RC, Operand MemOpnd>:
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +000098 FMem<op, (outs), (ins RC:$ft, MemOpnd:$addr),
Akira Hatanaka5a7dd432012-09-15 01:52:08 +000099 !strconcat(opstr, "\t$ft, $addr"), [(store RC:$ft, addr:$addr)],
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000100 IIStore>;
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000101}
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000102// FP indexed load.
103class FPIdxLoad<bits<6> funct, string opstr, RegisterClass DRC,
Akira Hatanaka36bcc112012-07-31 18:16:49 +0000104 RegisterClass PRC, SDPatternOperator FOp = null_frag>:
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000105 FFMemIdx<funct, (outs DRC:$fd), (ins PRC:$base, PRC:$index),
Akira Hatanaka72e9b6a2012-08-17 20:16:42 +0000106 !strconcat(opstr, "\t$fd, ${index}(${base})"),
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000107 [(set DRC:$fd, (FOp (add PRC:$base, PRC:$index)))]> {
108 let fs = 0;
109}
110
111// FP indexed store.
112class FPIdxStore<bits<6> funct, string opstr, RegisterClass DRC,
Akira Hatanaka36bcc112012-07-31 18:16:49 +0000113 RegisterClass PRC, SDPatternOperator FOp= null_frag>:
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000114 FFMemIdx<funct, (outs), (ins DRC:$fs, PRC:$base, PRC:$index),
Akira Hatanaka72e9b6a2012-08-17 20:16:42 +0000115 !strconcat(opstr, "\t$fs, ${index}(${base})"),
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000116 [(FOp DRC:$fs, (add PRC:$base, PRC:$index))]> {
117 let fd = 0;
118}
119
Akira Hatanakaa8de1c12011-10-08 03:19:38 +0000120// Instructions that convert an FP value to 32-bit fixed point.
121multiclass FFR1_W_M<bits<6> funct, string opstr> {
122 def _S : FFR1<funct, 16, opstr, "w.s", FGR32, FGR32>;
123 def _D32 : FFR1<funct, 17, opstr, "w.d", FGR32, AFGR64>,
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000124 Requires<[NotFP64bit, HasStandardEncoding]>;
Akira Hatanakaa8de1c12011-10-08 03:19:38 +0000125 def _D64 : FFR1<funct, 17, opstr, "w.d", FGR32, FGR64>,
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000126 Requires<[IsFP64bit, HasStandardEncoding]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000127 let DecoderNamespace = "Mips64";
128 }
Akira Hatanakaa8de1c12011-10-08 03:19:38 +0000129}
Jakob Stoklund Olesen5cd4ee72011-09-28 23:59:28 +0000130
Akira Hatanakaa8de1c12011-10-08 03:19:38 +0000131// Instructions that convert an FP value to 64-bit fixed point.
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000132let Predicates = [IsFP64bit, HasStandardEncoding], DecoderNamespace = "Mips64" in
Akira Hatanakaa8de1c12011-10-08 03:19:38 +0000133multiclass FFR1_L_M<bits<6> funct, string opstr> {
134 def _S : FFR1<funct, 16, opstr, "l.s", FGR64, FGR32>;
135 def _D64 : FFR1<funct, 17, opstr, "l.d", FGR64, FGR64>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000136}
137
Akira Hatanakabfca0792011-10-08 03:29:22 +0000138// FP-to-FP conversion instructions.
139multiclass FFR1P_M<bits<6> funct, string opstr, SDNode OpNode> {
140 def _S : FFR1P<funct, 16, opstr, "s", FGR32, FGR32, OpNode>;
141 def _D32 : FFR1P<funct, 17, opstr, "d", AFGR64, AFGR64, OpNode>,
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000142 Requires<[NotFP64bit, HasStandardEncoding]>;
Akira Hatanakabfca0792011-10-08 03:29:22 +0000143 def _D64 : FFR1P<funct, 17, opstr, "d", FGR64, FGR64, OpNode>,
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000144 Requires<[IsFP64bit, HasStandardEncoding]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000145 let DecoderNamespace = "Mips64";
146 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000147}
148
Akira Hatanakac9289f62011-10-08 03:38:41 +0000149multiclass FFR2P_M<bits<6> funct, string opstr, SDNode OpNode, bit isComm = 0> {
Jakob Stoklund Olesen5cd4ee72011-09-28 23:59:28 +0000150 let isCommutable = isComm in {
Akira Hatanakac9289f62011-10-08 03:38:41 +0000151 def _S : FFR2P<funct, 16, opstr, "s", FGR32, OpNode>;
152 def _D32 : FFR2P<funct, 17, opstr, "d", AFGR64, OpNode>,
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000153 Requires<[NotFP64bit, HasStandardEncoding]>;
Akira Hatanakac9289f62011-10-08 03:38:41 +0000154 def _D64 : FFR2P<funct, 17, opstr, "d", FGR64, OpNode>,
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000155 Requires<[IsFP64bit, HasStandardEncoding]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000156 let DecoderNamespace = "Mips64";
Jakob Stoklund Olesen5cd4ee72011-09-28 23:59:28 +0000157 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000158}
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000159}
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000160
Akira Hatanakae4ea2412012-02-25 00:21:52 +0000161// FP madd/msub/nmadd/nmsub instruction classes.
162class FMADDSUB<bits<3> funct, bits<3> fmt, string opstr, string fmtstr,
163 SDNode OpNode, RegisterClass RC> :
164 FFMADDSUB<funct, fmt, (outs RC:$fd), (ins RC:$fr, RC:$fs, RC:$ft),
165 !strconcat(opstr, ".", fmtstr, "\t$fd, $fr, $fs, $ft"),
166 [(set RC:$fd, (OpNode (fmul RC:$fs, RC:$ft), RC:$fr))]>;
167
168class FNMADDSUB<bits<3> funct, bits<3> fmt, string opstr, string fmtstr,
169 SDNode OpNode, RegisterClass RC> :
170 FFMADDSUB<funct, fmt, (outs RC:$fd), (ins RC:$fr, RC:$fs, RC:$ft),
171 !strconcat(opstr, ".", fmtstr, "\t$fd, $fr, $fs, $ft"),
172 [(set RC:$fd, (fsub fpimm0, (OpNode (fmul RC:$fs, RC:$ft), RC:$fr)))]>;
173
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000174//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes7b76da12008-07-09 04:45:36 +0000175// Floating Point Instructions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000176//===----------------------------------------------------------------------===//
Akira Hatanakaa8de1c12011-10-08 03:19:38 +0000177defm ROUND_W : FFR1_W_M<0xc, "round">;
178defm ROUND_L : FFR1_L_M<0x8, "round">;
179defm TRUNC_W : FFR1_W_M<0xd, "trunc">;
180defm TRUNC_L : FFR1_L_M<0x9, "trunc">;
181defm CEIL_W : FFR1_W_M<0xe, "ceil">;
182defm CEIL_L : FFR1_L_M<0xa, "ceil">;
183defm FLOOR_W : FFR1_W_M<0xf, "floor">;
184defm FLOOR_L : FFR1_L_M<0xb, "floor">;
Akira Hatanaka3c770332012-11-03 00:53:12 +0000185defm CVT_W : FFR1_W_M<0x24, "cvt">, NeverHasSideEffects;
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000186//defm CVT_L : FFR1_L_M<0x25, "cvt">;
Akira Hatanakaa8de1c12011-10-08 03:19:38 +0000187
Akira Hatanaka3c770332012-11-03 00:53:12 +0000188def CVT_S_W : FFR1<0x20, 20, "cvt", "s.w", FGR32, FGR32>, NeverHasSideEffects;
189def CVT_L_S : FFR1<0x25, 16, "cvt", "l.s", FGR64, FGR32>, NeverHasSideEffects;
190def CVT_L_D64: FFR1<0x25, 17, "cvt", "l.d", FGR64, FGR64>, NeverHasSideEffects;
Akira Hatanakaa8de1c12011-10-08 03:19:38 +0000191
Akira Hatanaka3c770332012-11-03 00:53:12 +0000192let Predicates = [NotFP64bit, HasStandardEncoding], neverHasSideEffects = 1 in {
Akira Hatanakaa8de1c12011-10-08 03:19:38 +0000193 def CVT_S_D32 : FFR1<0x20, 17, "cvt", "s.d", FGR32, AFGR64>;
194 def CVT_D32_W : FFR1<0x21, 20, "cvt", "d.w", AFGR64, FGR32>;
195 def CVT_D32_S : FFR1<0x21, 16, "cvt", "d.s", AFGR64, FGR32>;
196}
197
Akira Hatanaka3c770332012-11-03 00:53:12 +0000198let Predicates = [IsFP64bit, HasStandardEncoding], DecoderNamespace = "Mips64",
199 neverHasSideEffects = 1 in {
Akira Hatanakaa8de1c12011-10-08 03:19:38 +0000200 def CVT_S_D64 : FFR1<0x20, 17, "cvt", "s.d", FGR32, FGR64>;
201 def CVT_S_L : FFR1<0x20, 21, "cvt", "s.l", FGR32, FGR64>;
202 def CVT_D64_W : FFR1<0x21, 20, "cvt", "d.w", FGR64, FGR32>;
203 def CVT_D64_S : FFR1<0x21, 16, "cvt", "d.s", FGR64, FGR32>;
204 def CVT_D64_L : FFR1<0x21, 21, "cvt", "d.l", FGR64, FGR64>;
205}
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000206
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000207let Predicates = [NoNaNsFPMath, HasStandardEncoding] in {
Akira Hatanaka1cc63332012-04-11 22:59:08 +0000208 defm FABS : FFR1P_M<0x5, "abs", fabs>;
209 defm FNEG : FFR1P_M<0x7, "neg", fneg>;
210}
Akira Hatanakabfca0792011-10-08 03:29:22 +0000211defm FSQRT : FFR1P_M<0x4, "sqrt", fsqrt>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000212
213// The odd-numbered registers are only referenced when doing loads,
214// stores, and moves between floating-point and integer registers.
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000215// When defining instructions, we reference all 32-bit registers,
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000216// regardless of register aliasing.
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000217
218class FFRGPR<bits<5> _fmt, dag outs, dag ins, string asmstr, list<dag> pattern>:
219 FFR<0x11, 0x0, _fmt, outs, ins, asmstr, pattern> {
220 bits<5> rt;
221 let ft = rt;
222 let fd = 0;
223}
224
225/// Move Control Registers From/To CPU Registers
226def CFC1 : FFRGPR<0x2, (outs CPURegs:$rt), (ins CCR:$fs),
Akira Hatanakaffe9a712011-06-07 18:16:51 +0000227 "cfc1\t$rt, $fs", []>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000228
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000229def CTC1 : FFRGPR<0x6, (outs CCR:$fs), (ins CPURegs:$rt),
230 "ctc1\t$rt, $fs", []>;
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000231
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000232def MFC1 : FFRGPR<0x00, (outs CPURegs:$rt), (ins FGR32:$fs),
Akira Hatanaka8eea4612011-09-27 22:01:01 +0000233 "mfc1\t$rt, $fs",
234 [(set CPURegs:$rt, (bitconvert FGR32:$fs))]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000235
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000236def MTC1 : FFRGPR<0x04, (outs FGR32:$fs), (ins CPURegs:$rt),
Akira Hatanaka8eea4612011-09-27 22:01:01 +0000237 "mtc1\t$rt, $fs",
238 [(set FGR32:$fs, (bitconvert CPURegs:$rt))]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000239
Akira Hatanakae7126eb2011-11-07 21:32:58 +0000240def DMFC1 : FFRGPR<0x01, (outs CPU64Regs:$rt), (ins FGR64:$fs),
241 "dmfc1\t$rt, $fs",
242 [(set CPU64Regs:$rt, (bitconvert FGR64:$fs))]>;
243
244def DMTC1 : FFRGPR<0x05, (outs FGR64:$fs), (ins CPU64Regs:$rt),
245 "dmtc1\t$rt, $fs",
246 [(set FGR64:$fs, (bitconvert CPU64Regs:$rt))]>;
247
Akira Hatanaka4391bb72011-10-08 03:50:18 +0000248def FMOV_S : FFR1<0x6, 16, "mov", "s", FGR32, FGR32>;
249def FMOV_D32 : FFR1<0x6, 17, "mov", "d", AFGR64, AFGR64>,
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000250 Requires<[NotFP64bit, HasStandardEncoding]>;
Akira Hatanaka4391bb72011-10-08 03:50:18 +0000251def FMOV_D64 : FFR1<0x6, 17, "mov", "d", FGR64, FGR64>,
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000252 Requires<[IsFP64bit, HasStandardEncoding]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000253 let DecoderNamespace = "Mips64";
254}
Bruno Cardoso Lopes5e194602010-01-30 18:29:19 +0000255
Bruno Cardoso Lopes7b76da12008-07-09 04:45:36 +0000256/// Floating Point Memory Instructions
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000257let Predicates = [IsN64, HasStandardEncoding], DecoderNamespace = "Mips64" in {
Akira Hatanaka3d14b9e2012-02-27 19:17:53 +0000258 def LWC1_P8 : FPLoad<0x31, "lwc1", FGR32, mem64>;
259 def SWC1_P8 : FPStore<0x39, "swc1", FGR32, mem64>;
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000260 def LDC164_P8 : FPLoad<0x35, "ldc1", FGR64, mem64> {
261 let isCodeGenOnly =1;
262 }
263 def SDC164_P8 : FPStore<0x3d, "sdc1", FGR64, mem64> {
264 let isCodeGenOnly =1;
265 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000266}
267
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000268let Predicates = [NotN64, HasStandardEncoding] in {
Akira Hatanaka3d14b9e2012-02-27 19:17:53 +0000269 def LWC1 : FPLoad<0x31, "lwc1", FGR32, mem>;
270 def SWC1 : FPStore<0x39, "swc1", FGR32, mem>;
Akira Hatanakab90113a2012-02-27 19:09:08 +0000271}
272
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000273let Predicates = [NotN64, HasMips64, HasStandardEncoding],
Akira Hatanaka36bcc112012-07-31 18:16:49 +0000274 DecoderNamespace = "Mips64" in {
Akira Hatanaka3d14b9e2012-02-27 19:17:53 +0000275 def LDC164 : FPLoad<0x35, "ldc1", FGR64, mem>;
276 def SDC164 : FPStore<0x3d, "sdc1", FGR64, mem>;
Akira Hatanakab90113a2012-02-27 19:09:08 +0000277}
278
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000279let Predicates = [NotN64, NotMips64, HasStandardEncoding] in {
Akira Hatanaka3d14b9e2012-02-27 19:17:53 +0000280 def LDC1 : FPLoad<0x35, "ldc1", AFGR64, mem>;
281 def SDC1 : FPStore<0x3d, "sdc1", AFGR64, mem>;
Akira Hatanaka1acb7df2011-10-11 01:12:52 +0000282}
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000283
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000284// Indexed loads and stores.
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000285let Predicates = [HasMips32r2Or64, HasStandardEncoding] in {
Akira Hatanaka5a7dd432012-09-15 01:52:08 +0000286 def LWXC1 : FPIdxLoad<0x0, "lwxc1", FGR32, CPURegs, load>;
287 def SWXC1 : FPIdxStore<0x8, "swxc1", FGR32, CPURegs, store>;
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000288}
289
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000290let Predicates = [HasMips32r2, NotMips64, HasStandardEncoding] in {
Akira Hatanaka5a7dd432012-09-15 01:52:08 +0000291 def LDXC1 : FPIdxLoad<0x1, "ldxc1", AFGR64, CPURegs, load>;
292 def SDXC1 : FPIdxStore<0x9, "sdxc1", AFGR64, CPURegs, store>;
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000293}
294
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000295let Predicates = [HasMips64, NotN64, HasStandardEncoding], DecoderNamespace="Mips64" in {
Akira Hatanaka5a7dd432012-09-15 01:52:08 +0000296 def LDXC164 : FPIdxLoad<0x1, "ldxc1", FGR64, CPURegs, load>;
297 def SDXC164 : FPIdxStore<0x9, "sdxc1", FGR64, CPURegs, store>;
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000298}
299
300// n64
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000301let Predicates = [IsN64, HasStandardEncoding], isCodeGenOnly=1 in {
Akira Hatanaka5a7dd432012-09-15 01:52:08 +0000302 def LWXC1_P8 : FPIdxLoad<0x0, "lwxc1", FGR32, CPU64Regs, load>;
303 def LDXC164_P8 : FPIdxLoad<0x1, "ldxc1", FGR64, CPU64Regs, load>;
304 def SWXC1_P8 : FPIdxStore<0x8, "swxc1", FGR32, CPU64Regs, store>;
305 def SDXC164_P8 : FPIdxStore<0x9, "sdxc1", FGR64, CPU64Regs, store>;
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000306}
307
Akira Hatanaka36bcc112012-07-31 18:16:49 +0000308// Load/store doubleword indexed unaligned.
309let Predicates = [NotMips64, HasStandardEncoding] in {
310 def LUXC1 : FPIdxLoad<0x5, "luxc1", AFGR64, CPURegs>;
311 def SUXC1 : FPIdxStore<0xd, "suxc1", AFGR64, CPURegs>;
312}
313
314let Predicates = [HasMips64, HasStandardEncoding],
315 DecoderNamespace="Mips64" in {
316 def LUXC164 : FPIdxLoad<0x5, "luxc1", FGR64, CPURegs>;
317 def SUXC164 : FPIdxStore<0xd, "suxc1", FGR64, CPURegs>;
318}
319
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000320/// Floating-point Aritmetic
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000321defm FADD : FFR2P_M<0x00, "add", fadd, 1>;
Akira Hatanakac9289f62011-10-08 03:38:41 +0000322defm FDIV : FFR2P_M<0x03, "div", fdiv>;
323defm FMUL : FFR2P_M<0x02, "mul", fmul, 1>;
324defm FSUB : FFR2P_M<0x01, "sub", fsub>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000325
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000326let Predicates = [HasMips32r2, HasStandardEncoding] in {
Akira Hatanakae4ea2412012-02-25 00:21:52 +0000327 def MADD_S : FMADDSUB<0x4, 0, "madd", "s", fadd, FGR32>;
328 def MSUB_S : FMADDSUB<0x5, 0, "msub", "s", fsub, FGR32>;
329}
330
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000331let Predicates = [HasMips32r2, NoNaNsFPMath, HasStandardEncoding] in {
Akira Hatanakae4ea2412012-02-25 00:21:52 +0000332 def NMADD_S : FNMADDSUB<0x6, 0, "nmadd", "s", fadd, FGR32>;
333 def NMSUB_S : FNMADDSUB<0x7, 0, "nmsub", "s", fsub, FGR32>;
334}
335
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000336let Predicates = [HasMips32r2, NotFP64bit, HasStandardEncoding] in {
Akira Hatanakae4ea2412012-02-25 00:21:52 +0000337 def MADD_D32 : FMADDSUB<0x4, 1, "madd", "d", fadd, AFGR64>;
338 def MSUB_D32 : FMADDSUB<0x5, 1, "msub", "d", fsub, AFGR64>;
339}
340
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000341let Predicates = [HasMips32r2, NotFP64bit, NoNaNsFPMath, HasStandardEncoding] in {
Akira Hatanakae4ea2412012-02-25 00:21:52 +0000342 def NMADD_D32 : FNMADDSUB<0x6, 1, "nmadd", "d", fadd, AFGR64>;
343 def NMSUB_D32 : FNMADDSUB<0x7, 1, "nmsub", "d", fsub, AFGR64>;
344}
345
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000346let Predicates = [HasMips32r2, IsFP64bit, HasStandardEncoding], isCodeGenOnly=1 in {
Akira Hatanakae4ea2412012-02-25 00:21:52 +0000347 def MADD_D64 : FMADDSUB<0x4, 1, "madd", "d", fadd, FGR64>;
348 def MSUB_D64 : FMADDSUB<0x5, 1, "msub", "d", fsub, FGR64>;
349}
350
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000351let Predicates = [HasMips32r2, IsFP64bit, NoNaNsFPMath, HasStandardEncoding],
352 isCodeGenOnly=1 in {
Akira Hatanakae4ea2412012-02-25 00:21:52 +0000353 def NMADD_D64 : FNMADDSUB<0x6, 1, "nmadd", "d", fadd, FGR64>;
354 def NMSUB_D64 : FNMADDSUB<0x7, 1, "nmsub", "d", fsub, FGR64>;
355}
356
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000357//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes7b76da12008-07-09 04:45:36 +0000358// Floating Point Branch Codes
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000359//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000360// Mips branch codes. These correspond to condcode in MipsInstrInfo.h.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000361// They must be kept in synch.
362def MIPS_BRANCH_F : PatLeaf<(i32 0)>;
363def MIPS_BRANCH_T : PatLeaf<(i32 1)>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000364
Bruno Cardoso Lopes7b76da12008-07-09 04:45:36 +0000365/// Floating Point Branch of False/True (Likely)
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000366let isBranch=1, isTerminator=1, hasDelaySlot=1, base=0x8, Uses=[FCR31] in
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000367 class FBRANCH<bits<1> nd, bits<1> tf, PatLeaf op, string asmstr> :
368 FFI<0x11, (outs), (ins brtarget:$dst), !strconcat(asmstr, "\t$dst"),
369 [(MipsFPBrcond op, bb:$dst)]> {
370 let Inst{20-18} = 0;
371 let Inst{17} = nd;
372 let Inst{16} = tf;
373}
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000374
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000375let DecoderMethod = "DecodeBC1" in {
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000376def BC1F : FBRANCH<0, 0, MIPS_BRANCH_F, "bc1f">;
377def BC1T : FBRANCH<0, 1, MIPS_BRANCH_T, "bc1t">;
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000378}
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000379//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes7b76da12008-07-09 04:45:36 +0000380// Floating Point Flag Conditions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000381//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000382// Mips condition codes. They must correspond to condcode in MipsInstrInfo.h.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000383// They must be kept in synch.
384def MIPS_FCOND_F : PatLeaf<(i32 0)>;
385def MIPS_FCOND_UN : PatLeaf<(i32 1)>;
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000386def MIPS_FCOND_OEQ : PatLeaf<(i32 2)>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000387def MIPS_FCOND_UEQ : PatLeaf<(i32 3)>;
388def MIPS_FCOND_OLT : PatLeaf<(i32 4)>;
389def MIPS_FCOND_ULT : PatLeaf<(i32 5)>;
390def MIPS_FCOND_OLE : PatLeaf<(i32 6)>;
391def MIPS_FCOND_ULE : PatLeaf<(i32 7)>;
392def MIPS_FCOND_SF : PatLeaf<(i32 8)>;
393def MIPS_FCOND_NGLE : PatLeaf<(i32 9)>;
394def MIPS_FCOND_SEQ : PatLeaf<(i32 10)>;
395def MIPS_FCOND_NGL : PatLeaf<(i32 11)>;
396def MIPS_FCOND_LT : PatLeaf<(i32 12)>;
397def MIPS_FCOND_NGE : PatLeaf<(i32 13)>;
398def MIPS_FCOND_LE : PatLeaf<(i32 14)>;
399def MIPS_FCOND_NGT : PatLeaf<(i32 15)>;
400
Akira Hatanakac3706192011-11-07 21:37:33 +0000401class FCMP<bits<5> fmt, RegisterClass RC, string typestr> :
402 FCC<fmt, (outs), (ins RC:$fs, RC:$ft, condcode:$cc),
403 !strconcat("c.$cc.", typestr, "\t$fs, $ft"),
404 [(MipsFPCmp RC:$fs, RC:$ft, imm:$cc)]>;
405
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000406/// Floating Point Compare
Akira Hatanaka8ddf6532011-09-09 20:45:50 +0000407let Defs=[FCR31] in {
Akira Hatanakac3706192011-11-07 21:37:33 +0000408 def FCMP_S32 : FCMP<0x10, FGR32, "s">;
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000409 def FCMP_D32 : FCMP<0x11, AFGR64, "d">,
410 Requires<[NotFP64bit, HasStandardEncoding]>;
411 def FCMP_D64 : FCMP<0x11, FGR64, "d">,
412 Requires<[IsFP64bit, HasStandardEncoding]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000413 let DecoderNamespace = "Mips64";
414 }
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000415}
416
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000417//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000418// Floating Point Pseudo-Instructions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000419//===----------------------------------------------------------------------===//
Akira Hatanaka603f69d2012-07-31 19:13:07 +0000420def MOVCCRToCCR : PseudoSE<(outs CCR:$dst), (ins CCR:$src),
421 "# MOVCCRToCCR", []>;
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +0000422
Akira Hatanaka99a2e982011-04-15 19:52:08 +0000423// This pseudo instr gets expanded into 2 mtc1 instrs after register
424// allocation.
425def BuildPairF64 :
Akira Hatanaka603f69d2012-07-31 19:13:07 +0000426 PseudoSE<(outs AFGR64:$dst),
427 (ins CPURegs:$lo, CPURegs:$hi), "",
428 [(set AFGR64:$dst, (MipsBuildPairF64 CPURegs:$lo, CPURegs:$hi))]>;
Akira Hatanaka99a2e982011-04-15 19:52:08 +0000429
430// This pseudo instr gets expanded into 2 mfc1 instrs after register
431// allocation.
432// if n is 0, lower part of src is extracted.
433// if n is 1, higher part of src is extracted.
434def ExtractElementF64 :
Akira Hatanaka603f69d2012-07-31 19:13:07 +0000435 PseudoSE<(outs CPURegs:$dst), (ins AFGR64:$src, i32imm:$n), "",
436 [(set CPURegs:$dst, (MipsExtractElementF64 AFGR64:$src, imm:$n))]>;
Akira Hatanaka99a2e982011-04-15 19:52:08 +0000437
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000438//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes7b76da12008-07-09 04:45:36 +0000439// Floating Point Patterns
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000440//===----------------------------------------------------------------------===//
Akira Hatanaka14180452012-06-14 21:03:23 +0000441def : MipsPat<(f32 fpimm0), (MTC1 ZERO)>;
442def : MipsPat<(f32 fpimm0neg), (FNEG_S (MTC1 ZERO))>;
Bruno Cardoso Lopes7030ae72008-07-30 19:00:31 +0000443
Akira Hatanaka14180452012-06-14 21:03:23 +0000444def : MipsPat<(f32 (sint_to_fp CPURegs:$src)), (CVT_S_W (MTC1 CPURegs:$src))>;
445def : MipsPat<(i32 (fp_to_sint FGR32:$src)), (MFC1 (TRUNC_W_S FGR32:$src))>;
Bruno Cardoso Lopes7030ae72008-07-30 19:00:31 +0000446
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000447let Predicates = [NotFP64bit, HasStandardEncoding] in {
Akira Hatanaka14180452012-06-14 21:03:23 +0000448 def : MipsPat<(f64 (sint_to_fp CPURegs:$src)),
449 (CVT_D32_W (MTC1 CPURegs:$src))>;
450 def : MipsPat<(i32 (fp_to_sint AFGR64:$src)),
451 (MFC1 (TRUNC_W_D32 AFGR64:$src))>;
452 def : MipsPat<(f32 (fround AFGR64:$src)), (CVT_S_D32 AFGR64:$src)>;
453 def : MipsPat<(f64 (fextend FGR32:$src)), (CVT_D32_S FGR32:$src)>;
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +0000454}
455
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000456let Predicates = [IsFP64bit, HasStandardEncoding] in {
Akira Hatanaka14180452012-06-14 21:03:23 +0000457 def : MipsPat<(f64 fpimm0), (DMTC1 ZERO_64)>;
458 def : MipsPat<(f64 fpimm0neg), (FNEG_D64 (DMTC1 ZERO_64))>;
Akira Hatanaka4cae74b2011-11-07 21:38:58 +0000459
Akira Hatanaka14180452012-06-14 21:03:23 +0000460 def : MipsPat<(f64 (sint_to_fp CPURegs:$src)),
461 (CVT_D64_W (MTC1 CPURegs:$src))>;
462 def : MipsPat<(f32 (sint_to_fp CPU64Regs:$src)),
463 (CVT_S_L (DMTC1 CPU64Regs:$src))>;
464 def : MipsPat<(f64 (sint_to_fp CPU64Regs:$src)),
465 (CVT_D64_L (DMTC1 CPU64Regs:$src))>;
Akira Hatanaka4cae74b2011-11-07 21:38:58 +0000466
Akira Hatanaka14180452012-06-14 21:03:23 +0000467 def : MipsPat<(i32 (fp_to_sint FGR64:$src)),
468 (MFC1 (TRUNC_W_D64 FGR64:$src))>;
469 def : MipsPat<(i64 (fp_to_sint FGR32:$src)), (DMFC1 (TRUNC_L_S FGR32:$src))>;
470 def : MipsPat<(i64 (fp_to_sint FGR64:$src)),
471 (DMFC1 (TRUNC_L_D64 FGR64:$src))>;
Akira Hatanaka4cae74b2011-11-07 21:38:58 +0000472
Akira Hatanaka14180452012-06-14 21:03:23 +0000473 def : MipsPat<(f32 (fround FGR64:$src)), (CVT_S_D64 FGR64:$src)>;
474 def : MipsPat<(f64 (fextend FGR32:$src)), (CVT_D64_S FGR32:$src)>;
Akira Hatanakae3186772012-02-16 17:48:20 +0000475}