blob: 46b9a19376ed6883e5d15ec735df7a90b3d3fdbf [file] [log] [blame]
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001//===-- ARMISelDAGToDAG.cpp - A dag to dag inst selector for ARM ----------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines an instruction selector for the ARM target.
11//
12//===----------------------------------------------------------------------===//
13
14#include "ARM.h"
Evan Chenga8e29892007-01-19 07:51:42 +000015#include "ARMISelLowering.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000016#include "ARMTargetMachine.h"
Evan Chenga8e29892007-01-19 07:51:42 +000017#include "ARMAddressingModes.h"
Rafael Espindola84b19be2006-07-16 01:02:57 +000018#include "llvm/CallingConv.h"
Evan Chenga8e29892007-01-19 07:51:42 +000019#include "llvm/Constants.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000020#include "llvm/DerivedTypes.h"
21#include "llvm/Function.h"
22#include "llvm/Intrinsics.h"
23#include "llvm/CodeGen/MachineFrameInfo.h"
24#include "llvm/CodeGen/MachineFunction.h"
25#include "llvm/CodeGen/MachineInstrBuilder.h"
26#include "llvm/CodeGen/SelectionDAG.h"
27#include "llvm/CodeGen/SelectionDAGISel.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000028#include "llvm/Target/TargetLowering.h"
Chris Lattner72939122007-05-03 00:32:00 +000029#include "llvm/Target/TargetOptions.h"
Chris Lattner3d62d782008-02-03 05:43:57 +000030#include "llvm/Support/Compiler.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000031#include "llvm/Support/Debug.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000032using namespace llvm;
33
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000034//===--------------------------------------------------------------------===//
35/// ARMDAGToDAGISel - ARM specific code to select ARM machine
36/// instructions for SelectionDAG operations.
37///
38namespace {
39class ARMDAGToDAGISel : public SelectionDAGISel {
Evan Cheng3f7eb8e2008-09-18 07:24:33 +000040 ARMTargetMachine &TM;
41
42 ARMTargetLowering ARMLowering;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000043
Evan Chenga8e29892007-01-19 07:51:42 +000044 /// Subtarget - Keep a pointer to the ARMSubtarget around so that we can
45 /// make the right decision when generating code for different targets.
46 const ARMSubtarget *Subtarget;
47
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000048public:
Evan Cheng3f7eb8e2008-09-18 07:24:33 +000049 explicit ARMDAGToDAGISel(ARMTargetMachine &tm)
50 : SelectionDAGISel(ARMLowering), TM(tm), ARMLowering(tm),
Evan Chenga8e29892007-01-19 07:51:42 +000051 Subtarget(&TM.getSubtarget<ARMSubtarget>()) {
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000052 }
53
Evan Chenga8e29892007-01-19 07:51:42 +000054 virtual const char *getPassName() const {
55 return "ARM Instruction Selection";
56 }
57
Dan Gohman475871a2008-07-27 21:46:04 +000058 SDNode *Select(SDValue Op);
Dan Gohmanf350b272008-08-23 02:25:05 +000059 virtual void InstructionSelect();
Dan Gohman475871a2008-07-27 21:46:04 +000060 bool SelectAddrMode2(SDValue Op, SDValue N, SDValue &Base,
61 SDValue &Offset, SDValue &Opc);
62 bool SelectAddrMode2Offset(SDValue Op, SDValue N,
63 SDValue &Offset, SDValue &Opc);
64 bool SelectAddrMode3(SDValue Op, SDValue N, SDValue &Base,
65 SDValue &Offset, SDValue &Opc);
66 bool SelectAddrMode3Offset(SDValue Op, SDValue N,
67 SDValue &Offset, SDValue &Opc);
68 bool SelectAddrMode5(SDValue Op, SDValue N, SDValue &Base,
69 SDValue &Offset);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000070
Dan Gohman475871a2008-07-27 21:46:04 +000071 bool SelectAddrModePC(SDValue Op, SDValue N, SDValue &Offset,
72 SDValue &Label);
Evan Chenga8e29892007-01-19 07:51:42 +000073
Dan Gohman475871a2008-07-27 21:46:04 +000074 bool SelectThumbAddrModeRR(SDValue Op, SDValue N, SDValue &Base,
75 SDValue &Offset);
76 bool SelectThumbAddrModeRI5(SDValue Op, SDValue N, unsigned Scale,
77 SDValue &Base, SDValue &OffImm,
78 SDValue &Offset);
79 bool SelectThumbAddrModeS1(SDValue Op, SDValue N, SDValue &Base,
80 SDValue &OffImm, SDValue &Offset);
81 bool SelectThumbAddrModeS2(SDValue Op, SDValue N, SDValue &Base,
82 SDValue &OffImm, SDValue &Offset);
83 bool SelectThumbAddrModeS4(SDValue Op, SDValue N, SDValue &Base,
84 SDValue &OffImm, SDValue &Offset);
85 bool SelectThumbAddrModeSP(SDValue Op, SDValue N, SDValue &Base,
86 SDValue &OffImm);
Evan Chenga8e29892007-01-19 07:51:42 +000087
Dan Gohman475871a2008-07-27 21:46:04 +000088 bool SelectShifterOperandReg(SDValue Op, SDValue N, SDValue &A,
89 SDValue &B, SDValue &C);
Evan Chenga8e29892007-01-19 07:51:42 +000090
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000091 // Include the pieces autogenerated from the target description.
92#include "ARMGenDAGISel.inc"
93};
Evan Chenga8e29892007-01-19 07:51:42 +000094}
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000095
Dan Gohmanf350b272008-08-23 02:25:05 +000096void ARMDAGToDAGISel::InstructionSelect() {
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000097 DEBUG(BB->dump());
98
Dan Gohmanad3460c2008-08-21 16:36:34 +000099 SelectRoot();
Dan Gohmanf350b272008-08-23 02:25:05 +0000100 CurDAG->RemoveDeadNodes();
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000101}
102
Dan Gohman475871a2008-07-27 21:46:04 +0000103bool ARMDAGToDAGISel::SelectAddrMode2(SDValue Op, SDValue N,
104 SDValue &Base, SDValue &Offset,
105 SDValue &Opc) {
Evan Chenga13fd102007-03-13 21:05:54 +0000106 if (N.getOpcode() == ISD::MUL) {
107 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
108 // X * [3,5,9] -> X + X * [2,4,8] etc.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000109 int RHSC = (int)RHS->getZExtValue();
Evan Chenga13fd102007-03-13 21:05:54 +0000110 if (RHSC & 1) {
111 RHSC = RHSC & ~1;
112 ARM_AM::AddrOpc AddSub = ARM_AM::add;
113 if (RHSC < 0) {
114 AddSub = ARM_AM::sub;
115 RHSC = - RHSC;
116 }
117 if (isPowerOf2_32(RHSC)) {
118 unsigned ShAmt = Log2_32(RHSC);
119 Base = Offset = N.getOperand(0);
120 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, ShAmt,
121 ARM_AM::lsl),
122 MVT::i32);
123 return true;
124 }
125 }
126 }
127 }
128
Evan Chenga8e29892007-01-19 07:51:42 +0000129 if (N.getOpcode() != ISD::ADD && N.getOpcode() != ISD::SUB) {
130 Base = N;
131 if (N.getOpcode() == ISD::FrameIndex) {
132 int FI = cast<FrameIndexSDNode>(N)->getIndex();
133 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
134 } else if (N.getOpcode() == ARMISD::Wrapper) {
135 Base = N.getOperand(0);
136 }
137 Offset = CurDAG->getRegister(0, MVT::i32);
138 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(ARM_AM::add, 0,
139 ARM_AM::no_shift),
140 MVT::i32);
Rafael Espindola6e8c6492006-11-08 17:07:32 +0000141 return true;
142 }
Evan Chenga8e29892007-01-19 07:51:42 +0000143
144 // Match simple R +/- imm12 operands.
145 if (N.getOpcode() == ISD::ADD)
146 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000147 int RHSC = (int)RHS->getZExtValue();
Evan Chenge966d642007-01-24 02:45:25 +0000148 if ((RHSC >= 0 && RHSC < 0x1000) ||
149 (RHSC < 0 && RHSC > -0x1000)) { // 12 bits.
Evan Chenga8e29892007-01-19 07:51:42 +0000150 Base = N.getOperand(0);
Evan Chenge966d642007-01-24 02:45:25 +0000151 if (Base.getOpcode() == ISD::FrameIndex) {
152 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
153 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
154 }
Evan Chenga8e29892007-01-19 07:51:42 +0000155 Offset = CurDAG->getRegister(0, MVT::i32);
Evan Chenge966d642007-01-24 02:45:25 +0000156
157 ARM_AM::AddrOpc AddSub = ARM_AM::add;
158 if (RHSC < 0) {
159 AddSub = ARM_AM::sub;
160 RHSC = - RHSC;
161 }
162 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, RHSC,
Evan Chenga8e29892007-01-19 07:51:42 +0000163 ARM_AM::no_shift),
164 MVT::i32);
165 return true;
Rafael Espindola6e8c6492006-11-08 17:07:32 +0000166 }
Evan Chenga8e29892007-01-19 07:51:42 +0000167 }
168
169 // Otherwise this is R +/- [possibly shifted] R
170 ARM_AM::AddrOpc AddSub = N.getOpcode() == ISD::ADD ? ARM_AM::add:ARM_AM::sub;
171 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N.getOperand(1));
172 unsigned ShAmt = 0;
173
174 Base = N.getOperand(0);
175 Offset = N.getOperand(1);
176
177 if (ShOpcVal != ARM_AM::no_shift) {
178 // Check to see if the RHS of the shift is a constant, if not, we can't fold
179 // it.
180 if (ConstantSDNode *Sh =
181 dyn_cast<ConstantSDNode>(N.getOperand(1).getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000182 ShAmt = Sh->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000183 Offset = N.getOperand(1).getOperand(0);
184 } else {
185 ShOpcVal = ARM_AM::no_shift;
Rafael Espindola6e8c6492006-11-08 17:07:32 +0000186 }
187 }
Evan Chenga8e29892007-01-19 07:51:42 +0000188
189 // Try matching (R shl C) + (R).
190 if (N.getOpcode() == ISD::ADD && ShOpcVal == ARM_AM::no_shift) {
191 ShOpcVal = ARM_AM::getShiftOpcForNode(N.getOperand(0));
192 if (ShOpcVal != ARM_AM::no_shift) {
193 // Check to see if the RHS of the shift is a constant, if not, we can't
194 // fold it.
195 if (ConstantSDNode *Sh =
196 dyn_cast<ConstantSDNode>(N.getOperand(0).getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000197 ShAmt = Sh->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000198 Offset = N.getOperand(0).getOperand(0);
199 Base = N.getOperand(1);
200 } else {
201 ShOpcVal = ARM_AM::no_shift;
202 }
203 }
204 }
205
206 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, ShAmt, ShOpcVal),
207 MVT::i32);
Rafael Espindola6e8c6492006-11-08 17:07:32 +0000208 return true;
209}
210
Dan Gohman475871a2008-07-27 21:46:04 +0000211bool ARMDAGToDAGISel::SelectAddrMode2Offset(SDValue Op, SDValue N,
212 SDValue &Offset, SDValue &Opc) {
Evan Chenga8e29892007-01-19 07:51:42 +0000213 unsigned Opcode = Op.getOpcode();
214 ISD::MemIndexedMode AM = (Opcode == ISD::LOAD)
215 ? cast<LoadSDNode>(Op)->getAddressingMode()
216 : cast<StoreSDNode>(Op)->getAddressingMode();
217 ARM_AM::AddrOpc AddSub = (AM == ISD::PRE_INC || AM == ISD::POST_INC)
218 ? ARM_AM::add : ARM_AM::sub;
219 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000220 int Val = (int)C->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000221 if (Val >= 0 && Val < 0x1000) { // 12 bits.
222 Offset = CurDAG->getRegister(0, MVT::i32);
223 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, Val,
224 ARM_AM::no_shift),
225 MVT::i32);
226 return true;
227 }
228 }
229
230 Offset = N;
231 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N);
232 unsigned ShAmt = 0;
233 if (ShOpcVal != ARM_AM::no_shift) {
234 // Check to see if the RHS of the shift is a constant, if not, we can't fold
235 // it.
236 if (ConstantSDNode *Sh = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000237 ShAmt = Sh->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000238 Offset = N.getOperand(0);
239 } else {
240 ShOpcVal = ARM_AM::no_shift;
241 }
242 }
243
244 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, ShAmt, ShOpcVal),
245 MVT::i32);
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000246 return true;
247}
248
Evan Chenga8e29892007-01-19 07:51:42 +0000249
Dan Gohman475871a2008-07-27 21:46:04 +0000250bool ARMDAGToDAGISel::SelectAddrMode3(SDValue Op, SDValue N,
251 SDValue &Base, SDValue &Offset,
252 SDValue &Opc) {
Evan Chenga8e29892007-01-19 07:51:42 +0000253 if (N.getOpcode() == ISD::SUB) {
254 // X - C is canonicalize to X + -C, no need to handle it here.
255 Base = N.getOperand(0);
256 Offset = N.getOperand(1);
257 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(ARM_AM::sub, 0),MVT::i32);
258 return true;
259 }
260
261 if (N.getOpcode() != ISD::ADD) {
262 Base = N;
263 if (N.getOpcode() == ISD::FrameIndex) {
264 int FI = cast<FrameIndexSDNode>(N)->getIndex();
265 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
266 }
267 Offset = CurDAG->getRegister(0, MVT::i32);
268 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(ARM_AM::add, 0),MVT::i32);
269 return true;
270 }
271
272 // If the RHS is +/- imm8, fold into addr mode.
273 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000274 int RHSC = (int)RHS->getZExtValue();
Evan Chenge966d642007-01-24 02:45:25 +0000275 if ((RHSC >= 0 && RHSC < 256) ||
276 (RHSC < 0 && RHSC > -256)) { // note -256 itself isn't allowed.
Evan Chenga8e29892007-01-19 07:51:42 +0000277 Base = N.getOperand(0);
Evan Chenge966d642007-01-24 02:45:25 +0000278 if (Base.getOpcode() == ISD::FrameIndex) {
279 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
280 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
281 }
Evan Chenga8e29892007-01-19 07:51:42 +0000282 Offset = CurDAG->getRegister(0, MVT::i32);
Evan Chenge966d642007-01-24 02:45:25 +0000283
284 ARM_AM::AddrOpc AddSub = ARM_AM::add;
285 if (RHSC < 0) {
286 AddSub = ARM_AM::sub;
287 RHSC = - RHSC;
288 }
289 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(AddSub, RHSC),MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000290 return true;
291 }
292 }
293
294 Base = N.getOperand(0);
295 Offset = N.getOperand(1);
296 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(ARM_AM::add, 0), MVT::i32);
297 return true;
298}
299
Dan Gohman475871a2008-07-27 21:46:04 +0000300bool ARMDAGToDAGISel::SelectAddrMode3Offset(SDValue Op, SDValue N,
301 SDValue &Offset, SDValue &Opc) {
Evan Chenga8e29892007-01-19 07:51:42 +0000302 unsigned Opcode = Op.getOpcode();
303 ISD::MemIndexedMode AM = (Opcode == ISD::LOAD)
304 ? cast<LoadSDNode>(Op)->getAddressingMode()
305 : cast<StoreSDNode>(Op)->getAddressingMode();
306 ARM_AM::AddrOpc AddSub = (AM == ISD::PRE_INC || AM == ISD::POST_INC)
307 ? ARM_AM::add : ARM_AM::sub;
308 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000309 int Val = (int)C->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000310 if (Val >= 0 && Val < 256) {
311 Offset = CurDAG->getRegister(0, MVT::i32);
312 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(AddSub, Val), MVT::i32);
313 return true;
314 }
315 }
316
317 Offset = N;
318 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(AddSub, 0), MVT::i32);
319 return true;
320}
321
322
Dan Gohman475871a2008-07-27 21:46:04 +0000323bool ARMDAGToDAGISel::SelectAddrMode5(SDValue Op, SDValue N,
324 SDValue &Base, SDValue &Offset) {
Evan Chenga8e29892007-01-19 07:51:42 +0000325 if (N.getOpcode() != ISD::ADD) {
326 Base = N;
327 if (N.getOpcode() == ISD::FrameIndex) {
328 int FI = cast<FrameIndexSDNode>(N)->getIndex();
329 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
330 } else if (N.getOpcode() == ARMISD::Wrapper) {
331 Base = N.getOperand(0);
332 }
333 Offset = CurDAG->getTargetConstant(ARM_AM::getAM5Opc(ARM_AM::add, 0),
334 MVT::i32);
335 return true;
336 }
337
338 // If the RHS is +/- imm8, fold into addr mode.
339 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000340 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000341 if ((RHSC & 3) == 0) { // The constant is implicitly multiplied by 4.
342 RHSC >>= 2;
Evan Chenge966d642007-01-24 02:45:25 +0000343 if ((RHSC >= 0 && RHSC < 256) ||
344 (RHSC < 0 && RHSC > -256)) { // note -256 itself isn't allowed.
Evan Chenga8e29892007-01-19 07:51:42 +0000345 Base = N.getOperand(0);
Evan Chenge966d642007-01-24 02:45:25 +0000346 if (Base.getOpcode() == ISD::FrameIndex) {
347 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
348 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
349 }
350
351 ARM_AM::AddrOpc AddSub = ARM_AM::add;
352 if (RHSC < 0) {
353 AddSub = ARM_AM::sub;
354 RHSC = - RHSC;
355 }
356 Offset = CurDAG->getTargetConstant(ARM_AM::getAM5Opc(AddSub, RHSC),
Evan Chenga8e29892007-01-19 07:51:42 +0000357 MVT::i32);
358 return true;
359 }
360 }
361 }
362
363 Base = N;
364 Offset = CurDAG->getTargetConstant(ARM_AM::getAM5Opc(ARM_AM::add, 0),
365 MVT::i32);
366 return true;
367}
368
Dan Gohman475871a2008-07-27 21:46:04 +0000369bool ARMDAGToDAGISel::SelectAddrModePC(SDValue Op, SDValue N,
370 SDValue &Offset, SDValue &Label) {
Evan Chenga8e29892007-01-19 07:51:42 +0000371 if (N.getOpcode() == ARMISD::PIC_ADD && N.hasOneUse()) {
372 Offset = N.getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +0000373 SDValue N1 = N.getOperand(1);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000374 Label = CurDAG->getTargetConstant(cast<ConstantSDNode>(N1)->getZExtValue(),
Evan Chenga8e29892007-01-19 07:51:42 +0000375 MVT::i32);
376 return true;
377 }
378 return false;
379}
380
Dan Gohman475871a2008-07-27 21:46:04 +0000381bool ARMDAGToDAGISel::SelectThumbAddrModeRR(SDValue Op, SDValue N,
382 SDValue &Base, SDValue &Offset){
Evan Chengc38f2bc2007-01-23 22:59:13 +0000383 if (N.getOpcode() != ISD::ADD) {
384 Base = N;
385 // We must materialize a zero in a reg! Returning an constant here won't
386 // work since its node is -1 so it won't get added to the selection queue.
387 // Explicitly issue a tMOVri8 node!
Dan Gohman475871a2008-07-27 21:46:04 +0000388 Offset = SDValue(CurDAG->getTargetNode(ARM::tMOVi8, MVT::i32,
Evan Chengc38f2bc2007-01-23 22:59:13 +0000389 CurDAG->getTargetConstant(0, MVT::i32)), 0);
390 return true;
391 }
392
Evan Chenga8e29892007-01-19 07:51:42 +0000393 Base = N.getOperand(0);
394 Offset = N.getOperand(1);
395 return true;
396}
397
Evan Cheng79d43262007-01-24 02:21:22 +0000398bool
Dan Gohman475871a2008-07-27 21:46:04 +0000399ARMDAGToDAGISel::SelectThumbAddrModeRI5(SDValue Op, SDValue N,
400 unsigned Scale, SDValue &Base,
401 SDValue &OffImm, SDValue &Offset) {
Evan Cheng79d43262007-01-24 02:21:22 +0000402 if (Scale == 4) {
Dan Gohman475871a2008-07-27 21:46:04 +0000403 SDValue TmpBase, TmpOffImm;
Evan Cheng79d43262007-01-24 02:21:22 +0000404 if (SelectThumbAddrModeSP(Op, N, TmpBase, TmpOffImm))
405 return false; // We want to select tLDRspi / tSTRspi instead.
Evan Cheng012f2d92007-01-24 08:53:17 +0000406 if (N.getOpcode() == ARMISD::Wrapper &&
407 N.getOperand(0).getOpcode() == ISD::TargetConstantPool)
408 return false; // We want to select tLDRpci instead.
Evan Cheng79d43262007-01-24 02:21:22 +0000409 }
410
Evan Chenga8e29892007-01-19 07:51:42 +0000411 if (N.getOpcode() != ISD::ADD) {
412 Base = (N.getOpcode() == ARMISD::Wrapper) ? N.getOperand(0) : N;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000413 Offset = CurDAG->getRegister(0, MVT::i32);
414 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000415 return true;
416 }
417
Evan Chengad0e4652007-02-06 00:22:06 +0000418 // Thumb does not have [sp, r] address mode.
419 RegisterSDNode *LHSR = dyn_cast<RegisterSDNode>(N.getOperand(0));
420 RegisterSDNode *RHSR = dyn_cast<RegisterSDNode>(N.getOperand(1));
421 if ((LHSR && LHSR->getReg() == ARM::SP) ||
422 (RHSR && RHSR->getReg() == ARM::SP)) {
423 Base = N;
424 Offset = CurDAG->getRegister(0, MVT::i32);
425 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
426 return true;
427 }
428
Evan Chenga8e29892007-01-19 07:51:42 +0000429 // If the RHS is + imm5 * scale, fold into addr mode.
430 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000431 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000432 if ((RHSC & (Scale-1)) == 0) { // The constant is implicitly multiplied.
433 RHSC /= Scale;
434 if (RHSC >= 0 && RHSC < 32) {
435 Base = N.getOperand(0);
Evan Chengc38f2bc2007-01-23 22:59:13 +0000436 Offset = CurDAG->getRegister(0, MVT::i32);
437 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000438 return true;
439 }
440 }
441 }
442
Evan Chengc38f2bc2007-01-23 22:59:13 +0000443 Base = N.getOperand(0);
444 Offset = N.getOperand(1);
445 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
446 return true;
Evan Chenga8e29892007-01-19 07:51:42 +0000447}
448
Dan Gohman475871a2008-07-27 21:46:04 +0000449bool ARMDAGToDAGISel::SelectThumbAddrModeS1(SDValue Op, SDValue N,
450 SDValue &Base, SDValue &OffImm,
451 SDValue &Offset) {
Evan Chengcea117d2007-01-30 02:35:32 +0000452 return SelectThumbAddrModeRI5(Op, N, 1, Base, OffImm, Offset);
Evan Chenga8e29892007-01-19 07:51:42 +0000453}
454
Dan Gohman475871a2008-07-27 21:46:04 +0000455bool ARMDAGToDAGISel::SelectThumbAddrModeS2(SDValue Op, SDValue N,
456 SDValue &Base, SDValue &OffImm,
457 SDValue &Offset) {
Evan Chengcea117d2007-01-30 02:35:32 +0000458 return SelectThumbAddrModeRI5(Op, N, 2, Base, OffImm, Offset);
Evan Chenga8e29892007-01-19 07:51:42 +0000459}
460
Dan Gohman475871a2008-07-27 21:46:04 +0000461bool ARMDAGToDAGISel::SelectThumbAddrModeS4(SDValue Op, SDValue N,
462 SDValue &Base, SDValue &OffImm,
463 SDValue &Offset) {
Evan Chengcea117d2007-01-30 02:35:32 +0000464 return SelectThumbAddrModeRI5(Op, N, 4, Base, OffImm, Offset);
Evan Chenga8e29892007-01-19 07:51:42 +0000465}
466
Dan Gohman475871a2008-07-27 21:46:04 +0000467bool ARMDAGToDAGISel::SelectThumbAddrModeSP(SDValue Op, SDValue N,
468 SDValue &Base, SDValue &OffImm) {
Evan Chenga8e29892007-01-19 07:51:42 +0000469 if (N.getOpcode() == ISD::FrameIndex) {
470 int FI = cast<FrameIndexSDNode>(N)->getIndex();
471 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
Evan Cheng79d43262007-01-24 02:21:22 +0000472 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000473 return true;
474 }
Evan Cheng79d43262007-01-24 02:21:22 +0000475
Evan Chengad0e4652007-02-06 00:22:06 +0000476 if (N.getOpcode() != ISD::ADD)
477 return false;
478
479 RegisterSDNode *LHSR = dyn_cast<RegisterSDNode>(N.getOperand(0));
Evan Cheng8c1a73a2007-02-06 09:11:20 +0000480 if (N.getOperand(0).getOpcode() == ISD::FrameIndex ||
481 (LHSR && LHSR->getReg() == ARM::SP)) {
Evan Cheng79d43262007-01-24 02:21:22 +0000482 // If the RHS is + imm8 * scale, fold into addr mode.
483 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000484 int RHSC = (int)RHS->getZExtValue();
Evan Cheng79d43262007-01-24 02:21:22 +0000485 if ((RHSC & 3) == 0) { // The constant is implicitly multiplied.
486 RHSC >>= 2;
487 if (RHSC >= 0 && RHSC < 256) {
Evan Chengad0e4652007-02-06 00:22:06 +0000488 Base = N.getOperand(0);
Evan Cheng8c1a73a2007-02-06 09:11:20 +0000489 if (Base.getOpcode() == ISD::FrameIndex) {
490 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
491 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
492 }
Evan Cheng79d43262007-01-24 02:21:22 +0000493 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
494 return true;
495 }
496 }
497 }
498 }
Evan Chenga8e29892007-01-19 07:51:42 +0000499
500 return false;
501}
502
Dan Gohman475871a2008-07-27 21:46:04 +0000503bool ARMDAGToDAGISel::SelectShifterOperandReg(SDValue Op,
504 SDValue N,
505 SDValue &BaseReg,
506 SDValue &ShReg,
507 SDValue &Opc) {
Evan Chenga8e29892007-01-19 07:51:42 +0000508 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N);
509
510 // Don't match base register only case. That is matched to a separate
511 // lower complexity pattern with explicit register operand.
512 if (ShOpcVal == ARM_AM::no_shift) return false;
513
514 BaseReg = N.getOperand(0);
515 unsigned ShImmVal = 0;
516 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
517 ShReg = CurDAG->getRegister(0, MVT::i32);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000518 ShImmVal = RHS->getZExtValue() & 31;
Evan Chenga8e29892007-01-19 07:51:42 +0000519 } else {
520 ShReg = N.getOperand(1);
521 }
522 Opc = CurDAG->getTargetConstant(ARM_AM::getSORegOpc(ShOpcVal, ShImmVal),
523 MVT::i32);
524 return true;
525}
526
Evan Chengee568cf2007-07-05 07:15:27 +0000527/// getAL - Returns a ARMCC::AL immediate node.
Dan Gohman475871a2008-07-27 21:46:04 +0000528static inline SDValue getAL(SelectionDAG *CurDAG) {
Evan Cheng44bec522007-05-15 01:29:07 +0000529 return CurDAG->getTargetConstant((uint64_t)ARMCC::AL, MVT::i32);
530}
531
Evan Chenga8e29892007-01-19 07:51:42 +0000532
Dan Gohman475871a2008-07-27 21:46:04 +0000533SDNode *ARMDAGToDAGISel::Select(SDValue Op) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000534 SDNode *N = Op.getNode();
Evan Chenga8e29892007-01-19 07:51:42 +0000535
Dan Gohmane8be6c62008-07-17 19:10:17 +0000536 if (N->isMachineOpcode())
Evan Chenga8e29892007-01-19 07:51:42 +0000537 return NULL; // Already selected.
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000538
539 switch (N->getOpcode()) {
Evan Chenga8e29892007-01-19 07:51:42 +0000540 default: break;
541 case ISD::Constant: {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000542 unsigned Val = cast<ConstantSDNode>(N)->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000543 bool UseCP = true;
544 if (Subtarget->isThumb())
545 UseCP = (Val > 255 && // MOV
546 ~Val > 255 && // MOV + MVN
547 !ARM_AM::isThumbImmShiftedVal(Val)); // MOV + LSL
548 else
549 UseCP = (ARM_AM::getSOImmVal(Val) == -1 && // MOV
550 ARM_AM::getSOImmVal(~Val) == -1 && // MVN
551 !ARM_AM::isSOImmTwoPartVal(Val)); // two instrs.
552 if (UseCP) {
Dan Gohman475871a2008-07-27 21:46:04 +0000553 SDValue CPIdx =
Evan Chenga8e29892007-01-19 07:51:42 +0000554 CurDAG->getTargetConstantPool(ConstantInt::get(Type::Int32Ty, Val),
555 TLI.getPointerTy());
Evan Cheng012f2d92007-01-24 08:53:17 +0000556
557 SDNode *ResNode;
558 if (Subtarget->isThumb())
Evan Chengfa775d02007-03-19 07:20:03 +0000559 ResNode = CurDAG->getTargetNode(ARM::tLDRcp, MVT::i32, MVT::Other,
Evan Cheng012f2d92007-01-24 08:53:17 +0000560 CPIdx, CurDAG->getEntryNode());
561 else {
Dan Gohman475871a2008-07-27 21:46:04 +0000562 SDValue Ops[] = {
Evan Cheng012f2d92007-01-24 08:53:17 +0000563 CPIdx,
564 CurDAG->getRegister(0, MVT::i32),
565 CurDAG->getTargetConstant(0, MVT::i32),
Evan Chengee568cf2007-07-05 07:15:27 +0000566 getAL(CurDAG),
567 CurDAG->getRegister(0, MVT::i32),
Evan Cheng012f2d92007-01-24 08:53:17 +0000568 CurDAG->getEntryNode()
569 };
Evan Chengee568cf2007-07-05 07:15:27 +0000570 ResNode=CurDAG->getTargetNode(ARM::LDRcp, MVT::i32, MVT::Other, Ops, 6);
Evan Cheng012f2d92007-01-24 08:53:17 +0000571 }
Dan Gohman475871a2008-07-27 21:46:04 +0000572 ReplaceUses(Op, SDValue(ResNode, 0));
Evan Chenga8e29892007-01-19 07:51:42 +0000573 return NULL;
574 }
575
576 // Other cases are autogenerated.
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000577 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000578 }
Rafael Espindolaf819a492006-11-09 13:58:55 +0000579 case ISD::FrameIndex: {
Evan Chenga8e29892007-01-19 07:51:42 +0000580 // Selects to ADDri FI, 0 which in turn will become ADDri SP, imm.
Rafael Espindolaf819a492006-11-09 13:58:55 +0000581 int FI = cast<FrameIndexSDNode>(N)->getIndex();
Dan Gohman475871a2008-07-27 21:46:04 +0000582 SDValue TFI = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
Evan Cheng44bec522007-05-15 01:29:07 +0000583 if (Subtarget->isThumb())
584 return CurDAG->SelectNodeTo(N, ARM::tADDrSPi, MVT::i32, TFI,
585 CurDAG->getTargetConstant(0, MVT::i32));
Evan Chengee568cf2007-07-05 07:15:27 +0000586 else {
Dan Gohman475871a2008-07-27 21:46:04 +0000587 SDValue Ops[] = { TFI, CurDAG->getTargetConstant(0, MVT::i32),
Evan Cheng13ab0202007-07-10 18:08:01 +0000588 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
589 CurDAG->getRegister(0, MVT::i32) };
590 return CurDAG->SelectNodeTo(N, ARM::ADDri, MVT::i32, Ops, 5);
Evan Chengee568cf2007-07-05 07:15:27 +0000591 }
Evan Chenga8e29892007-01-19 07:51:42 +0000592 }
Evan Chengad0e4652007-02-06 00:22:06 +0000593 case ISD::ADD: {
594 // Select add sp, c to tADDhirr.
Dan Gohman475871a2008-07-27 21:46:04 +0000595 SDValue N0 = Op.getOperand(0);
596 SDValue N1 = Op.getOperand(1);
Evan Chengad0e4652007-02-06 00:22:06 +0000597 RegisterSDNode *LHSR = dyn_cast<RegisterSDNode>(Op.getOperand(0));
598 RegisterSDNode *RHSR = dyn_cast<RegisterSDNode>(Op.getOperand(1));
599 if (LHSR && LHSR->getReg() == ARM::SP) {
600 std::swap(N0, N1);
601 std::swap(LHSR, RHSR);
602 }
603 if (RHSR && RHSR->getReg() == ARM::SP) {
604 AddToISelQueue(N0);
605 AddToISelQueue(N1);
606 return CurDAG->SelectNodeTo(N, ARM::tADDhirr, Op.getValueType(), N0, N1);
607 }
608 break;
609 }
Evan Chenga8e29892007-01-19 07:51:42 +0000610 case ISD::MUL:
Evan Cheng79d43262007-01-24 02:21:22 +0000611 if (Subtarget->isThumb())
612 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000613 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000614 unsigned RHSV = C->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000615 if (!RHSV) break;
616 if (isPowerOf2_32(RHSV-1)) { // 2^n+1?
Dan Gohman475871a2008-07-27 21:46:04 +0000617 SDValue V = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +0000618 AddToISelQueue(V);
619 unsigned ShImm = ARM_AM::getSORegOpc(ARM_AM::lsl, Log2_32(RHSV-1));
Dan Gohman475871a2008-07-27 21:46:04 +0000620 SDValue Ops[] = { V, V, CurDAG->getRegister(0, MVT::i32),
Evan Cheng44bec522007-05-15 01:29:07 +0000621 CurDAG->getTargetConstant(ShImm, MVT::i32),
Evan Cheng13ab0202007-07-10 18:08:01 +0000622 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
623 CurDAG->getRegister(0, MVT::i32) };
624 return CurDAG->SelectNodeTo(N, ARM::ADDrs, MVT::i32, Ops, 7);
Evan Chenga8e29892007-01-19 07:51:42 +0000625 }
626 if (isPowerOf2_32(RHSV+1)) { // 2^n-1?
Dan Gohman475871a2008-07-27 21:46:04 +0000627 SDValue V = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +0000628 AddToISelQueue(V);
629 unsigned ShImm = ARM_AM::getSORegOpc(ARM_AM::lsl, Log2_32(RHSV+1));
Dan Gohman475871a2008-07-27 21:46:04 +0000630 SDValue Ops[] = { V, V, CurDAG->getRegister(0, MVT::i32),
Evan Cheng44bec522007-05-15 01:29:07 +0000631 CurDAG->getTargetConstant(ShImm, MVT::i32),
Evan Chengee568cf2007-07-05 07:15:27 +0000632 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
Evan Cheng13ab0202007-07-10 18:08:01 +0000633 CurDAG->getRegister(0, MVT::i32) };
634 return CurDAG->SelectNodeTo(N, ARM::RSBrs, MVT::i32, Ops, 7);
Evan Chenga8e29892007-01-19 07:51:42 +0000635 }
636 }
637 break;
638 case ARMISD::FMRRD:
639 AddToISelQueue(Op.getOperand(0));
640 return CurDAG->getTargetNode(ARM::FMRRD, MVT::i32, MVT::i32,
Evan Chengee568cf2007-07-05 07:15:27 +0000641 Op.getOperand(0), getAL(CurDAG),
642 CurDAG->getRegister(0, MVT::i32));
Dan Gohman525178c2007-10-08 18:33:35 +0000643 case ISD::UMUL_LOHI: {
Evan Chenga8e29892007-01-19 07:51:42 +0000644 AddToISelQueue(Op.getOperand(0));
645 AddToISelQueue(Op.getOperand(1));
Dan Gohman475871a2008-07-27 21:46:04 +0000646 SDValue Ops[] = { Op.getOperand(0), Op.getOperand(1),
Evan Cheng13ab0202007-07-10 18:08:01 +0000647 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
648 CurDAG->getRegister(0, MVT::i32) };
649 return CurDAG->getTargetNode(ARM::UMULL, MVT::i32, MVT::i32, Ops, 5);
Evan Chengee568cf2007-07-05 07:15:27 +0000650 }
Dan Gohman525178c2007-10-08 18:33:35 +0000651 case ISD::SMUL_LOHI: {
Evan Chenga8e29892007-01-19 07:51:42 +0000652 AddToISelQueue(Op.getOperand(0));
653 AddToISelQueue(Op.getOperand(1));
Dan Gohman475871a2008-07-27 21:46:04 +0000654 SDValue Ops[] = { Op.getOperand(0), Op.getOperand(1),
Evan Cheng13ab0202007-07-10 18:08:01 +0000655 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
656 CurDAG->getRegister(0, MVT::i32) };
657 return CurDAG->getTargetNode(ARM::SMULL, MVT::i32, MVT::i32, Ops, 5);
Evan Chengee568cf2007-07-05 07:15:27 +0000658 }
Evan Chenga8e29892007-01-19 07:51:42 +0000659 case ISD::LOAD: {
660 LoadSDNode *LD = cast<LoadSDNode>(Op);
661 ISD::MemIndexedMode AM = LD->getAddressingMode();
Duncan Sands83ec4b62008-06-06 12:08:01 +0000662 MVT LoadedVT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +0000663 if (AM != ISD::UNINDEXED) {
Dan Gohman475871a2008-07-27 21:46:04 +0000664 SDValue Offset, AMOpc;
Evan Chenga8e29892007-01-19 07:51:42 +0000665 bool isPre = (AM == ISD::PRE_INC) || (AM == ISD::PRE_DEC);
666 unsigned Opcode = 0;
667 bool Match = false;
668 if (LoadedVT == MVT::i32 &&
669 SelectAddrMode2Offset(Op, LD->getOffset(), Offset, AMOpc)) {
670 Opcode = isPre ? ARM::LDR_PRE : ARM::LDR_POST;
671 Match = true;
672 } else if (LoadedVT == MVT::i16 &&
673 SelectAddrMode3Offset(Op, LD->getOffset(), Offset, AMOpc)) {
674 Match = true;
675 Opcode = (LD->getExtensionType() == ISD::SEXTLOAD)
676 ? (isPre ? ARM::LDRSH_PRE : ARM::LDRSH_POST)
677 : (isPre ? ARM::LDRH_PRE : ARM::LDRH_POST);
678 } else if (LoadedVT == MVT::i8 || LoadedVT == MVT::i1) {
679 if (LD->getExtensionType() == ISD::SEXTLOAD) {
680 if (SelectAddrMode3Offset(Op, LD->getOffset(), Offset, AMOpc)) {
681 Match = true;
682 Opcode = isPre ? ARM::LDRSB_PRE : ARM::LDRSB_POST;
683 }
684 } else {
685 if (SelectAddrMode2Offset(Op, LD->getOffset(), Offset, AMOpc)) {
686 Match = true;
687 Opcode = isPre ? ARM::LDRB_PRE : ARM::LDRB_POST;
688 }
689 }
690 }
Rafael Espindolaf819a492006-11-09 13:58:55 +0000691
Evan Chenga8e29892007-01-19 07:51:42 +0000692 if (Match) {
Dan Gohman475871a2008-07-27 21:46:04 +0000693 SDValue Chain = LD->getChain();
694 SDValue Base = LD->getBasePtr();
Evan Chenga8e29892007-01-19 07:51:42 +0000695 AddToISelQueue(Chain);
696 AddToISelQueue(Base);
697 AddToISelQueue(Offset);
Dan Gohman475871a2008-07-27 21:46:04 +0000698 SDValue Ops[]= { Base, Offset, AMOpc, getAL(CurDAG),
Evan Chengee568cf2007-07-05 07:15:27 +0000699 CurDAG->getRegister(0, MVT::i32), Chain };
Evan Chenga8e29892007-01-19 07:51:42 +0000700 return CurDAG->getTargetNode(Opcode, MVT::i32, MVT::i32,
Evan Chengee568cf2007-07-05 07:15:27 +0000701 MVT::Other, Ops, 6);
Evan Chenga8e29892007-01-19 07:51:42 +0000702 }
703 }
704 // Other cases are autogenerated.
Rafael Espindolaf819a492006-11-09 13:58:55 +0000705 break;
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000706 }
Evan Chengee568cf2007-07-05 07:15:27 +0000707 case ARMISD::BRCOND: {
708 // Pattern: (ARMbrcond:void (bb:Other):$dst, (imm:i32):$cc)
709 // Emits: (Bcc:void (bb:Other):$dst, (imm:i32):$cc)
710 // Pattern complexity = 6 cost = 1 size = 0
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000711
Evan Chengee568cf2007-07-05 07:15:27 +0000712 // Pattern: (ARMbrcond:void (bb:Other):$dst, (imm:i32):$cc)
713 // Emits: (tBcc:void (bb:Other):$dst, (imm:i32):$cc)
714 // Pattern complexity = 6 cost = 1 size = 0
715
716 unsigned Opc = Subtarget->isThumb() ? ARM::tBcc : ARM::Bcc;
Dan Gohman475871a2008-07-27 21:46:04 +0000717 SDValue Chain = Op.getOperand(0);
718 SDValue N1 = Op.getOperand(1);
719 SDValue N2 = Op.getOperand(2);
720 SDValue N3 = Op.getOperand(3);
721 SDValue InFlag = Op.getOperand(4);
Evan Chengee568cf2007-07-05 07:15:27 +0000722 assert(N1.getOpcode() == ISD::BasicBlock);
723 assert(N2.getOpcode() == ISD::Constant);
724 assert(N3.getOpcode() == ISD::Register);
725
726 AddToISelQueue(Chain);
727 AddToISelQueue(N1);
728 AddToISelQueue(InFlag);
Dan Gohman475871a2008-07-27 21:46:04 +0000729 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000730 cast<ConstantSDNode>(N2)->getZExtValue()),
731 MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000732 SDValue Ops[] = { N1, Tmp2, N3, Chain, InFlag };
Evan Chengee568cf2007-07-05 07:15:27 +0000733 SDNode *ResNode = CurDAG->getTargetNode(Opc, MVT::Other, MVT::Flag, Ops, 5);
Dan Gohman475871a2008-07-27 21:46:04 +0000734 Chain = SDValue(ResNode, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +0000735 if (Op.getNode()->getNumValues() == 2) {
Dan Gohman475871a2008-07-27 21:46:04 +0000736 InFlag = SDValue(ResNode, 1);
Gabor Greifba36cb52008-08-28 21:40:38 +0000737 ReplaceUses(SDValue(Op.getNode(), 1), InFlag);
Chris Lattnera47b9bc2008-02-03 03:20:59 +0000738 }
Gabor Greifba36cb52008-08-28 21:40:38 +0000739 ReplaceUses(SDValue(Op.getNode(), 0), SDValue(Chain.getNode(), Chain.getResNo()));
Evan Chengee568cf2007-07-05 07:15:27 +0000740 return NULL;
741 }
742 case ARMISD::CMOV: {
743 bool isThumb = Subtarget->isThumb();
Duncan Sands83ec4b62008-06-06 12:08:01 +0000744 MVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +0000745 SDValue N0 = Op.getOperand(0);
746 SDValue N1 = Op.getOperand(1);
747 SDValue N2 = Op.getOperand(2);
748 SDValue N3 = Op.getOperand(3);
749 SDValue InFlag = Op.getOperand(4);
Evan Chengee568cf2007-07-05 07:15:27 +0000750 assert(N2.getOpcode() == ISD::Constant);
751 assert(N3.getOpcode() == ISD::Register);
752
753 // Pattern: (ARMcmov:i32 GPR:i32:$false, so_reg:i32:$true, (imm:i32):$cc)
754 // Emits: (MOVCCs:i32 GPR:i32:$false, so_reg:i32:$true, (imm:i32):$cc)
755 // Pattern complexity = 18 cost = 1 size = 0
Dan Gohman475871a2008-07-27 21:46:04 +0000756 SDValue CPTmp0;
757 SDValue CPTmp1;
758 SDValue CPTmp2;
Evan Chengee568cf2007-07-05 07:15:27 +0000759 if (!isThumb && VT == MVT::i32 &&
760 SelectShifterOperandReg(Op, N1, CPTmp0, CPTmp1, CPTmp2)) {
761 AddToISelQueue(N0);
762 AddToISelQueue(CPTmp0);
763 AddToISelQueue(CPTmp1);
764 AddToISelQueue(CPTmp2);
765 AddToISelQueue(InFlag);
Dan Gohman475871a2008-07-27 21:46:04 +0000766 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000767 cast<ConstantSDNode>(N2)->getZExtValue()),
768 MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000769 SDValue Ops[] = { N0, CPTmp0, CPTmp1, CPTmp2, Tmp2, N3, InFlag };
Gabor Greifba36cb52008-08-28 21:40:38 +0000770 return CurDAG->SelectNodeTo(Op.getNode(), ARM::MOVCCs, MVT::i32, Ops, 7);
Evan Chengee568cf2007-07-05 07:15:27 +0000771 }
772
773 // Pattern: (ARMcmov:i32 GPR:i32:$false,
774 // (imm:i32)<<P:Predicate_so_imm>><<X:so_imm_XFORM>>:$true,
775 // (imm:i32):$cc)
776 // Emits: (MOVCCi:i32 GPR:i32:$false,
777 // (so_imm_XFORM:i32 (imm:i32):$true), (imm:i32):$cc)
778 // Pattern complexity = 10 cost = 1 size = 0
779 if (VT == MVT::i32 &&
780 N3.getOpcode() == ISD::Constant &&
Gabor Greifba36cb52008-08-28 21:40:38 +0000781 Predicate_so_imm(N3.getNode())) {
Evan Chengee568cf2007-07-05 07:15:27 +0000782 AddToISelQueue(N0);
783 AddToISelQueue(InFlag);
Dan Gohman475871a2008-07-27 21:46:04 +0000784 SDValue Tmp1 = CurDAG->getTargetConstant(((unsigned)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000785 cast<ConstantSDNode>(N1)->getZExtValue()),
786 MVT::i32);
Gabor Greifba36cb52008-08-28 21:40:38 +0000787 Tmp1 = Transform_so_imm_XFORM(Tmp1.getNode());
Dan Gohman475871a2008-07-27 21:46:04 +0000788 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000789 cast<ConstantSDNode>(N2)->getZExtValue()),
790 MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000791 SDValue Ops[] = { N0, Tmp1, Tmp2, N3, InFlag };
Gabor Greifba36cb52008-08-28 21:40:38 +0000792 return CurDAG->SelectNodeTo(Op.getNode(), ARM::MOVCCi, MVT::i32, Ops, 5);
Evan Chengee568cf2007-07-05 07:15:27 +0000793 }
794
795 // Pattern: (ARMcmov:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc)
796 // Emits: (MOVCCr:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc)
797 // Pattern complexity = 6 cost = 1 size = 0
798 //
799 // Pattern: (ARMcmov:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc)
800 // Emits: (tMOVCCr:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc)
801 // Pattern complexity = 6 cost = 11 size = 0
802 //
803 // Also FCPYScc and FCPYDcc.
804 AddToISelQueue(N0);
805 AddToISelQueue(N1);
806 AddToISelQueue(InFlag);
Dan Gohman475871a2008-07-27 21:46:04 +0000807 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000808 cast<ConstantSDNode>(N2)->getZExtValue()),
809 MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000810 SDValue Ops[] = { N0, N1, Tmp2, N3, InFlag };
Evan Chengee568cf2007-07-05 07:15:27 +0000811 unsigned Opc = 0;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000812 switch (VT.getSimpleVT()) {
Evan Chengee568cf2007-07-05 07:15:27 +0000813 default: assert(false && "Illegal conditional move type!");
814 break;
815 case MVT::i32:
816 Opc = isThumb ? ARM::tMOVCCr : ARM::MOVCCr;
817 break;
818 case MVT::f32:
819 Opc = ARM::FCPYScc;
820 break;
821 case MVT::f64:
822 Opc = ARM::FCPYDcc;
823 break;
824 }
Gabor Greifba36cb52008-08-28 21:40:38 +0000825 return CurDAG->SelectNodeTo(Op.getNode(), Opc, VT, Ops, 5);
Evan Chengee568cf2007-07-05 07:15:27 +0000826 }
827 case ARMISD::CNEG: {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000828 MVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +0000829 SDValue N0 = Op.getOperand(0);
830 SDValue N1 = Op.getOperand(1);
831 SDValue N2 = Op.getOperand(2);
832 SDValue N3 = Op.getOperand(3);
833 SDValue InFlag = Op.getOperand(4);
Evan Chengee568cf2007-07-05 07:15:27 +0000834 assert(N2.getOpcode() == ISD::Constant);
835 assert(N3.getOpcode() == ISD::Register);
836
837 AddToISelQueue(N0);
838 AddToISelQueue(N1);
839 AddToISelQueue(InFlag);
Dan Gohman475871a2008-07-27 21:46:04 +0000840 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000841 cast<ConstantSDNode>(N2)->getZExtValue()),
842 MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000843 SDValue Ops[] = { N0, N1, Tmp2, N3, InFlag };
Evan Chengee568cf2007-07-05 07:15:27 +0000844 unsigned Opc = 0;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000845 switch (VT.getSimpleVT()) {
Evan Chengee568cf2007-07-05 07:15:27 +0000846 default: assert(false && "Illegal conditional move type!");
847 break;
848 case MVT::f32:
849 Opc = ARM::FNEGScc;
850 break;
851 case MVT::f64:
852 Opc = ARM::FNEGDcc;
853 break;
854 }
Gabor Greifba36cb52008-08-28 21:40:38 +0000855 return CurDAG->SelectNodeTo(Op.getNode(), Opc, VT, Ops, 5);
Evan Chengee568cf2007-07-05 07:15:27 +0000856 }
857 }
Evan Chenga8e29892007-01-19 07:51:42 +0000858 return SelectCode(Op);
859}
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000860
861/// createARMISelDag - This pass converts a legalized DAG into a
862/// ARM-specific DAG, ready for instruction scheduling.
863///
Evan Chenga8e29892007-01-19 07:51:42 +0000864FunctionPass *llvm::createARMISelDag(ARMTargetMachine &TM) {
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000865 return new ARMDAGToDAGISel(TM);
866}