blob: d1ea42da3e95f924bf9b4516be7a8039e17b508d [file] [log] [blame]
Dan Gohmana629b482008-12-08 17:50:35 +00001//===---- ScheduleDAGInstrs.cpp - MachineInstr Rescheduling ---------------===//
Dan Gohman343f0c02008-11-19 23:18:57 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Dan Gohmana629b482008-12-08 17:50:35 +000010// This implements the ScheduleDAGInstrs class, which implements re-scheduling
11// of MachineInstrs.
Dan Gohman343f0c02008-11-19 23:18:57 +000012//
13//===----------------------------------------------------------------------===//
14
15#define DEBUG_TYPE "sched-instrs"
Dan Gohman8906f952009-07-17 20:58:59 +000016#include "llvm/Operator.h"
Dan Gohman3311a1f2009-01-30 02:49:14 +000017#include "llvm/Analysis/AliasAnalysis.h"
Dan Gohman5034dd32010-12-15 20:02:24 +000018#include "llvm/Analysis/ValueTracking.h"
Andrew Trickb4566a92012-02-22 06:08:11 +000019#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Dan Gohman3f237442008-12-16 03:25:46 +000020#include "llvm/CodeGen/MachineFunctionPass.h"
Dan Gohmanc76909a2009-09-25 20:36:54 +000021#include "llvm/CodeGen/MachineMemOperand.h"
Dan Gohman3f237442008-12-16 03:25:46 +000022#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman6a9041e2008-12-04 01:35:46 +000023#include "llvm/CodeGen/PseudoSourceValue.h"
Andrew Trickafc26572012-06-06 19:47:35 +000024#include "llvm/CodeGen/RegisterPressure.h"
Andrew Tricked395c82012-03-07 23:01:06 +000025#include "llvm/CodeGen/ScheduleDAGInstrs.h"
Evan Chengab8be962011-06-29 01:14:12 +000026#include "llvm/MC/MCInstrItineraries.h"
Dan Gohman343f0c02008-11-19 23:18:57 +000027#include "llvm/Target/TargetMachine.h"
28#include "llvm/Target/TargetInstrInfo.h"
29#include "llvm/Target/TargetRegisterInfo.h"
Evan Cheng5b1b44892011-07-01 21:01:15 +000030#include "llvm/Target/TargetSubtargetInfo.h"
Andrew Trickeb05b972012-05-15 18:59:41 +000031#include "llvm/Support/CommandLine.h"
Dan Gohman343f0c02008-11-19 23:18:57 +000032#include "llvm/Support/Debug.h"
33#include "llvm/Support/raw_ostream.h"
Dan Gohman3f237442008-12-16 03:25:46 +000034#include "llvm/ADT/SmallSet.h"
Andrew Trickeb05b972012-05-15 18:59:41 +000035#include "llvm/ADT/SmallPtrSet.h"
Dan Gohman343f0c02008-11-19 23:18:57 +000036using namespace llvm;
37
Andrew Trickeb05b972012-05-15 18:59:41 +000038static cl::opt<bool> EnableAASchedMI("enable-aa-sched-mi", cl::Hidden,
39 cl::ZeroOrMore, cl::init(false),
40 cl::desc("Enable use of AA during MI GAD construction"));
41
Dan Gohman79ce2762009-01-15 19:20:50 +000042ScheduleDAGInstrs::ScheduleDAGInstrs(MachineFunction &mf,
Dan Gohman3f237442008-12-16 03:25:46 +000043 const MachineLoopInfo &mli,
Andrew Trick5e920d72012-01-14 02:17:12 +000044 const MachineDominatorTree &mdt,
Andrew Trickb4566a92012-02-22 06:08:11 +000045 bool IsPostRAFlag,
46 LiveIntervals *lis)
Evan Cheng3ef1c872010-09-10 01:29:16 +000047 : ScheduleDAG(mf), MLI(mli), MDT(mdt), MFI(mf.getFrameInfo()),
Andrew Trickd790cad2012-03-07 23:00:59 +000048 InstrItins(mf.getTarget().getInstrItineraryData()), LIS(lis),
Andrew Trick714973e2012-10-09 23:44:23 +000049 IsPostRA(IsPostRAFlag), CanHandleTerminators(false), FirstDbgValue(0) {
Andrew Trickb4566a92012-02-22 06:08:11 +000050 assert((IsPostRA || LIS) && "PreRA scheduling requires LiveIntervals");
Devang Patelcf4cc842011-06-02 20:07:12 +000051 DbgValues.clear();
Andrew Trickcc77b542012-02-22 06:08:13 +000052 assert(!(IsPostRA && MRI.getNumVirtRegs()) &&
Andrew Trick19273ae2012-02-21 04:51:23 +000053 "Virtual registers must be removed prior to PostRA scheduling");
Andrew Trick781ab472012-09-18 18:20:00 +000054
55 const TargetSubtargetInfo &ST = TM.getSubtarget<TargetSubtargetInfo>();
56 SchedModel.init(*ST.getSchedModel(), &ST, TII);
Evan Cheng38bdfc62009-10-18 19:58:47 +000057}
Dan Gohman343f0c02008-11-19 23:18:57 +000058
Dan Gohman3311a1f2009-01-30 02:49:14 +000059/// getUnderlyingObjectFromInt - This is the function that does the work of
60/// looking through basic ptrtoint+arithmetic+inttoptr sequences.
61static const Value *getUnderlyingObjectFromInt(const Value *V) {
62 do {
Dan Gohman8906f952009-07-17 20:58:59 +000063 if (const Operator *U = dyn_cast<Operator>(V)) {
Dan Gohman3311a1f2009-01-30 02:49:14 +000064 // If we find a ptrtoint, we can transfer control back to the
65 // regular getUnderlyingObjectFromInt.
Dan Gohman8906f952009-07-17 20:58:59 +000066 if (U->getOpcode() == Instruction::PtrToInt)
Dan Gohman3311a1f2009-01-30 02:49:14 +000067 return U->getOperand(0);
68 // If we find an add of a constant or a multiplied value, it's
69 // likely that the other operand will lead us to the base
70 // object. We don't have to worry about the case where the
Dan Gohman748f98f2009-08-07 01:26:06 +000071 // object address is somehow being computed by the multiply,
Dan Gohman3311a1f2009-01-30 02:49:14 +000072 // because our callers only care when the result is an
73 // identifibale object.
Dan Gohman8906f952009-07-17 20:58:59 +000074 if (U->getOpcode() != Instruction::Add ||
Dan Gohman3311a1f2009-01-30 02:49:14 +000075 (!isa<ConstantInt>(U->getOperand(1)) &&
Dan Gohman8906f952009-07-17 20:58:59 +000076 Operator::getOpcode(U->getOperand(1)) != Instruction::Mul))
Dan Gohman3311a1f2009-01-30 02:49:14 +000077 return V;
78 V = U->getOperand(0);
79 } else {
80 return V;
81 }
Duncan Sands1df98592010-02-16 11:11:14 +000082 assert(V->getType()->isIntegerTy() && "Unexpected operand type!");
Dan Gohman3311a1f2009-01-30 02:49:14 +000083 } while (1);
84}
85
Dan Gohman5034dd32010-12-15 20:02:24 +000086/// getUnderlyingObject - This is a wrapper around GetUnderlyingObject
Dan Gohman3311a1f2009-01-30 02:49:14 +000087/// and adds support for basic ptrtoint+arithmetic+inttoptr sequences.
88static const Value *getUnderlyingObject(const Value *V) {
89 // First just call Value::getUnderlyingObject to let it do what it does.
90 do {
Dan Gohman5034dd32010-12-15 20:02:24 +000091 V = GetUnderlyingObject(V);
Dan Gohman3311a1f2009-01-30 02:49:14 +000092 // If it found an inttoptr, use special code to continue climing.
Dan Gohman8906f952009-07-17 20:58:59 +000093 if (Operator::getOpcode(V) != Instruction::IntToPtr)
Dan Gohman3311a1f2009-01-30 02:49:14 +000094 break;
95 const Value *O = getUnderlyingObjectFromInt(cast<User>(V)->getOperand(0));
96 // If that succeeded in finding a pointer, continue the search.
Duncan Sands1df98592010-02-16 11:11:14 +000097 if (!O->getType()->isPointerTy())
Dan Gohman3311a1f2009-01-30 02:49:14 +000098 break;
99 V = O;
100 } while (1);
101 return V;
102}
103
104/// getUnderlyingObjectForInstr - If this machine instr has memory reference
105/// information and it can be tracked to a normal reference to a known
106/// object, return the Value for that object. Otherwise return null.
Evan Cheng38bdfc62009-10-18 19:58:47 +0000107static const Value *getUnderlyingObjectForInstr(const MachineInstr *MI,
David Goodwina9e61072009-11-03 20:15:00 +0000108 const MachineFrameInfo *MFI,
109 bool &MayAlias) {
110 MayAlias = true;
Dan Gohman3311a1f2009-01-30 02:49:14 +0000111 if (!MI->hasOneMemOperand() ||
Dan Gohmanc76909a2009-09-25 20:36:54 +0000112 !(*MI->memoperands_begin())->getValue() ||
113 (*MI->memoperands_begin())->isVolatile())
Dan Gohman3311a1f2009-01-30 02:49:14 +0000114 return 0;
115
Dan Gohmanc76909a2009-09-25 20:36:54 +0000116 const Value *V = (*MI->memoperands_begin())->getValue();
Dan Gohman3311a1f2009-01-30 02:49:14 +0000117 if (!V)
118 return 0;
119
120 V = getUnderlyingObject(V);
Evan Chengff89dcb2009-10-18 18:16:27 +0000121 if (const PseudoSourceValue *PSV = dyn_cast<PseudoSourceValue>(V)) {
122 // For now, ignore PseudoSourceValues which may alias LLVM IR values
123 // because the code that uses this function has no way to cope with
124 // such aliases.
Evan Cheng38bdfc62009-10-18 19:58:47 +0000125 if (PSV->isAliased(MFI))
Evan Chengff89dcb2009-10-18 18:16:27 +0000126 return 0;
Andrew Trickf405b1a2011-05-05 19:24:06 +0000127
David Goodwin980d4942009-11-09 19:22:17 +0000128 MayAlias = PSV->mayAlias(MFI);
Evan Chengff89dcb2009-10-18 18:16:27 +0000129 return V;
130 }
Dan Gohman3311a1f2009-01-30 02:49:14 +0000131
Evan Chengff89dcb2009-10-18 18:16:27 +0000132 if (isIdentifiedObject(V))
133 return V;
134
135 return 0;
Dan Gohman3311a1f2009-01-30 02:49:14 +0000136}
137
Andrew Trick918f38a2012-04-20 20:05:21 +0000138void ScheduleDAGInstrs::startBlock(MachineBasicBlock *bb) {
139 BB = bb;
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000140}
141
Andrew Trick953be892012-03-07 23:00:49 +0000142void ScheduleDAGInstrs::finishBlock() {
Andrew Tricka30444a2012-04-20 20:24:33 +0000143 // Subclasses should no longer refer to the old block.
Andrew Trick918f38a2012-04-20 20:05:21 +0000144 BB = 0;
Andrew Trick47c14452012-03-07 05:21:52 +0000145}
146
Andrew Trick702d4892012-02-24 07:04:55 +0000147/// Initialize the map with the number of registers.
Andrew Trick035ec402012-03-07 23:00:57 +0000148void Reg2SUnitsMap::setRegLimit(unsigned Limit) {
Andrew Trick702d4892012-02-24 07:04:55 +0000149 PhysRegSet.setUniverse(Limit);
150 SUnits.resize(Limit);
151}
152
153/// Clear the map without deallocating storage.
Andrew Trick035ec402012-03-07 23:00:57 +0000154void Reg2SUnitsMap::clear() {
Andrew Trick702d4892012-02-24 07:04:55 +0000155 for (const_iterator I = reg_begin(), E = reg_end(); I != E; ++I) {
156 SUnits[*I].clear();
157 }
158 PhysRegSet.clear();
159}
160
Andrew Trick47c14452012-03-07 05:21:52 +0000161/// Initialize the DAG and common scheduler state for the current scheduling
162/// region. This does not actually create the DAG, only clears it. The
163/// scheduling driver may call BuildSchedGraph multiple times per scheduling
164/// region.
165void ScheduleDAGInstrs::enterRegion(MachineBasicBlock *bb,
166 MachineBasicBlock::iterator begin,
167 MachineBasicBlock::iterator end,
168 unsigned endcount) {
Andrew Trick918f38a2012-04-20 20:05:21 +0000169 assert(bb == BB && "startBlock should set BB");
Andrew Trick68675c62012-03-09 04:29:02 +0000170 RegionBegin = begin;
171 RegionEnd = end;
Andrew Trickcf46b5a2012-03-07 23:00:52 +0000172 EndIndex = endcount;
Andrew Trick17d35e52012-03-14 04:00:41 +0000173 MISUnitMap.clear();
Andrew Trick47c14452012-03-07 05:21:52 +0000174
Andrew Trick47c14452012-03-07 05:21:52 +0000175 ScheduleDAG::clearDAG();
176}
177
178/// Close the current scheduling region. Don't clear any state in case the
179/// driver wants to refer to the previous scheduling region.
180void ScheduleDAGInstrs::exitRegion() {
181 // Nothing to do.
182}
183
Andrew Trick953be892012-03-07 23:00:49 +0000184/// addSchedBarrierDeps - Add dependencies from instructions in the current
Evan Chengec6906b2010-10-23 02:10:46 +0000185/// list of instructions being scheduled to scheduling barrier by adding
186/// the exit SU to the register defs and use list. This is because we want to
187/// make sure instructions which define registers that are either used by
188/// the terminator or are live-out are properly scheduled. This is
189/// especially important when the definition latency of the return value(s)
190/// are too high to be hidden by the branch or when the liveout registers
191/// used by instructions in the fallthrough block.
Andrew Trick953be892012-03-07 23:00:49 +0000192void ScheduleDAGInstrs::addSchedBarrierDeps() {
Andrew Trick68675c62012-03-09 04:29:02 +0000193 MachineInstr *ExitMI = RegionEnd != BB->end() ? &*RegionEnd : 0;
Evan Chengec6906b2010-10-23 02:10:46 +0000194 ExitSU.setInstr(ExitMI);
195 bool AllDepKnown = ExitMI &&
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000196 (ExitMI->isCall() || ExitMI->isBarrier());
Evan Chengec6906b2010-10-23 02:10:46 +0000197 if (ExitMI && AllDepKnown) {
198 // If it's a call or a barrier, add dependencies on the defs and uses of
199 // instruction.
200 for (unsigned i = 0, e = ExitMI->getNumOperands(); i != e; ++i) {
201 const MachineOperand &MO = ExitMI->getOperand(i);
202 if (!MO.isReg() || MO.isDef()) continue;
203 unsigned Reg = MO.getReg();
204 if (Reg == 0) continue;
205
Andrew Trick3c58ba82012-01-14 02:17:18 +0000206 if (TRI->isPhysicalRegister(Reg))
Andrew Trickffd25262012-08-23 00:39:43 +0000207 Uses[Reg].push_back(PhysRegSUOper(&ExitSU, -1));
Andrew Trickd3a74862012-03-16 05:04:25 +0000208 else {
Andrew Trick3c58ba82012-01-14 02:17:18 +0000209 assert(!IsPostRA && "Virtual register encountered after regalloc.");
Andrew Trickd3a74862012-03-16 05:04:25 +0000210 addVRegUseDeps(&ExitSU, i);
211 }
Evan Chengec6906b2010-10-23 02:10:46 +0000212 }
213 } else {
214 // For others, e.g. fallthrough, conditional branch, assume the exit
Evan Chengde5fa932010-10-27 23:17:17 +0000215 // uses all the registers that are livein to the successor blocks.
Benjamin Kramera82d5262012-03-16 17:38:19 +0000216 assert(Uses.empty() && "Uses in set before adding deps?");
Evan Chengde5fa932010-10-27 23:17:17 +0000217 for (MachineBasicBlock::succ_iterator SI = BB->succ_begin(),
218 SE = BB->succ_end(); SI != SE; ++SI)
219 for (MachineBasicBlock::livein_iterator I = (*SI)->livein_begin(),
Andrew Trickf405b1a2011-05-05 19:24:06 +0000220 E = (*SI)->livein_end(); I != E; ++I) {
Evan Chengde5fa932010-10-27 23:17:17 +0000221 unsigned Reg = *I;
Benjamin Kramera82d5262012-03-16 17:38:19 +0000222 if (!Uses.contains(Reg))
Andrew Trickffd25262012-08-23 00:39:43 +0000223 Uses[Reg].push_back(PhysRegSUOper(&ExitSU, -1));
Evan Chengde5fa932010-10-27 23:17:17 +0000224 }
Evan Chengec6906b2010-10-23 02:10:46 +0000225 }
226}
227
Andrew Trick81a682a2012-02-23 01:52:38 +0000228/// MO is an operand of SU's instruction that defines a physical register. Add
229/// data dependencies from SU to any uses of the physical register.
Andrew Trickffd25262012-08-23 00:39:43 +0000230void ScheduleDAGInstrs::addPhysRegDataDeps(SUnit *SU, unsigned OperIdx) {
231 const MachineOperand &MO = SU->getInstr()->getOperand(OperIdx);
Andrew Trick81a682a2012-02-23 01:52:38 +0000232 assert(MO.isDef() && "expect physreg def");
233
234 // Ask the target if address-backscheduling is desirable, and if so how much.
235 const TargetSubtargetInfo &ST = TM.getSubtarget<TargetSubtargetInfo>();
Andrew Trick81a682a2012-02-23 01:52:38 +0000236
Jakob Stoklund Olesen396618b2012-06-01 23:28:30 +0000237 for (MCRegAliasIterator Alias(MO.getReg(), TRI, true);
238 Alias.isValid(); ++Alias) {
Andrew Trick702d4892012-02-24 07:04:55 +0000239 if (!Uses.contains(*Alias))
Andrew Trick81a682a2012-02-23 01:52:38 +0000240 continue;
Andrew Trickffd25262012-08-23 00:39:43 +0000241 std::vector<PhysRegSUOper> &UseList = Uses[*Alias];
Andrew Trick81a682a2012-02-23 01:52:38 +0000242 for (unsigned i = 0, e = UseList.size(); i != e; ++i) {
Andrew Trickffd25262012-08-23 00:39:43 +0000243 SUnit *UseSU = UseList[i].SU;
Andrew Trick81a682a2012-02-23 01:52:38 +0000244 if (UseSU == SU)
245 continue;
Andrew Trick39817f92012-10-08 18:54:00 +0000246
247 SDep dep(SU, SDep::Data, 1, *Alias);
248
249 // Adjust the dependence latency using operand def/use information,
250 // then allow the target to perform its own adjustments.
Andrew Trickffd25262012-08-23 00:39:43 +0000251 int UseOp = UseList[i].OpIdx;
Andrew Trick39817f92012-10-08 18:54:00 +0000252 MachineInstr *RegUse = UseOp < 0 ? 0 : UseSU->getInstr();
Andrew Tricka98f6002012-10-08 18:53:57 +0000253 dep.setLatency(
254 SchedModel.computeOperandLatency(SU->getInstr(), OperIdx,
255 RegUse, UseOp, /*FindMin=*/false));
256 dep.setMinLatency(
257 SchedModel.computeOperandLatency(SU->getInstr(), OperIdx,
258 RegUse, UseOp, /*FindMin=*/true));
Andrew Trickb7e02892012-06-05 21:11:27 +0000259
Andrew Tricka98f6002012-10-08 18:53:57 +0000260 ST.adjustSchedDependency(SU, UseSU, dep);
Andrew Trick81a682a2012-02-23 01:52:38 +0000261 UseSU->addPred(dep);
262 }
263 }
264}
265
Andrew Trick7ebcaf42012-01-14 02:17:15 +0000266/// addPhysRegDeps - Add register dependencies (data, anti, and output) from
267/// this SUnit to following instructions in the same scheduling region that
268/// depend the physical register referenced at OperIdx.
269void ScheduleDAGInstrs::addPhysRegDeps(SUnit *SU, unsigned OperIdx) {
270 const MachineInstr *MI = SU->getInstr();
271 const MachineOperand &MO = MI->getOperand(OperIdx);
Andrew Trick7ebcaf42012-01-14 02:17:15 +0000272
273 // Optionally add output and anti dependencies. For anti
274 // dependencies we use a latency of 0 because for a multi-issue
275 // target we want to allow the defining instruction to issue
276 // in the same cycle as the using instruction.
277 // TODO: Using a latency of 1 here for output dependencies assumes
278 // there's no cost for reusing registers.
279 SDep::Kind Kind = MO.isUse() ? SDep::Anti : SDep::Output;
Jakob Stoklund Olesen396618b2012-06-01 23:28:30 +0000280 for (MCRegAliasIterator Alias(MO.getReg(), TRI, true);
281 Alias.isValid(); ++Alias) {
Andrew Trick702d4892012-02-24 07:04:55 +0000282 if (!Defs.contains(*Alias))
Andrew Trick81a682a2012-02-23 01:52:38 +0000283 continue;
Andrew Trickffd25262012-08-23 00:39:43 +0000284 std::vector<PhysRegSUOper> &DefList = Defs[*Alias];
Andrew Trick7ebcaf42012-01-14 02:17:15 +0000285 for (unsigned i = 0, e = DefList.size(); i != e; ++i) {
Andrew Trickffd25262012-08-23 00:39:43 +0000286 SUnit *DefSU = DefList[i].SU;
Andrew Trick7ebcaf42012-01-14 02:17:15 +0000287 if (DefSU == &ExitSU)
288 continue;
289 if (DefSU != SU &&
290 (Kind != SDep::Output || !MO.isDead() ||
291 !DefSU->getInstr()->registerDefIsDead(*Alias))) {
292 if (Kind == SDep::Anti)
293 DefSU->addPred(SDep(SU, Kind, 0, /*Reg=*/*Alias));
294 else {
295 unsigned AOLat = TII->getOutputLatency(InstrItins, MI, OperIdx,
296 DefSU->getInstr());
297 DefSU->addPred(SDep(SU, Kind, AOLat, /*Reg=*/*Alias));
298 }
299 }
300 }
301 }
302
Andrew Trick81a682a2012-02-23 01:52:38 +0000303 if (!MO.isDef()) {
304 // Either insert a new Reg2SUnits entry with an empty SUnits list, or
305 // retrieve the existing SUnits list for this register's uses.
306 // Push this SUnit on the use list.
Andrew Trickffd25262012-08-23 00:39:43 +0000307 Uses[MO.getReg()].push_back(PhysRegSUOper(SU, OperIdx));
Andrew Trick81a682a2012-02-23 01:52:38 +0000308 }
309 else {
Andrew Trickffd25262012-08-23 00:39:43 +0000310 addPhysRegDataDeps(SU, OperIdx);
Andrew Trick7ebcaf42012-01-14 02:17:15 +0000311
Andrew Trick81a682a2012-02-23 01:52:38 +0000312 // Either insert a new Reg2SUnits entry with an empty SUnits list, or
313 // retrieve the existing SUnits list for this register's defs.
Andrew Trickffd25262012-08-23 00:39:43 +0000314 std::vector<PhysRegSUOper> &DefList = Defs[MO.getReg()];
Andrew Trick7ebcaf42012-01-14 02:17:15 +0000315
Andrew Trick81a682a2012-02-23 01:52:38 +0000316 // clear this register's use list
Andrew Trick702d4892012-02-24 07:04:55 +0000317 if (Uses.contains(MO.getReg()))
318 Uses[MO.getReg()].clear();
Andrew Trick81a682a2012-02-23 01:52:38 +0000319
Andrew Trick7ebcaf42012-01-14 02:17:15 +0000320 if (!MO.isDead())
321 DefList.clear();
322
323 // Calls will not be reordered because of chain dependencies (see
324 // below). Since call operands are dead, calls may continue to be added
325 // to the DefList making dependence checking quadratic in the size of
326 // the block. Instead, we leave only one call at the back of the
327 // DefList.
328 if (SU->isCall) {
Andrew Trickffd25262012-08-23 00:39:43 +0000329 while (!DefList.empty() && DefList.back().SU->isCall)
Andrew Trick7ebcaf42012-01-14 02:17:15 +0000330 DefList.pop_back();
331 }
Andrew Trick81a682a2012-02-23 01:52:38 +0000332 // Defs are pushed in the order they are visited and never reordered.
Andrew Trickffd25262012-08-23 00:39:43 +0000333 DefList.push_back(PhysRegSUOper(SU, OperIdx));
Andrew Trick7ebcaf42012-01-14 02:17:15 +0000334 }
335}
336
Andrew Trick3c58ba82012-01-14 02:17:18 +0000337/// addVRegDefDeps - Add register output and data dependencies from this SUnit
338/// to instructions that occur later in the same scheduling region if they read
339/// from or write to the virtual register defined at OperIdx.
340///
341/// TODO: Hoist loop induction variable increments. This has to be
342/// reevaluated. Generally, IV scheduling should be done before coalescing.
343void ScheduleDAGInstrs::addVRegDefDeps(SUnit *SU, unsigned OperIdx) {
344 const MachineInstr *MI = SU->getInstr();
345 unsigned Reg = MI->getOperand(OperIdx).getReg();
346
Andrew Trick4b72ada2012-07-28 01:48:15 +0000347 // Singly defined vregs do not have output/anti dependencies.
Andrew Trick2fc09772012-02-22 18:34:49 +0000348 // The current operand is a def, so we have at least one.
Andrew Trick4b72ada2012-07-28 01:48:15 +0000349 // Check here if there are any others...
Andrew Trick8b5704f2012-07-30 23:48:17 +0000350 if (MRI.hasOneDef(Reg))
Andrew Trick4b72ada2012-07-28 01:48:15 +0000351 return;
Andrew Trickcc77b542012-02-22 06:08:13 +0000352
Andrew Trick3c58ba82012-01-14 02:17:18 +0000353 // Add output dependence to the next nearest def of this vreg.
354 //
355 // Unless this definition is dead, the output dependence should be
356 // transitively redundant with antidependencies from this definition's
357 // uses. We're conservative for now until we have a way to guarantee the uses
358 // are not eliminated sometime during scheduling. The output dependence edge
359 // is also useful if output latency exceeds def-use latency.
Andrew Trickc0ccb8b2012-04-20 20:05:28 +0000360 VReg2SUnitMap::iterator DefI = VRegDefs.find(Reg);
Andrew Trick8ae3ac72012-02-22 21:59:00 +0000361 if (DefI == VRegDefs.end())
362 VRegDefs.insert(VReg2SUnit(Reg, SU));
363 else {
364 SUnit *DefSU = DefI->SU;
365 if (DefSU != SU && DefSU != &ExitSU) {
366 unsigned OutLatency = TII->getOutputLatency(InstrItins, MI, OperIdx,
367 DefSU->getInstr());
368 DefSU->addPred(SDep(SU, SDep::Output, OutLatency, Reg));
369 }
370 DefI->SU = SU;
Andrew Trick3c58ba82012-01-14 02:17:18 +0000371 }
Andrew Trick3c58ba82012-01-14 02:17:18 +0000372}
373
Andrew Trickb4566a92012-02-22 06:08:11 +0000374/// addVRegUseDeps - Add a register data dependency if the instruction that
375/// defines the virtual register used at OperIdx is mapped to an SUnit. Add a
376/// register antidependency from this SUnit to instructions that occur later in
377/// the same scheduling region if they write the virtual register.
378///
379/// TODO: Handle ExitSU "uses" properly.
Andrew Trick3c58ba82012-01-14 02:17:18 +0000380void ScheduleDAGInstrs::addVRegUseDeps(SUnit *SU, unsigned OperIdx) {
Andrew Trickb4566a92012-02-22 06:08:11 +0000381 MachineInstr *MI = SU->getInstr();
382 unsigned Reg = MI->getOperand(OperIdx).getReg();
383
384 // Lookup this operand's reaching definition.
385 assert(LIS && "vreg dependencies requires LiveIntervals");
Jakob Stoklund Olesen93e29ce2012-05-20 02:44:38 +0000386 LiveRangeQuery LRQ(LIS->getInterval(Reg), LIS->getInstructionIndex(MI));
387 VNInfo *VNI = LRQ.valueIn();
Andrew Trickc3ad8852012-04-24 18:04:41 +0000388
Andrew Trick63d578b2012-02-23 03:16:24 +0000389 // VNI will be valid because MachineOperand::readsReg() is checked by caller.
Jakob Stoklund Olesen93e29ce2012-05-20 02:44:38 +0000390 assert(VNI && "No value to read by operand");
Andrew Trickb4566a92012-02-22 06:08:11 +0000391 MachineInstr *Def = LIS->getInstructionFromIndex(VNI->def);
Andrew Trick63d578b2012-02-23 03:16:24 +0000392 // Phis and other noninstructions (after coalescing) have a NULL Def.
Andrew Trickb4566a92012-02-22 06:08:11 +0000393 if (Def) {
394 SUnit *DefSU = getSUnit(Def);
395 if (DefSU) {
396 // The reaching Def lives within this scheduling region.
397 // Create a data dependence.
Andrew Trick39817f92012-10-08 18:54:00 +0000398 SDep dep(DefSU, SDep::Data, 1, Reg);
Andrew Tricka98f6002012-10-08 18:53:57 +0000399 // Adjust the dependence latency using operand def/use information, then
400 // allow the target to perform its own adjustments.
401 int DefOp = Def->findRegisterDefOperandIdx(Reg);
402 dep.setLatency(
403 SchedModel.computeOperandLatency(Def, DefOp, MI, OperIdx, false));
404 dep.setMinLatency(
405 SchedModel.computeOperandLatency(Def, DefOp, MI, OperIdx, true));
Andrew Trickb7e02892012-06-05 21:11:27 +0000406
Andrew Tricka98f6002012-10-08 18:53:57 +0000407 const TargetSubtargetInfo &ST = TM.getSubtarget<TargetSubtargetInfo>();
408 ST.adjustSchedDependency(DefSU, SU, const_cast<SDep &>(dep));
Andrew Trickb4566a92012-02-22 06:08:11 +0000409 SU->addPred(dep);
410 }
411 }
Andrew Trick3c58ba82012-01-14 02:17:18 +0000412
413 // Add antidependence to the following def of the vreg it uses.
Andrew Trickc0ccb8b2012-04-20 20:05:28 +0000414 VReg2SUnitMap::iterator DefI = VRegDefs.find(Reg);
Andrew Trick8ae3ac72012-02-22 21:59:00 +0000415 if (DefI != VRegDefs.end() && DefI->SU != SU)
416 DefI->SU->addPred(SDep(SU, SDep::Anti, 0, Reg));
Andrew Trickb4566a92012-02-22 06:08:11 +0000417}
Andrew Trick3c58ba82012-01-14 02:17:18 +0000418
Andrew Trickeb05b972012-05-15 18:59:41 +0000419/// Return true if MI is an instruction we are unable to reason about
420/// (like a call or something with unmodeled side effects).
421static inline bool isGlobalMemoryObject(AliasAnalysis *AA, MachineInstr *MI) {
422 if (MI->isCall() || MI->hasUnmodeledSideEffects() ||
Jakob Stoklund Olesenf036f7a2012-08-29 21:19:21 +0000423 (MI->hasOrderedMemoryRef() &&
Andrew Trickeb05b972012-05-15 18:59:41 +0000424 (!MI->mayLoad() || !MI->isInvariantLoad(AA))))
425 return true;
426 return false;
427}
428
429// This MI might have either incomplete info, or known to be unsafe
430// to deal with (i.e. volatile object).
431static inline bool isUnsafeMemoryObject(MachineInstr *MI,
432 const MachineFrameInfo *MFI) {
433 if (!MI || MI->memoperands_empty())
434 return true;
435 // We purposefully do no check for hasOneMemOperand() here
436 // in hope to trigger an assert downstream in order to
437 // finish implementation.
438 if ((*MI->memoperands_begin())->isVolatile() ||
439 MI->hasUnmodeledSideEffects())
440 return true;
441
442 const Value *V = (*MI->memoperands_begin())->getValue();
443 if (!V)
444 return true;
445
446 V = getUnderlyingObject(V);
447 if (const PseudoSourceValue *PSV = dyn_cast<PseudoSourceValue>(V)) {
448 // Similarly to getUnderlyingObjectForInstr:
449 // For now, ignore PseudoSourceValues which may alias LLVM IR values
450 // because the code that uses this function has no way to cope with
451 // such aliases.
452 if (PSV->isAliased(MFI))
453 return true;
454 }
455 // Does this pointer refer to a distinct and identifiable object?
456 if (!isIdentifiedObject(V))
457 return true;
458
459 return false;
460}
461
462/// This returns true if the two MIs need a chain edge betwee them.
463/// If these are not even memory operations, we still may need
464/// chain deps between them. The question really is - could
465/// these two MIs be reordered during scheduling from memory dependency
466/// point of view.
467static bool MIsNeedChainEdge(AliasAnalysis *AA, const MachineFrameInfo *MFI,
468 MachineInstr *MIa,
469 MachineInstr *MIb) {
470 // Cover a trivial case - no edge is need to itself.
471 if (MIa == MIb)
472 return false;
473
474 if (isUnsafeMemoryObject(MIa, MFI) || isUnsafeMemoryObject(MIb, MFI))
475 return true;
476
477 // If we are dealing with two "normal" loads, we do not need an edge
478 // between them - they could be reordered.
479 if (!MIa->mayStore() && !MIb->mayStore())
480 return false;
481
482 // To this point analysis is generic. From here on we do need AA.
483 if (!AA)
484 return true;
485
486 MachineMemOperand *MMOa = *MIa->memoperands_begin();
487 MachineMemOperand *MMOb = *MIb->memoperands_begin();
488
489 // FIXME: Need to handle multiple memory operands to support all targets.
490 if (!MIa->hasOneMemOperand() || !MIb->hasOneMemOperand())
491 llvm_unreachable("Multiple memory operands.");
492
493 // The following interface to AA is fashioned after DAGCombiner::isAlias
494 // and operates with MachineMemOperand offset with some important
495 // assumptions:
496 // - LLVM fundamentally assumes flat address spaces.
497 // - MachineOperand offset can *only* result from legalization and
498 // cannot affect queries other than the trivial case of overlap
499 // checking.
500 // - These offsets never wrap and never step outside
501 // of allocated objects.
502 // - There should never be any negative offsets here.
503 //
504 // FIXME: Modify API to hide this math from "user"
505 // FIXME: Even before we go to AA we can reason locally about some
506 // memory objects. It can save compile time, and possibly catch some
507 // corner cases not currently covered.
508
509 assert ((MMOa->getOffset() >= 0) && "Negative MachineMemOperand offset");
510 assert ((MMOb->getOffset() >= 0) && "Negative MachineMemOperand offset");
511
512 int64_t MinOffset = std::min(MMOa->getOffset(), MMOb->getOffset());
513 int64_t Overlapa = MMOa->getSize() + MMOa->getOffset() - MinOffset;
514 int64_t Overlapb = MMOb->getSize() + MMOb->getOffset() - MinOffset;
515
516 AliasAnalysis::AliasResult AAResult = AA->alias(
517 AliasAnalysis::Location(MMOa->getValue(), Overlapa,
518 MMOa->getTBAAInfo()),
519 AliasAnalysis::Location(MMOb->getValue(), Overlapb,
520 MMOb->getTBAAInfo()));
521
522 return (AAResult != AliasAnalysis::NoAlias);
523}
524
525/// This recursive function iterates over chain deps of SUb looking for
526/// "latest" node that needs a chain edge to SUa.
527static unsigned
528iterateChainSucc(AliasAnalysis *AA, const MachineFrameInfo *MFI,
529 SUnit *SUa, SUnit *SUb, SUnit *ExitSU, unsigned *Depth,
530 SmallPtrSet<const SUnit*, 16> &Visited) {
531 if (!SUa || !SUb || SUb == ExitSU)
532 return *Depth;
533
534 // Remember visited nodes.
535 if (!Visited.insert(SUb))
536 return *Depth;
537 // If there is _some_ dependency already in place, do not
538 // descend any further.
539 // TODO: Need to make sure that if that dependency got eliminated or ignored
540 // for any reason in the future, we would not violate DAG topology.
541 // Currently it does not happen, but makes an implicit assumption about
542 // future implementation.
543 //
544 // Independently, if we encounter node that is some sort of global
545 // object (like a call) we already have full set of dependencies to it
546 // and we can stop descending.
547 if (SUa->isSucc(SUb) ||
548 isGlobalMemoryObject(AA, SUb->getInstr()))
549 return *Depth;
550
551 // If we do need an edge, or we have exceeded depth budget,
552 // add that edge to the predecessors chain of SUb,
553 // and stop descending.
554 if (*Depth > 200 ||
555 MIsNeedChainEdge(AA, MFI, SUa->getInstr(), SUb->getInstr())) {
556 SUb->addPred(SDep(SUa, SDep::Order, /*Latency=*/0, /*Reg=*/0,
557 /*isNormalMemory=*/true));
558 return *Depth;
559 }
560 // Track current depth.
561 (*Depth)++;
562 // Iterate over chain dependencies only.
563 for (SUnit::const_succ_iterator I = SUb->Succs.begin(), E = SUb->Succs.end();
564 I != E; ++I)
565 if (I->isCtrl())
566 iterateChainSucc (AA, MFI, SUa, I->getSUnit(), ExitSU, Depth, Visited);
567 return *Depth;
568}
569
570/// This function assumes that "downward" from SU there exist
571/// tail/leaf of already constructed DAG. It iterates downward and
572/// checks whether SU can be aliasing any node dominated
573/// by it.
574static void adjustChainDeps(AliasAnalysis *AA, const MachineFrameInfo *MFI,
Andrew Trick1c2d3c52012-06-13 02:39:03 +0000575 SUnit *SU, SUnit *ExitSU, std::set<SUnit *> &CheckList,
576 unsigned LatencyToLoad) {
Andrew Trickeb05b972012-05-15 18:59:41 +0000577 if (!SU)
578 return;
579
580 SmallPtrSet<const SUnit*, 16> Visited;
581 unsigned Depth = 0;
582
583 for (std::set<SUnit *>::iterator I = CheckList.begin(), IE = CheckList.end();
584 I != IE; ++I) {
585 if (SU == *I)
586 continue;
Andrew Trick1c2d3c52012-06-13 02:39:03 +0000587 if (MIsNeedChainEdge(AA, MFI, SU->getInstr(), (*I)->getInstr())) {
588 unsigned Latency = ((*I)->getInstr()->mayLoad()) ? LatencyToLoad : 0;
589 (*I)->addPred(SDep(SU, SDep::Order, Latency, /*Reg=*/0,
Andrew Trickeb05b972012-05-15 18:59:41 +0000590 /*isNormalMemory=*/true));
Andrew Trick1c2d3c52012-06-13 02:39:03 +0000591 }
Andrew Trickeb05b972012-05-15 18:59:41 +0000592 // Now go through all the chain successors and iterate from them.
593 // Keep track of visited nodes.
594 for (SUnit::const_succ_iterator J = (*I)->Succs.begin(),
595 JE = (*I)->Succs.end(); J != JE; ++J)
596 if (J->isCtrl())
597 iterateChainSucc (AA, MFI, SU, J->getSUnit(),
598 ExitSU, &Depth, Visited);
599 }
600}
601
602/// Check whether two objects need a chain edge, if so, add it
603/// otherwise remember the rejected SU.
604static inline
605void addChainDependency (AliasAnalysis *AA, const MachineFrameInfo *MFI,
606 SUnit *SUa, SUnit *SUb,
607 std::set<SUnit *> &RejectList,
608 unsigned TrueMemOrderLatency = 0,
609 bool isNormalMemory = false) {
610 // If this is a false dependency,
611 // do not add the edge, but rememeber the rejected node.
612 if (!EnableAASchedMI ||
613 MIsNeedChainEdge(AA, MFI, SUa->getInstr(), SUb->getInstr()))
614 SUb->addPred(SDep(SUa, SDep::Order, TrueMemOrderLatency, /*Reg=*/0,
615 isNormalMemory));
616 else {
617 // Duplicate entries should be ignored.
618 RejectList.insert(SUb);
619 DEBUG(dbgs() << "\tReject chain dep between SU("
620 << SUa->NodeNum << ") and SU("
621 << SUb->NodeNum << ")\n");
622 }
623}
624
Andrew Trickb4566a92012-02-22 06:08:11 +0000625/// Create an SUnit for each real instruction, numbered in top-down toplological
626/// order. The instruction order A < B, implies that no edge exists from B to A.
627///
628/// Map each real instruction to its SUnit.
629///
Andrew Trick17d35e52012-03-14 04:00:41 +0000630/// After initSUnits, the SUnits vector cannot be resized and the scheduler may
631/// hang onto SUnit pointers. We may relax this in the future by using SUnit IDs
632/// instead of pointers.
633///
634/// MachineScheduler relies on initSUnits numbering the nodes by their order in
635/// the original instruction list.
Andrew Trickb4566a92012-02-22 06:08:11 +0000636void ScheduleDAGInstrs::initSUnits() {
637 // We'll be allocating one SUnit for each real instruction in the region,
638 // which is contained within a basic block.
639 SUnits.reserve(BB->size());
640
Andrew Trick68675c62012-03-09 04:29:02 +0000641 for (MachineBasicBlock::iterator I = RegionBegin; I != RegionEnd; ++I) {
Andrew Trickb4566a92012-02-22 06:08:11 +0000642 MachineInstr *MI = I;
643 if (MI->isDebugValue())
644 continue;
645
Andrew Trick953be892012-03-07 23:00:49 +0000646 SUnit *SU = newSUnit(MI);
Andrew Trickb4566a92012-02-22 06:08:11 +0000647 MISUnitMap[MI] = SU;
648
649 SU->isCall = MI->isCall();
650 SU->isCommutable = MI->isCommutable();
651
652 // Assign the Latency field of SU using target-provided information.
Andrew Tricka98f6002012-10-08 18:53:57 +0000653 computeLatency(SU);
Andrew Trickb4566a92012-02-22 06:08:11 +0000654 }
Andrew Trick7ebcaf42012-01-14 02:17:15 +0000655}
656
Andrew Trick006e1ab2012-04-24 17:56:43 +0000657/// If RegPressure is non null, compute register pressure as a side effect. The
658/// DAG builder is an efficient place to do it because it already visits
659/// operands.
660void ScheduleDAGInstrs::buildSchedGraph(AliasAnalysis *AA,
661 RegPressureTracker *RPTracker) {
Andrew Trickb4566a92012-02-22 06:08:11 +0000662 // Create an SUnit for each real instruction.
663 initSUnits();
Dan Gohman343f0c02008-11-19 23:18:57 +0000664
Dan Gohman6a9041e2008-12-04 01:35:46 +0000665 // We build scheduling units by walking a block's instruction list from bottom
666 // to top.
667
David Goodwin980d4942009-11-09 19:22:17 +0000668 // Remember where a generic side-effecting instruction is as we procede.
669 SUnit *BarrierChain = 0, *AliasChain = 0;
Dan Gohman6a9041e2008-12-04 01:35:46 +0000670
David Goodwin980d4942009-11-09 19:22:17 +0000671 // Memory references to specific known memory locations are tracked
672 // so that they can be given more precise dependencies. We track
673 // separately the known memory locations that may alias and those
674 // that are known not to alias
675 std::map<const Value *, SUnit *> AliasMemDefs, NonAliasMemDefs;
676 std::map<const Value *, std::vector<SUnit *> > AliasMemUses, NonAliasMemUses;
Andrew Trickeb05b972012-05-15 18:59:41 +0000677 std::set<SUnit*> RejectMemNodes;
Dan Gohman6a9041e2008-12-04 01:35:46 +0000678
Dale Johannesenbfdf7f32010-03-10 22:13:47 +0000679 // Remove any stale debug info; sometimes BuildSchedGraph is called again
680 // without emitting the info from the previous call.
Devang Patelcf4cc842011-06-02 20:07:12 +0000681 DbgValues.clear();
682 FirstDbgValue = NULL;
Dale Johannesenbfdf7f32010-03-10 22:13:47 +0000683
Andrew Trick81a682a2012-02-23 01:52:38 +0000684 assert(Defs.empty() && Uses.empty() &&
685 "Only BuildGraph should update Defs/Uses");
Andrew Trick702d4892012-02-24 07:04:55 +0000686 Defs.setRegLimit(TRI->getNumRegs());
687 Uses.setRegLimit(TRI->getNumRegs());
Andrew Trick9b668532011-05-06 21:52:52 +0000688
Andrew Trick8ae3ac72012-02-22 21:59:00 +0000689 assert(VRegDefs.empty() && "Only BuildSchedGraph may access VRegDefs");
690 // FIXME: Allow SparseSet to reserve space for the creation of virtual
691 // registers during scheduling. Don't artificially inflate the Universe
692 // because we want to assert that vregs are not created during DAG building.
693 VRegDefs.setUniverse(MRI.getNumVirtRegs());
Andrew Trick3c58ba82012-01-14 02:17:18 +0000694
Andrew Trick81a682a2012-02-23 01:52:38 +0000695 // Model data dependencies between instructions being scheduled and the
696 // ExitSU.
Andrew Trick953be892012-03-07 23:00:49 +0000697 addSchedBarrierDeps();
Andrew Trick81a682a2012-02-23 01:52:38 +0000698
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000699 // Walk the list of instructions, from bottom moving up.
Devang Patelcf4cc842011-06-02 20:07:12 +0000700 MachineInstr *PrevMI = NULL;
Andrew Trick68675c62012-03-09 04:29:02 +0000701 for (MachineBasicBlock::iterator MII = RegionEnd, MIE = RegionBegin;
Dan Gohman343f0c02008-11-19 23:18:57 +0000702 MII != MIE; --MII) {
703 MachineInstr *MI = prior(MII);
Devang Patelcf4cc842011-06-02 20:07:12 +0000704 if (MI && PrevMI) {
705 DbgValues.push_back(std::make_pair(PrevMI, MI));
706 PrevMI = NULL;
707 }
708
Dale Johannesenbfdf7f32010-03-10 22:13:47 +0000709 if (MI->isDebugValue()) {
Devang Patelcf4cc842011-06-02 20:07:12 +0000710 PrevMI = MI;
Dale Johannesenbfdf7f32010-03-10 22:13:47 +0000711 continue;
712 }
Andrew Trick006e1ab2012-04-24 17:56:43 +0000713 if (RPTracker) {
714 RPTracker->recede();
715 assert(RPTracker->getPos() == prior(MII) && "RPTracker can't find MI");
716 }
Devang Patelcf4cc842011-06-02 20:07:12 +0000717
Andrew Trick00707922012-04-13 23:29:54 +0000718 assert((!MI->isTerminator() || CanHandleTerminators) && !MI->isLabel() &&
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000719 "Cannot schedule terminators or labels!");
Dan Gohman343f0c02008-11-19 23:18:57 +0000720
Andrew Trickb4566a92012-02-22 06:08:11 +0000721 SUnit *SU = MISUnitMap[MI];
722 assert(SU && "No SUnit mapped to this MI");
Dan Gohman54e4c362008-12-09 22:54:47 +0000723
Dan Gohman6a9041e2008-12-04 01:35:46 +0000724 // Add register-based dependencies (data, anti, and output).
Dan Gohman343f0c02008-11-19 23:18:57 +0000725 for (unsigned j = 0, n = MI->getNumOperands(); j != n; ++j) {
726 const MachineOperand &MO = MI->getOperand(j);
727 if (!MO.isReg()) continue;
728 unsigned Reg = MO.getReg();
729 if (Reg == 0) continue;
730
Andrew Trick7ebcaf42012-01-14 02:17:15 +0000731 if (TRI->isPhysicalRegister(Reg))
732 addPhysRegDeps(SU, j);
733 else {
734 assert(!IsPostRA && "Virtual register encountered!");
Andrew Trick3c58ba82012-01-14 02:17:18 +0000735 if (MO.isDef())
736 addVRegDefDeps(SU, j);
Andrew Trick63d578b2012-02-23 03:16:24 +0000737 else if (MO.readsReg()) // ignore undef operands
Andrew Trick3c58ba82012-01-14 02:17:18 +0000738 addVRegUseDeps(SU, j);
Dan Gohman343f0c02008-11-19 23:18:57 +0000739 }
740 }
Dan Gohman6a9041e2008-12-04 01:35:46 +0000741
742 // Add chain dependencies.
David Goodwin7c9b1ac2009-11-02 17:06:28 +0000743 // Chain dependencies used to enforce memory order should have
744 // latency of 0 (except for true dependency of Store followed by
745 // aliased Load... we estimate that with a single cycle of latency
746 // assuming the hardware will bypass)
Dan Gohman6a9041e2008-12-04 01:35:46 +0000747 // Note that isStoreToStackSlot and isLoadFromStackSLot are not usable
748 // after stack slots are lowered to actual addresses.
749 // TODO: Use an AliasAnalysis and do real alias-analysis queries, and
750 // produce more precise dependence information.
Andrew Trick1c2d3c52012-06-13 02:39:03 +0000751 unsigned TrueMemOrderLatency = MI->mayStore() ? 1 : 0;
Andrew Trickeb05b972012-05-15 18:59:41 +0000752 if (isGlobalMemoryObject(AA, MI)) {
David Goodwin980d4942009-11-09 19:22:17 +0000753 // Be conservative with these and add dependencies on all memory
754 // references, even those that are known to not alias.
Andrew Trickf405b1a2011-05-05 19:24:06 +0000755 for (std::map<const Value *, SUnit *>::iterator I =
David Goodwin980d4942009-11-09 19:22:17 +0000756 NonAliasMemDefs.begin(), E = NonAliasMemDefs.end(); I != E; ++I) {
David Goodwin7c9b1ac2009-11-02 17:06:28 +0000757 I->second->addPred(SDep(SU, SDep::Order, /*Latency=*/0));
Dan Gohman6a9041e2008-12-04 01:35:46 +0000758 }
759 for (std::map<const Value *, std::vector<SUnit *> >::iterator I =
David Goodwin980d4942009-11-09 19:22:17 +0000760 NonAliasMemUses.begin(), E = NonAliasMemUses.end(); I != E; ++I) {
Dan Gohman6a9041e2008-12-04 01:35:46 +0000761 for (unsigned i = 0, e = I->second.size(); i != e; ++i)
David Goodwin7c9b1ac2009-11-02 17:06:28 +0000762 I->second[i]->addPred(SDep(SU, SDep::Order, TrueMemOrderLatency));
Dan Gohman6a9041e2008-12-04 01:35:46 +0000763 }
David Goodwin980d4942009-11-09 19:22:17 +0000764 // Add SU to the barrier chain.
765 if (BarrierChain)
766 BarrierChain->addPred(SDep(SU, SDep::Order, /*Latency=*/0));
767 BarrierChain = SU;
Andrew Trickeb05b972012-05-15 18:59:41 +0000768 // This is a barrier event that acts as a pivotal node in the DAG,
769 // so it is safe to clear list of exposed nodes.
Andrew Trick1c2d3c52012-06-13 02:39:03 +0000770 adjustChainDeps(AA, MFI, SU, &ExitSU, RejectMemNodes,
771 TrueMemOrderLatency);
Andrew Trickeb05b972012-05-15 18:59:41 +0000772 RejectMemNodes.clear();
773 NonAliasMemDefs.clear();
774 NonAliasMemUses.clear();
David Goodwin980d4942009-11-09 19:22:17 +0000775
776 // fall-through
777 new_alias_chain:
778 // Chain all possibly aliasing memory references though SU.
Andrew Trick1c2d3c52012-06-13 02:39:03 +0000779 if (AliasChain) {
780 unsigned ChainLatency = 0;
781 if (AliasChain->getInstr()->mayLoad())
782 ChainLatency = TrueMemOrderLatency;
783 addChainDependency(AA, MFI, SU, AliasChain, RejectMemNodes,
784 ChainLatency);
785 }
David Goodwin980d4942009-11-09 19:22:17 +0000786 AliasChain = SU;
787 for (unsigned k = 0, m = PendingLoads.size(); k != m; ++k)
Andrew Trickeb05b972012-05-15 18:59:41 +0000788 addChainDependency(AA, MFI, SU, PendingLoads[k], RejectMemNodes,
789 TrueMemOrderLatency);
David Goodwin980d4942009-11-09 19:22:17 +0000790 for (std::map<const Value *, SUnit *>::iterator I = AliasMemDefs.begin(),
Andrew Trickeb05b972012-05-15 18:59:41 +0000791 E = AliasMemDefs.end(); I != E; ++I)
792 addChainDependency(AA, MFI, SU, I->second, RejectMemNodes);
David Goodwin980d4942009-11-09 19:22:17 +0000793 for (std::map<const Value *, std::vector<SUnit *> >::iterator I =
794 AliasMemUses.begin(), E = AliasMemUses.end(); I != E; ++I) {
795 for (unsigned i = 0, e = I->second.size(); i != e; ++i)
Andrew Trickeb05b972012-05-15 18:59:41 +0000796 addChainDependency(AA, MFI, SU, I->second[i], RejectMemNodes,
797 TrueMemOrderLatency);
David Goodwin980d4942009-11-09 19:22:17 +0000798 }
Andrew Trick1c2d3c52012-06-13 02:39:03 +0000799 adjustChainDeps(AA, MFI, SU, &ExitSU, RejectMemNodes,
800 TrueMemOrderLatency);
David Goodwin980d4942009-11-09 19:22:17 +0000801 PendingLoads.clear();
802 AliasMemDefs.clear();
803 AliasMemUses.clear();
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000804 } else if (MI->mayStore()) {
David Goodwina9e61072009-11-03 20:15:00 +0000805 bool MayAlias = true;
David Goodwina9e61072009-11-03 20:15:00 +0000806 if (const Value *V = getUnderlyingObjectForInstr(MI, MFI, MayAlias)) {
Dan Gohman6a9041e2008-12-04 01:35:46 +0000807 // A store to a specific PseudoSourceValue. Add precise dependencies.
David Goodwin980d4942009-11-09 19:22:17 +0000808 // Record the def in MemDefs, first adding a dep if there is
809 // an existing def.
Andrew Trickf405b1a2011-05-05 19:24:06 +0000810 std::map<const Value *, SUnit *>::iterator I =
David Goodwin980d4942009-11-09 19:22:17 +0000811 ((MayAlias) ? AliasMemDefs.find(V) : NonAliasMemDefs.find(V));
Andrew Trickf405b1a2011-05-05 19:24:06 +0000812 std::map<const Value *, SUnit *>::iterator IE =
David Goodwin980d4942009-11-09 19:22:17 +0000813 ((MayAlias) ? AliasMemDefs.end() : NonAliasMemDefs.end());
814 if (I != IE) {
Andrew Trickeb05b972012-05-15 18:59:41 +0000815 addChainDependency(AA, MFI, SU, I->second, RejectMemNodes,
816 0, true);
Dan Gohman6a9041e2008-12-04 01:35:46 +0000817 I->second = SU;
818 } else {
David Goodwin980d4942009-11-09 19:22:17 +0000819 if (MayAlias)
820 AliasMemDefs[V] = SU;
821 else
822 NonAliasMemDefs[V] = SU;
Dan Gohman6a9041e2008-12-04 01:35:46 +0000823 }
824 // Handle the uses in MemUses, if there are any.
Dan Gohmana629b482008-12-08 17:50:35 +0000825 std::map<const Value *, std::vector<SUnit *> >::iterator J =
David Goodwin980d4942009-11-09 19:22:17 +0000826 ((MayAlias) ? AliasMemUses.find(V) : NonAliasMemUses.find(V));
827 std::map<const Value *, std::vector<SUnit *> >::iterator JE =
828 ((MayAlias) ? AliasMemUses.end() : NonAliasMemUses.end());
829 if (J != JE) {
Dan Gohman6a9041e2008-12-04 01:35:46 +0000830 for (unsigned i = 0, e = J->second.size(); i != e; ++i)
Andrew Trickeb05b972012-05-15 18:59:41 +0000831 addChainDependency(AA, MFI, SU, J->second[i], RejectMemNodes,
832 TrueMemOrderLatency, true);
Dan Gohman6a9041e2008-12-04 01:35:46 +0000833 J->second.clear();
834 }
David Goodwina9e61072009-11-03 20:15:00 +0000835 if (MayAlias) {
David Goodwin980d4942009-11-09 19:22:17 +0000836 // Add dependencies from all the PendingLoads, i.e. loads
837 // with no underlying object.
David Goodwina9e61072009-11-03 20:15:00 +0000838 for (unsigned k = 0, m = PendingLoads.size(); k != m; ++k)
Andrew Trickeb05b972012-05-15 18:59:41 +0000839 addChainDependency(AA, MFI, SU, PendingLoads[k], RejectMemNodes,
840 TrueMemOrderLatency);
David Goodwin980d4942009-11-09 19:22:17 +0000841 // Add dependence on alias chain, if needed.
842 if (AliasChain)
Andrew Trickeb05b972012-05-15 18:59:41 +0000843 addChainDependency(AA, MFI, SU, AliasChain, RejectMemNodes);
844 // But we also should check dependent instructions for the
845 // SU in question.
Andrew Trick1c2d3c52012-06-13 02:39:03 +0000846 adjustChainDeps(AA, MFI, SU, &ExitSU, RejectMemNodes,
847 TrueMemOrderLatency);
David Goodwina9e61072009-11-03 20:15:00 +0000848 }
David Goodwin980d4942009-11-09 19:22:17 +0000849 // Add dependence on barrier chain, if needed.
Andrew Trickeb05b972012-05-15 18:59:41 +0000850 // There is no point to check aliasing on barrier event. Even if
851 // SU and barrier _could_ be reordered, they should not. In addition,
852 // we have lost all RejectMemNodes below barrier.
David Goodwin980d4942009-11-09 19:22:17 +0000853 if (BarrierChain)
854 BarrierChain->addPred(SDep(SU, SDep::Order, /*Latency=*/0));
David Goodwin5be870a2009-11-05 00:16:44 +0000855 } else {
Dan Gohman6a9041e2008-12-04 01:35:46 +0000856 // Treat all other stores conservatively.
David Goodwin980d4942009-11-09 19:22:17 +0000857 goto new_alias_chain;
David Goodwin7c9b1ac2009-11-02 17:06:28 +0000858 }
Evan Chengec6906b2010-10-23 02:10:46 +0000859
860 if (!ExitSU.isPred(SU))
861 // Push store's up a bit to avoid them getting in between cmp
862 // and branches.
863 ExitSU.addPred(SDep(SU, SDep::Order, 0,
864 /*Reg=*/0, /*isNormalMemory=*/false,
865 /*isMustAlias=*/false,
866 /*isArtificial=*/true));
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000867 } else if (MI->mayLoad()) {
David Goodwina9e61072009-11-03 20:15:00 +0000868 bool MayAlias = true;
Dan Gohmana70dca12009-10-09 23:27:56 +0000869 if (MI->isInvariantLoad(AA)) {
Dan Gohman6a9041e2008-12-04 01:35:46 +0000870 // Invariant load, no chain dependencies needed!
David Goodwin5be870a2009-11-05 00:16:44 +0000871 } else {
Andrew Trickf405b1a2011-05-05 19:24:06 +0000872 if (const Value *V =
David Goodwin980d4942009-11-09 19:22:17 +0000873 getUnderlyingObjectForInstr(MI, MFI, MayAlias)) {
874 // A load from a specific PseudoSourceValue. Add precise dependencies.
Andrew Trickf405b1a2011-05-05 19:24:06 +0000875 std::map<const Value *, SUnit *>::iterator I =
David Goodwin980d4942009-11-09 19:22:17 +0000876 ((MayAlias) ? AliasMemDefs.find(V) : NonAliasMemDefs.find(V));
Andrew Trickf405b1a2011-05-05 19:24:06 +0000877 std::map<const Value *, SUnit *>::iterator IE =
David Goodwin980d4942009-11-09 19:22:17 +0000878 ((MayAlias) ? AliasMemDefs.end() : NonAliasMemDefs.end());
879 if (I != IE)
Andrew Trickeb05b972012-05-15 18:59:41 +0000880 addChainDependency(AA, MFI, SU, I->second, RejectMemNodes, 0, true);
David Goodwin980d4942009-11-09 19:22:17 +0000881 if (MayAlias)
882 AliasMemUses[V].push_back(SU);
Andrew Trickf405b1a2011-05-05 19:24:06 +0000883 else
David Goodwin980d4942009-11-09 19:22:17 +0000884 NonAliasMemUses[V].push_back(SU);
885 } else {
886 // A load with no underlying object. Depend on all
887 // potentially aliasing stores.
Andrew Trickf405b1a2011-05-05 19:24:06 +0000888 for (std::map<const Value *, SUnit *>::iterator I =
David Goodwin980d4942009-11-09 19:22:17 +0000889 AliasMemDefs.begin(), E = AliasMemDefs.end(); I != E; ++I)
Andrew Trickeb05b972012-05-15 18:59:41 +0000890 addChainDependency(AA, MFI, SU, I->second, RejectMemNodes);
Andrew Trickf405b1a2011-05-05 19:24:06 +0000891
David Goodwin980d4942009-11-09 19:22:17 +0000892 PendingLoads.push_back(SU);
893 MayAlias = true;
David Goodwina9e61072009-11-03 20:15:00 +0000894 }
Andrew Trickeb05b972012-05-15 18:59:41 +0000895 if (MayAlias)
Andrew Trick1c2d3c52012-06-13 02:39:03 +0000896 adjustChainDeps(AA, MFI, SU, &ExitSU, RejectMemNodes, /*Latency=*/0);
David Goodwin980d4942009-11-09 19:22:17 +0000897 // Add dependencies on alias and barrier chains, if needed.
898 if (MayAlias && AliasChain)
Andrew Trickeb05b972012-05-15 18:59:41 +0000899 addChainDependency(AA, MFI, SU, AliasChain, RejectMemNodes);
David Goodwin980d4942009-11-09 19:22:17 +0000900 if (BarrierChain)
901 BarrierChain->addPred(SDep(SU, SDep::Order, /*Latency=*/0));
Andrew Trickf405b1a2011-05-05 19:24:06 +0000902 }
Dan Gohman343f0c02008-11-19 23:18:57 +0000903 }
Dan Gohman343f0c02008-11-19 23:18:57 +0000904 }
Devang Patelcf4cc842011-06-02 20:07:12 +0000905 if (PrevMI)
906 FirstDbgValue = PrevMI;
Dan Gohman79ce2762009-01-15 19:20:50 +0000907
Andrew Trick81a682a2012-02-23 01:52:38 +0000908 Defs.clear();
909 Uses.clear();
Andrew Trick3c58ba82012-01-14 02:17:18 +0000910 VRegDefs.clear();
Dan Gohman79ce2762009-01-15 19:20:50 +0000911 PendingLoads.clear();
Dan Gohman343f0c02008-11-19 23:18:57 +0000912}
913
Andrew Trick953be892012-03-07 23:00:49 +0000914void ScheduleDAGInstrs::computeLatency(SUnit *SU) {
Andrew Trickb7e02892012-06-05 21:11:27 +0000915 // Compute the latency for the node. We only provide a default for missing
916 // itineraries. Empty itineraries still have latency properties.
917 if (!InstrItins) {
Evan Cheng3ef1c872010-09-10 01:29:16 +0000918 SU->Latency = 1;
Dan Gohman4ea8e852008-12-16 02:38:22 +0000919
Evan Cheng3ef1c872010-09-10 01:29:16 +0000920 // Simplistic target-independent heuristic: assume that loads take
921 // extra time.
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000922 if (SU->getInstr()->mayLoad())
Dan Gohman4ea8e852008-12-16 02:38:22 +0000923 SU->Latency += 2;
Evan Cheng8239daf2010-11-03 00:45:17 +0000924 } else {
925 SU->Latency = TII->getInstrLatency(InstrItins, SU->getInstr());
926 }
Dan Gohmanc8c28272008-11-21 00:12:10 +0000927}
928
Dan Gohman343f0c02008-11-19 23:18:57 +0000929void ScheduleDAGInstrs::dumpNode(const SUnit *SU) const {
Manman Renb720be62012-09-11 22:23:19 +0000930#if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP)
Dan Gohman343f0c02008-11-19 23:18:57 +0000931 SU->getInstr()->dump();
Manman Ren77e300e2012-09-06 19:06:06 +0000932#endif
Dan Gohman343f0c02008-11-19 23:18:57 +0000933}
934
935std::string ScheduleDAGInstrs::getGraphNodeLabel(const SUnit *SU) const {
936 std::string s;
937 raw_string_ostream oss(s);
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000938 if (SU == &EntrySU)
939 oss << "<entry>";
940 else if (SU == &ExitSU)
941 oss << "<exit>";
942 else
943 SU->getInstr()->print(oss);
Dan Gohman343f0c02008-11-19 23:18:57 +0000944 return oss.str();
945}
946
Andrew Trick56b94c52012-03-07 00:18:22 +0000947/// Return the basic block label. It is not necessarilly unique because a block
948/// contains multiple scheduling regions. But it is fine for visualization.
949std::string ScheduleDAGInstrs::getDAGName() const {
950 return "dag." + BB->getFullName();
951}