blob: 89dee2a4fa5f39a59b5a2a4fb117d8fca120998e [file] [log] [blame]
Andrew Lenharthd97591a2005-10-20 00:29:02 +00001//===-- AlphaISelDAGToDAG.cpp - Alpha pattern matching inst selector ------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Andrew Lenharthd97591a2005-10-20 00:29:02 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines a pattern matching instruction selector for Alpha,
11// converting from a legalized dag to a Alpha dag.
12//
13//===----------------------------------------------------------------------===//
14
15#include "Alpha.h"
16#include "AlphaTargetMachine.h"
17#include "AlphaISelLowering.h"
18#include "llvm/CodeGen/MachineInstrBuilder.h"
Andrew Lenharth7f0db912005-11-30 07:19:56 +000019#include "llvm/CodeGen/MachineFrameInfo.h"
Andrew Lenharthd97591a2005-10-20 00:29:02 +000020#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000021#include "llvm/CodeGen/MachineRegisterInfo.h"
Andrew Lenharthd97591a2005-10-20 00:29:02 +000022#include "llvm/CodeGen/SelectionDAG.h"
23#include "llvm/CodeGen/SelectionDAGISel.h"
24#include "llvm/Target/TargetOptions.h"
Andrew Lenharthd97591a2005-10-20 00:29:02 +000025#include "llvm/Constants.h"
Reid Spencerc1030572007-01-19 21:13:56 +000026#include "llvm/DerivedTypes.h"
Andrew Lenharthd97591a2005-10-20 00:29:02 +000027#include "llvm/GlobalValue.h"
Chris Lattner420736d2006-03-25 06:47:10 +000028#include "llvm/Intrinsics.h"
Chris Lattner3d62d782008-02-03 05:43:57 +000029#include "llvm/Support/Compiler.h"
Andrew Lenharthd97591a2005-10-20 00:29:02 +000030#include "llvm/Support/Debug.h"
31#include "llvm/Support/MathExtras.h"
Andrew Lenharth756fbeb2005-10-22 22:06:58 +000032#include <algorithm>
Evan Cheng2ef88a02006-08-07 22:28:20 +000033#include <queue>
Evan Chengba2f0a92006-02-05 06:46:41 +000034#include <set>
Andrew Lenharthd97591a2005-10-20 00:29:02 +000035using namespace llvm;
36
37namespace {
38
39 //===--------------------------------------------------------------------===//
40 /// AlphaDAGToDAGISel - Alpha specific code to select Alpha machine
41 /// instructions for SelectionDAG operations.
Andrew Lenharthd97591a2005-10-20 00:29:02 +000042 class AlphaDAGToDAGISel : public SelectionDAGISel {
43 AlphaTargetLowering AlphaLowering;
44
Andrew Lenharthdcbaf8a2005-12-30 02:30:02 +000045 static const int64_t IMM_LOW = -32768;
46 static const int64_t IMM_HIGH = 32767;
47 static const int64_t IMM_MULT = 65536;
Andrew Lenharthfeab2f82006-01-01 22:16:14 +000048 static const int64_t IMM_FULLHIGH = IMM_HIGH + IMM_HIGH * IMM_MULT;
49 static const int64_t IMM_FULLLOW = IMM_LOW + IMM_LOW * IMM_MULT;
50
51 static int64_t get_ldah16(int64_t x) {
52 int64_t y = x / IMM_MULT;
53 if (x % IMM_MULT > IMM_HIGH)
Anton Korobeynikovbed29462007-04-16 18:10:23 +000054 ++y;
Andrew Lenharthfeab2f82006-01-01 22:16:14 +000055 return y;
56 }
57
58 static int64_t get_lda16(int64_t x) {
59 return x - get_ldah16(x) * IMM_MULT;
60 }
61
Chris Lattnerd615ded2006-10-11 05:13:56 +000062 /// get_zapImm - Return a zap mask if X is a valid immediate for a zapnot
63 /// instruction (if not, return 0). Note that this code accepts partial
64 /// zap masks. For example (and LHS, 1) is a valid zap, as long we know
65 /// that the bits 1-7 of LHS are already zero. If LHS is non-null, we are
66 /// in checking mode. If LHS is null, we assume that the mask has already
67 /// been validated before.
Dan Gohman475871a2008-07-27 21:46:04 +000068 uint64_t get_zapImm(SDValue LHS, uint64_t Constant) {
Chris Lattnerd615ded2006-10-11 05:13:56 +000069 uint64_t BitsToCheck = 0;
70 unsigned Result = 0;
71 for (unsigned i = 0; i != 8; ++i) {
72 if (((Constant >> 8*i) & 0xFF) == 0) {
73 // nothing to do.
74 } else {
75 Result |= 1 << i;
76 if (((Constant >> 8*i) & 0xFF) == 0xFF) {
77 // If the entire byte is set, zapnot the byte.
78 } else if (LHS.Val == 0) {
79 // Otherwise, if the mask was previously validated, we know its okay
80 // to zapnot this entire byte even though all the bits aren't set.
81 } else {
82 // Otherwise we don't know that the it's okay to zapnot this entire
83 // byte. Only do this iff we can prove that the missing bits are
84 // already null, so the bytezap doesn't need to really null them.
85 BitsToCheck |= ~Constant & (0xFF << 8*i);
86 }
87 }
88 }
89
90 // If there are missing bits in a byte (for example, X & 0xEF00), check to
91 // see if the missing bits (0x1000) are already known zero if not, the zap
92 // isn't okay to do, as it won't clear all the required bits.
93 if (BitsToCheck &&
Dan Gohman2e68b6f2008-02-25 21:11:39 +000094 !CurDAG->MaskedValueIsZero(LHS,
95 APInt(LHS.getValueSizeInBits(),
96 BitsToCheck)))
Chris Lattnerd615ded2006-10-11 05:13:56 +000097 return 0;
98
99 return Result;
100 }
101
Andrew Lenharthfeab2f82006-01-01 22:16:14 +0000102 static uint64_t get_zapImm(uint64_t x) {
Chris Lattnerd615ded2006-10-11 05:13:56 +0000103 unsigned build = 0;
104 for(int i = 0; i != 8; ++i) {
105 if ((x & 0x00FF) == 0x00FF)
106 build |= 1 << i;
107 else if ((x & 0x00FF) != 0)
108 return 0;
109 x >>= 8;
110 }
Andrew Lenharth5d423602006-01-02 21:15:53 +0000111 return build;
Andrew Lenharthfeab2f82006-01-01 22:16:14 +0000112 }
Chris Lattnerd615ded2006-10-11 05:13:56 +0000113
114
Andrew Lenharthafe3f492006-04-03 03:18:59 +0000115 static uint64_t getNearPower2(uint64_t x) {
116 if (!x) return 0;
117 unsigned at = CountLeadingZeros_64(x);
118 uint64_t complow = 1 << (63 - at);
119 uint64_t comphigh = 1 << (64 - at);
Bill Wendlingf5da1332006-12-07 22:21:48 +0000120 //cerr << x << ":" << complow << ":" << comphigh << "\n";
Andrew Lenharthf87e7932006-04-03 04:19:17 +0000121 if (abs(complow - x) <= abs(comphigh - x))
Andrew Lenharthafe3f492006-04-03 03:18:59 +0000122 return complow;
123 else
124 return comphigh;
125 }
126
Andrew Lenharth956a4312006-10-31 19:52:12 +0000127 static bool chkRemNearPower2(uint64_t x, uint64_t r, bool swap) {
128 uint64_t y = getNearPower2(x);
129 if (swap)
130 return (y - x) == r;
131 else
132 return (x - y) == r;
133 }
134
Dan Gohman475871a2008-07-27 21:46:04 +0000135 static bool isFPZ(SDValue N) {
Andrew Lenharthfeab2f82006-01-01 22:16:14 +0000136 ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(N);
Dale Johanneseneaf08942007-08-31 04:03:46 +0000137 return (CN && (CN->getValueAPF().isZero()));
Andrew Lenharthfeab2f82006-01-01 22:16:14 +0000138 }
Dan Gohman475871a2008-07-27 21:46:04 +0000139 static bool isFPZn(SDValue N) {
Andrew Lenharthfeab2f82006-01-01 22:16:14 +0000140 ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(N);
Dale Johanneseneaf08942007-08-31 04:03:46 +0000141 return (CN && CN->getValueAPF().isNegZero());
Andrew Lenharthfeab2f82006-01-01 22:16:14 +0000142 }
Dan Gohman475871a2008-07-27 21:46:04 +0000143 static bool isFPZp(SDValue N) {
Andrew Lenharthfeab2f82006-01-01 22:16:14 +0000144 ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(N);
Dale Johanneseneaf08942007-08-31 04:03:46 +0000145 return (CN && CN->getValueAPF().isPosZero());
Andrew Lenharthfeab2f82006-01-01 22:16:14 +0000146 }
147
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000148 public:
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000149 explicit AlphaDAGToDAGISel(AlphaTargetMachine &TM)
Andrew Lenharth82c3d8f2006-10-11 04:29:42 +0000150 : SelectionDAGISel(AlphaLowering),
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000151 AlphaLowering(*TM.getTargetLowering())
Andrew Lenharthdcbaf8a2005-12-30 02:30:02 +0000152 {}
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000153
154 /// getI64Imm - Return a target constant with the specified value, of type
155 /// i64.
Dan Gohman475871a2008-07-27 21:46:04 +0000156 inline SDValue getI64Imm(int64_t Imm) {
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000157 return CurDAG->getTargetConstant(Imm, MVT::i64);
158 }
159
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000160 // Select - Convert the specified operand from a target-independent to a
161 // target-specific node if it hasn't already been changed.
Dan Gohman475871a2008-07-27 21:46:04 +0000162 SDNode *Select(SDValue Op);
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000163
Evan Chengdb8d56b2008-06-30 20:45:06 +0000164 /// InstructionSelect - This callback is invoked by
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000165 /// SelectionDAGISel when it has created a SelectionDAG for us to codegen.
Evan Chengdb8d56b2008-06-30 20:45:06 +0000166 virtual void InstructionSelect(SelectionDAG &DAG);
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000167
168 virtual const char *getPassName() const {
169 return "Alpha DAG->DAG Pattern Instruction Selection";
170 }
171
Andrew Lenharthdf97cc62006-06-21 15:42:36 +0000172 /// SelectInlineAsmMemoryOperand - Implement addressing mode selection for
173 /// inline asm expressions.
Dan Gohman475871a2008-07-27 21:46:04 +0000174 virtual bool SelectInlineAsmMemoryOperand(const SDValue &Op,
Andrew Lenharthdf97cc62006-06-21 15:42:36 +0000175 char ConstraintCode,
Dan Gohman475871a2008-07-27 21:46:04 +0000176 std::vector<SDValue> &OutOps,
Andrew Lenharthdf97cc62006-06-21 15:42:36 +0000177 SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +0000178 SDValue Op0;
Andrew Lenharthdf97cc62006-06-21 15:42:36 +0000179 switch (ConstraintCode) {
180 default: return true;
181 case 'm': // memory
Evan Cheng6da2f322006-08-26 01:07:58 +0000182 Op0 = Op;
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000183 AddToISelQueue(Op0);
Andrew Lenharthdf97cc62006-06-21 15:42:36 +0000184 break;
185 }
186
187 OutOps.push_back(Op0);
188 return false;
189 }
190
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000191// Include the pieces autogenerated from the target description.
192#include "AlphaGenDAGISel.inc"
193
194private:
Dan Gohman475871a2008-07-27 21:46:04 +0000195 SDValue getGlobalBaseReg();
196 SDValue getGlobalRetAddr();
197 void SelectCALL(SDValue Op);
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000198
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000199 };
200}
201
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000202/// getGlobalBaseReg - Output the instructions required to put the
203/// GOT address into a register.
204///
Dan Gohman475871a2008-07-27 21:46:04 +0000205SDValue AlphaDAGToDAGISel::getGlobalBaseReg() {
Andrew Lenharthb4eb0922006-10-11 16:24:51 +0000206 unsigned GP = 0;
Chris Lattner84bc5422007-12-31 04:13:23 +0000207 for(MachineRegisterInfo::livein_iterator ii = RegInfo->livein_begin(),
208 ee = RegInfo->livein_end(); ii != ee; ++ii)
Andrew Lenharthb4eb0922006-10-11 16:24:51 +0000209 if (ii->first == Alpha::R29) {
210 GP = ii->second;
211 break;
212 }
213 assert(GP && "GOT PTR not in liveins");
Andrew Lenharth93526222005-12-01 01:53:10 +0000214 return CurDAG->getCopyFromReg(CurDAG->getEntryNode(),
Andrew Lenharthb4eb0922006-10-11 16:24:51 +0000215 GP, MVT::i64);
Andrew Lenharth93526222005-12-01 01:53:10 +0000216}
217
218/// getRASaveReg - Grab the return address
219///
Dan Gohman475871a2008-07-27 21:46:04 +0000220SDValue AlphaDAGToDAGISel::getGlobalRetAddr() {
Andrew Lenharthb4eb0922006-10-11 16:24:51 +0000221 unsigned RA = 0;
Chris Lattner84bc5422007-12-31 04:13:23 +0000222 for(MachineRegisterInfo::livein_iterator ii = RegInfo->livein_begin(),
223 ee = RegInfo->livein_end(); ii != ee; ++ii)
Andrew Lenharthb4eb0922006-10-11 16:24:51 +0000224 if (ii->first == Alpha::R26) {
225 RA = ii->second;
226 break;
227 }
228 assert(RA && "RA PTR not in liveins");
Andrew Lenharth93526222005-12-01 01:53:10 +0000229 return CurDAG->getCopyFromReg(CurDAG->getEntryNode(),
Andrew Lenharthb4eb0922006-10-11 16:24:51 +0000230 RA, MVT::i64);
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000231}
232
Evan Chengdb8d56b2008-06-30 20:45:06 +0000233/// InstructionSelect - This callback is invoked by
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000234/// SelectionDAGISel when it has created a SelectionDAG for us to codegen.
Evan Chengdb8d56b2008-06-30 20:45:06 +0000235void AlphaDAGToDAGISel::InstructionSelect(SelectionDAG &DAG) {
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000236 DEBUG(BB->dump());
237
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000238 // Select target instructions for the DAG.
Evan Chengba2f0a92006-02-05 06:46:41 +0000239 DAG.setRoot(SelectRoot(DAG.getRoot()));
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000240 DAG.RemoveDeadNodes();
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000241}
242
243// Select - Convert the specified operand from a target-independent to a
244// target-specific node if it hasn't already been changed.
Dan Gohman475871a2008-07-27 21:46:04 +0000245SDNode *AlphaDAGToDAGISel::Select(SDValue Op) {
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000246 SDNode *N = Op.Val;
Dan Gohmane8be6c62008-07-17 19:10:17 +0000247 if (N->isMachineOpcode()) {
Evan Cheng64a752f2006-08-11 09:08:15 +0000248 return NULL; // Already selected.
Evan Cheng34167212006-02-09 00:37:58 +0000249 }
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000250
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000251 switch (N->getOpcode()) {
252 default: break;
Evan Cheng34167212006-02-09 00:37:58 +0000253 case AlphaISD::CALL:
Evan Cheng9ade2182006-08-26 05:34:46 +0000254 SelectCALL(Op);
Evan Cheng64a752f2006-08-11 09:08:15 +0000255 return NULL;
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000256
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000257 case ISD::FrameIndex: {
Andrew Lenharth50b37842005-11-22 04:20:06 +0000258 int FI = cast<FrameIndexSDNode>(N)->getIndex();
Evan Cheng23329f52006-08-16 07:30:09 +0000259 return CurDAG->SelectNodeTo(N, Alpha::LDA, MVT::i64,
260 CurDAG->getTargetFrameIndex(FI, MVT::i32),
Evan Cheng95514ba2006-08-26 08:00:10 +0000261 getI64Imm(0));
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000262 }
Andrew Lenharth82c3d8f2006-10-11 04:29:42 +0000263 case ISD::GLOBAL_OFFSET_TABLE: {
Dan Gohman475871a2008-07-27 21:46:04 +0000264 SDValue Result = getGlobalBaseReg();
Evan Cheng2ef88a02006-08-07 22:28:20 +0000265 ReplaceUses(Op, Result);
Evan Cheng64a752f2006-08-11 09:08:15 +0000266 return NULL;
Evan Cheng9ade2182006-08-26 05:34:46 +0000267 }
268 case AlphaISD::GlobalRetAddr: {
Dan Gohman475871a2008-07-27 21:46:04 +0000269 SDValue Result = getGlobalRetAddr();
Evan Cheng2ef88a02006-08-07 22:28:20 +0000270 ReplaceUses(Op, Result);
Evan Cheng64a752f2006-08-11 09:08:15 +0000271 return NULL;
Evan Cheng9ade2182006-08-26 05:34:46 +0000272 }
Andrew Lenharth4e629512005-12-24 05:36:33 +0000273
Andrew Lenharth53d89702005-12-25 01:34:27 +0000274 case AlphaISD::DivCall: {
Dan Gohman475871a2008-07-27 21:46:04 +0000275 SDValue Chain = CurDAG->getEntryNode();
276 SDValue N0 = Op.getOperand(0);
277 SDValue N1 = Op.getOperand(1);
278 SDValue N2 = Op.getOperand(2);
Evan Cheng6da2f322006-08-26 01:07:58 +0000279 AddToISelQueue(N0);
280 AddToISelQueue(N1);
281 AddToISelQueue(N2);
Evan Cheng34167212006-02-09 00:37:58 +0000282 Chain = CurDAG->getCopyToReg(Chain, Alpha::R24, N1,
Dan Gohman475871a2008-07-27 21:46:04 +0000283 SDValue(0,0));
Evan Cheng34167212006-02-09 00:37:58 +0000284 Chain = CurDAG->getCopyToReg(Chain, Alpha::R25, N2,
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000285 Chain.getValue(1));
Evan Cheng34167212006-02-09 00:37:58 +0000286 Chain = CurDAG->getCopyToReg(Chain, Alpha::R27, N0,
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000287 Chain.getValue(1));
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000288 SDNode *CNode =
289 CurDAG->getTargetNode(Alpha::JSRs, MVT::Other, MVT::Flag,
290 Chain, Chain.getValue(1));
Andrew Lenharth53d89702005-12-25 01:34:27 +0000291 Chain = CurDAG->getCopyFromReg(Chain, Alpha::R27, MVT::i64,
Dan Gohman475871a2008-07-27 21:46:04 +0000292 SDValue(CNode, 1));
Andrew Lenharth6bbf6b02006-10-31 23:46:56 +0000293 return CurDAG->SelectNodeTo(N, Alpha::BISr, MVT::i64, Chain, Chain);
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000294 }
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000295
Andrew Lenharth739027e2006-01-16 21:22:38 +0000296 case ISD::READCYCLECOUNTER: {
Dan Gohman475871a2008-07-27 21:46:04 +0000297 SDValue Chain = N->getOperand(0);
Evan Cheng6da2f322006-08-26 01:07:58 +0000298 AddToISelQueue(Chain); //Select chain
Evan Cheng9ade2182006-08-26 05:34:46 +0000299 return CurDAG->getTargetNode(Alpha::RPCC, MVT::i64, MVT::Other,
300 Chain);
Andrew Lenharth739027e2006-01-16 21:22:38 +0000301 }
302
Andrew Lenharth50b37842005-11-22 04:20:06 +0000303 case ISD::Constant: {
Andrew Lenharthdcbaf8a2005-12-30 02:30:02 +0000304 uint64_t uval = cast<ConstantSDNode>(N)->getValue();
Andrew Lenharth919e6662006-01-06 19:41:51 +0000305
Evan Cheng34167212006-02-09 00:37:58 +0000306 if (uval == 0) {
Dan Gohman475871a2008-07-27 21:46:04 +0000307 SDValue Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(),
Evan Cheng9ade2182006-08-26 05:34:46 +0000308 Alpha::R31, MVT::i64);
Evan Cheng2ef88a02006-08-07 22:28:20 +0000309 ReplaceUses(Op, Result);
Evan Cheng64a752f2006-08-11 09:08:15 +0000310 return NULL;
Evan Cheng34167212006-02-09 00:37:58 +0000311 }
Andrew Lenharth919e6662006-01-06 19:41:51 +0000312
Andrew Lenharthdcbaf8a2005-12-30 02:30:02 +0000313 int64_t val = (int64_t)uval;
314 int32_t val32 = (int32_t)val;
315 if (val <= IMM_HIGH + IMM_HIGH * IMM_MULT &&
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000316 val >= IMM_LOW + IMM_LOW * IMM_MULT)
Andrew Lenharthdcbaf8a2005-12-30 02:30:02 +0000317 break; //(LDAH (LDA))
318 if ((uval >> 32) == 0 && //empty upper bits
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000319 val32 <= IMM_HIGH + IMM_HIGH * IMM_MULT)
320 // val32 >= IMM_LOW + IMM_LOW * IMM_MULT) //always true
Andrew Lenharthdcbaf8a2005-12-30 02:30:02 +0000321 break; //(zext (LDAH (LDA)))
322 //Else use the constant pool
Reid Spencer47857812006-12-31 05:55:36 +0000323 ConstantInt *C = ConstantInt::get(Type::Int64Ty, uval);
Dan Gohman475871a2008-07-27 21:46:04 +0000324 SDValue CPI = CurDAG->getTargetConstantPool(C, MVT::i64);
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000325 SDNode *Tmp = CurDAG->getTargetNode(Alpha::LDAHr, MVT::i64, CPI,
326 getGlobalBaseReg());
Evan Cheng23329f52006-08-16 07:30:09 +0000327 return CurDAG->SelectNodeTo(N, Alpha::LDQr, MVT::i64, MVT::Other,
Dan Gohman475871a2008-07-27 21:46:04 +0000328 CPI, SDValue(Tmp, 0), CurDAG->getEntryNode());
Andrew Lenharth50b37842005-11-22 04:20:06 +0000329 }
Chris Lattner08a90222006-01-29 06:25:22 +0000330 case ISD::TargetConstantFP: {
331 ConstantFPSDNode *CN = cast<ConstantFPSDNode>(N);
332 bool isDouble = N->getValueType(0) == MVT::f64;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000333 MVT T = isDouble ? MVT::f64 : MVT::f32;
Dale Johanneseneaf08942007-08-31 04:03:46 +0000334 if (CN->getValueAPF().isPosZero()) {
Evan Cheng23329f52006-08-16 07:30:09 +0000335 return CurDAG->SelectNodeTo(N, isDouble ? Alpha::CPYST : Alpha::CPYSS,
336 T, CurDAG->getRegister(Alpha::F31, T),
Evan Cheng95514ba2006-08-26 08:00:10 +0000337 CurDAG->getRegister(Alpha::F31, T));
Dale Johanneseneaf08942007-08-31 04:03:46 +0000338 } else if (CN->getValueAPF().isNegZero()) {
Evan Cheng23329f52006-08-16 07:30:09 +0000339 return CurDAG->SelectNodeTo(N, isDouble ? Alpha::CPYSNT : Alpha::CPYSNS,
340 T, CurDAG->getRegister(Alpha::F31, T),
Evan Cheng95514ba2006-08-26 08:00:10 +0000341 CurDAG->getRegister(Alpha::F31, T));
Chris Lattner08a90222006-01-29 06:25:22 +0000342 } else {
343 abort();
Andrew Lenharth50b37842005-11-22 04:20:06 +0000344 }
Chris Lattner08a90222006-01-29 06:25:22 +0000345 break;
346 }
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000347
348 case ISD::SETCC:
Duncan Sands83ec4b62008-06-06 12:08:01 +0000349 if (N->getOperand(0).Val->getValueType(0).isFloatingPoint()) {
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000350 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(2))->get();
Andrew Lenharth7cce0ac2007-01-24 18:43:14 +0000351
352 unsigned Opc = Alpha::WTF;
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000353 bool rev = false;
Andrew Lenharth7cce0ac2007-01-24 18:43:14 +0000354 bool inv = false;
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000355 switch(CC) {
Dan Gohmanb5bec2b2007-06-19 14:13:56 +0000356 default: DEBUG(N->dump(CurDAG)); assert(0 && "Unknown FP comparison!");
Andrew Lenharth7cce0ac2007-01-24 18:43:14 +0000357 case ISD::SETEQ: case ISD::SETOEQ: case ISD::SETUEQ:
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000358 Opc = Alpha::CMPTEQ; break;
Andrew Lenharth7cce0ac2007-01-24 18:43:14 +0000359 case ISD::SETLT: case ISD::SETOLT: case ISD::SETULT:
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000360 Opc = Alpha::CMPTLT; break;
Andrew Lenharth7cce0ac2007-01-24 18:43:14 +0000361 case ISD::SETLE: case ISD::SETOLE: case ISD::SETULE:
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000362 Opc = Alpha::CMPTLE; break;
Andrew Lenharth7cce0ac2007-01-24 18:43:14 +0000363 case ISD::SETGT: case ISD::SETOGT: case ISD::SETUGT:
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000364 Opc = Alpha::CMPTLT; rev = true; break;
Andrew Lenharth7cce0ac2007-01-24 18:43:14 +0000365 case ISD::SETGE: case ISD::SETOGE: case ISD::SETUGE:
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000366 Opc = Alpha::CMPTLE; rev = true; break;
Andrew Lenharth7cce0ac2007-01-24 18:43:14 +0000367 case ISD::SETNE: case ISD::SETONE: case ISD::SETUNE:
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000368 Opc = Alpha::CMPTEQ; inv = true; break;
Andrew Lenharth7cce0ac2007-01-24 18:43:14 +0000369 case ISD::SETO:
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000370 Opc = Alpha::CMPTUN; inv = true; break;
Andrew Lenharth7cce0ac2007-01-24 18:43:14 +0000371 case ISD::SETUO:
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000372 Opc = Alpha::CMPTUN; break;
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000373 };
Dan Gohman475871a2008-07-27 21:46:04 +0000374 SDValue tmp1 = N->getOperand(rev?1:0);
375 SDValue tmp2 = N->getOperand(rev?0:1);
Evan Cheng6da2f322006-08-26 01:07:58 +0000376 AddToISelQueue(tmp1);
377 AddToISelQueue(tmp2);
Andrew Lenharth7cce0ac2007-01-24 18:43:14 +0000378 SDNode *cmp = CurDAG->getTargetNode(Opc, MVT::f64, tmp1, tmp2);
379 if (inv)
Dan Gohman475871a2008-07-27 21:46:04 +0000380 cmp = CurDAG->getTargetNode(Alpha::CMPTEQ, MVT::f64, SDValue(cmp, 0),
Andrew Lenharthb2156f92005-11-30 17:11:20 +0000381 CurDAG->getRegister(Alpha::F31, MVT::f64));
Andrew Lenharth7cce0ac2007-01-24 18:43:14 +0000382 switch(CC) {
383 case ISD::SETUEQ: case ISD::SETULT: case ISD::SETULE:
384 case ISD::SETUNE: case ISD::SETUGT: case ISD::SETUGE:
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000385 {
386 SDNode* cmp2 = CurDAG->getTargetNode(Alpha::CMPTUN, MVT::f64,
387 tmp1, tmp2);
388 cmp = CurDAG->getTargetNode(Alpha::ADDT, MVT::f64,
Dan Gohman475871a2008-07-27 21:46:04 +0000389 SDValue(cmp2, 0), SDValue(cmp, 0));
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000390 break;
391 }
Andrew Lenharth7cce0ac2007-01-24 18:43:14 +0000392 default: break;
393 }
394
Dan Gohman475871a2008-07-27 21:46:04 +0000395 SDNode* LD = CurDAG->getTargetNode(Alpha::FTOIT, MVT::i64, SDValue(cmp, 0));
Evan Cheng9ade2182006-08-26 05:34:46 +0000396 return CurDAG->getTargetNode(Alpha::CMPULT, MVT::i64,
397 CurDAG->getRegister(Alpha::R31, MVT::i64),
Dan Gohman475871a2008-07-27 21:46:04 +0000398 SDValue(LD,0));
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000399 }
400 break;
Andrew Lenharthcd804962005-11-30 16:10:29 +0000401
Andrew Lenharth361f45a2005-12-12 17:43:52 +0000402 case ISD::SELECT:
Duncan Sands83ec4b62008-06-06 12:08:01 +0000403 if (N->getValueType(0).isFloatingPoint() &&
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000404 (N->getOperand(0).getOpcode() != ISD::SETCC ||
Duncan Sands83ec4b62008-06-06 12:08:01 +0000405 !N->getOperand(0).getOperand(1).getValueType().isFloatingPoint())) {
Andrew Lenharth361f45a2005-12-12 17:43:52 +0000406 //This should be the condition not covered by the Patterns
407 //FIXME: Don't have SelectCode die, but rather return something testable
408 // so that things like this can be caught in fall though code
409 //move int to fp
410 bool isDouble = N->getValueType(0) == MVT::f64;
Dan Gohman475871a2008-07-27 21:46:04 +0000411 SDValue cond = N->getOperand(0);
412 SDValue TV = N->getOperand(1);
413 SDValue FV = N->getOperand(2);
Evan Cheng6da2f322006-08-26 01:07:58 +0000414 AddToISelQueue(cond);
415 AddToISelQueue(TV);
416 AddToISelQueue(FV);
Andrew Lenharth361f45a2005-12-12 17:43:52 +0000417
Andrew Lenharth3553d862007-01-24 21:09:16 +0000418 SDNode* LD = CurDAG->getTargetNode(Alpha::ITOFT, MVT::f64, cond);
Evan Cheng9ade2182006-08-26 05:34:46 +0000419 return CurDAG->getTargetNode(isDouble?Alpha::FCMOVNET:Alpha::FCMOVNES,
Dan Gohman475871a2008-07-27 21:46:04 +0000420 MVT::f64, FV, TV, SDValue(LD,0));
Andrew Lenharth361f45a2005-12-12 17:43:52 +0000421 }
422 break;
423
Andrew Lenharth40ec5032006-02-13 18:52:29 +0000424 case ISD::AND: {
Andrew Lenharthd56aa552006-05-18 17:29:34 +0000425 ConstantSDNode* SC = NULL;
426 ConstantSDNode* MC = NULL;
Andrew Lenharth40ec5032006-02-13 18:52:29 +0000427 if (N->getOperand(0).getOpcode() == ISD::SRL &&
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000428 (MC = dyn_cast<ConstantSDNode>(N->getOperand(1))) &&
429 (SC = dyn_cast<ConstantSDNode>(N->getOperand(0).getOperand(1)))) {
430 uint64_t sval = SC->getValue();
431 uint64_t mval = MC->getValue();
432 // If the result is a zap, let the autogened stuff handle it.
433 if (get_zapImm(N->getOperand(0), mval))
434 break;
435 // given mask X, and shift S, we want to see if there is any zap in the
436 // mask if we play around with the botton S bits
437 uint64_t dontcare = (~0ULL) >> (64 - sval);
438 uint64_t mask = mval << sval;
439
440 if (get_zapImm(mask | dontcare))
441 mask = mask | dontcare;
442
443 if (get_zapImm(mask)) {
444 AddToISelQueue(N->getOperand(0).getOperand(0));
Dan Gohman475871a2008-07-27 21:46:04 +0000445 SDValue Z =
446 SDValue(CurDAG->getTargetNode(Alpha::ZAPNOTi, MVT::i64,
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000447 N->getOperand(0).getOperand(0),
448 getI64Imm(get_zapImm(mask))), 0);
449 return CurDAG->getTargetNode(Alpha::SRLr, MVT::i64, Z,
450 getI64Imm(sval));
Andrew Lenharth40ec5032006-02-13 18:52:29 +0000451 }
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000452 }
Andrew Lenharth40ec5032006-02-13 18:52:29 +0000453 break;
454 }
455
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000456 }
Andrew Lenharthcd804962005-11-30 16:10:29 +0000457
Evan Cheng9ade2182006-08-26 05:34:46 +0000458 return SelectCode(Op);
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000459}
460
Dan Gohman475871a2008-07-27 21:46:04 +0000461void AlphaDAGToDAGISel::SelectCALL(SDValue Op) {
Andrew Lenharth50b37842005-11-22 04:20:06 +0000462 //TODO: add flag stuff to prevent nondeturministic breakage!
463
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000464 SDNode *N = Op.Val;
Dan Gohman475871a2008-07-27 21:46:04 +0000465 SDValue Chain = N->getOperand(0);
466 SDValue Addr = N->getOperand(1);
467 SDValue InFlag(0,0); // Null incoming flag value.
Evan Cheng6da2f322006-08-26 01:07:58 +0000468 AddToISelQueue(Chain);
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000469
Dan Gohman475871a2008-07-27 21:46:04 +0000470 std::vector<SDValue> CallOperands;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000471 std::vector<MVT> TypeOperands;
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000472
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000473 //grab the arguments
474 for(int i = 2, e = N->getNumOperands(); i < e; ++i) {
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000475 TypeOperands.push_back(N->getOperand(i).getValueType());
Evan Cheng6da2f322006-08-26 01:07:58 +0000476 AddToISelQueue(N->getOperand(i));
477 CallOperands.push_back(N->getOperand(i));
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000478 }
Andrew Lenharth8b7f14e2005-10-23 03:43:48 +0000479 int count = N->getNumOperands() - 2;
480
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000481 static const unsigned args_int[] = {Alpha::R16, Alpha::R17, Alpha::R18,
482 Alpha::R19, Alpha::R20, Alpha::R21};
483 static const unsigned args_float[] = {Alpha::F16, Alpha::F17, Alpha::F18,
484 Alpha::F19, Alpha::F20, Alpha::F21};
485
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000486 for (int i = 6; i < count; ++i) {
487 unsigned Opc = Alpha::WTF;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000488 if (TypeOperands[i].isInteger()) {
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000489 Opc = Alpha::STQ;
490 } else if (TypeOperands[i] == MVT::f32) {
491 Opc = Alpha::STS;
492 } else if (TypeOperands[i] == MVT::f64) {
493 Opc = Alpha::STT;
494 } else
495 assert(0 && "Unknown operand");
Evan Cheng0b828e02006-08-27 08:14:06 +0000496
Dan Gohman475871a2008-07-27 21:46:04 +0000497 SDValue Ops[] = { CallOperands[i], getI64Imm((i - 6) * 8),
Evan Cheng0b828e02006-08-27 08:14:06 +0000498 CurDAG->getCopyFromReg(Chain, Alpha::R30, MVT::i64),
499 Chain };
Dan Gohman475871a2008-07-27 21:46:04 +0000500 Chain = SDValue(CurDAG->getTargetNode(Opc, MVT::Other, Ops, 4), 0);
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000501 }
Andrew Lenharth93526222005-12-01 01:53:10 +0000502 for (int i = 0; i < std::min(6, count); ++i) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000503 if (TypeOperands[i].isInteger()) {
Andrew Lenharth93526222005-12-01 01:53:10 +0000504 Chain = CurDAG->getCopyToReg(Chain, args_int[i], CallOperands[i], InFlag);
505 InFlag = Chain.getValue(1);
506 } else if (TypeOperands[i] == MVT::f32 || TypeOperands[i] == MVT::f64) {
507 Chain = CurDAG->getCopyToReg(Chain, args_float[i], CallOperands[i], InFlag);
508 InFlag = Chain.getValue(1);
509 } else
510 assert(0 && "Unknown operand");
511 }
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000512
513 // Finally, once everything is in registers to pass to the call, emit the
514 // call itself.
Andrew Lenhartheececba2005-12-25 17:36:48 +0000515 if (Addr.getOpcode() == AlphaISD::GPRelLo) {
Dan Gohman475871a2008-07-27 21:46:04 +0000516 SDValue GOT = getGlobalBaseReg();
Andrew Lenhartheececba2005-12-25 17:36:48 +0000517 Chain = CurDAG->getCopyToReg(Chain, Alpha::R29, GOT, InFlag);
518 InFlag = Chain.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +0000519 Chain = SDValue(CurDAG->getTargetNode(Alpha::BSR, MVT::Other, MVT::Flag,
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000520 Addr.getOperand(0), Chain, InFlag), 0);
Andrew Lenhartheececba2005-12-25 17:36:48 +0000521 } else {
Evan Cheng6da2f322006-08-26 01:07:58 +0000522 AddToISelQueue(Addr);
Evan Cheng34167212006-02-09 00:37:58 +0000523 Chain = CurDAG->getCopyToReg(Chain, Alpha::R27, Addr, InFlag);
Andrew Lenhartheececba2005-12-25 17:36:48 +0000524 InFlag = Chain.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +0000525 Chain = SDValue(CurDAG->getTargetNode(Alpha::JSR, MVT::Other, MVT::Flag,
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000526 Chain, InFlag), 0);
Andrew Lenhartheececba2005-12-25 17:36:48 +0000527 }
Andrew Lenharth93526222005-12-01 01:53:10 +0000528 InFlag = Chain.getValue(1);
529
Dan Gohman475871a2008-07-27 21:46:04 +0000530 std::vector<SDValue> CallResults;
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000531
Duncan Sands83ec4b62008-06-06 12:08:01 +0000532 switch (N->getValueType(0).getSimpleVT()) {
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000533 default: assert(0 && "Unexpected ret value!");
534 case MVT::Other: break;
535 case MVT::i64:
Andrew Lenharth93526222005-12-01 01:53:10 +0000536 Chain = CurDAG->getCopyFromReg(Chain, Alpha::R0, MVT::i64, InFlag).getValue(1);
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000537 CallResults.push_back(Chain.getValue(0));
538 break;
Andrew Lenharth50b37842005-11-22 04:20:06 +0000539 case MVT::f32:
Andrew Lenharth93526222005-12-01 01:53:10 +0000540 Chain = CurDAG->getCopyFromReg(Chain, Alpha::F0, MVT::f32, InFlag).getValue(1);
Andrew Lenharth50b37842005-11-22 04:20:06 +0000541 CallResults.push_back(Chain.getValue(0));
542 break;
543 case MVT::f64:
Andrew Lenharth93526222005-12-01 01:53:10 +0000544 Chain = CurDAG->getCopyFromReg(Chain, Alpha::F0, MVT::f64, InFlag).getValue(1);
Andrew Lenharth50b37842005-11-22 04:20:06 +0000545 CallResults.push_back(Chain.getValue(0));
546 break;
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000547 }
548
549 CallResults.push_back(Chain);
550 for (unsigned i = 0, e = CallResults.size(); i != e; ++i)
Evan Cheng2ef88a02006-08-07 22:28:20 +0000551 ReplaceUses(Op.getValue(i), CallResults[i]);
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000552}
553
554
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000555/// createAlphaISelDag - This pass converts a legalized DAG into a
556/// Alpha-specific DAG, ready for instruction scheduling.
557///
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000558FunctionPass *llvm::createAlphaISelDag(AlphaTargetMachine &TM) {
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000559 return new AlphaDAGToDAGISel(TM);
560}