blob: f891a9e818bf8787386725281cc8d1959b222316 [file] [log] [blame]
Chris Lattner2de8d2b2008-01-10 05:50:42 +00001//====- X86Instr64bit.td - Describe X86-64 Instructions ----*- tablegen -*-===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86-64 instruction set, defining the instructions,
11// and properties of the instructions which are needed for code generation,
12// machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
16//===----------------------------------------------------------------------===//
Chris Lattner2de8d2b2008-01-10 05:50:42 +000017// Operand Definitions.
Dan Gohmanf17a25c2007-07-18 16:29:46 +000018//
19
20// 64-bits but only 32 bits are significant.
21def i64i32imm : Operand<i64>;
22// 64-bits but only 8 bits are significant.
23def i64i8imm : Operand<i64>;
24
25def lea64mem : Operand<i64> {
26 let PrintMethod = "printi64mem";
27 let MIOperandInfo = (ops GR64, i8imm, GR64, i32imm);
28}
29
30def lea64_32mem : Operand<i32> {
31 let PrintMethod = "printlea64_32mem";
32 let MIOperandInfo = (ops GR32, i8imm, GR32, i32imm);
33}
34
35//===----------------------------------------------------------------------===//
Chris Lattner2de8d2b2008-01-10 05:50:42 +000036// Complex Pattern Definitions.
Dan Gohmanf17a25c2007-07-18 16:29:46 +000037//
38def lea64addr : ComplexPattern<i64, 4, "SelectLEAAddr",
39 [add, mul, shl, or, frameindex, X86Wrapper],
40 []>;
41
42//===----------------------------------------------------------------------===//
Chris Lattner2de8d2b2008-01-10 05:50:42 +000043// Pattern fragments.
Dan Gohmanf17a25c2007-07-18 16:29:46 +000044//
45
46def i64immSExt32 : PatLeaf<(i64 imm), [{
47 // i64immSExt32 predicate - True if the 64-bit immediate fits in a 32-bit
48 // sign extended field.
49 return (int64_t)N->getValue() == (int32_t)N->getValue();
50}]>;
51
52def i64immZExt32 : PatLeaf<(i64 imm), [{
53 // i64immZExt32 predicate - True if the 64-bit immediate fits in a 32-bit
54 // unsignedsign extended field.
55 return (uint64_t)N->getValue() == (uint32_t)N->getValue();
56}]>;
57
58def i64immSExt8 : PatLeaf<(i64 imm), [{
59 // i64immSExt8 predicate - True if the 64-bit immediate fits in a 8-bit
60 // sign extended field.
61 return (int64_t)N->getValue() == (int8_t)N->getValue();
62}]>;
63
Chris Lattner20be7d72008-02-27 05:47:54 +000064def i64immFFFFFFFF : PatLeaf<(i64 imm), [{
65 // i64immFFFFFFFF - True if this is a specific constant we can't write in
66 // tblgen files.
67 return N->getValue() == 0x00000000FFFFFFFFULL;
68}]>;
69
70
Dan Gohmanf17a25c2007-07-18 16:29:46 +000071def sextloadi64i8 : PatFrag<(ops node:$ptr), (i64 (sextloadi8 node:$ptr))>;
72def sextloadi64i16 : PatFrag<(ops node:$ptr), (i64 (sextloadi16 node:$ptr))>;
73def sextloadi64i32 : PatFrag<(ops node:$ptr), (i64 (sextloadi32 node:$ptr))>;
74
75def zextloadi64i1 : PatFrag<(ops node:$ptr), (i64 (zextloadi1 node:$ptr))>;
76def zextloadi64i8 : PatFrag<(ops node:$ptr), (i64 (zextloadi8 node:$ptr))>;
77def zextloadi64i16 : PatFrag<(ops node:$ptr), (i64 (zextloadi16 node:$ptr))>;
78def zextloadi64i32 : PatFrag<(ops node:$ptr), (i64 (zextloadi32 node:$ptr))>;
79
80def extloadi64i1 : PatFrag<(ops node:$ptr), (i64 (extloadi1 node:$ptr))>;
81def extloadi64i8 : PatFrag<(ops node:$ptr), (i64 (extloadi8 node:$ptr))>;
82def extloadi64i16 : PatFrag<(ops node:$ptr), (i64 (extloadi16 node:$ptr))>;
83def extloadi64i32 : PatFrag<(ops node:$ptr), (i64 (extloadi32 node:$ptr))>;
84
85//===----------------------------------------------------------------------===//
86// Instruction list...
87//
88
Dan Gohmanf17a25c2007-07-18 16:29:46 +000089//===----------------------------------------------------------------------===//
90// Call Instructions...
91//
Evan Cheng37e7c752007-07-21 00:34:19 +000092let isCall = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +000093 // All calls clobber the non-callee saved registers...
94 let Defs = [RAX, RCX, RDX, RSI, RDI, R8, R9, R10, R11,
Evan Cheng931a8f42008-01-29 19:34:22 +000095 FP0, FP1, FP2, FP3, FP4, FP5, FP6, ST0, ST1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +000096 MM0, MM1, MM2, MM3, MM4, MM5, MM6, MM7,
97 XMM0, XMM1, XMM2, XMM3, XMM4, XMM5, XMM6, XMM7,
Evan Cheng6e8b8bd2007-09-27 19:01:55 +000098 XMM8, XMM9, XMM10, XMM11, XMM12, XMM13, XMM14, XMM15, EFLAGS] in {
Evan Chengb783fa32007-07-19 01:14:50 +000099 def CALL64pcrel32 : I<0xE8, RawFrm, (outs), (ins i64imm:$dst, variable_ops),
Dan Gohman91888f02007-07-31 20:11:57 +0000100 "call\t${dst:call}", []>;
Evan Chengb783fa32007-07-19 01:14:50 +0000101 def CALL64r : I<0xFF, MRM2r, (outs), (ins GR64:$dst, variable_ops),
Dan Gohman91888f02007-07-31 20:11:57 +0000102 "call\t{*}$dst", [(X86call GR64:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000103 def CALL64m : I<0xFF, MRM2m, (outs), (ins i64mem:$dst, variable_ops),
Dan Gohmanea4faba2008-05-29 21:50:34 +0000104 "call\t{*}$dst", [(X86call (loadi64 addr:$dst))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000105 }
106
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000107
108
109let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
Arnold Schwaighofer6fd37ac2008-03-19 16:39:45 +0000110def TCRETURNdi64 : I<0, Pseudo, (outs), (ins i64imm:$dst, i32imm:$offset, variable_ops),
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000111 "#TC_RETURN $dst $offset",
112 []>;
113
114let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
Arnold Schwaighofer6fd37ac2008-03-19 16:39:45 +0000115def TCRETURNri64 : I<0, Pseudo, (outs), (ins GR64:$dst, i32imm:$offset, variable_ops),
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000116 "#TC_RETURN $dst $offset",
117 []>;
118
119
120let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
121 def TAILJMPr64 : I<0xFF, MRM4r, (outs), (ins GR64:$dst), "jmp{q}\t{*}$dst # TAILCALL",
122 []>;
123
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000124// Branches
Owen Andersonf8053082007-11-12 07:39:39 +0000125let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Dan Gohman91888f02007-07-31 20:11:57 +0000126 def JMP64r : I<0xFF, MRM4r, (outs), (ins GR64:$dst), "jmp{q}\t{*}$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000127 [(brind GR64:$dst)]>;
Dan Gohman91888f02007-07-31 20:11:57 +0000128 def JMP64m : I<0xFF, MRM4m, (outs), (ins i64mem:$dst), "jmp{q}\t{*}$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000129 [(brind (loadi64 addr:$dst))]>;
130}
131
132//===----------------------------------------------------------------------===//
133// Miscellaneous Instructions...
134//
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000135let Defs = [RBP,RSP], Uses = [RBP,RSP], mayLoad = 1, neverHasSideEffects = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000136def LEAVE64 : I<0xC9, RawFrm,
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000137 (outs), (ins), "leave", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000138let Defs = [RSP], Uses = [RSP], neverHasSideEffects=1 in {
139let mayLoad = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000140def POP64r : I<0x58, AddRegFrm,
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000141 (outs GR64:$reg), (ins), "pop{q}\t$reg", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000142let mayStore = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000143def PUSH64r : I<0x50, AddRegFrm,
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000144 (outs), (ins GR64:$reg), "push{q}\t$reg", []>;
145}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000146
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000147let Defs = [RSP, EFLAGS], Uses = [RSP], mayLoad = 1 in
Evan Chengf1341312007-09-26 21:28:00 +0000148def POPFQ : I<0x9D, RawFrm, (outs), (ins), "popf", []>, REX_W;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000149let Defs = [RSP], Uses = [RSP, EFLAGS], mayStore = 1 in
Evan Chengf1341312007-09-26 21:28:00 +0000150def PUSHFQ : I<0x9C, RawFrm, (outs), (ins), "pushf", []>;
Evan Chengd8434332007-09-26 01:29:06 +0000151
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000152def LEA64_32r : I<0x8D, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000153 (outs GR32:$dst), (ins lea64_32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000154 "lea{l}\t{$src|$dst}, {$dst|$src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000155 [(set GR32:$dst, lea32addr:$src)]>, Requires<[In64BitMode]>;
156
Evan Cheng1ea8e6b2008-03-27 01:41:09 +0000157let isReMaterializable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000158def LEA64r : RI<0x8D, MRMSrcMem, (outs GR64:$dst), (ins lea64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000159 "lea{q}\t{$src|$dst}, {$dst|$src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000160 [(set GR64:$dst, lea64addr:$src)]>;
161
162let isTwoAddress = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000163def BSWAP64r : RI<0xC8, AddRegFrm, (outs GR64:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000164 "bswap{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000165 [(set GR64:$dst, (bswap GR64:$src))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000166
Evan Cheng48679f42007-12-14 02:13:44 +0000167// Bit scan instructions.
168let Defs = [EFLAGS] in {
Evan Cheng4e33de92007-12-14 18:49:43 +0000169def BSF64rr : RI<0xBC, MRMSrcReg, (outs GR64:$dst), (ins GR64:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000170 "bsf{q}\t{$src, $dst|$dst, $src}",
Evan Cheng9a8ffd52007-12-14 18:25:34 +0000171 [(set GR64:$dst, (X86bsf GR64:$src)), (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000172def BSF64rm : RI<0xBC, MRMSrcMem, (outs GR64:$dst), (ins i64mem:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000173 "bsf{q}\t{$src, $dst|$dst, $src}",
Evan Cheng9a8ffd52007-12-14 18:25:34 +0000174 [(set GR64:$dst, (X86bsf (loadi64 addr:$src))),
175 (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000176
Evan Cheng4e33de92007-12-14 18:49:43 +0000177def BSR64rr : RI<0xBD, MRMSrcReg, (outs GR64:$dst), (ins GR64:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000178 "bsr{q}\t{$src, $dst|$dst, $src}",
Evan Cheng9a8ffd52007-12-14 18:25:34 +0000179 [(set GR64:$dst, (X86bsr GR64:$src)), (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000180def BSR64rm : RI<0xBD, MRMSrcMem, (outs GR64:$dst), (ins i64mem:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000181 "bsr{q}\t{$src, $dst|$dst, $src}",
Evan Cheng9a8ffd52007-12-14 18:25:34 +0000182 [(set GR64:$dst, (X86bsr (loadi64 addr:$src))),
183 (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000184} // Defs = [EFLAGS]
185
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000186// Repeat string ops
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000187let Defs = [RCX,RDI,RSI], Uses = [RCX,RDI,RSI] in
Evan Chengb783fa32007-07-19 01:14:50 +0000188def REP_MOVSQ : RI<0xA5, RawFrm, (outs), (ins), "{rep;movsq|rep movsq}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000189 [(X86rep_movs i64)]>, REP;
190let Defs = [RCX,RDI], Uses = [RAX,RCX,RDI] in
Evan Chengb783fa32007-07-19 01:14:50 +0000191def REP_STOSQ : RI<0xAB, RawFrm, (outs), (ins), "{rep;stosq|rep stosq}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000192 [(X86rep_stos i64)]>, REP;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000193
194//===----------------------------------------------------------------------===//
195// Move Instructions...
196//
197
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000198let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000199def MOV64rr : RI<0x89, MRMDestReg, (outs GR64:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000200 "mov{q}\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000201
Evan Chengd2b9d302008-06-25 01:16:38 +0000202let isReMaterializable = 1, isAsCheapAsAMove = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000203def MOV64ri : RIi64<0xB8, AddRegFrm, (outs GR64:$dst), (ins i64imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000204 "movabs{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000205 [(set GR64:$dst, imm:$src)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000206def MOV64ri32 : RIi32<0xC7, MRM0r, (outs GR64:$dst), (ins i64i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000207 "mov{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000208 [(set GR64:$dst, i64immSExt32:$src)]>;
Dan Gohman8aef09b2007-09-07 21:32:51 +0000209}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000210
Chris Lattner1a1932c2008-01-06 23:38:27 +0000211let isSimpleLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000212def MOV64rm : RI<0x8B, MRMSrcMem, (outs GR64:$dst), (ins i64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000213 "mov{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000214 [(set GR64:$dst, (load addr:$src))]>;
215
Evan Chengb783fa32007-07-19 01:14:50 +0000216def MOV64mr : RI<0x89, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000217 "mov{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000218 [(store GR64:$src, addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000219def MOV64mi32 : RIi32<0xC7, MRM0m, (outs), (ins i64mem:$dst, i64i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000220 "mov{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000221 [(store i64immSExt32:$src, addr:$dst)]>;
222
223// Sign/Zero extenders
224
Evan Chengb783fa32007-07-19 01:14:50 +0000225def MOVSX64rr8 : RI<0xBE, MRMSrcReg, (outs GR64:$dst), (ins GR8 :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000226 "movs{bq|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000227 [(set GR64:$dst, (sext GR8:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +0000228def MOVSX64rm8 : RI<0xBE, MRMSrcMem, (outs GR64:$dst), (ins i8mem :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000229 "movs{bq|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000230 [(set GR64:$dst, (sextloadi64i8 addr:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +0000231def MOVSX64rr16: RI<0xBF, MRMSrcReg, (outs GR64:$dst), (ins GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000232 "movs{wq|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000233 [(set GR64:$dst, (sext GR16:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +0000234def MOVSX64rm16: RI<0xBF, MRMSrcMem, (outs GR64:$dst), (ins i16mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000235 "movs{wq|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000236 [(set GR64:$dst, (sextloadi64i16 addr:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +0000237def MOVSX64rr32: RI<0x63, MRMSrcReg, (outs GR64:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000238 "movs{lq|xd}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000239 [(set GR64:$dst, (sext GR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000240def MOVSX64rm32: RI<0x63, MRMSrcMem, (outs GR64:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000241 "movs{lq|xd}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000242 [(set GR64:$dst, (sextloadi64i32 addr:$src))]>;
243
Dan Gohman9203ab42008-07-30 18:09:17 +0000244// Use movzbl instead of movzbq when the destination is a register; it's
245// equivalent due to implicit zero-extending, and it has a smaller encoding.
246def MOVZX64rr8 : I<0xB6, MRMSrcReg, (outs GR64:$dst), (ins GR8 :$src),
247 "movz{bl|x}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}",
248 [(set GR64:$dst, (zext GR8:$src))]>, TB;
249def MOVZX64rm8 : I<0xB6, MRMSrcMem, (outs GR64:$dst), (ins i8mem :$src),
250 "movz{bl|x}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}",
251 [(set GR64:$dst, (zextloadi64i8 addr:$src))]>, TB;
252// Use movzwl instead of movzwq when the destination is a register; it's
253// equivalent due to implicit zero-extending, and it has a smaller encoding.
254def MOVZX64rr16: I<0xB7, MRMSrcReg, (outs GR64:$dst), (ins GR16:$src),
255 "movz{wl|x}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}",
256 [(set GR64:$dst, (zext GR16:$src))]>, TB;
257def MOVZX64rm16: I<0xB7, MRMSrcMem, (outs GR64:$dst), (ins i16mem:$src),
258 "movz{wl|x}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}",
259 [(set GR64:$dst, (zextloadi64i16 addr:$src))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000260
Dan Gohman47a419d2008-08-07 02:54:50 +0000261// There's no movzlq instruction, but movl can be used for this purpose, using
262// implicit zero-extension. We need this because the seeming alternative for
263// implementing zext from 32 to 64, an EXTRACT_SUBREG/SUBREG_TO_REG pair, isn't
264// safe because both instructions could be optimized away in the
265// register-to-register case, leaving nothing behind to do the zero extension.
266def MOVZX64rr32 : I<0x89, MRMDestReg, (outs GR64:$dst), (ins GR32:$src),
267 "mov{l}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}",
268 [(set GR64:$dst, (zext GR32:$src))]>;
269def MOVZX64rm32 : I<0x8B, MRMSrcMem, (outs GR64:$dst), (ins i32mem:$src),
270 "mov{l}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}",
271 [(set GR64:$dst, (zextloadi64i32 addr:$src))]>;
272
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000273let neverHasSideEffects = 1 in {
274 let Defs = [RAX], Uses = [EAX] in
275 def CDQE : RI<0x98, RawFrm, (outs), (ins),
276 "{cltq|cdqe}", []>; // RAX = signext(EAX)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000277
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000278 let Defs = [RAX,RDX], Uses = [RAX] in
279 def CQO : RI<0x99, RawFrm, (outs), (ins),
280 "{cqto|cqo}", []>; // RDX:RAX = signext(RAX)
281}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000282
283//===----------------------------------------------------------------------===//
284// Arithmetic Instructions...
285//
286
Evan Cheng55687072007-09-14 21:48:26 +0000287let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000288let isTwoAddress = 1 in {
289let isConvertibleToThreeAddress = 1 in {
290let isCommutable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000291def ADD64rr : RI<0x01, MRMDestReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000292 "add{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000293 [(set GR64:$dst, (add GR64:$src1, GR64:$src2))]>;
294
Evan Chengb783fa32007-07-19 01:14:50 +0000295def ADD64ri32 : RIi32<0x81, MRM0r, (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000296 "add{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000297 [(set GR64:$dst, (add GR64:$src1, i64immSExt32:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000298def ADD64ri8 : RIi8<0x83, MRM0r, (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000299 "add{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000300 [(set GR64:$dst, (add GR64:$src1, i64immSExt8:$src2))]>;
301} // isConvertibleToThreeAddress
302
Evan Chengb783fa32007-07-19 01:14:50 +0000303def ADD64rm : RI<0x03, MRMSrcMem, (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000304 "add{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000305 [(set GR64:$dst, (add GR64:$src1, (load addr:$src2)))]>;
306} // isTwoAddress
307
Evan Chengb783fa32007-07-19 01:14:50 +0000308def ADD64mr : RI<0x01, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000309 "add{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000310 [(store (add (load addr:$dst), GR64:$src2), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000311def ADD64mi32 : RIi32<0x81, MRM0m, (outs), (ins i64mem:$dst, i64i32imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000312 "add{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000313 [(store (add (load addr:$dst), i64immSExt32:$src2), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000314def ADD64mi8 : RIi8<0x83, MRM0m, (outs), (ins i64mem:$dst, i64i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000315 "add{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000316 [(store (add (load addr:$dst), i64immSExt8:$src2), addr:$dst)]>;
317
Evan Cheng259471d2007-10-05 17:59:57 +0000318let Uses = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000319let isTwoAddress = 1 in {
320let isCommutable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000321def ADC64rr : RI<0x11, MRMDestReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000322 "adc{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000323 [(set GR64:$dst, (adde GR64:$src1, GR64:$src2))]>;
324
Evan Chengb783fa32007-07-19 01:14:50 +0000325def ADC64rm : RI<0x13, MRMSrcMem , (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000326 "adc{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000327 [(set GR64:$dst, (adde GR64:$src1, (load addr:$src2)))]>;
328
Evan Chengb783fa32007-07-19 01:14:50 +0000329def ADC64ri32 : RIi32<0x81, MRM2r, (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000330 "adc{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000331 [(set GR64:$dst, (adde GR64:$src1, i64immSExt32:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000332def ADC64ri8 : RIi8<0x83, MRM2r, (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000333 "adc{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000334 [(set GR64:$dst, (adde GR64:$src1, i64immSExt8:$src2))]>;
335} // isTwoAddress
336
Evan Chengb783fa32007-07-19 01:14:50 +0000337def ADC64mr : RI<0x11, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000338 "adc{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000339 [(store (adde (load addr:$dst), GR64:$src2), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000340def ADC64mi32 : RIi32<0x81, MRM2m, (outs), (ins i64mem:$dst, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000341 "adc{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000342 [(store (adde (load addr:$dst), i64immSExt8:$src2), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000343def ADC64mi8 : RIi8<0x83, MRM2m, (outs), (ins i64mem:$dst, i64i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000344 "adc{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000345 [(store (adde (load addr:$dst), i64immSExt8:$src2), addr:$dst)]>;
Evan Cheng259471d2007-10-05 17:59:57 +0000346} // Uses = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000347
348let isTwoAddress = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000349def SUB64rr : RI<0x29, MRMDestReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000350 "sub{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000351 [(set GR64:$dst, (sub GR64:$src1, GR64:$src2))]>;
352
Evan Chengb783fa32007-07-19 01:14:50 +0000353def SUB64rm : RI<0x2B, MRMSrcMem, (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000354 "sub{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000355 [(set GR64:$dst, (sub GR64:$src1, (load addr:$src2)))]>;
356
Evan Chengb783fa32007-07-19 01:14:50 +0000357def SUB64ri32 : RIi32<0x81, MRM5r, (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000358 "sub{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000359 [(set GR64:$dst, (sub GR64:$src1, i64immSExt32:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000360def SUB64ri8 : RIi8<0x83, MRM5r, (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000361 "sub{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000362 [(set GR64:$dst, (sub GR64:$src1, i64immSExt8:$src2))]>;
363} // isTwoAddress
364
Evan Chengb783fa32007-07-19 01:14:50 +0000365def SUB64mr : RI<0x29, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000366 "sub{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000367 [(store (sub (load addr:$dst), GR64:$src2), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000368def SUB64mi32 : RIi32<0x81, MRM5m, (outs), (ins i64mem:$dst, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000369 "sub{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000370 [(store (sub (load addr:$dst), i64immSExt32:$src2), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000371def SUB64mi8 : RIi8<0x83, MRM5m, (outs), (ins i64mem:$dst, i64i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000372 "sub{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000373 [(store (sub (load addr:$dst), i64immSExt8:$src2), addr:$dst)]>;
374
Evan Cheng259471d2007-10-05 17:59:57 +0000375let Uses = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000376let isTwoAddress = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000377def SBB64rr : RI<0x19, MRMDestReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000378 "sbb{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000379 [(set GR64:$dst, (sube GR64:$src1, GR64:$src2))]>;
380
Evan Chengb783fa32007-07-19 01:14:50 +0000381def SBB64rm : RI<0x1B, MRMSrcMem, (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000382 "sbb{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000383 [(set GR64:$dst, (sube GR64:$src1, (load addr:$src2)))]>;
384
Evan Chengb783fa32007-07-19 01:14:50 +0000385def SBB64ri32 : RIi32<0x81, MRM3r, (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000386 "sbb{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000387 [(set GR64:$dst, (sube GR64:$src1, i64immSExt32:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000388def SBB64ri8 : RIi8<0x83, MRM3r, (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000389 "sbb{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000390 [(set GR64:$dst, (sube GR64:$src1, i64immSExt8:$src2))]>;
391} // isTwoAddress
392
Evan Chengb783fa32007-07-19 01:14:50 +0000393def SBB64mr : RI<0x19, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000394 "sbb{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000395 [(store (sube (load addr:$dst), GR64:$src2), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000396def SBB64mi32 : RIi32<0x81, MRM3m, (outs), (ins i64mem:$dst, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000397 "sbb{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000398 [(store (sube (load addr:$dst), i64immSExt32:$src2), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000399def SBB64mi8 : RIi8<0x83, MRM3m, (outs), (ins i64mem:$dst, i64i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000400 "sbb{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000401 [(store (sube (load addr:$dst), i64immSExt8:$src2), addr:$dst)]>;
Evan Cheng259471d2007-10-05 17:59:57 +0000402} // Uses = [EFLAGS]
Evan Cheng55687072007-09-14 21:48:26 +0000403} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000404
405// Unsigned multiplication
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000406let Defs = [RAX,RDX,EFLAGS], Uses = [RAX], neverHasSideEffects = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000407def MUL64r : RI<0xF7, MRM4r, (outs), (ins GR64:$src),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000408 "mul{q}\t$src", []>; // RAX,RDX = RAX*GR64
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000409let mayLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000410def MUL64m : RI<0xF7, MRM4m, (outs), (ins i64mem:$src),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000411 "mul{q}\t$src", []>; // RAX,RDX = RAX*[mem64]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000412
413// Signed multiplication
Evan Chengb783fa32007-07-19 01:14:50 +0000414def IMUL64r : RI<0xF7, MRM5r, (outs), (ins GR64:$src),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000415 "imul{q}\t$src", []>; // RAX,RDX = RAX*GR64
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000416let mayLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000417def IMUL64m : RI<0xF7, MRM5m, (outs), (ins i64mem:$src),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000418 "imul{q}\t$src", []>; // RAX,RDX = RAX*[mem64]
419}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000420
Evan Cheng55687072007-09-14 21:48:26 +0000421let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000422let isTwoAddress = 1 in {
423let isCommutable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000424def IMUL64rr : RI<0xAF, MRMSrcReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000425 "imul{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000426 [(set GR64:$dst, (mul GR64:$src1, GR64:$src2))]>, TB;
427
Evan Chengb783fa32007-07-19 01:14:50 +0000428def IMUL64rm : RI<0xAF, MRMSrcMem, (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000429 "imul{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000430 [(set GR64:$dst, (mul GR64:$src1, (load addr:$src2)))]>, TB;
431} // isTwoAddress
432
433// Suprisingly enough, these are not two address instructions!
434def IMUL64rri32 : RIi32<0x69, MRMSrcReg, // GR64 = GR64*I32
Evan Chengb783fa32007-07-19 01:14:50 +0000435 (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000436 "imul{q}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000437 [(set GR64:$dst, (mul GR64:$src1, i64immSExt32:$src2))]>;
438def IMUL64rri8 : RIi8<0x6B, MRMSrcReg, // GR64 = GR64*I8
Evan Chengb783fa32007-07-19 01:14:50 +0000439 (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000440 "imul{q}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000441 [(set GR64:$dst, (mul GR64:$src1, i64immSExt8:$src2))]>;
442def IMUL64rmi32 : RIi32<0x69, MRMSrcMem, // GR64 = [mem64]*I32
Evan Chengb783fa32007-07-19 01:14:50 +0000443 (outs GR64:$dst), (ins i64mem:$src1, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000444 "imul{q}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000445 [(set GR64:$dst, (mul (load addr:$src1), i64immSExt32:$src2))]>;
446def IMUL64rmi8 : RIi8<0x6B, MRMSrcMem, // GR64 = [mem64]*I8
Evan Chengb783fa32007-07-19 01:14:50 +0000447 (outs GR64:$dst), (ins i64mem:$src1, i64i8imm: $src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000448 "imul{q}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000449 [(set GR64:$dst, (mul (load addr:$src1), i64immSExt8:$src2))]>;
Evan Cheng55687072007-09-14 21:48:26 +0000450} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000451
452// Unsigned division / remainder
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000453let neverHasSideEffects = 1 in {
Evan Cheng55687072007-09-14 21:48:26 +0000454let Defs = [RAX,RDX,EFLAGS], Uses = [RAX,RDX] in {
Evan Chengb783fa32007-07-19 01:14:50 +0000455def DIV64r : RI<0xF7, MRM6r, (outs), (ins GR64:$src), // RDX:RAX/r64 = RAX,RDX
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000456 "div{q}\t$src", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000457// Signed division / remainder
Evan Chengb783fa32007-07-19 01:14:50 +0000458def IDIV64r: RI<0xF7, MRM7r, (outs), (ins GR64:$src), // RDX:RAX/r64 = RAX,RDX
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000459 "idiv{q}\t$src", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000460let mayLoad = 1 in {
461def DIV64m : RI<0xF7, MRM6m, (outs), (ins i64mem:$src), // RDX:RAX/[mem64] = RAX,RDX
462 "div{q}\t$src", []>;
Evan Chengb783fa32007-07-19 01:14:50 +0000463def IDIV64m: RI<0xF7, MRM7m, (outs), (ins i64mem:$src), // RDX:RAX/[mem64] = RAX,RDX
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000464 "idiv{q}\t$src", []>;
465}
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000466}
467}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000468
469// Unary instructions
Evan Cheng55687072007-09-14 21:48:26 +0000470let Defs = [EFLAGS], CodeSize = 2 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000471let isTwoAddress = 1 in
Dan Gohman91888f02007-07-31 20:11:57 +0000472def NEG64r : RI<0xF7, MRM3r, (outs GR64:$dst), (ins GR64:$src), "neg{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000473 [(set GR64:$dst, (ineg GR64:$src))]>;
Dan Gohman91888f02007-07-31 20:11:57 +0000474def NEG64m : RI<0xF7, MRM3m, (outs), (ins i64mem:$dst), "neg{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000475 [(store (ineg (loadi64 addr:$dst)), addr:$dst)]>;
476
477let isTwoAddress = 1, isConvertibleToThreeAddress = 1 in
Dan Gohman91888f02007-07-31 20:11:57 +0000478def INC64r : RI<0xFF, MRM0r, (outs GR64:$dst), (ins GR64:$src), "inc{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000479 [(set GR64:$dst, (add GR64:$src, 1))]>;
Dan Gohman91888f02007-07-31 20:11:57 +0000480def INC64m : RI<0xFF, MRM0m, (outs), (ins i64mem:$dst), "inc{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000481 [(store (add (loadi64 addr:$dst), 1), addr:$dst)]>;
482
483let isTwoAddress = 1, isConvertibleToThreeAddress = 1 in
Dan Gohman91888f02007-07-31 20:11:57 +0000484def DEC64r : RI<0xFF, MRM1r, (outs GR64:$dst), (ins GR64:$src), "dec{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000485 [(set GR64:$dst, (add GR64:$src, -1))]>;
Dan Gohman91888f02007-07-31 20:11:57 +0000486def DEC64m : RI<0xFF, MRM1m, (outs), (ins i64mem:$dst), "dec{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000487 [(store (add (loadi64 addr:$dst), -1), addr:$dst)]>;
488
489// In 64-bit mode, single byte INC and DEC cannot be encoded.
490let isTwoAddress = 1, isConvertibleToThreeAddress = 1 in {
491// Can transform into LEA.
Dan Gohman91888f02007-07-31 20:11:57 +0000492def INC64_16r : I<0xFF, MRM0r, (outs GR16:$dst), (ins GR16:$src), "inc{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000493 [(set GR16:$dst, (add GR16:$src, 1))]>,
494 OpSize, Requires<[In64BitMode]>;
Dan Gohman91888f02007-07-31 20:11:57 +0000495def INC64_32r : I<0xFF, MRM0r, (outs GR32:$dst), (ins GR32:$src), "inc{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000496 [(set GR32:$dst, (add GR32:$src, 1))]>,
497 Requires<[In64BitMode]>;
Dan Gohman91888f02007-07-31 20:11:57 +0000498def DEC64_16r : I<0xFF, MRM1r, (outs GR16:$dst), (ins GR16:$src), "dec{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000499 [(set GR16:$dst, (add GR16:$src, -1))]>,
500 OpSize, Requires<[In64BitMode]>;
Dan Gohman91888f02007-07-31 20:11:57 +0000501def DEC64_32r : I<0xFF, MRM1r, (outs GR32:$dst), (ins GR32:$src), "dec{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000502 [(set GR32:$dst, (add GR32:$src, -1))]>,
503 Requires<[In64BitMode]>;
504} // isConvertibleToThreeAddress
Evan Cheng4a7e72f2007-10-19 21:23:22 +0000505
506// These are duplicates of their 32-bit counterparts. Only needed so X86 knows
507// how to unfold them.
508let isTwoAddress = 0, CodeSize = 2 in {
509 def INC64_16m : I<0xFF, MRM0m, (outs), (ins i16mem:$dst), "inc{w}\t$dst",
510 [(store (add (loadi16 addr:$dst), 1), addr:$dst)]>,
511 OpSize, Requires<[In64BitMode]>;
512 def INC64_32m : I<0xFF, MRM0m, (outs), (ins i32mem:$dst), "inc{l}\t$dst",
513 [(store (add (loadi32 addr:$dst), 1), addr:$dst)]>,
514 Requires<[In64BitMode]>;
515 def DEC64_16m : I<0xFF, MRM1m, (outs), (ins i16mem:$dst), "dec{w}\t$dst",
516 [(store (add (loadi16 addr:$dst), -1), addr:$dst)]>,
517 OpSize, Requires<[In64BitMode]>;
518 def DEC64_32m : I<0xFF, MRM1m, (outs), (ins i32mem:$dst), "dec{l}\t$dst",
519 [(store (add (loadi32 addr:$dst), -1), addr:$dst)]>,
520 Requires<[In64BitMode]>;
521}
Evan Cheng55687072007-09-14 21:48:26 +0000522} // Defs = [EFLAGS], CodeSize
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000523
524
Evan Cheng55687072007-09-14 21:48:26 +0000525let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000526// Shift instructions
527let isTwoAddress = 1 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000528let Uses = [CL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000529def SHL64rCL : RI<0xD3, MRM4r, (outs GR64:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000530 "shl{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000531 [(set GR64:$dst, (shl GR64:$src, CL))]>;
Evan Chenga98f6272007-10-05 18:20:36 +0000532let isConvertibleToThreeAddress = 1 in // Can transform into LEA.
Evan Chengb783fa32007-07-19 01:14:50 +0000533def SHL64ri : RIi8<0xC1, MRM4r, (outs GR64:$dst), (ins GR64:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000534 "shl{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000535 [(set GR64:$dst, (shl GR64:$src1, (i8 imm:$src2)))]>;
Chris Lattnerf4005a82008-01-11 18:00:50 +0000536// NOTE: We don't use shifts of a register by one, because 'add reg,reg' is
537// cheaper.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000538} // isTwoAddress
539
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000540let Uses = [CL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000541def SHL64mCL : RI<0xD3, MRM4m, (outs), (ins i64mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000542 "shl{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000543 [(store (shl (loadi64 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000544def SHL64mi : RIi8<0xC1, MRM4m, (outs), (ins i64mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000545 "shl{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000546 [(store (shl (loadi64 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000547def SHL64m1 : RI<0xD1, MRM4m, (outs), (ins i64mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000548 "shl{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000549 [(store (shl (loadi64 addr:$dst), (i8 1)), addr:$dst)]>;
550
551let isTwoAddress = 1 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000552let Uses = [CL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000553def SHR64rCL : RI<0xD3, MRM5r, (outs GR64:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000554 "shr{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000555 [(set GR64:$dst, (srl GR64:$src, CL))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000556def SHR64ri : RIi8<0xC1, MRM5r, (outs GR64:$dst), (ins GR64:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000557 "shr{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000558 [(set GR64:$dst, (srl GR64:$src1, (i8 imm:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000559def SHR64r1 : RI<0xD1, MRM5r, (outs GR64:$dst), (ins GR64:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +0000560 "shr{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000561 [(set GR64:$dst, (srl GR64:$src1, (i8 1)))]>;
562} // isTwoAddress
563
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000564let Uses = [CL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000565def SHR64mCL : RI<0xD3, MRM5m, (outs), (ins i64mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000566 "shr{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000567 [(store (srl (loadi64 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000568def SHR64mi : RIi8<0xC1, MRM5m, (outs), (ins i64mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000569 "shr{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000570 [(store (srl (loadi64 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000571def SHR64m1 : RI<0xD1, MRM5m, (outs), (ins i64mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000572 "shr{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000573 [(store (srl (loadi64 addr:$dst), (i8 1)), addr:$dst)]>;
574
575let isTwoAddress = 1 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000576let Uses = [CL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000577def SAR64rCL : RI<0xD3, MRM7r, (outs GR64:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000578 "sar{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000579 [(set GR64:$dst, (sra GR64:$src, CL))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000580def SAR64ri : RIi8<0xC1, MRM7r, (outs GR64:$dst), (ins GR64:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000581 "sar{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000582 [(set GR64:$dst, (sra GR64:$src1, (i8 imm:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000583def SAR64r1 : RI<0xD1, MRM7r, (outs GR64:$dst), (ins GR64:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +0000584 "sar{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000585 [(set GR64:$dst, (sra GR64:$src1, (i8 1)))]>;
586} // isTwoAddress
587
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000588let Uses = [CL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000589def SAR64mCL : RI<0xD3, MRM7m, (outs), (ins i64mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000590 "sar{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000591 [(store (sra (loadi64 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000592def SAR64mi : RIi8<0xC1, MRM7m, (outs), (ins i64mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000593 "sar{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000594 [(store (sra (loadi64 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000595def SAR64m1 : RI<0xD1, MRM7m, (outs), (ins i64mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000596 "sar{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000597 [(store (sra (loadi64 addr:$dst), (i8 1)), addr:$dst)]>;
598
599// Rotate instructions
600let isTwoAddress = 1 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000601let Uses = [CL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000602def ROL64rCL : RI<0xD3, MRM0r, (outs GR64:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000603 "rol{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000604 [(set GR64:$dst, (rotl GR64:$src, CL))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000605def ROL64ri : RIi8<0xC1, MRM0r, (outs GR64:$dst), (ins GR64:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000606 "rol{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000607 [(set GR64:$dst, (rotl GR64:$src1, (i8 imm:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000608def ROL64r1 : RI<0xD1, MRM0r, (outs GR64:$dst), (ins GR64:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +0000609 "rol{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000610 [(set GR64:$dst, (rotl GR64:$src1, (i8 1)))]>;
611} // isTwoAddress
612
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000613let Uses = [CL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000614def ROL64mCL : I<0xD3, MRM0m, (outs), (ins i64mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000615 "rol{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000616 [(store (rotl (loadi64 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000617def ROL64mi : RIi8<0xC1, MRM0m, (outs), (ins i64mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000618 "rol{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000619 [(store (rotl (loadi64 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000620def ROL64m1 : RI<0xD1, MRM0m, (outs), (ins i64mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000621 "rol{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000622 [(store (rotl (loadi64 addr:$dst), (i8 1)), addr:$dst)]>;
623
624let isTwoAddress = 1 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000625let Uses = [CL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000626def ROR64rCL : RI<0xD3, MRM1r, (outs GR64:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000627 "ror{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000628 [(set GR64:$dst, (rotr GR64:$src, CL))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000629def ROR64ri : RIi8<0xC1, MRM1r, (outs GR64:$dst), (ins GR64:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000630 "ror{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000631 [(set GR64:$dst, (rotr GR64:$src1, (i8 imm:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000632def ROR64r1 : RI<0xD1, MRM1r, (outs GR64:$dst), (ins GR64:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +0000633 "ror{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000634 [(set GR64:$dst, (rotr GR64:$src1, (i8 1)))]>;
635} // isTwoAddress
636
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000637let Uses = [CL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000638def ROR64mCL : RI<0xD3, MRM1m, (outs), (ins i64mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000639 "ror{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000640 [(store (rotr (loadi64 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000641def ROR64mi : RIi8<0xC1, MRM1m, (outs), (ins i64mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000642 "ror{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000643 [(store (rotr (loadi64 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000644def ROR64m1 : RI<0xD1, MRM1m, (outs), (ins i64mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000645 "ror{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000646 [(store (rotr (loadi64 addr:$dst), (i8 1)), addr:$dst)]>;
647
648// Double shift instructions (generalizations of rotate)
649let isTwoAddress = 1 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000650let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +0000651def SHLD64rrCL : RI<0xA5, MRMDestReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman4d9fc4a2007-09-14 23:17:45 +0000652 "shld{q}\t{%cl, $src2, $dst|$dst, $src2, %CL}",
653 [(set GR64:$dst, (X86shld GR64:$src1, GR64:$src2, CL))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +0000654def SHRD64rrCL : RI<0xAD, MRMDestReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman4d9fc4a2007-09-14 23:17:45 +0000655 "shrd{q}\t{%cl, $src2, $dst|$dst, $src2, %CL}",
656 [(set GR64:$dst, (X86shrd GR64:$src1, GR64:$src2, CL))]>, TB;
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000657}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000658
659let isCommutable = 1 in { // FIXME: Update X86InstrInfo::commuteInstruction
660def SHLD64rri8 : RIi8<0xA4, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000661 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2, i8imm:$src3),
Dan Gohman4d9fc4a2007-09-14 23:17:45 +0000662 "shld{q}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
663 [(set GR64:$dst, (X86shld GR64:$src1, GR64:$src2,
664 (i8 imm:$src3)))]>,
665 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000666def SHRD64rri8 : RIi8<0xAC, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000667 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2, i8imm:$src3),
Dan Gohman4d9fc4a2007-09-14 23:17:45 +0000668 "shrd{q}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
669 [(set GR64:$dst, (X86shrd GR64:$src1, GR64:$src2,
670 (i8 imm:$src3)))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000671 TB;
672} // isCommutable
673} // isTwoAddress
674
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000675let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +0000676def SHLD64mrCL : RI<0xA5, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
Dan Gohman4d9fc4a2007-09-14 23:17:45 +0000677 "shld{q}\t{%cl, $src2, $dst|$dst, $src2, %CL}",
678 [(store (X86shld (loadi64 addr:$dst), GR64:$src2, CL),
679 addr:$dst)]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +0000680def SHRD64mrCL : RI<0xAD, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
Dan Gohman4d9fc4a2007-09-14 23:17:45 +0000681 "shrd{q}\t{%cl, $src2, $dst|$dst, $src2, %CL}",
682 [(store (X86shrd (loadi64 addr:$dst), GR64:$src2, CL),
683 addr:$dst)]>, TB;
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000684}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000685def SHLD64mri8 : RIi8<0xA4, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000686 (outs), (ins i64mem:$dst, GR64:$src2, i8imm:$src3),
Dan Gohman4d9fc4a2007-09-14 23:17:45 +0000687 "shld{q}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
688 [(store (X86shld (loadi64 addr:$dst), GR64:$src2,
689 (i8 imm:$src3)), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000690 TB;
691def SHRD64mri8 : RIi8<0xAC, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000692 (outs), (ins i64mem:$dst, GR64:$src2, i8imm:$src3),
Dan Gohman4d9fc4a2007-09-14 23:17:45 +0000693 "shrd{q}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
694 [(store (X86shrd (loadi64 addr:$dst), GR64:$src2,
695 (i8 imm:$src3)), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000696 TB;
Evan Cheng55687072007-09-14 21:48:26 +0000697} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000698
699//===----------------------------------------------------------------------===//
700// Logical Instructions...
701//
702
703let isTwoAddress = 1 in
Dan Gohman91888f02007-07-31 20:11:57 +0000704def NOT64r : RI<0xF7, MRM2r, (outs GR64:$dst), (ins GR64:$src), "not{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000705 [(set GR64:$dst, (not GR64:$src))]>;
Dan Gohman91888f02007-07-31 20:11:57 +0000706def NOT64m : RI<0xF7, MRM2m, (outs), (ins i64mem:$dst), "not{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000707 [(store (not (loadi64 addr:$dst)), addr:$dst)]>;
708
Evan Cheng55687072007-09-14 21:48:26 +0000709let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000710let isTwoAddress = 1 in {
711let isCommutable = 1 in
712def AND64rr : RI<0x21, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000713 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000714 "and{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000715 [(set GR64:$dst, (and GR64:$src1, GR64:$src2))]>;
716def AND64rm : RI<0x23, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000717 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000718 "and{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000719 [(set GR64:$dst, (and GR64:$src1, (load addr:$src2)))]>;
720def AND64ri32 : RIi32<0x81, MRM4r,
Evan Chengb783fa32007-07-19 01:14:50 +0000721 (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000722 "and{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000723 [(set GR64:$dst, (and GR64:$src1, i64immSExt32:$src2))]>;
724def AND64ri8 : RIi8<0x83, MRM4r,
Evan Chengb783fa32007-07-19 01:14:50 +0000725 (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000726 "and{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000727 [(set GR64:$dst, (and GR64:$src1, i64immSExt8:$src2))]>;
728} // isTwoAddress
729
730def AND64mr : RI<0x21, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000731 (outs), (ins i64mem:$dst, GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000732 "and{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000733 [(store (and (load addr:$dst), GR64:$src), addr:$dst)]>;
734def AND64mi32 : RIi32<0x81, MRM4m,
Evan Chengb783fa32007-07-19 01:14:50 +0000735 (outs), (ins i64mem:$dst, i64i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000736 "and{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000737 [(store (and (loadi64 addr:$dst), i64immSExt32:$src), addr:$dst)]>;
738def AND64mi8 : RIi8<0x83, MRM4m,
Evan Chengb783fa32007-07-19 01:14:50 +0000739 (outs), (ins i64mem:$dst, i64i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000740 "and{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000741 [(store (and (load addr:$dst), i64immSExt8:$src), addr:$dst)]>;
742
743let isTwoAddress = 1 in {
744let isCommutable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000745def OR64rr : RI<0x09, MRMDestReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000746 "or{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000747 [(set GR64:$dst, (or GR64:$src1, GR64:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000748def OR64rm : RI<0x0B, MRMSrcMem , (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000749 "or{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000750 [(set GR64:$dst, (or GR64:$src1, (load addr:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000751def OR64ri32 : RIi32<0x81, MRM1r, (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000752 "or{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000753 [(set GR64:$dst, (or GR64:$src1, i64immSExt32:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000754def OR64ri8 : RIi8<0x83, MRM1r, (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000755 "or{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000756 [(set GR64:$dst, (or GR64:$src1, i64immSExt8:$src2))]>;
757} // isTwoAddress
758
Evan Chengb783fa32007-07-19 01:14:50 +0000759def OR64mr : RI<0x09, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000760 "or{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000761 [(store (or (load addr:$dst), GR64:$src), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000762def OR64mi32 : RIi32<0x81, MRM1m, (outs), (ins i64mem:$dst, i64i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000763 "or{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000764 [(store (or (loadi64 addr:$dst), i64immSExt32:$src), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000765def OR64mi8 : RIi8<0x83, MRM1m, (outs), (ins i64mem:$dst, i64i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000766 "or{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000767 [(store (or (load addr:$dst), i64immSExt8:$src), addr:$dst)]>;
768
769let isTwoAddress = 1 in {
Bill Wendling12e97212008-05-30 06:47:04 +0000770let isCommutable = 1, isAsCheapAsAMove = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000771def XOR64rr : RI<0x31, MRMDestReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000772 "xor{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000773 [(set GR64:$dst, (xor GR64:$src1, GR64:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000774def XOR64rm : RI<0x33, MRMSrcMem, (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000775 "xor{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000776 [(set GR64:$dst, (xor GR64:$src1, (load addr:$src2)))]>;
777def XOR64ri32 : RIi32<0x81, MRM6r,
Evan Chengb783fa32007-07-19 01:14:50 +0000778 (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000779 "xor{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000780 [(set GR64:$dst, (xor GR64:$src1, i64immSExt32:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000781def XOR64ri8 : RIi8<0x83, MRM6r, (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000782 "xor{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000783 [(set GR64:$dst, (xor GR64:$src1, i64immSExt8:$src2))]>;
784} // isTwoAddress
785
Evan Chengb783fa32007-07-19 01:14:50 +0000786def XOR64mr : RI<0x31, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000787 "xor{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000788 [(store (xor (load addr:$dst), GR64:$src), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000789def XOR64mi32 : RIi32<0x81, MRM6m, (outs), (ins i64mem:$dst, i64i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000790 "xor{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000791 [(store (xor (loadi64 addr:$dst), i64immSExt32:$src), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000792def XOR64mi8 : RIi8<0x83, MRM6m, (outs), (ins i64mem:$dst, i64i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000793 "xor{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000794 [(store (xor (load addr:$dst), i64immSExt8:$src), addr:$dst)]>;
Evan Cheng55687072007-09-14 21:48:26 +0000795} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000796
797//===----------------------------------------------------------------------===//
798// Comparison Instructions...
799//
800
801// Integer comparison
Evan Cheng55687072007-09-14 21:48:26 +0000802let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000803let isCommutable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000804def TEST64rr : RI<0x85, MRMDestReg, (outs), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000805 "test{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000806 [(X86cmp (and GR64:$src1, GR64:$src2), 0),
807 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000808def TEST64rm : RI<0x85, MRMSrcMem, (outs), (ins GR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000809 "test{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000810 [(X86cmp (and GR64:$src1, (loadi64 addr:$src2)), 0),
811 (implicit EFLAGS)]>;
812def TEST64ri32 : RIi32<0xF7, MRM0r, (outs),
813 (ins GR64:$src1, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000814 "test{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000815 [(X86cmp (and GR64:$src1, i64immSExt32:$src2), 0),
816 (implicit EFLAGS)]>;
817def TEST64mi32 : RIi32<0xF7, MRM0m, (outs),
818 (ins i64mem:$src1, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000819 "test{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000820 [(X86cmp (and (loadi64 addr:$src1), i64immSExt32:$src2), 0),
821 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000822
Evan Chengb783fa32007-07-19 01:14:50 +0000823def CMP64rr : RI<0x39, MRMDestReg, (outs), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000824 "cmp{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000825 [(X86cmp GR64:$src1, GR64:$src2),
826 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000827def CMP64mr : RI<0x39, MRMDestMem, (outs), (ins i64mem:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000828 "cmp{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000829 [(X86cmp (loadi64 addr:$src1), GR64:$src2),
830 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000831def CMP64rm : RI<0x3B, MRMSrcMem, (outs), (ins GR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000832 "cmp{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000833 [(X86cmp GR64:$src1, (loadi64 addr:$src2)),
834 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000835def CMP64ri32 : RIi32<0x81, MRM7r, (outs), (ins GR64:$src1, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000836 "cmp{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000837 [(X86cmp GR64:$src1, i64immSExt32:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000838 (implicit EFLAGS)]>;
Evan Cheng621216e2007-09-29 00:00:36 +0000839def CMP64mi32 : RIi32<0x81, MRM7m, (outs),
Evan Cheng950aac02007-09-25 01:57:46 +0000840 (ins i64mem:$src1, i64i32imm:$src2),
841 "cmp{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000842 [(X86cmp (loadi64 addr:$src1), i64immSExt32:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000843 (implicit EFLAGS)]>;
Evan Cheng621216e2007-09-29 00:00:36 +0000844def CMP64mi8 : RIi8<0x83, MRM7m, (outs), (ins i64mem:$src1, i64i8imm:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000845 "cmp{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000846 [(X86cmp (loadi64 addr:$src1), i64immSExt8:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000847 (implicit EFLAGS)]>;
Evan Cheng621216e2007-09-29 00:00:36 +0000848def CMP64ri8 : RIi8<0x83, MRM7r, (outs), (ins GR64:$src1, i64i8imm:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000849 "cmp{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000850 [(X86cmp GR64:$src1, i64immSExt8:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000851 (implicit EFLAGS)]>;
852} // Defs = [EFLAGS]
853
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000854// Conditional moves
Evan Cheng950aac02007-09-25 01:57:46 +0000855let Uses = [EFLAGS], isTwoAddress = 1 in {
Evan Cheng926658c2007-10-05 23:13:21 +0000856let isCommutable = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000857def CMOVB64rr : RI<0x42, MRMSrcReg, // if <u, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +0000858 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000859 "cmovb\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000860 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000861 X86_COND_B, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000862def CMOVAE64rr: RI<0x43, MRMSrcReg, // if >=u, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +0000863 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000864 "cmovae\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000865 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000866 X86_COND_AE, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000867def CMOVE64rr : RI<0x44, MRMSrcReg, // if ==, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +0000868 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000869 "cmove\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000870 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000871 X86_COND_E, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000872def CMOVNE64rr: RI<0x45, MRMSrcReg, // if !=, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +0000873 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000874 "cmovne\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000875 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000876 X86_COND_NE, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000877def CMOVBE64rr: RI<0x46, MRMSrcReg, // if <=u, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +0000878 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000879 "cmovbe\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000880 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000881 X86_COND_BE, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000882def CMOVA64rr : RI<0x47, MRMSrcReg, // if >u, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +0000883 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000884 "cmova\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000885 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000886 X86_COND_A, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000887def CMOVL64rr : RI<0x4C, MRMSrcReg, // if <s, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +0000888 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000889 "cmovl\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000890 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000891 X86_COND_L, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000892def CMOVGE64rr: RI<0x4D, MRMSrcReg, // if >=s, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +0000893 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000894 "cmovge\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000895 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000896 X86_COND_GE, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000897def CMOVLE64rr: RI<0x4E, MRMSrcReg, // if <=s, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +0000898 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000899 "cmovle\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000900 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000901 X86_COND_LE, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000902def CMOVG64rr : RI<0x4F, MRMSrcReg, // if >s, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +0000903 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000904 "cmovg\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000905 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000906 X86_COND_G, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000907def CMOVS64rr : RI<0x48, MRMSrcReg, // if signed, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +0000908 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000909 "cmovs\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000910 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000911 X86_COND_S, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000912def CMOVNS64rr: RI<0x49, MRMSrcReg, // if !signed, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +0000913 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000914 "cmovns\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000915 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000916 X86_COND_NS, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000917def CMOVP64rr : RI<0x4A, MRMSrcReg, // if parity, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +0000918 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000919 "cmovp\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000920 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000921 X86_COND_P, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000922def CMOVNP64rr : RI<0x4B, MRMSrcReg, // if !parity, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +0000923 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000924 "cmovnp\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000925 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000926 X86_COND_NP, EFLAGS))]>, TB;
Evan Cheng926658c2007-10-05 23:13:21 +0000927} // isCommutable = 1
928
929def CMOVB64rm : RI<0x42, MRMSrcMem, // if <u, GR64 = [mem64]
930 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
931 "cmovb\t{$src2, $dst|$dst, $src2}",
932 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
933 X86_COND_B, EFLAGS))]>, TB;
934def CMOVAE64rm: RI<0x43, MRMSrcMem, // if >=u, GR64 = [mem64]
935 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
936 "cmovae\t{$src2, $dst|$dst, $src2}",
937 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
938 X86_COND_AE, EFLAGS))]>, TB;
939def CMOVE64rm : RI<0x44, MRMSrcMem, // if ==, GR64 = [mem64]
940 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
941 "cmove\t{$src2, $dst|$dst, $src2}",
942 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
943 X86_COND_E, EFLAGS))]>, TB;
944def CMOVNE64rm: RI<0x45, MRMSrcMem, // if !=, GR64 = [mem64]
945 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
946 "cmovne\t{$src2, $dst|$dst, $src2}",
947 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
948 X86_COND_NE, EFLAGS))]>, TB;
949def CMOVBE64rm: RI<0x46, MRMSrcMem, // if <=u, GR64 = [mem64]
950 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
951 "cmovbe\t{$src2, $dst|$dst, $src2}",
952 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
953 X86_COND_BE, EFLAGS))]>, TB;
954def CMOVA64rm : RI<0x47, MRMSrcMem, // if >u, GR64 = [mem64]
955 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
956 "cmova\t{$src2, $dst|$dst, $src2}",
957 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
958 X86_COND_A, EFLAGS))]>, TB;
959def CMOVL64rm : RI<0x4C, MRMSrcMem, // if <s, GR64 = [mem64]
960 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
961 "cmovl\t{$src2, $dst|$dst, $src2}",
962 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
963 X86_COND_L, EFLAGS))]>, TB;
964def CMOVGE64rm: RI<0x4D, MRMSrcMem, // if >=s, GR64 = [mem64]
965 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
966 "cmovge\t{$src2, $dst|$dst, $src2}",
967 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
968 X86_COND_GE, EFLAGS))]>, TB;
969def CMOVLE64rm: RI<0x4E, MRMSrcMem, // if <=s, GR64 = [mem64]
970 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
971 "cmovle\t{$src2, $dst|$dst, $src2}",
972 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
973 X86_COND_LE, EFLAGS))]>, TB;
974def CMOVG64rm : RI<0x4F, MRMSrcMem, // if >s, GR64 = [mem64]
975 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
976 "cmovg\t{$src2, $dst|$dst, $src2}",
977 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
978 X86_COND_G, EFLAGS))]>, TB;
979def CMOVS64rm : RI<0x48, MRMSrcMem, // if signed, GR64 = [mem64]
980 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
981 "cmovs\t{$src2, $dst|$dst, $src2}",
982 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
983 X86_COND_S, EFLAGS))]>, TB;
984def CMOVNS64rm: RI<0x49, MRMSrcMem, // if !signed, GR64 = [mem64]
985 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
986 "cmovns\t{$src2, $dst|$dst, $src2}",
987 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
988 X86_COND_NS, EFLAGS))]>, TB;
989def CMOVP64rm : RI<0x4A, MRMSrcMem, // if parity, GR64 = [mem64]
990 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
991 "cmovp\t{$src2, $dst|$dst, $src2}",
992 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
993 X86_COND_P, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000994def CMOVNP64rm : RI<0x4B, MRMSrcMem, // if !parity, GR64 = [mem64]
Evan Chengb783fa32007-07-19 01:14:50 +0000995 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000996 "cmovnp\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000997 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000998 X86_COND_NP, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000999} // isTwoAddress
1000
1001//===----------------------------------------------------------------------===//
1002// Conversion Instructions...
1003//
1004
1005// f64 -> signed i64
Evan Chengb783fa32007-07-19 01:14:50 +00001006def Int_CVTSD2SI64rr: RSDI<0x2D, MRMSrcReg, (outs GR64:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001007 "cvtsd2si{q}\t{$src, $dst|$dst, $src}",
Bill Wendling6227d462007-07-23 03:07:27 +00001008 [(set GR64:$dst,
1009 (int_x86_sse2_cvtsd2si64 VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001010def Int_CVTSD2SI64rm: RSDI<0x2D, MRMSrcMem, (outs GR64:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001011 "cvtsd2si{q}\t{$src, $dst|$dst, $src}",
Bill Wendling6227d462007-07-23 03:07:27 +00001012 [(set GR64:$dst, (int_x86_sse2_cvtsd2si64
1013 (load addr:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001014def CVTTSD2SI64rr: RSDI<0x2C, MRMSrcReg, (outs GR64:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001015 "cvttsd2si{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001016 [(set GR64:$dst, (fp_to_sint FR64:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001017def CVTTSD2SI64rm: RSDI<0x2C, MRMSrcMem, (outs GR64:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001018 "cvttsd2si{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001019 [(set GR64:$dst, (fp_to_sint (loadf64 addr:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001020def Int_CVTTSD2SI64rr: RSDI<0x2C, MRMSrcReg, (outs GR64:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001021 "cvttsd2si{q}\t{$src, $dst|$dst, $src}",
Bill Wendling6227d462007-07-23 03:07:27 +00001022 [(set GR64:$dst,
1023 (int_x86_sse2_cvttsd2si64 VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001024def Int_CVTTSD2SI64rm: RSDI<0x2C, MRMSrcMem, (outs GR64:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001025 "cvttsd2si{q}\t{$src, $dst|$dst, $src}",
Bill Wendling6227d462007-07-23 03:07:27 +00001026 [(set GR64:$dst,
1027 (int_x86_sse2_cvttsd2si64
1028 (load addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001029
1030// Signed i64 -> f64
Evan Chengb783fa32007-07-19 01:14:50 +00001031def CVTSI2SD64rr: RSDI<0x2A, MRMSrcReg, (outs FR64:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001032 "cvtsi2sd{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001033 [(set FR64:$dst, (sint_to_fp GR64:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001034def CVTSI2SD64rm: RSDI<0x2A, MRMSrcMem, (outs FR64:$dst), (ins i64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001035 "cvtsi2sd{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001036 [(set FR64:$dst, (sint_to_fp (loadi64 addr:$src)))]>;
Evan Cheng1d5832e2008-01-11 07:37:44 +00001037
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001038let isTwoAddress = 1 in {
1039def Int_CVTSI2SD64rr: RSDI<0x2A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001040 (outs VR128:$dst), (ins VR128:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001041 "cvtsi2sd{q}\t{$src2, $dst|$dst, $src2}",
Bill Wendling6227d462007-07-23 03:07:27 +00001042 [(set VR128:$dst,
1043 (int_x86_sse2_cvtsi642sd VR128:$src1,
1044 GR64:$src2))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001045def Int_CVTSI2SD64rm: RSDI<0x2A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001046 (outs VR128:$dst), (ins VR128:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001047 "cvtsi2sd{q}\t{$src2, $dst|$dst, $src2}",
Bill Wendling6227d462007-07-23 03:07:27 +00001048 [(set VR128:$dst,
1049 (int_x86_sse2_cvtsi642sd VR128:$src1,
1050 (loadi64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001051} // isTwoAddress
1052
1053// Signed i64 -> f32
Evan Chengb783fa32007-07-19 01:14:50 +00001054def CVTSI2SS64rr: RSSI<0x2A, MRMSrcReg, (outs FR32:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001055 "cvtsi2ss{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001056 [(set FR32:$dst, (sint_to_fp GR64:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001057def CVTSI2SS64rm: RSSI<0x2A, MRMSrcMem, (outs FR32:$dst), (ins i64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001058 "cvtsi2ss{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001059 [(set FR32:$dst, (sint_to_fp (loadi64 addr:$src)))]>;
Evan Cheng1d5832e2008-01-11 07:37:44 +00001060
1061let isTwoAddress = 1 in {
1062 def Int_CVTSI2SS64rr : RSSI<0x2A, MRMSrcReg,
1063 (outs VR128:$dst), (ins VR128:$src1, GR64:$src2),
1064 "cvtsi2ss{q}\t{$src2, $dst|$dst, $src2}",
1065 [(set VR128:$dst,
1066 (int_x86_sse_cvtsi642ss VR128:$src1,
1067 GR64:$src2))]>;
1068 def Int_CVTSI2SS64rm : RSSI<0x2A, MRMSrcMem,
1069 (outs VR128:$dst), (ins VR128:$src1, i64mem:$src2),
1070 "cvtsi2ss{q}\t{$src2, $dst|$dst, $src2}",
1071 [(set VR128:$dst,
1072 (int_x86_sse_cvtsi642ss VR128:$src1,
1073 (loadi64 addr:$src2)))]>;
1074}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001075
1076// f32 -> signed i64
Evan Chengb783fa32007-07-19 01:14:50 +00001077def Int_CVTSS2SI64rr: RSSI<0x2D, MRMSrcReg, (outs GR64:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001078 "cvtss2si{q}\t{$src, $dst|$dst, $src}",
Bill Wendling6227d462007-07-23 03:07:27 +00001079 [(set GR64:$dst,
1080 (int_x86_sse_cvtss2si64 VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001081def Int_CVTSS2SI64rm: RSSI<0x2D, MRMSrcMem, (outs GR64:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001082 "cvtss2si{q}\t{$src, $dst|$dst, $src}",
Bill Wendling6227d462007-07-23 03:07:27 +00001083 [(set GR64:$dst, (int_x86_sse_cvtss2si64
1084 (load addr:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001085def CVTTSS2SI64rr: RSSI<0x2C, MRMSrcReg, (outs GR64:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001086 "cvttss2si{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001087 [(set GR64:$dst, (fp_to_sint FR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001088def CVTTSS2SI64rm: RSSI<0x2C, MRMSrcMem, (outs GR64:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001089 "cvttss2si{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001090 [(set GR64:$dst, (fp_to_sint (loadf32 addr:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001091def Int_CVTTSS2SI64rr: RSSI<0x2C, MRMSrcReg, (outs GR64:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001092 "cvttss2si{q}\t{$src, $dst|$dst, $src}",
Bill Wendling6227d462007-07-23 03:07:27 +00001093 [(set GR64:$dst,
1094 (int_x86_sse_cvttss2si64 VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001095def Int_CVTTSS2SI64rm: RSSI<0x2C, MRMSrcMem, (outs GR64:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001096 "cvttss2si{q}\t{$src, $dst|$dst, $src}",
Bill Wendling6227d462007-07-23 03:07:27 +00001097 [(set GR64:$dst,
1098 (int_x86_sse_cvttss2si64 (load addr:$src)))]>;
1099
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001100//===----------------------------------------------------------------------===//
1101// Alias Instructions
1102//===----------------------------------------------------------------------===//
1103
Dan Gohman027cd112007-09-17 14:55:08 +00001104// Alias instructions that map movr0 to xor. Use xorl instead of xorq; it's
1105// equivalent due to implicit zero-extending, and it sometimes has a smaller
1106// encoding.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001107// FIXME: remove when we can teach regalloc that xor reg, reg is ok.
1108// FIXME: AddedComplexity gives MOV64r0 a higher priority than MOV64ri32. Remove
1109// when we have a better way to specify isel priority.
Bill Wendling12e97212008-05-30 06:47:04 +00001110let Defs = [EFLAGS], AddedComplexity = 1,
1111 isReMaterializable = 1, isAsCheapAsAMove = 1 in
Dan Gohman9203ab42008-07-30 18:09:17 +00001112def MOV64r0 : I<0x31, MRMInitReg, (outs GR64:$dst), (ins),
1113 "xor{l}\t${dst:subreg32}, ${dst:subreg32}",
1114 [(set GR64:$dst, 0)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001115
1116// Materialize i64 constant where top 32-bits are zero.
Chris Lattner17dab4a2008-01-10 05:45:39 +00001117let AddedComplexity = 1, isReMaterializable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001118def MOV64ri64i32 : Ii32<0xB8, AddRegFrm, (outs GR64:$dst), (ins i64i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001119 "mov{l}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001120 [(set GR64:$dst, i64immZExt32:$src)]>;
1121
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00001122//===----------------------------------------------------------------------===//
1123// Thread Local Storage Instructions
1124//===----------------------------------------------------------------------===//
1125
1126def TLS_addr64 : I<0, Pseudo, (outs GR64:$dst), (ins i64imm:$sym),
Anton Korobeynikov5577e2e2008-05-05 17:08:59 +00001127 ".byte\t0x66; leaq\t${sym:mem}(%rip), $dst; .word\t0x6666; rex64",
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00001128 [(set GR64:$dst, (X86tlsaddr tglobaltlsaddr:$sym))]>;
Andrew Lenharthbd7d3262008-03-04 21:13:33 +00001129
1130//===----------------------------------------------------------------------===//
1131// Atomic Instructions
1132//===----------------------------------------------------------------------===//
1133
Andrew Lenharthbd7d3262008-03-04 21:13:33 +00001134let Defs = [RAX, EFLAGS], Uses = [RAX] in {
Evan Chengd49dbb82008-04-18 20:55:36 +00001135def LCMPXCHG64 : RI<0xB1, MRMDestMem, (outs), (ins i64mem:$ptr, GR64:$swap),
Andrew Lenharthbd7d3262008-03-04 21:13:33 +00001136 "lock cmpxchgq $swap,$ptr",
1137 [(X86cas addr:$ptr, GR64:$swap, 8)]>, TB, LOCK;
1138}
1139
Dan Gohmana41a1c092008-08-06 15:52:50 +00001140let Constraints = "$val = $dst" in {
1141let Defs = [EFLAGS] in
Evan Chengd49dbb82008-04-18 20:55:36 +00001142def LXADD64 : RI<0xC1, MRMSrcMem, (outs GR64:$dst), (ins i64mem:$ptr,GR64:$val),
Andrew Lenharthbd7d3262008-03-04 21:13:33 +00001143 "lock xadd $val, $ptr",
Mon P Wang6bde9ec2008-06-25 08:15:39 +00001144 [(set GR64:$dst, (atomic_load_add_64 addr:$ptr, GR64:$val))]>,
Andrew Lenharthbd7d3262008-03-04 21:13:33 +00001145 TB, LOCK;
Evan Chenga1e80602008-04-19 02:05:42 +00001146def XCHG64rm : RI<0x87, MRMSrcMem, (outs GR64:$dst), (ins i64mem:$ptr,GR64:$val),
1147 "xchg $val, $ptr",
1148 [(set GR64:$dst, (atomic_swap_64 addr:$ptr, GR64:$val))]>;
Andrew Lenharthbd7d3262008-03-04 21:13:33 +00001149}
1150
1151
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001152//===----------------------------------------------------------------------===//
1153// Non-Instruction Patterns
1154//===----------------------------------------------------------------------===//
1155
1156// ConstantPool GlobalAddress, ExternalSymbol, and JumpTable
1157def : Pat<(i64 (X86Wrapper tconstpool :$dst)),
1158 (MOV64ri tconstpool :$dst)>, Requires<[NotSmallCode]>;
1159def : Pat<(i64 (X86Wrapper tjumptable :$dst)),
1160 (MOV64ri tjumptable :$dst)>, Requires<[NotSmallCode]>;
1161def : Pat<(i64 (X86Wrapper tglobaladdr :$dst)),
1162 (MOV64ri tglobaladdr :$dst)>, Requires<[NotSmallCode]>;
1163def : Pat<(i64 (X86Wrapper texternalsym:$dst)),
1164 (MOV64ri texternalsym:$dst)>, Requires<[NotSmallCode]>;
1165
1166def : Pat<(store (i64 (X86Wrapper tconstpool:$src)), addr:$dst),
1167 (MOV64mi32 addr:$dst, tconstpool:$src)>,
Evan Cheng3b5a1272008-02-07 08:53:49 +00001168 Requires<[SmallCode, IsStatic]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001169def : Pat<(store (i64 (X86Wrapper tjumptable:$src)), addr:$dst),
1170 (MOV64mi32 addr:$dst, tjumptable:$src)>,
Evan Cheng3b5a1272008-02-07 08:53:49 +00001171 Requires<[SmallCode, IsStatic]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001172def : Pat<(store (i64 (X86Wrapper tglobaladdr:$src)), addr:$dst),
1173 (MOV64mi32 addr:$dst, tglobaladdr:$src)>,
Evan Cheng3b5a1272008-02-07 08:53:49 +00001174 Requires<[SmallCode, IsStatic]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001175def : Pat<(store (i64 (X86Wrapper texternalsym:$src)), addr:$dst),
1176 (MOV64mi32 addr:$dst, texternalsym:$src)>,
Evan Cheng3b5a1272008-02-07 08:53:49 +00001177 Requires<[SmallCode, IsStatic]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001178
1179// Calls
1180// Direct PC relative function call for small code model. 32-bit displacement
1181// sign extended to 64-bit.
1182def : Pat<(X86call (i64 tglobaladdr:$dst)),
1183 (CALL64pcrel32 tglobaladdr:$dst)>;
1184def : Pat<(X86call (i64 texternalsym:$dst)),
1185 (CALL64pcrel32 texternalsym:$dst)>;
1186
1187def : Pat<(X86tailcall (i64 tglobaladdr:$dst)),
1188 (CALL64pcrel32 tglobaladdr:$dst)>;
1189def : Pat<(X86tailcall (i64 texternalsym:$dst)),
1190 (CALL64pcrel32 texternalsym:$dst)>;
1191
1192def : Pat<(X86tailcall GR64:$dst),
1193 (CALL64r GR64:$dst)>;
1194
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001195
1196// tailcall stuff
1197def : Pat<(X86tailcall GR32:$dst),
1198 (TAILCALL)>;
1199def : Pat<(X86tailcall (i64 tglobaladdr:$dst)),
1200 (TAILCALL)>;
1201def : Pat<(X86tailcall (i64 texternalsym:$dst)),
1202 (TAILCALL)>;
1203
1204def : Pat<(X86tcret GR64:$dst, imm:$off),
1205 (TCRETURNri64 GR64:$dst, imm:$off)>;
1206
1207def : Pat<(X86tcret (i64 tglobaladdr:$dst), imm:$off),
1208 (TCRETURNdi64 texternalsym:$dst, imm:$off)>;
1209
1210def : Pat<(X86tcret (i64 texternalsym:$dst), imm:$off),
1211 (TCRETURNdi64 texternalsym:$dst, imm:$off)>;
1212
Dan Gohmanec596042007-09-17 14:35:24 +00001213// Comparisons.
1214
1215// TEST R,R is smaller than CMP R,0
Evan Cheng621216e2007-09-29 00:00:36 +00001216def : Pat<(parallel (X86cmp GR64:$src1, 0), (implicit EFLAGS)),
Dan Gohmanec596042007-09-17 14:35:24 +00001217 (TEST64rr GR64:$src1, GR64:$src1)>;
1218
Christopher Lambb371e032008-03-13 05:47:01 +00001219
1220
1221// Zero-extension
Christopher Lamb76d72da2008-03-16 03:12:01 +00001222def : Pat<(i64 (zext GR32:$src)),
1223 (SUBREG_TO_REG (i64 0), GR32:$src, x86_subreg_32bit)>;
Christopher Lambb371e032008-03-13 05:47:01 +00001224
Duncan Sands082524c2008-01-23 20:39:46 +00001225// zextload bool -> zextload byte
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001226def : Pat<(zextloadi64i1 addr:$src), (MOVZX64rm8 addr:$src)>;
1227
1228// extload
1229def : Pat<(extloadi64i1 addr:$src), (MOVZX64rm8 addr:$src)>;
1230def : Pat<(extloadi64i8 addr:$src), (MOVZX64rm8 addr:$src)>;
1231def : Pat<(extloadi64i16 addr:$src), (MOVZX64rm16 addr:$src)>;
Christopher Lamb76d72da2008-03-16 03:12:01 +00001232def : Pat<(extloadi64i32 addr:$src),
1233 (INSERT_SUBREG (i64 (IMPLICIT_DEF)), (MOV32rm addr:$src),
1234 x86_subreg_32bit)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001235
1236// anyext -> zext
1237def : Pat<(i64 (anyext GR8 :$src)), (MOVZX64rr8 GR8 :$src)>;
1238def : Pat<(i64 (anyext GR16:$src)), (MOVZX64rr16 GR16:$src)>;
Christopher Lamb76d72da2008-03-16 03:12:01 +00001239def : Pat<(i64 (anyext GR32:$src)),
1240 (INSERT_SUBREG (i64 (IMPLICIT_DEF)), GR32:$src, x86_subreg_32bit)>;
Christopher Lambb371e032008-03-13 05:47:01 +00001241
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001242def : Pat<(i64 (anyext (loadi8 addr:$src))), (MOVZX64rm8 addr:$src)>;
1243def : Pat<(i64 (anyext (loadi16 addr:$src))), (MOVZX64rm16 addr:$src)>;
Christopher Lamb76d72da2008-03-16 03:12:01 +00001244def : Pat<(i64 (anyext (loadi32 addr:$src))),
1245 (INSERT_SUBREG (i64 (IMPLICIT_DEF)), (MOV32rm addr:$src),
1246 x86_subreg_32bit)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001247
1248//===----------------------------------------------------------------------===//
1249// Some peepholes
1250//===----------------------------------------------------------------------===//
1251
Dan Gohman47a419d2008-08-07 02:54:50 +00001252// r & (2^32-1) ==> movz
1253def : Pat<(and GR64:$src, i64immFFFFFFFF),
1254 (MOVZX64rr32 (i32 (EXTRACT_SUBREG GR64:$src, x86_subreg_32bit)))>;
Dan Gohman9203ab42008-07-30 18:09:17 +00001255// r & (2^16-1) ==> movz
1256def : Pat<(and GR64:$src, 0xffff),
1257 (MOVZX64rr16 (i16 (EXTRACT_SUBREG GR64:$src, x86_subreg_16bit)))>;
1258// r & (2^8-1) ==> movz
1259def : Pat<(and GR64:$src, 0xff),
1260 (MOVZX64rr8 (i8 (EXTRACT_SUBREG GR64:$src, x86_subreg_8bit)))>;
Dan Gohman9203ab42008-07-30 18:09:17 +00001261// r & (2^8-1) ==> movz
1262def : Pat<(and GR32:$src1, 0xff),
1263 (MOVZX32rr8 (i8 (EXTRACT_SUBREG GR32:$src1, x86_subreg_8bit)))>,
1264 Requires<[In64BitMode]>;
1265// r & (2^8-1) ==> movz
1266def : Pat<(and GR16:$src1, 0xff),
1267 (MOVZX16rr8 (i8 (EXTRACT_SUBREG GR16:$src1, x86_subreg_8bit)))>,
1268 Requires<[In64BitMode]>;
Christopher Lambb371e032008-03-13 05:47:01 +00001269
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001270// (shl x, 1) ==> (add x, x)
1271def : Pat<(shl GR64:$src1, (i8 1)), (ADD64rr GR64:$src1, GR64:$src1)>;
1272
1273// (or (x >> c) | (y << (64 - c))) ==> (shrd64 x, y, c)
1274def : Pat<(or (srl GR64:$src1, CL:$amt),
1275 (shl GR64:$src2, (sub 64, CL:$amt))),
1276 (SHRD64rrCL GR64:$src1, GR64:$src2)>;
1277
1278def : Pat<(store (or (srl (loadi64 addr:$dst), CL:$amt),
1279 (shl GR64:$src2, (sub 64, CL:$amt))), addr:$dst),
1280 (SHRD64mrCL addr:$dst, GR64:$src2)>;
1281
1282// (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
1283def : Pat<(or (shl GR64:$src1, CL:$amt),
1284 (srl GR64:$src2, (sub 64, CL:$amt))),
1285 (SHLD64rrCL GR64:$src1, GR64:$src2)>;
1286
1287def : Pat<(store (or (shl (loadi64 addr:$dst), CL:$amt),
1288 (srl GR64:$src2, (sub 64, CL:$amt))), addr:$dst),
1289 (SHLD64mrCL addr:$dst, GR64:$src2)>;
1290
1291// X86 specific add which produces a flag.
1292def : Pat<(addc GR64:$src1, GR64:$src2),
1293 (ADD64rr GR64:$src1, GR64:$src2)>;
1294def : Pat<(addc GR64:$src1, (load addr:$src2)),
1295 (ADD64rm GR64:$src1, addr:$src2)>;
1296def : Pat<(addc GR64:$src1, i64immSExt32:$src2),
1297 (ADD64ri32 GR64:$src1, imm:$src2)>;
1298def : Pat<(addc GR64:$src1, i64immSExt8:$src2),
1299 (ADD64ri8 GR64:$src1, i64immSExt8:$src2)>;
1300
1301def : Pat<(subc GR64:$src1, GR64:$src2),
1302 (SUB64rr GR64:$src1, GR64:$src2)>;
1303def : Pat<(subc GR64:$src1, (load addr:$src2)),
1304 (SUB64rm GR64:$src1, addr:$src2)>;
1305def : Pat<(subc GR64:$src1, imm:$src2),
1306 (SUB64ri32 GR64:$src1, i64immSExt32:$src2)>;
1307def : Pat<(subc GR64:$src1, i64immSExt8:$src2),
1308 (SUB64ri8 GR64:$src1, i64immSExt8:$src2)>;
1309
1310
1311//===----------------------------------------------------------------------===//
1312// X86-64 SSE Instructions
1313//===----------------------------------------------------------------------===//
1314
1315// Move instructions...
1316
Evan Chengb783fa32007-07-19 01:14:50 +00001317def MOV64toPQIrr : RPDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001318 "mov{d|q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001319 [(set VR128:$dst,
1320 (v2i64 (scalar_to_vector GR64:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001321def MOVPQIto64rr : RPDI<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001322 "mov{d|q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001323 [(set GR64:$dst, (vector_extract (v2i64 VR128:$src),
1324 (iPTR 0)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001325
Evan Chengb783fa32007-07-19 01:14:50 +00001326def MOV64toSDrr : RPDI<0x6E, MRMSrcReg, (outs FR64:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001327 "mov{d|q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001328 [(set FR64:$dst, (bitconvert GR64:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001329def MOV64toSDrm : RPDI<0x6E, MRMSrcMem, (outs FR64:$dst), (ins i64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001330 "mov{d|q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001331 [(set FR64:$dst, (bitconvert (loadi64 addr:$src)))]>;
1332
Evan Chengb783fa32007-07-19 01:14:50 +00001333def MOVSDto64rr : RPDI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001334 "mov{d|q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001335 [(set GR64:$dst, (bitconvert FR64:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001336def MOVSDto64mr : RPDI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001337 "mov{d|q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001338 [(store (i64 (bitconvert FR64:$src)), addr:$dst)]>;
Nate Begemanb2975562008-02-03 07:18:54 +00001339
1340//===----------------------------------------------------------------------===//
1341// X86-64 SSE4.1 Instructions
1342//===----------------------------------------------------------------------===//
1343
Nate Begeman4294c1f2008-02-12 22:51:28 +00001344/// SS41I_extract32 - SSE 4.1 extract 32 bits to int reg or memory destination
1345multiclass SS41I_extract64<bits<8> opc, string OpcodeStr> {
Evan Cheng78d00612008-03-14 07:39:27 +00001346 def rr : SS4AIi8<opc, MRMSrcReg, (outs GR64:$dst),
Nate Begeman4294c1f2008-02-12 22:51:28 +00001347 (ins VR128:$src1, i32i8imm:$src2),
1348 !strconcat(OpcodeStr,
1349 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1350 [(set GR64:$dst,
1351 (extractelt (v2i64 VR128:$src1), imm:$src2))]>, OpSize, REX_W;
Evan Cheng78d00612008-03-14 07:39:27 +00001352 def mr : SS4AIi8<opc, MRMDestMem, (outs),
Nate Begeman4294c1f2008-02-12 22:51:28 +00001353 (ins i64mem:$dst, VR128:$src1, i32i8imm:$src2),
1354 !strconcat(OpcodeStr,
1355 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1356 [(store (extractelt (v2i64 VR128:$src1), imm:$src2),
1357 addr:$dst)]>, OpSize, REX_W;
1358}
1359
1360defm PEXTRQ : SS41I_extract64<0x16, "pextrq">;
1361
1362let isTwoAddress = 1 in {
1363 multiclass SS41I_insert64<bits<8> opc, string OpcodeStr> {
Evan Cheng78d00612008-03-14 07:39:27 +00001364 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
Nate Begeman4294c1f2008-02-12 22:51:28 +00001365 (ins VR128:$src1, GR64:$src2, i32i8imm:$src3),
1366 !strconcat(OpcodeStr,
1367 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
1368 [(set VR128:$dst,
1369 (v2i64 (insertelt VR128:$src1, GR64:$src2, imm:$src3)))]>,
1370 OpSize, REX_W;
Evan Cheng78d00612008-03-14 07:39:27 +00001371 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Nate Begeman4294c1f2008-02-12 22:51:28 +00001372 (ins VR128:$src1, i64mem:$src2, i32i8imm:$src3),
1373 !strconcat(OpcodeStr,
1374 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
1375 [(set VR128:$dst,
1376 (v2i64 (insertelt VR128:$src1, (loadi64 addr:$src2),
1377 imm:$src3)))]>, OpSize, REX_W;
1378 }
1379}
1380
1381defm PINSRQ : SS41I_insert64<0x22, "pinsrq">;