blob: bb55024ab21288635a27c66421889614b52d3ac8 [file] [log] [blame]
Nate Begeman21e463b2005-10-16 05:39:50 +00001//===- PPCInstrInfo.cpp - PowerPC32 Instruction Information -----*- C++ -*-===//
Misha Brukmanb5f662f2005-04-21 23:30:14 +00002//
Misha Brukmanf2ccb772004-08-17 04:55:41 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanb5f662f2005-04-21 23:30:14 +00007//
Misha Brukmanf2ccb772004-08-17 04:55:41 +00008//===----------------------------------------------------------------------===//
9//
10// This file contains the PowerPC implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCInstrInfo.h"
Owen Andersonf6372aa2008-01-01 21:11:32 +000015#include "PPCInstrBuilder.h"
Bill Wendling7194aaf2008-03-03 22:19:16 +000016#include "PPCMachineFunctionInfo.h"
Chris Lattnerdf4ed632006-11-17 22:10:59 +000017#include "PPCPredicates.h"
Chris Lattner4c7b43b2005-10-14 23:37:35 +000018#include "PPCGenInstrInfo.inc"
Chris Lattnerb1d26f62006-06-17 00:01:04 +000019#include "PPCTargetMachine.h"
Owen Anderson718cb662007-09-07 04:06:50 +000020#include "llvm/ADT/STLExtras.h"
Misha Brukmanf2ccb772004-08-17 04:55:41 +000021#include "llvm/CodeGen/MachineInstrBuilder.h"
Bill Wendling880d0f62008-03-04 23:13:51 +000022#include "llvm/Support/CommandLine.h"
Misha Brukmanf2ccb772004-08-17 04:55:41 +000023using namespace llvm;
24
Bill Wendling4a66e9a2008-03-10 22:49:16 +000025extern cl::opt<bool> EnablePPC32RS; // FIXME (64-bit): See PPCRegisterInfo.cpp.
26extern cl::opt<bool> EnablePPC64RS; // FIXME (64-bit): See PPCRegisterInfo.cpp.
Bill Wendling880d0f62008-03-04 23:13:51 +000027
Chris Lattnerb1d26f62006-06-17 00:01:04 +000028PPCInstrInfo::PPCInstrInfo(PPCTargetMachine &tm)
Chris Lattner64105522008-01-01 01:03:04 +000029 : TargetInstrInfoImpl(PPCInsts, array_lengthof(PPCInsts)), TM(tm),
Evan Cheng7ce45782006-11-13 23:36:35 +000030 RI(*TM.getSubtargetImpl(), *this) {}
Chris Lattnerb1d26f62006-06-17 00:01:04 +000031
32/// getPointerRegClass - Return the register class to use to hold pointers.
33/// This is used for addressing modes.
34const TargetRegisterClass *PPCInstrInfo::getPointerRegClass() const {
35 if (TM.getSubtargetImpl()->isPPC64())
36 return &PPC::G8RCRegClass;
37 else
38 return &PPC::GPRCRegClass;
39}
40
Misha Brukmanf2ccb772004-08-17 04:55:41 +000041
Nate Begeman21e463b2005-10-16 05:39:50 +000042bool PPCInstrInfo::isMoveInstr(const MachineInstr& MI,
43 unsigned& sourceReg,
44 unsigned& destReg) const {
Chris Lattnercc8cd0c2008-01-07 02:48:55 +000045 unsigned oc = MI.getOpcode();
Chris Lattnerb410dc92006-06-20 23:18:58 +000046 if (oc == PPC::OR || oc == PPC::OR8 || oc == PPC::VOR ||
Chris Lattner14c09b82005-10-19 01:50:36 +000047 oc == PPC::OR4To8 || oc == PPC::OR8To4) { // or r1, r2, r2
Evan Cheng1e3417292007-04-25 07:12:14 +000048 assert(MI.getNumOperands() >= 3 &&
Misha Brukmanf2ccb772004-08-17 04:55:41 +000049 MI.getOperand(0).isRegister() &&
50 MI.getOperand(1).isRegister() &&
51 MI.getOperand(2).isRegister() &&
52 "invalid PPC OR instruction!");
53 if (MI.getOperand(1).getReg() == MI.getOperand(2).getReg()) {
54 sourceReg = MI.getOperand(1).getReg();
55 destReg = MI.getOperand(0).getReg();
56 return true;
57 }
58 } else if (oc == PPC::ADDI) { // addi r1, r2, 0
Evan Cheng1e3417292007-04-25 07:12:14 +000059 assert(MI.getNumOperands() >= 3 &&
Misha Brukmanf2ccb772004-08-17 04:55:41 +000060 MI.getOperand(0).isRegister() &&
61 MI.getOperand(2).isImmediate() &&
62 "invalid PPC ADDI instruction!");
Chris Lattner9a1ceae2007-12-30 20:49:49 +000063 if (MI.getOperand(1).isRegister() && MI.getOperand(2).getImm() == 0) {
Misha Brukmanf2ccb772004-08-17 04:55:41 +000064 sourceReg = MI.getOperand(1).getReg();
65 destReg = MI.getOperand(0).getReg();
66 return true;
67 }
Nate Begemancb90de32004-10-07 22:26:12 +000068 } else if (oc == PPC::ORI) { // ori r1, r2, 0
Evan Cheng1e3417292007-04-25 07:12:14 +000069 assert(MI.getNumOperands() >= 3 &&
Nate Begemancb90de32004-10-07 22:26:12 +000070 MI.getOperand(0).isRegister() &&
71 MI.getOperand(1).isRegister() &&
72 MI.getOperand(2).isImmediate() &&
73 "invalid PPC ORI instruction!");
Chris Lattner9a1ceae2007-12-30 20:49:49 +000074 if (MI.getOperand(2).getImm() == 0) {
Nate Begemancb90de32004-10-07 22:26:12 +000075 sourceReg = MI.getOperand(1).getReg();
76 destReg = MI.getOperand(0).getReg();
77 return true;
78 }
Chris Lattnereb5d47d2005-10-07 05:00:52 +000079 } else if (oc == PPC::FMRS || oc == PPC::FMRD ||
80 oc == PPC::FMRSD) { // fmr r1, r2
Evan Cheng1e3417292007-04-25 07:12:14 +000081 assert(MI.getNumOperands() >= 2 &&
Misha Brukmanf2ccb772004-08-17 04:55:41 +000082 MI.getOperand(0).isRegister() &&
83 MI.getOperand(1).isRegister() &&
84 "invalid PPC FMR instruction");
85 sourceReg = MI.getOperand(1).getReg();
86 destReg = MI.getOperand(0).getReg();
87 return true;
Nate Begeman7af02482005-04-12 07:04:16 +000088 } else if (oc == PPC::MCRF) { // mcrf cr1, cr2
Evan Cheng1e3417292007-04-25 07:12:14 +000089 assert(MI.getNumOperands() >= 2 &&
Nate Begeman7af02482005-04-12 07:04:16 +000090 MI.getOperand(0).isRegister() &&
91 MI.getOperand(1).isRegister() &&
92 "invalid PPC MCRF instruction");
93 sourceReg = MI.getOperand(1).getReg();
94 destReg = MI.getOperand(0).getReg();
95 return true;
Misha Brukmanf2ccb772004-08-17 04:55:41 +000096 }
97 return false;
98}
Chris Lattner043870d2005-09-09 18:17:41 +000099
Chris Lattner40839602006-02-02 20:12:32 +0000100unsigned PPCInstrInfo::isLoadFromStackSlot(MachineInstr *MI,
Chris Lattner9c09c9e2006-03-16 22:24:02 +0000101 int &FrameIndex) const {
Chris Lattner40839602006-02-02 20:12:32 +0000102 switch (MI->getOpcode()) {
103 default: break;
104 case PPC::LD:
105 case PPC::LWZ:
106 case PPC::LFS:
107 case PPC::LFD:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000108 if (MI->getOperand(1).isImm() && !MI->getOperand(1).getImm() &&
109 MI->getOperand(2).isFI()) {
110 FrameIndex = MI->getOperand(2).getIndex();
Chris Lattner40839602006-02-02 20:12:32 +0000111 return MI->getOperand(0).getReg();
112 }
113 break;
114 }
115 return 0;
Chris Lattner65242872006-02-02 20:16:12 +0000116}
Chris Lattner40839602006-02-02 20:12:32 +0000117
Chris Lattner65242872006-02-02 20:16:12 +0000118unsigned PPCInstrInfo::isStoreToStackSlot(MachineInstr *MI,
119 int &FrameIndex) const {
120 switch (MI->getOpcode()) {
121 default: break;
Nate Begeman3b478b32006-02-02 21:07:50 +0000122 case PPC::STD:
Chris Lattner65242872006-02-02 20:16:12 +0000123 case PPC::STW:
124 case PPC::STFS:
125 case PPC::STFD:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000126 if (MI->getOperand(1).isImm() && !MI->getOperand(1).getImm() &&
127 MI->getOperand(2).isFI()) {
128 FrameIndex = MI->getOperand(2).getIndex();
Chris Lattner65242872006-02-02 20:16:12 +0000129 return MI->getOperand(0).getReg();
130 }
131 break;
132 }
133 return 0;
134}
Chris Lattner40839602006-02-02 20:12:32 +0000135
Chris Lattner043870d2005-09-09 18:17:41 +0000136// commuteInstruction - We can commute rlwimi instructions, but only if the
137// rotate amt is zero. We also have to munge the immediates a bit.
Nate Begeman21e463b2005-10-16 05:39:50 +0000138MachineInstr *PPCInstrInfo::commuteInstruction(MachineInstr *MI) const {
Chris Lattner043870d2005-09-09 18:17:41 +0000139 // Normal instructions can be commuted the obvious way.
140 if (MI->getOpcode() != PPC::RLWIMI)
Chris Lattner264e6fe2008-01-01 01:05:34 +0000141 return TargetInstrInfoImpl::commuteInstruction(MI);
Chris Lattner043870d2005-09-09 18:17:41 +0000142
143 // Cannot commute if it has a non-zero rotate count.
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000144 if (MI->getOperand(3).getImm() != 0)
Chris Lattner043870d2005-09-09 18:17:41 +0000145 return 0;
146
147 // If we have a zero rotate count, we have:
148 // M = mask(MB,ME)
149 // Op0 = (Op1 & ~M) | (Op2 & M)
150 // Change this to:
151 // M = mask((ME+1)&31, (MB-1)&31)
152 // Op0 = (Op2 & ~M) | (Op1 & M)
153
154 // Swap op1/op2
Evan Chenga4d16a12008-02-13 02:46:49 +0000155 unsigned Reg0 = MI->getOperand(0).getReg();
Chris Lattner043870d2005-09-09 18:17:41 +0000156 unsigned Reg1 = MI->getOperand(1).getReg();
157 unsigned Reg2 = MI->getOperand(2).getReg();
Evan Cheng6ce7dc22006-11-15 20:58:11 +0000158 bool Reg1IsKill = MI->getOperand(1).isKill();
159 bool Reg2IsKill = MI->getOperand(2).isKill();
Evan Chenga4d16a12008-02-13 02:46:49 +0000160 // If machine instrs are no longer in two-address forms, update
161 // destination register as well.
162 if (Reg0 == Reg1) {
163 // Must be two address instruction!
164 assert(MI->getDesc().getOperandConstraint(0, TOI::TIED_TO) &&
165 "Expecting a two-address instruction!");
166 MI->getOperand(0).setReg(Reg2);
167 Reg2IsKill = false;
168 }
Chris Lattnere53f4a02006-05-04 17:52:23 +0000169 MI->getOperand(2).setReg(Reg1);
170 MI->getOperand(1).setReg(Reg2);
Chris Lattnerf7382302007-12-30 21:56:09 +0000171 MI->getOperand(2).setIsKill(Reg1IsKill);
172 MI->getOperand(1).setIsKill(Reg2IsKill);
Chris Lattner043870d2005-09-09 18:17:41 +0000173
174 // Swap the mask around.
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000175 unsigned MB = MI->getOperand(4).getImm();
176 unsigned ME = MI->getOperand(5).getImm();
177 MI->getOperand(4).setImm((ME+1) & 31);
178 MI->getOperand(5).setImm((MB-1) & 31);
Chris Lattner043870d2005-09-09 18:17:41 +0000179 return MI;
180}
Chris Lattnerbbf1c722006-03-05 23:49:55 +0000181
182void PPCInstrInfo::insertNoop(MachineBasicBlock &MBB,
183 MachineBasicBlock::iterator MI) const {
Evan Chengc0f64ff2006-11-27 23:37:22 +0000184 BuildMI(MBB, MI, get(PPC::NOP));
Chris Lattnerbbf1c722006-03-05 23:49:55 +0000185}
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000186
187
188// Branch analysis.
189bool PPCInstrInfo::AnalyzeBranch(MachineBasicBlock &MBB,MachineBasicBlock *&TBB,
190 MachineBasicBlock *&FBB,
191 std::vector<MachineOperand> &Cond) const {
192 // If the block has no terminators, it just falls into the block after it.
193 MachineBasicBlock::iterator I = MBB.end();
Evan Chengbfd2ec42007-06-08 21:59:56 +0000194 if (I == MBB.begin() || !isUnpredicatedTerminator(--I))
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000195 return false;
196
197 // Get the last instruction in the block.
198 MachineInstr *LastInst = I;
199
200 // If there is only one terminator instruction, process it.
Evan Chengbfd2ec42007-06-08 21:59:56 +0000201 if (I == MBB.begin() || !isUnpredicatedTerminator(--I)) {
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000202 if (LastInst->getOpcode() == PPC::B) {
Chris Lattner8aa797a2007-12-30 23:10:15 +0000203 TBB = LastInst->getOperand(0).getMBB();
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000204 return false;
Chris Lattner289c2d52006-11-17 22:14:47 +0000205 } else if (LastInst->getOpcode() == PPC::BCC) {
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000206 // Block ends with fall-through condbranch.
Chris Lattner8aa797a2007-12-30 23:10:15 +0000207 TBB = LastInst->getOperand(2).getMBB();
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000208 Cond.push_back(LastInst->getOperand(0));
209 Cond.push_back(LastInst->getOperand(1));
Chris Lattner7c4fe252006-10-21 06:03:11 +0000210 return false;
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000211 }
212 // Otherwise, don't know what this is.
213 return true;
214 }
215
216 // Get the instruction before it if it's a terminator.
217 MachineInstr *SecondLastInst = I;
218
219 // If there are three terminators, we don't know what sort of block this is.
220 if (SecondLastInst && I != MBB.begin() &&
Evan Chengbfd2ec42007-06-08 21:59:56 +0000221 isUnpredicatedTerminator(--I))
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000222 return true;
223
Chris Lattner289c2d52006-11-17 22:14:47 +0000224 // If the block ends with PPC::B and PPC:BCC, handle it.
225 if (SecondLastInst->getOpcode() == PPC::BCC &&
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000226 LastInst->getOpcode() == PPC::B) {
Chris Lattner8aa797a2007-12-30 23:10:15 +0000227 TBB = SecondLastInst->getOperand(2).getMBB();
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000228 Cond.push_back(SecondLastInst->getOperand(0));
229 Cond.push_back(SecondLastInst->getOperand(1));
Chris Lattner8aa797a2007-12-30 23:10:15 +0000230 FBB = LastInst->getOperand(0).getMBB();
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000231 return false;
232 }
233
Dale Johannesen13e8b512007-06-13 17:59:52 +0000234 // If the block ends with two PPC:Bs, handle it. The second one is not
235 // executed, so remove it.
236 if (SecondLastInst->getOpcode() == PPC::B &&
237 LastInst->getOpcode() == PPC::B) {
Chris Lattner8aa797a2007-12-30 23:10:15 +0000238 TBB = SecondLastInst->getOperand(0).getMBB();
Dale Johannesen13e8b512007-06-13 17:59:52 +0000239 I = LastInst;
240 I->eraseFromParent();
241 return false;
242 }
243
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000244 // Otherwise, can't handle this.
245 return true;
246}
247
Evan Chengb5cdaa22007-05-18 00:05:48 +0000248unsigned PPCInstrInfo::RemoveBranch(MachineBasicBlock &MBB) const {
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000249 MachineBasicBlock::iterator I = MBB.end();
Evan Chengb5cdaa22007-05-18 00:05:48 +0000250 if (I == MBB.begin()) return 0;
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000251 --I;
Chris Lattner289c2d52006-11-17 22:14:47 +0000252 if (I->getOpcode() != PPC::B && I->getOpcode() != PPC::BCC)
Evan Chengb5cdaa22007-05-18 00:05:48 +0000253 return 0;
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000254
255 // Remove the branch.
256 I->eraseFromParent();
257
258 I = MBB.end();
259
Evan Chengb5cdaa22007-05-18 00:05:48 +0000260 if (I == MBB.begin()) return 1;
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000261 --I;
Chris Lattner289c2d52006-11-17 22:14:47 +0000262 if (I->getOpcode() != PPC::BCC)
Evan Chengb5cdaa22007-05-18 00:05:48 +0000263 return 1;
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000264
265 // Remove the branch.
266 I->eraseFromParent();
Evan Chengb5cdaa22007-05-18 00:05:48 +0000267 return 2;
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000268}
269
Evan Chengb5cdaa22007-05-18 00:05:48 +0000270unsigned
271PPCInstrInfo::InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB,
272 MachineBasicBlock *FBB,
273 const std::vector<MachineOperand> &Cond) const {
Chris Lattner2dc77232006-10-17 18:06:55 +0000274 // Shouldn't be a fall through.
275 assert(TBB && "InsertBranch must not be told to insert a fallthrough");
Chris Lattner54108062006-10-21 05:36:13 +0000276 assert((Cond.size() == 2 || Cond.size() == 0) &&
277 "PPC branch conditions have two components!");
Chris Lattner2dc77232006-10-17 18:06:55 +0000278
Chris Lattner54108062006-10-21 05:36:13 +0000279 // One-way branch.
Chris Lattner2dc77232006-10-17 18:06:55 +0000280 if (FBB == 0) {
Chris Lattner54108062006-10-21 05:36:13 +0000281 if (Cond.empty()) // Unconditional branch
Evan Chengc0f64ff2006-11-27 23:37:22 +0000282 BuildMI(&MBB, get(PPC::B)).addMBB(TBB);
Chris Lattner54108062006-10-21 05:36:13 +0000283 else // Conditional branch
Evan Chengc0f64ff2006-11-27 23:37:22 +0000284 BuildMI(&MBB, get(PPC::BCC))
Chris Lattner18258c62006-11-17 22:37:34 +0000285 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg()).addMBB(TBB);
Evan Chengb5cdaa22007-05-18 00:05:48 +0000286 return 1;
Chris Lattner2dc77232006-10-17 18:06:55 +0000287 }
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000288
Chris Lattner879d09c2006-10-21 05:42:09 +0000289 // Two-way Conditional Branch.
Evan Chengc0f64ff2006-11-27 23:37:22 +0000290 BuildMI(&MBB, get(PPC::BCC))
Chris Lattner18258c62006-11-17 22:37:34 +0000291 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg()).addMBB(TBB);
Evan Chengc0f64ff2006-11-27 23:37:22 +0000292 BuildMI(&MBB, get(PPC::B)).addMBB(FBB);
Evan Chengb5cdaa22007-05-18 00:05:48 +0000293 return 2;
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000294}
295
Owen Andersond10fd972007-12-31 06:32:00 +0000296void PPCInstrInfo::copyRegToReg(MachineBasicBlock &MBB,
297 MachineBasicBlock::iterator MI,
298 unsigned DestReg, unsigned SrcReg,
299 const TargetRegisterClass *DestRC,
300 const TargetRegisterClass *SrcRC) const {
301 if (DestRC != SrcRC) {
302 cerr << "Not yet supported!";
303 abort();
304 }
305
306 if (DestRC == PPC::GPRCRegisterClass) {
307 BuildMI(MBB, MI, get(PPC::OR), DestReg).addReg(SrcReg).addReg(SrcReg);
308 } else if (DestRC == PPC::G8RCRegisterClass) {
309 BuildMI(MBB, MI, get(PPC::OR8), DestReg).addReg(SrcReg).addReg(SrcReg);
310 } else if (DestRC == PPC::F4RCRegisterClass) {
311 BuildMI(MBB, MI, get(PPC::FMRS), DestReg).addReg(SrcReg);
312 } else if (DestRC == PPC::F8RCRegisterClass) {
313 BuildMI(MBB, MI, get(PPC::FMRD), DestReg).addReg(SrcReg);
314 } else if (DestRC == PPC::CRRCRegisterClass) {
315 BuildMI(MBB, MI, get(PPC::MCRF), DestReg).addReg(SrcReg);
316 } else if (DestRC == PPC::VRRCRegisterClass) {
317 BuildMI(MBB, MI, get(PPC::VOR), DestReg).addReg(SrcReg).addReg(SrcReg);
Nicolas Geoffray0404cd92008-03-10 14:12:10 +0000318 } else if (DestRC == PPC::CRBITRCRegisterClass) {
319 BuildMI(MBB, MI, get(PPC::CROR), DestReg).addReg(SrcReg).addReg(SrcReg);
Owen Andersond10fd972007-12-31 06:32:00 +0000320 } else {
321 cerr << "Attempt to copy register that is not GPR or FPR";
322 abort();
323 }
324}
325
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000326bool
327PPCInstrInfo::StoreRegToStackSlot(unsigned SrcReg, bool isKill,
328 int FrameIdx,
329 const TargetRegisterClass *RC,
330 SmallVectorImpl<MachineInstr*> &NewMIs) const{
Owen Andersonf6372aa2008-01-01 21:11:32 +0000331 if (RC == PPC::GPRCRegisterClass) {
332 if (SrcReg != PPC::LR) {
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000333 NewMIs.push_back(addFrameReference(BuildMI(get(PPC::STW))
334 .addReg(SrcReg, false, false, isKill),
335 FrameIdx));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000336 } else {
337 // FIXME: this spills LR immediately to memory in one step. To do this,
338 // we use R11, which we know cannot be used in the prolog/epilog. This is
339 // a hack.
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000340 NewMIs.push_back(BuildMI(get(PPC::MFLR), PPC::R11));
341 NewMIs.push_back(addFrameReference(BuildMI(get(PPC::STW))
342 .addReg(PPC::R11, false, false, isKill),
343 FrameIdx));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000344 }
345 } else if (RC == PPC::G8RCRegisterClass) {
346 if (SrcReg != PPC::LR8) {
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000347 NewMIs.push_back(addFrameReference(BuildMI(get(PPC::STD))
Chris Lattnercb341de2008-03-10 18:55:53 +0000348 .addReg(SrcReg, false, false, isKill), FrameIdx));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000349 } else {
350 // FIXME: this spills LR immediately to memory in one step. To do this,
351 // we use R11, which we know cannot be used in the prolog/epilog. This is
352 // a hack.
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000353 NewMIs.push_back(BuildMI(get(PPC::MFLR8), PPC::X11));
354 NewMIs.push_back(addFrameReference(BuildMI(get(PPC::STD))
Chris Lattnercb341de2008-03-10 18:55:53 +0000355 .addReg(PPC::X11, false, false, isKill), FrameIdx));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000356 }
357 } else if (RC == PPC::F8RCRegisterClass) {
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000358 NewMIs.push_back(addFrameReference(BuildMI(get(PPC::STFD))
Chris Lattnercb341de2008-03-10 18:55:53 +0000359 .addReg(SrcReg, false, false, isKill), FrameIdx));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000360 } else if (RC == PPC::F4RCRegisterClass) {
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000361 NewMIs.push_back(addFrameReference(BuildMI(get(PPC::STFS))
Chris Lattnercb341de2008-03-10 18:55:53 +0000362 .addReg(SrcReg, false, false, isKill), FrameIdx));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000363 } else if (RC == PPC::CRRCRegisterClass) {
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000364 if ((EnablePPC32RS && !TM.getSubtargetImpl()->isPPC64()) ||
365 (EnablePPC64RS && TM.getSubtargetImpl()->isPPC64())) {
366 // FIXME (64-bit): Enable
367 NewMIs.push_back(addFrameReference(BuildMI(get(PPC::SPILL_CR))
Bill Wendling7194aaf2008-03-03 22:19:16 +0000368 .addReg(SrcReg, false, false, isKill),
369 FrameIdx));
370 return true;
371 } else {
372 // FIXME: We use R0 here, because it isn't available for RA. We need to
373 // store the CR in the low 4-bits of the saved value. First, issue a MFCR
374 // to save all of the CRBits.
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000375 NewMIs.push_back(BuildMI(get(PPC::MFCR), PPC::R0));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000376
Bill Wendling7194aaf2008-03-03 22:19:16 +0000377 // If the saved register wasn't CR0, shift the bits left so that they are
378 // in CR0's slot.
379 if (SrcReg != PPC::CR0) {
380 unsigned ShiftBits = PPCRegisterInfo::getRegisterNumbering(SrcReg)*4;
381 // rlwinm r0, r0, ShiftBits, 0, 31.
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000382 NewMIs.push_back(BuildMI(get(PPC::RLWINM), PPC::R0)
Chris Lattnercb341de2008-03-10 18:55:53 +0000383 .addReg(PPC::R0).addImm(ShiftBits).addImm(0).addImm(31));
Bill Wendling7194aaf2008-03-03 22:19:16 +0000384 }
385
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000386 NewMIs.push_back(addFrameReference(BuildMI(get(PPC::STW))
Bill Wendling7194aaf2008-03-03 22:19:16 +0000387 .addReg(PPC::R0, false, false, isKill),
388 FrameIdx));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000389 }
Nicolas Geoffray0404cd92008-03-10 14:12:10 +0000390 } else if (RC == PPC::CRBITRCRegisterClass) {
391 // FIXME: We use CRi here because there is no mtcrf on a bit. Since the
392 // backend currently only uses CR1EQ as an individual bit, this should
393 // not cause any bug. If we need other uses of CR bits, the following
394 // code may be invalid.
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000395 unsigned Reg = 0;
Nicolas Geoffray0404cd92008-03-10 14:12:10 +0000396 if (SrcReg >= PPC::CR0LT || SrcReg <= PPC::CR0UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000397 Reg = PPC::CR0;
Nicolas Geoffray0404cd92008-03-10 14:12:10 +0000398 else if (SrcReg >= PPC::CR1LT || SrcReg <= PPC::CR1UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000399 Reg = PPC::CR1;
400 else if (SrcReg >= PPC::CR2LT || SrcReg <= PPC::CR2UN)
401 Reg = PPC::CR2;
402 else if (SrcReg >= PPC::CR3LT || SrcReg <= PPC::CR3UN)
403 Reg = PPC::CR3;
404 else if (SrcReg >= PPC::CR4LT || SrcReg <= PPC::CR4UN)
405 Reg = PPC::CR4;
406 else if (SrcReg >= PPC::CR5LT || SrcReg <= PPC::CR5UN)
407 Reg = PPC::CR5;
408 else if (SrcReg >= PPC::CR6LT || SrcReg <= PPC::CR6UN)
409 Reg = PPC::CR6;
410 else if (SrcReg >= PPC::CR7LT || SrcReg <= PPC::CR7UN)
411 Reg = PPC::CR7;
412
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000413 return StoreRegToStackSlot(Reg, isKill, FrameIdx,
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000414 PPC::CRRCRegisterClass, NewMIs);
415
Owen Andersonf6372aa2008-01-01 21:11:32 +0000416 } else if (RC == PPC::VRRCRegisterClass) {
417 // We don't have indexed addressing for vector loads. Emit:
418 // R0 = ADDI FI#
419 // STVX VAL, 0, R0
420 //
421 // FIXME: We use R0 here, because it isn't available for RA.
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000422 NewMIs.push_back(addFrameReference(BuildMI(get(PPC::ADDI), PPC::R0),
Owen Andersonf6372aa2008-01-01 21:11:32 +0000423 FrameIdx, 0, 0));
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000424 NewMIs.push_back(BuildMI(get(PPC::STVX))
Chris Lattnercb341de2008-03-10 18:55:53 +0000425 .addReg(SrcReg, false, false, isKill).addReg(PPC::R0).addReg(PPC::R0));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000426 } else {
427 assert(0 && "Unknown regclass!");
428 abort();
429 }
Bill Wendling7194aaf2008-03-03 22:19:16 +0000430
431 return false;
Owen Andersonf6372aa2008-01-01 21:11:32 +0000432}
433
434void
435PPCInstrInfo::storeRegToStackSlot(MachineBasicBlock &MBB,
Bill Wendling7194aaf2008-03-03 22:19:16 +0000436 MachineBasicBlock::iterator MI,
437 unsigned SrcReg, bool isKill, int FrameIdx,
438 const TargetRegisterClass *RC) const {
Owen Andersonf6372aa2008-01-01 21:11:32 +0000439 SmallVector<MachineInstr*, 4> NewMIs;
Bill Wendling7194aaf2008-03-03 22:19:16 +0000440
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000441 if (StoreRegToStackSlot(SrcReg, isKill, FrameIdx, RC, NewMIs)) {
Bill Wendling7194aaf2008-03-03 22:19:16 +0000442 PPCFunctionInfo *FuncInfo = MBB.getParent()->getInfo<PPCFunctionInfo>();
443 FuncInfo->setSpillsCR();
444 }
445
Owen Andersonf6372aa2008-01-01 21:11:32 +0000446 for (unsigned i = 0, e = NewMIs.size(); i != e; ++i)
447 MBB.insert(MI, NewMIs[i]);
448}
449
450void PPCInstrInfo::storeRegToAddr(MachineFunction &MF, unsigned SrcReg,
Bill Wendling7194aaf2008-03-03 22:19:16 +0000451 bool isKill,
452 SmallVectorImpl<MachineOperand> &Addr,
453 const TargetRegisterClass *RC,
454 SmallVectorImpl<MachineInstr*> &NewMIs) const{
Owen Andersonf6372aa2008-01-01 21:11:32 +0000455 if (Addr[0].isFrameIndex()) {
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000456 if (StoreRegToStackSlot(SrcReg, isKill, Addr[0].getIndex(), RC, NewMIs)) {
Bill Wendling7194aaf2008-03-03 22:19:16 +0000457 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
458 FuncInfo->setSpillsCR();
459 }
460
Owen Andersonf6372aa2008-01-01 21:11:32 +0000461 return;
462 }
463
464 unsigned Opc = 0;
465 if (RC == PPC::GPRCRegisterClass) {
466 Opc = PPC::STW;
467 } else if (RC == PPC::G8RCRegisterClass) {
468 Opc = PPC::STD;
469 } else if (RC == PPC::F8RCRegisterClass) {
470 Opc = PPC::STFD;
471 } else if (RC == PPC::F4RCRegisterClass) {
472 Opc = PPC::STFS;
473 } else if (RC == PPC::VRRCRegisterClass) {
474 Opc = PPC::STVX;
475 } else {
476 assert(0 && "Unknown regclass!");
477 abort();
478 }
479 MachineInstrBuilder MIB = BuildMI(get(Opc))
480 .addReg(SrcReg, false, false, isKill);
481 for (unsigned i = 0, e = Addr.size(); i != e; ++i) {
482 MachineOperand &MO = Addr[i];
483 if (MO.isRegister())
484 MIB.addReg(MO.getReg());
485 else if (MO.isImmediate())
486 MIB.addImm(MO.getImm());
487 else
488 MIB.addFrameIndex(MO.getIndex());
489 }
490 NewMIs.push_back(MIB);
491 return;
492}
493
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000494void
495PPCInstrInfo::LoadRegFromStackSlot(unsigned DestReg, int FrameIdx,
496 const TargetRegisterClass *RC,
497 SmallVectorImpl<MachineInstr*> &NewMIs)const{
Owen Andersonf6372aa2008-01-01 21:11:32 +0000498 if (RC == PPC::GPRCRegisterClass) {
499 if (DestReg != PPC::LR) {
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000500 NewMIs.push_back(addFrameReference(BuildMI(get(PPC::LWZ), DestReg),
Owen Andersonf6372aa2008-01-01 21:11:32 +0000501 FrameIdx));
502 } else {
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000503 NewMIs.push_back(addFrameReference(BuildMI(get(PPC::LWZ), PPC::R11),
Owen Andersonf6372aa2008-01-01 21:11:32 +0000504 FrameIdx));
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000505 NewMIs.push_back(BuildMI(get(PPC::MTLR)).addReg(PPC::R11));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000506 }
507 } else if (RC == PPC::G8RCRegisterClass) {
508 if (DestReg != PPC::LR8) {
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000509 NewMIs.push_back(addFrameReference(BuildMI(get(PPC::LD), DestReg),
Owen Andersonf6372aa2008-01-01 21:11:32 +0000510 FrameIdx));
511 } else {
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000512 NewMIs.push_back(addFrameReference(BuildMI(get(PPC::LD), PPC::R11),
Owen Andersonf6372aa2008-01-01 21:11:32 +0000513 FrameIdx));
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000514 NewMIs.push_back(BuildMI(get(PPC::MTLR8)).addReg(PPC::R11));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000515 }
516 } else if (RC == PPC::F8RCRegisterClass) {
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000517 NewMIs.push_back(addFrameReference(BuildMI(get(PPC::LFD), DestReg),
Owen Andersonf6372aa2008-01-01 21:11:32 +0000518 FrameIdx));
519 } else if (RC == PPC::F4RCRegisterClass) {
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000520 NewMIs.push_back(addFrameReference(BuildMI(get(PPC::LFS), DestReg),
Owen Andersonf6372aa2008-01-01 21:11:32 +0000521 FrameIdx));
522 } else if (RC == PPC::CRRCRegisterClass) {
523 // FIXME: We use R0 here, because it isn't available for RA.
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000524 NewMIs.push_back(addFrameReference(BuildMI(get(PPC::LWZ), PPC::R0),
Owen Andersonf6372aa2008-01-01 21:11:32 +0000525 FrameIdx));
526
527 // If the reloaded register isn't CR0, shift the bits right so that they are
528 // in the right CR's slot.
529 if (DestReg != PPC::CR0) {
530 unsigned ShiftBits = PPCRegisterInfo::getRegisterNumbering(DestReg)*4;
531 // rlwinm r11, r11, 32-ShiftBits, 0, 31.
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000532 NewMIs.push_back(BuildMI(get(PPC::RLWINM), PPC::R0)
Owen Andersonf6372aa2008-01-01 21:11:32 +0000533 .addReg(PPC::R0).addImm(32-ShiftBits).addImm(0).addImm(31));
534 }
535
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000536 NewMIs.push_back(BuildMI(get(PPC::MTCRF), DestReg).addReg(PPC::R0));
Nicolas Geoffray0404cd92008-03-10 14:12:10 +0000537 } else if (RC == PPC::CRBITRCRegisterClass) {
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000538
539 unsigned Reg = 0;
Nicolas Geoffray0404cd92008-03-10 14:12:10 +0000540 if (DestReg >= PPC::CR0LT || DestReg <= PPC::CR0UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000541 Reg = PPC::CR0;
Nicolas Geoffray0404cd92008-03-10 14:12:10 +0000542 else if (DestReg >= PPC::CR1LT || DestReg <= PPC::CR1UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000543 Reg = PPC::CR1;
544 else if (DestReg >= PPC::CR2LT || DestReg <= PPC::CR2UN)
545 Reg = PPC::CR2;
546 else if (DestReg >= PPC::CR3LT || DestReg <= PPC::CR3UN)
547 Reg = PPC::CR3;
548 else if (DestReg >= PPC::CR4LT || DestReg <= PPC::CR4UN)
549 Reg = PPC::CR4;
550 else if (DestReg >= PPC::CR5LT || DestReg <= PPC::CR5UN)
551 Reg = PPC::CR5;
552 else if (DestReg >= PPC::CR6LT || DestReg <= PPC::CR6UN)
553 Reg = PPC::CR6;
554 else if (DestReg >= PPC::CR7LT || DestReg <= PPC::CR7UN)
555 Reg = PPC::CR7;
556
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000557 return LoadRegFromStackSlot(Reg, FrameIdx,
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000558 PPC::CRRCRegisterClass, NewMIs);
559
Owen Andersonf6372aa2008-01-01 21:11:32 +0000560 } else if (RC == PPC::VRRCRegisterClass) {
561 // We don't have indexed addressing for vector loads. Emit:
562 // R0 = ADDI FI#
563 // Dest = LVX 0, R0
564 //
565 // FIXME: We use R0 here, because it isn't available for RA.
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000566 NewMIs.push_back(addFrameReference(BuildMI(get(PPC::ADDI), PPC::R0),
Owen Andersonf6372aa2008-01-01 21:11:32 +0000567 FrameIdx, 0, 0));
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000568 NewMIs.push_back(BuildMI(get(PPC::LVX),DestReg).addReg(PPC::R0)
Owen Andersonf6372aa2008-01-01 21:11:32 +0000569 .addReg(PPC::R0));
570 } else {
571 assert(0 && "Unknown regclass!");
572 abort();
573 }
574}
575
576void
577PPCInstrInfo::loadRegFromStackSlot(MachineBasicBlock &MBB,
Bill Wendling7194aaf2008-03-03 22:19:16 +0000578 MachineBasicBlock::iterator MI,
579 unsigned DestReg, int FrameIdx,
580 const TargetRegisterClass *RC) const {
Owen Andersonf6372aa2008-01-01 21:11:32 +0000581 SmallVector<MachineInstr*, 4> NewMIs;
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000582 LoadRegFromStackSlot(DestReg, FrameIdx, RC, NewMIs);
Owen Andersonf6372aa2008-01-01 21:11:32 +0000583 for (unsigned i = 0, e = NewMIs.size(); i != e; ++i)
584 MBB.insert(MI, NewMIs[i]);
585}
586
587void PPCInstrInfo::loadRegFromAddr(MachineFunction &MF, unsigned DestReg,
Bill Wendling7194aaf2008-03-03 22:19:16 +0000588 SmallVectorImpl<MachineOperand> &Addr,
589 const TargetRegisterClass *RC,
590 SmallVectorImpl<MachineInstr*> &NewMIs)const{
Owen Andersonf6372aa2008-01-01 21:11:32 +0000591 if (Addr[0].isFrameIndex()) {
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000592 LoadRegFromStackSlot(DestReg, Addr[0].getIndex(), RC, NewMIs);
Owen Andersonf6372aa2008-01-01 21:11:32 +0000593 return;
594 }
595
596 unsigned Opc = 0;
597 if (RC == PPC::GPRCRegisterClass) {
598 assert(DestReg != PPC::LR && "Can't handle this yet!");
599 Opc = PPC::LWZ;
600 } else if (RC == PPC::G8RCRegisterClass) {
601 assert(DestReg != PPC::LR8 && "Can't handle this yet!");
602 Opc = PPC::LD;
603 } else if (RC == PPC::F8RCRegisterClass) {
604 Opc = PPC::LFD;
605 } else if (RC == PPC::F4RCRegisterClass) {
606 Opc = PPC::LFS;
607 } else if (RC == PPC::VRRCRegisterClass) {
608 Opc = PPC::LVX;
609 } else {
610 assert(0 && "Unknown regclass!");
611 abort();
612 }
613 MachineInstrBuilder MIB = BuildMI(get(Opc), DestReg);
614 for (unsigned i = 0, e = Addr.size(); i != e; ++i) {
615 MachineOperand &MO = Addr[i];
616 if (MO.isRegister())
617 MIB.addReg(MO.getReg());
618 else if (MO.isImmediate())
619 MIB.addImm(MO.getImm());
620 else
621 MIB.addFrameIndex(MO.getIndex());
622 }
623 NewMIs.push_back(MIB);
624 return;
625}
626
Owen Anderson43dbe052008-01-07 01:35:02 +0000627/// foldMemoryOperand - PowerPC (like most RISC's) can only fold spills into
628/// copy instructions, turning them into load/store instructions.
Evan Cheng5fd79d02008-02-08 21:20:40 +0000629MachineInstr *PPCInstrInfo::foldMemoryOperand(MachineFunction &MF,
630 MachineInstr *MI,
Owen Anderson43dbe052008-01-07 01:35:02 +0000631 SmallVectorImpl<unsigned> &Ops,
632 int FrameIndex) const {
633 if (Ops.size() != 1) return NULL;
634
635 // Make sure this is a reg-reg copy. Note that we can't handle MCRF, because
636 // it takes more than one instruction to store it.
637 unsigned Opc = MI->getOpcode();
638 unsigned OpNum = Ops[0];
639
640 MachineInstr *NewMI = NULL;
641 if ((Opc == PPC::OR &&
642 MI->getOperand(1).getReg() == MI->getOperand(2).getReg())) {
643 if (OpNum == 0) { // move -> store
644 unsigned InReg = MI->getOperand(1).getReg();
645 NewMI = addFrameReference(BuildMI(get(PPC::STW)).addReg(InReg),
646 FrameIndex);
647 } else { // move -> load
648 unsigned OutReg = MI->getOperand(0).getReg();
649 NewMI = addFrameReference(BuildMI(get(PPC::LWZ), OutReg),
650 FrameIndex);
651 }
652 } else if ((Opc == PPC::OR8 &&
653 MI->getOperand(1).getReg() == MI->getOperand(2).getReg())) {
654 if (OpNum == 0) { // move -> store
655 unsigned InReg = MI->getOperand(1).getReg();
656 NewMI = addFrameReference(BuildMI(get(PPC::STD)).addReg(InReg),
657 FrameIndex);
658 } else { // move -> load
659 unsigned OutReg = MI->getOperand(0).getReg();
660 NewMI = addFrameReference(BuildMI(get(PPC::LD), OutReg), FrameIndex);
661 }
662 } else if (Opc == PPC::FMRD) {
663 if (OpNum == 0) { // move -> store
664 unsigned InReg = MI->getOperand(1).getReg();
665 NewMI = addFrameReference(BuildMI(get(PPC::STFD)).addReg(InReg),
666 FrameIndex);
667 } else { // move -> load
668 unsigned OutReg = MI->getOperand(0).getReg();
669 NewMI = addFrameReference(BuildMI(get(PPC::LFD), OutReg), FrameIndex);
670 }
671 } else if (Opc == PPC::FMRS) {
672 if (OpNum == 0) { // move -> store
673 unsigned InReg = MI->getOperand(1).getReg();
674 NewMI = addFrameReference(BuildMI(get(PPC::STFS)).addReg(InReg),
675 FrameIndex);
676 } else { // move -> load
677 unsigned OutReg = MI->getOperand(0).getReg();
678 NewMI = addFrameReference(BuildMI(get(PPC::LFS), OutReg), FrameIndex);
679 }
680 }
681
682 if (NewMI)
683 NewMI->copyKillDeadInfo(MI);
684 return NewMI;
685}
686
687bool PPCInstrInfo::canFoldMemoryOperand(MachineInstr *MI,
Evan Cheng5fd79d02008-02-08 21:20:40 +0000688 SmallVectorImpl<unsigned> &Ops) const {
Owen Anderson43dbe052008-01-07 01:35:02 +0000689 if (Ops.size() != 1) return false;
690
691 // Make sure this is a reg-reg copy. Note that we can't handle MCRF, because
692 // it takes more than one instruction to store it.
693 unsigned Opc = MI->getOpcode();
694
695 if ((Opc == PPC::OR &&
696 MI->getOperand(1).getReg() == MI->getOperand(2).getReg()))
697 return true;
698 else if ((Opc == PPC::OR8 &&
699 MI->getOperand(1).getReg() == MI->getOperand(2).getReg()))
700 return true;
701 else if (Opc == PPC::FMRD || Opc == PPC::FMRS)
702 return true;
703
704 return false;
705}
706
Owen Andersonf6372aa2008-01-01 21:11:32 +0000707
Chris Lattneref139822006-10-28 17:35:02 +0000708bool PPCInstrInfo::BlockHasNoFallThrough(MachineBasicBlock &MBB) const {
709 if (MBB.empty()) return false;
710
711 switch (MBB.back().getOpcode()) {
Evan Cheng126f17a2007-05-21 18:44:17 +0000712 case PPC::BLR: // Return.
Chris Lattneref139822006-10-28 17:35:02 +0000713 case PPC::B: // Uncond branch.
714 case PPC::BCTR: // Indirect branch.
715 return true;
716 default: return false;
717 }
718}
719
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000720bool PPCInstrInfo::
721ReverseBranchCondition(std::vector<MachineOperand> &Cond) const {
Chris Lattner7c4fe252006-10-21 06:03:11 +0000722 assert(Cond.size() == 2 && "Invalid PPC branch opcode!");
723 // Leave the CR# the same, but invert the condition.
Chris Lattner18258c62006-11-17 22:37:34 +0000724 Cond[0].setImm(PPC::InvertPredicate((PPC::Predicate)Cond[0].getImm()));
Chris Lattner7c4fe252006-10-21 06:03:11 +0000725 return false;
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000726}