blob: 776317d1abd275a83dbbeae77d7b37f430169986 [file] [log] [blame]
Anton Korobeynikovf2c3e172009-05-03 12:57:15 +00001//===-- MSP430ISelLowering.cpp - MSP430 DAG Lowering Implementation ------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the MSP430TargetLowering class.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "msp430-lower"
15
16#include "MSP430ISelLowering.h"
17#include "MSP430.h"
Anton Korobeynikov06ccca52009-12-07 02:28:10 +000018#include "MSP430MachineFunctionInfo.h"
Anton Korobeynikovf2c3e172009-05-03 12:57:15 +000019#include "MSP430TargetMachine.h"
20#include "MSP430Subtarget.h"
21#include "llvm/DerivedTypes.h"
22#include "llvm/Function.h"
23#include "llvm/Intrinsics.h"
24#include "llvm/CallingConv.h"
25#include "llvm/GlobalVariable.h"
26#include "llvm/GlobalAlias.h"
27#include "llvm/CodeGen/CallingConvLower.h"
28#include "llvm/CodeGen/MachineFrameInfo.h"
29#include "llvm/CodeGen/MachineFunction.h"
30#include "llvm/CodeGen/MachineInstrBuilder.h"
31#include "llvm/CodeGen/MachineRegisterInfo.h"
32#include "llvm/CodeGen/SelectionDAGISel.h"
Anton Korobeynikov362dd0b2010-02-15 22:37:53 +000033#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Anton Korobeynikovf2c3e172009-05-03 12:57:15 +000034#include "llvm/CodeGen/ValueTypes.h"
Anton Korobeynikovb2de1ea2009-12-07 02:27:08 +000035#include "llvm/Support/CommandLine.h"
Anton Korobeynikovf2c3e172009-05-03 12:57:15 +000036#include "llvm/Support/Debug.h"
Torok Edwin804e0fe2009-07-08 19:04:27 +000037#include "llvm/Support/ErrorHandling.h"
Chris Lattner4437ae22009-08-23 07:05:07 +000038#include "llvm/Support/raw_ostream.h"
Anton Korobeynikovf2c3e172009-05-03 12:57:15 +000039using namespace llvm;
40
Anton Korobeynikovb2de1ea2009-12-07 02:27:08 +000041typedef enum {
42 NoHWMult,
43 HWMultIntr,
44 HWMultNoIntr
45} HWMultUseMode;
46
47static cl::opt<HWMultUseMode>
48HWMultMode("msp430-hwmult-mode",
49 cl::desc("Hardware multiplier use mode"),
50 cl::init(HWMultNoIntr),
51 cl::values(
52 clEnumValN(NoHWMult, "no",
53 "Do not use hardware multiplier"),
54 clEnumValN(HWMultIntr, "interrupts",
55 "Assume hardware multiplier can be used inside interrupts"),
56 clEnumValN(HWMultNoIntr, "use",
57 "Assume hardware multiplier cannot be used inside interrupts"),
58 clEnumValEnd));
59
Anton Korobeynikovf2c3e172009-05-03 12:57:15 +000060MSP430TargetLowering::MSP430TargetLowering(MSP430TargetMachine &tm) :
Chris Lattnerf0144122009-07-28 03:13:23 +000061 TargetLowering(tm, new TargetLoweringObjectFileELF()),
62 Subtarget(*tm.getSubtargetImpl()), TM(tm) {
Anton Korobeynikovf2c3e172009-05-03 12:57:15 +000063
Anton Korobeynikov06ccca52009-12-07 02:28:10 +000064 TD = getTargetData();
65
Anton Korobeynikovf2c3e172009-05-03 12:57:15 +000066 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +000067 addRegisterClass(MVT::i8, MSP430::GR8RegisterClass);
68 addRegisterClass(MVT::i16, MSP430::GR16RegisterClass);
Anton Korobeynikovf2c3e172009-05-03 12:57:15 +000069
70 // Compute derived properties from the register classes
71 computeRegisterProperties();
Anton Korobeynikovfd1b7c72009-05-03 12:59:50 +000072
Anton Korobeynikov1476d972009-05-03 13:03:14 +000073 // Provide all sorts of operation actions
74
75 // Division is expensive
76 setIntDivIsCheap(false);
77
Anton Korobeynikovc08163e2009-05-03 13:11:35 +000078 setStackPointerRegisterToSaveRestore(MSP430::SPW);
79 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +000080 setBooleanVectorContents(ZeroOrOneBooleanContent); // FIXME: Is this correct?
Anton Korobeynikovc08163e2009-05-03 13:11:35 +000081
Anton Korobeynikov06ac0822009-11-07 17:15:25 +000082 // We have post-incremented loads / stores.
Anton Korobeynikov6534f832009-11-07 17:15:06 +000083 setIndexedLoadAction(ISD::POST_INC, MVT::i8, Legal);
84 setIndexedLoadAction(ISD::POST_INC, MVT::i16, Legal);
85
86 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
87 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
88 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
89 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +000090 setLoadExtAction(ISD::SEXTLOAD, MVT::i16, Expand);
Anton Korobeynikov36b6e532009-05-03 13:06:03 +000091
Anton Korobeynikov54f30d32009-05-03 13:06:26 +000092 // We don't have any truncstores
Owen Anderson825b72b2009-08-11 20:47:22 +000093 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Anton Korobeynikov54f30d32009-05-03 13:06:26 +000094
Owen Anderson825b72b2009-08-11 20:47:22 +000095 setOperationAction(ISD::SRA, MVT::i8, Custom);
96 setOperationAction(ISD::SHL, MVT::i8, Custom);
97 setOperationAction(ISD::SRL, MVT::i8, Custom);
98 setOperationAction(ISD::SRA, MVT::i16, Custom);
99 setOperationAction(ISD::SHL, MVT::i16, Custom);
100 setOperationAction(ISD::SRL, MVT::i16, Custom);
101 setOperationAction(ISD::ROTL, MVT::i8, Expand);
102 setOperationAction(ISD::ROTR, MVT::i8, Expand);
103 setOperationAction(ISD::ROTL, MVT::i16, Expand);
104 setOperationAction(ISD::ROTR, MVT::i16, Expand);
105 setOperationAction(ISD::GlobalAddress, MVT::i16, Custom);
106 setOperationAction(ISD::ExternalSymbol, MVT::i16, Custom);
Anton Korobeynikov69d5b482010-05-01 12:04:32 +0000107 setOperationAction(ISD::BlockAddress, MVT::i16, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000108 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000109 setOperationAction(ISD::BR_CC, MVT::i8, Custom);
110 setOperationAction(ISD::BR_CC, MVT::i16, Custom);
111 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Anton Korobeynikov8d1ffbd2009-12-11 23:01:29 +0000112 setOperationAction(ISD::SETCC, MVT::i8, Custom);
113 setOperationAction(ISD::SETCC, MVT::i16, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000114 setOperationAction(ISD::SELECT, MVT::i8, Expand);
115 setOperationAction(ISD::SELECT, MVT::i16, Expand);
116 setOperationAction(ISD::SELECT_CC, MVT::i8, Custom);
117 setOperationAction(ISD::SELECT_CC, MVT::i16, Custom);
118 setOperationAction(ISD::SIGN_EXTEND, MVT::i16, Custom);
Anton Korobeynikov379a0872009-08-25 17:00:23 +0000119 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i8, Expand);
120 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i16, Expand);
Anton Korobeynikov8725bd22009-05-03 13:14:25 +0000121
Owen Anderson825b72b2009-08-11 20:47:22 +0000122 setOperationAction(ISD::CTTZ, MVT::i8, Expand);
123 setOperationAction(ISD::CTTZ, MVT::i16, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000124 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i8, Expand);
125 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000126 setOperationAction(ISD::CTLZ, MVT::i8, Expand);
127 setOperationAction(ISD::CTLZ, MVT::i16, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000128 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8, Expand);
129 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000130 setOperationAction(ISD::CTPOP, MVT::i8, Expand);
131 setOperationAction(ISD::CTPOP, MVT::i16, Expand);
Eli Friedmane4ce8802009-07-17 07:28:06 +0000132
Owen Anderson825b72b2009-08-11 20:47:22 +0000133 setOperationAction(ISD::SHL_PARTS, MVT::i8, Expand);
134 setOperationAction(ISD::SHL_PARTS, MVT::i16, Expand);
135 setOperationAction(ISD::SRL_PARTS, MVT::i8, Expand);
136 setOperationAction(ISD::SRL_PARTS, MVT::i16, Expand);
137 setOperationAction(ISD::SRA_PARTS, MVT::i8, Expand);
138 setOperationAction(ISD::SRA_PARTS, MVT::i16, Expand);
Eli Friedmane4ce8802009-07-17 07:28:06 +0000139
Owen Anderson825b72b2009-08-11 20:47:22 +0000140 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Eli Friedmane4ce8802009-07-17 07:28:06 +0000141
Anton Korobeynikov8725bd22009-05-03 13:14:25 +0000142 // FIXME: Implement efficiently multiplication by a constant
Anton Korobeynikov8983da72009-11-07 17:14:39 +0000143 setOperationAction(ISD::MUL, MVT::i8, Expand);
144 setOperationAction(ISD::MULHS, MVT::i8, Expand);
145 setOperationAction(ISD::MULHU, MVT::i8, Expand);
146 setOperationAction(ISD::SMUL_LOHI, MVT::i8, Expand);
147 setOperationAction(ISD::UMUL_LOHI, MVT::i8, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000148 setOperationAction(ISD::MUL, MVT::i16, Expand);
149 setOperationAction(ISD::MULHS, MVT::i16, Expand);
150 setOperationAction(ISD::MULHU, MVT::i16, Expand);
151 setOperationAction(ISD::SMUL_LOHI, MVT::i16, Expand);
152 setOperationAction(ISD::UMUL_LOHI, MVT::i16, Expand);
Anton Korobeynikovf2f54022009-05-03 13:18:33 +0000153
Anton Korobeynikov8983da72009-11-07 17:14:39 +0000154 setOperationAction(ISD::UDIV, MVT::i8, Expand);
155 setOperationAction(ISD::UDIVREM, MVT::i8, Expand);
156 setOperationAction(ISD::UREM, MVT::i8, Expand);
157 setOperationAction(ISD::SDIV, MVT::i8, Expand);
158 setOperationAction(ISD::SDIVREM, MVT::i8, Expand);
159 setOperationAction(ISD::SREM, MVT::i8, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000160 setOperationAction(ISD::UDIV, MVT::i16, Expand);
161 setOperationAction(ISD::UDIVREM, MVT::i16, Expand);
162 setOperationAction(ISD::UREM, MVT::i16, Expand);
163 setOperationAction(ISD::SDIV, MVT::i16, Expand);
164 setOperationAction(ISD::SDIVREM, MVT::i16, Expand);
165 setOperationAction(ISD::SREM, MVT::i16, Expand);
Anton Korobeynikovb2de1ea2009-12-07 02:27:08 +0000166
167 // Libcalls names.
168 if (HWMultMode == HWMultIntr) {
169 setLibcallName(RTLIB::MUL_I8, "__mulqi3hw");
170 setLibcallName(RTLIB::MUL_I16, "__mulhi3hw");
171 } else if (HWMultMode == HWMultNoIntr) {
172 setLibcallName(RTLIB::MUL_I8, "__mulqi3hw_noint");
173 setLibcallName(RTLIB::MUL_I16, "__mulhi3hw_noint");
174 }
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000175
176 setMinFunctionAlignment(1);
177 setPrefFunctionAlignment(2);
Anton Korobeynikovf2c3e172009-05-03 12:57:15 +0000178}
179
Dan Gohmand858e902010-04-17 15:26:15 +0000180SDValue MSP430TargetLowering::LowerOperation(SDValue Op,
181 SelectionDAG &DAG) const {
Anton Korobeynikovf2c3e172009-05-03 12:57:15 +0000182 switch (Op.getOpcode()) {
Anton Korobeynikovea54c982009-05-03 13:13:17 +0000183 case ISD::SHL: // FALLTHROUGH
Anton Korobeynikove699d0f2009-05-03 13:16:17 +0000184 case ISD::SRL:
Anton Korobeynikov44288852009-05-03 13:07:31 +0000185 case ISD::SRA: return LowerShifts(Op, DAG);
Anton Korobeynikov3513ca82009-05-03 13:08:33 +0000186 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Anton Korobeynikov69d5b482010-05-01 12:04:32 +0000187 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Anton Korobeynikov5d59f682009-05-03 13:14:46 +0000188 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Anton Korobeynikov8d1ffbd2009-12-11 23:01:29 +0000189 case ISD::SETCC: return LowerSETCC(Op, DAG);
Anton Korobeynikov1bb8cd72009-05-03 13:19:09 +0000190 case ISD::BR_CC: return LowerBR_CC(Op, DAG);
191 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Anton Korobeynikovb78e2142009-05-03 13:17:49 +0000192 case ISD::SIGN_EXTEND: return LowerSIGN_EXTEND(Op, DAG);
Anton Korobeynikov06ccca52009-12-07 02:28:10 +0000193 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
194 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikovf2c3e172009-05-03 12:57:15 +0000195 default:
Torok Edwinc23197a2009-07-14 16:55:14 +0000196 llvm_unreachable("unimplemented operand");
Anton Korobeynikovf2c3e172009-05-03 12:57:15 +0000197 }
198}
199
Anton Korobeynikovc8fbb6a2009-05-03 12:59:33 +0000200//===----------------------------------------------------------------------===//
Anton Korobeynikovcd761282009-08-26 13:44:29 +0000201// MSP430 Inline Assembly Support
202//===----------------------------------------------------------------------===//
203
204/// getConstraintType - Given a constraint letter, return the type of
205/// constraint it is for this target.
206TargetLowering::ConstraintType
207MSP430TargetLowering::getConstraintType(const std::string &Constraint) const {
208 if (Constraint.size() == 1) {
209 switch (Constraint[0]) {
210 case 'r':
211 return C_RegisterClass;
212 default:
213 break;
214 }
215 }
216 return TargetLowering::getConstraintType(Constraint);
217}
218
219std::pair<unsigned, const TargetRegisterClass*>
220MSP430TargetLowering::
221getRegForInlineAsmConstraint(const std::string &Constraint,
222 EVT VT) const {
223 if (Constraint.size() == 1) {
224 // GCC Constraint Letters
225 switch (Constraint[0]) {
226 default: break;
227 case 'r': // GENERAL_REGS
228 if (VT == MVT::i8)
229 return std::make_pair(0U, MSP430::GR8RegisterClass);
230
231 return std::make_pair(0U, MSP430::GR16RegisterClass);
232 }
233 }
234
235 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
236}
237
238//===----------------------------------------------------------------------===//
Anton Korobeynikovc8fbb6a2009-05-03 12:59:33 +0000239// Calling Convention Implementation
240//===----------------------------------------------------------------------===//
241
Anton Korobeynikovf2c3e172009-05-03 12:57:15 +0000242#include "MSP430GenCallingConv.inc"
Anton Korobeynikovc8fbb6a2009-05-03 12:59:33 +0000243
Dan Gohman98ca4f22009-08-05 01:29:28 +0000244SDValue
245MSP430TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000246 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000247 bool isVarArg,
248 const SmallVectorImpl<ISD::InputArg>
249 &Ins,
250 DebugLoc dl,
251 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000252 SmallVectorImpl<SDValue> &InVals)
253 const {
Dan Gohman98ca4f22009-08-05 01:29:28 +0000254
255 switch (CallConv) {
Anton Korobeynikovc8fbb6a2009-05-03 12:59:33 +0000256 default:
Torok Edwinc23197a2009-07-14 16:55:14 +0000257 llvm_unreachable("Unsupported calling convention");
Anton Korobeynikovc8fbb6a2009-05-03 12:59:33 +0000258 case CallingConv::C:
259 case CallingConv::Fast:
Dan Gohman98ca4f22009-08-05 01:29:28 +0000260 return LowerCCCArguments(Chain, CallConv, isVarArg, Ins, dl, DAG, InVals);
Anton Korobeynikove662f7a2009-12-07 02:27:53 +0000261 case CallingConv::MSP430_INTR:
David Blaikie4d6ccb52012-01-20 21:51:11 +0000262 if (Ins.empty())
263 return Chain;
Chris Lattner75361b62010-04-07 22:58:41 +0000264 report_fatal_error("ISRs cannot have arguments");
Anton Korobeynikovc8fbb6a2009-05-03 12:59:33 +0000265 }
266}
267
Dan Gohman98ca4f22009-08-05 01:29:28 +0000268SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +0000269MSP430TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000270 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +0000271 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000272 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +0000273 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000274 const SmallVectorImpl<ISD::InputArg> &Ins,
275 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000276 SmallVectorImpl<SDValue> &InVals) const {
Evan Cheng0c439eb2010-01-27 00:07:07 +0000277 // MSP430 target does not yet support tail call optimization.
278 isTailCall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000279
280 switch (CallConv) {
Anton Korobeynikov44288852009-05-03 13:07:31 +0000281 default:
Torok Edwinc23197a2009-07-14 16:55:14 +0000282 llvm_unreachable("Unsupported calling convention");
Anton Korobeynikov44288852009-05-03 13:07:31 +0000283 case CallingConv::Fast:
284 case CallingConv::C:
Dan Gohman98ca4f22009-08-05 01:29:28 +0000285 return LowerCCCCallTo(Chain, Callee, CallConv, isVarArg, isTailCall,
Dan Gohmanc9403652010-07-07 15:54:55 +0000286 Outs, OutVals, Ins, dl, DAG, InVals);
Anton Korobeynikove662f7a2009-12-07 02:27:53 +0000287 case CallingConv::MSP430_INTR:
Chris Lattner75361b62010-04-07 22:58:41 +0000288 report_fatal_error("ISRs cannot be called directly");
Anton Korobeynikov44288852009-05-03 13:07:31 +0000289 }
290}
291
Anton Korobeynikovc8fbb6a2009-05-03 12:59:33 +0000292/// LowerCCCArguments - transform physical registers into virtual registers and
293/// generate load operations for arguments places on the stack.
294// FIXME: struct return stuff
295// FIXME: varargs
Dan Gohman98ca4f22009-08-05 01:29:28 +0000296SDValue
297MSP430TargetLowering::LowerCCCArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000298 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000299 bool isVarArg,
300 const SmallVectorImpl<ISD::InputArg>
301 &Ins,
302 DebugLoc dl,
303 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000304 SmallVectorImpl<SDValue> &InVals)
305 const {
Anton Korobeynikovc8fbb6a2009-05-03 12:59:33 +0000306 MachineFunction &MF = DAG.getMachineFunction();
307 MachineFrameInfo *MFI = MF.getFrameInfo();
308 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Anton Korobeynikovc8fbb6a2009-05-03 12:59:33 +0000309
310 // Assign locations to all of the incoming arguments.
311 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +0000312 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
313 getTargetMachine(), ArgLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +0000314 CCInfo.AnalyzeFormalArguments(Ins, CC_MSP430);
Anton Korobeynikovc8fbb6a2009-05-03 12:59:33 +0000315
316 assert(!isVarArg && "Varargs not supported yet");
317
Anton Korobeynikovc8fbb6a2009-05-03 12:59:33 +0000318 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
319 CCValAssign &VA = ArgLocs[i];
320 if (VA.isRegLoc()) {
321 // Arguments passed in registers
Owen Andersone50ed302009-08-10 22:56:29 +0000322 EVT RegVT = VA.getLocVT();
Owen Anderson825b72b2009-08-11 20:47:22 +0000323 switch (RegVT.getSimpleVT().SimpleTy) {
Owen Anderson95771af2011-02-25 21:41:48 +0000324 default:
Torok Edwin804e0fe2009-07-08 19:04:27 +0000325 {
Torok Edwindac237e2009-07-08 20:53:28 +0000326#ifndef NDEBUG
Chris Lattner4437ae22009-08-23 07:05:07 +0000327 errs() << "LowerFormalArguments Unhandled argument type: "
Owen Anderson825b72b2009-08-11 20:47:22 +0000328 << RegVT.getSimpleVT().SimpleTy << "\n";
Torok Edwindac237e2009-07-08 20:53:28 +0000329#endif
Torok Edwinc23197a2009-07-14 16:55:14 +0000330 llvm_unreachable(0);
Torok Edwin804e0fe2009-07-08 19:04:27 +0000331 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000332 case MVT::i16:
Anton Korobeynikovc8fbb6a2009-05-03 12:59:33 +0000333 unsigned VReg =
Anton Korobeynikov1df221f2009-05-03 13:02:04 +0000334 RegInfo.createVirtualRegister(MSP430::GR16RegisterClass);
Anton Korobeynikovc8fbb6a2009-05-03 12:59:33 +0000335 RegInfo.addLiveIn(VA.getLocReg(), VReg);
Dan Gohman98ca4f22009-08-05 01:29:28 +0000336 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, VReg, RegVT);
Anton Korobeynikovc8fbb6a2009-05-03 12:59:33 +0000337
338 // If this is an 8-bit value, it is really passed promoted to 16
339 // bits. Insert an assert[sz]ext to capture this, then truncate to the
340 // right size.
341 if (VA.getLocInfo() == CCValAssign::SExt)
342 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
343 DAG.getValueType(VA.getValVT()));
344 else if (VA.getLocInfo() == CCValAssign::ZExt)
345 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
346 DAG.getValueType(VA.getValVT()));
347
348 if (VA.getLocInfo() != CCValAssign::Full)
349 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
350
Dan Gohman98ca4f22009-08-05 01:29:28 +0000351 InVals.push_back(ArgValue);
Anton Korobeynikovc8fbb6a2009-05-03 12:59:33 +0000352 }
353 } else {
354 // Sanity check
355 assert(VA.isMemLoc());
356 // Load the argument to a virtual register
357 unsigned ObjSize = VA.getLocVT().getSizeInBits()/8;
358 if (ObjSize > 2) {
Chris Lattner4437ae22009-08-23 07:05:07 +0000359 errs() << "LowerFormalArguments Unhandled argument type: "
Duncan Sands1440e8b2010-11-03 11:35:31 +0000360 << EVT(VA.getLocVT()).getEVTString()
Anton Korobeynikovc8fbb6a2009-05-03 12:59:33 +0000361 << "\n";
362 }
363 // Create the frame index object for this incoming parameter...
Evan Chenged2ae132010-07-03 00:40:23 +0000364 int FI = MFI->CreateFixedObject(ObjSize, VA.getLocMemOffset(), true);
Anton Korobeynikovc8fbb6a2009-05-03 12:59:33 +0000365
366 // Create the SelectionDAG nodes corresponding to a load
367 //from this parameter
Owen Anderson825b72b2009-08-11 20:47:22 +0000368 SDValue FIN = DAG.getFrameIndex(FI, MVT::i16);
Dan Gohman98ca4f22009-08-05 01:29:28 +0000369 InVals.push_back(DAG.getLoad(VA.getLocVT(), dl, Chain, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +0000370 MachinePointerInfo::getFixedStack(FI),
Pete Cooperd752e0f2011-11-08 18:42:53 +0000371 false, false, false, 0));
Anton Korobeynikovc8fbb6a2009-05-03 12:59:33 +0000372 }
373 }
374
Dan Gohman98ca4f22009-08-05 01:29:28 +0000375 return Chain;
Anton Korobeynikovc8fbb6a2009-05-03 12:59:33 +0000376}
Anton Korobeynikovfd1b7c72009-05-03 12:59:50 +0000377
Dan Gohman98ca4f22009-08-05 01:29:28 +0000378SDValue
379MSP430TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000380 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000381 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +0000382 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +0000383 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +0000384
Anton Korobeynikovfd1b7c72009-05-03 12:59:50 +0000385 // CCValAssign - represent the assignment of the return value to a location
386 SmallVector<CCValAssign, 16> RVLocs;
Anton Korobeynikovfd1b7c72009-05-03 12:59:50 +0000387
Anton Korobeynikove662f7a2009-12-07 02:27:53 +0000388 // ISRs cannot return any value.
David Blaikie4d6ccb52012-01-20 21:51:11 +0000389 if (CallConv == CallingConv::MSP430_INTR && !Outs.empty())
Chris Lattner75361b62010-04-07 22:58:41 +0000390 report_fatal_error("ISRs cannot return any value");
Anton Korobeynikove662f7a2009-12-07 02:27:53 +0000391
Anton Korobeynikovfd1b7c72009-05-03 12:59:50 +0000392 // CCState - Info about the registers and stack slot.
Eric Christopher471e4222011-06-08 23:55:35 +0000393 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
394 getTargetMachine(), RVLocs, *DAG.getContext());
Anton Korobeynikovfd1b7c72009-05-03 12:59:50 +0000395
Dan Gohman98ca4f22009-08-05 01:29:28 +0000396 // Analize return values.
397 CCInfo.AnalyzeReturn(Outs, RetCC_MSP430);
Anton Korobeynikovfd1b7c72009-05-03 12:59:50 +0000398
399 // If this is the first return lowered for this function, add the regs to the
400 // liveout set for the function.
401 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
402 for (unsigned i = 0; i != RVLocs.size(); ++i)
403 if (RVLocs[i].isRegLoc())
404 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
405 }
406
Anton Korobeynikovfd1b7c72009-05-03 12:59:50 +0000407 SDValue Flag;
408
409 // Copy the result values into the output registers.
410 for (unsigned i = 0; i != RVLocs.size(); ++i) {
411 CCValAssign &VA = RVLocs[i];
412 assert(VA.isRegLoc() && "Can only return in registers!");
413
Anton Korobeynikovfd1b7c72009-05-03 12:59:50 +0000414 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dan Gohmanc9403652010-07-07 15:54:55 +0000415 OutVals[i], Flag);
Anton Korobeynikovfd1b7c72009-05-03 12:59:50 +0000416
Anton Korobeynikovdcb802c2009-05-03 13:00:11 +0000417 // Guarantee that all emitted copies are stuck together,
418 // avoiding something bad.
Anton Korobeynikovfd1b7c72009-05-03 12:59:50 +0000419 Flag = Chain.getValue(1);
420 }
421
Anton Korobeynikove662f7a2009-12-07 02:27:53 +0000422 unsigned Opc = (CallConv == CallingConv::MSP430_INTR ?
423 MSP430ISD::RETI_FLAG : MSP430ISD::RET_FLAG);
424
Anton Korobeynikovfd1b7c72009-05-03 12:59:50 +0000425 if (Flag.getNode())
Anton Korobeynikove662f7a2009-12-07 02:27:53 +0000426 return DAG.getNode(Opc, dl, MVT::Other, Chain, Flag);
Anton Korobeynikovfd1b7c72009-05-03 12:59:50 +0000427
428 // Return Void
Anton Korobeynikove662f7a2009-12-07 02:27:53 +0000429 return DAG.getNode(Opc, dl, MVT::Other, Chain);
Anton Korobeynikovfd1b7c72009-05-03 12:59:50 +0000430}
431
Anton Korobeynikov44288852009-05-03 13:07:31 +0000432/// LowerCCCCallTo - functions arguments are copied from virtual regs to
433/// (physical regs)/(stack frame), CALLSEQ_START and CALLSEQ_END are emitted.
434/// TODO: sret.
Dan Gohman98ca4f22009-08-05 01:29:28 +0000435SDValue
436MSP430TargetLowering::LowerCCCCallTo(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000437 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000438 bool isTailCall,
439 const SmallVectorImpl<ISD::OutputArg>
440 &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +0000441 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000442 const SmallVectorImpl<ISD::InputArg> &Ins,
443 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000444 SmallVectorImpl<SDValue> &InVals) const {
Anton Korobeynikov44288852009-05-03 13:07:31 +0000445 // Analyze operands of the call, assigning locations to each operand.
446 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +0000447 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
448 getTargetMachine(), ArgLocs, *DAG.getContext());
Anton Korobeynikov44288852009-05-03 13:07:31 +0000449
Dan Gohman98ca4f22009-08-05 01:29:28 +0000450 CCInfo.AnalyzeCallOperands(Outs, CC_MSP430);
Anton Korobeynikov44288852009-05-03 13:07:31 +0000451
452 // Get a count of how many bytes are to be pushed on the stack.
453 unsigned NumBytes = CCInfo.getNextStackOffset();
454
455 Chain = DAG.getCALLSEQ_START(Chain ,DAG.getConstant(NumBytes,
456 getPointerTy(), true));
457
458 SmallVector<std::pair<unsigned, SDValue>, 4> RegsToPass;
459 SmallVector<SDValue, 12> MemOpChains;
460 SDValue StackPtr;
461
462 // Walk the register/memloc assignments, inserting copies/loads.
463 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
464 CCValAssign &VA = ArgLocs[i];
465
Dan Gohmanc9403652010-07-07 15:54:55 +0000466 SDValue Arg = OutVals[i];
Anton Korobeynikov44288852009-05-03 13:07:31 +0000467
468 // Promote the value if needed.
469 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000470 default: llvm_unreachable("Unknown loc info!");
Anton Korobeynikov44288852009-05-03 13:07:31 +0000471 case CCValAssign::Full: break;
472 case CCValAssign::SExt:
473 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
474 break;
475 case CCValAssign::ZExt:
476 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
477 break;
478 case CCValAssign::AExt:
479 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
480 break;
481 }
482
483 // Arguments that can be passed on register must be kept at RegsToPass
484 // vector
485 if (VA.isRegLoc()) {
486 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
487 } else {
488 assert(VA.isMemLoc());
489
490 if (StackPtr.getNode() == 0)
491 StackPtr = DAG.getCopyFromReg(Chain, dl, MSP430::SPW, getPointerTy());
492
493 SDValue PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(),
494 StackPtr,
495 DAG.getIntPtrConstant(VA.getLocMemOffset()));
496
497
498 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattner6229d0a2010-09-21 18:41:36 +0000499 MachinePointerInfo(),false, false, 0));
Anton Korobeynikov44288852009-05-03 13:07:31 +0000500 }
501 }
502
503 // Transform all store nodes into one single node because all store nodes are
504 // independent of each other.
505 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +0000506 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Anton Korobeynikov44288852009-05-03 13:07:31 +0000507 &MemOpChains[0], MemOpChains.size());
508
509 // Build a sequence of copy-to-reg nodes chained together with token chain and
510 // flag operands which copy the outgoing args into registers. The InFlag in
Chris Lattner7a2bdde2011-04-15 05:18:47 +0000511 // necessary since all emitted instructions must be stuck together.
Anton Korobeynikov44288852009-05-03 13:07:31 +0000512 SDValue InFlag;
513 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
514 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
515 RegsToPass[i].second, InFlag);
516 InFlag = Chain.getValue(1);
517 }
518
519 // If the callee is a GlobalAddress node (quite common, every direct call is)
520 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
521 // Likewise ExternalSymbol -> TargetExternalSymbol.
522 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Devang Patel0d881da2010-07-06 22:08:15 +0000523 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl, MVT::i16);
Anton Korobeynikov44288852009-05-03 13:07:31 +0000524 else if (ExternalSymbolSDNode *E = dyn_cast<ExternalSymbolSDNode>(Callee))
Owen Anderson825b72b2009-08-11 20:47:22 +0000525 Callee = DAG.getTargetExternalSymbol(E->getSymbol(), MVT::i16);
Anton Korobeynikov44288852009-05-03 13:07:31 +0000526
527 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000528 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Anton Korobeynikov44288852009-05-03 13:07:31 +0000529 SmallVector<SDValue, 8> Ops;
530 Ops.push_back(Chain);
531 Ops.push_back(Callee);
532
533 // Add argument registers to the end of the list so that they are
534 // known live into the call.
535 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
536 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
537 RegsToPass[i].second.getValueType()));
538
539 if (InFlag.getNode())
540 Ops.push_back(InFlag);
541
542 Chain = DAG.getNode(MSP430ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
543 InFlag = Chain.getValue(1);
544
545 // Create the CALLSEQ_END node.
546 Chain = DAG.getCALLSEQ_END(Chain,
547 DAG.getConstant(NumBytes, getPointerTy(), true),
548 DAG.getConstant(0, getPointerTy(), true),
549 InFlag);
550 InFlag = Chain.getValue(1);
551
552 // Handle result values, copying them out of physregs into vregs that we
553 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +0000554 return LowerCallResult(Chain, InFlag, CallConv, isVarArg, Ins, dl,
555 DAG, InVals);
Anton Korobeynikov44288852009-05-03 13:07:31 +0000556}
557
Dan Gohman98ca4f22009-08-05 01:29:28 +0000558/// LowerCallResult - Lower the result values of a call into the
559/// appropriate copies out of appropriate physical registers.
560///
561SDValue
Anton Korobeynikov44288852009-05-03 13:07:31 +0000562MSP430TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000563 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000564 const SmallVectorImpl<ISD::InputArg> &Ins,
565 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000566 SmallVectorImpl<SDValue> &InVals) const {
Anton Korobeynikov44288852009-05-03 13:07:31 +0000567
568 // Assign locations to each value returned by this call.
569 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +0000570 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
571 getTargetMachine(), RVLocs, *DAG.getContext());
Anton Korobeynikov44288852009-05-03 13:07:31 +0000572
Dan Gohman98ca4f22009-08-05 01:29:28 +0000573 CCInfo.AnalyzeCallResult(Ins, RetCC_MSP430);
Anton Korobeynikov44288852009-05-03 13:07:31 +0000574
575 // Copy all of the result registers out of their specified physreg.
576 for (unsigned i = 0; i != RVLocs.size(); ++i) {
577 Chain = DAG.getCopyFromReg(Chain, dl, RVLocs[i].getLocReg(),
578 RVLocs[i].getValVT(), InFlag).getValue(1);
579 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +0000580 InVals.push_back(Chain.getValue(0));
Anton Korobeynikov44288852009-05-03 13:07:31 +0000581 }
582
Dan Gohman98ca4f22009-08-05 01:29:28 +0000583 return Chain;
Anton Korobeynikov44288852009-05-03 13:07:31 +0000584}
585
Anton Korobeynikovd2c94ae2009-05-03 13:03:33 +0000586SDValue MSP430TargetLowering::LowerShifts(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +0000587 SelectionDAG &DAG) const {
Anton Korobeynikovea54c982009-05-03 13:13:17 +0000588 unsigned Opc = Op.getOpcode();
Anton Korobeynikovd2c94ae2009-05-03 13:03:33 +0000589 SDNode* N = Op.getNode();
Owen Andersone50ed302009-08-10 22:56:29 +0000590 EVT VT = Op.getValueType();
Anton Korobeynikovd2c94ae2009-05-03 13:03:33 +0000591 DebugLoc dl = N->getDebugLoc();
592
Anton Korobeynikov2625de32009-12-12 18:55:37 +0000593 // Expand non-constant shifts to loops:
Anton Korobeynikovd2c94ae2009-05-03 13:03:33 +0000594 if (!isa<ConstantSDNode>(N->getOperand(1)))
Anton Korobeynikov2625de32009-12-12 18:55:37 +0000595 switch (Opc) {
596 default:
597 assert(0 && "Invalid shift opcode!");
598 case ISD::SHL:
599 return DAG.getNode(MSP430ISD::SHL, dl,
600 VT, N->getOperand(0), N->getOperand(1));
601 case ISD::SRA:
602 return DAG.getNode(MSP430ISD::SRA, dl,
603 VT, N->getOperand(0), N->getOperand(1));
604 case ISD::SRL:
605 return DAG.getNode(MSP430ISD::SRL, dl,
606 VT, N->getOperand(0), N->getOperand(1));
607 }
Anton Korobeynikovd2c94ae2009-05-03 13:03:33 +0000608
609 uint64_t ShiftAmount = cast<ConstantSDNode>(N->getOperand(1))->getZExtValue();
610
611 // Expand the stuff into sequence of shifts.
612 // FIXME: for some shift amounts this might be done better!
613 // E.g.: foo >> (8 + N) => sxt(swpb(foo)) >> N
614 SDValue Victim = N->getOperand(0);
Anton Korobeynikove699d0f2009-05-03 13:16:17 +0000615
616 if (Opc == ISD::SRL && ShiftAmount) {
617 // Emit a special goodness here:
618 // srl A, 1 => clrc; rrc A
Anton Korobeynikovbf8ef3f2009-05-03 13:16:37 +0000619 Victim = DAG.getNode(MSP430ISD::RRC, dl, VT, Victim);
Anton Korobeynikove699d0f2009-05-03 13:16:17 +0000620 ShiftAmount -= 1;
621 }
622
Anton Korobeynikovd2c94ae2009-05-03 13:03:33 +0000623 while (ShiftAmount--)
Anton Korobeynikovaceb6202009-05-17 10:15:22 +0000624 Victim = DAG.getNode((Opc == ISD::SHL ? MSP430ISD::RLA : MSP430ISD::RRA),
Anton Korobeynikovea54c982009-05-03 13:13:17 +0000625 dl, VT, Victim);
Anton Korobeynikovd2c94ae2009-05-03 13:03:33 +0000626
627 return Victim;
628}
629
Dan Gohmand858e902010-04-17 15:26:15 +0000630SDValue MSP430TargetLowering::LowerGlobalAddress(SDValue Op,
631 SelectionDAG &DAG) const {
Anton Korobeynikov3513ca82009-05-03 13:08:33 +0000632 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
633 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
634
635 // Create the TargetGlobalAddress node, folding in the constant offset.
Devang Patel0d881da2010-07-06 22:08:15 +0000636 SDValue Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
637 getPointerTy(), Offset);
Anton Korobeynikov3513ca82009-05-03 13:08:33 +0000638 return DAG.getNode(MSP430ISD::Wrapper, Op.getDebugLoc(),
639 getPointerTy(), Result);
640}
641
Anton Korobeynikov5d59f682009-05-03 13:14:46 +0000642SDValue MSP430TargetLowering::LowerExternalSymbol(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +0000643 SelectionDAG &DAG) const {
Anton Korobeynikov5d59f682009-05-03 13:14:46 +0000644 DebugLoc dl = Op.getDebugLoc();
645 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
646 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy());
647
648 return DAG.getNode(MSP430ISD::Wrapper, dl, getPointerTy(), Result);;
649}
650
Anton Korobeynikov69d5b482010-05-01 12:04:32 +0000651SDValue MSP430TargetLowering::LowerBlockAddress(SDValue Op,
652 SelectionDAG &DAG) const {
653 DebugLoc dl = Op.getDebugLoc();
654 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
655 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(), /*isTarget=*/true);
656
657 return DAG.getNode(MSP430ISD::Wrapper, dl, getPointerTy(), Result);;
658}
659
Anton Korobeynikov3926fb62009-10-21 19:16:49 +0000660static SDValue EmitCMP(SDValue &LHS, SDValue &RHS, SDValue &TargetCC,
Anton Korobeynikov1bb8cd72009-05-03 13:19:09 +0000661 ISD::CondCode CC,
662 DebugLoc dl, SelectionDAG &DAG) {
Anton Korobeynikoved1a51a2009-05-03 13:12:06 +0000663 // FIXME: Handle bittests someday
664 assert(!LHS.getValueType().isFloatingPoint() && "We don't handle FP yet");
665
666 // FIXME: Handle jump negative someday
Anton Korobeynikov3926fb62009-10-21 19:16:49 +0000667 MSP430CC::CondCodes TCC = MSP430CC::COND_INVALID;
Anton Korobeynikoved1a51a2009-05-03 13:12:06 +0000668 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000669 default: llvm_unreachable("Invalid integer condition!");
Anton Korobeynikoved1a51a2009-05-03 13:12:06 +0000670 case ISD::SETEQ:
Anton Korobeynikov3926fb62009-10-21 19:16:49 +0000671 TCC = MSP430CC::COND_E; // aka COND_Z
Anton Korobeynikovf7ed9792010-01-15 01:29:49 +0000672 // Minor optimization: if LHS is a constant, swap operands, then the
Anton Korobeynikov1722f062009-11-22 01:14:08 +0000673 // constant can be folded into comparison.
Anton Korobeynikovf7ed9792010-01-15 01:29:49 +0000674 if (LHS.getOpcode() == ISD::Constant)
Anton Korobeynikov1722f062009-11-22 01:14:08 +0000675 std::swap(LHS, RHS);
Anton Korobeynikoved1a51a2009-05-03 13:12:06 +0000676 break;
677 case ISD::SETNE:
Anton Korobeynikov3926fb62009-10-21 19:16:49 +0000678 TCC = MSP430CC::COND_NE; // aka COND_NZ
Anton Korobeynikovf7ed9792010-01-15 01:29:49 +0000679 // Minor optimization: if LHS is a constant, swap operands, then the
Anton Korobeynikov1722f062009-11-22 01:14:08 +0000680 // constant can be folded into comparison.
Anton Korobeynikovf7ed9792010-01-15 01:29:49 +0000681 if (LHS.getOpcode() == ISD::Constant)
Anton Korobeynikov1722f062009-11-22 01:14:08 +0000682 std::swap(LHS, RHS);
Anton Korobeynikoved1a51a2009-05-03 13:12:06 +0000683 break;
684 case ISD::SETULE:
685 std::swap(LHS, RHS); // FALLTHROUGH
686 case ISD::SETUGE:
Anton Korobeynikov0c1ba912010-01-15 21:18:02 +0000687 // Turn lhs u>= rhs with lhs constant into rhs u< lhs+1, this allows us to
688 // fold constant into instruction.
689 if (const ConstantSDNode * C = dyn_cast<ConstantSDNode>(LHS)) {
690 LHS = RHS;
691 RHS = DAG.getConstant(C->getSExtValue() + 1, C->getValueType(0));
692 TCC = MSP430CC::COND_LO;
693 break;
694 }
Anton Korobeynikov3926fb62009-10-21 19:16:49 +0000695 TCC = MSP430CC::COND_HS; // aka COND_C
Anton Korobeynikoved1a51a2009-05-03 13:12:06 +0000696 break;
697 case ISD::SETUGT:
698 std::swap(LHS, RHS); // FALLTHROUGH
699 case ISD::SETULT:
Anton Korobeynikov0c1ba912010-01-15 21:18:02 +0000700 // Turn lhs u< rhs with lhs constant into rhs u>= lhs+1, this allows us to
701 // fold constant into instruction.
702 if (const ConstantSDNode * C = dyn_cast<ConstantSDNode>(LHS)) {
703 LHS = RHS;
704 RHS = DAG.getConstant(C->getSExtValue() + 1, C->getValueType(0));
705 TCC = MSP430CC::COND_HS;
706 break;
707 }
Anton Korobeynikov3926fb62009-10-21 19:16:49 +0000708 TCC = MSP430CC::COND_LO; // aka COND_NC
Anton Korobeynikoved1a51a2009-05-03 13:12:06 +0000709 break;
710 case ISD::SETLE:
711 std::swap(LHS, RHS); // FALLTHROUGH
712 case ISD::SETGE:
Anton Korobeynikov0c1ba912010-01-15 21:18:02 +0000713 // Turn lhs >= rhs with lhs constant into rhs < lhs+1, this allows us to
714 // fold constant into instruction.
715 if (const ConstantSDNode * C = dyn_cast<ConstantSDNode>(LHS)) {
716 LHS = RHS;
717 RHS = DAG.getConstant(C->getSExtValue() + 1, C->getValueType(0));
718 TCC = MSP430CC::COND_L;
719 break;
720 }
Anton Korobeynikov3926fb62009-10-21 19:16:49 +0000721 TCC = MSP430CC::COND_GE;
Anton Korobeynikoved1a51a2009-05-03 13:12:06 +0000722 break;
723 case ISD::SETGT:
724 std::swap(LHS, RHS); // FALLTHROUGH
725 case ISD::SETLT:
Anton Korobeynikov0c1ba912010-01-15 21:18:02 +0000726 // Turn lhs < rhs with lhs constant into rhs >= lhs+1, this allows us to
727 // fold constant into instruction.
728 if (const ConstantSDNode * C = dyn_cast<ConstantSDNode>(LHS)) {
729 LHS = RHS;
730 RHS = DAG.getConstant(C->getSExtValue() + 1, C->getValueType(0));
731 TCC = MSP430CC::COND_GE;
732 break;
733 }
Anton Korobeynikov3926fb62009-10-21 19:16:49 +0000734 TCC = MSP430CC::COND_L;
Anton Korobeynikoved1a51a2009-05-03 13:12:06 +0000735 break;
736 }
737
Anton Korobeynikov3926fb62009-10-21 19:16:49 +0000738 TargetCC = DAG.getConstant(TCC, MVT::i8);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000739 return DAG.getNode(MSP430ISD::CMP, dl, MVT::Glue, LHS, RHS);
Anton Korobeynikoved1a51a2009-05-03 13:12:06 +0000740}
741
Anton Korobeynikov1bb8cd72009-05-03 13:19:09 +0000742
Dan Gohmand858e902010-04-17 15:26:15 +0000743SDValue MSP430TargetLowering::LowerBR_CC(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikoved1a51a2009-05-03 13:12:06 +0000744 SDValue Chain = Op.getOperand(0);
Anton Korobeynikov1bb8cd72009-05-03 13:19:09 +0000745 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
746 SDValue LHS = Op.getOperand(2);
747 SDValue RHS = Op.getOperand(3);
748 SDValue Dest = Op.getOperand(4);
749 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikoved1a51a2009-05-03 13:12:06 +0000750
Anton Korobeynikov3926fb62009-10-21 19:16:49 +0000751 SDValue TargetCC;
Anton Korobeynikov1bb8cd72009-05-03 13:19:09 +0000752 SDValue Flag = EmitCMP(LHS, RHS, TargetCC, CC, dl, DAG);
Anton Korobeynikoved1a51a2009-05-03 13:12:06 +0000753
Anton Korobeynikov1bb8cd72009-05-03 13:19:09 +0000754 return DAG.getNode(MSP430ISD::BR_CC, dl, Op.getValueType(),
Anton Korobeynikov3926fb62009-10-21 19:16:49 +0000755 Chain, Dest, TargetCC, Flag);
Anton Korobeynikoved1a51a2009-05-03 13:12:06 +0000756}
757
Dan Gohmand858e902010-04-17 15:26:15 +0000758SDValue MSP430TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikov8d1ffbd2009-12-11 23:01:29 +0000759 SDValue LHS = Op.getOperand(0);
760 SDValue RHS = Op.getOperand(1);
761 DebugLoc dl = Op.getDebugLoc();
762
763 // If we are doing an AND and testing against zero, then the CMP
764 // will not be generated. The AND (or BIT) will generate the condition codes,
765 // but they are different from CMP.
Anton Korobeynikovcb50e0b2010-01-15 21:18:18 +0000766 // FIXME: since we're doing a post-processing, use a pseudoinstr here, so
767 // lowering & isel wouldn't diverge.
Anton Korobeynikov8d1ffbd2009-12-11 23:01:29 +0000768 bool andCC = false;
769 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
770 if (RHSC->isNullValue() && LHS.hasOneUse() &&
771 (LHS.getOpcode() == ISD::AND ||
772 (LHS.getOpcode() == ISD::TRUNCATE &&
773 LHS.getOperand(0).getOpcode() == ISD::AND))) {
774 andCC = true;
775 }
776 }
777 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
778 SDValue TargetCC;
779 SDValue Flag = EmitCMP(LHS, RHS, TargetCC, CC, dl, DAG);
780
781 // Get the condition codes directly from the status register, if its easy.
782 // Otherwise a branch will be generated. Note that the AND and BIT
783 // instructions generate different flags than CMP, the carry bit can be used
784 // for NE/EQ.
785 bool Invert = false;
786 bool Shift = false;
787 bool Convert = true;
788 switch (cast<ConstantSDNode>(TargetCC)->getZExtValue()) {
789 default:
790 Convert = false;
791 break;
792 case MSP430CC::COND_HS:
793 // Res = SRW & 1, no processing is required
794 break;
Anton Korobeynikovcb50e0b2010-01-15 21:18:18 +0000795 case MSP430CC::COND_LO:
Anton Korobeynikov8d1ffbd2009-12-11 23:01:29 +0000796 // Res = ~(SRW & 1)
797 Invert = true;
798 break;
Anton Korobeynikovcb50e0b2010-01-15 21:18:18 +0000799 case MSP430CC::COND_NE:
Anton Korobeynikov8d1ffbd2009-12-11 23:01:29 +0000800 if (andCC) {
801 // C = ~Z, thus Res = SRW & 1, no processing is required
802 } else {
Anton Korobeynikov455080f2010-02-21 12:28:58 +0000803 // Res = ~((SRW >> 1) & 1)
Anton Korobeynikov8d1ffbd2009-12-11 23:01:29 +0000804 Shift = true;
Anton Korobeynikov455080f2010-02-21 12:28:58 +0000805 Invert = true;
Anton Korobeynikov8d1ffbd2009-12-11 23:01:29 +0000806 }
807 break;
Anton Korobeynikovcb50e0b2010-01-15 21:18:18 +0000808 case MSP430CC::COND_E:
Anton Korobeynikov455080f2010-02-21 12:28:58 +0000809 Shift = true;
810 // C = ~Z for AND instruction, thus we can put Res = ~(SRW & 1), however,
811 // Res = (SRW >> 1) & 1 is 1 word shorter.
Anton Korobeynikov8d1ffbd2009-12-11 23:01:29 +0000812 break;
813 }
814 EVT VT = Op.getValueType();
815 SDValue One = DAG.getConstant(1, VT);
816 if (Convert) {
817 SDValue SR = DAG.getCopyFromReg(DAG.getEntryNode(), dl, MSP430::SRW,
Anton Korobeynikovcb50e0b2010-01-15 21:18:18 +0000818 MVT::i16, Flag);
Anton Korobeynikov8d1ffbd2009-12-11 23:01:29 +0000819 if (Shift)
820 // FIXME: somewhere this is turned into a SRL, lower it MSP specific?
821 SR = DAG.getNode(ISD::SRA, dl, MVT::i16, SR, One);
822 SR = DAG.getNode(ISD::AND, dl, MVT::i16, SR, One);
823 if (Invert)
824 SR = DAG.getNode(ISD::XOR, dl, MVT::i16, SR, One);
825 return SR;
826 } else {
827 SDValue Zero = DAG.getConstant(0, VT);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000828 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Glue);
Anton Korobeynikov8d1ffbd2009-12-11 23:01:29 +0000829 SmallVector<SDValue, 4> Ops;
830 Ops.push_back(One);
831 Ops.push_back(Zero);
832 Ops.push_back(TargetCC);
833 Ops.push_back(Flag);
834 return DAG.getNode(MSP430ISD::SELECT_CC, dl, VTs, &Ops[0], Ops.size());
835 }
836}
837
Dan Gohmand858e902010-04-17 15:26:15 +0000838SDValue MSP430TargetLowering::LowerSELECT_CC(SDValue Op,
839 SelectionDAG &DAG) const {
Anton Korobeynikov1bb8cd72009-05-03 13:19:09 +0000840 SDValue LHS = Op.getOperand(0);
841 SDValue RHS = Op.getOperand(1);
842 SDValue TrueV = Op.getOperand(2);
843 SDValue FalseV = Op.getOperand(3);
844 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Anton Korobeynikov8b528e52009-05-03 13:12:23 +0000845 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov8b528e52009-05-03 13:12:23 +0000846
Anton Korobeynikov3926fb62009-10-21 19:16:49 +0000847 SDValue TargetCC;
Anton Korobeynikov1bb8cd72009-05-03 13:19:09 +0000848 SDValue Flag = EmitCMP(LHS, RHS, TargetCC, CC, dl, DAG);
Anton Korobeynikov8b528e52009-05-03 13:12:23 +0000849
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000850 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Glue);
Anton Korobeynikov8b528e52009-05-03 13:12:23 +0000851 SmallVector<SDValue, 4> Ops;
852 Ops.push_back(TrueV);
853 Ops.push_back(FalseV);
Anton Korobeynikov3926fb62009-10-21 19:16:49 +0000854 Ops.push_back(TargetCC);
Anton Korobeynikov1bb8cd72009-05-03 13:19:09 +0000855 Ops.push_back(Flag);
Anton Korobeynikov8b528e52009-05-03 13:12:23 +0000856
Anton Korobeynikov1bb8cd72009-05-03 13:19:09 +0000857 return DAG.getNode(MSP430ISD::SELECT_CC, dl, VTs, &Ops[0], Ops.size());
Anton Korobeynikov8b528e52009-05-03 13:12:23 +0000858}
859
Anton Korobeynikovb78e2142009-05-03 13:17:49 +0000860SDValue MSP430TargetLowering::LowerSIGN_EXTEND(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +0000861 SelectionDAG &DAG) const {
Anton Korobeynikovb78e2142009-05-03 13:17:49 +0000862 SDValue Val = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +0000863 EVT VT = Op.getValueType();
Anton Korobeynikovb78e2142009-05-03 13:17:49 +0000864 DebugLoc dl = Op.getDebugLoc();
865
Owen Anderson825b72b2009-08-11 20:47:22 +0000866 assert(VT == MVT::i16 && "Only support i16 for now!");
Anton Korobeynikovb78e2142009-05-03 13:17:49 +0000867
868 return DAG.getNode(ISD::SIGN_EXTEND_INREG, dl, VT,
869 DAG.getNode(ISD::ANY_EXTEND, dl, VT, Val),
870 DAG.getValueType(Val.getValueType()));
871}
872
Dan Gohmand858e902010-04-17 15:26:15 +0000873SDValue
874MSP430TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikov06ccca52009-12-07 02:28:10 +0000875 MachineFunction &MF = DAG.getMachineFunction();
876 MSP430MachineFunctionInfo *FuncInfo = MF.getInfo<MSP430MachineFunctionInfo>();
877 int ReturnAddrIndex = FuncInfo->getRAIndex();
878
879 if (ReturnAddrIndex == 0) {
880 // Set up a frame object for the return address.
881 uint64_t SlotSize = TD->getPointerSize();
882 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +0000883 true);
Anton Korobeynikov06ccca52009-12-07 02:28:10 +0000884 FuncInfo->setRAIndex(ReturnAddrIndex);
885 }
886
887 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
888}
889
Dan Gohmand858e902010-04-17 15:26:15 +0000890SDValue MSP430TargetLowering::LowerRETURNADDR(SDValue Op,
891 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +0000892 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
893 MFI->setReturnAddressIsTaken(true);
894
Anton Korobeynikov06ccca52009-12-07 02:28:10 +0000895 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
896 DebugLoc dl = Op.getDebugLoc();
897
898 if (Depth > 0) {
899 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
900 SDValue Offset =
901 DAG.getConstant(TD->getPointerSize(), MVT::i16);
902 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
903 DAG.getNode(ISD::ADD, dl, getPointerTy(),
904 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +0000905 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov06ccca52009-12-07 02:28:10 +0000906 }
907
908 // Just load the return address.
909 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
910 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +0000911 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov06ccca52009-12-07 02:28:10 +0000912}
913
Dan Gohmand858e902010-04-17 15:26:15 +0000914SDValue MSP430TargetLowering::LowerFRAMEADDR(SDValue Op,
915 SelectionDAG &DAG) const {
Anton Korobeynikov06ccca52009-12-07 02:28:10 +0000916 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
917 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +0000918
Anton Korobeynikov06ccca52009-12-07 02:28:10 +0000919 EVT VT = Op.getValueType();
920 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
921 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
922 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
923 MSP430::FPW, VT);
924 while (Depth--)
Chris Lattnerd1c24ed2010-09-21 06:44:06 +0000925 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
926 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +0000927 false, false, false, 0);
Anton Korobeynikov06ccca52009-12-07 02:28:10 +0000928 return FrameAddr;
929}
930
Anton Korobeynikov6534f832009-11-07 17:15:06 +0000931/// getPostIndexedAddressParts - returns true by value, base pointer and
932/// offset pointer and addressing mode by reference if this node can be
933/// combined with a load / store to form a post-indexed load / store.
934bool MSP430TargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op,
935 SDValue &Base,
936 SDValue &Offset,
937 ISD::MemIndexedMode &AM,
938 SelectionDAG &DAG) const {
939
940 LoadSDNode *LD = cast<LoadSDNode>(N);
941 if (LD->getExtensionType() != ISD::NON_EXTLOAD)
942 return false;
943
944 EVT VT = LD->getMemoryVT();
945 if (VT != MVT::i8 && VT != MVT::i16)
946 return false;
947
948 if (Op->getOpcode() != ISD::ADD)
949 return false;
950
951 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Op->getOperand(1))) {
952 uint64_t RHSC = RHS->getZExtValue();
953 if ((VT == MVT::i16 && RHSC != 2) ||
954 (VT == MVT::i8 && RHSC != 1))
955 return false;
956
957 Base = Op->getOperand(0);
958 Offset = DAG.getConstant(RHSC, VT);
959 AM = ISD::POST_INC;
960 return true;
961 }
962
963 return false;
964}
965
966
Anton Korobeynikovfd1b7c72009-05-03 12:59:50 +0000967const char *MSP430TargetLowering::getTargetNodeName(unsigned Opcode) const {
968 switch (Opcode) {
969 default: return NULL;
970 case MSP430ISD::RET_FLAG: return "MSP430ISD::RET_FLAG";
Anton Korobeynikov6bfcba72009-12-07 02:28:41 +0000971 case MSP430ISD::RETI_FLAG: return "MSP430ISD::RETI_FLAG";
Anton Korobeynikovd2c94ae2009-05-03 13:03:33 +0000972 case MSP430ISD::RRA: return "MSP430ISD::RRA";
Anton Korobeynikove699d0f2009-05-03 13:16:17 +0000973 case MSP430ISD::RLA: return "MSP430ISD::RLA";
974 case MSP430ISD::RRC: return "MSP430ISD::RRC";
Anton Korobeynikovb5612642009-05-03 13:07:54 +0000975 case MSP430ISD::CALL: return "MSP430ISD::CALL";
Anton Korobeynikov3513ca82009-05-03 13:08:33 +0000976 case MSP430ISD::Wrapper: return "MSP430ISD::Wrapper";
Anton Korobeynikov1bb8cd72009-05-03 13:19:09 +0000977 case MSP430ISD::BR_CC: return "MSP430ISD::BR_CC";
Anton Korobeynikoved1a51a2009-05-03 13:12:06 +0000978 case MSP430ISD::CMP: return "MSP430ISD::CMP";
Anton Korobeynikov1bb8cd72009-05-03 13:19:09 +0000979 case MSP430ISD::SELECT_CC: return "MSP430ISD::SELECT_CC";
Anton Korobeynikov2625de32009-12-12 18:55:37 +0000980 case MSP430ISD::SHL: return "MSP430ISD::SHL";
981 case MSP430ISD::SRA: return "MSP430ISD::SRA";
Anton Korobeynikovfd1b7c72009-05-03 12:59:50 +0000982 }
983}
Anton Korobeynikov8b528e52009-05-03 13:12:23 +0000984
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000985bool MSP430TargetLowering::isTruncateFree(Type *Ty1,
986 Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +0000987 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Anton Korobeynikov9afb7c52010-01-15 21:19:43 +0000988 return false;
989
990 return (Ty1->getPrimitiveSizeInBits() > Ty2->getPrimitiveSizeInBits());
991}
992
993bool MSP430TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
994 if (!VT1.isInteger() || !VT2.isInteger())
995 return false;
996
997 return (VT1.getSizeInBits() > VT2.getSizeInBits());
998}
999
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001000bool MSP430TargetLowering::isZExtFree(Type *Ty1, Type *Ty2) const {
Anton Korobeynikov9afb7c52010-01-15 21:19:43 +00001001 // MSP430 implicitly zero-extends 8-bit results in 16-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00001002 return 0 && Ty1->isIntegerTy(8) && Ty2->isIntegerTy(16);
Anton Korobeynikov9afb7c52010-01-15 21:19:43 +00001003}
1004
1005bool MSP430TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
1006 // MSP430 implicitly zero-extends 8-bit results in 16-bit registers.
1007 return 0 && VT1 == MVT::i8 && VT2 == MVT::i16;
1008}
1009
Anton Korobeynikov8b528e52009-05-03 13:12:23 +00001010//===----------------------------------------------------------------------===//
1011// Other Lowering Code
1012//===----------------------------------------------------------------------===//
1013
1014MachineBasicBlock*
Anton Korobeynikov2625de32009-12-12 18:55:37 +00001015MSP430TargetLowering::EmitShiftInstr(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00001016 MachineBasicBlock *BB) const {
Anton Korobeynikov2625de32009-12-12 18:55:37 +00001017 MachineFunction *F = BB->getParent();
1018 MachineRegisterInfo &RI = F->getRegInfo();
1019 DebugLoc dl = MI->getDebugLoc();
1020 const TargetInstrInfo &TII = *getTargetMachine().getInstrInfo();
1021
1022 unsigned Opc;
1023 const TargetRegisterClass * RC;
1024 switch (MI->getOpcode()) {
1025 default:
1026 assert(0 && "Invalid shift opcode!");
1027 case MSP430::Shl8:
1028 Opc = MSP430::SHL8r1;
1029 RC = MSP430::GR8RegisterClass;
1030 break;
1031 case MSP430::Shl16:
1032 Opc = MSP430::SHL16r1;
1033 RC = MSP430::GR16RegisterClass;
1034 break;
1035 case MSP430::Sra8:
1036 Opc = MSP430::SAR8r1;
1037 RC = MSP430::GR8RegisterClass;
1038 break;
1039 case MSP430::Sra16:
1040 Opc = MSP430::SAR16r1;
1041 RC = MSP430::GR16RegisterClass;
1042 break;
1043 case MSP430::Srl8:
1044 Opc = MSP430::SAR8r1c;
1045 RC = MSP430::GR8RegisterClass;
1046 break;
1047 case MSP430::Srl16:
1048 Opc = MSP430::SAR16r1c;
1049 RC = MSP430::GR16RegisterClass;
1050 break;
1051 }
1052
1053 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1054 MachineFunction::iterator I = BB;
1055 ++I;
1056
1057 // Create loop block
1058 MachineBasicBlock *LoopBB = F->CreateMachineBasicBlock(LLVM_BB);
1059 MachineBasicBlock *RemBB = F->CreateMachineBasicBlock(LLVM_BB);
1060
1061 F->insert(I, LoopBB);
1062 F->insert(I, RemBB);
1063
1064 // Update machine-CFG edges by transferring all successors of the current
1065 // block to the block containing instructions after shift.
Dan Gohman14152b42010-07-06 20:24:04 +00001066 RemBB->splice(RemBB->begin(), BB,
1067 llvm::next(MachineBasicBlock::iterator(MI)),
1068 BB->end());
1069 RemBB->transferSuccessorsAndUpdatePHIs(BB);
Anton Korobeynikov2625de32009-12-12 18:55:37 +00001070
Anton Korobeynikov2625de32009-12-12 18:55:37 +00001071 // Add adges BB => LoopBB => RemBB, BB => RemBB, LoopBB => LoopBB
1072 BB->addSuccessor(LoopBB);
1073 BB->addSuccessor(RemBB);
1074 LoopBB->addSuccessor(RemBB);
1075 LoopBB->addSuccessor(LoopBB);
1076
1077 unsigned ShiftAmtReg = RI.createVirtualRegister(MSP430::GR8RegisterClass);
1078 unsigned ShiftAmtReg2 = RI.createVirtualRegister(MSP430::GR8RegisterClass);
1079 unsigned ShiftReg = RI.createVirtualRegister(RC);
1080 unsigned ShiftReg2 = RI.createVirtualRegister(RC);
1081 unsigned ShiftAmtSrcReg = MI->getOperand(2).getReg();
1082 unsigned SrcReg = MI->getOperand(1).getReg();
1083 unsigned DstReg = MI->getOperand(0).getReg();
1084
1085 // BB:
1086 // cmp 0, N
1087 // je RemBB
Anton Korobeynikovf7ed9792010-01-15 01:29:49 +00001088 BuildMI(BB, dl, TII.get(MSP430::CMP8ri))
1089 .addReg(ShiftAmtSrcReg).addImm(0);
Anton Korobeynikov2625de32009-12-12 18:55:37 +00001090 BuildMI(BB, dl, TII.get(MSP430::JCC))
1091 .addMBB(RemBB)
1092 .addImm(MSP430CC::COND_E);
1093
1094 // LoopBB:
1095 // ShiftReg = phi [%SrcReg, BB], [%ShiftReg2, LoopBB]
1096 // ShiftAmt = phi [%N, BB], [%ShiftAmt2, LoopBB]
1097 // ShiftReg2 = shift ShiftReg
1098 // ShiftAmt2 = ShiftAmt - 1;
1099 BuildMI(LoopBB, dl, TII.get(MSP430::PHI), ShiftReg)
1100 .addReg(SrcReg).addMBB(BB)
1101 .addReg(ShiftReg2).addMBB(LoopBB);
1102 BuildMI(LoopBB, dl, TII.get(MSP430::PHI), ShiftAmtReg)
1103 .addReg(ShiftAmtSrcReg).addMBB(BB)
1104 .addReg(ShiftAmtReg2).addMBB(LoopBB);
1105 BuildMI(LoopBB, dl, TII.get(Opc), ShiftReg2)
1106 .addReg(ShiftReg);
1107 BuildMI(LoopBB, dl, TII.get(MSP430::SUB8ri), ShiftAmtReg2)
1108 .addReg(ShiftAmtReg).addImm(1);
1109 BuildMI(LoopBB, dl, TII.get(MSP430::JCC))
1110 .addMBB(LoopBB)
1111 .addImm(MSP430CC::COND_NE);
1112
1113 // RemBB:
1114 // DestReg = phi [%SrcReg, BB], [%ShiftReg, LoopBB]
Dan Gohman14152b42010-07-06 20:24:04 +00001115 BuildMI(*RemBB, RemBB->begin(), dl, TII.get(MSP430::PHI), DstReg)
Anton Korobeynikov2625de32009-12-12 18:55:37 +00001116 .addReg(SrcReg).addMBB(BB)
1117 .addReg(ShiftReg2).addMBB(LoopBB);
1118
Dan Gohman14152b42010-07-06 20:24:04 +00001119 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov2625de32009-12-12 18:55:37 +00001120 return RemBB;
1121}
1122
1123MachineBasicBlock*
Anton Korobeynikov8b528e52009-05-03 13:12:23 +00001124MSP430TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00001125 MachineBasicBlock *BB) const {
Anton Korobeynikov2625de32009-12-12 18:55:37 +00001126 unsigned Opc = MI->getOpcode();
1127
1128 if (Opc == MSP430::Shl8 || Opc == MSP430::Shl16 ||
1129 Opc == MSP430::Sra8 || Opc == MSP430::Sra16 ||
1130 Opc == MSP430::Srl8 || Opc == MSP430::Srl16)
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00001131 return EmitShiftInstr(MI, BB);
Anton Korobeynikov2625de32009-12-12 18:55:37 +00001132
Anton Korobeynikov8b528e52009-05-03 13:12:23 +00001133 const TargetInstrInfo &TII = *getTargetMachine().getInstrInfo();
1134 DebugLoc dl = MI->getDebugLoc();
Anton Korobeynikov2625de32009-12-12 18:55:37 +00001135
1136 assert((Opc == MSP430::Select16 || Opc == MSP430::Select8) &&
Anton Korobeynikov8b528e52009-05-03 13:12:23 +00001137 "Unexpected instr type to insert");
1138
1139 // To "insert" a SELECT instruction, we actually have to insert the diamond
1140 // control-flow pattern. The incoming instruction knows the destination vreg
1141 // to set, the condition code register to branch on, the true/false values to
1142 // select between, and a branch opcode to use.
1143 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1144 MachineFunction::iterator I = BB;
1145 ++I;
1146
1147 // thisMBB:
1148 // ...
1149 // TrueVal = ...
1150 // cmpTY ccX, r1, r2
1151 // jCC copy1MBB
1152 // fallthrough --> copy0MBB
1153 MachineBasicBlock *thisMBB = BB;
1154 MachineFunction *F = BB->getParent();
1155 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
1156 MachineBasicBlock *copy1MBB = F->CreateMachineBasicBlock(LLVM_BB);
Anton Korobeynikov8b528e52009-05-03 13:12:23 +00001157 F->insert(I, copy0MBB);
1158 F->insert(I, copy1MBB);
1159 // Update machine-CFG edges by transferring all successors of the current
1160 // block to the new block which will contain the Phi node for the select.
Dan Gohman14152b42010-07-06 20:24:04 +00001161 copy1MBB->splice(copy1MBB->begin(), BB,
1162 llvm::next(MachineBasicBlock::iterator(MI)),
1163 BB->end());
1164 copy1MBB->transferSuccessorsAndUpdatePHIs(BB);
Anton Korobeynikov8b528e52009-05-03 13:12:23 +00001165 // Next, add the true and fallthrough blocks as its successors.
1166 BB->addSuccessor(copy0MBB);
1167 BB->addSuccessor(copy1MBB);
1168
Dan Gohman14152b42010-07-06 20:24:04 +00001169 BuildMI(BB, dl, TII.get(MSP430::JCC))
1170 .addMBB(copy1MBB)
1171 .addImm(MI->getOperand(3).getImm());
1172
Anton Korobeynikov8b528e52009-05-03 13:12:23 +00001173 // copy0MBB:
1174 // %FalseValue = ...
1175 // # fallthrough to copy1MBB
1176 BB = copy0MBB;
1177
1178 // Update machine-CFG edges
1179 BB->addSuccessor(copy1MBB);
1180
1181 // copy1MBB:
1182 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
1183 // ...
1184 BB = copy1MBB;
Dan Gohman14152b42010-07-06 20:24:04 +00001185 BuildMI(*BB, BB->begin(), dl, TII.get(MSP430::PHI),
Anton Korobeynikov8b528e52009-05-03 13:12:23 +00001186 MI->getOperand(0).getReg())
1187 .addReg(MI->getOperand(2).getReg()).addMBB(copy0MBB)
1188 .addReg(MI->getOperand(1).getReg()).addMBB(thisMBB);
1189
Dan Gohman14152b42010-07-06 20:24:04 +00001190 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov8b528e52009-05-03 13:12:23 +00001191 return BB;
1192}